max310x.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317
  1. /*
  2. * Maxim (Dallas) MAX3107/8/9, MAX14830 serial driver
  3. *
  4. * Copyright (C) 2012-2013 Alexander Shiyan <shc_work@mail.ru>
  5. *
  6. * Based on max3100.c, by Christian Pellegrin <chripell@evolware.org>
  7. * Based on max3110.c, by Feng Tang <feng.tang@intel.com>
  8. * Based on max3107.c, by Aavamobile
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/delay.h>
  17. #include <linux/device.h>
  18. #include <linux/bitops.h>
  19. #include <linux/serial_core.h>
  20. #include <linux/serial.h>
  21. #include <linux/tty.h>
  22. #include <linux/tty_flip.h>
  23. #include <linux/regmap.h>
  24. #include <linux/gpio.h>
  25. #include <linux/spi/spi.h>
  26. #include <linux/platform_data/max310x.h>
  27. #define MAX310X_NAME "max310x"
  28. #define MAX310X_MAJOR 204
  29. #define MAX310X_MINOR 209
  30. /* MAX310X register definitions */
  31. #define MAX310X_RHR_REG (0x00) /* RX FIFO */
  32. #define MAX310X_THR_REG (0x00) /* TX FIFO */
  33. #define MAX310X_IRQEN_REG (0x01) /* IRQ enable */
  34. #define MAX310X_IRQSTS_REG (0x02) /* IRQ status */
  35. #define MAX310X_LSR_IRQEN_REG (0x03) /* LSR IRQ enable */
  36. #define MAX310X_LSR_IRQSTS_REG (0x04) /* LSR IRQ status */
  37. #define MAX310X_REG_05 (0x05)
  38. #define MAX310X_SPCHR_IRQEN_REG MAX310X_REG_05 /* Special char IRQ en */
  39. #define MAX310X_SPCHR_IRQSTS_REG (0x06) /* Special char IRQ status */
  40. #define MAX310X_STS_IRQEN_REG (0x07) /* Status IRQ enable */
  41. #define MAX310X_STS_IRQSTS_REG (0x08) /* Status IRQ status */
  42. #define MAX310X_MODE1_REG (0x09) /* MODE1 */
  43. #define MAX310X_MODE2_REG (0x0a) /* MODE2 */
  44. #define MAX310X_LCR_REG (0x0b) /* LCR */
  45. #define MAX310X_RXTO_REG (0x0c) /* RX timeout */
  46. #define MAX310X_HDPIXDELAY_REG (0x0d) /* Auto transceiver delays */
  47. #define MAX310X_IRDA_REG (0x0e) /* IRDA settings */
  48. #define MAX310X_FLOWLVL_REG (0x0f) /* Flow control levels */
  49. #define MAX310X_FIFOTRIGLVL_REG (0x10) /* FIFO IRQ trigger levels */
  50. #define MAX310X_TXFIFOLVL_REG (0x11) /* TX FIFO level */
  51. #define MAX310X_RXFIFOLVL_REG (0x12) /* RX FIFO level */
  52. #define MAX310X_FLOWCTRL_REG (0x13) /* Flow control */
  53. #define MAX310X_XON1_REG (0x14) /* XON1 character */
  54. #define MAX310X_XON2_REG (0x15) /* XON2 character */
  55. #define MAX310X_XOFF1_REG (0x16) /* XOFF1 character */
  56. #define MAX310X_XOFF2_REG (0x17) /* XOFF2 character */
  57. #define MAX310X_GPIOCFG_REG (0x18) /* GPIO config */
  58. #define MAX310X_GPIODATA_REG (0x19) /* GPIO data */
  59. #define MAX310X_PLLCFG_REG (0x1a) /* PLL config */
  60. #define MAX310X_BRGCFG_REG (0x1b) /* Baud rate generator conf */
  61. #define MAX310X_BRGDIVLSB_REG (0x1c) /* Baud rate divisor LSB */
  62. #define MAX310X_BRGDIVMSB_REG (0x1d) /* Baud rate divisor MSB */
  63. #define MAX310X_CLKSRC_REG (0x1e) /* Clock source */
  64. #define MAX310X_REG_1F (0x1f)
  65. #define MAX310X_REVID_REG MAX310X_REG_1F /* Revision ID */
  66. #define MAX310X_GLOBALIRQ_REG MAX310X_REG_1F /* Global IRQ (RO) */
  67. #define MAX310X_GLOBALCMD_REG MAX310X_REG_1F /* Global Command (WO) */
  68. /* Extended registers */
  69. #define MAX310X_REVID_EXTREG MAX310X_REG_05 /* Revision ID */
  70. /* IRQ register bits */
  71. #define MAX310X_IRQ_LSR_BIT (1 << 0) /* LSR interrupt */
  72. #define MAX310X_IRQ_SPCHR_BIT (1 << 1) /* Special char interrupt */
  73. #define MAX310X_IRQ_STS_BIT (1 << 2) /* Status interrupt */
  74. #define MAX310X_IRQ_RXFIFO_BIT (1 << 3) /* RX FIFO interrupt */
  75. #define MAX310X_IRQ_TXFIFO_BIT (1 << 4) /* TX FIFO interrupt */
  76. #define MAX310X_IRQ_TXEMPTY_BIT (1 << 5) /* TX FIFO empty interrupt */
  77. #define MAX310X_IRQ_RXEMPTY_BIT (1 << 6) /* RX FIFO empty interrupt */
  78. #define MAX310X_IRQ_CTS_BIT (1 << 7) /* CTS interrupt */
  79. /* LSR register bits */
  80. #define MAX310X_LSR_RXTO_BIT (1 << 0) /* RX timeout */
  81. #define MAX310X_LSR_RXOVR_BIT (1 << 1) /* RX overrun */
  82. #define MAX310X_LSR_RXPAR_BIT (1 << 2) /* RX parity error */
  83. #define MAX310X_LSR_FRERR_BIT (1 << 3) /* Frame error */
  84. #define MAX310X_LSR_RXBRK_BIT (1 << 4) /* RX break */
  85. #define MAX310X_LSR_RXNOISE_BIT (1 << 5) /* RX noise */
  86. #define MAX310X_LSR_CTS_BIT (1 << 7) /* CTS pin state */
  87. /* Special character register bits */
  88. #define MAX310X_SPCHR_XON1_BIT (1 << 0) /* XON1 character */
  89. #define MAX310X_SPCHR_XON2_BIT (1 << 1) /* XON2 character */
  90. #define MAX310X_SPCHR_XOFF1_BIT (1 << 2) /* XOFF1 character */
  91. #define MAX310X_SPCHR_XOFF2_BIT (1 << 3) /* XOFF2 character */
  92. #define MAX310X_SPCHR_BREAK_BIT (1 << 4) /* RX break */
  93. #define MAX310X_SPCHR_MULTIDROP_BIT (1 << 5) /* 9-bit multidrop addr char */
  94. /* Status register bits */
  95. #define MAX310X_STS_GPIO0_BIT (1 << 0) /* GPIO 0 interrupt */
  96. #define MAX310X_STS_GPIO1_BIT (1 << 1) /* GPIO 1 interrupt */
  97. #define MAX310X_STS_GPIO2_BIT (1 << 2) /* GPIO 2 interrupt */
  98. #define MAX310X_STS_GPIO3_BIT (1 << 3) /* GPIO 3 interrupt */
  99. #define MAX310X_STS_CLKREADY_BIT (1 << 5) /* Clock ready */
  100. #define MAX310X_STS_SLEEP_BIT (1 << 6) /* Sleep interrupt */
  101. /* MODE1 register bits */
  102. #define MAX310X_MODE1_RXDIS_BIT (1 << 0) /* RX disable */
  103. #define MAX310X_MODE1_TXDIS_BIT (1 << 1) /* TX disable */
  104. #define MAX310X_MODE1_TXHIZ_BIT (1 << 2) /* TX pin three-state */
  105. #define MAX310X_MODE1_RTSHIZ_BIT (1 << 3) /* RTS pin three-state */
  106. #define MAX310X_MODE1_TRNSCVCTRL_BIT (1 << 4) /* Transceiver ctrl enable */
  107. #define MAX310X_MODE1_FORCESLEEP_BIT (1 << 5) /* Force sleep mode */
  108. #define MAX310X_MODE1_AUTOSLEEP_BIT (1 << 6) /* Auto sleep enable */
  109. #define MAX310X_MODE1_IRQSEL_BIT (1 << 7) /* IRQ pin enable */
  110. /* MODE2 register bits */
  111. #define MAX310X_MODE2_RST_BIT (1 << 0) /* Chip reset */
  112. #define MAX310X_MODE2_FIFORST_BIT (1 << 1) /* FIFO reset */
  113. #define MAX310X_MODE2_RXTRIGINV_BIT (1 << 2) /* RX FIFO INT invert */
  114. #define MAX310X_MODE2_RXEMPTINV_BIT (1 << 3) /* RX FIFO empty INT invert */
  115. #define MAX310X_MODE2_SPCHR_BIT (1 << 4) /* Special chr detect enable */
  116. #define MAX310X_MODE2_LOOPBACK_BIT (1 << 5) /* Internal loopback enable */
  117. #define MAX310X_MODE2_MULTIDROP_BIT (1 << 6) /* 9-bit multidrop enable */
  118. #define MAX310X_MODE2_ECHOSUPR_BIT (1 << 7) /* ECHO suppression enable */
  119. /* LCR register bits */
  120. #define MAX310X_LCR_LENGTH0_BIT (1 << 0) /* Word length bit 0 */
  121. #define MAX310X_LCR_LENGTH1_BIT (1 << 1) /* Word length bit 1
  122. *
  123. * Word length bits table:
  124. * 00 -> 5 bit words
  125. * 01 -> 6 bit words
  126. * 10 -> 7 bit words
  127. * 11 -> 8 bit words
  128. */
  129. #define MAX310X_LCR_STOPLEN_BIT (1 << 2) /* STOP length bit
  130. *
  131. * STOP length bit table:
  132. * 0 -> 1 stop bit
  133. * 1 -> 1-1.5 stop bits if
  134. * word length is 5,
  135. * 2 stop bits otherwise
  136. */
  137. #define MAX310X_LCR_PARITY_BIT (1 << 3) /* Parity bit enable */
  138. #define MAX310X_LCR_EVENPARITY_BIT (1 << 4) /* Even parity bit enable */
  139. #define MAX310X_LCR_FORCEPARITY_BIT (1 << 5) /* 9-bit multidrop parity */
  140. #define MAX310X_LCR_TXBREAK_BIT (1 << 6) /* TX break enable */
  141. #define MAX310X_LCR_RTS_BIT (1 << 7) /* RTS pin control */
  142. #define MAX310X_LCR_WORD_LEN_5 (0x00)
  143. #define MAX310X_LCR_WORD_LEN_6 (0x01)
  144. #define MAX310X_LCR_WORD_LEN_7 (0x02)
  145. #define MAX310X_LCR_WORD_LEN_8 (0x03)
  146. /* IRDA register bits */
  147. #define MAX310X_IRDA_IRDAEN_BIT (1 << 0) /* IRDA mode enable */
  148. #define MAX310X_IRDA_SIR_BIT (1 << 1) /* SIR mode enable */
  149. #define MAX310X_IRDA_SHORTIR_BIT (1 << 2) /* Short SIR mode enable */
  150. #define MAX310X_IRDA_MIR_BIT (1 << 3) /* MIR mode enable */
  151. #define MAX310X_IRDA_RXINV_BIT (1 << 4) /* RX logic inversion enable */
  152. #define MAX310X_IRDA_TXINV_BIT (1 << 5) /* TX logic inversion enable */
  153. /* Flow control trigger level register masks */
  154. #define MAX310X_FLOWLVL_HALT_MASK (0x000f) /* Flow control halt level */
  155. #define MAX310X_FLOWLVL_RES_MASK (0x00f0) /* Flow control resume level */
  156. #define MAX310X_FLOWLVL_HALT(words) ((words / 8) & 0x0f)
  157. #define MAX310X_FLOWLVL_RES(words) (((words / 8) & 0x0f) << 4)
  158. /* FIFO interrupt trigger level register masks */
  159. #define MAX310X_FIFOTRIGLVL_TX_MASK (0x0f) /* TX FIFO trigger level */
  160. #define MAX310X_FIFOTRIGLVL_RX_MASK (0xf0) /* RX FIFO trigger level */
  161. #define MAX310X_FIFOTRIGLVL_TX(words) ((words / 8) & 0x0f)
  162. #define MAX310X_FIFOTRIGLVL_RX(words) (((words / 8) & 0x0f) << 4)
  163. /* Flow control register bits */
  164. #define MAX310X_FLOWCTRL_AUTORTS_BIT (1 << 0) /* Auto RTS flow ctrl enable */
  165. #define MAX310X_FLOWCTRL_AUTOCTS_BIT (1 << 1) /* Auto CTS flow ctrl enable */
  166. #define MAX310X_FLOWCTRL_GPIADDR_BIT (1 << 2) /* Enables that GPIO inputs
  167. * are used in conjunction with
  168. * XOFF2 for definition of
  169. * special character */
  170. #define MAX310X_FLOWCTRL_SWFLOWEN_BIT (1 << 3) /* Auto SW flow ctrl enable */
  171. #define MAX310X_FLOWCTRL_SWFLOW0_BIT (1 << 4) /* SWFLOW bit 0 */
  172. #define MAX310X_FLOWCTRL_SWFLOW1_BIT (1 << 5) /* SWFLOW bit 1
  173. *
  174. * SWFLOW bits 1 & 0 table:
  175. * 00 -> no transmitter flow
  176. * control
  177. * 01 -> receiver compares
  178. * XON2 and XOFF2
  179. * and controls
  180. * transmitter
  181. * 10 -> receiver compares
  182. * XON1 and XOFF1
  183. * and controls
  184. * transmitter
  185. * 11 -> receiver compares
  186. * XON1, XON2, XOFF1 and
  187. * XOFF2 and controls
  188. * transmitter
  189. */
  190. #define MAX310X_FLOWCTRL_SWFLOW2_BIT (1 << 6) /* SWFLOW bit 2 */
  191. #define MAX310X_FLOWCTRL_SWFLOW3_BIT (1 << 7) /* SWFLOW bit 3
  192. *
  193. * SWFLOW bits 3 & 2 table:
  194. * 00 -> no received flow
  195. * control
  196. * 01 -> transmitter generates
  197. * XON2 and XOFF2
  198. * 10 -> transmitter generates
  199. * XON1 and XOFF1
  200. * 11 -> transmitter generates
  201. * XON1, XON2, XOFF1 and
  202. * XOFF2
  203. */
  204. /* GPIO configuration register bits */
  205. #define MAX310X_GPIOCFG_GP0OUT_BIT (1 << 0) /* GPIO 0 output enable */
  206. #define MAX310X_GPIOCFG_GP1OUT_BIT (1 << 1) /* GPIO 1 output enable */
  207. #define MAX310X_GPIOCFG_GP2OUT_BIT (1 << 2) /* GPIO 2 output enable */
  208. #define MAX310X_GPIOCFG_GP3OUT_BIT (1 << 3) /* GPIO 3 output enable */
  209. #define MAX310X_GPIOCFG_GP0OD_BIT (1 << 4) /* GPIO 0 open-drain enable */
  210. #define MAX310X_GPIOCFG_GP1OD_BIT (1 << 5) /* GPIO 1 open-drain enable */
  211. #define MAX310X_GPIOCFG_GP2OD_BIT (1 << 6) /* GPIO 2 open-drain enable */
  212. #define MAX310X_GPIOCFG_GP3OD_BIT (1 << 7) /* GPIO 3 open-drain enable */
  213. /* GPIO DATA register bits */
  214. #define MAX310X_GPIODATA_GP0OUT_BIT (1 << 0) /* GPIO 0 output value */
  215. #define MAX310X_GPIODATA_GP1OUT_BIT (1 << 1) /* GPIO 1 output value */
  216. #define MAX310X_GPIODATA_GP2OUT_BIT (1 << 2) /* GPIO 2 output value */
  217. #define MAX310X_GPIODATA_GP3OUT_BIT (1 << 3) /* GPIO 3 output value */
  218. #define MAX310X_GPIODATA_GP0IN_BIT (1 << 4) /* GPIO 0 input value */
  219. #define MAX310X_GPIODATA_GP1IN_BIT (1 << 5) /* GPIO 1 input value */
  220. #define MAX310X_GPIODATA_GP2IN_BIT (1 << 6) /* GPIO 2 input value */
  221. #define MAX310X_GPIODATA_GP3IN_BIT (1 << 7) /* GPIO 3 input value */
  222. /* PLL configuration register masks */
  223. #define MAX310X_PLLCFG_PREDIV_MASK (0x3f) /* PLL predivision value */
  224. #define MAX310X_PLLCFG_PLLFACTOR_MASK (0xc0) /* PLL multiplication factor */
  225. /* Baud rate generator configuration register bits */
  226. #define MAX310X_BRGCFG_2XMODE_BIT (1 << 4) /* Double baud rate */
  227. #define MAX310X_BRGCFG_4XMODE_BIT (1 << 5) /* Quadruple baud rate */
  228. /* Clock source register bits */
  229. #define MAX310X_CLKSRC_CRYST_BIT (1 << 1) /* Crystal osc enable */
  230. #define MAX310X_CLKSRC_PLL_BIT (1 << 2) /* PLL enable */
  231. #define MAX310X_CLKSRC_PLLBYP_BIT (1 << 3) /* PLL bypass */
  232. #define MAX310X_CLKSRC_EXTCLK_BIT (1 << 4) /* External clock enable */
  233. #define MAX310X_CLKSRC_CLK2RTS_BIT (1 << 7) /* Baud clk to RTS pin */
  234. /* Global commands */
  235. #define MAX310X_EXTREG_ENBL (0xce)
  236. #define MAX310X_EXTREG_DSBL (0xcd)
  237. /* Misc definitions */
  238. #define MAX310X_FIFO_SIZE (128)
  239. #define MAX310x_REV_MASK (0xfc)
  240. /* MAX3107 specific */
  241. #define MAX3107_REV_ID (0xa0)
  242. /* MAX3109 specific */
  243. #define MAX3109_REV_ID (0xc0)
  244. /* MAX14830 specific */
  245. #define MAX14830_BRGCFG_CLKDIS_BIT (1 << 6) /* Clock Disable */
  246. #define MAX14830_REV_ID (0xb0)
  247. struct max310x_devtype {
  248. char name[9];
  249. int nr;
  250. int (*detect)(struct device *);
  251. void (*power)(struct uart_port *, int);
  252. };
  253. struct max310x_one {
  254. struct uart_port port;
  255. struct work_struct tx_work;
  256. };
  257. struct max310x_port {
  258. struct uart_driver uart;
  259. struct max310x_devtype *devtype;
  260. struct regmap *regmap;
  261. struct regmap_config regcfg;
  262. struct mutex mutex;
  263. struct max310x_pdata *pdata;
  264. int gpio_used;
  265. #ifdef CONFIG_GPIOLIB
  266. struct gpio_chip gpio;
  267. #endif
  268. struct max310x_one p[0];
  269. };
  270. static u8 max310x_port_read(struct uart_port *port, u8 reg)
  271. {
  272. struct max310x_port *s = dev_get_drvdata(port->dev);
  273. unsigned int val = 0;
  274. regmap_read(s->regmap, port->iobase + reg, &val);
  275. return val;
  276. }
  277. static void max310x_port_write(struct uart_port *port, u8 reg, u8 val)
  278. {
  279. struct max310x_port *s = dev_get_drvdata(port->dev);
  280. regmap_write(s->regmap, port->iobase + reg, val);
  281. }
  282. static void max310x_port_update(struct uart_port *port, u8 reg, u8 mask, u8 val)
  283. {
  284. struct max310x_port *s = dev_get_drvdata(port->dev);
  285. regmap_update_bits(s->regmap, port->iobase + reg, mask, val);
  286. }
  287. static int max3107_detect(struct device *dev)
  288. {
  289. struct max310x_port *s = dev_get_drvdata(dev);
  290. unsigned int val = 0;
  291. int ret;
  292. ret = regmap_read(s->regmap, MAX310X_REVID_REG, &val);
  293. if (ret)
  294. return ret;
  295. if (((val & MAX310x_REV_MASK) != MAX3107_REV_ID)) {
  296. dev_err(dev,
  297. "%s ID 0x%02x does not match\n", s->devtype->name, val);
  298. return -ENODEV;
  299. }
  300. return 0;
  301. }
  302. static int max3108_detect(struct device *dev)
  303. {
  304. struct max310x_port *s = dev_get_drvdata(dev);
  305. unsigned int val = 0;
  306. int ret;
  307. /* MAX3108 have not REV ID register, we just check default value
  308. * from clocksource register to make sure everything works.
  309. */
  310. ret = regmap_read(s->regmap, MAX310X_CLKSRC_REG, &val);
  311. if (ret)
  312. return ret;
  313. if (val != (MAX310X_CLKSRC_EXTCLK_BIT | MAX310X_CLKSRC_PLLBYP_BIT)) {
  314. dev_err(dev, "%s not present\n", s->devtype->name);
  315. return -ENODEV;
  316. }
  317. return 0;
  318. }
  319. static int max3109_detect(struct device *dev)
  320. {
  321. struct max310x_port *s = dev_get_drvdata(dev);
  322. unsigned int val = 0;
  323. int ret;
  324. ret = regmap_read(s->regmap, MAX310X_REVID_REG, &val);
  325. if (ret)
  326. return ret;
  327. if (((val & MAX310x_REV_MASK) != MAX3109_REV_ID)) {
  328. dev_err(dev,
  329. "%s ID 0x%02x does not match\n", s->devtype->name, val);
  330. return -ENODEV;
  331. }
  332. return 0;
  333. }
  334. static void max310x_power(struct uart_port *port, int on)
  335. {
  336. max310x_port_update(port, MAX310X_MODE1_REG,
  337. MAX310X_MODE1_FORCESLEEP_BIT,
  338. on ? 0 : MAX310X_MODE1_FORCESLEEP_BIT);
  339. if (on)
  340. msleep(50);
  341. }
  342. static int max14830_detect(struct device *dev)
  343. {
  344. struct max310x_port *s = dev_get_drvdata(dev);
  345. unsigned int val = 0;
  346. int ret;
  347. ret = regmap_write(s->regmap, MAX310X_GLOBALCMD_REG,
  348. MAX310X_EXTREG_ENBL);
  349. if (ret)
  350. return ret;
  351. regmap_read(s->regmap, MAX310X_REVID_EXTREG, &val);
  352. regmap_write(s->regmap, MAX310X_GLOBALCMD_REG, MAX310X_EXTREG_DSBL);
  353. if (((val & MAX310x_REV_MASK) != MAX14830_REV_ID)) {
  354. dev_err(dev,
  355. "%s ID 0x%02x does not match\n", s->devtype->name, val);
  356. return -ENODEV;
  357. }
  358. return 0;
  359. }
  360. static void max14830_power(struct uart_port *port, int on)
  361. {
  362. max310x_port_update(port, MAX310X_BRGCFG_REG,
  363. MAX14830_BRGCFG_CLKDIS_BIT,
  364. on ? 0 : MAX14830_BRGCFG_CLKDIS_BIT);
  365. if (on)
  366. msleep(50);
  367. }
  368. static const struct max310x_devtype max3107_devtype = {
  369. .name = "MAX3107",
  370. .nr = 1,
  371. .detect = max3107_detect,
  372. .power = max310x_power,
  373. };
  374. static const struct max310x_devtype max3108_devtype = {
  375. .name = "MAX3108",
  376. .nr = 1,
  377. .detect = max3108_detect,
  378. .power = max310x_power,
  379. };
  380. static const struct max310x_devtype max3109_devtype = {
  381. .name = "MAX3109",
  382. .nr = 2,
  383. .detect = max3109_detect,
  384. .power = max310x_power,
  385. };
  386. static const struct max310x_devtype max14830_devtype = {
  387. .name = "MAX14830",
  388. .nr = 4,
  389. .detect = max14830_detect,
  390. .power = max14830_power,
  391. };
  392. static bool max310x_reg_writeable(struct device *dev, unsigned int reg)
  393. {
  394. switch (reg & 0x1f) {
  395. case MAX310X_IRQSTS_REG:
  396. case MAX310X_LSR_IRQSTS_REG:
  397. case MAX310X_SPCHR_IRQSTS_REG:
  398. case MAX310X_STS_IRQSTS_REG:
  399. case MAX310X_TXFIFOLVL_REG:
  400. case MAX310X_RXFIFOLVL_REG:
  401. return false;
  402. default:
  403. break;
  404. }
  405. return true;
  406. }
  407. static bool max310x_reg_volatile(struct device *dev, unsigned int reg)
  408. {
  409. switch (reg & 0x1f) {
  410. case MAX310X_RHR_REG:
  411. case MAX310X_IRQSTS_REG:
  412. case MAX310X_LSR_IRQSTS_REG:
  413. case MAX310X_SPCHR_IRQSTS_REG:
  414. case MAX310X_STS_IRQSTS_REG:
  415. case MAX310X_TXFIFOLVL_REG:
  416. case MAX310X_RXFIFOLVL_REG:
  417. case MAX310X_GPIODATA_REG:
  418. case MAX310X_BRGDIVLSB_REG:
  419. case MAX310X_REG_05:
  420. case MAX310X_REG_1F:
  421. return true;
  422. default:
  423. break;
  424. }
  425. return false;
  426. }
  427. static bool max310x_reg_precious(struct device *dev, unsigned int reg)
  428. {
  429. switch (reg & 0x1f) {
  430. case MAX310X_RHR_REG:
  431. case MAX310X_IRQSTS_REG:
  432. case MAX310X_SPCHR_IRQSTS_REG:
  433. case MAX310X_STS_IRQSTS_REG:
  434. return true;
  435. default:
  436. break;
  437. }
  438. return false;
  439. }
  440. static void max310x_set_baud(struct uart_port *port, int baud)
  441. {
  442. unsigned int mode = 0, div = port->uartclk / baud;
  443. if (!(div / 16)) {
  444. /* Mode x2 */
  445. mode = MAX310X_BRGCFG_2XMODE_BIT;
  446. div = (port->uartclk * 2) / baud;
  447. }
  448. if (!(div / 16)) {
  449. /* Mode x4 */
  450. mode = MAX310X_BRGCFG_4XMODE_BIT;
  451. div = (port->uartclk * 4) / baud;
  452. }
  453. max310x_port_write(port, MAX310X_BRGDIVMSB_REG, (div / 16) >> 8);
  454. max310x_port_write(port, MAX310X_BRGDIVLSB_REG, div / 16);
  455. max310x_port_write(port, MAX310X_BRGCFG_REG, (div % 16) | mode);
  456. }
  457. static int max310x_update_best_err(unsigned long f, long *besterr)
  458. {
  459. /* Use baudrate 115200 for calculate error */
  460. long err = f % (115200 * 16);
  461. if ((*besterr < 0) || (*besterr > err)) {
  462. *besterr = err;
  463. return 0;
  464. }
  465. return 1;
  466. }
  467. static int max310x_set_ref_clk(struct max310x_port *s)
  468. {
  469. unsigned int div, clksrc, pllcfg = 0;
  470. long besterr = -1;
  471. unsigned long fdiv, fmul, bestfreq = s->pdata->frequency;
  472. /* First, update error without PLL */
  473. max310x_update_best_err(s->pdata->frequency, &besterr);
  474. /* Try all possible PLL dividers */
  475. for (div = 1; (div <= 63) && besterr; div++) {
  476. fdiv = DIV_ROUND_CLOSEST(s->pdata->frequency, div);
  477. /* Try multiplier 6 */
  478. fmul = fdiv * 6;
  479. if ((fdiv >= 500000) && (fdiv <= 800000))
  480. if (!max310x_update_best_err(fmul, &besterr)) {
  481. pllcfg = (0 << 6) | div;
  482. bestfreq = fmul;
  483. }
  484. /* Try multiplier 48 */
  485. fmul = fdiv * 48;
  486. if ((fdiv >= 850000) && (fdiv <= 1200000))
  487. if (!max310x_update_best_err(fmul, &besterr)) {
  488. pllcfg = (1 << 6) | div;
  489. bestfreq = fmul;
  490. }
  491. /* Try multiplier 96 */
  492. fmul = fdiv * 96;
  493. if ((fdiv >= 425000) && (fdiv <= 1000000))
  494. if (!max310x_update_best_err(fmul, &besterr)) {
  495. pllcfg = (2 << 6) | div;
  496. bestfreq = fmul;
  497. }
  498. /* Try multiplier 144 */
  499. fmul = fdiv * 144;
  500. if ((fdiv >= 390000) && (fdiv <= 667000))
  501. if (!max310x_update_best_err(fmul, &besterr)) {
  502. pllcfg = (3 << 6) | div;
  503. bestfreq = fmul;
  504. }
  505. }
  506. /* Configure clock source */
  507. if (s->pdata->driver_flags & MAX310X_EXT_CLK)
  508. clksrc = MAX310X_CLKSRC_EXTCLK_BIT;
  509. else
  510. clksrc = MAX310X_CLKSRC_CRYST_BIT;
  511. /* Configure PLL */
  512. if (pllcfg) {
  513. clksrc |= MAX310X_CLKSRC_PLL_BIT;
  514. regmap_write(s->regmap, MAX310X_PLLCFG_REG, pllcfg);
  515. } else
  516. clksrc |= MAX310X_CLKSRC_PLLBYP_BIT;
  517. regmap_write(s->regmap, MAX310X_CLKSRC_REG, clksrc);
  518. /* Wait for crystal */
  519. if (pllcfg && !(s->pdata->driver_flags & MAX310X_EXT_CLK))
  520. msleep(10);
  521. return (int)bestfreq;
  522. }
  523. static void max310x_handle_rx(struct uart_port *port, unsigned int rxlen)
  524. {
  525. unsigned int sts, ch, flag;
  526. if (unlikely(rxlen >= port->fifosize)) {
  527. dev_warn_ratelimited(port->dev,
  528. "Port %i: Possible RX FIFO overrun\n",
  529. port->line);
  530. port->icount.buf_overrun++;
  531. /* Ensure sanity of RX level */
  532. rxlen = port->fifosize;
  533. }
  534. while (rxlen--) {
  535. ch = max310x_port_read(port, MAX310X_RHR_REG);
  536. sts = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
  537. sts &= MAX310X_LSR_RXPAR_BIT | MAX310X_LSR_FRERR_BIT |
  538. MAX310X_LSR_RXOVR_BIT | MAX310X_LSR_RXBRK_BIT;
  539. port->icount.rx++;
  540. flag = TTY_NORMAL;
  541. if (unlikely(sts)) {
  542. if (sts & MAX310X_LSR_RXBRK_BIT) {
  543. port->icount.brk++;
  544. if (uart_handle_break(port))
  545. continue;
  546. } else if (sts & MAX310X_LSR_RXPAR_BIT)
  547. port->icount.parity++;
  548. else if (sts & MAX310X_LSR_FRERR_BIT)
  549. port->icount.frame++;
  550. else if (sts & MAX310X_LSR_RXOVR_BIT)
  551. port->icount.overrun++;
  552. sts &= port->read_status_mask;
  553. if (sts & MAX310X_LSR_RXBRK_BIT)
  554. flag = TTY_BREAK;
  555. else if (sts & MAX310X_LSR_RXPAR_BIT)
  556. flag = TTY_PARITY;
  557. else if (sts & MAX310X_LSR_FRERR_BIT)
  558. flag = TTY_FRAME;
  559. else if (sts & MAX310X_LSR_RXOVR_BIT)
  560. flag = TTY_OVERRUN;
  561. }
  562. if (uart_handle_sysrq_char(port, ch))
  563. continue;
  564. if (sts & port->ignore_status_mask)
  565. continue;
  566. uart_insert_char(port, sts, MAX310X_LSR_RXOVR_BIT, ch, flag);
  567. }
  568. tty_flip_buffer_push(&port->state->port);
  569. }
  570. static void max310x_handle_tx(struct uart_port *port)
  571. {
  572. struct circ_buf *xmit = &port->state->xmit;
  573. unsigned int txlen, to_send;
  574. if (unlikely(port->x_char)) {
  575. max310x_port_write(port, MAX310X_THR_REG, port->x_char);
  576. port->icount.tx++;
  577. port->x_char = 0;
  578. return;
  579. }
  580. if (uart_circ_empty(xmit) || uart_tx_stopped(port))
  581. return;
  582. /* Get length of data pending in circular buffer */
  583. to_send = uart_circ_chars_pending(xmit);
  584. if (likely(to_send)) {
  585. /* Limit to size of TX FIFO */
  586. txlen = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
  587. txlen = port->fifosize - txlen;
  588. to_send = (to_send > txlen) ? txlen : to_send;
  589. /* Add data to send */
  590. port->icount.tx += to_send;
  591. while (to_send--) {
  592. max310x_port_write(port, MAX310X_THR_REG,
  593. xmit->buf[xmit->tail]);
  594. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  595. };
  596. }
  597. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  598. uart_write_wakeup(port);
  599. }
  600. static void max310x_port_irq(struct max310x_port *s, int portno)
  601. {
  602. struct uart_port *port = &s->p[portno].port;
  603. do {
  604. unsigned int ists, lsr, rxlen;
  605. /* Read IRQ status & RX FIFO level */
  606. ists = max310x_port_read(port, MAX310X_IRQSTS_REG);
  607. rxlen = max310x_port_read(port, MAX310X_RXFIFOLVL_REG);
  608. if (!ists && !rxlen)
  609. break;
  610. if (ists & MAX310X_IRQ_CTS_BIT) {
  611. lsr = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
  612. uart_handle_cts_change(port,
  613. !!(lsr & MAX310X_LSR_CTS_BIT));
  614. }
  615. if (rxlen)
  616. max310x_handle_rx(port, rxlen);
  617. if (ists & MAX310X_IRQ_TXEMPTY_BIT) {
  618. mutex_lock(&s->mutex);
  619. max310x_handle_tx(port);
  620. mutex_unlock(&s->mutex);
  621. }
  622. } while (1);
  623. }
  624. static irqreturn_t max310x_ist(int irq, void *dev_id)
  625. {
  626. struct max310x_port *s = (struct max310x_port *)dev_id;
  627. if (s->uart.nr > 1) {
  628. do {
  629. unsigned int val = ~0;
  630. WARN_ON_ONCE(regmap_read(s->regmap,
  631. MAX310X_GLOBALIRQ_REG, &val));
  632. val = ((1 << s->uart.nr) - 1) & ~val;
  633. if (!val)
  634. break;
  635. max310x_port_irq(s, fls(val) - 1);
  636. } while (1);
  637. } else
  638. max310x_port_irq(s, 0);
  639. return IRQ_HANDLED;
  640. }
  641. static void max310x_wq_proc(struct work_struct *ws)
  642. {
  643. struct max310x_one *one = container_of(ws, struct max310x_one, tx_work);
  644. struct max310x_port *s = dev_get_drvdata(one->port.dev);
  645. mutex_lock(&s->mutex);
  646. max310x_handle_tx(&one->port);
  647. mutex_unlock(&s->mutex);
  648. }
  649. static void max310x_start_tx(struct uart_port *port)
  650. {
  651. struct max310x_one *one = container_of(port, struct max310x_one, port);
  652. if (!work_pending(&one->tx_work))
  653. schedule_work(&one->tx_work);
  654. }
  655. static unsigned int max310x_tx_empty(struct uart_port *port)
  656. {
  657. unsigned int lvl, sts;
  658. lvl = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
  659. sts = max310x_port_read(port, MAX310X_IRQSTS_REG);
  660. return ((sts & MAX310X_IRQ_TXEMPTY_BIT) && !lvl) ? TIOCSER_TEMT : 0;
  661. }
  662. static unsigned int max310x_get_mctrl(struct uart_port *port)
  663. {
  664. /* DCD and DSR are not wired and CTS/RTS is handled automatically
  665. * so just indicate DSR and CAR asserted
  666. */
  667. return TIOCM_DSR | TIOCM_CAR;
  668. }
  669. static void max310x_set_mctrl(struct uart_port *port, unsigned int mctrl)
  670. {
  671. /* DCD and DSR are not wired and CTS/RTS is hadnled automatically
  672. * so do nothing
  673. */
  674. }
  675. static void max310x_break_ctl(struct uart_port *port, int break_state)
  676. {
  677. max310x_port_update(port, MAX310X_LCR_REG,
  678. MAX310X_LCR_TXBREAK_BIT,
  679. break_state ? MAX310X_LCR_TXBREAK_BIT : 0);
  680. }
  681. static void max310x_set_termios(struct uart_port *port,
  682. struct ktermios *termios,
  683. struct ktermios *old)
  684. {
  685. unsigned int lcr, flow = 0;
  686. int baud;
  687. /* Mask termios capabilities we don't support */
  688. termios->c_cflag &= ~CMSPAR;
  689. /* Word size */
  690. switch (termios->c_cflag & CSIZE) {
  691. case CS5:
  692. lcr = MAX310X_LCR_WORD_LEN_5;
  693. break;
  694. case CS6:
  695. lcr = MAX310X_LCR_WORD_LEN_6;
  696. break;
  697. case CS7:
  698. lcr = MAX310X_LCR_WORD_LEN_7;
  699. break;
  700. case CS8:
  701. default:
  702. lcr = MAX310X_LCR_WORD_LEN_8;
  703. break;
  704. }
  705. /* Parity */
  706. if (termios->c_cflag & PARENB) {
  707. lcr |= MAX310X_LCR_PARITY_BIT;
  708. if (!(termios->c_cflag & PARODD))
  709. lcr |= MAX310X_LCR_EVENPARITY_BIT;
  710. }
  711. /* Stop bits */
  712. if (termios->c_cflag & CSTOPB)
  713. lcr |= MAX310X_LCR_STOPLEN_BIT; /* 2 stops */
  714. /* Update LCR register */
  715. max310x_port_write(port, MAX310X_LCR_REG, lcr);
  716. /* Set read status mask */
  717. port->read_status_mask = MAX310X_LSR_RXOVR_BIT;
  718. if (termios->c_iflag & INPCK)
  719. port->read_status_mask |= MAX310X_LSR_RXPAR_BIT |
  720. MAX310X_LSR_FRERR_BIT;
  721. if (termios->c_iflag & (BRKINT | PARMRK))
  722. port->read_status_mask |= MAX310X_LSR_RXBRK_BIT;
  723. /* Set status ignore mask */
  724. port->ignore_status_mask = 0;
  725. if (termios->c_iflag & IGNBRK)
  726. port->ignore_status_mask |= MAX310X_LSR_RXBRK_BIT;
  727. if (!(termios->c_cflag & CREAD))
  728. port->ignore_status_mask |= MAX310X_LSR_RXPAR_BIT |
  729. MAX310X_LSR_RXOVR_BIT |
  730. MAX310X_LSR_FRERR_BIT |
  731. MAX310X_LSR_RXBRK_BIT;
  732. /* Configure flow control */
  733. max310x_port_write(port, MAX310X_XON1_REG, termios->c_cc[VSTART]);
  734. max310x_port_write(port, MAX310X_XOFF1_REG, termios->c_cc[VSTOP]);
  735. if (termios->c_cflag & CRTSCTS)
  736. flow |= MAX310X_FLOWCTRL_AUTOCTS_BIT |
  737. MAX310X_FLOWCTRL_AUTORTS_BIT;
  738. if (termios->c_iflag & IXON)
  739. flow |= MAX310X_FLOWCTRL_SWFLOW3_BIT |
  740. MAX310X_FLOWCTRL_SWFLOWEN_BIT;
  741. if (termios->c_iflag & IXOFF)
  742. flow |= MAX310X_FLOWCTRL_SWFLOW1_BIT |
  743. MAX310X_FLOWCTRL_SWFLOWEN_BIT;
  744. max310x_port_write(port, MAX310X_FLOWCTRL_REG, flow);
  745. /* Get baud rate generator configuration */
  746. baud = uart_get_baud_rate(port, termios, old,
  747. port->uartclk / 16 / 0xffff,
  748. port->uartclk / 4);
  749. /* Setup baudrate generator */
  750. max310x_set_baud(port, baud);
  751. /* Update timeout according to new baud rate */
  752. uart_update_timeout(port, termios->c_cflag, baud);
  753. }
  754. static int max310x_startup(struct uart_port *port)
  755. {
  756. unsigned int val, line = port->line;
  757. struct max310x_port *s = dev_get_drvdata(port->dev);
  758. s->devtype->power(port, 1);
  759. /* Configure baud rate, 9600 as default */
  760. max310x_set_baud(port, 9600);
  761. /* Configure LCR register, 8N1 mode by default */
  762. max310x_port_write(port, MAX310X_LCR_REG, MAX310X_LCR_WORD_LEN_8);
  763. /* Configure MODE1 register */
  764. max310x_port_update(port, MAX310X_MODE1_REG,
  765. MAX310X_MODE1_TRNSCVCTRL_BIT,
  766. (s->pdata->uart_flags[line] & MAX310X_AUTO_DIR_CTRL)
  767. ? MAX310X_MODE1_TRNSCVCTRL_BIT : 0);
  768. /* Configure MODE2 register */
  769. val = MAX310X_MODE2_RXEMPTINV_BIT;
  770. if (s->pdata->uart_flags[line] & MAX310X_LOOPBACK)
  771. val |= MAX310X_MODE2_LOOPBACK_BIT;
  772. if (s->pdata->uart_flags[line] & MAX310X_ECHO_SUPRESS)
  773. val |= MAX310X_MODE2_ECHOSUPR_BIT;
  774. /* Reset FIFOs */
  775. val |= MAX310X_MODE2_FIFORST_BIT;
  776. max310x_port_write(port, MAX310X_MODE2_REG, val);
  777. max310x_port_update(port, MAX310X_MODE2_REG,
  778. MAX310X_MODE2_FIFORST_BIT, 0);
  779. /* Configure flow control levels */
  780. /* Flow control halt level 96, resume level 48 */
  781. max310x_port_write(port, MAX310X_FLOWLVL_REG,
  782. MAX310X_FLOWLVL_RES(48) | MAX310X_FLOWLVL_HALT(96));
  783. /* Clear IRQ status register */
  784. max310x_port_read(port, MAX310X_IRQSTS_REG);
  785. /* Enable RX, TX, CTS change interrupts */
  786. val = MAX310X_IRQ_RXEMPTY_BIT | MAX310X_IRQ_TXEMPTY_BIT;
  787. max310x_port_write(port, MAX310X_IRQEN_REG, val | MAX310X_IRQ_CTS_BIT);
  788. return 0;
  789. }
  790. static void max310x_shutdown(struct uart_port *port)
  791. {
  792. struct max310x_port *s = dev_get_drvdata(port->dev);
  793. /* Disable all interrupts */
  794. max310x_port_write(port, MAX310X_IRQEN_REG, 0);
  795. s->devtype->power(port, 0);
  796. }
  797. static const char *max310x_type(struct uart_port *port)
  798. {
  799. struct max310x_port *s = dev_get_drvdata(port->dev);
  800. return (port->type == PORT_MAX310X) ? s->devtype->name : NULL;
  801. }
  802. static int max310x_request_port(struct uart_port *port)
  803. {
  804. /* Do nothing */
  805. return 0;
  806. }
  807. static void max310x_config_port(struct uart_port *port, int flags)
  808. {
  809. if (flags & UART_CONFIG_TYPE)
  810. port->type = PORT_MAX310X;
  811. }
  812. static int max310x_verify_port(struct uart_port *port, struct serial_struct *s)
  813. {
  814. if ((s->type != PORT_UNKNOWN) && (s->type != PORT_MAX310X))
  815. return -EINVAL;
  816. if (s->irq != port->irq)
  817. return -EINVAL;
  818. return 0;
  819. }
  820. static void max310x_null_void(struct uart_port *port)
  821. {
  822. /* Do nothing */
  823. }
  824. static const struct uart_ops max310x_ops = {
  825. .tx_empty = max310x_tx_empty,
  826. .set_mctrl = max310x_set_mctrl,
  827. .get_mctrl = max310x_get_mctrl,
  828. .stop_tx = max310x_null_void,
  829. .start_tx = max310x_start_tx,
  830. .stop_rx = max310x_null_void,
  831. .enable_ms = max310x_null_void,
  832. .break_ctl = max310x_break_ctl,
  833. .startup = max310x_startup,
  834. .shutdown = max310x_shutdown,
  835. .set_termios = max310x_set_termios,
  836. .type = max310x_type,
  837. .request_port = max310x_request_port,
  838. .release_port = max310x_null_void,
  839. .config_port = max310x_config_port,
  840. .verify_port = max310x_verify_port,
  841. };
  842. static int __maybe_unused max310x_suspend(struct device *dev)
  843. {
  844. struct max310x_port *s = dev_get_drvdata(dev);
  845. int i;
  846. for (i = 0; i < s->uart.nr; i++) {
  847. uart_suspend_port(&s->uart, &s->p[i].port);
  848. s->devtype->power(&s->p[i].port, 0);
  849. }
  850. return 0;
  851. }
  852. static int __maybe_unused max310x_resume(struct device *dev)
  853. {
  854. struct max310x_port *s = dev_get_drvdata(dev);
  855. int i;
  856. for (i = 0; i < s->uart.nr; i++) {
  857. s->devtype->power(&s->p[i].port, 1);
  858. uart_resume_port(&s->uart, &s->p[i].port);
  859. }
  860. return 0;
  861. }
  862. #ifdef CONFIG_GPIOLIB
  863. static int max310x_gpio_get(struct gpio_chip *chip, unsigned offset)
  864. {
  865. unsigned int val;
  866. struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
  867. struct uart_port *port = &s->p[offset / 4].port;
  868. val = max310x_port_read(port, MAX310X_GPIODATA_REG);
  869. return !!((val >> 4) & (1 << (offset % 4)));
  870. }
  871. static void max310x_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  872. {
  873. struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
  874. struct uart_port *port = &s->p[offset / 4].port;
  875. max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
  876. value ? 1 << (offset % 4) : 0);
  877. }
  878. static int max310x_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
  879. {
  880. struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
  881. struct uart_port *port = &s->p[offset / 4].port;
  882. max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4), 0);
  883. return 0;
  884. }
  885. static int max310x_gpio_direction_output(struct gpio_chip *chip,
  886. unsigned offset, int value)
  887. {
  888. struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
  889. struct uart_port *port = &s->p[offset / 4].port;
  890. max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
  891. value ? 1 << (offset % 4) : 0);
  892. max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4),
  893. 1 << (offset % 4));
  894. return 0;
  895. }
  896. #endif
  897. static int max310x_probe(struct device *dev, int is_spi,
  898. struct max310x_devtype *devtype, int irq)
  899. {
  900. struct max310x_port *s;
  901. struct max310x_pdata *pdata = dev_get_platdata(dev);
  902. int i, ret, uartclk;
  903. /* Check for IRQ */
  904. if (irq <= 0) {
  905. dev_err(dev, "No IRQ specified\n");
  906. return -ENOTSUPP;
  907. }
  908. if (!pdata) {
  909. dev_err(dev, "No platform data supplied\n");
  910. return -EINVAL;
  911. }
  912. /* Alloc port structure */
  913. s = devm_kzalloc(dev, sizeof(*s) +
  914. sizeof(struct max310x_one) * devtype->nr, GFP_KERNEL);
  915. if (!s) {
  916. dev_err(dev, "Error allocating port structure\n");
  917. return -ENOMEM;
  918. }
  919. /* Check input frequency */
  920. if ((pdata->driver_flags & MAX310X_EXT_CLK) &&
  921. ((pdata->frequency < 500000) || (pdata->frequency > 35000000)))
  922. goto err_freq;
  923. /* Check frequency for quartz */
  924. if (!(pdata->driver_flags & MAX310X_EXT_CLK) &&
  925. ((pdata->frequency < 1000000) || (pdata->frequency > 4000000)))
  926. goto err_freq;
  927. s->pdata = pdata;
  928. s->devtype = devtype;
  929. dev_set_drvdata(dev, s);
  930. mutex_init(&s->mutex);
  931. /* Setup regmap */
  932. s->regcfg.reg_bits = 8;
  933. s->regcfg.val_bits = 8;
  934. s->regcfg.read_flag_mask = 0x00;
  935. s->regcfg.write_flag_mask = 0x80;
  936. s->regcfg.cache_type = REGCACHE_RBTREE;
  937. s->regcfg.writeable_reg = max310x_reg_writeable;
  938. s->regcfg.volatile_reg = max310x_reg_volatile;
  939. s->regcfg.precious_reg = max310x_reg_precious;
  940. s->regcfg.max_register = devtype->nr * 0x20 - 1;
  941. if (IS_ENABLED(CONFIG_SPI_MASTER) && is_spi) {
  942. struct spi_device *spi = to_spi_device(dev);
  943. s->regmap = devm_regmap_init_spi(spi, &s->regcfg);
  944. } else
  945. return -ENOTSUPP;
  946. if (IS_ERR(s->regmap)) {
  947. dev_err(dev, "Failed to initialize register map\n");
  948. return PTR_ERR(s->regmap);
  949. }
  950. /* Board specific configure */
  951. if (s->pdata->init)
  952. s->pdata->init();
  953. /* Check device to ensure we are talking to what we expect */
  954. ret = devtype->detect(dev);
  955. if (ret)
  956. return ret;
  957. for (i = 0; i < devtype->nr; i++) {
  958. unsigned int offs = i << 5;
  959. /* Reset port */
  960. regmap_write(s->regmap, MAX310X_MODE2_REG + offs,
  961. MAX310X_MODE2_RST_BIT);
  962. /* Clear port reset */
  963. regmap_write(s->regmap, MAX310X_MODE2_REG + offs, 0);
  964. /* Wait for port startup */
  965. do {
  966. regmap_read(s->regmap,
  967. MAX310X_BRGDIVLSB_REG + offs, &ret);
  968. } while (ret != 0x01);
  969. regmap_update_bits(s->regmap, MAX310X_MODE1_REG + offs,
  970. MAX310X_MODE1_AUTOSLEEP_BIT,
  971. MAX310X_MODE1_AUTOSLEEP_BIT);
  972. }
  973. uartclk = max310x_set_ref_clk(s);
  974. dev_dbg(dev, "Reference clock set to %i Hz\n", uartclk);
  975. /* Register UART driver */
  976. s->uart.owner = THIS_MODULE;
  977. s->uart.dev_name = "ttyMAX";
  978. s->uart.major = MAX310X_MAJOR;
  979. s->uart.minor = MAX310X_MINOR;
  980. s->uart.nr = devtype->nr;
  981. ret = uart_register_driver(&s->uart);
  982. if (ret) {
  983. dev_err(dev, "Registering UART driver failed\n");
  984. return ret;
  985. }
  986. for (i = 0; i < devtype->nr; i++) {
  987. /* Initialize port data */
  988. s->p[i].port.line = i;
  989. s->p[i].port.dev = dev;
  990. s->p[i].port.irq = irq;
  991. s->p[i].port.type = PORT_MAX310X;
  992. s->p[i].port.fifosize = MAX310X_FIFO_SIZE;
  993. s->p[i].port.flags = UPF_SKIP_TEST | UPF_FIXED_TYPE |
  994. UPF_LOW_LATENCY;
  995. s->p[i].port.iotype = UPIO_PORT;
  996. s->p[i].port.iobase = i * 0x20;
  997. s->p[i].port.membase = (void __iomem *)~0;
  998. s->p[i].port.uartclk = uartclk;
  999. s->p[i].port.ops = &max310x_ops;
  1000. /* Disable all interrupts */
  1001. max310x_port_write(&s->p[i].port, MAX310X_IRQEN_REG, 0);
  1002. /* Clear IRQ status register */
  1003. max310x_port_read(&s->p[i].port, MAX310X_IRQSTS_REG);
  1004. /* Enable IRQ pin */
  1005. max310x_port_update(&s->p[i].port, MAX310X_MODE1_REG,
  1006. MAX310X_MODE1_IRQSEL_BIT,
  1007. MAX310X_MODE1_IRQSEL_BIT);
  1008. /* Initialize queue for start TX */
  1009. INIT_WORK(&s->p[i].tx_work, max310x_wq_proc);
  1010. /* Register port */
  1011. uart_add_one_port(&s->uart, &s->p[i].port);
  1012. /* Go to suspend mode */
  1013. devtype->power(&s->p[i].port, 0);
  1014. }
  1015. #ifdef CONFIG_GPIOLIB
  1016. /* Setup GPIO cotroller */
  1017. if (s->pdata->gpio_base) {
  1018. s->gpio.owner = THIS_MODULE;
  1019. s->gpio.dev = dev;
  1020. s->gpio.label = dev_name(dev);
  1021. s->gpio.direction_input = max310x_gpio_direction_input;
  1022. s->gpio.get = max310x_gpio_get;
  1023. s->gpio.direction_output= max310x_gpio_direction_output;
  1024. s->gpio.set = max310x_gpio_set;
  1025. s->gpio.base = s->pdata->gpio_base;
  1026. s->gpio.ngpio = devtype->nr * 4;
  1027. s->gpio.can_sleep = 1;
  1028. if (!gpiochip_add(&s->gpio))
  1029. s->gpio_used = 1;
  1030. } else
  1031. dev_info(dev, "GPIO support not enabled\n");
  1032. #endif
  1033. /* Setup interrupt */
  1034. ret = devm_request_threaded_irq(dev, irq, NULL, max310x_ist,
  1035. IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
  1036. dev_name(dev), s);
  1037. if (ret) {
  1038. dev_err(dev, "Unable to reguest IRQ %i\n", irq);
  1039. #ifdef CONFIG_GPIOLIB
  1040. if (s->gpio_used)
  1041. WARN_ON(gpiochip_remove(&s->gpio));
  1042. #endif
  1043. }
  1044. return ret;
  1045. err_freq:
  1046. dev_err(dev, "Frequency parameter incorrect\n");
  1047. return -EINVAL;
  1048. }
  1049. static int max310x_remove(struct device *dev)
  1050. {
  1051. struct max310x_port *s = dev_get_drvdata(dev);
  1052. int i, ret = 0;
  1053. for (i = 0; i < s->uart.nr; i++) {
  1054. cancel_work_sync(&s->p[i].tx_work);
  1055. uart_remove_one_port(&s->uart, &s->p[i].port);
  1056. s->devtype->power(&s->p[i].port, 0);
  1057. }
  1058. uart_unregister_driver(&s->uart);
  1059. #ifdef CONFIG_GPIOLIB
  1060. if (s->gpio_used)
  1061. ret = gpiochip_remove(&s->gpio);
  1062. #endif
  1063. if (s->pdata->exit)
  1064. s->pdata->exit();
  1065. return ret;
  1066. }
  1067. #ifdef CONFIG_SPI_MASTER
  1068. static int max310x_spi_probe(struct spi_device *spi)
  1069. {
  1070. struct max310x_devtype *devtype =
  1071. (struct max310x_devtype *)spi_get_device_id(spi)->driver_data;
  1072. int ret;
  1073. /* Setup SPI bus */
  1074. spi->bits_per_word = 8;
  1075. spi->mode = spi->mode ? : SPI_MODE_0;
  1076. spi->max_speed_hz = spi->max_speed_hz ? : 26000000;
  1077. ret = spi_setup(spi);
  1078. if (ret) {
  1079. dev_err(&spi->dev, "SPI setup failed\n");
  1080. return ret;
  1081. }
  1082. return max310x_probe(&spi->dev, 1, devtype, spi->irq);
  1083. }
  1084. static int max310x_spi_remove(struct spi_device *spi)
  1085. {
  1086. return max310x_remove(&spi->dev);
  1087. }
  1088. static SIMPLE_DEV_PM_OPS(max310x_pm_ops, max310x_suspend, max310x_resume);
  1089. static const struct spi_device_id max310x_id_table[] = {
  1090. { "max3107", (kernel_ulong_t)&max3107_devtype, },
  1091. { "max3108", (kernel_ulong_t)&max3108_devtype, },
  1092. { "max3109", (kernel_ulong_t)&max3109_devtype, },
  1093. { "max14830", (kernel_ulong_t)&max14830_devtype, },
  1094. { }
  1095. };
  1096. MODULE_DEVICE_TABLE(spi, max310x_id_table);
  1097. static struct spi_driver max310x_uart_driver = {
  1098. .driver = {
  1099. .name = MAX310X_NAME,
  1100. .owner = THIS_MODULE,
  1101. .pm = &max310x_pm_ops,
  1102. },
  1103. .probe = max310x_spi_probe,
  1104. .remove = max310x_spi_remove,
  1105. .id_table = max310x_id_table,
  1106. };
  1107. module_spi_driver(max310x_uart_driver);
  1108. #endif
  1109. MODULE_LICENSE("GPL");
  1110. MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
  1111. MODULE_DESCRIPTION("MAX310X serial driver");