altera_uart.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660
  1. /*
  2. * altera_uart.c -- Altera UART driver
  3. *
  4. * Based on mcf.c -- Freescale ColdFire UART driver
  5. *
  6. * (C) Copyright 2003-2007, Greg Ungerer <gerg@snapgear.com>
  7. * (C) Copyright 2008, Thomas Chou <thomas@wytron.com.tw>
  8. * (C) Copyright 2010, Tobias Klauser <tklauser@distanz.ch>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/timer.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/module.h>
  20. #include <linux/console.h>
  21. #include <linux/tty.h>
  22. #include <linux/tty_flip.h>
  23. #include <linux/serial.h>
  24. #include <linux/serial_core.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/of.h>
  27. #include <linux/io.h>
  28. #include <linux/altera_uart.h>
  29. #define DRV_NAME "altera_uart"
  30. #define SERIAL_ALTERA_MAJOR 204
  31. #define SERIAL_ALTERA_MINOR 213
  32. /*
  33. * Altera UART register definitions according to the Nios UART datasheet:
  34. * http://www.altera.com/literature/ds/ds_nios_uart.pdf
  35. */
  36. #define ALTERA_UART_SIZE 32
  37. #define ALTERA_UART_RXDATA_REG 0
  38. #define ALTERA_UART_TXDATA_REG 4
  39. #define ALTERA_UART_STATUS_REG 8
  40. #define ALTERA_UART_CONTROL_REG 12
  41. #define ALTERA_UART_DIVISOR_REG 16
  42. #define ALTERA_UART_EOP_REG 20
  43. #define ALTERA_UART_STATUS_PE_MSK 0x0001 /* parity error */
  44. #define ALTERA_UART_STATUS_FE_MSK 0x0002 /* framing error */
  45. #define ALTERA_UART_STATUS_BRK_MSK 0x0004 /* break */
  46. #define ALTERA_UART_STATUS_ROE_MSK 0x0008 /* RX overrun error */
  47. #define ALTERA_UART_STATUS_TOE_MSK 0x0010 /* TX overrun error */
  48. #define ALTERA_UART_STATUS_TMT_MSK 0x0020 /* TX shift register state */
  49. #define ALTERA_UART_STATUS_TRDY_MSK 0x0040 /* TX ready */
  50. #define ALTERA_UART_STATUS_RRDY_MSK 0x0080 /* RX ready */
  51. #define ALTERA_UART_STATUS_E_MSK 0x0100 /* exception condition */
  52. #define ALTERA_UART_STATUS_DCTS_MSK 0x0400 /* CTS logic-level change */
  53. #define ALTERA_UART_STATUS_CTS_MSK 0x0800 /* CTS logic state */
  54. #define ALTERA_UART_STATUS_EOP_MSK 0x1000 /* EOP written/read */
  55. /* Enable interrupt on... */
  56. #define ALTERA_UART_CONTROL_PE_MSK 0x0001 /* ...parity error */
  57. #define ALTERA_UART_CONTROL_FE_MSK 0x0002 /* ...framing error */
  58. #define ALTERA_UART_CONTROL_BRK_MSK 0x0004 /* ...break */
  59. #define ALTERA_UART_CONTROL_ROE_MSK 0x0008 /* ...RX overrun */
  60. #define ALTERA_UART_CONTROL_TOE_MSK 0x0010 /* ...TX overrun */
  61. #define ALTERA_UART_CONTROL_TMT_MSK 0x0020 /* ...TX shift register empty */
  62. #define ALTERA_UART_CONTROL_TRDY_MSK 0x0040 /* ...TX ready */
  63. #define ALTERA_UART_CONTROL_RRDY_MSK 0x0080 /* ...RX ready */
  64. #define ALTERA_UART_CONTROL_E_MSK 0x0100 /* ...exception*/
  65. #define ALTERA_UART_CONTROL_TRBK_MSK 0x0200 /* TX break */
  66. #define ALTERA_UART_CONTROL_DCTS_MSK 0x0400 /* Interrupt on CTS change */
  67. #define ALTERA_UART_CONTROL_RTS_MSK 0x0800 /* RTS signal */
  68. #define ALTERA_UART_CONTROL_EOP_MSK 0x1000 /* Interrupt on EOP */
  69. /*
  70. * Local per-uart structure.
  71. */
  72. struct altera_uart {
  73. struct uart_port port;
  74. struct timer_list tmr;
  75. unsigned int sigs; /* Local copy of line sigs */
  76. unsigned short imr; /* Local IMR mirror */
  77. };
  78. static u32 altera_uart_readl(struct uart_port *port, int reg)
  79. {
  80. return readl(port->membase + (reg << port->regshift));
  81. }
  82. static void altera_uart_writel(struct uart_port *port, u32 dat, int reg)
  83. {
  84. writel(dat, port->membase + (reg << port->regshift));
  85. }
  86. static unsigned int altera_uart_tx_empty(struct uart_port *port)
  87. {
  88. return (altera_uart_readl(port, ALTERA_UART_STATUS_REG) &
  89. ALTERA_UART_STATUS_TMT_MSK) ? TIOCSER_TEMT : 0;
  90. }
  91. static unsigned int altera_uart_get_mctrl(struct uart_port *port)
  92. {
  93. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  94. unsigned int sigs;
  95. sigs = (altera_uart_readl(port, ALTERA_UART_STATUS_REG) &
  96. ALTERA_UART_STATUS_CTS_MSK) ? TIOCM_CTS : 0;
  97. sigs |= (pp->sigs & TIOCM_RTS);
  98. return sigs;
  99. }
  100. static void altera_uart_set_mctrl(struct uart_port *port, unsigned int sigs)
  101. {
  102. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  103. pp->sigs = sigs;
  104. if (sigs & TIOCM_RTS)
  105. pp->imr |= ALTERA_UART_CONTROL_RTS_MSK;
  106. else
  107. pp->imr &= ~ALTERA_UART_CONTROL_RTS_MSK;
  108. altera_uart_writel(port, pp->imr, ALTERA_UART_CONTROL_REG);
  109. }
  110. static void altera_uart_start_tx(struct uart_port *port)
  111. {
  112. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  113. pp->imr |= ALTERA_UART_CONTROL_TRDY_MSK;
  114. altera_uart_writel(port, pp->imr, ALTERA_UART_CONTROL_REG);
  115. }
  116. static void altera_uart_stop_tx(struct uart_port *port)
  117. {
  118. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  119. pp->imr &= ~ALTERA_UART_CONTROL_TRDY_MSK;
  120. altera_uart_writel(port, pp->imr, ALTERA_UART_CONTROL_REG);
  121. }
  122. static void altera_uart_stop_rx(struct uart_port *port)
  123. {
  124. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  125. pp->imr &= ~ALTERA_UART_CONTROL_RRDY_MSK;
  126. altera_uart_writel(port, pp->imr, ALTERA_UART_CONTROL_REG);
  127. }
  128. static void altera_uart_break_ctl(struct uart_port *port, int break_state)
  129. {
  130. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  131. unsigned long flags;
  132. spin_lock_irqsave(&port->lock, flags);
  133. if (break_state == -1)
  134. pp->imr |= ALTERA_UART_CONTROL_TRBK_MSK;
  135. else
  136. pp->imr &= ~ALTERA_UART_CONTROL_TRBK_MSK;
  137. altera_uart_writel(port, pp->imr, ALTERA_UART_CONTROL_REG);
  138. spin_unlock_irqrestore(&port->lock, flags);
  139. }
  140. static void altera_uart_enable_ms(struct uart_port *port)
  141. {
  142. }
  143. static void altera_uart_set_termios(struct uart_port *port,
  144. struct ktermios *termios,
  145. struct ktermios *old)
  146. {
  147. unsigned long flags;
  148. unsigned int baud, baudclk;
  149. baud = uart_get_baud_rate(port, termios, old, 0, 4000000);
  150. baudclk = port->uartclk / baud;
  151. if (old)
  152. tty_termios_copy_hw(termios, old);
  153. tty_termios_encode_baud_rate(termios, baud, baud);
  154. spin_lock_irqsave(&port->lock, flags);
  155. uart_update_timeout(port, termios->c_cflag, baud);
  156. altera_uart_writel(port, baudclk, ALTERA_UART_DIVISOR_REG);
  157. spin_unlock_irqrestore(&port->lock, flags);
  158. }
  159. static void altera_uart_rx_chars(struct altera_uart *pp)
  160. {
  161. struct uart_port *port = &pp->port;
  162. unsigned char ch, flag;
  163. unsigned short status;
  164. while ((status = altera_uart_readl(port, ALTERA_UART_STATUS_REG)) &
  165. ALTERA_UART_STATUS_RRDY_MSK) {
  166. ch = altera_uart_readl(port, ALTERA_UART_RXDATA_REG);
  167. flag = TTY_NORMAL;
  168. port->icount.rx++;
  169. if (status & ALTERA_UART_STATUS_E_MSK) {
  170. altera_uart_writel(port, status,
  171. ALTERA_UART_STATUS_REG);
  172. if (status & ALTERA_UART_STATUS_BRK_MSK) {
  173. port->icount.brk++;
  174. if (uart_handle_break(port))
  175. continue;
  176. } else if (status & ALTERA_UART_STATUS_PE_MSK) {
  177. port->icount.parity++;
  178. } else if (status & ALTERA_UART_STATUS_ROE_MSK) {
  179. port->icount.overrun++;
  180. } else if (status & ALTERA_UART_STATUS_FE_MSK) {
  181. port->icount.frame++;
  182. }
  183. status &= port->read_status_mask;
  184. if (status & ALTERA_UART_STATUS_BRK_MSK)
  185. flag = TTY_BREAK;
  186. else if (status & ALTERA_UART_STATUS_PE_MSK)
  187. flag = TTY_PARITY;
  188. else if (status & ALTERA_UART_STATUS_FE_MSK)
  189. flag = TTY_FRAME;
  190. }
  191. if (uart_handle_sysrq_char(port, ch))
  192. continue;
  193. uart_insert_char(port, status, ALTERA_UART_STATUS_ROE_MSK, ch,
  194. flag);
  195. }
  196. spin_unlock(&port->lock);
  197. tty_flip_buffer_push(&port->state->port);
  198. spin_lock(&port->lock);
  199. }
  200. static void altera_uart_tx_chars(struct altera_uart *pp)
  201. {
  202. struct uart_port *port = &pp->port;
  203. struct circ_buf *xmit = &port->state->xmit;
  204. if (port->x_char) {
  205. /* Send special char - probably flow control */
  206. altera_uart_writel(port, port->x_char, ALTERA_UART_TXDATA_REG);
  207. port->x_char = 0;
  208. port->icount.tx++;
  209. return;
  210. }
  211. while (altera_uart_readl(port, ALTERA_UART_STATUS_REG) &
  212. ALTERA_UART_STATUS_TRDY_MSK) {
  213. if (xmit->head == xmit->tail)
  214. break;
  215. altera_uart_writel(port, xmit->buf[xmit->tail],
  216. ALTERA_UART_TXDATA_REG);
  217. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  218. port->icount.tx++;
  219. }
  220. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  221. uart_write_wakeup(port);
  222. if (xmit->head == xmit->tail) {
  223. pp->imr &= ~ALTERA_UART_CONTROL_TRDY_MSK;
  224. altera_uart_writel(port, pp->imr, ALTERA_UART_CONTROL_REG);
  225. }
  226. }
  227. static irqreturn_t altera_uart_interrupt(int irq, void *data)
  228. {
  229. struct uart_port *port = data;
  230. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  231. unsigned int isr;
  232. isr = altera_uart_readl(port, ALTERA_UART_STATUS_REG) & pp->imr;
  233. spin_lock(&port->lock);
  234. if (isr & ALTERA_UART_STATUS_RRDY_MSK)
  235. altera_uart_rx_chars(pp);
  236. if (isr & ALTERA_UART_STATUS_TRDY_MSK)
  237. altera_uart_tx_chars(pp);
  238. spin_unlock(&port->lock);
  239. return IRQ_RETVAL(isr);
  240. }
  241. static void altera_uart_timer(unsigned long data)
  242. {
  243. struct uart_port *port = (void *)data;
  244. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  245. altera_uart_interrupt(0, port);
  246. mod_timer(&pp->tmr, jiffies + uart_poll_timeout(port));
  247. }
  248. static void altera_uart_config_port(struct uart_port *port, int flags)
  249. {
  250. port->type = PORT_ALTERA_UART;
  251. /* Clear mask, so no surprise interrupts. */
  252. altera_uart_writel(port, 0, ALTERA_UART_CONTROL_REG);
  253. /* Clear status register */
  254. altera_uart_writel(port, 0, ALTERA_UART_STATUS_REG);
  255. }
  256. static int altera_uart_startup(struct uart_port *port)
  257. {
  258. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  259. unsigned long flags;
  260. int ret;
  261. if (!port->irq) {
  262. setup_timer(&pp->tmr, altera_uart_timer, (unsigned long)port);
  263. mod_timer(&pp->tmr, jiffies + uart_poll_timeout(port));
  264. return 0;
  265. }
  266. ret = request_irq(port->irq, altera_uart_interrupt, 0,
  267. DRV_NAME, port);
  268. if (ret) {
  269. pr_err(DRV_NAME ": unable to attach Altera UART %d "
  270. "interrupt vector=%d\n", port->line, port->irq);
  271. return ret;
  272. }
  273. spin_lock_irqsave(&port->lock, flags);
  274. /* Enable RX interrupts now */
  275. pp->imr = ALTERA_UART_CONTROL_RRDY_MSK;
  276. writel(pp->imr, port->membase + ALTERA_UART_CONTROL_REG);
  277. spin_unlock_irqrestore(&port->lock, flags);
  278. return 0;
  279. }
  280. static void altera_uart_shutdown(struct uart_port *port)
  281. {
  282. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  283. unsigned long flags;
  284. spin_lock_irqsave(&port->lock, flags);
  285. /* Disable all interrupts now */
  286. pp->imr = 0;
  287. writel(pp->imr, port->membase + ALTERA_UART_CONTROL_REG);
  288. spin_unlock_irqrestore(&port->lock, flags);
  289. if (port->irq)
  290. free_irq(port->irq, port);
  291. else
  292. del_timer_sync(&pp->tmr);
  293. }
  294. static const char *altera_uart_type(struct uart_port *port)
  295. {
  296. return (port->type == PORT_ALTERA_UART) ? "Altera UART" : NULL;
  297. }
  298. static int altera_uart_request_port(struct uart_port *port)
  299. {
  300. /* UARTs always present */
  301. return 0;
  302. }
  303. static void altera_uart_release_port(struct uart_port *port)
  304. {
  305. /* Nothing to release... */
  306. }
  307. static int altera_uart_verify_port(struct uart_port *port,
  308. struct serial_struct *ser)
  309. {
  310. if ((ser->type != PORT_UNKNOWN) && (ser->type != PORT_ALTERA_UART))
  311. return -EINVAL;
  312. return 0;
  313. }
  314. #ifdef CONFIG_CONSOLE_POLL
  315. static int altera_uart_poll_get_char(struct uart_port *port)
  316. {
  317. while (!(altera_uart_readl(port, ALTERA_UART_STATUS_REG) &
  318. ALTERA_UART_STATUS_RRDY_MSK))
  319. cpu_relax();
  320. return altera_uart_readl(port, ALTERA_UART_RXDATA_REG);
  321. }
  322. static void altera_uart_poll_put_char(struct uart_port *port, unsigned char c)
  323. {
  324. while (!(altera_uart_readl(port, ALTERA_UART_STATUS_REG) &
  325. ALTERA_UART_STATUS_TRDY_MSK))
  326. cpu_relax();
  327. altera_uart_writel(port, c, ALTERA_UART_TXDATA_REG);
  328. }
  329. #endif
  330. /*
  331. * Define the basic serial functions we support.
  332. */
  333. static struct uart_ops altera_uart_ops = {
  334. .tx_empty = altera_uart_tx_empty,
  335. .get_mctrl = altera_uart_get_mctrl,
  336. .set_mctrl = altera_uart_set_mctrl,
  337. .start_tx = altera_uart_start_tx,
  338. .stop_tx = altera_uart_stop_tx,
  339. .stop_rx = altera_uart_stop_rx,
  340. .enable_ms = altera_uart_enable_ms,
  341. .break_ctl = altera_uart_break_ctl,
  342. .startup = altera_uart_startup,
  343. .shutdown = altera_uart_shutdown,
  344. .set_termios = altera_uart_set_termios,
  345. .type = altera_uart_type,
  346. .request_port = altera_uart_request_port,
  347. .release_port = altera_uart_release_port,
  348. .config_port = altera_uart_config_port,
  349. .verify_port = altera_uart_verify_port,
  350. #ifdef CONFIG_CONSOLE_POLL
  351. .poll_get_char = altera_uart_poll_get_char,
  352. .poll_put_char = altera_uart_poll_put_char,
  353. #endif
  354. };
  355. static struct altera_uart altera_uart_ports[CONFIG_SERIAL_ALTERA_UART_MAXPORTS];
  356. #if defined(CONFIG_SERIAL_ALTERA_UART_CONSOLE)
  357. static void altera_uart_console_putc(struct uart_port *port, const char c)
  358. {
  359. while (!(altera_uart_readl(port, ALTERA_UART_STATUS_REG) &
  360. ALTERA_UART_STATUS_TRDY_MSK))
  361. cpu_relax();
  362. writel(c, port->membase + ALTERA_UART_TXDATA_REG);
  363. }
  364. static void altera_uart_console_write(struct console *co, const char *s,
  365. unsigned int count)
  366. {
  367. struct uart_port *port = &(altera_uart_ports + co->index)->port;
  368. for (; count; count--, s++) {
  369. altera_uart_console_putc(port, *s);
  370. if (*s == '\n')
  371. altera_uart_console_putc(port, '\r');
  372. }
  373. }
  374. static int __init altera_uart_console_setup(struct console *co, char *options)
  375. {
  376. struct uart_port *port;
  377. int baud = CONFIG_SERIAL_ALTERA_UART_BAUDRATE;
  378. int bits = 8;
  379. int parity = 'n';
  380. int flow = 'n';
  381. if (co->index < 0 || co->index >= CONFIG_SERIAL_ALTERA_UART_MAXPORTS)
  382. return -EINVAL;
  383. port = &altera_uart_ports[co->index].port;
  384. if (!port->membase)
  385. return -ENODEV;
  386. if (options)
  387. uart_parse_options(options, &baud, &parity, &bits, &flow);
  388. return uart_set_options(port, co, baud, parity, bits, flow);
  389. }
  390. static struct uart_driver altera_uart_driver;
  391. static struct console altera_uart_console = {
  392. .name = "ttyAL",
  393. .write = altera_uart_console_write,
  394. .device = uart_console_device,
  395. .setup = altera_uart_console_setup,
  396. .flags = CON_PRINTBUFFER,
  397. .index = -1,
  398. .data = &altera_uart_driver,
  399. };
  400. static int __init altera_uart_console_init(void)
  401. {
  402. register_console(&altera_uart_console);
  403. return 0;
  404. }
  405. console_initcall(altera_uart_console_init);
  406. #define ALTERA_UART_CONSOLE (&altera_uart_console)
  407. #else
  408. #define ALTERA_UART_CONSOLE NULL
  409. #endif /* CONFIG_ALTERA_UART_CONSOLE */
  410. /*
  411. * Define the altera_uart UART driver structure.
  412. */
  413. static struct uart_driver altera_uart_driver = {
  414. .owner = THIS_MODULE,
  415. .driver_name = DRV_NAME,
  416. .dev_name = "ttyAL",
  417. .major = SERIAL_ALTERA_MAJOR,
  418. .minor = SERIAL_ALTERA_MINOR,
  419. .nr = CONFIG_SERIAL_ALTERA_UART_MAXPORTS,
  420. .cons = ALTERA_UART_CONSOLE,
  421. };
  422. #ifdef CONFIG_OF
  423. static int altera_uart_get_of_uartclk(struct platform_device *pdev,
  424. struct uart_port *port)
  425. {
  426. int len;
  427. const __be32 *clk;
  428. clk = of_get_property(pdev->dev.of_node, "clock-frequency", &len);
  429. if (!clk || len < sizeof(__be32))
  430. return -ENODEV;
  431. port->uartclk = be32_to_cpup(clk);
  432. return 0;
  433. }
  434. #else
  435. static int altera_uart_get_of_uartclk(struct platform_device *pdev,
  436. struct uart_port *port)
  437. {
  438. return -ENODEV;
  439. }
  440. #endif /* CONFIG_OF */
  441. static int altera_uart_probe(struct platform_device *pdev)
  442. {
  443. struct altera_uart_platform_uart *platp = dev_get_platdata(&pdev->dev);
  444. struct uart_port *port;
  445. struct resource *res_mem;
  446. struct resource *res_irq;
  447. int i = pdev->id;
  448. int ret;
  449. /* if id is -1 scan for a free id and use that one */
  450. if (i == -1) {
  451. for (i = 0; i < CONFIG_SERIAL_ALTERA_UART_MAXPORTS; i++)
  452. if (altera_uart_ports[i].port.mapbase == 0)
  453. break;
  454. }
  455. if (i < 0 || i >= CONFIG_SERIAL_ALTERA_UART_MAXPORTS)
  456. return -EINVAL;
  457. port = &altera_uart_ports[i].port;
  458. res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  459. if (res_mem)
  460. port->mapbase = res_mem->start;
  461. else if (platp)
  462. port->mapbase = platp->mapbase;
  463. else
  464. return -EINVAL;
  465. res_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  466. if (res_irq)
  467. port->irq = res_irq->start;
  468. else if (platp)
  469. port->irq = platp->irq;
  470. /* Check platform data first so we can override device node data */
  471. if (platp)
  472. port->uartclk = platp->uartclk;
  473. else {
  474. ret = altera_uart_get_of_uartclk(pdev, port);
  475. if (ret)
  476. return ret;
  477. }
  478. port->membase = ioremap(port->mapbase, ALTERA_UART_SIZE);
  479. if (!port->membase)
  480. return -ENOMEM;
  481. if (platp)
  482. port->regshift = platp->bus_shift;
  483. else
  484. port->regshift = 0;
  485. port->line = i;
  486. port->type = PORT_ALTERA_UART;
  487. port->iotype = SERIAL_IO_MEM;
  488. port->ops = &altera_uart_ops;
  489. port->flags = UPF_BOOT_AUTOCONF;
  490. platform_set_drvdata(pdev, port);
  491. uart_add_one_port(&altera_uart_driver, port);
  492. return 0;
  493. }
  494. static int altera_uart_remove(struct platform_device *pdev)
  495. {
  496. struct uart_port *port = platform_get_drvdata(pdev);
  497. if (port) {
  498. uart_remove_one_port(&altera_uart_driver, port);
  499. port->mapbase = 0;
  500. }
  501. return 0;
  502. }
  503. #ifdef CONFIG_OF
  504. static struct of_device_id altera_uart_match[] = {
  505. { .compatible = "ALTR,uart-1.0", },
  506. { .compatible = "altr,uart-1.0", },
  507. {},
  508. };
  509. MODULE_DEVICE_TABLE(of, altera_uart_match);
  510. #endif /* CONFIG_OF */
  511. static struct platform_driver altera_uart_platform_driver = {
  512. .probe = altera_uart_probe,
  513. .remove = altera_uart_remove,
  514. .driver = {
  515. .name = DRV_NAME,
  516. .owner = THIS_MODULE,
  517. .of_match_table = of_match_ptr(altera_uart_match),
  518. },
  519. };
  520. static int __init altera_uart_init(void)
  521. {
  522. int rc;
  523. rc = uart_register_driver(&altera_uart_driver);
  524. if (rc)
  525. return rc;
  526. rc = platform_driver_register(&altera_uart_platform_driver);
  527. if (rc)
  528. uart_unregister_driver(&altera_uart_driver);
  529. return rc;
  530. }
  531. static void __exit altera_uart_exit(void)
  532. {
  533. platform_driver_unregister(&altera_uart_platform_driver);
  534. uart_unregister_driver(&altera_uart_driver);
  535. }
  536. module_init(altera_uart_init);
  537. module_exit(altera_uart_exit);
  538. MODULE_DESCRIPTION("Altera UART driver");
  539. MODULE_AUTHOR("Thomas Chou <thomas@wytron.com.tw>");
  540. MODULE_LICENSE("GPL");
  541. MODULE_ALIAS("platform:" DRV_NAME);
  542. MODULE_ALIAS_CHARDEV_MAJOR(SERIAL_ALTERA_MAJOR);