8250_pci.c 126 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001
  1. /*
  2. * Probe module for 8250/16550-type PCI serial ports.
  3. *
  4. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  5. *
  6. * Copyright (C) 2001 Russell King, All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/string.h>
  16. #include <linux/kernel.h>
  17. #include <linux/slab.h>
  18. #include <linux/delay.h>
  19. #include <linux/tty.h>
  20. #include <linux/serial_reg.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/8250_pci.h>
  23. #include <linux/bitops.h>
  24. #include <asm/byteorder.h>
  25. #include <asm/io.h>
  26. #include "8250.h"
  27. #undef SERIAL_DEBUG_PCI
  28. /*
  29. * init function returns:
  30. * > 0 - number of ports
  31. * = 0 - use board->num_ports
  32. * < 0 - error
  33. */
  34. struct pci_serial_quirk {
  35. u32 vendor;
  36. u32 device;
  37. u32 subvendor;
  38. u32 subdevice;
  39. int (*probe)(struct pci_dev *dev);
  40. int (*init)(struct pci_dev *dev);
  41. int (*setup)(struct serial_private *,
  42. const struct pciserial_board *,
  43. struct uart_8250_port *, int);
  44. void (*exit)(struct pci_dev *dev);
  45. };
  46. #define PCI_NUM_BAR_RESOURCES 6
  47. struct serial_private {
  48. struct pci_dev *dev;
  49. unsigned int nr;
  50. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  51. struct pci_serial_quirk *quirk;
  52. int line[0];
  53. };
  54. static int pci_default_setup(struct serial_private*,
  55. const struct pciserial_board*, struct uart_8250_port *, int);
  56. static void moan_device(const char *str, struct pci_dev *dev)
  57. {
  58. printk(KERN_WARNING
  59. "%s: %s\n"
  60. "Please send the output of lspci -vv, this\n"
  61. "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  62. "manufacturer and name of serial board or\n"
  63. "modem board to rmk+serial@arm.linux.org.uk.\n",
  64. pci_name(dev), str, dev->vendor, dev->device,
  65. dev->subsystem_vendor, dev->subsystem_device);
  66. }
  67. static int
  68. setup_port(struct serial_private *priv, struct uart_8250_port *port,
  69. int bar, int offset, int regshift)
  70. {
  71. struct pci_dev *dev = priv->dev;
  72. unsigned long base, len;
  73. if (bar >= PCI_NUM_BAR_RESOURCES)
  74. return -EINVAL;
  75. base = pci_resource_start(dev, bar);
  76. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  77. len = pci_resource_len(dev, bar);
  78. if (!priv->remapped_bar[bar])
  79. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  80. if (!priv->remapped_bar[bar])
  81. return -ENOMEM;
  82. port->port.iotype = UPIO_MEM;
  83. port->port.iobase = 0;
  84. port->port.mapbase = base + offset;
  85. port->port.membase = priv->remapped_bar[bar] + offset;
  86. port->port.regshift = regshift;
  87. } else {
  88. port->port.iotype = UPIO_PORT;
  89. port->port.iobase = base + offset;
  90. port->port.mapbase = 0;
  91. port->port.membase = NULL;
  92. port->port.regshift = 0;
  93. }
  94. return 0;
  95. }
  96. /*
  97. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  98. */
  99. static int addidata_apci7800_setup(struct serial_private *priv,
  100. const struct pciserial_board *board,
  101. struct uart_8250_port *port, int idx)
  102. {
  103. unsigned int bar = 0, offset = board->first_offset;
  104. bar = FL_GET_BASE(board->flags);
  105. if (idx < 2) {
  106. offset += idx * board->uart_offset;
  107. } else if ((idx >= 2) && (idx < 4)) {
  108. bar += 1;
  109. offset += ((idx - 2) * board->uart_offset);
  110. } else if ((idx >= 4) && (idx < 6)) {
  111. bar += 2;
  112. offset += ((idx - 4) * board->uart_offset);
  113. } else if (idx >= 6) {
  114. bar += 3;
  115. offset += ((idx - 6) * board->uart_offset);
  116. }
  117. return setup_port(priv, port, bar, offset, board->reg_shift);
  118. }
  119. /*
  120. * AFAVLAB uses a different mixture of BARs and offsets
  121. * Not that ugly ;) -- HW
  122. */
  123. static int
  124. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  125. struct uart_8250_port *port, int idx)
  126. {
  127. unsigned int bar, offset = board->first_offset;
  128. bar = FL_GET_BASE(board->flags);
  129. if (idx < 4)
  130. bar += idx;
  131. else {
  132. bar = 4;
  133. offset += (idx - 4) * board->uart_offset;
  134. }
  135. return setup_port(priv, port, bar, offset, board->reg_shift);
  136. }
  137. /*
  138. * HP's Remote Management Console. The Diva chip came in several
  139. * different versions. N-class, L2000 and A500 have two Diva chips, each
  140. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  141. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  142. * one Diva chip, but it has been expanded to 5 UARTs.
  143. */
  144. static int pci_hp_diva_init(struct pci_dev *dev)
  145. {
  146. int rc = 0;
  147. switch (dev->subsystem_device) {
  148. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  149. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  150. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  151. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  152. rc = 3;
  153. break;
  154. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  155. rc = 2;
  156. break;
  157. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  158. rc = 4;
  159. break;
  160. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  161. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  162. rc = 1;
  163. break;
  164. }
  165. return rc;
  166. }
  167. /*
  168. * HP's Diva chip puts the 4th/5th serial port further out, and
  169. * some serial ports are supposed to be hidden on certain models.
  170. */
  171. static int
  172. pci_hp_diva_setup(struct serial_private *priv,
  173. const struct pciserial_board *board,
  174. struct uart_8250_port *port, int idx)
  175. {
  176. unsigned int offset = board->first_offset;
  177. unsigned int bar = FL_GET_BASE(board->flags);
  178. switch (priv->dev->subsystem_device) {
  179. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  180. if (idx == 3)
  181. idx++;
  182. break;
  183. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  184. if (idx > 0)
  185. idx++;
  186. if (idx > 2)
  187. idx++;
  188. break;
  189. }
  190. if (idx > 2)
  191. offset = 0x18;
  192. offset += idx * board->uart_offset;
  193. return setup_port(priv, port, bar, offset, board->reg_shift);
  194. }
  195. /*
  196. * Added for EKF Intel i960 serial boards
  197. */
  198. static int pci_inteli960ni_init(struct pci_dev *dev)
  199. {
  200. unsigned long oldval;
  201. if (!(dev->subsystem_device & 0x1000))
  202. return -ENODEV;
  203. /* is firmware started? */
  204. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  205. if (oldval == 0x00001000L) { /* RESET value */
  206. printk(KERN_DEBUG "Local i960 firmware missing");
  207. return -ENODEV;
  208. }
  209. return 0;
  210. }
  211. /*
  212. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  213. * that the card interrupt be explicitly enabled or disabled. This
  214. * seems to be mainly needed on card using the PLX which also use I/O
  215. * mapped memory.
  216. */
  217. static int pci_plx9050_init(struct pci_dev *dev)
  218. {
  219. u8 irq_config;
  220. void __iomem *p;
  221. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  222. moan_device("no memory in bar 0", dev);
  223. return 0;
  224. }
  225. irq_config = 0x41;
  226. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  227. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  228. irq_config = 0x43;
  229. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  230. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  231. /*
  232. * As the megawolf cards have the int pins active
  233. * high, and have 2 UART chips, both ints must be
  234. * enabled on the 9050. Also, the UARTS are set in
  235. * 16450 mode by default, so we have to enable the
  236. * 16C950 'enhanced' mode so that we can use the
  237. * deep FIFOs
  238. */
  239. irq_config = 0x5b;
  240. /*
  241. * enable/disable interrupts
  242. */
  243. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  244. if (p == NULL)
  245. return -ENOMEM;
  246. writel(irq_config, p + 0x4c);
  247. /*
  248. * Read the register back to ensure that it took effect.
  249. */
  250. readl(p + 0x4c);
  251. iounmap(p);
  252. return 0;
  253. }
  254. static void pci_plx9050_exit(struct pci_dev *dev)
  255. {
  256. u8 __iomem *p;
  257. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  258. return;
  259. /*
  260. * disable interrupts
  261. */
  262. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  263. if (p != NULL) {
  264. writel(0, p + 0x4c);
  265. /*
  266. * Read the register back to ensure that it took effect.
  267. */
  268. readl(p + 0x4c);
  269. iounmap(p);
  270. }
  271. }
  272. #define NI8420_INT_ENABLE_REG 0x38
  273. #define NI8420_INT_ENABLE_BIT 0x2000
  274. static void pci_ni8420_exit(struct pci_dev *dev)
  275. {
  276. void __iomem *p;
  277. unsigned long base, len;
  278. unsigned int bar = 0;
  279. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  280. moan_device("no memory in bar", dev);
  281. return;
  282. }
  283. base = pci_resource_start(dev, bar);
  284. len = pci_resource_len(dev, bar);
  285. p = ioremap_nocache(base, len);
  286. if (p == NULL)
  287. return;
  288. /* Disable the CPU Interrupt */
  289. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  290. p + NI8420_INT_ENABLE_REG);
  291. iounmap(p);
  292. }
  293. /* MITE registers */
  294. #define MITE_IOWBSR1 0xc4
  295. #define MITE_IOWCR1 0xf4
  296. #define MITE_LCIMR1 0x08
  297. #define MITE_LCIMR2 0x10
  298. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  299. static void pci_ni8430_exit(struct pci_dev *dev)
  300. {
  301. void __iomem *p;
  302. unsigned long base, len;
  303. unsigned int bar = 0;
  304. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  305. moan_device("no memory in bar", dev);
  306. return;
  307. }
  308. base = pci_resource_start(dev, bar);
  309. len = pci_resource_len(dev, bar);
  310. p = ioremap_nocache(base, len);
  311. if (p == NULL)
  312. return;
  313. /* Disable the CPU Interrupt */
  314. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  315. iounmap(p);
  316. }
  317. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  318. static int
  319. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  320. struct uart_8250_port *port, int idx)
  321. {
  322. unsigned int bar, offset = board->first_offset;
  323. bar = 0;
  324. if (idx < 4) {
  325. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  326. offset += idx * board->uart_offset;
  327. } else if (idx < 8) {
  328. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  329. offset += idx * board->uart_offset + 0xC00;
  330. } else /* we have only 8 ports on PMC-OCTALPRO */
  331. return 1;
  332. return setup_port(priv, port, bar, offset, board->reg_shift);
  333. }
  334. /*
  335. * This does initialization for PMC OCTALPRO cards:
  336. * maps the device memory, resets the UARTs (needed, bc
  337. * if the module is removed and inserted again, the card
  338. * is in the sleep mode) and enables global interrupt.
  339. */
  340. /* global control register offset for SBS PMC-OctalPro */
  341. #define OCT_REG_CR_OFF 0x500
  342. static int sbs_init(struct pci_dev *dev)
  343. {
  344. u8 __iomem *p;
  345. p = pci_ioremap_bar(dev, 0);
  346. if (p == NULL)
  347. return -ENOMEM;
  348. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  349. writeb(0x10, p + OCT_REG_CR_OFF);
  350. udelay(50);
  351. writeb(0x0, p + OCT_REG_CR_OFF);
  352. /* Set bit-2 (INTENABLE) of Control Register */
  353. writeb(0x4, p + OCT_REG_CR_OFF);
  354. iounmap(p);
  355. return 0;
  356. }
  357. /*
  358. * Disables the global interrupt of PMC-OctalPro
  359. */
  360. static void sbs_exit(struct pci_dev *dev)
  361. {
  362. u8 __iomem *p;
  363. p = pci_ioremap_bar(dev, 0);
  364. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  365. if (p != NULL)
  366. writeb(0, p + OCT_REG_CR_OFF);
  367. iounmap(p);
  368. }
  369. /*
  370. * SIIG serial cards have an PCI interface chip which also controls
  371. * the UART clocking frequency. Each UART can be clocked independently
  372. * (except cards equipped with 4 UARTs) and initial clocking settings
  373. * are stored in the EEPROM chip. It can cause problems because this
  374. * version of serial driver doesn't support differently clocked UART's
  375. * on single PCI card. To prevent this, initialization functions set
  376. * high frequency clocking for all UART's on given card. It is safe (I
  377. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  378. * with other OSes (like M$ DOS).
  379. *
  380. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  381. *
  382. * There is two family of SIIG serial cards with different PCI
  383. * interface chip and different configuration methods:
  384. * - 10x cards have control registers in IO and/or memory space;
  385. * - 20x cards have control registers in standard PCI configuration space.
  386. *
  387. * Note: all 10x cards have PCI device ids 0x10..
  388. * all 20x cards have PCI device ids 0x20..
  389. *
  390. * There are also Quartet Serial cards which use Oxford Semiconductor
  391. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  392. *
  393. * Note: some SIIG cards are probed by the parport_serial object.
  394. */
  395. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  396. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  397. static int pci_siig10x_init(struct pci_dev *dev)
  398. {
  399. u16 data;
  400. void __iomem *p;
  401. switch (dev->device & 0xfff8) {
  402. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  403. data = 0xffdf;
  404. break;
  405. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  406. data = 0xf7ff;
  407. break;
  408. default: /* 1S1P, 4S */
  409. data = 0xfffb;
  410. break;
  411. }
  412. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  413. if (p == NULL)
  414. return -ENOMEM;
  415. writew(readw(p + 0x28) & data, p + 0x28);
  416. readw(p + 0x28);
  417. iounmap(p);
  418. return 0;
  419. }
  420. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  421. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  422. static int pci_siig20x_init(struct pci_dev *dev)
  423. {
  424. u8 data;
  425. /* Change clock frequency for the first UART. */
  426. pci_read_config_byte(dev, 0x6f, &data);
  427. pci_write_config_byte(dev, 0x6f, data & 0xef);
  428. /* If this card has 2 UART, we have to do the same with second UART. */
  429. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  430. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  431. pci_read_config_byte(dev, 0x73, &data);
  432. pci_write_config_byte(dev, 0x73, data & 0xef);
  433. }
  434. return 0;
  435. }
  436. static int pci_siig_init(struct pci_dev *dev)
  437. {
  438. unsigned int type = dev->device & 0xff00;
  439. if (type == 0x1000)
  440. return pci_siig10x_init(dev);
  441. else if (type == 0x2000)
  442. return pci_siig20x_init(dev);
  443. moan_device("Unknown SIIG card", dev);
  444. return -ENODEV;
  445. }
  446. static int pci_siig_setup(struct serial_private *priv,
  447. const struct pciserial_board *board,
  448. struct uart_8250_port *port, int idx)
  449. {
  450. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  451. if (idx > 3) {
  452. bar = 4;
  453. offset = (idx - 4) * 8;
  454. }
  455. return setup_port(priv, port, bar, offset, 0);
  456. }
  457. /*
  458. * Timedia has an explosion of boards, and to avoid the PCI table from
  459. * growing *huge*, we use this function to collapse some 70 entries
  460. * in the PCI table into one, for sanity's and compactness's sake.
  461. */
  462. static const unsigned short timedia_single_port[] = {
  463. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  464. };
  465. static const unsigned short timedia_dual_port[] = {
  466. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  467. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  468. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  469. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  470. 0xD079, 0
  471. };
  472. static const unsigned short timedia_quad_port[] = {
  473. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  474. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  475. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  476. 0xB157, 0
  477. };
  478. static const unsigned short timedia_eight_port[] = {
  479. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  480. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  481. };
  482. static const struct timedia_struct {
  483. int num;
  484. const unsigned short *ids;
  485. } timedia_data[] = {
  486. { 1, timedia_single_port },
  487. { 2, timedia_dual_port },
  488. { 4, timedia_quad_port },
  489. { 8, timedia_eight_port }
  490. };
  491. /*
  492. * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
  493. * listing them individually, this driver merely grabs them all with
  494. * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
  495. * and should be left free to be claimed by parport_serial instead.
  496. */
  497. static int pci_timedia_probe(struct pci_dev *dev)
  498. {
  499. /*
  500. * Check the third digit of the subdevice ID
  501. * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
  502. */
  503. if ((dev->subsystem_device & 0x00f0) >= 0x70) {
  504. dev_info(&dev->dev,
  505. "ignoring Timedia subdevice %04x for parport_serial\n",
  506. dev->subsystem_device);
  507. return -ENODEV;
  508. }
  509. return 0;
  510. }
  511. static int pci_timedia_init(struct pci_dev *dev)
  512. {
  513. const unsigned short *ids;
  514. int i, j;
  515. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  516. ids = timedia_data[i].ids;
  517. for (j = 0; ids[j]; j++)
  518. if (dev->subsystem_device == ids[j])
  519. return timedia_data[i].num;
  520. }
  521. return 0;
  522. }
  523. /*
  524. * Timedia/SUNIX uses a mixture of BARs and offsets
  525. * Ugh, this is ugly as all hell --- TYT
  526. */
  527. static int
  528. pci_timedia_setup(struct serial_private *priv,
  529. const struct pciserial_board *board,
  530. struct uart_8250_port *port, int idx)
  531. {
  532. unsigned int bar = 0, offset = board->first_offset;
  533. switch (idx) {
  534. case 0:
  535. bar = 0;
  536. break;
  537. case 1:
  538. offset = board->uart_offset;
  539. bar = 0;
  540. break;
  541. case 2:
  542. bar = 1;
  543. break;
  544. case 3:
  545. offset = board->uart_offset;
  546. /* FALLTHROUGH */
  547. case 4: /* BAR 2 */
  548. case 5: /* BAR 3 */
  549. case 6: /* BAR 4 */
  550. case 7: /* BAR 5 */
  551. bar = idx - 2;
  552. }
  553. return setup_port(priv, port, bar, offset, board->reg_shift);
  554. }
  555. /*
  556. * Some Titan cards are also a little weird
  557. */
  558. static int
  559. titan_400l_800l_setup(struct serial_private *priv,
  560. const struct pciserial_board *board,
  561. struct uart_8250_port *port, int idx)
  562. {
  563. unsigned int bar, offset = board->first_offset;
  564. switch (idx) {
  565. case 0:
  566. bar = 1;
  567. break;
  568. case 1:
  569. bar = 2;
  570. break;
  571. default:
  572. bar = 4;
  573. offset = (idx - 2) * board->uart_offset;
  574. }
  575. return setup_port(priv, port, bar, offset, board->reg_shift);
  576. }
  577. static int pci_xircom_init(struct pci_dev *dev)
  578. {
  579. msleep(100);
  580. return 0;
  581. }
  582. static int pci_ni8420_init(struct pci_dev *dev)
  583. {
  584. void __iomem *p;
  585. unsigned long base, len;
  586. unsigned int bar = 0;
  587. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  588. moan_device("no memory in bar", dev);
  589. return 0;
  590. }
  591. base = pci_resource_start(dev, bar);
  592. len = pci_resource_len(dev, bar);
  593. p = ioremap_nocache(base, len);
  594. if (p == NULL)
  595. return -ENOMEM;
  596. /* Enable CPU Interrupt */
  597. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  598. p + NI8420_INT_ENABLE_REG);
  599. iounmap(p);
  600. return 0;
  601. }
  602. #define MITE_IOWBSR1_WSIZE 0xa
  603. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  604. #define MITE_IOWBSR1_WENAB (1 << 7)
  605. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  606. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  607. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  608. static int pci_ni8430_init(struct pci_dev *dev)
  609. {
  610. void __iomem *p;
  611. unsigned long base, len;
  612. u32 device_window;
  613. unsigned int bar = 0;
  614. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  615. moan_device("no memory in bar", dev);
  616. return 0;
  617. }
  618. base = pci_resource_start(dev, bar);
  619. len = pci_resource_len(dev, bar);
  620. p = ioremap_nocache(base, len);
  621. if (p == NULL)
  622. return -ENOMEM;
  623. /* Set device window address and size in BAR0 */
  624. device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  625. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  626. writel(device_window, p + MITE_IOWBSR1);
  627. /* Set window access to go to RAMSEL IO address space */
  628. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  629. p + MITE_IOWCR1);
  630. /* Enable IO Bus Interrupt 0 */
  631. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  632. /* Enable CPU Interrupt */
  633. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  634. iounmap(p);
  635. return 0;
  636. }
  637. /* UART Port Control Register */
  638. #define NI8430_PORTCON 0x0f
  639. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  640. static int
  641. pci_ni8430_setup(struct serial_private *priv,
  642. const struct pciserial_board *board,
  643. struct uart_8250_port *port, int idx)
  644. {
  645. void __iomem *p;
  646. unsigned long base, len;
  647. unsigned int bar, offset = board->first_offset;
  648. if (idx >= board->num_ports)
  649. return 1;
  650. bar = FL_GET_BASE(board->flags);
  651. offset += idx * board->uart_offset;
  652. base = pci_resource_start(priv->dev, bar);
  653. len = pci_resource_len(priv->dev, bar);
  654. p = ioremap_nocache(base, len);
  655. /* enable the transceiver */
  656. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  657. p + offset + NI8430_PORTCON);
  658. iounmap(p);
  659. return setup_port(priv, port, bar, offset, board->reg_shift);
  660. }
  661. static int pci_netmos_9900_setup(struct serial_private *priv,
  662. const struct pciserial_board *board,
  663. struct uart_8250_port *port, int idx)
  664. {
  665. unsigned int bar;
  666. if ((priv->dev->subsystem_device & 0xff00) == 0x3000) {
  667. /* netmos apparently orders BARs by datasheet layout, so serial
  668. * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
  669. */
  670. bar = 3 * idx;
  671. return setup_port(priv, port, bar, 0, board->reg_shift);
  672. } else {
  673. return pci_default_setup(priv, board, port, idx);
  674. }
  675. }
  676. /* the 99xx series comes with a range of device IDs and a variety
  677. * of capabilities:
  678. *
  679. * 9900 has varying capabilities and can cascade to sub-controllers
  680. * (cascading should be purely internal)
  681. * 9904 is hardwired with 4 serial ports
  682. * 9912 and 9922 are hardwired with 2 serial ports
  683. */
  684. static int pci_netmos_9900_numports(struct pci_dev *dev)
  685. {
  686. unsigned int c = dev->class;
  687. unsigned int pi;
  688. unsigned short sub_serports;
  689. pi = (c & 0xff);
  690. if (pi == 2) {
  691. return 1;
  692. } else if ((pi == 0) &&
  693. (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
  694. /* two possibilities: 0x30ps encodes number of parallel and
  695. * serial ports, or 0x1000 indicates *something*. This is not
  696. * immediately obvious, since the 2s1p+4s configuration seems
  697. * to offer all functionality on functions 0..2, while still
  698. * advertising the same function 3 as the 4s+2s1p config.
  699. */
  700. sub_serports = dev->subsystem_device & 0xf;
  701. if (sub_serports > 0) {
  702. return sub_serports;
  703. } else {
  704. printk(KERN_NOTICE "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
  705. return 0;
  706. }
  707. }
  708. moan_device("unknown NetMos/Mostech program interface", dev);
  709. return 0;
  710. }
  711. static int pci_netmos_init(struct pci_dev *dev)
  712. {
  713. /* subdevice 0x00PS means <P> parallel, <S> serial */
  714. unsigned int num_serial = dev->subsystem_device & 0xf;
  715. if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
  716. (dev->device == PCI_DEVICE_ID_NETMOS_9865))
  717. return 0;
  718. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  719. dev->subsystem_device == 0x0299)
  720. return 0;
  721. switch (dev->device) { /* FALLTHROUGH on all */
  722. case PCI_DEVICE_ID_NETMOS_9904:
  723. case PCI_DEVICE_ID_NETMOS_9912:
  724. case PCI_DEVICE_ID_NETMOS_9922:
  725. case PCI_DEVICE_ID_NETMOS_9900:
  726. num_serial = pci_netmos_9900_numports(dev);
  727. break;
  728. default:
  729. if (num_serial == 0 ) {
  730. moan_device("unknown NetMos/Mostech device", dev);
  731. }
  732. }
  733. if (num_serial == 0)
  734. return -ENODEV;
  735. return num_serial;
  736. }
  737. /*
  738. * These chips are available with optionally one parallel port and up to
  739. * two serial ports. Unfortunately they all have the same product id.
  740. *
  741. * Basic configuration is done over a region of 32 I/O ports. The base
  742. * ioport is called INTA or INTC, depending on docs/other drivers.
  743. *
  744. * The region of the 32 I/O ports is configured in POSIO0R...
  745. */
  746. /* registers */
  747. #define ITE_887x_MISCR 0x9c
  748. #define ITE_887x_INTCBAR 0x78
  749. #define ITE_887x_UARTBAR 0x7c
  750. #define ITE_887x_PS0BAR 0x10
  751. #define ITE_887x_POSIO0 0x60
  752. /* I/O space size */
  753. #define ITE_887x_IOSIZE 32
  754. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  755. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  756. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  757. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  758. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  759. #define ITE_887x_POSIO_SPEED (3 << 29)
  760. /* enable IO_Space bit */
  761. #define ITE_887x_POSIO_ENABLE (1 << 31)
  762. static int pci_ite887x_init(struct pci_dev *dev)
  763. {
  764. /* inta_addr are the configuration addresses of the ITE */
  765. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  766. 0x200, 0x280, 0 };
  767. int ret, i, type;
  768. struct resource *iobase = NULL;
  769. u32 miscr, uartbar, ioport;
  770. /* search for the base-ioport */
  771. i = 0;
  772. while (inta_addr[i] && iobase == NULL) {
  773. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  774. "ite887x");
  775. if (iobase != NULL) {
  776. /* write POSIO0R - speed | size | ioport */
  777. pci_write_config_dword(dev, ITE_887x_POSIO0,
  778. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  779. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  780. /* write INTCBAR - ioport */
  781. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  782. inta_addr[i]);
  783. ret = inb(inta_addr[i]);
  784. if (ret != 0xff) {
  785. /* ioport connected */
  786. break;
  787. }
  788. release_region(iobase->start, ITE_887x_IOSIZE);
  789. iobase = NULL;
  790. }
  791. i++;
  792. }
  793. if (!inta_addr[i]) {
  794. printk(KERN_ERR "ite887x: could not find iobase\n");
  795. return -ENODEV;
  796. }
  797. /* start of undocumented type checking (see parport_pc.c) */
  798. type = inb(iobase->start + 0x18) & 0x0f;
  799. switch (type) {
  800. case 0x2: /* ITE8871 (1P) */
  801. case 0xa: /* ITE8875 (1P) */
  802. ret = 0;
  803. break;
  804. case 0xe: /* ITE8872 (2S1P) */
  805. ret = 2;
  806. break;
  807. case 0x6: /* ITE8873 (1S) */
  808. ret = 1;
  809. break;
  810. case 0x8: /* ITE8874 (2S) */
  811. ret = 2;
  812. break;
  813. default:
  814. moan_device("Unknown ITE887x", dev);
  815. ret = -ENODEV;
  816. }
  817. /* configure all serial ports */
  818. for (i = 0; i < ret; i++) {
  819. /* read the I/O port from the device */
  820. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  821. &ioport);
  822. ioport &= 0x0000FF00; /* the actual base address */
  823. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  824. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  825. ITE_887x_POSIO_IOSIZE_8 | ioport);
  826. /* write the ioport to the UARTBAR */
  827. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  828. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  829. uartbar |= (ioport << (16 * i)); /* set the ioport */
  830. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  831. /* get current config */
  832. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  833. /* disable interrupts (UARTx_Routing[3:0]) */
  834. miscr &= ~(0xf << (12 - 4 * i));
  835. /* activate the UART (UARTx_En) */
  836. miscr |= 1 << (23 - i);
  837. /* write new config with activated UART */
  838. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  839. }
  840. if (ret <= 0) {
  841. /* the device has no UARTs if we get here */
  842. release_region(iobase->start, ITE_887x_IOSIZE);
  843. }
  844. return ret;
  845. }
  846. static void pci_ite887x_exit(struct pci_dev *dev)
  847. {
  848. u32 ioport;
  849. /* the ioport is bit 0-15 in POSIO0R */
  850. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  851. ioport &= 0xffff;
  852. release_region(ioport, ITE_887x_IOSIZE);
  853. }
  854. /*
  855. * Oxford Semiconductor Inc.
  856. * Check that device is part of the Tornado range of devices, then determine
  857. * the number of ports available on the device.
  858. */
  859. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  860. {
  861. u8 __iomem *p;
  862. unsigned long deviceID;
  863. unsigned int number_uarts = 0;
  864. /* OxSemi Tornado devices are all 0xCxxx */
  865. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  866. (dev->device & 0xF000) != 0xC000)
  867. return 0;
  868. p = pci_iomap(dev, 0, 5);
  869. if (p == NULL)
  870. return -ENOMEM;
  871. deviceID = ioread32(p);
  872. /* Tornado device */
  873. if (deviceID == 0x07000200) {
  874. number_uarts = ioread8(p + 4);
  875. printk(KERN_DEBUG
  876. "%d ports detected on Oxford PCI Express device\n",
  877. number_uarts);
  878. }
  879. pci_iounmap(dev, p);
  880. return number_uarts;
  881. }
  882. static int pci_asix_setup(struct serial_private *priv,
  883. const struct pciserial_board *board,
  884. struct uart_8250_port *port, int idx)
  885. {
  886. port->bugs |= UART_BUG_PARITY;
  887. return pci_default_setup(priv, board, port, idx);
  888. }
  889. /* Quatech devices have their own extra interface features */
  890. struct quatech_feature {
  891. u16 devid;
  892. bool amcc;
  893. };
  894. #define QPCR_TEST_FOR1 0x3F
  895. #define QPCR_TEST_GET1 0x00
  896. #define QPCR_TEST_FOR2 0x40
  897. #define QPCR_TEST_GET2 0x40
  898. #define QPCR_TEST_FOR3 0x80
  899. #define QPCR_TEST_GET3 0x40
  900. #define QPCR_TEST_FOR4 0xC0
  901. #define QPCR_TEST_GET4 0x80
  902. #define QOPR_CLOCK_X1 0x0000
  903. #define QOPR_CLOCK_X2 0x0001
  904. #define QOPR_CLOCK_X4 0x0002
  905. #define QOPR_CLOCK_X8 0x0003
  906. #define QOPR_CLOCK_RATE_MASK 0x0003
  907. static struct quatech_feature quatech_cards[] = {
  908. { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
  909. { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
  910. { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
  911. { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
  912. { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
  913. { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
  914. { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
  915. { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
  916. { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
  917. { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
  918. { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
  919. { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
  920. { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
  921. { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
  922. { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
  923. { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
  924. { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
  925. { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
  926. { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
  927. { 0, }
  928. };
  929. static int pci_quatech_amcc(u16 devid)
  930. {
  931. struct quatech_feature *qf = &quatech_cards[0];
  932. while (qf->devid) {
  933. if (qf->devid == devid)
  934. return qf->amcc;
  935. qf++;
  936. }
  937. pr_err("quatech: unknown port type '0x%04X'.\n", devid);
  938. return 0;
  939. };
  940. static int pci_quatech_rqopr(struct uart_8250_port *port)
  941. {
  942. unsigned long base = port->port.iobase;
  943. u8 LCR, val;
  944. LCR = inb(base + UART_LCR);
  945. outb(0xBF, base + UART_LCR);
  946. val = inb(base + UART_SCR);
  947. outb(LCR, base + UART_LCR);
  948. return val;
  949. }
  950. static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
  951. {
  952. unsigned long base = port->port.iobase;
  953. u8 LCR, val;
  954. LCR = inb(base + UART_LCR);
  955. outb(0xBF, base + UART_LCR);
  956. val = inb(base + UART_SCR);
  957. outb(qopr, base + UART_SCR);
  958. outb(LCR, base + UART_LCR);
  959. }
  960. static int pci_quatech_rqmcr(struct uart_8250_port *port)
  961. {
  962. unsigned long base = port->port.iobase;
  963. u8 LCR, val, qmcr;
  964. LCR = inb(base + UART_LCR);
  965. outb(0xBF, base + UART_LCR);
  966. val = inb(base + UART_SCR);
  967. outb(val | 0x10, base + UART_SCR);
  968. qmcr = inb(base + UART_MCR);
  969. outb(val, base + UART_SCR);
  970. outb(LCR, base + UART_LCR);
  971. return qmcr;
  972. }
  973. static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
  974. {
  975. unsigned long base = port->port.iobase;
  976. u8 LCR, val;
  977. LCR = inb(base + UART_LCR);
  978. outb(0xBF, base + UART_LCR);
  979. val = inb(base + UART_SCR);
  980. outb(val | 0x10, base + UART_SCR);
  981. outb(qmcr, base + UART_MCR);
  982. outb(val, base + UART_SCR);
  983. outb(LCR, base + UART_LCR);
  984. }
  985. static int pci_quatech_has_qmcr(struct uart_8250_port *port)
  986. {
  987. unsigned long base = port->port.iobase;
  988. u8 LCR, val;
  989. LCR = inb(base + UART_LCR);
  990. outb(0xBF, base + UART_LCR);
  991. val = inb(base + UART_SCR);
  992. if (val & 0x20) {
  993. outb(0x80, UART_LCR);
  994. if (!(inb(UART_SCR) & 0x20)) {
  995. outb(LCR, base + UART_LCR);
  996. return 1;
  997. }
  998. }
  999. return 0;
  1000. }
  1001. static int pci_quatech_test(struct uart_8250_port *port)
  1002. {
  1003. u8 reg;
  1004. u8 qopr = pci_quatech_rqopr(port);
  1005. pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
  1006. reg = pci_quatech_rqopr(port) & 0xC0;
  1007. if (reg != QPCR_TEST_GET1)
  1008. return -EINVAL;
  1009. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
  1010. reg = pci_quatech_rqopr(port) & 0xC0;
  1011. if (reg != QPCR_TEST_GET2)
  1012. return -EINVAL;
  1013. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
  1014. reg = pci_quatech_rqopr(port) & 0xC0;
  1015. if (reg != QPCR_TEST_GET3)
  1016. return -EINVAL;
  1017. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
  1018. reg = pci_quatech_rqopr(port) & 0xC0;
  1019. if (reg != QPCR_TEST_GET4)
  1020. return -EINVAL;
  1021. pci_quatech_wqopr(port, qopr);
  1022. return 0;
  1023. }
  1024. static int pci_quatech_clock(struct uart_8250_port *port)
  1025. {
  1026. u8 qopr, reg, set;
  1027. unsigned long clock;
  1028. if (pci_quatech_test(port) < 0)
  1029. return 1843200;
  1030. qopr = pci_quatech_rqopr(port);
  1031. pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
  1032. reg = pci_quatech_rqopr(port);
  1033. if (reg & QOPR_CLOCK_X8) {
  1034. clock = 1843200;
  1035. goto out;
  1036. }
  1037. pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
  1038. reg = pci_quatech_rqopr(port);
  1039. if (!(reg & QOPR_CLOCK_X8)) {
  1040. clock = 1843200;
  1041. goto out;
  1042. }
  1043. reg &= QOPR_CLOCK_X8;
  1044. if (reg == QOPR_CLOCK_X2) {
  1045. clock = 3685400;
  1046. set = QOPR_CLOCK_X2;
  1047. } else if (reg == QOPR_CLOCK_X4) {
  1048. clock = 7372800;
  1049. set = QOPR_CLOCK_X4;
  1050. } else if (reg == QOPR_CLOCK_X8) {
  1051. clock = 14745600;
  1052. set = QOPR_CLOCK_X8;
  1053. } else {
  1054. clock = 1843200;
  1055. set = QOPR_CLOCK_X1;
  1056. }
  1057. qopr &= ~QOPR_CLOCK_RATE_MASK;
  1058. qopr |= set;
  1059. out:
  1060. pci_quatech_wqopr(port, qopr);
  1061. return clock;
  1062. }
  1063. static int pci_quatech_rs422(struct uart_8250_port *port)
  1064. {
  1065. u8 qmcr;
  1066. int rs422 = 0;
  1067. if (!pci_quatech_has_qmcr(port))
  1068. return 0;
  1069. qmcr = pci_quatech_rqmcr(port);
  1070. pci_quatech_wqmcr(port, 0xFF);
  1071. if (pci_quatech_rqmcr(port))
  1072. rs422 = 1;
  1073. pci_quatech_wqmcr(port, qmcr);
  1074. return rs422;
  1075. }
  1076. static int pci_quatech_init(struct pci_dev *dev)
  1077. {
  1078. if (pci_quatech_amcc(dev->device)) {
  1079. unsigned long base = pci_resource_start(dev, 0);
  1080. if (base) {
  1081. u32 tmp;
  1082. outl(inl(base + 0x38), base + 0x38);
  1083. tmp = inl(base + 0x3c);
  1084. outl(tmp | 0x01000000, base + 0x3c);
  1085. outl(tmp, base + 0x3c);
  1086. }
  1087. }
  1088. return 0;
  1089. }
  1090. static int pci_quatech_setup(struct serial_private *priv,
  1091. const struct pciserial_board *board,
  1092. struct uart_8250_port *port, int idx)
  1093. {
  1094. /* Needed by pci_quatech calls below */
  1095. port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
  1096. /* Set up the clocking */
  1097. port->port.uartclk = pci_quatech_clock(port);
  1098. /* For now just warn about RS422 */
  1099. if (pci_quatech_rs422(port))
  1100. pr_warn("quatech: software control of RS422 features not currently supported.\n");
  1101. return pci_default_setup(priv, board, port, idx);
  1102. }
  1103. static void pci_quatech_exit(struct pci_dev *dev)
  1104. {
  1105. }
  1106. static int pci_default_setup(struct serial_private *priv,
  1107. const struct pciserial_board *board,
  1108. struct uart_8250_port *port, int idx)
  1109. {
  1110. unsigned int bar, offset = board->first_offset, maxnr;
  1111. bar = FL_GET_BASE(board->flags);
  1112. if (board->flags & FL_BASE_BARS)
  1113. bar += idx;
  1114. else
  1115. offset += idx * board->uart_offset;
  1116. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  1117. (board->reg_shift + 3);
  1118. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  1119. return 1;
  1120. return setup_port(priv, port, bar, offset, board->reg_shift);
  1121. }
  1122. static int
  1123. ce4100_serial_setup(struct serial_private *priv,
  1124. const struct pciserial_board *board,
  1125. struct uart_8250_port *port, int idx)
  1126. {
  1127. int ret;
  1128. ret = setup_port(priv, port, idx, 0, board->reg_shift);
  1129. port->port.iotype = UPIO_MEM32;
  1130. port->port.type = PORT_XSCALE;
  1131. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  1132. port->port.regshift = 2;
  1133. return ret;
  1134. }
  1135. static int
  1136. pci_omegapci_setup(struct serial_private *priv,
  1137. const struct pciserial_board *board,
  1138. struct uart_8250_port *port, int idx)
  1139. {
  1140. return setup_port(priv, port, 2, idx * 8, 0);
  1141. }
  1142. static int
  1143. pci_brcm_trumanage_setup(struct serial_private *priv,
  1144. const struct pciserial_board *board,
  1145. struct uart_8250_port *port, int idx)
  1146. {
  1147. int ret = pci_default_setup(priv, board, port, idx);
  1148. port->port.type = PORT_BRCM_TRUMANAGE;
  1149. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  1150. return ret;
  1151. }
  1152. static int skip_tx_en_setup(struct serial_private *priv,
  1153. const struct pciserial_board *board,
  1154. struct uart_8250_port *port, int idx)
  1155. {
  1156. port->port.flags |= UPF_NO_TXEN_TEST;
  1157. printk(KERN_DEBUG "serial8250: skipping TxEn test for device "
  1158. "[%04x:%04x] subsystem [%04x:%04x]\n",
  1159. priv->dev->vendor,
  1160. priv->dev->device,
  1161. priv->dev->subsystem_vendor,
  1162. priv->dev->subsystem_device);
  1163. return pci_default_setup(priv, board, port, idx);
  1164. }
  1165. static void kt_handle_break(struct uart_port *p)
  1166. {
  1167. struct uart_8250_port *up =
  1168. container_of(p, struct uart_8250_port, port);
  1169. /*
  1170. * On receipt of a BI, serial device in Intel ME (Intel
  1171. * management engine) needs to have its fifos cleared for sane
  1172. * SOL (Serial Over Lan) output.
  1173. */
  1174. serial8250_clear_and_reinit_fifos(up);
  1175. }
  1176. static unsigned int kt_serial_in(struct uart_port *p, int offset)
  1177. {
  1178. struct uart_8250_port *up =
  1179. container_of(p, struct uart_8250_port, port);
  1180. unsigned int val;
  1181. /*
  1182. * When the Intel ME (management engine) gets reset its serial
  1183. * port registers could return 0 momentarily. Functions like
  1184. * serial8250_console_write, read and save the IER, perform
  1185. * some operation and then restore it. In order to avoid
  1186. * setting IER register inadvertently to 0, if the value read
  1187. * is 0, double check with ier value in uart_8250_port and use
  1188. * that instead. up->ier should be the same value as what is
  1189. * currently configured.
  1190. */
  1191. val = inb(p->iobase + offset);
  1192. if (offset == UART_IER) {
  1193. if (val == 0)
  1194. val = up->ier;
  1195. }
  1196. return val;
  1197. }
  1198. static int kt_serial_setup(struct serial_private *priv,
  1199. const struct pciserial_board *board,
  1200. struct uart_8250_port *port, int idx)
  1201. {
  1202. port->port.flags |= UPF_BUG_THRE;
  1203. port->port.serial_in = kt_serial_in;
  1204. port->port.handle_break = kt_handle_break;
  1205. return skip_tx_en_setup(priv, board, port, idx);
  1206. }
  1207. static int pci_eg20t_init(struct pci_dev *dev)
  1208. {
  1209. #if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
  1210. return -ENODEV;
  1211. #else
  1212. return 0;
  1213. #endif
  1214. }
  1215. static int
  1216. pci_xr17c154_setup(struct serial_private *priv,
  1217. const struct pciserial_board *board,
  1218. struct uart_8250_port *port, int idx)
  1219. {
  1220. port->port.flags |= UPF_EXAR_EFR;
  1221. return pci_default_setup(priv, board, port, idx);
  1222. }
  1223. static int
  1224. pci_xr17v35x_setup(struct serial_private *priv,
  1225. const struct pciserial_board *board,
  1226. struct uart_8250_port *port, int idx)
  1227. {
  1228. u8 __iomem *p;
  1229. p = pci_ioremap_bar(priv->dev, 0);
  1230. if (p == NULL)
  1231. return -ENOMEM;
  1232. port->port.flags |= UPF_EXAR_EFR;
  1233. /*
  1234. * Setup Multipurpose Input/Output pins.
  1235. */
  1236. if (idx == 0) {
  1237. writeb(0x00, p + 0x8f); /*MPIOINT[7:0]*/
  1238. writeb(0x00, p + 0x90); /*MPIOLVL[7:0]*/
  1239. writeb(0x00, p + 0x91); /*MPIO3T[7:0]*/
  1240. writeb(0x00, p + 0x92); /*MPIOINV[7:0]*/
  1241. writeb(0x00, p + 0x93); /*MPIOSEL[7:0]*/
  1242. writeb(0x00, p + 0x94); /*MPIOOD[7:0]*/
  1243. writeb(0x00, p + 0x95); /*MPIOINT[15:8]*/
  1244. writeb(0x00, p + 0x96); /*MPIOLVL[15:8]*/
  1245. writeb(0x00, p + 0x97); /*MPIO3T[15:8]*/
  1246. writeb(0x00, p + 0x98); /*MPIOINV[15:8]*/
  1247. writeb(0x00, p + 0x99); /*MPIOSEL[15:8]*/
  1248. writeb(0x00, p + 0x9a); /*MPIOOD[15:8]*/
  1249. }
  1250. writeb(0x00, p + UART_EXAR_8XMODE);
  1251. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  1252. writeb(128, p + UART_EXAR_TXTRG);
  1253. writeb(128, p + UART_EXAR_RXTRG);
  1254. iounmap(p);
  1255. return pci_default_setup(priv, board, port, idx);
  1256. }
  1257. #define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
  1258. #define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
  1259. #define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
  1260. #define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
  1261. static int
  1262. pci_fastcom335_setup(struct serial_private *priv,
  1263. const struct pciserial_board *board,
  1264. struct uart_8250_port *port, int idx)
  1265. {
  1266. u8 __iomem *p;
  1267. p = pci_ioremap_bar(priv->dev, 0);
  1268. if (p == NULL)
  1269. return -ENOMEM;
  1270. port->port.flags |= UPF_EXAR_EFR;
  1271. /*
  1272. * Setup Multipurpose Input/Output pins.
  1273. */
  1274. if (idx == 0) {
  1275. switch (priv->dev->device) {
  1276. case PCI_DEVICE_ID_COMMTECH_4222PCI335:
  1277. case PCI_DEVICE_ID_COMMTECH_4224PCI335:
  1278. writeb(0x78, p + 0x90); /* MPIOLVL[7:0] */
  1279. writeb(0x00, p + 0x92); /* MPIOINV[7:0] */
  1280. writeb(0x00, p + 0x93); /* MPIOSEL[7:0] */
  1281. break;
  1282. case PCI_DEVICE_ID_COMMTECH_2324PCI335:
  1283. case PCI_DEVICE_ID_COMMTECH_2328PCI335:
  1284. writeb(0x00, p + 0x90); /* MPIOLVL[7:0] */
  1285. writeb(0xc0, p + 0x92); /* MPIOINV[7:0] */
  1286. writeb(0xc0, p + 0x93); /* MPIOSEL[7:0] */
  1287. break;
  1288. }
  1289. writeb(0x00, p + 0x8f); /* MPIOINT[7:0] */
  1290. writeb(0x00, p + 0x91); /* MPIO3T[7:0] */
  1291. writeb(0x00, p + 0x94); /* MPIOOD[7:0] */
  1292. }
  1293. writeb(0x00, p + UART_EXAR_8XMODE);
  1294. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  1295. writeb(32, p + UART_EXAR_TXTRG);
  1296. writeb(32, p + UART_EXAR_RXTRG);
  1297. iounmap(p);
  1298. return pci_default_setup(priv, board, port, idx);
  1299. }
  1300. static int
  1301. pci_wch_ch353_setup(struct serial_private *priv,
  1302. const struct pciserial_board *board,
  1303. struct uart_8250_port *port, int idx)
  1304. {
  1305. port->port.flags |= UPF_FIXED_TYPE;
  1306. port->port.type = PORT_16550A;
  1307. return pci_default_setup(priv, board, port, idx);
  1308. }
  1309. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  1310. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  1311. #define PCI_DEVICE_ID_OCTPRO 0x0001
  1312. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  1313. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  1314. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  1315. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  1316. #define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
  1317. #define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
  1318. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  1319. #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
  1320. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  1321. #define PCI_DEVICE_ID_TITAN_200I 0x8028
  1322. #define PCI_DEVICE_ID_TITAN_400I 0x8048
  1323. #define PCI_DEVICE_ID_TITAN_800I 0x8088
  1324. #define PCI_DEVICE_ID_TITAN_800EH 0xA007
  1325. #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
  1326. #define PCI_DEVICE_ID_TITAN_400EH 0xA009
  1327. #define PCI_DEVICE_ID_TITAN_100E 0xA010
  1328. #define PCI_DEVICE_ID_TITAN_200E 0xA012
  1329. #define PCI_DEVICE_ID_TITAN_400E 0xA013
  1330. #define PCI_DEVICE_ID_TITAN_800E 0xA014
  1331. #define PCI_DEVICE_ID_TITAN_200EI 0xA016
  1332. #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
  1333. #define PCI_DEVICE_ID_TITAN_400V3 0xA310
  1334. #define PCI_DEVICE_ID_TITAN_410V3 0xA312
  1335. #define PCI_DEVICE_ID_TITAN_800V3 0xA314
  1336. #define PCI_DEVICE_ID_TITAN_800V3B 0xA315
  1337. #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
  1338. #define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
  1339. #define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
  1340. #define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
  1341. #define PCI_VENDOR_ID_WCH 0x4348
  1342. #define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
  1343. #define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
  1344. #define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
  1345. #define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
  1346. #define PCI_VENDOR_ID_AGESTAR 0x5372
  1347. #define PCI_DEVICE_ID_AGESTAR_9375 0x6872
  1348. #define PCI_VENDOR_ID_ASIX 0x9710
  1349. #define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
  1350. #define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
  1351. #define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
  1352. #define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
  1353. #define PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800 0x818e
  1354. #define PCI_VENDOR_ID_SUNIX 0x1fd4
  1355. #define PCI_DEVICE_ID_SUNIX_1999 0x1999
  1356. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  1357. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  1358. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
  1359. /*
  1360. * Master list of serial port init/setup/exit quirks.
  1361. * This does not describe the general nature of the port.
  1362. * (ie, baud base, number and location of ports, etc)
  1363. *
  1364. * This list is ordered alphabetically by vendor then device.
  1365. * Specific entries must come before more generic entries.
  1366. */
  1367. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  1368. /*
  1369. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  1370. */
  1371. {
  1372. .vendor = PCI_VENDOR_ID_AMCC,
  1373. .device = PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
  1374. .subvendor = PCI_ANY_ID,
  1375. .subdevice = PCI_ANY_ID,
  1376. .setup = addidata_apci7800_setup,
  1377. },
  1378. /*
  1379. * AFAVLAB cards - these may be called via parport_serial
  1380. * It is not clear whether this applies to all products.
  1381. */
  1382. {
  1383. .vendor = PCI_VENDOR_ID_AFAVLAB,
  1384. .device = PCI_ANY_ID,
  1385. .subvendor = PCI_ANY_ID,
  1386. .subdevice = PCI_ANY_ID,
  1387. .setup = afavlab_setup,
  1388. },
  1389. /*
  1390. * HP Diva
  1391. */
  1392. {
  1393. .vendor = PCI_VENDOR_ID_HP,
  1394. .device = PCI_DEVICE_ID_HP_DIVA,
  1395. .subvendor = PCI_ANY_ID,
  1396. .subdevice = PCI_ANY_ID,
  1397. .init = pci_hp_diva_init,
  1398. .setup = pci_hp_diva_setup,
  1399. },
  1400. /*
  1401. * Intel
  1402. */
  1403. {
  1404. .vendor = PCI_VENDOR_ID_INTEL,
  1405. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  1406. .subvendor = 0xe4bf,
  1407. .subdevice = PCI_ANY_ID,
  1408. .init = pci_inteli960ni_init,
  1409. .setup = pci_default_setup,
  1410. },
  1411. {
  1412. .vendor = PCI_VENDOR_ID_INTEL,
  1413. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  1414. .subvendor = PCI_ANY_ID,
  1415. .subdevice = PCI_ANY_ID,
  1416. .setup = skip_tx_en_setup,
  1417. },
  1418. {
  1419. .vendor = PCI_VENDOR_ID_INTEL,
  1420. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  1421. .subvendor = PCI_ANY_ID,
  1422. .subdevice = PCI_ANY_ID,
  1423. .setup = skip_tx_en_setup,
  1424. },
  1425. {
  1426. .vendor = PCI_VENDOR_ID_INTEL,
  1427. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  1428. .subvendor = PCI_ANY_ID,
  1429. .subdevice = PCI_ANY_ID,
  1430. .setup = skip_tx_en_setup,
  1431. },
  1432. {
  1433. .vendor = PCI_VENDOR_ID_INTEL,
  1434. .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
  1435. .subvendor = PCI_ANY_ID,
  1436. .subdevice = PCI_ANY_ID,
  1437. .setup = ce4100_serial_setup,
  1438. },
  1439. {
  1440. .vendor = PCI_VENDOR_ID_INTEL,
  1441. .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
  1442. .subvendor = PCI_ANY_ID,
  1443. .subdevice = PCI_ANY_ID,
  1444. .setup = kt_serial_setup,
  1445. },
  1446. /*
  1447. * ITE
  1448. */
  1449. {
  1450. .vendor = PCI_VENDOR_ID_ITE,
  1451. .device = PCI_DEVICE_ID_ITE_8872,
  1452. .subvendor = PCI_ANY_ID,
  1453. .subdevice = PCI_ANY_ID,
  1454. .init = pci_ite887x_init,
  1455. .setup = pci_default_setup,
  1456. .exit = pci_ite887x_exit,
  1457. },
  1458. /*
  1459. * National Instruments
  1460. */
  1461. {
  1462. .vendor = PCI_VENDOR_ID_NI,
  1463. .device = PCI_DEVICE_ID_NI_PCI23216,
  1464. .subvendor = PCI_ANY_ID,
  1465. .subdevice = PCI_ANY_ID,
  1466. .init = pci_ni8420_init,
  1467. .setup = pci_default_setup,
  1468. .exit = pci_ni8420_exit,
  1469. },
  1470. {
  1471. .vendor = PCI_VENDOR_ID_NI,
  1472. .device = PCI_DEVICE_ID_NI_PCI2328,
  1473. .subvendor = PCI_ANY_ID,
  1474. .subdevice = PCI_ANY_ID,
  1475. .init = pci_ni8420_init,
  1476. .setup = pci_default_setup,
  1477. .exit = pci_ni8420_exit,
  1478. },
  1479. {
  1480. .vendor = PCI_VENDOR_ID_NI,
  1481. .device = PCI_DEVICE_ID_NI_PCI2324,
  1482. .subvendor = PCI_ANY_ID,
  1483. .subdevice = PCI_ANY_ID,
  1484. .init = pci_ni8420_init,
  1485. .setup = pci_default_setup,
  1486. .exit = pci_ni8420_exit,
  1487. },
  1488. {
  1489. .vendor = PCI_VENDOR_ID_NI,
  1490. .device = PCI_DEVICE_ID_NI_PCI2322,
  1491. .subvendor = PCI_ANY_ID,
  1492. .subdevice = PCI_ANY_ID,
  1493. .init = pci_ni8420_init,
  1494. .setup = pci_default_setup,
  1495. .exit = pci_ni8420_exit,
  1496. },
  1497. {
  1498. .vendor = PCI_VENDOR_ID_NI,
  1499. .device = PCI_DEVICE_ID_NI_PCI2324I,
  1500. .subvendor = PCI_ANY_ID,
  1501. .subdevice = PCI_ANY_ID,
  1502. .init = pci_ni8420_init,
  1503. .setup = pci_default_setup,
  1504. .exit = pci_ni8420_exit,
  1505. },
  1506. {
  1507. .vendor = PCI_VENDOR_ID_NI,
  1508. .device = PCI_DEVICE_ID_NI_PCI2322I,
  1509. .subvendor = PCI_ANY_ID,
  1510. .subdevice = PCI_ANY_ID,
  1511. .init = pci_ni8420_init,
  1512. .setup = pci_default_setup,
  1513. .exit = pci_ni8420_exit,
  1514. },
  1515. {
  1516. .vendor = PCI_VENDOR_ID_NI,
  1517. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  1518. .subvendor = PCI_ANY_ID,
  1519. .subdevice = PCI_ANY_ID,
  1520. .init = pci_ni8420_init,
  1521. .setup = pci_default_setup,
  1522. .exit = pci_ni8420_exit,
  1523. },
  1524. {
  1525. .vendor = PCI_VENDOR_ID_NI,
  1526. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  1527. .subvendor = PCI_ANY_ID,
  1528. .subdevice = PCI_ANY_ID,
  1529. .init = pci_ni8420_init,
  1530. .setup = pci_default_setup,
  1531. .exit = pci_ni8420_exit,
  1532. },
  1533. {
  1534. .vendor = PCI_VENDOR_ID_NI,
  1535. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1536. .subvendor = PCI_ANY_ID,
  1537. .subdevice = PCI_ANY_ID,
  1538. .init = pci_ni8420_init,
  1539. .setup = pci_default_setup,
  1540. .exit = pci_ni8420_exit,
  1541. },
  1542. {
  1543. .vendor = PCI_VENDOR_ID_NI,
  1544. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1545. .subvendor = PCI_ANY_ID,
  1546. .subdevice = PCI_ANY_ID,
  1547. .init = pci_ni8420_init,
  1548. .setup = pci_default_setup,
  1549. .exit = pci_ni8420_exit,
  1550. },
  1551. {
  1552. .vendor = PCI_VENDOR_ID_NI,
  1553. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1554. .subvendor = PCI_ANY_ID,
  1555. .subdevice = PCI_ANY_ID,
  1556. .init = pci_ni8420_init,
  1557. .setup = pci_default_setup,
  1558. .exit = pci_ni8420_exit,
  1559. },
  1560. {
  1561. .vendor = PCI_VENDOR_ID_NI,
  1562. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1563. .subvendor = PCI_ANY_ID,
  1564. .subdevice = PCI_ANY_ID,
  1565. .init = pci_ni8420_init,
  1566. .setup = pci_default_setup,
  1567. .exit = pci_ni8420_exit,
  1568. },
  1569. {
  1570. .vendor = PCI_VENDOR_ID_NI,
  1571. .device = PCI_ANY_ID,
  1572. .subvendor = PCI_ANY_ID,
  1573. .subdevice = PCI_ANY_ID,
  1574. .init = pci_ni8430_init,
  1575. .setup = pci_ni8430_setup,
  1576. .exit = pci_ni8430_exit,
  1577. },
  1578. /* Quatech */
  1579. {
  1580. .vendor = PCI_VENDOR_ID_QUATECH,
  1581. .device = PCI_ANY_ID,
  1582. .subvendor = PCI_ANY_ID,
  1583. .subdevice = PCI_ANY_ID,
  1584. .init = pci_quatech_init,
  1585. .setup = pci_quatech_setup,
  1586. .exit = pci_quatech_exit,
  1587. },
  1588. /*
  1589. * Panacom
  1590. */
  1591. {
  1592. .vendor = PCI_VENDOR_ID_PANACOM,
  1593. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1594. .subvendor = PCI_ANY_ID,
  1595. .subdevice = PCI_ANY_ID,
  1596. .init = pci_plx9050_init,
  1597. .setup = pci_default_setup,
  1598. .exit = pci_plx9050_exit,
  1599. },
  1600. {
  1601. .vendor = PCI_VENDOR_ID_PANACOM,
  1602. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1603. .subvendor = PCI_ANY_ID,
  1604. .subdevice = PCI_ANY_ID,
  1605. .init = pci_plx9050_init,
  1606. .setup = pci_default_setup,
  1607. .exit = pci_plx9050_exit,
  1608. },
  1609. /*
  1610. * PLX
  1611. */
  1612. {
  1613. .vendor = PCI_VENDOR_ID_PLX,
  1614. .device = PCI_DEVICE_ID_PLX_9030,
  1615. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  1616. .subdevice = PCI_ANY_ID,
  1617. .setup = pci_default_setup,
  1618. },
  1619. {
  1620. .vendor = PCI_VENDOR_ID_PLX,
  1621. .device = PCI_DEVICE_ID_PLX_9050,
  1622. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1623. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1624. .init = pci_plx9050_init,
  1625. .setup = pci_default_setup,
  1626. .exit = pci_plx9050_exit,
  1627. },
  1628. {
  1629. .vendor = PCI_VENDOR_ID_PLX,
  1630. .device = PCI_DEVICE_ID_PLX_9050,
  1631. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1632. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1633. .init = pci_plx9050_init,
  1634. .setup = pci_default_setup,
  1635. .exit = pci_plx9050_exit,
  1636. },
  1637. {
  1638. .vendor = PCI_VENDOR_ID_PLX,
  1639. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1640. .subvendor = PCI_VENDOR_ID_PLX,
  1641. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1642. .init = pci_plx9050_init,
  1643. .setup = pci_default_setup,
  1644. .exit = pci_plx9050_exit,
  1645. },
  1646. /*
  1647. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1648. */
  1649. {
  1650. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1651. .device = PCI_DEVICE_ID_OCTPRO,
  1652. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1653. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1654. .init = sbs_init,
  1655. .setup = sbs_setup,
  1656. .exit = sbs_exit,
  1657. },
  1658. /*
  1659. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1660. */
  1661. {
  1662. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1663. .device = PCI_DEVICE_ID_OCTPRO,
  1664. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1665. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1666. .init = sbs_init,
  1667. .setup = sbs_setup,
  1668. .exit = sbs_exit,
  1669. },
  1670. /*
  1671. * SBS Technologies, Inc., P-Octal 232
  1672. */
  1673. {
  1674. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1675. .device = PCI_DEVICE_ID_OCTPRO,
  1676. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1677. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1678. .init = sbs_init,
  1679. .setup = sbs_setup,
  1680. .exit = sbs_exit,
  1681. },
  1682. /*
  1683. * SBS Technologies, Inc., P-Octal 422
  1684. */
  1685. {
  1686. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1687. .device = PCI_DEVICE_ID_OCTPRO,
  1688. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1689. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1690. .init = sbs_init,
  1691. .setup = sbs_setup,
  1692. .exit = sbs_exit,
  1693. },
  1694. /*
  1695. * SIIG cards - these may be called via parport_serial
  1696. */
  1697. {
  1698. .vendor = PCI_VENDOR_ID_SIIG,
  1699. .device = PCI_ANY_ID,
  1700. .subvendor = PCI_ANY_ID,
  1701. .subdevice = PCI_ANY_ID,
  1702. .init = pci_siig_init,
  1703. .setup = pci_siig_setup,
  1704. },
  1705. /*
  1706. * Titan cards
  1707. */
  1708. {
  1709. .vendor = PCI_VENDOR_ID_TITAN,
  1710. .device = PCI_DEVICE_ID_TITAN_400L,
  1711. .subvendor = PCI_ANY_ID,
  1712. .subdevice = PCI_ANY_ID,
  1713. .setup = titan_400l_800l_setup,
  1714. },
  1715. {
  1716. .vendor = PCI_VENDOR_ID_TITAN,
  1717. .device = PCI_DEVICE_ID_TITAN_800L,
  1718. .subvendor = PCI_ANY_ID,
  1719. .subdevice = PCI_ANY_ID,
  1720. .setup = titan_400l_800l_setup,
  1721. },
  1722. /*
  1723. * Timedia cards
  1724. */
  1725. {
  1726. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1727. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1728. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1729. .subdevice = PCI_ANY_ID,
  1730. .probe = pci_timedia_probe,
  1731. .init = pci_timedia_init,
  1732. .setup = pci_timedia_setup,
  1733. },
  1734. {
  1735. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1736. .device = PCI_ANY_ID,
  1737. .subvendor = PCI_ANY_ID,
  1738. .subdevice = PCI_ANY_ID,
  1739. .setup = pci_timedia_setup,
  1740. },
  1741. /*
  1742. * SUNIX (Timedia) cards
  1743. * Do not "probe" for these cards as there is at least one combination
  1744. * card that should be handled by parport_pc that doesn't match the
  1745. * rule in pci_timedia_probe.
  1746. * It is part number is MIO5079A but its subdevice ID is 0x0102.
  1747. * There are some boards with part number SER5037AL that report
  1748. * subdevice ID 0x0002.
  1749. */
  1750. {
  1751. .vendor = PCI_VENDOR_ID_SUNIX,
  1752. .device = PCI_DEVICE_ID_SUNIX_1999,
  1753. .subvendor = PCI_VENDOR_ID_SUNIX,
  1754. .subdevice = PCI_ANY_ID,
  1755. .init = pci_timedia_init,
  1756. .setup = pci_timedia_setup,
  1757. },
  1758. /*
  1759. * Exar cards
  1760. */
  1761. {
  1762. .vendor = PCI_VENDOR_ID_EXAR,
  1763. .device = PCI_DEVICE_ID_EXAR_XR17C152,
  1764. .subvendor = PCI_ANY_ID,
  1765. .subdevice = PCI_ANY_ID,
  1766. .setup = pci_xr17c154_setup,
  1767. },
  1768. {
  1769. .vendor = PCI_VENDOR_ID_EXAR,
  1770. .device = PCI_DEVICE_ID_EXAR_XR17C154,
  1771. .subvendor = PCI_ANY_ID,
  1772. .subdevice = PCI_ANY_ID,
  1773. .setup = pci_xr17c154_setup,
  1774. },
  1775. {
  1776. .vendor = PCI_VENDOR_ID_EXAR,
  1777. .device = PCI_DEVICE_ID_EXAR_XR17C158,
  1778. .subvendor = PCI_ANY_ID,
  1779. .subdevice = PCI_ANY_ID,
  1780. .setup = pci_xr17c154_setup,
  1781. },
  1782. {
  1783. .vendor = PCI_VENDOR_ID_EXAR,
  1784. .device = PCI_DEVICE_ID_EXAR_XR17V352,
  1785. .subvendor = PCI_ANY_ID,
  1786. .subdevice = PCI_ANY_ID,
  1787. .setup = pci_xr17v35x_setup,
  1788. },
  1789. {
  1790. .vendor = PCI_VENDOR_ID_EXAR,
  1791. .device = PCI_DEVICE_ID_EXAR_XR17V354,
  1792. .subvendor = PCI_ANY_ID,
  1793. .subdevice = PCI_ANY_ID,
  1794. .setup = pci_xr17v35x_setup,
  1795. },
  1796. {
  1797. .vendor = PCI_VENDOR_ID_EXAR,
  1798. .device = PCI_DEVICE_ID_EXAR_XR17V358,
  1799. .subvendor = PCI_ANY_ID,
  1800. .subdevice = PCI_ANY_ID,
  1801. .setup = pci_xr17v35x_setup,
  1802. },
  1803. /*
  1804. * Xircom cards
  1805. */
  1806. {
  1807. .vendor = PCI_VENDOR_ID_XIRCOM,
  1808. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1809. .subvendor = PCI_ANY_ID,
  1810. .subdevice = PCI_ANY_ID,
  1811. .init = pci_xircom_init,
  1812. .setup = pci_default_setup,
  1813. },
  1814. /*
  1815. * Netmos cards - these may be called via parport_serial
  1816. */
  1817. {
  1818. .vendor = PCI_VENDOR_ID_NETMOS,
  1819. .device = PCI_ANY_ID,
  1820. .subvendor = PCI_ANY_ID,
  1821. .subdevice = PCI_ANY_ID,
  1822. .init = pci_netmos_init,
  1823. .setup = pci_netmos_9900_setup,
  1824. },
  1825. /*
  1826. * For Oxford Semiconductor Tornado based devices
  1827. */
  1828. {
  1829. .vendor = PCI_VENDOR_ID_OXSEMI,
  1830. .device = PCI_ANY_ID,
  1831. .subvendor = PCI_ANY_ID,
  1832. .subdevice = PCI_ANY_ID,
  1833. .init = pci_oxsemi_tornado_init,
  1834. .setup = pci_default_setup,
  1835. },
  1836. {
  1837. .vendor = PCI_VENDOR_ID_MAINPINE,
  1838. .device = PCI_ANY_ID,
  1839. .subvendor = PCI_ANY_ID,
  1840. .subdevice = PCI_ANY_ID,
  1841. .init = pci_oxsemi_tornado_init,
  1842. .setup = pci_default_setup,
  1843. },
  1844. {
  1845. .vendor = PCI_VENDOR_ID_DIGI,
  1846. .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
  1847. .subvendor = PCI_SUBVENDOR_ID_IBM,
  1848. .subdevice = PCI_ANY_ID,
  1849. .init = pci_oxsemi_tornado_init,
  1850. .setup = pci_default_setup,
  1851. },
  1852. {
  1853. .vendor = PCI_VENDOR_ID_INTEL,
  1854. .device = 0x8811,
  1855. .subvendor = PCI_ANY_ID,
  1856. .subdevice = PCI_ANY_ID,
  1857. .init = pci_eg20t_init,
  1858. .setup = pci_default_setup,
  1859. },
  1860. {
  1861. .vendor = PCI_VENDOR_ID_INTEL,
  1862. .device = 0x8812,
  1863. .subvendor = PCI_ANY_ID,
  1864. .subdevice = PCI_ANY_ID,
  1865. .init = pci_eg20t_init,
  1866. .setup = pci_default_setup,
  1867. },
  1868. {
  1869. .vendor = PCI_VENDOR_ID_INTEL,
  1870. .device = 0x8813,
  1871. .subvendor = PCI_ANY_ID,
  1872. .subdevice = PCI_ANY_ID,
  1873. .init = pci_eg20t_init,
  1874. .setup = pci_default_setup,
  1875. },
  1876. {
  1877. .vendor = PCI_VENDOR_ID_INTEL,
  1878. .device = 0x8814,
  1879. .subvendor = PCI_ANY_ID,
  1880. .subdevice = PCI_ANY_ID,
  1881. .init = pci_eg20t_init,
  1882. .setup = pci_default_setup,
  1883. },
  1884. {
  1885. .vendor = 0x10DB,
  1886. .device = 0x8027,
  1887. .subvendor = PCI_ANY_ID,
  1888. .subdevice = PCI_ANY_ID,
  1889. .init = pci_eg20t_init,
  1890. .setup = pci_default_setup,
  1891. },
  1892. {
  1893. .vendor = 0x10DB,
  1894. .device = 0x8028,
  1895. .subvendor = PCI_ANY_ID,
  1896. .subdevice = PCI_ANY_ID,
  1897. .init = pci_eg20t_init,
  1898. .setup = pci_default_setup,
  1899. },
  1900. {
  1901. .vendor = 0x10DB,
  1902. .device = 0x8029,
  1903. .subvendor = PCI_ANY_ID,
  1904. .subdevice = PCI_ANY_ID,
  1905. .init = pci_eg20t_init,
  1906. .setup = pci_default_setup,
  1907. },
  1908. {
  1909. .vendor = 0x10DB,
  1910. .device = 0x800C,
  1911. .subvendor = PCI_ANY_ID,
  1912. .subdevice = PCI_ANY_ID,
  1913. .init = pci_eg20t_init,
  1914. .setup = pci_default_setup,
  1915. },
  1916. {
  1917. .vendor = 0x10DB,
  1918. .device = 0x800D,
  1919. .subvendor = PCI_ANY_ID,
  1920. .subdevice = PCI_ANY_ID,
  1921. .init = pci_eg20t_init,
  1922. .setup = pci_default_setup,
  1923. },
  1924. /*
  1925. * Cronyx Omega PCI (PLX-chip based)
  1926. */
  1927. {
  1928. .vendor = PCI_VENDOR_ID_PLX,
  1929. .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  1930. .subvendor = PCI_ANY_ID,
  1931. .subdevice = PCI_ANY_ID,
  1932. .setup = pci_omegapci_setup,
  1933. },
  1934. /* WCH CH353 2S1P card (16550 clone) */
  1935. {
  1936. .vendor = PCI_VENDOR_ID_WCH,
  1937. .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
  1938. .subvendor = PCI_ANY_ID,
  1939. .subdevice = PCI_ANY_ID,
  1940. .setup = pci_wch_ch353_setup,
  1941. },
  1942. /* WCH CH353 4S card (16550 clone) */
  1943. {
  1944. .vendor = PCI_VENDOR_ID_WCH,
  1945. .device = PCI_DEVICE_ID_WCH_CH353_4S,
  1946. .subvendor = PCI_ANY_ID,
  1947. .subdevice = PCI_ANY_ID,
  1948. .setup = pci_wch_ch353_setup,
  1949. },
  1950. /* WCH CH353 2S1PF card (16550 clone) */
  1951. {
  1952. .vendor = PCI_VENDOR_ID_WCH,
  1953. .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
  1954. .subvendor = PCI_ANY_ID,
  1955. .subdevice = PCI_ANY_ID,
  1956. .setup = pci_wch_ch353_setup,
  1957. },
  1958. /* WCH CH352 2S card (16550 clone) */
  1959. {
  1960. .vendor = PCI_VENDOR_ID_WCH,
  1961. .device = PCI_DEVICE_ID_WCH_CH352_2S,
  1962. .subvendor = PCI_ANY_ID,
  1963. .subdevice = PCI_ANY_ID,
  1964. .setup = pci_wch_ch353_setup,
  1965. },
  1966. /*
  1967. * ASIX devices with FIFO bug
  1968. */
  1969. {
  1970. .vendor = PCI_VENDOR_ID_ASIX,
  1971. .device = PCI_ANY_ID,
  1972. .subvendor = PCI_ANY_ID,
  1973. .subdevice = PCI_ANY_ID,
  1974. .setup = pci_asix_setup,
  1975. },
  1976. /*
  1977. * Commtech, Inc. Fastcom adapters
  1978. *
  1979. */
  1980. {
  1981. .vendor = PCI_VENDOR_ID_COMMTECH,
  1982. .device = PCI_DEVICE_ID_COMMTECH_4222PCI335,
  1983. .subvendor = PCI_ANY_ID,
  1984. .subdevice = PCI_ANY_ID,
  1985. .setup = pci_fastcom335_setup,
  1986. },
  1987. {
  1988. .vendor = PCI_VENDOR_ID_COMMTECH,
  1989. .device = PCI_DEVICE_ID_COMMTECH_4224PCI335,
  1990. .subvendor = PCI_ANY_ID,
  1991. .subdevice = PCI_ANY_ID,
  1992. .setup = pci_fastcom335_setup,
  1993. },
  1994. {
  1995. .vendor = PCI_VENDOR_ID_COMMTECH,
  1996. .device = PCI_DEVICE_ID_COMMTECH_2324PCI335,
  1997. .subvendor = PCI_ANY_ID,
  1998. .subdevice = PCI_ANY_ID,
  1999. .setup = pci_fastcom335_setup,
  2000. },
  2001. {
  2002. .vendor = PCI_VENDOR_ID_COMMTECH,
  2003. .device = PCI_DEVICE_ID_COMMTECH_2328PCI335,
  2004. .subvendor = PCI_ANY_ID,
  2005. .subdevice = PCI_ANY_ID,
  2006. .setup = pci_fastcom335_setup,
  2007. },
  2008. {
  2009. .vendor = PCI_VENDOR_ID_COMMTECH,
  2010. .device = PCI_DEVICE_ID_COMMTECH_4222PCIE,
  2011. .subvendor = PCI_ANY_ID,
  2012. .subdevice = PCI_ANY_ID,
  2013. .setup = pci_xr17v35x_setup,
  2014. },
  2015. {
  2016. .vendor = PCI_VENDOR_ID_COMMTECH,
  2017. .device = PCI_DEVICE_ID_COMMTECH_4224PCIE,
  2018. .subvendor = PCI_ANY_ID,
  2019. .subdevice = PCI_ANY_ID,
  2020. .setup = pci_xr17v35x_setup,
  2021. },
  2022. {
  2023. .vendor = PCI_VENDOR_ID_COMMTECH,
  2024. .device = PCI_DEVICE_ID_COMMTECH_4228PCIE,
  2025. .subvendor = PCI_ANY_ID,
  2026. .subdevice = PCI_ANY_ID,
  2027. .setup = pci_xr17v35x_setup,
  2028. },
  2029. /*
  2030. * Broadcom TruManage (NetXtreme)
  2031. */
  2032. {
  2033. .vendor = PCI_VENDOR_ID_BROADCOM,
  2034. .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
  2035. .subvendor = PCI_ANY_ID,
  2036. .subdevice = PCI_ANY_ID,
  2037. .setup = pci_brcm_trumanage_setup,
  2038. },
  2039. /*
  2040. * Default "match everything" terminator entry
  2041. */
  2042. {
  2043. .vendor = PCI_ANY_ID,
  2044. .device = PCI_ANY_ID,
  2045. .subvendor = PCI_ANY_ID,
  2046. .subdevice = PCI_ANY_ID,
  2047. .setup = pci_default_setup,
  2048. }
  2049. };
  2050. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  2051. {
  2052. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  2053. }
  2054. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  2055. {
  2056. struct pci_serial_quirk *quirk;
  2057. for (quirk = pci_serial_quirks; ; quirk++)
  2058. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  2059. quirk_id_matches(quirk->device, dev->device) &&
  2060. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  2061. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  2062. break;
  2063. return quirk;
  2064. }
  2065. static inline int get_pci_irq(struct pci_dev *dev,
  2066. const struct pciserial_board *board)
  2067. {
  2068. if (board->flags & FL_NOIRQ)
  2069. return 0;
  2070. else
  2071. return dev->irq;
  2072. }
  2073. /*
  2074. * This is the configuration table for all of the PCI serial boards
  2075. * which we support. It is directly indexed by the pci_board_num_t enum
  2076. * value, which is encoded in the pci_device_id PCI probe table's
  2077. * driver_data member.
  2078. *
  2079. * The makeup of these names are:
  2080. * pbn_bn{_bt}_n_baud{_offsetinhex}
  2081. *
  2082. * bn = PCI BAR number
  2083. * bt = Index using PCI BARs
  2084. * n = number of serial ports
  2085. * baud = baud rate
  2086. * offsetinhex = offset for each sequential port (in hex)
  2087. *
  2088. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  2089. *
  2090. * Please note: in theory if n = 1, _bt infix should make no difference.
  2091. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  2092. */
  2093. enum pci_board_num_t {
  2094. pbn_default = 0,
  2095. pbn_b0_1_115200,
  2096. pbn_b0_2_115200,
  2097. pbn_b0_4_115200,
  2098. pbn_b0_5_115200,
  2099. pbn_b0_8_115200,
  2100. pbn_b0_1_921600,
  2101. pbn_b0_2_921600,
  2102. pbn_b0_4_921600,
  2103. pbn_b0_2_1130000,
  2104. pbn_b0_4_1152000,
  2105. pbn_b0_2_1152000_200,
  2106. pbn_b0_4_1152000_200,
  2107. pbn_b0_8_1152000_200,
  2108. pbn_b0_2_1843200,
  2109. pbn_b0_4_1843200,
  2110. pbn_b0_2_1843200_200,
  2111. pbn_b0_4_1843200_200,
  2112. pbn_b0_8_1843200_200,
  2113. pbn_b0_1_4000000,
  2114. pbn_b0_bt_1_115200,
  2115. pbn_b0_bt_2_115200,
  2116. pbn_b0_bt_4_115200,
  2117. pbn_b0_bt_8_115200,
  2118. pbn_b0_bt_1_460800,
  2119. pbn_b0_bt_2_460800,
  2120. pbn_b0_bt_4_460800,
  2121. pbn_b0_bt_1_921600,
  2122. pbn_b0_bt_2_921600,
  2123. pbn_b0_bt_4_921600,
  2124. pbn_b0_bt_8_921600,
  2125. pbn_b1_1_115200,
  2126. pbn_b1_2_115200,
  2127. pbn_b1_4_115200,
  2128. pbn_b1_8_115200,
  2129. pbn_b1_16_115200,
  2130. pbn_b1_1_921600,
  2131. pbn_b1_2_921600,
  2132. pbn_b1_4_921600,
  2133. pbn_b1_8_921600,
  2134. pbn_b1_2_1250000,
  2135. pbn_b1_bt_1_115200,
  2136. pbn_b1_bt_2_115200,
  2137. pbn_b1_bt_4_115200,
  2138. pbn_b1_bt_2_921600,
  2139. pbn_b1_1_1382400,
  2140. pbn_b1_2_1382400,
  2141. pbn_b1_4_1382400,
  2142. pbn_b1_8_1382400,
  2143. pbn_b2_1_115200,
  2144. pbn_b2_2_115200,
  2145. pbn_b2_4_115200,
  2146. pbn_b2_8_115200,
  2147. pbn_b2_1_460800,
  2148. pbn_b2_4_460800,
  2149. pbn_b2_8_460800,
  2150. pbn_b2_16_460800,
  2151. pbn_b2_1_921600,
  2152. pbn_b2_4_921600,
  2153. pbn_b2_8_921600,
  2154. pbn_b2_8_1152000,
  2155. pbn_b2_bt_1_115200,
  2156. pbn_b2_bt_2_115200,
  2157. pbn_b2_bt_4_115200,
  2158. pbn_b2_bt_2_921600,
  2159. pbn_b2_bt_4_921600,
  2160. pbn_b3_2_115200,
  2161. pbn_b3_4_115200,
  2162. pbn_b3_8_115200,
  2163. pbn_b4_bt_2_921600,
  2164. pbn_b4_bt_4_921600,
  2165. pbn_b4_bt_8_921600,
  2166. /*
  2167. * Board-specific versions.
  2168. */
  2169. pbn_panacom,
  2170. pbn_panacom2,
  2171. pbn_panacom4,
  2172. pbn_plx_romulus,
  2173. pbn_oxsemi,
  2174. pbn_oxsemi_1_4000000,
  2175. pbn_oxsemi_2_4000000,
  2176. pbn_oxsemi_4_4000000,
  2177. pbn_oxsemi_8_4000000,
  2178. pbn_intel_i960,
  2179. pbn_sgi_ioc3,
  2180. pbn_computone_4,
  2181. pbn_computone_6,
  2182. pbn_computone_8,
  2183. pbn_sbsxrsio,
  2184. pbn_exar_XR17C152,
  2185. pbn_exar_XR17C154,
  2186. pbn_exar_XR17C158,
  2187. pbn_exar_XR17V352,
  2188. pbn_exar_XR17V354,
  2189. pbn_exar_XR17V358,
  2190. pbn_exar_ibm_saturn,
  2191. pbn_pasemi_1682M,
  2192. pbn_ni8430_2,
  2193. pbn_ni8430_4,
  2194. pbn_ni8430_8,
  2195. pbn_ni8430_16,
  2196. pbn_ADDIDATA_PCIe_1_3906250,
  2197. pbn_ADDIDATA_PCIe_2_3906250,
  2198. pbn_ADDIDATA_PCIe_4_3906250,
  2199. pbn_ADDIDATA_PCIe_8_3906250,
  2200. pbn_ce4100_1_115200,
  2201. pbn_omegapci,
  2202. pbn_NETMOS9900_2s_115200,
  2203. pbn_brcm_trumanage,
  2204. };
  2205. /*
  2206. * uart_offset - the space between channels
  2207. * reg_shift - describes how the UART registers are mapped
  2208. * to PCI memory by the card.
  2209. * For example IER register on SBS, Inc. PMC-OctPro is located at
  2210. * offset 0x10 from the UART base, while UART_IER is defined as 1
  2211. * in include/linux/serial_reg.h,
  2212. * see first lines of serial_in() and serial_out() in 8250.c
  2213. */
  2214. static struct pciserial_board pci_boards[] = {
  2215. [pbn_default] = {
  2216. .flags = FL_BASE0,
  2217. .num_ports = 1,
  2218. .base_baud = 115200,
  2219. .uart_offset = 8,
  2220. },
  2221. [pbn_b0_1_115200] = {
  2222. .flags = FL_BASE0,
  2223. .num_ports = 1,
  2224. .base_baud = 115200,
  2225. .uart_offset = 8,
  2226. },
  2227. [pbn_b0_2_115200] = {
  2228. .flags = FL_BASE0,
  2229. .num_ports = 2,
  2230. .base_baud = 115200,
  2231. .uart_offset = 8,
  2232. },
  2233. [pbn_b0_4_115200] = {
  2234. .flags = FL_BASE0,
  2235. .num_ports = 4,
  2236. .base_baud = 115200,
  2237. .uart_offset = 8,
  2238. },
  2239. [pbn_b0_5_115200] = {
  2240. .flags = FL_BASE0,
  2241. .num_ports = 5,
  2242. .base_baud = 115200,
  2243. .uart_offset = 8,
  2244. },
  2245. [pbn_b0_8_115200] = {
  2246. .flags = FL_BASE0,
  2247. .num_ports = 8,
  2248. .base_baud = 115200,
  2249. .uart_offset = 8,
  2250. },
  2251. [pbn_b0_1_921600] = {
  2252. .flags = FL_BASE0,
  2253. .num_ports = 1,
  2254. .base_baud = 921600,
  2255. .uart_offset = 8,
  2256. },
  2257. [pbn_b0_2_921600] = {
  2258. .flags = FL_BASE0,
  2259. .num_ports = 2,
  2260. .base_baud = 921600,
  2261. .uart_offset = 8,
  2262. },
  2263. [pbn_b0_4_921600] = {
  2264. .flags = FL_BASE0,
  2265. .num_ports = 4,
  2266. .base_baud = 921600,
  2267. .uart_offset = 8,
  2268. },
  2269. [pbn_b0_2_1130000] = {
  2270. .flags = FL_BASE0,
  2271. .num_ports = 2,
  2272. .base_baud = 1130000,
  2273. .uart_offset = 8,
  2274. },
  2275. [pbn_b0_4_1152000] = {
  2276. .flags = FL_BASE0,
  2277. .num_ports = 4,
  2278. .base_baud = 1152000,
  2279. .uart_offset = 8,
  2280. },
  2281. [pbn_b0_2_1152000_200] = {
  2282. .flags = FL_BASE0,
  2283. .num_ports = 2,
  2284. .base_baud = 1152000,
  2285. .uart_offset = 0x200,
  2286. },
  2287. [pbn_b0_4_1152000_200] = {
  2288. .flags = FL_BASE0,
  2289. .num_ports = 4,
  2290. .base_baud = 1152000,
  2291. .uart_offset = 0x200,
  2292. },
  2293. [pbn_b0_8_1152000_200] = {
  2294. .flags = FL_BASE0,
  2295. .num_ports = 8,
  2296. .base_baud = 1152000,
  2297. .uart_offset = 0x200,
  2298. },
  2299. [pbn_b0_2_1843200] = {
  2300. .flags = FL_BASE0,
  2301. .num_ports = 2,
  2302. .base_baud = 1843200,
  2303. .uart_offset = 8,
  2304. },
  2305. [pbn_b0_4_1843200] = {
  2306. .flags = FL_BASE0,
  2307. .num_ports = 4,
  2308. .base_baud = 1843200,
  2309. .uart_offset = 8,
  2310. },
  2311. [pbn_b0_2_1843200_200] = {
  2312. .flags = FL_BASE0,
  2313. .num_ports = 2,
  2314. .base_baud = 1843200,
  2315. .uart_offset = 0x200,
  2316. },
  2317. [pbn_b0_4_1843200_200] = {
  2318. .flags = FL_BASE0,
  2319. .num_ports = 4,
  2320. .base_baud = 1843200,
  2321. .uart_offset = 0x200,
  2322. },
  2323. [pbn_b0_8_1843200_200] = {
  2324. .flags = FL_BASE0,
  2325. .num_ports = 8,
  2326. .base_baud = 1843200,
  2327. .uart_offset = 0x200,
  2328. },
  2329. [pbn_b0_1_4000000] = {
  2330. .flags = FL_BASE0,
  2331. .num_ports = 1,
  2332. .base_baud = 4000000,
  2333. .uart_offset = 8,
  2334. },
  2335. [pbn_b0_bt_1_115200] = {
  2336. .flags = FL_BASE0|FL_BASE_BARS,
  2337. .num_ports = 1,
  2338. .base_baud = 115200,
  2339. .uart_offset = 8,
  2340. },
  2341. [pbn_b0_bt_2_115200] = {
  2342. .flags = FL_BASE0|FL_BASE_BARS,
  2343. .num_ports = 2,
  2344. .base_baud = 115200,
  2345. .uart_offset = 8,
  2346. },
  2347. [pbn_b0_bt_4_115200] = {
  2348. .flags = FL_BASE0|FL_BASE_BARS,
  2349. .num_ports = 4,
  2350. .base_baud = 115200,
  2351. .uart_offset = 8,
  2352. },
  2353. [pbn_b0_bt_8_115200] = {
  2354. .flags = FL_BASE0|FL_BASE_BARS,
  2355. .num_ports = 8,
  2356. .base_baud = 115200,
  2357. .uart_offset = 8,
  2358. },
  2359. [pbn_b0_bt_1_460800] = {
  2360. .flags = FL_BASE0|FL_BASE_BARS,
  2361. .num_ports = 1,
  2362. .base_baud = 460800,
  2363. .uart_offset = 8,
  2364. },
  2365. [pbn_b0_bt_2_460800] = {
  2366. .flags = FL_BASE0|FL_BASE_BARS,
  2367. .num_ports = 2,
  2368. .base_baud = 460800,
  2369. .uart_offset = 8,
  2370. },
  2371. [pbn_b0_bt_4_460800] = {
  2372. .flags = FL_BASE0|FL_BASE_BARS,
  2373. .num_ports = 4,
  2374. .base_baud = 460800,
  2375. .uart_offset = 8,
  2376. },
  2377. [pbn_b0_bt_1_921600] = {
  2378. .flags = FL_BASE0|FL_BASE_BARS,
  2379. .num_ports = 1,
  2380. .base_baud = 921600,
  2381. .uart_offset = 8,
  2382. },
  2383. [pbn_b0_bt_2_921600] = {
  2384. .flags = FL_BASE0|FL_BASE_BARS,
  2385. .num_ports = 2,
  2386. .base_baud = 921600,
  2387. .uart_offset = 8,
  2388. },
  2389. [pbn_b0_bt_4_921600] = {
  2390. .flags = FL_BASE0|FL_BASE_BARS,
  2391. .num_ports = 4,
  2392. .base_baud = 921600,
  2393. .uart_offset = 8,
  2394. },
  2395. [pbn_b0_bt_8_921600] = {
  2396. .flags = FL_BASE0|FL_BASE_BARS,
  2397. .num_ports = 8,
  2398. .base_baud = 921600,
  2399. .uart_offset = 8,
  2400. },
  2401. [pbn_b1_1_115200] = {
  2402. .flags = FL_BASE1,
  2403. .num_ports = 1,
  2404. .base_baud = 115200,
  2405. .uart_offset = 8,
  2406. },
  2407. [pbn_b1_2_115200] = {
  2408. .flags = FL_BASE1,
  2409. .num_ports = 2,
  2410. .base_baud = 115200,
  2411. .uart_offset = 8,
  2412. },
  2413. [pbn_b1_4_115200] = {
  2414. .flags = FL_BASE1,
  2415. .num_ports = 4,
  2416. .base_baud = 115200,
  2417. .uart_offset = 8,
  2418. },
  2419. [pbn_b1_8_115200] = {
  2420. .flags = FL_BASE1,
  2421. .num_ports = 8,
  2422. .base_baud = 115200,
  2423. .uart_offset = 8,
  2424. },
  2425. [pbn_b1_16_115200] = {
  2426. .flags = FL_BASE1,
  2427. .num_ports = 16,
  2428. .base_baud = 115200,
  2429. .uart_offset = 8,
  2430. },
  2431. [pbn_b1_1_921600] = {
  2432. .flags = FL_BASE1,
  2433. .num_ports = 1,
  2434. .base_baud = 921600,
  2435. .uart_offset = 8,
  2436. },
  2437. [pbn_b1_2_921600] = {
  2438. .flags = FL_BASE1,
  2439. .num_ports = 2,
  2440. .base_baud = 921600,
  2441. .uart_offset = 8,
  2442. },
  2443. [pbn_b1_4_921600] = {
  2444. .flags = FL_BASE1,
  2445. .num_ports = 4,
  2446. .base_baud = 921600,
  2447. .uart_offset = 8,
  2448. },
  2449. [pbn_b1_8_921600] = {
  2450. .flags = FL_BASE1,
  2451. .num_ports = 8,
  2452. .base_baud = 921600,
  2453. .uart_offset = 8,
  2454. },
  2455. [pbn_b1_2_1250000] = {
  2456. .flags = FL_BASE1,
  2457. .num_ports = 2,
  2458. .base_baud = 1250000,
  2459. .uart_offset = 8,
  2460. },
  2461. [pbn_b1_bt_1_115200] = {
  2462. .flags = FL_BASE1|FL_BASE_BARS,
  2463. .num_ports = 1,
  2464. .base_baud = 115200,
  2465. .uart_offset = 8,
  2466. },
  2467. [pbn_b1_bt_2_115200] = {
  2468. .flags = FL_BASE1|FL_BASE_BARS,
  2469. .num_ports = 2,
  2470. .base_baud = 115200,
  2471. .uart_offset = 8,
  2472. },
  2473. [pbn_b1_bt_4_115200] = {
  2474. .flags = FL_BASE1|FL_BASE_BARS,
  2475. .num_ports = 4,
  2476. .base_baud = 115200,
  2477. .uart_offset = 8,
  2478. },
  2479. [pbn_b1_bt_2_921600] = {
  2480. .flags = FL_BASE1|FL_BASE_BARS,
  2481. .num_ports = 2,
  2482. .base_baud = 921600,
  2483. .uart_offset = 8,
  2484. },
  2485. [pbn_b1_1_1382400] = {
  2486. .flags = FL_BASE1,
  2487. .num_ports = 1,
  2488. .base_baud = 1382400,
  2489. .uart_offset = 8,
  2490. },
  2491. [pbn_b1_2_1382400] = {
  2492. .flags = FL_BASE1,
  2493. .num_ports = 2,
  2494. .base_baud = 1382400,
  2495. .uart_offset = 8,
  2496. },
  2497. [pbn_b1_4_1382400] = {
  2498. .flags = FL_BASE1,
  2499. .num_ports = 4,
  2500. .base_baud = 1382400,
  2501. .uart_offset = 8,
  2502. },
  2503. [pbn_b1_8_1382400] = {
  2504. .flags = FL_BASE1,
  2505. .num_ports = 8,
  2506. .base_baud = 1382400,
  2507. .uart_offset = 8,
  2508. },
  2509. [pbn_b2_1_115200] = {
  2510. .flags = FL_BASE2,
  2511. .num_ports = 1,
  2512. .base_baud = 115200,
  2513. .uart_offset = 8,
  2514. },
  2515. [pbn_b2_2_115200] = {
  2516. .flags = FL_BASE2,
  2517. .num_ports = 2,
  2518. .base_baud = 115200,
  2519. .uart_offset = 8,
  2520. },
  2521. [pbn_b2_4_115200] = {
  2522. .flags = FL_BASE2,
  2523. .num_ports = 4,
  2524. .base_baud = 115200,
  2525. .uart_offset = 8,
  2526. },
  2527. [pbn_b2_8_115200] = {
  2528. .flags = FL_BASE2,
  2529. .num_ports = 8,
  2530. .base_baud = 115200,
  2531. .uart_offset = 8,
  2532. },
  2533. [pbn_b2_1_460800] = {
  2534. .flags = FL_BASE2,
  2535. .num_ports = 1,
  2536. .base_baud = 460800,
  2537. .uart_offset = 8,
  2538. },
  2539. [pbn_b2_4_460800] = {
  2540. .flags = FL_BASE2,
  2541. .num_ports = 4,
  2542. .base_baud = 460800,
  2543. .uart_offset = 8,
  2544. },
  2545. [pbn_b2_8_460800] = {
  2546. .flags = FL_BASE2,
  2547. .num_ports = 8,
  2548. .base_baud = 460800,
  2549. .uart_offset = 8,
  2550. },
  2551. [pbn_b2_16_460800] = {
  2552. .flags = FL_BASE2,
  2553. .num_ports = 16,
  2554. .base_baud = 460800,
  2555. .uart_offset = 8,
  2556. },
  2557. [pbn_b2_1_921600] = {
  2558. .flags = FL_BASE2,
  2559. .num_ports = 1,
  2560. .base_baud = 921600,
  2561. .uart_offset = 8,
  2562. },
  2563. [pbn_b2_4_921600] = {
  2564. .flags = FL_BASE2,
  2565. .num_ports = 4,
  2566. .base_baud = 921600,
  2567. .uart_offset = 8,
  2568. },
  2569. [pbn_b2_8_921600] = {
  2570. .flags = FL_BASE2,
  2571. .num_ports = 8,
  2572. .base_baud = 921600,
  2573. .uart_offset = 8,
  2574. },
  2575. [pbn_b2_8_1152000] = {
  2576. .flags = FL_BASE2,
  2577. .num_ports = 8,
  2578. .base_baud = 1152000,
  2579. .uart_offset = 8,
  2580. },
  2581. [pbn_b2_bt_1_115200] = {
  2582. .flags = FL_BASE2|FL_BASE_BARS,
  2583. .num_ports = 1,
  2584. .base_baud = 115200,
  2585. .uart_offset = 8,
  2586. },
  2587. [pbn_b2_bt_2_115200] = {
  2588. .flags = FL_BASE2|FL_BASE_BARS,
  2589. .num_ports = 2,
  2590. .base_baud = 115200,
  2591. .uart_offset = 8,
  2592. },
  2593. [pbn_b2_bt_4_115200] = {
  2594. .flags = FL_BASE2|FL_BASE_BARS,
  2595. .num_ports = 4,
  2596. .base_baud = 115200,
  2597. .uart_offset = 8,
  2598. },
  2599. [pbn_b2_bt_2_921600] = {
  2600. .flags = FL_BASE2|FL_BASE_BARS,
  2601. .num_ports = 2,
  2602. .base_baud = 921600,
  2603. .uart_offset = 8,
  2604. },
  2605. [pbn_b2_bt_4_921600] = {
  2606. .flags = FL_BASE2|FL_BASE_BARS,
  2607. .num_ports = 4,
  2608. .base_baud = 921600,
  2609. .uart_offset = 8,
  2610. },
  2611. [pbn_b3_2_115200] = {
  2612. .flags = FL_BASE3,
  2613. .num_ports = 2,
  2614. .base_baud = 115200,
  2615. .uart_offset = 8,
  2616. },
  2617. [pbn_b3_4_115200] = {
  2618. .flags = FL_BASE3,
  2619. .num_ports = 4,
  2620. .base_baud = 115200,
  2621. .uart_offset = 8,
  2622. },
  2623. [pbn_b3_8_115200] = {
  2624. .flags = FL_BASE3,
  2625. .num_ports = 8,
  2626. .base_baud = 115200,
  2627. .uart_offset = 8,
  2628. },
  2629. [pbn_b4_bt_2_921600] = {
  2630. .flags = FL_BASE4,
  2631. .num_ports = 2,
  2632. .base_baud = 921600,
  2633. .uart_offset = 8,
  2634. },
  2635. [pbn_b4_bt_4_921600] = {
  2636. .flags = FL_BASE4,
  2637. .num_ports = 4,
  2638. .base_baud = 921600,
  2639. .uart_offset = 8,
  2640. },
  2641. [pbn_b4_bt_8_921600] = {
  2642. .flags = FL_BASE4,
  2643. .num_ports = 8,
  2644. .base_baud = 921600,
  2645. .uart_offset = 8,
  2646. },
  2647. /*
  2648. * Entries following this are board-specific.
  2649. */
  2650. /*
  2651. * Panacom - IOMEM
  2652. */
  2653. [pbn_panacom] = {
  2654. .flags = FL_BASE2,
  2655. .num_ports = 2,
  2656. .base_baud = 921600,
  2657. .uart_offset = 0x400,
  2658. .reg_shift = 7,
  2659. },
  2660. [pbn_panacom2] = {
  2661. .flags = FL_BASE2|FL_BASE_BARS,
  2662. .num_ports = 2,
  2663. .base_baud = 921600,
  2664. .uart_offset = 0x400,
  2665. .reg_shift = 7,
  2666. },
  2667. [pbn_panacom4] = {
  2668. .flags = FL_BASE2|FL_BASE_BARS,
  2669. .num_ports = 4,
  2670. .base_baud = 921600,
  2671. .uart_offset = 0x400,
  2672. .reg_shift = 7,
  2673. },
  2674. /* I think this entry is broken - the first_offset looks wrong --rmk */
  2675. [pbn_plx_romulus] = {
  2676. .flags = FL_BASE2,
  2677. .num_ports = 4,
  2678. .base_baud = 921600,
  2679. .uart_offset = 8 << 2,
  2680. .reg_shift = 2,
  2681. .first_offset = 0x03,
  2682. },
  2683. /*
  2684. * This board uses the size of PCI Base region 0 to
  2685. * signal now many ports are available
  2686. */
  2687. [pbn_oxsemi] = {
  2688. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  2689. .num_ports = 32,
  2690. .base_baud = 115200,
  2691. .uart_offset = 8,
  2692. },
  2693. [pbn_oxsemi_1_4000000] = {
  2694. .flags = FL_BASE0,
  2695. .num_ports = 1,
  2696. .base_baud = 4000000,
  2697. .uart_offset = 0x200,
  2698. .first_offset = 0x1000,
  2699. },
  2700. [pbn_oxsemi_2_4000000] = {
  2701. .flags = FL_BASE0,
  2702. .num_ports = 2,
  2703. .base_baud = 4000000,
  2704. .uart_offset = 0x200,
  2705. .first_offset = 0x1000,
  2706. },
  2707. [pbn_oxsemi_4_4000000] = {
  2708. .flags = FL_BASE0,
  2709. .num_ports = 4,
  2710. .base_baud = 4000000,
  2711. .uart_offset = 0x200,
  2712. .first_offset = 0x1000,
  2713. },
  2714. [pbn_oxsemi_8_4000000] = {
  2715. .flags = FL_BASE0,
  2716. .num_ports = 8,
  2717. .base_baud = 4000000,
  2718. .uart_offset = 0x200,
  2719. .first_offset = 0x1000,
  2720. },
  2721. /*
  2722. * EKF addition for i960 Boards form EKF with serial port.
  2723. * Max 256 ports.
  2724. */
  2725. [pbn_intel_i960] = {
  2726. .flags = FL_BASE0,
  2727. .num_ports = 32,
  2728. .base_baud = 921600,
  2729. .uart_offset = 8 << 2,
  2730. .reg_shift = 2,
  2731. .first_offset = 0x10000,
  2732. },
  2733. [pbn_sgi_ioc3] = {
  2734. .flags = FL_BASE0|FL_NOIRQ,
  2735. .num_ports = 1,
  2736. .base_baud = 458333,
  2737. .uart_offset = 8,
  2738. .reg_shift = 0,
  2739. .first_offset = 0x20178,
  2740. },
  2741. /*
  2742. * Computone - uses IOMEM.
  2743. */
  2744. [pbn_computone_4] = {
  2745. .flags = FL_BASE0,
  2746. .num_ports = 4,
  2747. .base_baud = 921600,
  2748. .uart_offset = 0x40,
  2749. .reg_shift = 2,
  2750. .first_offset = 0x200,
  2751. },
  2752. [pbn_computone_6] = {
  2753. .flags = FL_BASE0,
  2754. .num_ports = 6,
  2755. .base_baud = 921600,
  2756. .uart_offset = 0x40,
  2757. .reg_shift = 2,
  2758. .first_offset = 0x200,
  2759. },
  2760. [pbn_computone_8] = {
  2761. .flags = FL_BASE0,
  2762. .num_ports = 8,
  2763. .base_baud = 921600,
  2764. .uart_offset = 0x40,
  2765. .reg_shift = 2,
  2766. .first_offset = 0x200,
  2767. },
  2768. [pbn_sbsxrsio] = {
  2769. .flags = FL_BASE0,
  2770. .num_ports = 8,
  2771. .base_baud = 460800,
  2772. .uart_offset = 256,
  2773. .reg_shift = 4,
  2774. },
  2775. /*
  2776. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2777. * Only basic 16550A support.
  2778. * XR17C15[24] are not tested, but they should work.
  2779. */
  2780. [pbn_exar_XR17C152] = {
  2781. .flags = FL_BASE0,
  2782. .num_ports = 2,
  2783. .base_baud = 921600,
  2784. .uart_offset = 0x200,
  2785. },
  2786. [pbn_exar_XR17C154] = {
  2787. .flags = FL_BASE0,
  2788. .num_ports = 4,
  2789. .base_baud = 921600,
  2790. .uart_offset = 0x200,
  2791. },
  2792. [pbn_exar_XR17C158] = {
  2793. .flags = FL_BASE0,
  2794. .num_ports = 8,
  2795. .base_baud = 921600,
  2796. .uart_offset = 0x200,
  2797. },
  2798. [pbn_exar_XR17V352] = {
  2799. .flags = FL_BASE0,
  2800. .num_ports = 2,
  2801. .base_baud = 7812500,
  2802. .uart_offset = 0x400,
  2803. .reg_shift = 0,
  2804. .first_offset = 0,
  2805. },
  2806. [pbn_exar_XR17V354] = {
  2807. .flags = FL_BASE0,
  2808. .num_ports = 4,
  2809. .base_baud = 7812500,
  2810. .uart_offset = 0x400,
  2811. .reg_shift = 0,
  2812. .first_offset = 0,
  2813. },
  2814. [pbn_exar_XR17V358] = {
  2815. .flags = FL_BASE0,
  2816. .num_ports = 8,
  2817. .base_baud = 7812500,
  2818. .uart_offset = 0x400,
  2819. .reg_shift = 0,
  2820. .first_offset = 0,
  2821. },
  2822. [pbn_exar_ibm_saturn] = {
  2823. .flags = FL_BASE0,
  2824. .num_ports = 1,
  2825. .base_baud = 921600,
  2826. .uart_offset = 0x200,
  2827. },
  2828. /*
  2829. * PA Semi PWRficient PA6T-1682M on-chip UART
  2830. */
  2831. [pbn_pasemi_1682M] = {
  2832. .flags = FL_BASE0,
  2833. .num_ports = 1,
  2834. .base_baud = 8333333,
  2835. },
  2836. /*
  2837. * National Instruments 843x
  2838. */
  2839. [pbn_ni8430_16] = {
  2840. .flags = FL_BASE0,
  2841. .num_ports = 16,
  2842. .base_baud = 3686400,
  2843. .uart_offset = 0x10,
  2844. .first_offset = 0x800,
  2845. },
  2846. [pbn_ni8430_8] = {
  2847. .flags = FL_BASE0,
  2848. .num_ports = 8,
  2849. .base_baud = 3686400,
  2850. .uart_offset = 0x10,
  2851. .first_offset = 0x800,
  2852. },
  2853. [pbn_ni8430_4] = {
  2854. .flags = FL_BASE0,
  2855. .num_ports = 4,
  2856. .base_baud = 3686400,
  2857. .uart_offset = 0x10,
  2858. .first_offset = 0x800,
  2859. },
  2860. [pbn_ni8430_2] = {
  2861. .flags = FL_BASE0,
  2862. .num_ports = 2,
  2863. .base_baud = 3686400,
  2864. .uart_offset = 0x10,
  2865. .first_offset = 0x800,
  2866. },
  2867. /*
  2868. * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
  2869. */
  2870. [pbn_ADDIDATA_PCIe_1_3906250] = {
  2871. .flags = FL_BASE0,
  2872. .num_ports = 1,
  2873. .base_baud = 3906250,
  2874. .uart_offset = 0x200,
  2875. .first_offset = 0x1000,
  2876. },
  2877. [pbn_ADDIDATA_PCIe_2_3906250] = {
  2878. .flags = FL_BASE0,
  2879. .num_ports = 2,
  2880. .base_baud = 3906250,
  2881. .uart_offset = 0x200,
  2882. .first_offset = 0x1000,
  2883. },
  2884. [pbn_ADDIDATA_PCIe_4_3906250] = {
  2885. .flags = FL_BASE0,
  2886. .num_ports = 4,
  2887. .base_baud = 3906250,
  2888. .uart_offset = 0x200,
  2889. .first_offset = 0x1000,
  2890. },
  2891. [pbn_ADDIDATA_PCIe_8_3906250] = {
  2892. .flags = FL_BASE0,
  2893. .num_ports = 8,
  2894. .base_baud = 3906250,
  2895. .uart_offset = 0x200,
  2896. .first_offset = 0x1000,
  2897. },
  2898. [pbn_ce4100_1_115200] = {
  2899. .flags = FL_BASE_BARS,
  2900. .num_ports = 2,
  2901. .base_baud = 921600,
  2902. .reg_shift = 2,
  2903. },
  2904. [pbn_omegapci] = {
  2905. .flags = FL_BASE0,
  2906. .num_ports = 8,
  2907. .base_baud = 115200,
  2908. .uart_offset = 0x200,
  2909. },
  2910. [pbn_NETMOS9900_2s_115200] = {
  2911. .flags = FL_BASE0,
  2912. .num_ports = 2,
  2913. .base_baud = 115200,
  2914. },
  2915. [pbn_brcm_trumanage] = {
  2916. .flags = FL_BASE0,
  2917. .num_ports = 1,
  2918. .reg_shift = 2,
  2919. .base_baud = 115200,
  2920. },
  2921. };
  2922. static const struct pci_device_id blacklist[] = {
  2923. /* softmodems */
  2924. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  2925. { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
  2926. { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
  2927. /* multi-io cards handled by parport_serial */
  2928. { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
  2929. };
  2930. /*
  2931. * Given a complete unknown PCI device, try to use some heuristics to
  2932. * guess what the configuration might be, based on the pitiful PCI
  2933. * serial specs. Returns 0 on success, 1 on failure.
  2934. */
  2935. static int
  2936. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  2937. {
  2938. const struct pci_device_id *bldev;
  2939. int num_iomem, num_port, first_port = -1, i;
  2940. /*
  2941. * If it is not a communications device or the programming
  2942. * interface is greater than 6, give up.
  2943. *
  2944. * (Should we try to make guesses for multiport serial devices
  2945. * later?)
  2946. */
  2947. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  2948. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  2949. (dev->class & 0xff) > 6)
  2950. return -ENODEV;
  2951. /*
  2952. * Do not access blacklisted devices that are known not to
  2953. * feature serial ports or are handled by other modules.
  2954. */
  2955. for (bldev = blacklist;
  2956. bldev < blacklist + ARRAY_SIZE(blacklist);
  2957. bldev++) {
  2958. if (dev->vendor == bldev->vendor &&
  2959. dev->device == bldev->device)
  2960. return -ENODEV;
  2961. }
  2962. num_iomem = num_port = 0;
  2963. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2964. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  2965. num_port++;
  2966. if (first_port == -1)
  2967. first_port = i;
  2968. }
  2969. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  2970. num_iomem++;
  2971. }
  2972. /*
  2973. * If there is 1 or 0 iomem regions, and exactly one port,
  2974. * use it. We guess the number of ports based on the IO
  2975. * region size.
  2976. */
  2977. if (num_iomem <= 1 && num_port == 1) {
  2978. board->flags = first_port;
  2979. board->num_ports = pci_resource_len(dev, first_port) / 8;
  2980. return 0;
  2981. }
  2982. /*
  2983. * Now guess if we've got a board which indexes by BARs.
  2984. * Each IO BAR should be 8 bytes, and they should follow
  2985. * consecutively.
  2986. */
  2987. first_port = -1;
  2988. num_port = 0;
  2989. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2990. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  2991. pci_resource_len(dev, i) == 8 &&
  2992. (first_port == -1 || (first_port + num_port) == i)) {
  2993. num_port++;
  2994. if (first_port == -1)
  2995. first_port = i;
  2996. }
  2997. }
  2998. if (num_port > 1) {
  2999. board->flags = first_port | FL_BASE_BARS;
  3000. board->num_ports = num_port;
  3001. return 0;
  3002. }
  3003. return -ENODEV;
  3004. }
  3005. static inline int
  3006. serial_pci_matches(const struct pciserial_board *board,
  3007. const struct pciserial_board *guessed)
  3008. {
  3009. return
  3010. board->num_ports == guessed->num_ports &&
  3011. board->base_baud == guessed->base_baud &&
  3012. board->uart_offset == guessed->uart_offset &&
  3013. board->reg_shift == guessed->reg_shift &&
  3014. board->first_offset == guessed->first_offset;
  3015. }
  3016. struct serial_private *
  3017. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  3018. {
  3019. struct uart_8250_port uart;
  3020. struct serial_private *priv;
  3021. struct pci_serial_quirk *quirk;
  3022. int rc, nr_ports, i;
  3023. nr_ports = board->num_ports;
  3024. /*
  3025. * Find an init and setup quirks.
  3026. */
  3027. quirk = find_quirk(dev);
  3028. /*
  3029. * Run the new-style initialization function.
  3030. * The initialization function returns:
  3031. * <0 - error
  3032. * 0 - use board->num_ports
  3033. * >0 - number of ports
  3034. */
  3035. if (quirk->init) {
  3036. rc = quirk->init(dev);
  3037. if (rc < 0) {
  3038. priv = ERR_PTR(rc);
  3039. goto err_out;
  3040. }
  3041. if (rc)
  3042. nr_ports = rc;
  3043. }
  3044. priv = kzalloc(sizeof(struct serial_private) +
  3045. sizeof(unsigned int) * nr_ports,
  3046. GFP_KERNEL);
  3047. if (!priv) {
  3048. priv = ERR_PTR(-ENOMEM);
  3049. goto err_deinit;
  3050. }
  3051. priv->dev = dev;
  3052. priv->quirk = quirk;
  3053. memset(&uart, 0, sizeof(uart));
  3054. uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  3055. uart.port.uartclk = board->base_baud * 16;
  3056. uart.port.irq = get_pci_irq(dev, board);
  3057. uart.port.dev = &dev->dev;
  3058. for (i = 0; i < nr_ports; i++) {
  3059. if (quirk->setup(priv, board, &uart, i))
  3060. break;
  3061. #ifdef SERIAL_DEBUG_PCI
  3062. printk(KERN_DEBUG "Setup PCI port: port %lx, irq %d, type %d\n",
  3063. uart.port.iobase, uart.port.irq, uart.port.iotype);
  3064. #endif
  3065. priv->line[i] = serial8250_register_8250_port(&uart);
  3066. if (priv->line[i] < 0) {
  3067. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  3068. break;
  3069. }
  3070. }
  3071. priv->nr = i;
  3072. return priv;
  3073. err_deinit:
  3074. if (quirk->exit)
  3075. quirk->exit(dev);
  3076. err_out:
  3077. return priv;
  3078. }
  3079. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  3080. void pciserial_remove_ports(struct serial_private *priv)
  3081. {
  3082. struct pci_serial_quirk *quirk;
  3083. int i;
  3084. for (i = 0; i < priv->nr; i++)
  3085. serial8250_unregister_port(priv->line[i]);
  3086. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  3087. if (priv->remapped_bar[i])
  3088. iounmap(priv->remapped_bar[i]);
  3089. priv->remapped_bar[i] = NULL;
  3090. }
  3091. /*
  3092. * Find the exit quirks.
  3093. */
  3094. quirk = find_quirk(priv->dev);
  3095. if (quirk->exit)
  3096. quirk->exit(priv->dev);
  3097. kfree(priv);
  3098. }
  3099. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  3100. void pciserial_suspend_ports(struct serial_private *priv)
  3101. {
  3102. int i;
  3103. for (i = 0; i < priv->nr; i++)
  3104. if (priv->line[i] >= 0)
  3105. serial8250_suspend_port(priv->line[i]);
  3106. /*
  3107. * Ensure that every init quirk is properly torn down
  3108. */
  3109. if (priv->quirk->exit)
  3110. priv->quirk->exit(priv->dev);
  3111. }
  3112. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  3113. void pciserial_resume_ports(struct serial_private *priv)
  3114. {
  3115. int i;
  3116. /*
  3117. * Ensure that the board is correctly configured.
  3118. */
  3119. if (priv->quirk->init)
  3120. priv->quirk->init(priv->dev);
  3121. for (i = 0; i < priv->nr; i++)
  3122. if (priv->line[i] >= 0)
  3123. serial8250_resume_port(priv->line[i]);
  3124. }
  3125. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  3126. /*
  3127. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  3128. * to the arrangement of serial ports on a PCI card.
  3129. */
  3130. static int
  3131. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  3132. {
  3133. struct pci_serial_quirk *quirk;
  3134. struct serial_private *priv;
  3135. const struct pciserial_board *board;
  3136. struct pciserial_board tmp;
  3137. int rc;
  3138. quirk = find_quirk(dev);
  3139. if (quirk->probe) {
  3140. rc = quirk->probe(dev);
  3141. if (rc)
  3142. return rc;
  3143. }
  3144. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  3145. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  3146. ent->driver_data);
  3147. return -EINVAL;
  3148. }
  3149. board = &pci_boards[ent->driver_data];
  3150. rc = pci_enable_device(dev);
  3151. pci_save_state(dev);
  3152. if (rc)
  3153. return rc;
  3154. if (ent->driver_data == pbn_default) {
  3155. /*
  3156. * Use a copy of the pci_board entry for this;
  3157. * avoid changing entries in the table.
  3158. */
  3159. memcpy(&tmp, board, sizeof(struct pciserial_board));
  3160. board = &tmp;
  3161. /*
  3162. * We matched one of our class entries. Try to
  3163. * determine the parameters of this board.
  3164. */
  3165. rc = serial_pci_guess_board(dev, &tmp);
  3166. if (rc)
  3167. goto disable;
  3168. } else {
  3169. /*
  3170. * We matched an explicit entry. If we are able to
  3171. * detect this boards settings with our heuristic,
  3172. * then we no longer need this entry.
  3173. */
  3174. memcpy(&tmp, &pci_boards[pbn_default],
  3175. sizeof(struct pciserial_board));
  3176. rc = serial_pci_guess_board(dev, &tmp);
  3177. if (rc == 0 && serial_pci_matches(board, &tmp))
  3178. moan_device("Redundant entry in serial pci_table.",
  3179. dev);
  3180. }
  3181. priv = pciserial_init_ports(dev, board);
  3182. if (!IS_ERR(priv)) {
  3183. pci_set_drvdata(dev, priv);
  3184. return 0;
  3185. }
  3186. rc = PTR_ERR(priv);
  3187. disable:
  3188. pci_disable_device(dev);
  3189. return rc;
  3190. }
  3191. static void pciserial_remove_one(struct pci_dev *dev)
  3192. {
  3193. struct serial_private *priv = pci_get_drvdata(dev);
  3194. pci_set_drvdata(dev, NULL);
  3195. pciserial_remove_ports(priv);
  3196. pci_disable_device(dev);
  3197. }
  3198. #ifdef CONFIG_PM
  3199. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  3200. {
  3201. struct serial_private *priv = pci_get_drvdata(dev);
  3202. if (priv)
  3203. pciserial_suspend_ports(priv);
  3204. pci_save_state(dev);
  3205. pci_set_power_state(dev, pci_choose_state(dev, state));
  3206. return 0;
  3207. }
  3208. static int pciserial_resume_one(struct pci_dev *dev)
  3209. {
  3210. int err;
  3211. struct serial_private *priv = pci_get_drvdata(dev);
  3212. pci_set_power_state(dev, PCI_D0);
  3213. pci_restore_state(dev);
  3214. if (priv) {
  3215. /*
  3216. * The device may have been disabled. Re-enable it.
  3217. */
  3218. err = pci_enable_device(dev);
  3219. /* FIXME: We cannot simply error out here */
  3220. if (err)
  3221. printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n");
  3222. pciserial_resume_ports(priv);
  3223. }
  3224. return 0;
  3225. }
  3226. #endif
  3227. static struct pci_device_id serial_pci_tbl[] = {
  3228. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  3229. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  3230. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  3231. pbn_b2_8_921600 },
  3232. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3233. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3234. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  3235. pbn_b1_8_1382400 },
  3236. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3237. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3238. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  3239. pbn_b1_4_1382400 },
  3240. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3241. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3242. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  3243. pbn_b1_2_1382400 },
  3244. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3245. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3246. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  3247. pbn_b1_8_1382400 },
  3248. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3249. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3250. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  3251. pbn_b1_4_1382400 },
  3252. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3253. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3254. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  3255. pbn_b1_2_1382400 },
  3256. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3257. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3258. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  3259. pbn_b1_8_921600 },
  3260. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3261. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3262. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  3263. pbn_b1_8_921600 },
  3264. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3265. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3266. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  3267. pbn_b1_4_921600 },
  3268. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3269. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3270. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  3271. pbn_b1_4_921600 },
  3272. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3273. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3274. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  3275. pbn_b1_2_921600 },
  3276. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3277. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3278. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  3279. pbn_b1_8_921600 },
  3280. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3281. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3282. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  3283. pbn_b1_8_921600 },
  3284. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3285. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3286. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  3287. pbn_b1_4_921600 },
  3288. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3289. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3290. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  3291. pbn_b1_2_1250000 },
  3292. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3293. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3294. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  3295. pbn_b0_2_1843200 },
  3296. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3297. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3298. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  3299. pbn_b0_4_1843200 },
  3300. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3301. PCI_VENDOR_ID_AFAVLAB,
  3302. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  3303. pbn_b0_4_1152000 },
  3304. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3305. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3306. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  3307. pbn_b0_2_1843200_200 },
  3308. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3309. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3310. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  3311. pbn_b0_4_1843200_200 },
  3312. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3313. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3314. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  3315. pbn_b0_8_1843200_200 },
  3316. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3317. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3318. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  3319. pbn_b0_2_1843200_200 },
  3320. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3321. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3322. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  3323. pbn_b0_4_1843200_200 },
  3324. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3325. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3326. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  3327. pbn_b0_8_1843200_200 },
  3328. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3329. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3330. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  3331. pbn_b0_2_1843200_200 },
  3332. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3333. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3334. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  3335. pbn_b0_4_1843200_200 },
  3336. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3337. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3338. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  3339. pbn_b0_8_1843200_200 },
  3340. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3341. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3342. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  3343. pbn_b0_2_1843200_200 },
  3344. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3345. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3346. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  3347. pbn_b0_4_1843200_200 },
  3348. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3349. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3350. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  3351. pbn_b0_8_1843200_200 },
  3352. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3353. PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
  3354. 0, 0, pbn_exar_ibm_saturn },
  3355. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  3356. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3357. pbn_b2_bt_1_115200 },
  3358. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  3359. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3360. pbn_b2_bt_2_115200 },
  3361. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  3362. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3363. pbn_b2_bt_4_115200 },
  3364. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  3365. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3366. pbn_b2_bt_2_115200 },
  3367. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  3368. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3369. pbn_b2_bt_4_115200 },
  3370. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  3371. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3372. pbn_b2_8_115200 },
  3373. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  3374. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3375. pbn_b2_8_460800 },
  3376. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  3377. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3378. pbn_b2_8_115200 },
  3379. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  3380. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3381. pbn_b2_bt_2_115200 },
  3382. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  3383. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3384. pbn_b2_bt_2_921600 },
  3385. /*
  3386. * VScom SPCOM800, from sl@s.pl
  3387. */
  3388. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  3389. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3390. pbn_b2_8_921600 },
  3391. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  3392. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3393. pbn_b2_4_921600 },
  3394. /* Unknown card - subdevice 0x1584 */
  3395. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3396. PCI_VENDOR_ID_PLX,
  3397. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  3398. pbn_b2_4_115200 },
  3399. /* Unknown card - subdevice 0x1588 */
  3400. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3401. PCI_VENDOR_ID_PLX,
  3402. PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
  3403. pbn_b2_8_115200 },
  3404. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3405. PCI_SUBVENDOR_ID_KEYSPAN,
  3406. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  3407. pbn_panacom },
  3408. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  3409. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3410. pbn_panacom4 },
  3411. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  3412. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3413. pbn_panacom2 },
  3414. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3415. PCI_VENDOR_ID_ESDGMBH,
  3416. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  3417. pbn_b2_4_115200 },
  3418. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3419. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3420. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  3421. pbn_b2_4_460800 },
  3422. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3423. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3424. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  3425. pbn_b2_8_460800 },
  3426. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3427. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3428. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  3429. pbn_b2_16_460800 },
  3430. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3431. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3432. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  3433. pbn_b2_16_460800 },
  3434. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3435. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3436. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  3437. pbn_b2_4_460800 },
  3438. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3439. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3440. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  3441. pbn_b2_8_460800 },
  3442. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3443. PCI_SUBVENDOR_ID_EXSYS,
  3444. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  3445. pbn_b2_4_115200 },
  3446. /*
  3447. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  3448. * (Exoray@isys.ca)
  3449. */
  3450. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  3451. 0x10b5, 0x106a, 0, 0,
  3452. pbn_plx_romulus },
  3453. /*
  3454. * Quatech cards. These actually have configurable clocks but for
  3455. * now we just use the default.
  3456. *
  3457. * 100 series are RS232, 200 series RS422,
  3458. */
  3459. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  3460. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3461. pbn_b1_4_115200 },
  3462. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  3463. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3464. pbn_b1_2_115200 },
  3465. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
  3466. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3467. pbn_b2_2_115200 },
  3468. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
  3469. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3470. pbn_b1_2_115200 },
  3471. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
  3472. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3473. pbn_b2_2_115200 },
  3474. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
  3475. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3476. pbn_b1_4_115200 },
  3477. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  3478. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3479. pbn_b1_8_115200 },
  3480. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  3481. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3482. pbn_b1_8_115200 },
  3483. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
  3484. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3485. pbn_b1_4_115200 },
  3486. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
  3487. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3488. pbn_b1_2_115200 },
  3489. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
  3490. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3491. pbn_b1_4_115200 },
  3492. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
  3493. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3494. pbn_b1_2_115200 },
  3495. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
  3496. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3497. pbn_b2_4_115200 },
  3498. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
  3499. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3500. pbn_b2_2_115200 },
  3501. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
  3502. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3503. pbn_b2_1_115200 },
  3504. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
  3505. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3506. pbn_b2_4_115200 },
  3507. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
  3508. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3509. pbn_b2_2_115200 },
  3510. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
  3511. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3512. pbn_b2_1_115200 },
  3513. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
  3514. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3515. pbn_b0_8_115200 },
  3516. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3517. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  3518. 0, 0,
  3519. pbn_b0_4_921600 },
  3520. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3521. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  3522. 0, 0,
  3523. pbn_b0_4_1152000 },
  3524. { PCI_VENDOR_ID_OXSEMI, 0x9505,
  3525. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3526. pbn_b0_bt_2_921600 },
  3527. /*
  3528. * The below card is a little controversial since it is the
  3529. * subject of a PCI vendor/device ID clash. (See
  3530. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  3531. * For now just used the hex ID 0x950a.
  3532. */
  3533. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3534. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
  3535. 0, 0, pbn_b0_2_115200 },
  3536. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3537. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
  3538. 0, 0, pbn_b0_2_115200 },
  3539. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3540. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3541. pbn_b0_2_1130000 },
  3542. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  3543. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  3544. pbn_b0_1_921600 },
  3545. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3546. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3547. pbn_b0_4_115200 },
  3548. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  3549. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3550. pbn_b0_bt_2_921600 },
  3551. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
  3552. PCI_ANY_ID , PCI_ANY_ID, 0, 0,
  3553. pbn_b2_8_1152000 },
  3554. /*
  3555. * Oxford Semiconductor Inc. Tornado PCI express device range.
  3556. */
  3557. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  3558. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3559. pbn_b0_1_4000000 },
  3560. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  3561. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3562. pbn_b0_1_4000000 },
  3563. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  3564. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3565. pbn_oxsemi_1_4000000 },
  3566. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  3567. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3568. pbn_oxsemi_1_4000000 },
  3569. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  3570. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3571. pbn_b0_1_4000000 },
  3572. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  3573. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3574. pbn_b0_1_4000000 },
  3575. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  3576. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3577. pbn_oxsemi_1_4000000 },
  3578. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  3579. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3580. pbn_oxsemi_1_4000000 },
  3581. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  3582. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3583. pbn_b0_1_4000000 },
  3584. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  3585. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3586. pbn_b0_1_4000000 },
  3587. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  3588. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3589. pbn_b0_1_4000000 },
  3590. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  3591. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3592. pbn_b0_1_4000000 },
  3593. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  3594. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3595. pbn_oxsemi_2_4000000 },
  3596. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  3597. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3598. pbn_oxsemi_2_4000000 },
  3599. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  3600. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3601. pbn_oxsemi_4_4000000 },
  3602. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  3603. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3604. pbn_oxsemi_4_4000000 },
  3605. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  3606. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3607. pbn_oxsemi_8_4000000 },
  3608. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  3609. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3610. pbn_oxsemi_8_4000000 },
  3611. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  3612. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3613. pbn_oxsemi_1_4000000 },
  3614. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  3615. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3616. pbn_oxsemi_1_4000000 },
  3617. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  3618. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3619. pbn_oxsemi_1_4000000 },
  3620. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  3621. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3622. pbn_oxsemi_1_4000000 },
  3623. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  3624. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3625. pbn_oxsemi_1_4000000 },
  3626. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  3627. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3628. pbn_oxsemi_1_4000000 },
  3629. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  3630. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3631. pbn_oxsemi_1_4000000 },
  3632. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  3633. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3634. pbn_oxsemi_1_4000000 },
  3635. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  3636. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3637. pbn_oxsemi_1_4000000 },
  3638. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  3639. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3640. pbn_oxsemi_1_4000000 },
  3641. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  3642. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3643. pbn_oxsemi_1_4000000 },
  3644. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  3645. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3646. pbn_oxsemi_1_4000000 },
  3647. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  3648. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3649. pbn_oxsemi_1_4000000 },
  3650. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  3651. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3652. pbn_oxsemi_1_4000000 },
  3653. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  3654. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3655. pbn_oxsemi_1_4000000 },
  3656. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  3657. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3658. pbn_oxsemi_1_4000000 },
  3659. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  3660. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3661. pbn_oxsemi_1_4000000 },
  3662. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  3663. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3664. pbn_oxsemi_1_4000000 },
  3665. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  3666. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3667. pbn_oxsemi_1_4000000 },
  3668. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  3669. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3670. pbn_oxsemi_1_4000000 },
  3671. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  3672. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3673. pbn_oxsemi_1_4000000 },
  3674. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  3675. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3676. pbn_oxsemi_1_4000000 },
  3677. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  3678. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3679. pbn_oxsemi_1_4000000 },
  3680. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  3681. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3682. pbn_oxsemi_1_4000000 },
  3683. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  3684. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3685. pbn_oxsemi_1_4000000 },
  3686. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  3687. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3688. pbn_oxsemi_1_4000000 },
  3689. /*
  3690. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  3691. */
  3692. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  3693. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  3694. pbn_oxsemi_1_4000000 },
  3695. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  3696. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  3697. pbn_oxsemi_2_4000000 },
  3698. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  3699. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  3700. pbn_oxsemi_4_4000000 },
  3701. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  3702. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  3703. pbn_oxsemi_8_4000000 },
  3704. /*
  3705. * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
  3706. */
  3707. { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
  3708. PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
  3709. pbn_oxsemi_2_4000000 },
  3710. /*
  3711. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  3712. * from skokodyn@yahoo.com
  3713. */
  3714. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3715. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  3716. pbn_sbsxrsio },
  3717. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3718. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  3719. pbn_sbsxrsio },
  3720. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3721. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  3722. pbn_sbsxrsio },
  3723. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3724. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  3725. pbn_sbsxrsio },
  3726. /*
  3727. * Digitan DS560-558, from jimd@esoft.com
  3728. */
  3729. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  3730. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3731. pbn_b1_1_115200 },
  3732. /*
  3733. * Titan Electronic cards
  3734. * The 400L and 800L have a custom setup quirk.
  3735. */
  3736. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  3737. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3738. pbn_b0_1_921600 },
  3739. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  3740. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3741. pbn_b0_2_921600 },
  3742. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  3743. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3744. pbn_b0_4_921600 },
  3745. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  3746. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3747. pbn_b0_4_921600 },
  3748. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  3749. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3750. pbn_b1_1_921600 },
  3751. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  3752. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3753. pbn_b1_bt_2_921600 },
  3754. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  3755. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3756. pbn_b0_bt_4_921600 },
  3757. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  3758. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3759. pbn_b0_bt_8_921600 },
  3760. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
  3761. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3762. pbn_b4_bt_2_921600 },
  3763. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
  3764. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3765. pbn_b4_bt_4_921600 },
  3766. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
  3767. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3768. pbn_b4_bt_8_921600 },
  3769. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
  3770. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3771. pbn_b0_4_921600 },
  3772. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
  3773. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3774. pbn_b0_4_921600 },
  3775. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
  3776. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3777. pbn_b0_4_921600 },
  3778. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
  3779. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3780. pbn_oxsemi_1_4000000 },
  3781. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
  3782. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3783. pbn_oxsemi_2_4000000 },
  3784. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
  3785. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3786. pbn_oxsemi_4_4000000 },
  3787. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
  3788. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3789. pbn_oxsemi_8_4000000 },
  3790. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
  3791. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3792. pbn_oxsemi_2_4000000 },
  3793. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
  3794. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3795. pbn_oxsemi_2_4000000 },
  3796. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
  3797. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3798. pbn_b0_4_921600 },
  3799. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
  3800. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3801. pbn_b0_4_921600 },
  3802. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
  3803. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3804. pbn_b0_4_921600 },
  3805. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
  3806. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3807. pbn_b0_4_921600 },
  3808. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  3809. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3810. pbn_b2_1_460800 },
  3811. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  3812. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3813. pbn_b2_1_460800 },
  3814. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  3815. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3816. pbn_b2_1_460800 },
  3817. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  3818. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3819. pbn_b2_bt_2_921600 },
  3820. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  3821. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3822. pbn_b2_bt_2_921600 },
  3823. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  3824. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3825. pbn_b2_bt_2_921600 },
  3826. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  3827. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3828. pbn_b2_bt_4_921600 },
  3829. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  3830. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3831. pbn_b2_bt_4_921600 },
  3832. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  3833. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3834. pbn_b2_bt_4_921600 },
  3835. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  3836. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3837. pbn_b0_1_921600 },
  3838. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  3839. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3840. pbn_b0_1_921600 },
  3841. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  3842. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3843. pbn_b0_1_921600 },
  3844. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  3845. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3846. pbn_b0_bt_2_921600 },
  3847. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  3848. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3849. pbn_b0_bt_2_921600 },
  3850. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  3851. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3852. pbn_b0_bt_2_921600 },
  3853. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  3854. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3855. pbn_b0_bt_4_921600 },
  3856. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  3857. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3858. pbn_b0_bt_4_921600 },
  3859. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  3860. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3861. pbn_b0_bt_4_921600 },
  3862. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  3863. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3864. pbn_b0_bt_8_921600 },
  3865. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  3866. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3867. pbn_b0_bt_8_921600 },
  3868. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  3869. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3870. pbn_b0_bt_8_921600 },
  3871. /*
  3872. * Computone devices submitted by Doug McNash dmcnash@computone.com
  3873. */
  3874. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3875. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  3876. 0, 0, pbn_computone_4 },
  3877. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3878. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  3879. 0, 0, pbn_computone_8 },
  3880. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3881. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  3882. 0, 0, pbn_computone_6 },
  3883. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  3884. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3885. pbn_oxsemi },
  3886. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  3887. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  3888. pbn_b0_bt_1_921600 },
  3889. /*
  3890. * SUNIX (TIMEDIA)
  3891. */
  3892. { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
  3893. PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
  3894. PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
  3895. pbn_b0_bt_1_921600 },
  3896. { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
  3897. PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
  3898. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
  3899. pbn_b0_bt_1_921600 },
  3900. /*
  3901. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  3902. */
  3903. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  3904. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3905. pbn_b0_bt_8_115200 },
  3906. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  3907. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3908. pbn_b0_bt_8_115200 },
  3909. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  3910. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3911. pbn_b0_bt_2_115200 },
  3912. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  3913. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3914. pbn_b0_bt_2_115200 },
  3915. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  3916. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3917. pbn_b0_bt_2_115200 },
  3918. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
  3919. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3920. pbn_b0_bt_2_115200 },
  3921. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
  3922. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3923. pbn_b0_bt_2_115200 },
  3924. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  3925. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3926. pbn_b0_bt_4_460800 },
  3927. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  3928. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3929. pbn_b0_bt_4_460800 },
  3930. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  3931. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3932. pbn_b0_bt_2_460800 },
  3933. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  3934. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3935. pbn_b0_bt_2_460800 },
  3936. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  3937. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3938. pbn_b0_bt_2_460800 },
  3939. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  3940. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3941. pbn_b0_bt_1_115200 },
  3942. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  3943. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3944. pbn_b0_bt_1_460800 },
  3945. /*
  3946. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  3947. * Cards are identified by their subsystem vendor IDs, which
  3948. * (in hex) match the model number.
  3949. *
  3950. * Note that JC140x are RS422/485 cards which require ox950
  3951. * ACR = 0x10, and as such are not currently fully supported.
  3952. */
  3953. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3954. 0x1204, 0x0004, 0, 0,
  3955. pbn_b0_4_921600 },
  3956. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3957. 0x1208, 0x0004, 0, 0,
  3958. pbn_b0_4_921600 },
  3959. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3960. 0x1402, 0x0002, 0, 0,
  3961. pbn_b0_2_921600 }, */
  3962. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3963. 0x1404, 0x0004, 0, 0,
  3964. pbn_b0_4_921600 }, */
  3965. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  3966. 0x1208, 0x0004, 0, 0,
  3967. pbn_b0_4_921600 },
  3968. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3969. 0x1204, 0x0004, 0, 0,
  3970. pbn_b0_4_921600 },
  3971. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3972. 0x1208, 0x0004, 0, 0,
  3973. pbn_b0_4_921600 },
  3974. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
  3975. 0x1208, 0x0004, 0, 0,
  3976. pbn_b0_4_921600 },
  3977. /*
  3978. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  3979. */
  3980. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  3981. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3982. pbn_b1_1_1382400 },
  3983. /*
  3984. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  3985. */
  3986. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  3987. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3988. pbn_b1_1_1382400 },
  3989. /*
  3990. * RAStel 2 port modem, gerg@moreton.com.au
  3991. */
  3992. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  3993. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3994. pbn_b2_bt_2_115200 },
  3995. /*
  3996. * EKF addition for i960 Boards form EKF with serial port
  3997. */
  3998. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  3999. 0xE4BF, PCI_ANY_ID, 0, 0,
  4000. pbn_intel_i960 },
  4001. /*
  4002. * Xircom Cardbus/Ethernet combos
  4003. */
  4004. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  4005. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4006. pbn_b0_1_115200 },
  4007. /*
  4008. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  4009. */
  4010. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  4011. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4012. pbn_b0_1_115200 },
  4013. /*
  4014. * Untested PCI modems, sent in from various folks...
  4015. */
  4016. /*
  4017. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  4018. */
  4019. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  4020. 0x1048, 0x1500, 0, 0,
  4021. pbn_b1_1_115200 },
  4022. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  4023. 0xFF00, 0, 0, 0,
  4024. pbn_sgi_ioc3 },
  4025. /*
  4026. * HP Diva card
  4027. */
  4028. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  4029. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  4030. pbn_b1_1_115200 },
  4031. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  4032. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4033. pbn_b0_5_115200 },
  4034. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  4035. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4036. pbn_b2_1_115200 },
  4037. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  4038. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4039. pbn_b3_2_115200 },
  4040. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  4041. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4042. pbn_b3_4_115200 },
  4043. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  4044. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4045. pbn_b3_8_115200 },
  4046. /*
  4047. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  4048. */
  4049. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  4050. PCI_ANY_ID, PCI_ANY_ID,
  4051. 0,
  4052. 0, pbn_exar_XR17C152 },
  4053. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  4054. PCI_ANY_ID, PCI_ANY_ID,
  4055. 0,
  4056. 0, pbn_exar_XR17C154 },
  4057. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  4058. PCI_ANY_ID, PCI_ANY_ID,
  4059. 0,
  4060. 0, pbn_exar_XR17C158 },
  4061. /*
  4062. * Exar Corp. XR17V35[248] Dual/Quad/Octal PCIe UARTs
  4063. */
  4064. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V352,
  4065. PCI_ANY_ID, PCI_ANY_ID,
  4066. 0,
  4067. 0, pbn_exar_XR17V352 },
  4068. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V354,
  4069. PCI_ANY_ID, PCI_ANY_ID,
  4070. 0,
  4071. 0, pbn_exar_XR17V354 },
  4072. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V358,
  4073. PCI_ANY_ID, PCI_ANY_ID,
  4074. 0,
  4075. 0, pbn_exar_XR17V358 },
  4076. /*
  4077. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  4078. */
  4079. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  4080. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4081. pbn_b0_1_115200 },
  4082. /*
  4083. * ITE
  4084. */
  4085. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  4086. PCI_ANY_ID, PCI_ANY_ID,
  4087. 0, 0,
  4088. pbn_b1_bt_1_115200 },
  4089. /*
  4090. * IntaShield IS-200
  4091. */
  4092. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  4093. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  4094. pbn_b2_2_115200 },
  4095. /*
  4096. * IntaShield IS-400
  4097. */
  4098. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  4099. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  4100. pbn_b2_4_115200 },
  4101. /*
  4102. * Perle PCI-RAS cards
  4103. */
  4104. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  4105. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  4106. 0, 0, pbn_b2_4_921600 },
  4107. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  4108. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  4109. 0, 0, pbn_b2_8_921600 },
  4110. /*
  4111. * Mainpine series cards: Fairly standard layout but fools
  4112. * parts of the autodetect in some cases and uses otherwise
  4113. * unmatched communications subclasses in the PCI Express case
  4114. */
  4115. { /* RockForceDUO */
  4116. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4117. PCI_VENDOR_ID_MAINPINE, 0x0200,
  4118. 0, 0, pbn_b0_2_115200 },
  4119. { /* RockForceQUATRO */
  4120. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4121. PCI_VENDOR_ID_MAINPINE, 0x0300,
  4122. 0, 0, pbn_b0_4_115200 },
  4123. { /* RockForceDUO+ */
  4124. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4125. PCI_VENDOR_ID_MAINPINE, 0x0400,
  4126. 0, 0, pbn_b0_2_115200 },
  4127. { /* RockForceQUATRO+ */
  4128. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4129. PCI_VENDOR_ID_MAINPINE, 0x0500,
  4130. 0, 0, pbn_b0_4_115200 },
  4131. { /* RockForce+ */
  4132. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4133. PCI_VENDOR_ID_MAINPINE, 0x0600,
  4134. 0, 0, pbn_b0_2_115200 },
  4135. { /* RockForce+ */
  4136. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4137. PCI_VENDOR_ID_MAINPINE, 0x0700,
  4138. 0, 0, pbn_b0_4_115200 },
  4139. { /* RockForceOCTO+ */
  4140. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4141. PCI_VENDOR_ID_MAINPINE, 0x0800,
  4142. 0, 0, pbn_b0_8_115200 },
  4143. { /* RockForceDUO+ */
  4144. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4145. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  4146. 0, 0, pbn_b0_2_115200 },
  4147. { /* RockForceQUARTRO+ */
  4148. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4149. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  4150. 0, 0, pbn_b0_4_115200 },
  4151. { /* RockForceOCTO+ */
  4152. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4153. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  4154. 0, 0, pbn_b0_8_115200 },
  4155. { /* RockForceD1 */
  4156. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4157. PCI_VENDOR_ID_MAINPINE, 0x2000,
  4158. 0, 0, pbn_b0_1_115200 },
  4159. { /* RockForceF1 */
  4160. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4161. PCI_VENDOR_ID_MAINPINE, 0x2100,
  4162. 0, 0, pbn_b0_1_115200 },
  4163. { /* RockForceD2 */
  4164. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4165. PCI_VENDOR_ID_MAINPINE, 0x2200,
  4166. 0, 0, pbn_b0_2_115200 },
  4167. { /* RockForceF2 */
  4168. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4169. PCI_VENDOR_ID_MAINPINE, 0x2300,
  4170. 0, 0, pbn_b0_2_115200 },
  4171. { /* RockForceD4 */
  4172. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4173. PCI_VENDOR_ID_MAINPINE, 0x2400,
  4174. 0, 0, pbn_b0_4_115200 },
  4175. { /* RockForceF4 */
  4176. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4177. PCI_VENDOR_ID_MAINPINE, 0x2500,
  4178. 0, 0, pbn_b0_4_115200 },
  4179. { /* RockForceD8 */
  4180. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4181. PCI_VENDOR_ID_MAINPINE, 0x2600,
  4182. 0, 0, pbn_b0_8_115200 },
  4183. { /* RockForceF8 */
  4184. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4185. PCI_VENDOR_ID_MAINPINE, 0x2700,
  4186. 0, 0, pbn_b0_8_115200 },
  4187. { /* IQ Express D1 */
  4188. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4189. PCI_VENDOR_ID_MAINPINE, 0x3000,
  4190. 0, 0, pbn_b0_1_115200 },
  4191. { /* IQ Express F1 */
  4192. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4193. PCI_VENDOR_ID_MAINPINE, 0x3100,
  4194. 0, 0, pbn_b0_1_115200 },
  4195. { /* IQ Express D2 */
  4196. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4197. PCI_VENDOR_ID_MAINPINE, 0x3200,
  4198. 0, 0, pbn_b0_2_115200 },
  4199. { /* IQ Express F2 */
  4200. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4201. PCI_VENDOR_ID_MAINPINE, 0x3300,
  4202. 0, 0, pbn_b0_2_115200 },
  4203. { /* IQ Express D4 */
  4204. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4205. PCI_VENDOR_ID_MAINPINE, 0x3400,
  4206. 0, 0, pbn_b0_4_115200 },
  4207. { /* IQ Express F4 */
  4208. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4209. PCI_VENDOR_ID_MAINPINE, 0x3500,
  4210. 0, 0, pbn_b0_4_115200 },
  4211. { /* IQ Express D8 */
  4212. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4213. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  4214. 0, 0, pbn_b0_8_115200 },
  4215. { /* IQ Express F8 */
  4216. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4217. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  4218. 0, 0, pbn_b0_8_115200 },
  4219. /*
  4220. * PA Semi PA6T-1682M on-chip UART
  4221. */
  4222. { PCI_VENDOR_ID_PASEMI, 0xa004,
  4223. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4224. pbn_pasemi_1682M },
  4225. /*
  4226. * National Instruments
  4227. */
  4228. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  4229. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4230. pbn_b1_16_115200 },
  4231. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  4232. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4233. pbn_b1_8_115200 },
  4234. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  4235. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4236. pbn_b1_bt_4_115200 },
  4237. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  4238. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4239. pbn_b1_bt_2_115200 },
  4240. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  4241. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4242. pbn_b1_bt_4_115200 },
  4243. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  4244. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4245. pbn_b1_bt_2_115200 },
  4246. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  4247. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4248. pbn_b1_16_115200 },
  4249. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  4250. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4251. pbn_b1_8_115200 },
  4252. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  4253. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4254. pbn_b1_bt_4_115200 },
  4255. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  4256. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4257. pbn_b1_bt_2_115200 },
  4258. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  4259. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4260. pbn_b1_bt_4_115200 },
  4261. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  4262. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4263. pbn_b1_bt_2_115200 },
  4264. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  4265. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4266. pbn_ni8430_2 },
  4267. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  4268. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4269. pbn_ni8430_2 },
  4270. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  4271. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4272. pbn_ni8430_4 },
  4273. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  4274. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4275. pbn_ni8430_4 },
  4276. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  4277. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4278. pbn_ni8430_8 },
  4279. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  4280. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4281. pbn_ni8430_8 },
  4282. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  4283. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4284. pbn_ni8430_16 },
  4285. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  4286. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4287. pbn_ni8430_16 },
  4288. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  4289. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4290. pbn_ni8430_2 },
  4291. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  4292. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4293. pbn_ni8430_2 },
  4294. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  4295. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4296. pbn_ni8430_4 },
  4297. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  4298. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4299. pbn_ni8430_4 },
  4300. /*
  4301. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  4302. */
  4303. { PCI_VENDOR_ID_ADDIDATA,
  4304. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  4305. PCI_ANY_ID,
  4306. PCI_ANY_ID,
  4307. 0,
  4308. 0,
  4309. pbn_b0_4_115200 },
  4310. { PCI_VENDOR_ID_ADDIDATA,
  4311. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  4312. PCI_ANY_ID,
  4313. PCI_ANY_ID,
  4314. 0,
  4315. 0,
  4316. pbn_b0_2_115200 },
  4317. { PCI_VENDOR_ID_ADDIDATA,
  4318. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  4319. PCI_ANY_ID,
  4320. PCI_ANY_ID,
  4321. 0,
  4322. 0,
  4323. pbn_b0_1_115200 },
  4324. { PCI_VENDOR_ID_AMCC,
  4325. PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
  4326. PCI_ANY_ID,
  4327. PCI_ANY_ID,
  4328. 0,
  4329. 0,
  4330. pbn_b1_8_115200 },
  4331. { PCI_VENDOR_ID_ADDIDATA,
  4332. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  4333. PCI_ANY_ID,
  4334. PCI_ANY_ID,
  4335. 0,
  4336. 0,
  4337. pbn_b0_4_115200 },
  4338. { PCI_VENDOR_ID_ADDIDATA,
  4339. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  4340. PCI_ANY_ID,
  4341. PCI_ANY_ID,
  4342. 0,
  4343. 0,
  4344. pbn_b0_2_115200 },
  4345. { PCI_VENDOR_ID_ADDIDATA,
  4346. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  4347. PCI_ANY_ID,
  4348. PCI_ANY_ID,
  4349. 0,
  4350. 0,
  4351. pbn_b0_1_115200 },
  4352. { PCI_VENDOR_ID_ADDIDATA,
  4353. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  4354. PCI_ANY_ID,
  4355. PCI_ANY_ID,
  4356. 0,
  4357. 0,
  4358. pbn_b0_4_115200 },
  4359. { PCI_VENDOR_ID_ADDIDATA,
  4360. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  4361. PCI_ANY_ID,
  4362. PCI_ANY_ID,
  4363. 0,
  4364. 0,
  4365. pbn_b0_2_115200 },
  4366. { PCI_VENDOR_ID_ADDIDATA,
  4367. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  4368. PCI_ANY_ID,
  4369. PCI_ANY_ID,
  4370. 0,
  4371. 0,
  4372. pbn_b0_1_115200 },
  4373. { PCI_VENDOR_ID_ADDIDATA,
  4374. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  4375. PCI_ANY_ID,
  4376. PCI_ANY_ID,
  4377. 0,
  4378. 0,
  4379. pbn_b0_8_115200 },
  4380. { PCI_VENDOR_ID_ADDIDATA,
  4381. PCI_DEVICE_ID_ADDIDATA_APCIe7500,
  4382. PCI_ANY_ID,
  4383. PCI_ANY_ID,
  4384. 0,
  4385. 0,
  4386. pbn_ADDIDATA_PCIe_4_3906250 },
  4387. { PCI_VENDOR_ID_ADDIDATA,
  4388. PCI_DEVICE_ID_ADDIDATA_APCIe7420,
  4389. PCI_ANY_ID,
  4390. PCI_ANY_ID,
  4391. 0,
  4392. 0,
  4393. pbn_ADDIDATA_PCIe_2_3906250 },
  4394. { PCI_VENDOR_ID_ADDIDATA,
  4395. PCI_DEVICE_ID_ADDIDATA_APCIe7300,
  4396. PCI_ANY_ID,
  4397. PCI_ANY_ID,
  4398. 0,
  4399. 0,
  4400. pbn_ADDIDATA_PCIe_1_3906250 },
  4401. { PCI_VENDOR_ID_ADDIDATA,
  4402. PCI_DEVICE_ID_ADDIDATA_APCIe7800,
  4403. PCI_ANY_ID,
  4404. PCI_ANY_ID,
  4405. 0,
  4406. 0,
  4407. pbn_ADDIDATA_PCIe_8_3906250 },
  4408. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  4409. PCI_VENDOR_ID_IBM, 0x0299,
  4410. 0, 0, pbn_b0_bt_2_115200 },
  4411. /*
  4412. * other NetMos 9835 devices are most likely handled by the
  4413. * parport_serial driver, check drivers/parport/parport_serial.c
  4414. * before adding them here.
  4415. */
  4416. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
  4417. 0xA000, 0x1000,
  4418. 0, 0, pbn_b0_1_115200 },
  4419. /* the 9901 is a rebranded 9912 */
  4420. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
  4421. 0xA000, 0x1000,
  4422. 0, 0, pbn_b0_1_115200 },
  4423. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
  4424. 0xA000, 0x1000,
  4425. 0, 0, pbn_b0_1_115200 },
  4426. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
  4427. 0xA000, 0x1000,
  4428. 0, 0, pbn_b0_1_115200 },
  4429. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  4430. 0xA000, 0x1000,
  4431. 0, 0, pbn_b0_1_115200 },
  4432. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  4433. 0xA000, 0x3002,
  4434. 0, 0, pbn_NETMOS9900_2s_115200 },
  4435. /*
  4436. * Best Connectivity and Rosewill PCI Multi I/O cards
  4437. */
  4438. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4439. 0xA000, 0x1000,
  4440. 0, 0, pbn_b0_1_115200 },
  4441. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4442. 0xA000, 0x3002,
  4443. 0, 0, pbn_b0_bt_2_115200 },
  4444. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4445. 0xA000, 0x3004,
  4446. 0, 0, pbn_b0_bt_4_115200 },
  4447. /* Intel CE4100 */
  4448. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
  4449. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4450. pbn_ce4100_1_115200 },
  4451. /*
  4452. * Cronyx Omega PCI
  4453. */
  4454. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  4455. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4456. pbn_omegapci },
  4457. /*
  4458. * Broadcom TruManage
  4459. */
  4460. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
  4461. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4462. pbn_brcm_trumanage },
  4463. /*
  4464. * AgeStar as-prs2-009
  4465. */
  4466. { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
  4467. PCI_ANY_ID, PCI_ANY_ID,
  4468. 0, 0, pbn_b0_bt_2_115200 },
  4469. /*
  4470. * WCH CH353 series devices: The 2S1P is handled by parport_serial
  4471. * so not listed here.
  4472. */
  4473. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
  4474. PCI_ANY_ID, PCI_ANY_ID,
  4475. 0, 0, pbn_b0_bt_4_115200 },
  4476. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
  4477. PCI_ANY_ID, PCI_ANY_ID,
  4478. 0, 0, pbn_b0_bt_2_115200 },
  4479. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH352_2S,
  4480. PCI_ANY_ID, PCI_ANY_ID,
  4481. 0, 0, pbn_b0_bt_2_115200 },
  4482. /*
  4483. * Commtech, Inc. Fastcom adapters
  4484. */
  4485. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCI335,
  4486. PCI_ANY_ID, PCI_ANY_ID,
  4487. 0,
  4488. 0, pbn_b0_2_1152000_200 },
  4489. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCI335,
  4490. PCI_ANY_ID, PCI_ANY_ID,
  4491. 0,
  4492. 0, pbn_b0_4_1152000_200 },
  4493. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2324PCI335,
  4494. PCI_ANY_ID, PCI_ANY_ID,
  4495. 0,
  4496. 0, pbn_b0_4_1152000_200 },
  4497. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2328PCI335,
  4498. PCI_ANY_ID, PCI_ANY_ID,
  4499. 0,
  4500. 0, pbn_b0_8_1152000_200 },
  4501. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCIE,
  4502. PCI_ANY_ID, PCI_ANY_ID,
  4503. 0,
  4504. 0, pbn_exar_XR17V352 },
  4505. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCIE,
  4506. PCI_ANY_ID, PCI_ANY_ID,
  4507. 0,
  4508. 0, pbn_exar_XR17V354 },
  4509. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4228PCIE,
  4510. PCI_ANY_ID, PCI_ANY_ID,
  4511. 0,
  4512. 0, pbn_exar_XR17V358 },
  4513. /*
  4514. * These entries match devices with class COMMUNICATION_SERIAL,
  4515. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  4516. */
  4517. { PCI_ANY_ID, PCI_ANY_ID,
  4518. PCI_ANY_ID, PCI_ANY_ID,
  4519. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  4520. 0xffff00, pbn_default },
  4521. { PCI_ANY_ID, PCI_ANY_ID,
  4522. PCI_ANY_ID, PCI_ANY_ID,
  4523. PCI_CLASS_COMMUNICATION_MODEM << 8,
  4524. 0xffff00, pbn_default },
  4525. { PCI_ANY_ID, PCI_ANY_ID,
  4526. PCI_ANY_ID, PCI_ANY_ID,
  4527. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  4528. 0xffff00, pbn_default },
  4529. { 0, }
  4530. };
  4531. static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
  4532. pci_channel_state_t state)
  4533. {
  4534. struct serial_private *priv = pci_get_drvdata(dev);
  4535. if (state == pci_channel_io_perm_failure)
  4536. return PCI_ERS_RESULT_DISCONNECT;
  4537. if (priv)
  4538. pciserial_suspend_ports(priv);
  4539. pci_disable_device(dev);
  4540. return PCI_ERS_RESULT_NEED_RESET;
  4541. }
  4542. static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
  4543. {
  4544. int rc;
  4545. rc = pci_enable_device(dev);
  4546. if (rc)
  4547. return PCI_ERS_RESULT_DISCONNECT;
  4548. pci_restore_state(dev);
  4549. pci_save_state(dev);
  4550. return PCI_ERS_RESULT_RECOVERED;
  4551. }
  4552. static void serial8250_io_resume(struct pci_dev *dev)
  4553. {
  4554. struct serial_private *priv = pci_get_drvdata(dev);
  4555. if (priv)
  4556. pciserial_resume_ports(priv);
  4557. }
  4558. static const struct pci_error_handlers serial8250_err_handler = {
  4559. .error_detected = serial8250_io_error_detected,
  4560. .slot_reset = serial8250_io_slot_reset,
  4561. .resume = serial8250_io_resume,
  4562. };
  4563. static struct pci_driver serial_pci_driver = {
  4564. .name = "serial",
  4565. .probe = pciserial_init_one,
  4566. .remove = pciserial_remove_one,
  4567. #ifdef CONFIG_PM
  4568. .suspend = pciserial_suspend_one,
  4569. .resume = pciserial_resume_one,
  4570. #endif
  4571. .id_table = serial_pci_tbl,
  4572. .err_handler = &serial8250_err_handler,
  4573. };
  4574. module_pci_driver(serial_pci_driver);
  4575. MODULE_LICENSE("GPL");
  4576. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  4577. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);