exynos_tmu_data.h 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155
  1. /*
  2. * exynos_tmu_data.h - Samsung EXYNOS tmu data header file
  3. *
  4. * Copyright (C) 2013 Samsung Electronics
  5. * Amit Daniel Kachhap <amit.daniel@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. *
  21. */
  22. #ifndef _EXYNOS_TMU_DATA_H
  23. #define _EXYNOS_TMU_DATA_H
  24. /* Exynos generic registers */
  25. #define EXYNOS_TMU_REG_TRIMINFO 0x0
  26. #define EXYNOS_TMU_REG_CONTROL 0x20
  27. #define EXYNOS_TMU_REG_STATUS 0x28
  28. #define EXYNOS_TMU_REG_CURRENT_TEMP 0x40
  29. #define EXYNOS_TMU_REG_INTEN 0x70
  30. #define EXYNOS_TMU_REG_INTSTAT 0x74
  31. #define EXYNOS_TMU_REG_INTCLEAR 0x78
  32. #define EXYNOS_TMU_TEMP_MASK 0xff
  33. #define EXYNOS_TMU_REF_VOLTAGE_SHIFT 24
  34. #define EXYNOS_TMU_REF_VOLTAGE_MASK 0x1f
  35. #define EXYNOS_TMU_BUF_SLOPE_SEL_MASK 0xf
  36. #define EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT 8
  37. #define EXYNOS_TMU_CORE_EN_SHIFT 0
  38. /* Exynos4210 specific registers */
  39. #define EXYNOS4210_TMU_REG_THRESHOLD_TEMP 0x44
  40. #define EXYNOS4210_TMU_REG_TRIG_LEVEL0 0x50
  41. #define EXYNOS4210_TMU_REG_TRIG_LEVEL1 0x54
  42. #define EXYNOS4210_TMU_REG_TRIG_LEVEL2 0x58
  43. #define EXYNOS4210_TMU_REG_TRIG_LEVEL3 0x5C
  44. #define EXYNOS4210_TMU_REG_PAST_TEMP0 0x60
  45. #define EXYNOS4210_TMU_REG_PAST_TEMP1 0x64
  46. #define EXYNOS4210_TMU_REG_PAST_TEMP2 0x68
  47. #define EXYNOS4210_TMU_REG_PAST_TEMP3 0x6C
  48. #define EXYNOS4210_TMU_TRIG_LEVEL0_MASK 0x1
  49. #define EXYNOS4210_TMU_TRIG_LEVEL1_MASK 0x10
  50. #define EXYNOS4210_TMU_TRIG_LEVEL2_MASK 0x100
  51. #define EXYNOS4210_TMU_TRIG_LEVEL3_MASK 0x1000
  52. #define EXYNOS4210_TMU_TRIG_LEVEL_MASK 0x1111
  53. #define EXYNOS4210_TMU_INTCLEAR_VAL 0x1111
  54. /* Exynos5250 and Exynos4412 specific registers */
  55. #define EXYNOS_TMU_TRIMINFO_CON 0x14
  56. #define EXYNOS_THD_TEMP_RISE 0x50
  57. #define EXYNOS_THD_TEMP_FALL 0x54
  58. #define EXYNOS_EMUL_CON 0x80
  59. #define EXYNOS_TRIMINFO_RELOAD_SHIFT 1
  60. #define EXYNOS_TRIMINFO_25_SHIFT 0
  61. #define EXYNOS_TRIMINFO_85_SHIFT 8
  62. #define EXYNOS_TMU_RISE_INT_MASK 0x111
  63. #define EXYNOS_TMU_RISE_INT_SHIFT 0
  64. #define EXYNOS_TMU_FALL_INT_MASK 0x111
  65. #define EXYNOS_TMU_FALL_INT_SHIFT 12
  66. #define EXYNOS_TMU_CLEAR_RISE_INT 0x111
  67. #define EXYNOS_TMU_CLEAR_FALL_INT (0x111 << 12)
  68. #define EXYNOS_TMU_TRIP_MODE_SHIFT 13
  69. #define EXYNOS_TMU_TRIP_MODE_MASK 0x7
  70. #define EXYNOS_TMU_THERM_TRIP_EN_SHIFT 12
  71. #define EXYNOS_TMU_CALIB_MODE_SHIFT 4
  72. #define EXYNOS_TMU_CALIB_MODE_MASK 0x3
  73. #define EXYNOS_TMU_INTEN_RISE0_SHIFT 0
  74. #define EXYNOS_TMU_INTEN_RISE1_SHIFT 4
  75. #define EXYNOS_TMU_INTEN_RISE2_SHIFT 8
  76. #define EXYNOS_TMU_INTEN_RISE3_SHIFT 12
  77. #define EXYNOS_TMU_INTEN_FALL0_SHIFT 16
  78. #define EXYNOS_TMU_INTEN_FALL1_SHIFT 20
  79. #define EXYNOS_TMU_INTEN_FALL2_SHIFT 24
  80. #define EXYNOS_EMUL_TIME 0x57F0
  81. #define EXYNOS_EMUL_TIME_MASK 0xffff
  82. #define EXYNOS_EMUL_TIME_SHIFT 16
  83. #define EXYNOS_EMUL_DATA_SHIFT 8
  84. #define EXYNOS_EMUL_DATA_MASK 0xFF
  85. #define EXYNOS_EMUL_ENABLE 0x1
  86. #define EXYNOS_MAX_TRIGGER_PER_REG 4
  87. /*exynos5440 specific registers*/
  88. #define EXYNOS5440_TMU_S0_7_TRIM 0x000
  89. #define EXYNOS5440_TMU_S0_7_CTRL 0x020
  90. #define EXYNOS5440_TMU_S0_7_DEBUG 0x040
  91. #define EXYNOS5440_TMU_S0_7_STATUS 0x060
  92. #define EXYNOS5440_TMU_S0_7_TEMP 0x0f0
  93. #define EXYNOS5440_TMU_S0_7_TH0 0x110
  94. #define EXYNOS5440_TMU_S0_7_TH1 0x130
  95. #define EXYNOS5440_TMU_S0_7_TH2 0x150
  96. #define EXYNOS5440_TMU_S0_7_EVTEN 0x1F0
  97. #define EXYNOS5440_TMU_S0_7_IRQEN 0x210
  98. #define EXYNOS5440_TMU_S0_7_IRQ 0x230
  99. /* exynos5440 common registers */
  100. #define EXYNOS5440_TMU_IRQ_STATUS 0x000
  101. #define EXYNOS5440_TMU_PMIN 0x004
  102. #define EXYNOS5440_TMU_TEMP 0x008
  103. #define EXYNOS5440_TMU_RISE_INT_MASK 0xf
  104. #define EXYNOS5440_TMU_RISE_INT_SHIFT 0
  105. #define EXYNOS5440_TMU_FALL_INT_MASK 0xf
  106. #define EXYNOS5440_TMU_FALL_INT_SHIFT 4
  107. #define EXYNOS5440_TMU_INTEN_RISE0_SHIFT 0
  108. #define EXYNOS5440_TMU_INTEN_RISE1_SHIFT 1
  109. #define EXYNOS5440_TMU_INTEN_RISE2_SHIFT 2
  110. #define EXYNOS5440_TMU_INTEN_RISE3_SHIFT 3
  111. #define EXYNOS5440_TMU_INTEN_FALL0_SHIFT 4
  112. #define EXYNOS5440_TMU_INTEN_FALL1_SHIFT 5
  113. #define EXYNOS5440_TMU_INTEN_FALL2_SHIFT 6
  114. #define EXYNOS5440_TMU_INTEN_FALL3_SHIFT 7
  115. #define EXYNOS5440_TMU_TH_RISE0_SHIFT 0
  116. #define EXYNOS5440_TMU_TH_RISE1_SHIFT 8
  117. #define EXYNOS5440_TMU_TH_RISE2_SHIFT 16
  118. #define EXYNOS5440_TMU_TH_RISE3_SHIFT 24
  119. #define EXYNOS5440_TMU_TH_RISE4_SHIFT 24
  120. #define EXYNOS5440_EFUSE_SWAP_OFFSET 8
  121. #if defined(CONFIG_CPU_EXYNOS4210)
  122. extern struct exynos_tmu_init_data const exynos4210_default_tmu_data;
  123. #define EXYNOS4210_TMU_DRV_DATA (&exynos4210_default_tmu_data)
  124. #else
  125. #define EXYNOS4210_TMU_DRV_DATA (NULL)
  126. #endif
  127. #if (defined(CONFIG_SOC_EXYNOS5250) || defined(CONFIG_SOC_EXYNOS4412))
  128. extern struct exynos_tmu_init_data const exynos5250_default_tmu_data;
  129. #define EXYNOS5250_TMU_DRV_DATA (&exynos5250_default_tmu_data)
  130. #else
  131. #define EXYNOS5250_TMU_DRV_DATA (NULL)
  132. #endif
  133. #if defined(CONFIG_SOC_EXYNOS5440)
  134. extern struct exynos_tmu_init_data const exynos5440_default_tmu_data;
  135. #define EXYNOS5440_TMU_DRV_DATA (&exynos5440_default_tmu_data)
  136. #else
  137. #define EXYNOS5440_TMU_DRV_DATA (NULL)
  138. #endif
  139. #endif /*_EXYNOS_TMU_DATA_H*/