spi-xilinx.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497
  1. /*
  2. * Xilinx SPI controller driver (master mode only)
  3. *
  4. * Author: MontaVista Software, Inc.
  5. * source@mvista.com
  6. *
  7. * Copyright (c) 2010 Secret Lab Technologies, Ltd.
  8. * Copyright (c) 2009 Intel Corporation
  9. * 2002-2007 (c) MontaVista Software, Inc.
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/of.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/spi/spi.h>
  20. #include <linux/spi/spi_bitbang.h>
  21. #include <linux/spi/xilinx_spi.h>
  22. #include <linux/io.h>
  23. #define XILINX_SPI_NAME "xilinx_spi"
  24. /* Register definitions as per "OPB Serial Peripheral Interface (SPI) (v1.00e)
  25. * Product Specification", DS464
  26. */
  27. #define XSPI_CR_OFFSET 0x60 /* Control Register */
  28. #define XSPI_CR_LOOP 0x01
  29. #define XSPI_CR_ENABLE 0x02
  30. #define XSPI_CR_MASTER_MODE 0x04
  31. #define XSPI_CR_CPOL 0x08
  32. #define XSPI_CR_CPHA 0x10
  33. #define XSPI_CR_MODE_MASK (XSPI_CR_CPHA | XSPI_CR_CPOL)
  34. #define XSPI_CR_TXFIFO_RESET 0x20
  35. #define XSPI_CR_RXFIFO_RESET 0x40
  36. #define XSPI_CR_MANUAL_SSELECT 0x80
  37. #define XSPI_CR_TRANS_INHIBIT 0x100
  38. #define XSPI_CR_LSB_FIRST 0x200
  39. #define XSPI_SR_OFFSET 0x64 /* Status Register */
  40. #define XSPI_SR_RX_EMPTY_MASK 0x01 /* Receive FIFO is empty */
  41. #define XSPI_SR_RX_FULL_MASK 0x02 /* Receive FIFO is full */
  42. #define XSPI_SR_TX_EMPTY_MASK 0x04 /* Transmit FIFO is empty */
  43. #define XSPI_SR_TX_FULL_MASK 0x08 /* Transmit FIFO is full */
  44. #define XSPI_SR_MODE_FAULT_MASK 0x10 /* Mode fault error */
  45. #define XSPI_TXD_OFFSET 0x68 /* Data Transmit Register */
  46. #define XSPI_RXD_OFFSET 0x6c /* Data Receive Register */
  47. #define XSPI_SSR_OFFSET 0x70 /* 32-bit Slave Select Register */
  48. /* Register definitions as per "OPB IPIF (v3.01c) Product Specification", DS414
  49. * IPIF registers are 32 bit
  50. */
  51. #define XIPIF_V123B_DGIER_OFFSET 0x1c /* IPIF global int enable reg */
  52. #define XIPIF_V123B_GINTR_ENABLE 0x80000000
  53. #define XIPIF_V123B_IISR_OFFSET 0x20 /* IPIF interrupt status reg */
  54. #define XIPIF_V123B_IIER_OFFSET 0x28 /* IPIF interrupt enable reg */
  55. #define XSPI_INTR_MODE_FAULT 0x01 /* Mode fault error */
  56. #define XSPI_INTR_SLAVE_MODE_FAULT 0x02 /* Selected as slave while
  57. * disabled */
  58. #define XSPI_INTR_TX_EMPTY 0x04 /* TxFIFO is empty */
  59. #define XSPI_INTR_TX_UNDERRUN 0x08 /* TxFIFO was underrun */
  60. #define XSPI_INTR_RX_FULL 0x10 /* RxFIFO is full */
  61. #define XSPI_INTR_RX_OVERRUN 0x20 /* RxFIFO was overrun */
  62. #define XSPI_INTR_TX_HALF_EMPTY 0x40 /* TxFIFO is half empty */
  63. #define XIPIF_V123B_RESETR_OFFSET 0x40 /* IPIF reset register */
  64. #define XIPIF_V123B_RESET_MASK 0x0a /* the value to write */
  65. struct xilinx_spi {
  66. /* bitbang has to be first */
  67. struct spi_bitbang bitbang;
  68. struct completion done;
  69. void __iomem *regs; /* virt. address of the control registers */
  70. int irq;
  71. u8 *rx_ptr; /* pointer in the Tx buffer */
  72. const u8 *tx_ptr; /* pointer in the Rx buffer */
  73. int remaining_bytes; /* the number of bytes left to transfer */
  74. u8 bits_per_word;
  75. unsigned int (*read_fn) (void __iomem *);
  76. void (*write_fn) (u32, void __iomem *);
  77. void (*tx_fn) (struct xilinx_spi *);
  78. void (*rx_fn) (struct xilinx_spi *);
  79. };
  80. static void xspi_write32(u32 val, void __iomem *addr)
  81. {
  82. iowrite32(val, addr);
  83. }
  84. static unsigned int xspi_read32(void __iomem *addr)
  85. {
  86. return ioread32(addr);
  87. }
  88. static void xspi_write32_be(u32 val, void __iomem *addr)
  89. {
  90. iowrite32be(val, addr);
  91. }
  92. static unsigned int xspi_read32_be(void __iomem *addr)
  93. {
  94. return ioread32be(addr);
  95. }
  96. static void xspi_tx8(struct xilinx_spi *xspi)
  97. {
  98. xspi->write_fn(*xspi->tx_ptr, xspi->regs + XSPI_TXD_OFFSET);
  99. xspi->tx_ptr++;
  100. }
  101. static void xspi_tx16(struct xilinx_spi *xspi)
  102. {
  103. xspi->write_fn(*(u16 *)(xspi->tx_ptr), xspi->regs + XSPI_TXD_OFFSET);
  104. xspi->tx_ptr += 2;
  105. }
  106. static void xspi_tx32(struct xilinx_spi *xspi)
  107. {
  108. xspi->write_fn(*(u32 *)(xspi->tx_ptr), xspi->regs + XSPI_TXD_OFFSET);
  109. xspi->tx_ptr += 4;
  110. }
  111. static void xspi_rx8(struct xilinx_spi *xspi)
  112. {
  113. u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
  114. if (xspi->rx_ptr) {
  115. *xspi->rx_ptr = data & 0xff;
  116. xspi->rx_ptr++;
  117. }
  118. }
  119. static void xspi_rx16(struct xilinx_spi *xspi)
  120. {
  121. u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
  122. if (xspi->rx_ptr) {
  123. *(u16 *)(xspi->rx_ptr) = data & 0xffff;
  124. xspi->rx_ptr += 2;
  125. }
  126. }
  127. static void xspi_rx32(struct xilinx_spi *xspi)
  128. {
  129. u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
  130. if (xspi->rx_ptr) {
  131. *(u32 *)(xspi->rx_ptr) = data;
  132. xspi->rx_ptr += 4;
  133. }
  134. }
  135. static void xspi_init_hw(struct xilinx_spi *xspi)
  136. {
  137. void __iomem *regs_base = xspi->regs;
  138. /* Reset the SPI device */
  139. xspi->write_fn(XIPIF_V123B_RESET_MASK,
  140. regs_base + XIPIF_V123B_RESETR_OFFSET);
  141. /* Disable all the interrupts just in case */
  142. xspi->write_fn(0, regs_base + XIPIF_V123B_IIER_OFFSET);
  143. /* Enable the global IPIF interrupt */
  144. xspi->write_fn(XIPIF_V123B_GINTR_ENABLE,
  145. regs_base + XIPIF_V123B_DGIER_OFFSET);
  146. /* Deselect the slave on the SPI bus */
  147. xspi->write_fn(0xffff, regs_base + XSPI_SSR_OFFSET);
  148. /* Disable the transmitter, enable Manual Slave Select Assertion,
  149. * put SPI controller into master mode, and enable it */
  150. xspi->write_fn(XSPI_CR_TRANS_INHIBIT | XSPI_CR_MANUAL_SSELECT |
  151. XSPI_CR_MASTER_MODE | XSPI_CR_ENABLE | XSPI_CR_TXFIFO_RESET |
  152. XSPI_CR_RXFIFO_RESET, regs_base + XSPI_CR_OFFSET);
  153. }
  154. static void xilinx_spi_chipselect(struct spi_device *spi, int is_on)
  155. {
  156. struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
  157. if (is_on == BITBANG_CS_INACTIVE) {
  158. /* Deselect the slave on the SPI bus */
  159. xspi->write_fn(0xffff, xspi->regs + XSPI_SSR_OFFSET);
  160. } else if (is_on == BITBANG_CS_ACTIVE) {
  161. /* Set the SPI clock phase and polarity */
  162. u16 cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET)
  163. & ~XSPI_CR_MODE_MASK;
  164. if (spi->mode & SPI_CPHA)
  165. cr |= XSPI_CR_CPHA;
  166. if (spi->mode & SPI_CPOL)
  167. cr |= XSPI_CR_CPOL;
  168. xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
  169. /* We do not check spi->max_speed_hz here as the SPI clock
  170. * frequency is not software programmable (the IP block design
  171. * parameter)
  172. */
  173. /* Activate the chip select */
  174. xspi->write_fn(~(0x0001 << spi->chip_select),
  175. xspi->regs + XSPI_SSR_OFFSET);
  176. }
  177. }
  178. /* spi_bitbang requires custom setup_transfer() to be defined if there is a
  179. * custom txrx_bufs(). We have nothing to setup here as the SPI IP block
  180. * supports 8 or 16 bits per word which cannot be changed in software.
  181. * SPI clock can't be changed in software either.
  182. * Check for correct bits per word. Chip select delay calculations could be
  183. * added here as soon as bitbang_work() can be made aware of the delay value.
  184. */
  185. static int xilinx_spi_setup_transfer(struct spi_device *spi,
  186. struct spi_transfer *t)
  187. {
  188. struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
  189. u8 bits_per_word;
  190. bits_per_word = (t && t->bits_per_word)
  191. ? t->bits_per_word : spi->bits_per_word;
  192. if (bits_per_word != xspi->bits_per_word) {
  193. dev_err(&spi->dev, "%s, unsupported bits_per_word=%d\n",
  194. __func__, bits_per_word);
  195. return -EINVAL;
  196. }
  197. return 0;
  198. }
  199. static void xilinx_spi_fill_tx_fifo(struct xilinx_spi *xspi)
  200. {
  201. u8 sr;
  202. /* Fill the Tx FIFO with as many bytes as possible */
  203. sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
  204. while ((sr & XSPI_SR_TX_FULL_MASK) == 0 && xspi->remaining_bytes > 0) {
  205. if (xspi->tx_ptr)
  206. xspi->tx_fn(xspi);
  207. else
  208. xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET);
  209. xspi->remaining_bytes -= xspi->bits_per_word / 8;
  210. sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
  211. }
  212. }
  213. static int xilinx_spi_txrx_bufs(struct spi_device *spi, struct spi_transfer *t)
  214. {
  215. struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
  216. u32 ipif_ier;
  217. /* We get here with transmitter inhibited */
  218. xspi->tx_ptr = t->tx_buf;
  219. xspi->rx_ptr = t->rx_buf;
  220. xspi->remaining_bytes = t->len;
  221. INIT_COMPLETION(xspi->done);
  222. /* Enable the transmit empty interrupt, which we use to determine
  223. * progress on the transmission.
  224. */
  225. ipif_ier = xspi->read_fn(xspi->regs + XIPIF_V123B_IIER_OFFSET);
  226. xspi->write_fn(ipif_ier | XSPI_INTR_TX_EMPTY,
  227. xspi->regs + XIPIF_V123B_IIER_OFFSET);
  228. for (;;) {
  229. u16 cr;
  230. u8 sr;
  231. xilinx_spi_fill_tx_fifo(xspi);
  232. /* Start the transfer by not inhibiting the transmitter any
  233. * longer
  234. */
  235. cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET) &
  236. ~XSPI_CR_TRANS_INHIBIT;
  237. xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
  238. wait_for_completion(&xspi->done);
  239. /* A transmit has just completed. Process received data and
  240. * check for more data to transmit. Always inhibit the
  241. * transmitter while the Isr refills the transmit register/FIFO,
  242. * or make sure it is stopped if we're done.
  243. */
  244. cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET);
  245. xspi->write_fn(cr | XSPI_CR_TRANS_INHIBIT,
  246. xspi->regs + XSPI_CR_OFFSET);
  247. /* Read out all the data from the Rx FIFO */
  248. sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
  249. while ((sr & XSPI_SR_RX_EMPTY_MASK) == 0) {
  250. xspi->rx_fn(xspi);
  251. sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
  252. }
  253. /* See if there is more data to send */
  254. if (xspi->remaining_bytes <= 0)
  255. break;
  256. }
  257. /* Disable the transmit empty interrupt */
  258. xspi->write_fn(ipif_ier, xspi->regs + XIPIF_V123B_IIER_OFFSET);
  259. return t->len - xspi->remaining_bytes;
  260. }
  261. /* This driver supports single master mode only. Hence Tx FIFO Empty
  262. * is the only interrupt we care about.
  263. * Receive FIFO Overrun, Transmit FIFO Underrun, Mode Fault, and Slave Mode
  264. * Fault are not to happen.
  265. */
  266. static irqreturn_t xilinx_spi_irq(int irq, void *dev_id)
  267. {
  268. struct xilinx_spi *xspi = dev_id;
  269. u32 ipif_isr;
  270. /* Get the IPIF interrupts, and clear them immediately */
  271. ipif_isr = xspi->read_fn(xspi->regs + XIPIF_V123B_IISR_OFFSET);
  272. xspi->write_fn(ipif_isr, xspi->regs + XIPIF_V123B_IISR_OFFSET);
  273. if (ipif_isr & XSPI_INTR_TX_EMPTY) { /* Transmission completed */
  274. complete(&xspi->done);
  275. }
  276. return IRQ_HANDLED;
  277. }
  278. static const struct of_device_id xilinx_spi_of_match[] = {
  279. { .compatible = "xlnx,xps-spi-2.00.a", },
  280. { .compatible = "xlnx,xps-spi-2.00.b", },
  281. {}
  282. };
  283. MODULE_DEVICE_TABLE(of, xilinx_spi_of_match);
  284. static int xilinx_spi_probe(struct platform_device *pdev)
  285. {
  286. struct xilinx_spi *xspi;
  287. struct xspi_platform_data *pdata;
  288. struct resource *res;
  289. int ret, num_cs = 0, bits_per_word = 8;
  290. struct spi_master *master;
  291. u32 tmp;
  292. u8 i;
  293. pdata = dev_get_platdata(&pdev->dev);
  294. if (pdata) {
  295. num_cs = pdata->num_chipselect;
  296. bits_per_word = pdata->bits_per_word;
  297. } else {
  298. of_property_read_u32(pdev->dev.of_node, "xlnx,num-ss-bits",
  299. &num_cs);
  300. }
  301. if (!num_cs) {
  302. dev_err(&pdev->dev,
  303. "Missing slave select configuration data\n");
  304. return -EINVAL;
  305. }
  306. master = spi_alloc_master(&pdev->dev, sizeof(struct xilinx_spi));
  307. if (!master)
  308. return -ENODEV;
  309. /* the spi->mode bits understood by this driver: */
  310. master->mode_bits = SPI_CPOL | SPI_CPHA;
  311. xspi = spi_master_get_devdata(master);
  312. xspi->bitbang.master = spi_master_get(master);
  313. xspi->bitbang.chipselect = xilinx_spi_chipselect;
  314. xspi->bitbang.setup_transfer = xilinx_spi_setup_transfer;
  315. xspi->bitbang.txrx_bufs = xilinx_spi_txrx_bufs;
  316. init_completion(&xspi->done);
  317. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  318. xspi->regs = devm_ioremap_resource(&pdev->dev, res);
  319. if (IS_ERR(xspi->regs)) {
  320. ret = PTR_ERR(xspi->regs);
  321. goto put_master;
  322. }
  323. master->bus_num = pdev->dev.id;
  324. master->num_chipselect = num_cs;
  325. master->dev.of_node = pdev->dev.of_node;
  326. /*
  327. * Detect endianess on the IP via loop bit in CR. Detection
  328. * must be done before reset is sent because incorrect reset
  329. * value generates error interrupt.
  330. * Setup little endian helper functions first and try to use them
  331. * and check if bit was correctly setup or not.
  332. */
  333. xspi->read_fn = xspi_read32;
  334. xspi->write_fn = xspi_write32;
  335. xspi->write_fn(XSPI_CR_LOOP, xspi->regs + XSPI_CR_OFFSET);
  336. tmp = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET);
  337. tmp &= XSPI_CR_LOOP;
  338. if (tmp != XSPI_CR_LOOP) {
  339. xspi->read_fn = xspi_read32_be;
  340. xspi->write_fn = xspi_write32_be;
  341. }
  342. xspi->bits_per_word = bits_per_word;
  343. if (xspi->bits_per_word == 8) {
  344. xspi->tx_fn = xspi_tx8;
  345. xspi->rx_fn = xspi_rx8;
  346. } else if (xspi->bits_per_word == 16) {
  347. xspi->tx_fn = xspi_tx16;
  348. xspi->rx_fn = xspi_rx16;
  349. } else if (xspi->bits_per_word == 32) {
  350. xspi->tx_fn = xspi_tx32;
  351. xspi->rx_fn = xspi_rx32;
  352. } else {
  353. ret = -EINVAL;
  354. goto put_master;
  355. }
  356. /* SPI controller initializations */
  357. xspi_init_hw(xspi);
  358. xspi->irq = platform_get_irq(pdev, 0);
  359. if (xspi->irq < 0) {
  360. ret = xspi->irq;
  361. goto put_master;
  362. }
  363. /* Register for SPI Interrupt */
  364. ret = devm_request_irq(&pdev->dev, xspi->irq, xilinx_spi_irq, 0,
  365. dev_name(&pdev->dev), xspi);
  366. if (ret)
  367. goto put_master;
  368. ret = spi_bitbang_start(&xspi->bitbang);
  369. if (ret) {
  370. dev_err(&pdev->dev, "spi_bitbang_start FAILED\n");
  371. goto put_master;
  372. }
  373. dev_info(&pdev->dev, "at 0x%08llX mapped to 0x%p, irq=%d\n",
  374. (unsigned long long)res->start, xspi->regs, xspi->irq);
  375. if (pdata) {
  376. for (i = 0; i < pdata->num_devices; i++)
  377. spi_new_device(master, pdata->devices + i);
  378. }
  379. platform_set_drvdata(pdev, master);
  380. return 0;
  381. put_master:
  382. spi_master_put(master);
  383. return ret;
  384. }
  385. static int xilinx_spi_remove(struct platform_device *pdev)
  386. {
  387. struct spi_master *master = platform_get_drvdata(pdev);
  388. struct xilinx_spi *xspi = spi_master_get_devdata(master);
  389. void __iomem *regs_base = xspi->regs;
  390. spi_bitbang_stop(&xspi->bitbang);
  391. /* Disable all the interrupts just in case */
  392. xspi->write_fn(0, regs_base + XIPIF_V123B_IIER_OFFSET);
  393. /* Disable the global IPIF interrupt */
  394. xspi->write_fn(0, regs_base + XIPIF_V123B_DGIER_OFFSET);
  395. spi_master_put(xspi->bitbang.master);
  396. return 0;
  397. }
  398. /* work with hotplug and coldplug */
  399. MODULE_ALIAS("platform:" XILINX_SPI_NAME);
  400. static struct platform_driver xilinx_spi_driver = {
  401. .probe = xilinx_spi_probe,
  402. .remove = xilinx_spi_remove,
  403. .driver = {
  404. .name = XILINX_SPI_NAME,
  405. .owner = THIS_MODULE,
  406. .of_match_table = xilinx_spi_of_match,
  407. },
  408. };
  409. module_platform_driver(xilinx_spi_driver);
  410. MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
  411. MODULE_DESCRIPTION("Xilinx SPI driver");
  412. MODULE_LICENSE("GPL");