spi-txx9.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463
  1. /*
  2. * TXx9 SPI controller driver.
  3. *
  4. * Based on linux/arch/mips/tx4938/toshiba_rbtx4938/spi_txx9.c
  5. * Copyright (C) 2000-2001 Toshiba Corporation
  6. *
  7. * 2003-2005 (c) MontaVista Software, Inc. This file is licensed under the
  8. * terms of the GNU General Public License version 2. This program is
  9. * licensed "as is" without any warranty of any kind, whether express
  10. * or implied.
  11. *
  12. * Support for TX4938 in 2.6 - Manish Lachwani (mlachwani@mvista.com)
  13. *
  14. * Convert to generic SPI framework - Atsushi Nemoto (anemo@mba.ocn.ne.jp)
  15. */
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/errno.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/sched.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/workqueue.h>
  24. #include <linux/spi/spi.h>
  25. #include <linux/err.h>
  26. #include <linux/clk.h>
  27. #include <linux/io.h>
  28. #include <linux/module.h>
  29. #include <linux/gpio.h>
  30. #define SPI_FIFO_SIZE 4
  31. #define SPI_MAX_DIVIDER 0xff /* Max. value for SPCR1.SER */
  32. #define SPI_MIN_DIVIDER 1 /* Min. value for SPCR1.SER */
  33. #define TXx9_SPMCR 0x00
  34. #define TXx9_SPCR0 0x04
  35. #define TXx9_SPCR1 0x08
  36. #define TXx9_SPFS 0x0c
  37. #define TXx9_SPSR 0x14
  38. #define TXx9_SPDR 0x18
  39. /* SPMCR : SPI Master Control */
  40. #define TXx9_SPMCR_OPMODE 0xc0
  41. #define TXx9_SPMCR_CONFIG 0x40
  42. #define TXx9_SPMCR_ACTIVE 0x80
  43. #define TXx9_SPMCR_SPSTP 0x02
  44. #define TXx9_SPMCR_BCLR 0x01
  45. /* SPCR0 : SPI Control 0 */
  46. #define TXx9_SPCR0_TXIFL_MASK 0xc000
  47. #define TXx9_SPCR0_RXIFL_MASK 0x3000
  48. #define TXx9_SPCR0_SIDIE 0x0800
  49. #define TXx9_SPCR0_SOEIE 0x0400
  50. #define TXx9_SPCR0_RBSIE 0x0200
  51. #define TXx9_SPCR0_TBSIE 0x0100
  52. #define TXx9_SPCR0_IFSPSE 0x0010
  53. #define TXx9_SPCR0_SBOS 0x0004
  54. #define TXx9_SPCR0_SPHA 0x0002
  55. #define TXx9_SPCR0_SPOL 0x0001
  56. /* SPSR : SPI Status */
  57. #define TXx9_SPSR_TBSI 0x8000
  58. #define TXx9_SPSR_RBSI 0x4000
  59. #define TXx9_SPSR_TBS_MASK 0x3800
  60. #define TXx9_SPSR_RBS_MASK 0x0700
  61. #define TXx9_SPSR_SPOE 0x0080
  62. #define TXx9_SPSR_IFSD 0x0008
  63. #define TXx9_SPSR_SIDLE 0x0004
  64. #define TXx9_SPSR_STRDY 0x0002
  65. #define TXx9_SPSR_SRRDY 0x0001
  66. struct txx9spi {
  67. struct workqueue_struct *workqueue;
  68. struct work_struct work;
  69. spinlock_t lock; /* protect 'queue' */
  70. struct list_head queue;
  71. wait_queue_head_t waitq;
  72. void __iomem *membase;
  73. int baseclk;
  74. struct clk *clk;
  75. u32 max_speed_hz, min_speed_hz;
  76. int last_chipselect;
  77. int last_chipselect_val;
  78. };
  79. static u32 txx9spi_rd(struct txx9spi *c, int reg)
  80. {
  81. return __raw_readl(c->membase + reg);
  82. }
  83. static void txx9spi_wr(struct txx9spi *c, u32 val, int reg)
  84. {
  85. __raw_writel(val, c->membase + reg);
  86. }
  87. static void txx9spi_cs_func(struct spi_device *spi, struct txx9spi *c,
  88. int on, unsigned int cs_delay)
  89. {
  90. int val = (spi->mode & SPI_CS_HIGH) ? on : !on;
  91. if (on) {
  92. /* deselect the chip with cs_change hint in last transfer */
  93. if (c->last_chipselect >= 0)
  94. gpio_set_value(c->last_chipselect,
  95. !c->last_chipselect_val);
  96. c->last_chipselect = spi->chip_select;
  97. c->last_chipselect_val = val;
  98. } else {
  99. c->last_chipselect = -1;
  100. ndelay(cs_delay); /* CS Hold Time */
  101. }
  102. gpio_set_value(spi->chip_select, val);
  103. ndelay(cs_delay); /* CS Setup Time / CS Recovery Time */
  104. }
  105. static int txx9spi_setup(struct spi_device *spi)
  106. {
  107. struct txx9spi *c = spi_master_get_devdata(spi->master);
  108. if (!spi->max_speed_hz
  109. || spi->max_speed_hz > c->max_speed_hz
  110. || spi->max_speed_hz < c->min_speed_hz)
  111. return -EINVAL;
  112. if (gpio_direction_output(spi->chip_select,
  113. !(spi->mode & SPI_CS_HIGH))) {
  114. dev_err(&spi->dev, "Cannot setup GPIO for chipselect.\n");
  115. return -EINVAL;
  116. }
  117. /* deselect chip */
  118. spin_lock(&c->lock);
  119. txx9spi_cs_func(spi, c, 0, (NSEC_PER_SEC / 2) / spi->max_speed_hz);
  120. spin_unlock(&c->lock);
  121. return 0;
  122. }
  123. static irqreturn_t txx9spi_interrupt(int irq, void *dev_id)
  124. {
  125. struct txx9spi *c = dev_id;
  126. /* disable rx intr */
  127. txx9spi_wr(c, txx9spi_rd(c, TXx9_SPCR0) & ~TXx9_SPCR0_RBSIE,
  128. TXx9_SPCR0);
  129. wake_up(&c->waitq);
  130. return IRQ_HANDLED;
  131. }
  132. static void txx9spi_work_one(struct txx9spi *c, struct spi_message *m)
  133. {
  134. struct spi_device *spi = m->spi;
  135. struct spi_transfer *t;
  136. unsigned int cs_delay;
  137. unsigned int cs_change = 1;
  138. int status = 0;
  139. u32 mcr;
  140. u32 prev_speed_hz = 0;
  141. u8 prev_bits_per_word = 0;
  142. /* CS setup/hold/recovery time in nsec */
  143. cs_delay = 100 + (NSEC_PER_SEC / 2) / spi->max_speed_hz;
  144. mcr = txx9spi_rd(c, TXx9_SPMCR);
  145. if (unlikely((mcr & TXx9_SPMCR_OPMODE) == TXx9_SPMCR_ACTIVE)) {
  146. dev_err(&spi->dev, "Bad mode.\n");
  147. status = -EIO;
  148. goto exit;
  149. }
  150. mcr &= ~(TXx9_SPMCR_OPMODE | TXx9_SPMCR_SPSTP | TXx9_SPMCR_BCLR);
  151. /* enter config mode */
  152. txx9spi_wr(c, mcr | TXx9_SPMCR_CONFIG | TXx9_SPMCR_BCLR, TXx9_SPMCR);
  153. txx9spi_wr(c, TXx9_SPCR0_SBOS
  154. | ((spi->mode & SPI_CPOL) ? TXx9_SPCR0_SPOL : 0)
  155. | ((spi->mode & SPI_CPHA) ? TXx9_SPCR0_SPHA : 0)
  156. | 0x08,
  157. TXx9_SPCR0);
  158. list_for_each_entry (t, &m->transfers, transfer_list) {
  159. const void *txbuf = t->tx_buf;
  160. void *rxbuf = t->rx_buf;
  161. u32 data;
  162. unsigned int len = t->len;
  163. unsigned int wsize;
  164. u32 speed_hz = t->speed_hz ? : spi->max_speed_hz;
  165. u8 bits_per_word = t->bits_per_word;
  166. wsize = bits_per_word >> 3; /* in bytes */
  167. if (prev_speed_hz != speed_hz
  168. || prev_bits_per_word != bits_per_word) {
  169. int n = DIV_ROUND_UP(c->baseclk, speed_hz) - 1;
  170. n = clamp(n, SPI_MIN_DIVIDER, SPI_MAX_DIVIDER);
  171. /* enter config mode */
  172. txx9spi_wr(c, mcr | TXx9_SPMCR_CONFIG | TXx9_SPMCR_BCLR,
  173. TXx9_SPMCR);
  174. txx9spi_wr(c, (n << 8) | bits_per_word, TXx9_SPCR1);
  175. /* enter active mode */
  176. txx9spi_wr(c, mcr | TXx9_SPMCR_ACTIVE, TXx9_SPMCR);
  177. prev_speed_hz = speed_hz;
  178. prev_bits_per_word = bits_per_word;
  179. }
  180. if (cs_change)
  181. txx9spi_cs_func(spi, c, 1, cs_delay);
  182. cs_change = t->cs_change;
  183. while (len) {
  184. unsigned int count = SPI_FIFO_SIZE;
  185. int i;
  186. u32 cr0;
  187. if (len < count * wsize)
  188. count = len / wsize;
  189. /* now tx must be idle... */
  190. while (!(txx9spi_rd(c, TXx9_SPSR) & TXx9_SPSR_SIDLE))
  191. cpu_relax();
  192. cr0 = txx9spi_rd(c, TXx9_SPCR0);
  193. cr0 &= ~TXx9_SPCR0_RXIFL_MASK;
  194. cr0 |= (count - 1) << 12;
  195. /* enable rx intr */
  196. cr0 |= TXx9_SPCR0_RBSIE;
  197. txx9spi_wr(c, cr0, TXx9_SPCR0);
  198. /* send */
  199. for (i = 0; i < count; i++) {
  200. if (txbuf) {
  201. data = (wsize == 1)
  202. ? *(const u8 *)txbuf
  203. : *(const u16 *)txbuf;
  204. txx9spi_wr(c, data, TXx9_SPDR);
  205. txbuf += wsize;
  206. } else
  207. txx9spi_wr(c, 0, TXx9_SPDR);
  208. }
  209. /* wait all rx data */
  210. wait_event(c->waitq,
  211. txx9spi_rd(c, TXx9_SPSR) & TXx9_SPSR_RBSI);
  212. /* receive */
  213. for (i = 0; i < count; i++) {
  214. data = txx9spi_rd(c, TXx9_SPDR);
  215. if (rxbuf) {
  216. if (wsize == 1)
  217. *(u8 *)rxbuf = data;
  218. else
  219. *(u16 *)rxbuf = data;
  220. rxbuf += wsize;
  221. }
  222. }
  223. len -= count * wsize;
  224. }
  225. m->actual_length += t->len;
  226. if (t->delay_usecs)
  227. udelay(t->delay_usecs);
  228. if (!cs_change)
  229. continue;
  230. if (t->transfer_list.next == &m->transfers)
  231. break;
  232. /* sometimes a short mid-message deselect of the chip
  233. * may be needed to terminate a mode or command
  234. */
  235. txx9spi_cs_func(spi, c, 0, cs_delay);
  236. }
  237. exit:
  238. m->status = status;
  239. m->complete(m->context);
  240. /* normally deactivate chipselect ... unless no error and
  241. * cs_change has hinted that the next message will probably
  242. * be for this chip too.
  243. */
  244. if (!(status == 0 && cs_change))
  245. txx9spi_cs_func(spi, c, 0, cs_delay);
  246. /* enter config mode */
  247. txx9spi_wr(c, mcr | TXx9_SPMCR_CONFIG | TXx9_SPMCR_BCLR, TXx9_SPMCR);
  248. }
  249. static void txx9spi_work(struct work_struct *work)
  250. {
  251. struct txx9spi *c = container_of(work, struct txx9spi, work);
  252. unsigned long flags;
  253. spin_lock_irqsave(&c->lock, flags);
  254. while (!list_empty(&c->queue)) {
  255. struct spi_message *m;
  256. m = container_of(c->queue.next, struct spi_message, queue);
  257. list_del_init(&m->queue);
  258. spin_unlock_irqrestore(&c->lock, flags);
  259. txx9spi_work_one(c, m);
  260. spin_lock_irqsave(&c->lock, flags);
  261. }
  262. spin_unlock_irqrestore(&c->lock, flags);
  263. }
  264. static int txx9spi_transfer(struct spi_device *spi, struct spi_message *m)
  265. {
  266. struct spi_master *master = spi->master;
  267. struct txx9spi *c = spi_master_get_devdata(master);
  268. struct spi_transfer *t;
  269. unsigned long flags;
  270. m->actual_length = 0;
  271. /* check each transfer's parameters */
  272. list_for_each_entry (t, &m->transfers, transfer_list) {
  273. u32 speed_hz = t->speed_hz ? : spi->max_speed_hz;
  274. u8 bits_per_word = t->bits_per_word;
  275. if (!t->tx_buf && !t->rx_buf && t->len)
  276. return -EINVAL;
  277. if (t->len & ((bits_per_word >> 3) - 1))
  278. return -EINVAL;
  279. if (speed_hz < c->min_speed_hz || speed_hz > c->max_speed_hz)
  280. return -EINVAL;
  281. }
  282. spin_lock_irqsave(&c->lock, flags);
  283. list_add_tail(&m->queue, &c->queue);
  284. queue_work(c->workqueue, &c->work);
  285. spin_unlock_irqrestore(&c->lock, flags);
  286. return 0;
  287. }
  288. static int txx9spi_probe(struct platform_device *dev)
  289. {
  290. struct spi_master *master;
  291. struct txx9spi *c;
  292. struct resource *res;
  293. int ret = -ENODEV;
  294. u32 mcr;
  295. int irq;
  296. master = spi_alloc_master(&dev->dev, sizeof(*c));
  297. if (!master)
  298. return ret;
  299. c = spi_master_get_devdata(master);
  300. platform_set_drvdata(dev, master);
  301. INIT_WORK(&c->work, txx9spi_work);
  302. spin_lock_init(&c->lock);
  303. INIT_LIST_HEAD(&c->queue);
  304. init_waitqueue_head(&c->waitq);
  305. c->clk = clk_get(&dev->dev, "spi-baseclk");
  306. if (IS_ERR(c->clk)) {
  307. ret = PTR_ERR(c->clk);
  308. c->clk = NULL;
  309. goto exit;
  310. }
  311. ret = clk_enable(c->clk);
  312. if (ret) {
  313. clk_put(c->clk);
  314. c->clk = NULL;
  315. goto exit;
  316. }
  317. c->baseclk = clk_get_rate(c->clk);
  318. c->min_speed_hz = DIV_ROUND_UP(c->baseclk, SPI_MAX_DIVIDER + 1);
  319. c->max_speed_hz = c->baseclk / (SPI_MIN_DIVIDER + 1);
  320. res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  321. if (!res)
  322. goto exit_busy;
  323. if (!devm_request_mem_region(&dev->dev, res->start, resource_size(res),
  324. "spi_txx9"))
  325. goto exit_busy;
  326. c->membase = devm_ioremap(&dev->dev, res->start, resource_size(res));
  327. if (!c->membase)
  328. goto exit_busy;
  329. /* enter config mode */
  330. mcr = txx9spi_rd(c, TXx9_SPMCR);
  331. mcr &= ~(TXx9_SPMCR_OPMODE | TXx9_SPMCR_SPSTP | TXx9_SPMCR_BCLR);
  332. txx9spi_wr(c, mcr | TXx9_SPMCR_CONFIG | TXx9_SPMCR_BCLR, TXx9_SPMCR);
  333. irq = platform_get_irq(dev, 0);
  334. if (irq < 0)
  335. goto exit_busy;
  336. ret = devm_request_irq(&dev->dev, irq, txx9spi_interrupt, 0,
  337. "spi_txx9", c);
  338. if (ret)
  339. goto exit;
  340. c->workqueue = create_singlethread_workqueue(
  341. dev_name(master->dev.parent));
  342. if (!c->workqueue)
  343. goto exit_busy;
  344. c->last_chipselect = -1;
  345. dev_info(&dev->dev, "at %#llx, irq %d, %dMHz\n",
  346. (unsigned long long)res->start, irq,
  347. (c->baseclk + 500000) / 1000000);
  348. /* the spi->mode bits understood by this driver: */
  349. master->mode_bits = SPI_CS_HIGH | SPI_CPOL | SPI_CPHA;
  350. master->bus_num = dev->id;
  351. master->setup = txx9spi_setup;
  352. master->transfer = txx9spi_transfer;
  353. master->num_chipselect = (u16)UINT_MAX; /* any GPIO numbers */
  354. master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
  355. ret = spi_register_master(master);
  356. if (ret)
  357. goto exit;
  358. return 0;
  359. exit_busy:
  360. ret = -EBUSY;
  361. exit:
  362. if (c->workqueue)
  363. destroy_workqueue(c->workqueue);
  364. if (c->clk) {
  365. clk_disable(c->clk);
  366. clk_put(c->clk);
  367. }
  368. spi_master_put(master);
  369. return ret;
  370. }
  371. static int txx9spi_remove(struct platform_device *dev)
  372. {
  373. struct spi_master *master = spi_master_get(platform_get_drvdata(dev));
  374. struct txx9spi *c = spi_master_get_devdata(master);
  375. spi_unregister_master(master);
  376. destroy_workqueue(c->workqueue);
  377. clk_disable(c->clk);
  378. clk_put(c->clk);
  379. spi_master_put(master);
  380. return 0;
  381. }
  382. /* work with hotplug and coldplug */
  383. MODULE_ALIAS("platform:spi_txx9");
  384. static struct platform_driver txx9spi_driver = {
  385. .remove = txx9spi_remove,
  386. .driver = {
  387. .name = "spi_txx9",
  388. .owner = THIS_MODULE,
  389. },
  390. };
  391. static int __init txx9spi_init(void)
  392. {
  393. return platform_driver_probe(&txx9spi_driver, txx9spi_probe);
  394. }
  395. subsys_initcall(txx9spi_init);
  396. static void __exit txx9spi_exit(void)
  397. {
  398. platform_driver_unregister(&txx9spi_driver);
  399. }
  400. module_exit(txx9spi_exit);
  401. MODULE_DESCRIPTION("TXx9 SPI Driver");
  402. MODULE_LICENSE("GPL");