qla_nx.c 115 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. #include <linux/pci.h>
  10. #include <linux/ratelimit.h>
  11. #include <linux/vmalloc.h>
  12. #include <scsi/scsi_tcq.h>
  13. #define MASK(n) ((1ULL<<(n))-1)
  14. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \
  15. ((addr >> 25) & 0x3ff))
  16. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \
  17. ((addr >> 25) & 0x3ff))
  18. #define MS_WIN(addr) (addr & 0x0ffc0000)
  19. #define QLA82XX_PCI_MN_2M (0)
  20. #define QLA82XX_PCI_MS_2M (0x80000)
  21. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  22. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  23. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  24. #define BLOCK_PROTECT_BITS 0x0F
  25. /* CRB window related */
  26. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  27. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  28. #define CRB_WINDOW_2M (0x130060)
  29. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  30. #define CRB_HI(off) ((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  31. ((off) & 0xf0000))
  32. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  33. #define CRB_INDIRECT_2M (0x1e0000UL)
  34. #define MAX_CRB_XFORM 60
  35. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  36. static int qla82xx_crb_table_initialized;
  37. #define qla82xx_crb_addr_transform(name) \
  38. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  39. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  40. static void qla82xx_crb_addr_transform_setup(void)
  41. {
  42. qla82xx_crb_addr_transform(XDMA);
  43. qla82xx_crb_addr_transform(TIMR);
  44. qla82xx_crb_addr_transform(SRE);
  45. qla82xx_crb_addr_transform(SQN3);
  46. qla82xx_crb_addr_transform(SQN2);
  47. qla82xx_crb_addr_transform(SQN1);
  48. qla82xx_crb_addr_transform(SQN0);
  49. qla82xx_crb_addr_transform(SQS3);
  50. qla82xx_crb_addr_transform(SQS2);
  51. qla82xx_crb_addr_transform(SQS1);
  52. qla82xx_crb_addr_transform(SQS0);
  53. qla82xx_crb_addr_transform(RPMX7);
  54. qla82xx_crb_addr_transform(RPMX6);
  55. qla82xx_crb_addr_transform(RPMX5);
  56. qla82xx_crb_addr_transform(RPMX4);
  57. qla82xx_crb_addr_transform(RPMX3);
  58. qla82xx_crb_addr_transform(RPMX2);
  59. qla82xx_crb_addr_transform(RPMX1);
  60. qla82xx_crb_addr_transform(RPMX0);
  61. qla82xx_crb_addr_transform(ROMUSB);
  62. qla82xx_crb_addr_transform(SN);
  63. qla82xx_crb_addr_transform(QMN);
  64. qla82xx_crb_addr_transform(QMS);
  65. qla82xx_crb_addr_transform(PGNI);
  66. qla82xx_crb_addr_transform(PGND);
  67. qla82xx_crb_addr_transform(PGN3);
  68. qla82xx_crb_addr_transform(PGN2);
  69. qla82xx_crb_addr_transform(PGN1);
  70. qla82xx_crb_addr_transform(PGN0);
  71. qla82xx_crb_addr_transform(PGSI);
  72. qla82xx_crb_addr_transform(PGSD);
  73. qla82xx_crb_addr_transform(PGS3);
  74. qla82xx_crb_addr_transform(PGS2);
  75. qla82xx_crb_addr_transform(PGS1);
  76. qla82xx_crb_addr_transform(PGS0);
  77. qla82xx_crb_addr_transform(PS);
  78. qla82xx_crb_addr_transform(PH);
  79. qla82xx_crb_addr_transform(NIU);
  80. qla82xx_crb_addr_transform(I2Q);
  81. qla82xx_crb_addr_transform(EG);
  82. qla82xx_crb_addr_transform(MN);
  83. qla82xx_crb_addr_transform(MS);
  84. qla82xx_crb_addr_transform(CAS2);
  85. qla82xx_crb_addr_transform(CAS1);
  86. qla82xx_crb_addr_transform(CAS0);
  87. qla82xx_crb_addr_transform(CAM);
  88. qla82xx_crb_addr_transform(C2C1);
  89. qla82xx_crb_addr_transform(C2C0);
  90. qla82xx_crb_addr_transform(SMB);
  91. qla82xx_crb_addr_transform(OCM0);
  92. /*
  93. * Used only in P3 just define it for P2 also.
  94. */
  95. qla82xx_crb_addr_transform(I2C0);
  96. qla82xx_crb_table_initialized = 1;
  97. }
  98. static struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  99. {{{0, 0, 0, 0} } },
  100. {{{1, 0x0100000, 0x0102000, 0x120000},
  101. {1, 0x0110000, 0x0120000, 0x130000},
  102. {1, 0x0120000, 0x0122000, 0x124000},
  103. {1, 0x0130000, 0x0132000, 0x126000},
  104. {1, 0x0140000, 0x0142000, 0x128000},
  105. {1, 0x0150000, 0x0152000, 0x12a000},
  106. {1, 0x0160000, 0x0170000, 0x110000},
  107. {1, 0x0170000, 0x0172000, 0x12e000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {1, 0x01e0000, 0x01e0800, 0x122000},
  115. {0, 0x0000000, 0x0000000, 0x000000} } } ,
  116. {{{1, 0x0200000, 0x0210000, 0x180000} } },
  117. {{{0, 0, 0, 0} } },
  118. {{{1, 0x0400000, 0x0401000, 0x169000} } },
  119. {{{1, 0x0500000, 0x0510000, 0x140000} } },
  120. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },
  121. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },
  122. {{{1, 0x0800000, 0x0802000, 0x170000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  138. {{{1, 0x0900000, 0x0902000, 0x174000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  154. {{{0, 0x0a00000, 0x0a02000, 0x178000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  170. {{{0, 0x0b00000, 0x0b02000, 0x17c000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {0, 0x0000000, 0x0000000, 0x000000},
  174. {0, 0x0000000, 0x0000000, 0x000000},
  175. {0, 0x0000000, 0x0000000, 0x000000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {0, 0x0000000, 0x0000000, 0x000000},
  184. {0, 0x0000000, 0x0000000, 0x000000},
  185. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  186. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },
  187. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },
  188. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },
  189. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },
  190. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },
  191. {{{1, 0x1100000, 0x1101000, 0x160000} } },
  192. {{{1, 0x1200000, 0x1201000, 0x161000} } },
  193. {{{1, 0x1300000, 0x1301000, 0x162000} } },
  194. {{{1, 0x1400000, 0x1401000, 0x163000} } },
  195. {{{1, 0x1500000, 0x1501000, 0x165000} } },
  196. {{{1, 0x1600000, 0x1601000, 0x166000} } },
  197. {{{0, 0, 0, 0} } },
  198. {{{0, 0, 0, 0} } },
  199. {{{0, 0, 0, 0} } },
  200. {{{0, 0, 0, 0} } },
  201. {{{0, 0, 0, 0} } },
  202. {{{0, 0, 0, 0} } },
  203. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },
  204. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },
  205. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },
  206. {{{0} } },
  207. {{{1, 0x2100000, 0x2102000, 0x120000},
  208. {1, 0x2110000, 0x2120000, 0x130000},
  209. {1, 0x2120000, 0x2122000, 0x124000},
  210. {1, 0x2130000, 0x2132000, 0x126000},
  211. {1, 0x2140000, 0x2142000, 0x128000},
  212. {1, 0x2150000, 0x2152000, 0x12a000},
  213. {1, 0x2160000, 0x2170000, 0x110000},
  214. {1, 0x2170000, 0x2172000, 0x12e000},
  215. {0, 0x0000000, 0x0000000, 0x000000},
  216. {0, 0x0000000, 0x0000000, 0x000000},
  217. {0, 0x0000000, 0x0000000, 0x000000},
  218. {0, 0x0000000, 0x0000000, 0x000000},
  219. {0, 0x0000000, 0x0000000, 0x000000},
  220. {0, 0x0000000, 0x0000000, 0x000000},
  221. {0, 0x0000000, 0x0000000, 0x000000},
  222. {0, 0x0000000, 0x0000000, 0x000000} } },
  223. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },
  224. {{{0} } },
  225. {{{0} } },
  226. {{{0} } },
  227. {{{0} } },
  228. {{{0} } },
  229. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },
  230. {{{1, 0x2900000, 0x2901000, 0x16b000} } },
  231. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },
  232. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },
  233. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },
  234. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },
  235. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },
  236. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },
  237. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },
  238. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },
  239. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },
  240. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },
  241. {{{0} } },
  242. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },
  243. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },
  244. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },
  245. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },
  246. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },
  247. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },
  248. {{{0} } },
  249. {{{0} } },
  250. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },
  251. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },
  252. {{{1, 0x3f00000, 0x3f01000, 0x168000} } }
  253. };
  254. /*
  255. * top 12 bits of crb internal address (hub, agent)
  256. */
  257. static unsigned qla82xx_crb_hub_agt[64] = {
  258. 0,
  259. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  260. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  261. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  262. 0,
  263. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  264. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  265. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  266. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  267. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  281. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  282. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  283. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  284. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  285. 0,
  286. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  287. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  288. 0,
  289. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  290. 0,
  291. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  292. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  293. 0,
  294. 0,
  295. 0,
  296. 0,
  297. 0,
  298. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  299. 0,
  300. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  301. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  302. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  303. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  304. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  306. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  307. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  308. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  310. 0,
  311. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  312. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  313. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  314. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  315. 0,
  316. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  317. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  318. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  319. 0,
  320. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  321. 0,
  322. };
  323. /* Device states */
  324. static char *q_dev_state[] = {
  325. "Unknown",
  326. "Cold",
  327. "Initializing",
  328. "Ready",
  329. "Need Reset",
  330. "Need Quiescent",
  331. "Failed",
  332. "Quiescent",
  333. };
  334. char *qdev_state(uint32_t dev_state)
  335. {
  336. return q_dev_state[dev_state];
  337. }
  338. /*
  339. * In: 'off' is offset from CRB space in 128M pci map
  340. * Out: 'off' is 2M pci map addr
  341. * side effect: lock crb window
  342. */
  343. static void
  344. qla82xx_pci_set_crbwindow_2M(struct qla_hw_data *ha, ulong *off)
  345. {
  346. u32 win_read;
  347. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  348. ha->crb_win = CRB_HI(*off);
  349. writel(ha->crb_win,
  350. (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  351. /* Read back value to make sure write has gone through before trying
  352. * to use it.
  353. */
  354. win_read = RD_REG_DWORD((void __iomem *)
  355. (CRB_WINDOW_2M + ha->nx_pcibase));
  356. if (win_read != ha->crb_win) {
  357. ql_dbg(ql_dbg_p3p, vha, 0xb000,
  358. "%s: Written crbwin (0x%x) "
  359. "!= Read crbwin (0x%x), off=0x%lx.\n",
  360. __func__, ha->crb_win, win_read, *off);
  361. }
  362. *off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  363. }
  364. static inline unsigned long
  365. qla82xx_pci_set_crbwindow(struct qla_hw_data *ha, u64 off)
  366. {
  367. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  368. /* See if we are currently pointing to the region we want to use next */
  369. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_DDR_NET)) {
  370. /* No need to change window. PCIX and PCIEregs are in both
  371. * regs are in both windows.
  372. */
  373. return off;
  374. }
  375. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_PCIX_HOST2)) {
  376. /* We are in first CRB window */
  377. if (ha->curr_window != 0)
  378. WARN_ON(1);
  379. return off;
  380. }
  381. if ((off > QLA82XX_CRB_PCIX_HOST2) && (off < QLA82XX_CRB_MAX)) {
  382. /* We are in second CRB window */
  383. off = off - QLA82XX_CRB_PCIX_HOST2 + QLA82XX_CRB_PCIX_HOST;
  384. if (ha->curr_window != 1)
  385. return off;
  386. /* We are in the QM or direct access
  387. * register region - do nothing
  388. */
  389. if ((off >= QLA82XX_PCI_DIRECT_CRB) &&
  390. (off < QLA82XX_PCI_CAMQM_MAX))
  391. return off;
  392. }
  393. /* strange address given */
  394. ql_dbg(ql_dbg_p3p, vha, 0xb001,
  395. "%s: Warning: unm_nic_pci_set_crbwindow "
  396. "called with an unknown address(%llx).\n",
  397. QLA2XXX_DRIVER_NAME, off);
  398. return off;
  399. }
  400. static int
  401. qla82xx_pci_get_crb_addr_2M(struct qla_hw_data *ha, ulong *off)
  402. {
  403. struct crb_128M_2M_sub_block_map *m;
  404. if (*off >= QLA82XX_CRB_MAX)
  405. return -1;
  406. if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
  407. *off = (*off - QLA82XX_PCI_CAMQM) +
  408. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  409. return 0;
  410. }
  411. if (*off < QLA82XX_PCI_CRBSPACE)
  412. return -1;
  413. *off -= QLA82XX_PCI_CRBSPACE;
  414. /* Try direct map */
  415. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  416. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  417. *off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
  418. return 0;
  419. }
  420. /* Not in direct map, use crb window */
  421. return 1;
  422. }
  423. #define CRB_WIN_LOCK_TIMEOUT 100000000
  424. static int qla82xx_crb_win_lock(struct qla_hw_data *ha)
  425. {
  426. int done = 0, timeout = 0;
  427. while (!done) {
  428. /* acquire semaphore3 from PCI HW block */
  429. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  430. if (done == 1)
  431. break;
  432. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  433. return -1;
  434. timeout++;
  435. }
  436. qla82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->portnum);
  437. return 0;
  438. }
  439. int
  440. qla82xx_wr_32(struct qla_hw_data *ha, ulong off, u32 data)
  441. {
  442. unsigned long flags = 0;
  443. int rv;
  444. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  445. BUG_ON(rv == -1);
  446. if (rv == 1) {
  447. write_lock_irqsave(&ha->hw_lock, flags);
  448. qla82xx_crb_win_lock(ha);
  449. qla82xx_pci_set_crbwindow_2M(ha, &off);
  450. }
  451. writel(data, (void __iomem *)off);
  452. if (rv == 1) {
  453. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  454. write_unlock_irqrestore(&ha->hw_lock, flags);
  455. }
  456. return 0;
  457. }
  458. int
  459. qla82xx_rd_32(struct qla_hw_data *ha, ulong off)
  460. {
  461. unsigned long flags = 0;
  462. int rv;
  463. u32 data;
  464. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  465. BUG_ON(rv == -1);
  466. if (rv == 1) {
  467. write_lock_irqsave(&ha->hw_lock, flags);
  468. qla82xx_crb_win_lock(ha);
  469. qla82xx_pci_set_crbwindow_2M(ha, &off);
  470. }
  471. data = RD_REG_DWORD((void __iomem *)off);
  472. if (rv == 1) {
  473. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  474. write_unlock_irqrestore(&ha->hw_lock, flags);
  475. }
  476. return data;
  477. }
  478. #define IDC_LOCK_TIMEOUT 100000000
  479. int qla82xx_idc_lock(struct qla_hw_data *ha)
  480. {
  481. int i;
  482. int done = 0, timeout = 0;
  483. while (!done) {
  484. /* acquire semaphore5 from PCI HW block */
  485. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  486. if (done == 1)
  487. break;
  488. if (timeout >= IDC_LOCK_TIMEOUT)
  489. return -1;
  490. timeout++;
  491. /* Yield CPU */
  492. if (!in_interrupt())
  493. schedule();
  494. else {
  495. for (i = 0; i < 20; i++)
  496. cpu_relax();
  497. }
  498. }
  499. return 0;
  500. }
  501. void qla82xx_idc_unlock(struct qla_hw_data *ha)
  502. {
  503. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  504. }
  505. /* PCI Windowing for DDR regions. */
  506. #define QLA82XX_ADDR_IN_RANGE(addr, low, high) \
  507. (((addr) <= (high)) && ((addr) >= (low)))
  508. /*
  509. * check memory access boundary.
  510. * used by test agent. support ddr access only for now
  511. */
  512. static unsigned long
  513. qla82xx_pci_mem_bound_check(struct qla_hw_data *ha,
  514. unsigned long long addr, int size)
  515. {
  516. if (!QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  517. QLA82XX_ADDR_DDR_NET_MAX) ||
  518. !QLA82XX_ADDR_IN_RANGE(addr + size - 1, QLA82XX_ADDR_DDR_NET,
  519. QLA82XX_ADDR_DDR_NET_MAX) ||
  520. ((size != 1) && (size != 2) && (size != 4) && (size != 8)))
  521. return 0;
  522. else
  523. return 1;
  524. }
  525. static int qla82xx_pci_set_window_warning_count;
  526. static unsigned long
  527. qla82xx_pci_set_window(struct qla_hw_data *ha, unsigned long long addr)
  528. {
  529. int window;
  530. u32 win_read;
  531. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  532. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  533. QLA82XX_ADDR_DDR_NET_MAX)) {
  534. /* DDR network side */
  535. window = MN_WIN(addr);
  536. ha->ddr_mn_window = window;
  537. qla82xx_wr_32(ha,
  538. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  539. win_read = qla82xx_rd_32(ha,
  540. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  541. if ((win_read << 17) != window) {
  542. ql_dbg(ql_dbg_p3p, vha, 0xb003,
  543. "%s: Written MNwin (0x%x) != Read MNwin (0x%x).\n",
  544. __func__, window, win_read);
  545. }
  546. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  547. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  548. QLA82XX_ADDR_OCM0_MAX)) {
  549. unsigned int temp1;
  550. if ((addr & 0x00ff800) == 0xff800) {
  551. ql_log(ql_log_warn, vha, 0xb004,
  552. "%s: QM access not handled.\n", __func__);
  553. addr = -1UL;
  554. }
  555. window = OCM_WIN(addr);
  556. ha->ddr_mn_window = window;
  557. qla82xx_wr_32(ha,
  558. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  559. win_read = qla82xx_rd_32(ha,
  560. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  561. temp1 = ((window & 0x1FF) << 7) |
  562. ((window & 0x0FFFE0000) >> 17);
  563. if (win_read != temp1) {
  564. ql_log(ql_log_warn, vha, 0xb005,
  565. "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x).\n",
  566. __func__, temp1, win_read);
  567. }
  568. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  569. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
  570. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  571. /* QDR network side */
  572. window = MS_WIN(addr);
  573. ha->qdr_sn_window = window;
  574. qla82xx_wr_32(ha,
  575. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE, window);
  576. win_read = qla82xx_rd_32(ha,
  577. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  578. if (win_read != window) {
  579. ql_log(ql_log_warn, vha, 0xb006,
  580. "%s: Written MSwin (0x%x) != Read MSwin (0x%x).\n",
  581. __func__, window, win_read);
  582. }
  583. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  584. } else {
  585. /*
  586. * peg gdb frequently accesses memory that doesn't exist,
  587. * this limits the chit chat so debugging isn't slowed down.
  588. */
  589. if ((qla82xx_pci_set_window_warning_count++ < 8) ||
  590. (qla82xx_pci_set_window_warning_count%64 == 0)) {
  591. ql_log(ql_log_warn, vha, 0xb007,
  592. "%s: Warning:%s Unknown address range!.\n",
  593. __func__, QLA2XXX_DRIVER_NAME);
  594. }
  595. addr = -1UL;
  596. }
  597. return addr;
  598. }
  599. /* check if address is in the same windows as the previous access */
  600. static int qla82xx_pci_is_same_window(struct qla_hw_data *ha,
  601. unsigned long long addr)
  602. {
  603. int window;
  604. unsigned long long qdr_max;
  605. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  606. /* DDR network side */
  607. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  608. QLA82XX_ADDR_DDR_NET_MAX))
  609. BUG();
  610. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  611. QLA82XX_ADDR_OCM0_MAX))
  612. return 1;
  613. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM1,
  614. QLA82XX_ADDR_OCM1_MAX))
  615. return 1;
  616. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET, qdr_max)) {
  617. /* QDR network side */
  618. window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
  619. if (ha->qdr_sn_window == window)
  620. return 1;
  621. }
  622. return 0;
  623. }
  624. static int qla82xx_pci_mem_read_direct(struct qla_hw_data *ha,
  625. u64 off, void *data, int size)
  626. {
  627. unsigned long flags;
  628. void __iomem *addr = NULL;
  629. int ret = 0;
  630. u64 start;
  631. uint8_t __iomem *mem_ptr = NULL;
  632. unsigned long mem_base;
  633. unsigned long mem_page;
  634. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  635. write_lock_irqsave(&ha->hw_lock, flags);
  636. /*
  637. * If attempting to access unknown address or straddle hw windows,
  638. * do not access.
  639. */
  640. start = qla82xx_pci_set_window(ha, off);
  641. if ((start == -1UL) ||
  642. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  643. write_unlock_irqrestore(&ha->hw_lock, flags);
  644. ql_log(ql_log_fatal, vha, 0xb008,
  645. "%s out of bound pci memory "
  646. "access, offset is 0x%llx.\n",
  647. QLA2XXX_DRIVER_NAME, off);
  648. return -1;
  649. }
  650. write_unlock_irqrestore(&ha->hw_lock, flags);
  651. mem_base = pci_resource_start(ha->pdev, 0);
  652. mem_page = start & PAGE_MASK;
  653. /* Map two pages whenever user tries to access addresses in two
  654. * consecutive pages.
  655. */
  656. if (mem_page != ((start + size - 1) & PAGE_MASK))
  657. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  658. else
  659. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  660. if (mem_ptr == NULL) {
  661. *(u8 *)data = 0;
  662. return -1;
  663. }
  664. addr = mem_ptr;
  665. addr += start & (PAGE_SIZE - 1);
  666. write_lock_irqsave(&ha->hw_lock, flags);
  667. switch (size) {
  668. case 1:
  669. *(u8 *)data = readb(addr);
  670. break;
  671. case 2:
  672. *(u16 *)data = readw(addr);
  673. break;
  674. case 4:
  675. *(u32 *)data = readl(addr);
  676. break;
  677. case 8:
  678. *(u64 *)data = readq(addr);
  679. break;
  680. default:
  681. ret = -1;
  682. break;
  683. }
  684. write_unlock_irqrestore(&ha->hw_lock, flags);
  685. if (mem_ptr)
  686. iounmap(mem_ptr);
  687. return ret;
  688. }
  689. static int
  690. qla82xx_pci_mem_write_direct(struct qla_hw_data *ha,
  691. u64 off, void *data, int size)
  692. {
  693. unsigned long flags;
  694. void __iomem *addr = NULL;
  695. int ret = 0;
  696. u64 start;
  697. uint8_t __iomem *mem_ptr = NULL;
  698. unsigned long mem_base;
  699. unsigned long mem_page;
  700. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  701. write_lock_irqsave(&ha->hw_lock, flags);
  702. /*
  703. * If attempting to access unknown address or straddle hw windows,
  704. * do not access.
  705. */
  706. start = qla82xx_pci_set_window(ha, off);
  707. if ((start == -1UL) ||
  708. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  709. write_unlock_irqrestore(&ha->hw_lock, flags);
  710. ql_log(ql_log_fatal, vha, 0xb009,
  711. "%s out of bount memory "
  712. "access, offset is 0x%llx.\n",
  713. QLA2XXX_DRIVER_NAME, off);
  714. return -1;
  715. }
  716. write_unlock_irqrestore(&ha->hw_lock, flags);
  717. mem_base = pci_resource_start(ha->pdev, 0);
  718. mem_page = start & PAGE_MASK;
  719. /* Map two pages whenever user tries to access addresses in two
  720. * consecutive pages.
  721. */
  722. if (mem_page != ((start + size - 1) & PAGE_MASK))
  723. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  724. else
  725. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  726. if (mem_ptr == NULL)
  727. return -1;
  728. addr = mem_ptr;
  729. addr += start & (PAGE_SIZE - 1);
  730. write_lock_irqsave(&ha->hw_lock, flags);
  731. switch (size) {
  732. case 1:
  733. writeb(*(u8 *)data, addr);
  734. break;
  735. case 2:
  736. writew(*(u16 *)data, addr);
  737. break;
  738. case 4:
  739. writel(*(u32 *)data, addr);
  740. break;
  741. case 8:
  742. writeq(*(u64 *)data, addr);
  743. break;
  744. default:
  745. ret = -1;
  746. break;
  747. }
  748. write_unlock_irqrestore(&ha->hw_lock, flags);
  749. if (mem_ptr)
  750. iounmap(mem_ptr);
  751. return ret;
  752. }
  753. #define MTU_FUDGE_FACTOR 100
  754. static unsigned long
  755. qla82xx_decode_crb_addr(unsigned long addr)
  756. {
  757. int i;
  758. unsigned long base_addr, offset, pci_base;
  759. if (!qla82xx_crb_table_initialized)
  760. qla82xx_crb_addr_transform_setup();
  761. pci_base = ADDR_ERROR;
  762. base_addr = addr & 0xfff00000;
  763. offset = addr & 0x000fffff;
  764. for (i = 0; i < MAX_CRB_XFORM; i++) {
  765. if (crb_addr_xform[i] == base_addr) {
  766. pci_base = i << 20;
  767. break;
  768. }
  769. }
  770. if (pci_base == ADDR_ERROR)
  771. return pci_base;
  772. return pci_base + offset;
  773. }
  774. static long rom_max_timeout = 100;
  775. static long qla82xx_rom_lock_timeout = 100;
  776. static int
  777. qla82xx_rom_lock(struct qla_hw_data *ha)
  778. {
  779. int done = 0, timeout = 0;
  780. uint32_t lock_owner = 0;
  781. while (!done) {
  782. /* acquire semaphore2 from PCI HW block */
  783. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  784. if (done == 1)
  785. break;
  786. if (timeout >= qla82xx_rom_lock_timeout) {
  787. lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID);
  788. return -1;
  789. }
  790. timeout++;
  791. }
  792. qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  793. return 0;
  794. }
  795. static void
  796. qla82xx_rom_unlock(struct qla_hw_data *ha)
  797. {
  798. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  799. }
  800. static int
  801. qla82xx_wait_rom_busy(struct qla_hw_data *ha)
  802. {
  803. long timeout = 0;
  804. long done = 0 ;
  805. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  806. while (done == 0) {
  807. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  808. done &= 4;
  809. timeout++;
  810. if (timeout >= rom_max_timeout) {
  811. ql_dbg(ql_dbg_p3p, vha, 0xb00a,
  812. "%s: Timeout reached waiting for rom busy.\n",
  813. QLA2XXX_DRIVER_NAME);
  814. return -1;
  815. }
  816. }
  817. return 0;
  818. }
  819. static int
  820. qla82xx_wait_rom_done(struct qla_hw_data *ha)
  821. {
  822. long timeout = 0;
  823. long done = 0 ;
  824. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  825. while (done == 0) {
  826. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  827. done &= 2;
  828. timeout++;
  829. if (timeout >= rom_max_timeout) {
  830. ql_dbg(ql_dbg_p3p, vha, 0xb00b,
  831. "%s: Timeout reached waiting for rom done.\n",
  832. QLA2XXX_DRIVER_NAME);
  833. return -1;
  834. }
  835. }
  836. return 0;
  837. }
  838. static int
  839. qla82xx_md_rw_32(struct qla_hw_data *ha, uint32_t off, u32 data, uint8_t flag)
  840. {
  841. uint32_t off_value, rval = 0;
  842. WRT_REG_DWORD((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase),
  843. (off & 0xFFFF0000));
  844. /* Read back value to make sure write has gone through */
  845. RD_REG_DWORD((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  846. off_value = (off & 0x0000FFFF);
  847. if (flag)
  848. WRT_REG_DWORD((void __iomem *)
  849. (off_value + CRB_INDIRECT_2M + ha->nx_pcibase),
  850. data);
  851. else
  852. rval = RD_REG_DWORD((void __iomem *)
  853. (off_value + CRB_INDIRECT_2M + ha->nx_pcibase));
  854. return rval;
  855. }
  856. static int
  857. qla82xx_do_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  858. {
  859. /* Dword reads to flash. */
  860. qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW, (addr & 0xFFFF0000), 1);
  861. *valp = qla82xx_md_rw_32(ha, MD_DIRECT_ROM_READ_BASE +
  862. (addr & 0x0000FFFF), 0, 0);
  863. return 0;
  864. }
  865. static int
  866. qla82xx_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  867. {
  868. int ret, loops = 0;
  869. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  870. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  871. udelay(100);
  872. schedule();
  873. loops++;
  874. }
  875. if (loops >= 50000) {
  876. ql_log(ql_log_fatal, vha, 0x00b9,
  877. "Failed to acquire SEM2 lock.\n");
  878. return -1;
  879. }
  880. ret = qla82xx_do_rom_fast_read(ha, addr, valp);
  881. qla82xx_rom_unlock(ha);
  882. return ret;
  883. }
  884. static int
  885. qla82xx_read_status_reg(struct qla_hw_data *ha, uint32_t *val)
  886. {
  887. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  888. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_RDSR);
  889. qla82xx_wait_rom_busy(ha);
  890. if (qla82xx_wait_rom_done(ha)) {
  891. ql_log(ql_log_warn, vha, 0xb00c,
  892. "Error waiting for rom done.\n");
  893. return -1;
  894. }
  895. *val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  896. return 0;
  897. }
  898. static int
  899. qla82xx_flash_wait_write_finish(struct qla_hw_data *ha)
  900. {
  901. long timeout = 0;
  902. uint32_t done = 1 ;
  903. uint32_t val;
  904. int ret = 0;
  905. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  906. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  907. while ((done != 0) && (ret == 0)) {
  908. ret = qla82xx_read_status_reg(ha, &val);
  909. done = val & 1;
  910. timeout++;
  911. udelay(10);
  912. cond_resched();
  913. if (timeout >= 50000) {
  914. ql_log(ql_log_warn, vha, 0xb00d,
  915. "Timeout reached waiting for write finish.\n");
  916. return -1;
  917. }
  918. }
  919. return ret;
  920. }
  921. static int
  922. qla82xx_flash_set_write_enable(struct qla_hw_data *ha)
  923. {
  924. uint32_t val;
  925. qla82xx_wait_rom_busy(ha);
  926. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  927. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WREN);
  928. qla82xx_wait_rom_busy(ha);
  929. if (qla82xx_wait_rom_done(ha))
  930. return -1;
  931. if (qla82xx_read_status_reg(ha, &val) != 0)
  932. return -1;
  933. if ((val & 2) != 2)
  934. return -1;
  935. return 0;
  936. }
  937. static int
  938. qla82xx_write_status_reg(struct qla_hw_data *ha, uint32_t val)
  939. {
  940. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  941. if (qla82xx_flash_set_write_enable(ha))
  942. return -1;
  943. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, val);
  944. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0x1);
  945. if (qla82xx_wait_rom_done(ha)) {
  946. ql_log(ql_log_warn, vha, 0xb00e,
  947. "Error waiting for rom done.\n");
  948. return -1;
  949. }
  950. return qla82xx_flash_wait_write_finish(ha);
  951. }
  952. static int
  953. qla82xx_write_disable_flash(struct qla_hw_data *ha)
  954. {
  955. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  956. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WRDI);
  957. if (qla82xx_wait_rom_done(ha)) {
  958. ql_log(ql_log_warn, vha, 0xb00f,
  959. "Error waiting for rom done.\n");
  960. return -1;
  961. }
  962. return 0;
  963. }
  964. static int
  965. ql82xx_rom_lock_d(struct qla_hw_data *ha)
  966. {
  967. int loops = 0;
  968. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  969. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  970. udelay(100);
  971. cond_resched();
  972. loops++;
  973. }
  974. if (loops >= 50000) {
  975. ql_log(ql_log_warn, vha, 0xb010,
  976. "ROM lock failed.\n");
  977. return -1;
  978. }
  979. return 0;
  980. }
  981. static int
  982. qla82xx_write_flash_dword(struct qla_hw_data *ha, uint32_t flashaddr,
  983. uint32_t data)
  984. {
  985. int ret = 0;
  986. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  987. ret = ql82xx_rom_lock_d(ha);
  988. if (ret < 0) {
  989. ql_log(ql_log_warn, vha, 0xb011,
  990. "ROM lock failed.\n");
  991. return ret;
  992. }
  993. if (qla82xx_flash_set_write_enable(ha))
  994. goto done_write;
  995. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, data);
  996. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, flashaddr);
  997. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  998. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_PP);
  999. qla82xx_wait_rom_busy(ha);
  1000. if (qla82xx_wait_rom_done(ha)) {
  1001. ql_log(ql_log_warn, vha, 0xb012,
  1002. "Error waiting for rom done.\n");
  1003. ret = -1;
  1004. goto done_write;
  1005. }
  1006. ret = qla82xx_flash_wait_write_finish(ha);
  1007. done_write:
  1008. qla82xx_rom_unlock(ha);
  1009. return ret;
  1010. }
  1011. /* This routine does CRB initialize sequence
  1012. * to put the ISP into operational state
  1013. */
  1014. static int
  1015. qla82xx_pinit_from_rom(scsi_qla_host_t *vha)
  1016. {
  1017. int addr, val;
  1018. int i ;
  1019. struct crb_addr_pair *buf;
  1020. unsigned long off;
  1021. unsigned offset, n;
  1022. struct qla_hw_data *ha = vha->hw;
  1023. struct crb_addr_pair {
  1024. long addr;
  1025. long data;
  1026. };
  1027. /* Halt all the individual PEGs and other blocks of the ISP */
  1028. qla82xx_rom_lock(ha);
  1029. /* disable all I2Q */
  1030. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0);
  1031. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0);
  1032. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0);
  1033. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0);
  1034. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0);
  1035. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0);
  1036. /* disable all niu interrupts */
  1037. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
  1038. /* disable xge rx/tx */
  1039. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
  1040. /* disable xg1 rx/tx */
  1041. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
  1042. /* disable sideband mac */
  1043. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00);
  1044. /* disable ap0 mac */
  1045. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00);
  1046. /* disable ap1 mac */
  1047. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00);
  1048. /* halt sre */
  1049. val = qla82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
  1050. qla82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
  1051. /* halt epg */
  1052. qla82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
  1053. /* halt timers */
  1054. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
  1055. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
  1056. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
  1057. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
  1058. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
  1059. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0);
  1060. /* halt pegs */
  1061. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
  1062. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
  1063. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
  1064. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
  1065. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
  1066. msleep(20);
  1067. /* big hammer */
  1068. if (test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  1069. /* don't reset CAM block on reset */
  1070. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  1071. else
  1072. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  1073. qla82xx_rom_unlock(ha);
  1074. /* Read the signature value from the flash.
  1075. * Offset 0: Contain signature (0xcafecafe)
  1076. * Offset 4: Offset and number of addr/value pairs
  1077. * that present in CRB initialize sequence
  1078. */
  1079. if (qla82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  1080. qla82xx_rom_fast_read(ha, 4, &n) != 0) {
  1081. ql_log(ql_log_fatal, vha, 0x006e,
  1082. "Error Reading crb_init area: n: %08x.\n", n);
  1083. return -1;
  1084. }
  1085. /* Offset in flash = lower 16 bits
  1086. * Number of entries = upper 16 bits
  1087. */
  1088. offset = n & 0xffffU;
  1089. n = (n >> 16) & 0xffffU;
  1090. /* number of addr/value pair should not exceed 1024 entries */
  1091. if (n >= 1024) {
  1092. ql_log(ql_log_fatal, vha, 0x0071,
  1093. "Card flash not initialized:n=0x%x.\n", n);
  1094. return -1;
  1095. }
  1096. ql_log(ql_log_info, vha, 0x0072,
  1097. "%d CRB init values found in ROM.\n", n);
  1098. buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
  1099. if (buf == NULL) {
  1100. ql_log(ql_log_fatal, vha, 0x010c,
  1101. "Unable to allocate memory.\n");
  1102. return -1;
  1103. }
  1104. for (i = 0; i < n; i++) {
  1105. if (qla82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  1106. qla82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 0) {
  1107. kfree(buf);
  1108. return -1;
  1109. }
  1110. buf[i].addr = addr;
  1111. buf[i].data = val;
  1112. }
  1113. for (i = 0; i < n; i++) {
  1114. /* Translate internal CRB initialization
  1115. * address to PCI bus address
  1116. */
  1117. off = qla82xx_decode_crb_addr((unsigned long)buf[i].addr) +
  1118. QLA82XX_PCI_CRBSPACE;
  1119. /* Not all CRB addr/value pair to be written,
  1120. * some of them are skipped
  1121. */
  1122. /* skipping cold reboot MAGIC */
  1123. if (off == QLA82XX_CAM_RAM(0x1fc))
  1124. continue;
  1125. /* do not reset PCI */
  1126. if (off == (ROMUSB_GLB + 0xbc))
  1127. continue;
  1128. /* skip core clock, so that firmware can increase the clock */
  1129. if (off == (ROMUSB_GLB + 0xc8))
  1130. continue;
  1131. /* skip the function enable register */
  1132. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  1133. continue;
  1134. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  1135. continue;
  1136. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  1137. continue;
  1138. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  1139. continue;
  1140. if (off == ADDR_ERROR) {
  1141. ql_log(ql_log_fatal, vha, 0x0116,
  1142. "Unknow addr: 0x%08lx.\n", buf[i].addr);
  1143. continue;
  1144. }
  1145. qla82xx_wr_32(ha, off, buf[i].data);
  1146. /* ISP requires much bigger delay to settle down,
  1147. * else crb_window returns 0xffffffff
  1148. */
  1149. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  1150. msleep(1000);
  1151. /* ISP requires millisec delay between
  1152. * successive CRB register updation
  1153. */
  1154. msleep(1);
  1155. }
  1156. kfree(buf);
  1157. /* Resetting the data and instruction cache */
  1158. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  1159. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  1160. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  1161. /* Clear all protocol processing engines */
  1162. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  1163. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  1164. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  1165. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  1166. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  1167. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  1168. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  1169. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  1170. return 0;
  1171. }
  1172. static int
  1173. qla82xx_pci_mem_write_2M(struct qla_hw_data *ha,
  1174. u64 off, void *data, int size)
  1175. {
  1176. int i, j, ret = 0, loop, sz[2], off0;
  1177. int scale, shift_amount, startword;
  1178. uint32_t temp;
  1179. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1180. /*
  1181. * If not MN, go check for MS or invalid.
  1182. */
  1183. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1184. mem_crb = QLA82XX_CRB_QDR_NET;
  1185. else {
  1186. mem_crb = QLA82XX_CRB_DDR_NET;
  1187. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1188. return qla82xx_pci_mem_write_direct(ha,
  1189. off, data, size);
  1190. }
  1191. off0 = off & 0x7;
  1192. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1193. sz[1] = size - sz[0];
  1194. off8 = off & 0xfffffff0;
  1195. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1196. shift_amount = 4;
  1197. scale = 2;
  1198. startword = (off & 0xf)/8;
  1199. for (i = 0; i < loop; i++) {
  1200. if (qla82xx_pci_mem_read_2M(ha, off8 +
  1201. (i << shift_amount), &word[i * scale], 8))
  1202. return -1;
  1203. }
  1204. switch (size) {
  1205. case 1:
  1206. tmpw = *((uint8_t *)data);
  1207. break;
  1208. case 2:
  1209. tmpw = *((uint16_t *)data);
  1210. break;
  1211. case 4:
  1212. tmpw = *((uint32_t *)data);
  1213. break;
  1214. case 8:
  1215. default:
  1216. tmpw = *((uint64_t *)data);
  1217. break;
  1218. }
  1219. if (sz[0] == 8) {
  1220. word[startword] = tmpw;
  1221. } else {
  1222. word[startword] &=
  1223. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1224. word[startword] |= tmpw << (off0 * 8);
  1225. }
  1226. if (sz[1] != 0) {
  1227. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1228. word[startword+1] |= tmpw >> (sz[0] * 8);
  1229. }
  1230. for (i = 0; i < loop; i++) {
  1231. temp = off8 + (i << shift_amount);
  1232. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1233. temp = 0;
  1234. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1235. temp = word[i * scale] & 0xffffffff;
  1236. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1237. temp = (word[i * scale] >> 32) & 0xffffffff;
  1238. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1239. temp = word[i*scale + 1] & 0xffffffff;
  1240. qla82xx_wr_32(ha, mem_crb +
  1241. MIU_TEST_AGT_WRDATA_UPPER_LO, temp);
  1242. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1243. qla82xx_wr_32(ha, mem_crb +
  1244. MIU_TEST_AGT_WRDATA_UPPER_HI, temp);
  1245. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1246. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1247. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1248. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1249. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1250. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1251. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1252. break;
  1253. }
  1254. if (j >= MAX_CTL_CHECK) {
  1255. if (printk_ratelimit())
  1256. dev_err(&ha->pdev->dev,
  1257. "failed to write through agent.\n");
  1258. ret = -1;
  1259. break;
  1260. }
  1261. }
  1262. return ret;
  1263. }
  1264. static int
  1265. qla82xx_fw_load_from_flash(struct qla_hw_data *ha)
  1266. {
  1267. int i;
  1268. long size = 0;
  1269. long flashaddr = ha->flt_region_bootload << 2;
  1270. long memaddr = BOOTLD_START;
  1271. u64 data;
  1272. u32 high, low;
  1273. size = (IMAGE_START - BOOTLD_START) / 8;
  1274. for (i = 0; i < size; i++) {
  1275. if ((qla82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  1276. (qla82xx_rom_fast_read(ha, flashaddr + 4, (int *)&high))) {
  1277. return -1;
  1278. }
  1279. data = ((u64)high << 32) | low ;
  1280. qla82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
  1281. flashaddr += 8;
  1282. memaddr += 8;
  1283. if (i % 0x1000 == 0)
  1284. msleep(1);
  1285. }
  1286. udelay(100);
  1287. read_lock(&ha->hw_lock);
  1288. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1289. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1290. read_unlock(&ha->hw_lock);
  1291. return 0;
  1292. }
  1293. int
  1294. qla82xx_pci_mem_read_2M(struct qla_hw_data *ha,
  1295. u64 off, void *data, int size)
  1296. {
  1297. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1298. int shift_amount;
  1299. uint32_t temp;
  1300. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1301. /*
  1302. * If not MN, go check for MS or invalid.
  1303. */
  1304. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1305. mem_crb = QLA82XX_CRB_QDR_NET;
  1306. else {
  1307. mem_crb = QLA82XX_CRB_DDR_NET;
  1308. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1309. return qla82xx_pci_mem_read_direct(ha,
  1310. off, data, size);
  1311. }
  1312. off8 = off & 0xfffffff0;
  1313. off0[0] = off & 0xf;
  1314. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1315. shift_amount = 4;
  1316. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1317. off0[1] = 0;
  1318. sz[1] = size - sz[0];
  1319. for (i = 0; i < loop; i++) {
  1320. temp = off8 + (i << shift_amount);
  1321. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1322. temp = 0;
  1323. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1324. temp = MIU_TA_CTL_ENABLE;
  1325. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1326. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1327. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1328. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1329. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1330. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1331. break;
  1332. }
  1333. if (j >= MAX_CTL_CHECK) {
  1334. if (printk_ratelimit())
  1335. dev_err(&ha->pdev->dev,
  1336. "failed to read through agent.\n");
  1337. break;
  1338. }
  1339. start = off0[i] >> 2;
  1340. end = (off0[i] + sz[i] - 1) >> 2;
  1341. for (k = start; k <= end; k++) {
  1342. temp = qla82xx_rd_32(ha,
  1343. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1344. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1345. }
  1346. }
  1347. if (j >= MAX_CTL_CHECK)
  1348. return -1;
  1349. if ((off0[0] & 7) == 0) {
  1350. val = word[0];
  1351. } else {
  1352. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1353. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1354. }
  1355. switch (size) {
  1356. case 1:
  1357. *(uint8_t *)data = val;
  1358. break;
  1359. case 2:
  1360. *(uint16_t *)data = val;
  1361. break;
  1362. case 4:
  1363. *(uint32_t *)data = val;
  1364. break;
  1365. case 8:
  1366. *(uint64_t *)data = val;
  1367. break;
  1368. }
  1369. return 0;
  1370. }
  1371. static struct qla82xx_uri_table_desc *
  1372. qla82xx_get_table_desc(const u8 *unirom, int section)
  1373. {
  1374. uint32_t i;
  1375. struct qla82xx_uri_table_desc *directory =
  1376. (struct qla82xx_uri_table_desc *)&unirom[0];
  1377. __le32 offset;
  1378. __le32 tab_type;
  1379. __le32 entries = cpu_to_le32(directory->num_entries);
  1380. for (i = 0; i < entries; i++) {
  1381. offset = cpu_to_le32(directory->findex) +
  1382. (i * cpu_to_le32(directory->entry_size));
  1383. tab_type = cpu_to_le32(*((u32 *)&unirom[offset] + 8));
  1384. if (tab_type == section)
  1385. return (struct qla82xx_uri_table_desc *)&unirom[offset];
  1386. }
  1387. return NULL;
  1388. }
  1389. static struct qla82xx_uri_data_desc *
  1390. qla82xx_get_data_desc(struct qla_hw_data *ha,
  1391. u32 section, u32 idx_offset)
  1392. {
  1393. const u8 *unirom = ha->hablob->fw->data;
  1394. int idx = cpu_to_le32(*((int *)&unirom[ha->file_prd_off] + idx_offset));
  1395. struct qla82xx_uri_table_desc *tab_desc = NULL;
  1396. __le32 offset;
  1397. tab_desc = qla82xx_get_table_desc(unirom, section);
  1398. if (!tab_desc)
  1399. return NULL;
  1400. offset = cpu_to_le32(tab_desc->findex) +
  1401. (cpu_to_le32(tab_desc->entry_size) * idx);
  1402. return (struct qla82xx_uri_data_desc *)&unirom[offset];
  1403. }
  1404. static u8 *
  1405. qla82xx_get_bootld_offset(struct qla_hw_data *ha)
  1406. {
  1407. u32 offset = BOOTLD_START;
  1408. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1409. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1410. uri_desc = qla82xx_get_data_desc(ha,
  1411. QLA82XX_URI_DIR_SECT_BOOTLD, QLA82XX_URI_BOOTLD_IDX_OFF);
  1412. if (uri_desc)
  1413. offset = cpu_to_le32(uri_desc->findex);
  1414. }
  1415. return (u8 *)&ha->hablob->fw->data[offset];
  1416. }
  1417. static __le32
  1418. qla82xx_get_fw_size(struct qla_hw_data *ha)
  1419. {
  1420. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1421. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1422. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1423. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1424. if (uri_desc)
  1425. return cpu_to_le32(uri_desc->size);
  1426. }
  1427. return cpu_to_le32(*(u32 *)&ha->hablob->fw->data[FW_SIZE_OFFSET]);
  1428. }
  1429. static u8 *
  1430. qla82xx_get_fw_offs(struct qla_hw_data *ha)
  1431. {
  1432. u32 offset = IMAGE_START;
  1433. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1434. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1435. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1436. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1437. if (uri_desc)
  1438. offset = cpu_to_le32(uri_desc->findex);
  1439. }
  1440. return (u8 *)&ha->hablob->fw->data[offset];
  1441. }
  1442. /* PCI related functions */
  1443. int qla82xx_pci_region_offset(struct pci_dev *pdev, int region)
  1444. {
  1445. unsigned long val = 0;
  1446. u32 control;
  1447. switch (region) {
  1448. case 0:
  1449. val = 0;
  1450. break;
  1451. case 1:
  1452. pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control);
  1453. val = control + QLA82XX_MSIX_TBL_SPACE;
  1454. break;
  1455. }
  1456. return val;
  1457. }
  1458. int
  1459. qla82xx_iospace_config(struct qla_hw_data *ha)
  1460. {
  1461. uint32_t len = 0;
  1462. if (pci_request_regions(ha->pdev, QLA2XXX_DRIVER_NAME)) {
  1463. ql_log_pci(ql_log_fatal, ha->pdev, 0x000c,
  1464. "Failed to reserver selected regions.\n");
  1465. goto iospace_error_exit;
  1466. }
  1467. /* Use MMIO operations for all accesses. */
  1468. if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
  1469. ql_log_pci(ql_log_fatal, ha->pdev, 0x000d,
  1470. "Region #0 not an MMIO resource, aborting.\n");
  1471. goto iospace_error_exit;
  1472. }
  1473. len = pci_resource_len(ha->pdev, 0);
  1474. ha->nx_pcibase =
  1475. (unsigned long)ioremap(pci_resource_start(ha->pdev, 0), len);
  1476. if (!ha->nx_pcibase) {
  1477. ql_log_pci(ql_log_fatal, ha->pdev, 0x000e,
  1478. "Cannot remap pcibase MMIO, aborting.\n");
  1479. goto iospace_error_exit;
  1480. }
  1481. /* Mapping of IO base pointer */
  1482. if (IS_QLA8044(ha)) {
  1483. ha->iobase =
  1484. (device_reg_t __iomem *)((uint8_t *)ha->nx_pcibase);
  1485. } else if (IS_QLA82XX(ha)) {
  1486. ha->iobase =
  1487. (device_reg_t __iomem *)((uint8_t *)ha->nx_pcibase +
  1488. 0xbc000 + (ha->pdev->devfn << 11));
  1489. }
  1490. if (!ql2xdbwr) {
  1491. ha->nxdb_wr_ptr =
  1492. (unsigned long)ioremap((pci_resource_start(ha->pdev, 4) +
  1493. (ha->pdev->devfn << 12)), 4);
  1494. if (!ha->nxdb_wr_ptr) {
  1495. ql_log_pci(ql_log_fatal, ha->pdev, 0x000f,
  1496. "Cannot remap MMIO, aborting.\n");
  1497. goto iospace_error_exit;
  1498. }
  1499. /* Mapping of IO base pointer,
  1500. * door bell read and write pointer
  1501. */
  1502. ha->nxdb_rd_ptr = (uint8_t *) ha->nx_pcibase + (512 * 1024) +
  1503. (ha->pdev->devfn * 8);
  1504. } else {
  1505. ha->nxdb_wr_ptr = (ha->pdev->devfn == 6 ?
  1506. QLA82XX_CAMRAM_DB1 :
  1507. QLA82XX_CAMRAM_DB2);
  1508. }
  1509. ha->max_req_queues = ha->max_rsp_queues = 1;
  1510. ha->msix_count = ha->max_rsp_queues + 1;
  1511. ql_dbg_pci(ql_dbg_multiq, ha->pdev, 0xc006,
  1512. "nx_pci_base=%p iobase=%p "
  1513. "max_req_queues=%d msix_count=%d.\n",
  1514. (void *)ha->nx_pcibase, ha->iobase,
  1515. ha->max_req_queues, ha->msix_count);
  1516. ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0010,
  1517. "nx_pci_base=%p iobase=%p "
  1518. "max_req_queues=%d msix_count=%d.\n",
  1519. (void *)ha->nx_pcibase, ha->iobase,
  1520. ha->max_req_queues, ha->msix_count);
  1521. return 0;
  1522. iospace_error_exit:
  1523. return -ENOMEM;
  1524. }
  1525. /* GS related functions */
  1526. /* Initialization related functions */
  1527. /**
  1528. * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers.
  1529. * @ha: HA context
  1530. *
  1531. * Returns 0 on success.
  1532. */
  1533. int
  1534. qla82xx_pci_config(scsi_qla_host_t *vha)
  1535. {
  1536. struct qla_hw_data *ha = vha->hw;
  1537. int ret;
  1538. pci_set_master(ha->pdev);
  1539. ret = pci_set_mwi(ha->pdev);
  1540. ha->chip_revision = ha->pdev->revision;
  1541. ql_dbg(ql_dbg_init, vha, 0x0043,
  1542. "Chip revision:%d.\n",
  1543. ha->chip_revision);
  1544. return 0;
  1545. }
  1546. /**
  1547. * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers.
  1548. * @ha: HA context
  1549. *
  1550. * Returns 0 on success.
  1551. */
  1552. void
  1553. qla82xx_reset_chip(scsi_qla_host_t *vha)
  1554. {
  1555. struct qla_hw_data *ha = vha->hw;
  1556. ha->isp_ops->disable_intrs(ha);
  1557. }
  1558. void qla82xx_config_rings(struct scsi_qla_host *vha)
  1559. {
  1560. struct qla_hw_data *ha = vha->hw;
  1561. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1562. struct init_cb_81xx *icb;
  1563. struct req_que *req = ha->req_q_map[0];
  1564. struct rsp_que *rsp = ha->rsp_q_map[0];
  1565. /* Setup ring parameters in initialization control block. */
  1566. icb = (struct init_cb_81xx *)ha->init_cb;
  1567. icb->request_q_outpointer = __constant_cpu_to_le16(0);
  1568. icb->response_q_inpointer = __constant_cpu_to_le16(0);
  1569. icb->request_q_length = cpu_to_le16(req->length);
  1570. icb->response_q_length = cpu_to_le16(rsp->length);
  1571. icb->request_q_address[0] = cpu_to_le32(LSD(req->dma));
  1572. icb->request_q_address[1] = cpu_to_le32(MSD(req->dma));
  1573. icb->response_q_address[0] = cpu_to_le32(LSD(rsp->dma));
  1574. icb->response_q_address[1] = cpu_to_le32(MSD(rsp->dma));
  1575. WRT_REG_DWORD((unsigned long __iomem *)&reg->req_q_out[0], 0);
  1576. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_in[0], 0);
  1577. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_out[0], 0);
  1578. }
  1579. static int
  1580. qla82xx_fw_load_from_blob(struct qla_hw_data *ha)
  1581. {
  1582. u64 *ptr64;
  1583. u32 i, flashaddr, size;
  1584. __le64 data;
  1585. size = (IMAGE_START - BOOTLD_START) / 8;
  1586. ptr64 = (u64 *)qla82xx_get_bootld_offset(ha);
  1587. flashaddr = BOOTLD_START;
  1588. for (i = 0; i < size; i++) {
  1589. data = cpu_to_le64(ptr64[i]);
  1590. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1591. return -EIO;
  1592. flashaddr += 8;
  1593. }
  1594. flashaddr = FLASH_ADDR_START;
  1595. size = (__force u32)qla82xx_get_fw_size(ha) / 8;
  1596. ptr64 = (u64 *)qla82xx_get_fw_offs(ha);
  1597. for (i = 0; i < size; i++) {
  1598. data = cpu_to_le64(ptr64[i]);
  1599. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1600. return -EIO;
  1601. flashaddr += 8;
  1602. }
  1603. udelay(100);
  1604. /* Write a magic value to CAMRAM register
  1605. * at a specified offset to indicate
  1606. * that all data is written and
  1607. * ready for firmware to initialize.
  1608. */
  1609. qla82xx_wr_32(ha, QLA82XX_CAM_RAM(0x1fc), QLA82XX_BDINFO_MAGIC);
  1610. read_lock(&ha->hw_lock);
  1611. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1612. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1613. read_unlock(&ha->hw_lock);
  1614. return 0;
  1615. }
  1616. static int
  1617. qla82xx_set_product_offset(struct qla_hw_data *ha)
  1618. {
  1619. struct qla82xx_uri_table_desc *ptab_desc = NULL;
  1620. const uint8_t *unirom = ha->hablob->fw->data;
  1621. uint32_t i;
  1622. __le32 entries;
  1623. __le32 flags, file_chiprev, offset;
  1624. uint8_t chiprev = ha->chip_revision;
  1625. /* Hardcoding mn_present flag for P3P */
  1626. int mn_present = 0;
  1627. uint32_t flagbit;
  1628. ptab_desc = qla82xx_get_table_desc(unirom,
  1629. QLA82XX_URI_DIR_SECT_PRODUCT_TBL);
  1630. if (!ptab_desc)
  1631. return -1;
  1632. entries = cpu_to_le32(ptab_desc->num_entries);
  1633. for (i = 0; i < entries; i++) {
  1634. offset = cpu_to_le32(ptab_desc->findex) +
  1635. (i * cpu_to_le32(ptab_desc->entry_size));
  1636. flags = cpu_to_le32(*((int *)&unirom[offset] +
  1637. QLA82XX_URI_FLAGS_OFF));
  1638. file_chiprev = cpu_to_le32(*((int *)&unirom[offset] +
  1639. QLA82XX_URI_CHIP_REV_OFF));
  1640. flagbit = mn_present ? 1 : 2;
  1641. if ((chiprev == file_chiprev) && ((1ULL << flagbit) & flags)) {
  1642. ha->file_prd_off = offset;
  1643. return 0;
  1644. }
  1645. }
  1646. return -1;
  1647. }
  1648. static int
  1649. qla82xx_validate_firmware_blob(scsi_qla_host_t *vha, uint8_t fw_type)
  1650. {
  1651. __le32 val;
  1652. uint32_t min_size;
  1653. struct qla_hw_data *ha = vha->hw;
  1654. const struct firmware *fw = ha->hablob->fw;
  1655. ha->fw_type = fw_type;
  1656. if (fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1657. if (qla82xx_set_product_offset(ha))
  1658. return -EINVAL;
  1659. min_size = QLA82XX_URI_FW_MIN_SIZE;
  1660. } else {
  1661. val = cpu_to_le32(*(u32 *)&fw->data[QLA82XX_FW_MAGIC_OFFSET]);
  1662. if ((__force u32)val != QLA82XX_BDINFO_MAGIC)
  1663. return -EINVAL;
  1664. min_size = QLA82XX_FW_MIN_SIZE;
  1665. }
  1666. if (fw->size < min_size)
  1667. return -EINVAL;
  1668. return 0;
  1669. }
  1670. static int
  1671. qla82xx_check_cmdpeg_state(struct qla_hw_data *ha)
  1672. {
  1673. u32 val = 0;
  1674. int retries = 60;
  1675. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1676. do {
  1677. read_lock(&ha->hw_lock);
  1678. val = qla82xx_rd_32(ha, CRB_CMDPEG_STATE);
  1679. read_unlock(&ha->hw_lock);
  1680. switch (val) {
  1681. case PHAN_INITIALIZE_COMPLETE:
  1682. case PHAN_INITIALIZE_ACK:
  1683. return QLA_SUCCESS;
  1684. case PHAN_INITIALIZE_FAILED:
  1685. break;
  1686. default:
  1687. break;
  1688. }
  1689. ql_log(ql_log_info, vha, 0x00a8,
  1690. "CRB_CMDPEG_STATE: 0x%x and retries:0x%x.\n",
  1691. val, retries);
  1692. msleep(500);
  1693. } while (--retries);
  1694. ql_log(ql_log_fatal, vha, 0x00a9,
  1695. "Cmd Peg initialization failed: 0x%x.\n", val);
  1696. val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1697. read_lock(&ha->hw_lock);
  1698. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED);
  1699. read_unlock(&ha->hw_lock);
  1700. return QLA_FUNCTION_FAILED;
  1701. }
  1702. static int
  1703. qla82xx_check_rcvpeg_state(struct qla_hw_data *ha)
  1704. {
  1705. u32 val = 0;
  1706. int retries = 60;
  1707. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1708. do {
  1709. read_lock(&ha->hw_lock);
  1710. val = qla82xx_rd_32(ha, CRB_RCVPEG_STATE);
  1711. read_unlock(&ha->hw_lock);
  1712. switch (val) {
  1713. case PHAN_INITIALIZE_COMPLETE:
  1714. case PHAN_INITIALIZE_ACK:
  1715. return QLA_SUCCESS;
  1716. case PHAN_INITIALIZE_FAILED:
  1717. break;
  1718. default:
  1719. break;
  1720. }
  1721. ql_log(ql_log_info, vha, 0x00ab,
  1722. "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x.\n",
  1723. val, retries);
  1724. msleep(500);
  1725. } while (--retries);
  1726. ql_log(ql_log_fatal, vha, 0x00ac,
  1727. "Rcv Peg initializatin failed: 0x%x.\n", val);
  1728. read_lock(&ha->hw_lock);
  1729. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, PHAN_INITIALIZE_FAILED);
  1730. read_unlock(&ha->hw_lock);
  1731. return QLA_FUNCTION_FAILED;
  1732. }
  1733. /* ISR related functions */
  1734. static struct qla82xx_legacy_intr_set legacy_intr[] = \
  1735. QLA82XX_LEGACY_INTR_CONFIG;
  1736. /*
  1737. * qla82xx_mbx_completion() - Process mailbox command completions.
  1738. * @ha: SCSI driver HA context
  1739. * @mb0: Mailbox0 register
  1740. */
  1741. void
  1742. qla82xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0)
  1743. {
  1744. uint16_t cnt;
  1745. uint16_t __iomem *wptr;
  1746. struct qla_hw_data *ha = vha->hw;
  1747. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1748. wptr = (uint16_t __iomem *)&reg->mailbox_out[1];
  1749. /* Load return mailbox registers. */
  1750. ha->flags.mbox_int = 1;
  1751. ha->mailbox_out[0] = mb0;
  1752. for (cnt = 1; cnt < ha->mbx_count; cnt++) {
  1753. ha->mailbox_out[cnt] = RD_REG_WORD(wptr);
  1754. wptr++;
  1755. }
  1756. if (!ha->mcp)
  1757. ql_dbg(ql_dbg_async, vha, 0x5053,
  1758. "MBX pointer ERROR.\n");
  1759. }
  1760. /*
  1761. * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx.
  1762. * @irq:
  1763. * @dev_id: SCSI driver HA context
  1764. * @regs:
  1765. *
  1766. * Called by system whenever the host adapter generates an interrupt.
  1767. *
  1768. * Returns handled flag.
  1769. */
  1770. irqreturn_t
  1771. qla82xx_intr_handler(int irq, void *dev_id)
  1772. {
  1773. scsi_qla_host_t *vha;
  1774. struct qla_hw_data *ha;
  1775. struct rsp_que *rsp;
  1776. struct device_reg_82xx __iomem *reg;
  1777. int status = 0, status1 = 0;
  1778. unsigned long flags;
  1779. unsigned long iter;
  1780. uint32_t stat = 0;
  1781. uint16_t mb[4];
  1782. rsp = (struct rsp_que *) dev_id;
  1783. if (!rsp) {
  1784. ql_log(ql_log_info, NULL, 0xb053,
  1785. "%s: NULL response queue pointer.\n", __func__);
  1786. return IRQ_NONE;
  1787. }
  1788. ha = rsp->hw;
  1789. if (!ha->flags.msi_enabled) {
  1790. status = qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1791. if (!(status & ha->nx_legacy_intr.int_vec_bit))
  1792. return IRQ_NONE;
  1793. status1 = qla82xx_rd_32(ha, ISR_INT_STATE_REG);
  1794. if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1))
  1795. return IRQ_NONE;
  1796. }
  1797. /* clear the interrupt */
  1798. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_status_reg, 0xffffffff);
  1799. /* read twice to ensure write is flushed */
  1800. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1801. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1802. reg = &ha->iobase->isp82;
  1803. spin_lock_irqsave(&ha->hardware_lock, flags);
  1804. vha = pci_get_drvdata(ha->pdev);
  1805. for (iter = 1; iter--; ) {
  1806. if (RD_REG_DWORD(&reg->host_int)) {
  1807. stat = RD_REG_DWORD(&reg->host_status);
  1808. switch (stat & 0xff) {
  1809. case 0x1:
  1810. case 0x2:
  1811. case 0x10:
  1812. case 0x11:
  1813. qla82xx_mbx_completion(vha, MSW(stat));
  1814. status |= MBX_INTERRUPT;
  1815. break;
  1816. case 0x12:
  1817. mb[0] = MSW(stat);
  1818. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1819. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1820. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1821. qla2x00_async_event(vha, rsp, mb);
  1822. break;
  1823. case 0x13:
  1824. qla24xx_process_response_queue(vha, rsp);
  1825. break;
  1826. default:
  1827. ql_dbg(ql_dbg_async, vha, 0x5054,
  1828. "Unrecognized interrupt type (%d).\n",
  1829. stat & 0xff);
  1830. break;
  1831. }
  1832. }
  1833. WRT_REG_DWORD(&reg->host_int, 0);
  1834. }
  1835. qla2x00_handle_mbx_completion(ha, status);
  1836. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1837. if (!ha->flags.msi_enabled)
  1838. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1839. return IRQ_HANDLED;
  1840. }
  1841. irqreturn_t
  1842. qla82xx_msix_default(int irq, void *dev_id)
  1843. {
  1844. scsi_qla_host_t *vha;
  1845. struct qla_hw_data *ha;
  1846. struct rsp_que *rsp;
  1847. struct device_reg_82xx __iomem *reg;
  1848. int status = 0;
  1849. unsigned long flags;
  1850. uint32_t stat = 0;
  1851. uint16_t mb[4];
  1852. rsp = (struct rsp_que *) dev_id;
  1853. if (!rsp) {
  1854. printk(KERN_INFO
  1855. "%s(): NULL response queue pointer.\n", __func__);
  1856. return IRQ_NONE;
  1857. }
  1858. ha = rsp->hw;
  1859. reg = &ha->iobase->isp82;
  1860. spin_lock_irqsave(&ha->hardware_lock, flags);
  1861. vha = pci_get_drvdata(ha->pdev);
  1862. do {
  1863. if (RD_REG_DWORD(&reg->host_int)) {
  1864. stat = RD_REG_DWORD(&reg->host_status);
  1865. switch (stat & 0xff) {
  1866. case 0x1:
  1867. case 0x2:
  1868. case 0x10:
  1869. case 0x11:
  1870. qla82xx_mbx_completion(vha, MSW(stat));
  1871. status |= MBX_INTERRUPT;
  1872. break;
  1873. case 0x12:
  1874. mb[0] = MSW(stat);
  1875. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1876. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1877. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1878. qla2x00_async_event(vha, rsp, mb);
  1879. break;
  1880. case 0x13:
  1881. qla24xx_process_response_queue(vha, rsp);
  1882. break;
  1883. default:
  1884. ql_dbg(ql_dbg_async, vha, 0x5041,
  1885. "Unrecognized interrupt type (%d).\n",
  1886. stat & 0xff);
  1887. break;
  1888. }
  1889. }
  1890. WRT_REG_DWORD(&reg->host_int, 0);
  1891. } while (0);
  1892. qla2x00_handle_mbx_completion(ha, status);
  1893. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1894. return IRQ_HANDLED;
  1895. }
  1896. irqreturn_t
  1897. qla82xx_msix_rsp_q(int irq, void *dev_id)
  1898. {
  1899. scsi_qla_host_t *vha;
  1900. struct qla_hw_data *ha;
  1901. struct rsp_que *rsp;
  1902. struct device_reg_82xx __iomem *reg;
  1903. unsigned long flags;
  1904. rsp = (struct rsp_que *) dev_id;
  1905. if (!rsp) {
  1906. printk(KERN_INFO
  1907. "%s(): NULL response queue pointer.\n", __func__);
  1908. return IRQ_NONE;
  1909. }
  1910. ha = rsp->hw;
  1911. reg = &ha->iobase->isp82;
  1912. spin_lock_irqsave(&ha->hardware_lock, flags);
  1913. vha = pci_get_drvdata(ha->pdev);
  1914. qla24xx_process_response_queue(vha, rsp);
  1915. WRT_REG_DWORD(&reg->host_int, 0);
  1916. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1917. return IRQ_HANDLED;
  1918. }
  1919. void
  1920. qla82xx_poll(int irq, void *dev_id)
  1921. {
  1922. scsi_qla_host_t *vha;
  1923. struct qla_hw_data *ha;
  1924. struct rsp_que *rsp;
  1925. struct device_reg_82xx __iomem *reg;
  1926. int status = 0;
  1927. uint32_t stat;
  1928. uint16_t mb[4];
  1929. unsigned long flags;
  1930. rsp = (struct rsp_que *) dev_id;
  1931. if (!rsp) {
  1932. printk(KERN_INFO
  1933. "%s(): NULL response queue pointer.\n", __func__);
  1934. return;
  1935. }
  1936. ha = rsp->hw;
  1937. reg = &ha->iobase->isp82;
  1938. spin_lock_irqsave(&ha->hardware_lock, flags);
  1939. vha = pci_get_drvdata(ha->pdev);
  1940. if (RD_REG_DWORD(&reg->host_int)) {
  1941. stat = RD_REG_DWORD(&reg->host_status);
  1942. switch (stat & 0xff) {
  1943. case 0x1:
  1944. case 0x2:
  1945. case 0x10:
  1946. case 0x11:
  1947. qla82xx_mbx_completion(vha, MSW(stat));
  1948. status |= MBX_INTERRUPT;
  1949. break;
  1950. case 0x12:
  1951. mb[0] = MSW(stat);
  1952. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1953. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1954. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1955. qla2x00_async_event(vha, rsp, mb);
  1956. break;
  1957. case 0x13:
  1958. qla24xx_process_response_queue(vha, rsp);
  1959. break;
  1960. default:
  1961. ql_dbg(ql_dbg_p3p, vha, 0xb013,
  1962. "Unrecognized interrupt type (%d).\n",
  1963. stat * 0xff);
  1964. break;
  1965. }
  1966. }
  1967. WRT_REG_DWORD(&reg->host_int, 0);
  1968. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1969. }
  1970. void
  1971. qla82xx_enable_intrs(struct qla_hw_data *ha)
  1972. {
  1973. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1974. qla82xx_mbx_intr_enable(vha);
  1975. spin_lock_irq(&ha->hardware_lock);
  1976. if (IS_QLA8044(ha))
  1977. qla8044_wr_reg(ha, LEG_INTR_MASK_OFFSET, 0);
  1978. else
  1979. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1980. spin_unlock_irq(&ha->hardware_lock);
  1981. ha->interrupts_on = 1;
  1982. }
  1983. void
  1984. qla82xx_disable_intrs(struct qla_hw_data *ha)
  1985. {
  1986. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1987. qla82xx_mbx_intr_disable(vha);
  1988. spin_lock_irq(&ha->hardware_lock);
  1989. if (IS_QLA8044(ha))
  1990. qla8044_wr_reg(ha, LEG_INTR_MASK_OFFSET, 1);
  1991. else
  1992. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  1993. spin_unlock_irq(&ha->hardware_lock);
  1994. ha->interrupts_on = 0;
  1995. }
  1996. void qla82xx_init_flags(struct qla_hw_data *ha)
  1997. {
  1998. struct qla82xx_legacy_intr_set *nx_legacy_intr;
  1999. /* ISP 8021 initializations */
  2000. rwlock_init(&ha->hw_lock);
  2001. ha->qdr_sn_window = -1;
  2002. ha->ddr_mn_window = -1;
  2003. ha->curr_window = 255;
  2004. ha->portnum = PCI_FUNC(ha->pdev->devfn);
  2005. nx_legacy_intr = &legacy_intr[ha->portnum];
  2006. ha->nx_legacy_intr.int_vec_bit = nx_legacy_intr->int_vec_bit;
  2007. ha->nx_legacy_intr.tgt_status_reg = nx_legacy_intr->tgt_status_reg;
  2008. ha->nx_legacy_intr.tgt_mask_reg = nx_legacy_intr->tgt_mask_reg;
  2009. ha->nx_legacy_intr.pci_int_reg = nx_legacy_intr->pci_int_reg;
  2010. }
  2011. inline void
  2012. qla82xx_set_idc_version(scsi_qla_host_t *vha)
  2013. {
  2014. int idc_ver;
  2015. uint32_t drv_active;
  2016. struct qla_hw_data *ha = vha->hw;
  2017. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2018. if (drv_active == (QLA82XX_DRV_ACTIVE << (ha->portnum * 4))) {
  2019. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION,
  2020. QLA82XX_IDC_VERSION);
  2021. ql_log(ql_log_info, vha, 0xb082,
  2022. "IDC version updated to %d\n", QLA82XX_IDC_VERSION);
  2023. } else {
  2024. idc_ver = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_IDC_VERSION);
  2025. if (idc_ver != QLA82XX_IDC_VERSION)
  2026. ql_log(ql_log_info, vha, 0xb083,
  2027. "qla2xxx driver IDC version %d is not compatible "
  2028. "with IDC version %d of the other drivers\n",
  2029. QLA82XX_IDC_VERSION, idc_ver);
  2030. }
  2031. }
  2032. inline void
  2033. qla82xx_set_drv_active(scsi_qla_host_t *vha)
  2034. {
  2035. uint32_t drv_active;
  2036. struct qla_hw_data *ha = vha->hw;
  2037. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2038. /* If reset value is all FF's, initialize DRV_ACTIVE */
  2039. if (drv_active == 0xffffffff) {
  2040. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE,
  2041. QLA82XX_DRV_NOT_ACTIVE);
  2042. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2043. }
  2044. drv_active |= (QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2045. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2046. }
  2047. inline void
  2048. qla82xx_clear_drv_active(struct qla_hw_data *ha)
  2049. {
  2050. uint32_t drv_active;
  2051. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2052. drv_active &= ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2053. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2054. }
  2055. static inline int
  2056. qla82xx_need_reset(struct qla_hw_data *ha)
  2057. {
  2058. uint32_t drv_state;
  2059. int rval;
  2060. if (ha->flags.nic_core_reset_owner)
  2061. return 1;
  2062. else {
  2063. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2064. rval = drv_state & (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2065. return rval;
  2066. }
  2067. }
  2068. static inline void
  2069. qla82xx_set_rst_ready(struct qla_hw_data *ha)
  2070. {
  2071. uint32_t drv_state;
  2072. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2073. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2074. /* If reset value is all FF's, initialize DRV_STATE */
  2075. if (drv_state == 0xffffffff) {
  2076. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, QLA82XX_DRVST_NOT_RDY);
  2077. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2078. }
  2079. drv_state |= (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2080. ql_dbg(ql_dbg_init, vha, 0x00bb,
  2081. "drv_state = 0x%08x.\n", drv_state);
  2082. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2083. }
  2084. static inline void
  2085. qla82xx_clear_rst_ready(struct qla_hw_data *ha)
  2086. {
  2087. uint32_t drv_state;
  2088. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2089. drv_state &= ~(QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2090. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2091. }
  2092. static inline void
  2093. qla82xx_set_qsnt_ready(struct qla_hw_data *ha)
  2094. {
  2095. uint32_t qsnt_state;
  2096. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2097. qsnt_state |= (QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2098. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2099. }
  2100. void
  2101. qla82xx_clear_qsnt_ready(scsi_qla_host_t *vha)
  2102. {
  2103. struct qla_hw_data *ha = vha->hw;
  2104. uint32_t qsnt_state;
  2105. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2106. qsnt_state &= ~(QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2107. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2108. }
  2109. static int
  2110. qla82xx_load_fw(scsi_qla_host_t *vha)
  2111. {
  2112. int rst;
  2113. struct fw_blob *blob;
  2114. struct qla_hw_data *ha = vha->hw;
  2115. if (qla82xx_pinit_from_rom(vha) != QLA_SUCCESS) {
  2116. ql_log(ql_log_fatal, vha, 0x009f,
  2117. "Error during CRB initialization.\n");
  2118. return QLA_FUNCTION_FAILED;
  2119. }
  2120. udelay(500);
  2121. /* Bring QM and CAMRAM out of reset */
  2122. rst = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  2123. rst &= ~((1 << 28) | (1 << 24));
  2124. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  2125. /*
  2126. * FW Load priority:
  2127. * 1) Operational firmware residing in flash.
  2128. * 2) Firmware via request-firmware interface (.bin file).
  2129. */
  2130. if (ql2xfwloadbin == 2)
  2131. goto try_blob_fw;
  2132. ql_log(ql_log_info, vha, 0x00a0,
  2133. "Attempting to load firmware from flash.\n");
  2134. if (qla82xx_fw_load_from_flash(ha) == QLA_SUCCESS) {
  2135. ql_log(ql_log_info, vha, 0x00a1,
  2136. "Firmware loaded successfully from flash.\n");
  2137. return QLA_SUCCESS;
  2138. } else {
  2139. ql_log(ql_log_warn, vha, 0x0108,
  2140. "Firmware load from flash failed.\n");
  2141. }
  2142. try_blob_fw:
  2143. ql_log(ql_log_info, vha, 0x00a2,
  2144. "Attempting to load firmware from blob.\n");
  2145. /* Load firmware blob. */
  2146. blob = ha->hablob = qla2x00_request_firmware(vha);
  2147. if (!blob) {
  2148. ql_log(ql_log_fatal, vha, 0x00a3,
  2149. "Firmware image not present.\n");
  2150. goto fw_load_failed;
  2151. }
  2152. /* Validating firmware blob */
  2153. if (qla82xx_validate_firmware_blob(vha,
  2154. QLA82XX_FLASH_ROMIMAGE)) {
  2155. /* Fallback to URI format */
  2156. if (qla82xx_validate_firmware_blob(vha,
  2157. QLA82XX_UNIFIED_ROMIMAGE)) {
  2158. ql_log(ql_log_fatal, vha, 0x00a4,
  2159. "No valid firmware image found.\n");
  2160. return QLA_FUNCTION_FAILED;
  2161. }
  2162. }
  2163. if (qla82xx_fw_load_from_blob(ha) == QLA_SUCCESS) {
  2164. ql_log(ql_log_info, vha, 0x00a5,
  2165. "Firmware loaded successfully from binary blob.\n");
  2166. return QLA_SUCCESS;
  2167. } else {
  2168. ql_log(ql_log_fatal, vha, 0x00a6,
  2169. "Firmware load failed for binary blob.\n");
  2170. blob->fw = NULL;
  2171. blob = NULL;
  2172. goto fw_load_failed;
  2173. }
  2174. return QLA_SUCCESS;
  2175. fw_load_failed:
  2176. return QLA_FUNCTION_FAILED;
  2177. }
  2178. int
  2179. qla82xx_start_firmware(scsi_qla_host_t *vha)
  2180. {
  2181. uint16_t lnk;
  2182. struct qla_hw_data *ha = vha->hw;
  2183. /* scrub dma mask expansion register */
  2184. qla82xx_wr_32(ha, CRB_DMA_SHIFT, QLA82XX_DMA_SHIFT_VALUE);
  2185. /* Put both the PEG CMD and RCV PEG to default state
  2186. * of 0 before resetting the hardware
  2187. */
  2188. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  2189. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  2190. /* Overwrite stale initialization register values */
  2191. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  2192. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  2193. if (qla82xx_load_fw(vha) != QLA_SUCCESS) {
  2194. ql_log(ql_log_fatal, vha, 0x00a7,
  2195. "Error trying to start fw.\n");
  2196. return QLA_FUNCTION_FAILED;
  2197. }
  2198. /* Handshake with the card before we register the devices. */
  2199. if (qla82xx_check_cmdpeg_state(ha) != QLA_SUCCESS) {
  2200. ql_log(ql_log_fatal, vha, 0x00aa,
  2201. "Error during card handshake.\n");
  2202. return QLA_FUNCTION_FAILED;
  2203. }
  2204. /* Negotiated Link width */
  2205. pcie_capability_read_word(ha->pdev, PCI_EXP_LNKSTA, &lnk);
  2206. ha->link_width = (lnk >> 4) & 0x3f;
  2207. /* Synchronize with Receive peg */
  2208. return qla82xx_check_rcvpeg_state(ha);
  2209. }
  2210. static uint32_t *
  2211. qla82xx_read_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr,
  2212. uint32_t length)
  2213. {
  2214. uint32_t i;
  2215. uint32_t val;
  2216. struct qla_hw_data *ha = vha->hw;
  2217. /* Dword reads to flash. */
  2218. for (i = 0; i < length/4; i++, faddr += 4) {
  2219. if (qla82xx_rom_fast_read(ha, faddr, &val)) {
  2220. ql_log(ql_log_warn, vha, 0x0106,
  2221. "Do ROM fast read failed.\n");
  2222. goto done_read;
  2223. }
  2224. dwptr[i] = __constant_cpu_to_le32(val);
  2225. }
  2226. done_read:
  2227. return dwptr;
  2228. }
  2229. static int
  2230. qla82xx_unprotect_flash(struct qla_hw_data *ha)
  2231. {
  2232. int ret;
  2233. uint32_t val;
  2234. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2235. ret = ql82xx_rom_lock_d(ha);
  2236. if (ret < 0) {
  2237. ql_log(ql_log_warn, vha, 0xb014,
  2238. "ROM Lock failed.\n");
  2239. return ret;
  2240. }
  2241. ret = qla82xx_read_status_reg(ha, &val);
  2242. if (ret < 0)
  2243. goto done_unprotect;
  2244. val &= ~(BLOCK_PROTECT_BITS << 2);
  2245. ret = qla82xx_write_status_reg(ha, val);
  2246. if (ret < 0) {
  2247. val |= (BLOCK_PROTECT_BITS << 2);
  2248. qla82xx_write_status_reg(ha, val);
  2249. }
  2250. if (qla82xx_write_disable_flash(ha) != 0)
  2251. ql_log(ql_log_warn, vha, 0xb015,
  2252. "Write disable failed.\n");
  2253. done_unprotect:
  2254. qla82xx_rom_unlock(ha);
  2255. return ret;
  2256. }
  2257. static int
  2258. qla82xx_protect_flash(struct qla_hw_data *ha)
  2259. {
  2260. int ret;
  2261. uint32_t val;
  2262. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2263. ret = ql82xx_rom_lock_d(ha);
  2264. if (ret < 0) {
  2265. ql_log(ql_log_warn, vha, 0xb016,
  2266. "ROM Lock failed.\n");
  2267. return ret;
  2268. }
  2269. ret = qla82xx_read_status_reg(ha, &val);
  2270. if (ret < 0)
  2271. goto done_protect;
  2272. val |= (BLOCK_PROTECT_BITS << 2);
  2273. /* LOCK all sectors */
  2274. ret = qla82xx_write_status_reg(ha, val);
  2275. if (ret < 0)
  2276. ql_log(ql_log_warn, vha, 0xb017,
  2277. "Write status register failed.\n");
  2278. if (qla82xx_write_disable_flash(ha) != 0)
  2279. ql_log(ql_log_warn, vha, 0xb018,
  2280. "Write disable failed.\n");
  2281. done_protect:
  2282. qla82xx_rom_unlock(ha);
  2283. return ret;
  2284. }
  2285. static int
  2286. qla82xx_erase_sector(struct qla_hw_data *ha, int addr)
  2287. {
  2288. int ret = 0;
  2289. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2290. ret = ql82xx_rom_lock_d(ha);
  2291. if (ret < 0) {
  2292. ql_log(ql_log_warn, vha, 0xb019,
  2293. "ROM Lock failed.\n");
  2294. return ret;
  2295. }
  2296. qla82xx_flash_set_write_enable(ha);
  2297. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  2298. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  2299. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_SE);
  2300. if (qla82xx_wait_rom_done(ha)) {
  2301. ql_log(ql_log_warn, vha, 0xb01a,
  2302. "Error waiting for rom done.\n");
  2303. ret = -1;
  2304. goto done;
  2305. }
  2306. ret = qla82xx_flash_wait_write_finish(ha);
  2307. done:
  2308. qla82xx_rom_unlock(ha);
  2309. return ret;
  2310. }
  2311. /*
  2312. * Address and length are byte address
  2313. */
  2314. uint8_t *
  2315. qla82xx_read_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2316. uint32_t offset, uint32_t length)
  2317. {
  2318. scsi_block_requests(vha->host);
  2319. qla82xx_read_flash_data(vha, (uint32_t *)buf, offset, length);
  2320. scsi_unblock_requests(vha->host);
  2321. return buf;
  2322. }
  2323. static int
  2324. qla82xx_write_flash_data(struct scsi_qla_host *vha, uint32_t *dwptr,
  2325. uint32_t faddr, uint32_t dwords)
  2326. {
  2327. int ret;
  2328. uint32_t liter;
  2329. uint32_t sec_mask, rest_addr;
  2330. dma_addr_t optrom_dma;
  2331. void *optrom = NULL;
  2332. int page_mode = 0;
  2333. struct qla_hw_data *ha = vha->hw;
  2334. ret = -1;
  2335. /* Prepare burst-capable write on supported ISPs. */
  2336. if (page_mode && !(faddr & 0xfff) &&
  2337. dwords > OPTROM_BURST_DWORDS) {
  2338. optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
  2339. &optrom_dma, GFP_KERNEL);
  2340. if (!optrom) {
  2341. ql_log(ql_log_warn, vha, 0xb01b,
  2342. "Unable to allocate memory "
  2343. "for optrom burst write (%x KB).\n",
  2344. OPTROM_BURST_SIZE / 1024);
  2345. }
  2346. }
  2347. rest_addr = ha->fdt_block_size - 1;
  2348. sec_mask = ~rest_addr;
  2349. ret = qla82xx_unprotect_flash(ha);
  2350. if (ret) {
  2351. ql_log(ql_log_warn, vha, 0xb01c,
  2352. "Unable to unprotect flash for update.\n");
  2353. goto write_done;
  2354. }
  2355. for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) {
  2356. /* Are we at the beginning of a sector? */
  2357. if ((faddr & rest_addr) == 0) {
  2358. ret = qla82xx_erase_sector(ha, faddr);
  2359. if (ret) {
  2360. ql_log(ql_log_warn, vha, 0xb01d,
  2361. "Unable to erase sector: address=%x.\n",
  2362. faddr);
  2363. break;
  2364. }
  2365. }
  2366. /* Go with burst-write. */
  2367. if (optrom && (liter + OPTROM_BURST_DWORDS) <= dwords) {
  2368. /* Copy data to DMA'ble buffer. */
  2369. memcpy(optrom, dwptr, OPTROM_BURST_SIZE);
  2370. ret = qla2x00_load_ram(vha, optrom_dma,
  2371. (ha->flash_data_off | faddr),
  2372. OPTROM_BURST_DWORDS);
  2373. if (ret != QLA_SUCCESS) {
  2374. ql_log(ql_log_warn, vha, 0xb01e,
  2375. "Unable to burst-write optrom segment "
  2376. "(%x/%x/%llx).\n", ret,
  2377. (ha->flash_data_off | faddr),
  2378. (unsigned long long)optrom_dma);
  2379. ql_log(ql_log_warn, vha, 0xb01f,
  2380. "Reverting to slow-write.\n");
  2381. dma_free_coherent(&ha->pdev->dev,
  2382. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2383. optrom = NULL;
  2384. } else {
  2385. liter += OPTROM_BURST_DWORDS - 1;
  2386. faddr += OPTROM_BURST_DWORDS - 1;
  2387. dwptr += OPTROM_BURST_DWORDS - 1;
  2388. continue;
  2389. }
  2390. }
  2391. ret = qla82xx_write_flash_dword(ha, faddr,
  2392. cpu_to_le32(*dwptr));
  2393. if (ret) {
  2394. ql_dbg(ql_dbg_p3p, vha, 0xb020,
  2395. "Unable to program flash address=%x data=%x.\n",
  2396. faddr, *dwptr);
  2397. break;
  2398. }
  2399. }
  2400. ret = qla82xx_protect_flash(ha);
  2401. if (ret)
  2402. ql_log(ql_log_warn, vha, 0xb021,
  2403. "Unable to protect flash after update.\n");
  2404. write_done:
  2405. if (optrom)
  2406. dma_free_coherent(&ha->pdev->dev,
  2407. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2408. return ret;
  2409. }
  2410. int
  2411. qla82xx_write_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2412. uint32_t offset, uint32_t length)
  2413. {
  2414. int rval;
  2415. /* Suspend HBA. */
  2416. scsi_block_requests(vha->host);
  2417. rval = qla82xx_write_flash_data(vha, (uint32_t *)buf, offset,
  2418. length >> 2);
  2419. scsi_unblock_requests(vha->host);
  2420. /* Convert return ISP82xx to generic */
  2421. if (rval)
  2422. rval = QLA_FUNCTION_FAILED;
  2423. else
  2424. rval = QLA_SUCCESS;
  2425. return rval;
  2426. }
  2427. void
  2428. qla82xx_start_iocbs(scsi_qla_host_t *vha)
  2429. {
  2430. struct qla_hw_data *ha = vha->hw;
  2431. struct req_que *req = ha->req_q_map[0];
  2432. struct device_reg_82xx __iomem *reg;
  2433. uint32_t dbval;
  2434. /* Adjust ring index. */
  2435. req->ring_index++;
  2436. if (req->ring_index == req->length) {
  2437. req->ring_index = 0;
  2438. req->ring_ptr = req->ring;
  2439. } else
  2440. req->ring_ptr++;
  2441. reg = &ha->iobase->isp82;
  2442. dbval = 0x04 | (ha->portnum << 5);
  2443. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2444. if (ql2xdbwr)
  2445. qla82xx_wr_32(ha, ha->nxdb_wr_ptr, dbval);
  2446. else {
  2447. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr, dbval);
  2448. wmb();
  2449. while (RD_REG_DWORD((void __iomem *)ha->nxdb_rd_ptr) != dbval) {
  2450. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr,
  2451. dbval);
  2452. wmb();
  2453. }
  2454. }
  2455. }
  2456. static void
  2457. qla82xx_rom_lock_recovery(struct qla_hw_data *ha)
  2458. {
  2459. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2460. if (qla82xx_rom_lock(ha))
  2461. /* Someone else is holding the lock. */
  2462. ql_log(ql_log_info, vha, 0xb022,
  2463. "Resetting rom_lock.\n");
  2464. /*
  2465. * Either we got the lock, or someone
  2466. * else died while holding it.
  2467. * In either case, unlock.
  2468. */
  2469. qla82xx_rom_unlock(ha);
  2470. }
  2471. /*
  2472. * qla82xx_device_bootstrap
  2473. * Initialize device, set DEV_READY, start fw
  2474. *
  2475. * Note:
  2476. * IDC lock must be held upon entry
  2477. *
  2478. * Return:
  2479. * Success : 0
  2480. * Failed : 1
  2481. */
  2482. static int
  2483. qla82xx_device_bootstrap(scsi_qla_host_t *vha)
  2484. {
  2485. int rval = QLA_SUCCESS;
  2486. int i, timeout;
  2487. uint32_t old_count, count;
  2488. struct qla_hw_data *ha = vha->hw;
  2489. int need_reset = 0, peg_stuck = 1;
  2490. need_reset = qla82xx_need_reset(ha);
  2491. old_count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2492. for (i = 0; i < 10; i++) {
  2493. timeout = msleep_interruptible(200);
  2494. if (timeout) {
  2495. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2496. QLA8XXX_DEV_FAILED);
  2497. return QLA_FUNCTION_FAILED;
  2498. }
  2499. count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2500. if (count != old_count)
  2501. peg_stuck = 0;
  2502. }
  2503. if (need_reset) {
  2504. /* We are trying to perform a recovery here. */
  2505. if (peg_stuck)
  2506. qla82xx_rom_lock_recovery(ha);
  2507. goto dev_initialize;
  2508. } else {
  2509. /* Start of day for this ha context. */
  2510. if (peg_stuck) {
  2511. /* Either we are the first or recovery in progress. */
  2512. qla82xx_rom_lock_recovery(ha);
  2513. goto dev_initialize;
  2514. } else
  2515. /* Firmware already running. */
  2516. goto dev_ready;
  2517. }
  2518. return rval;
  2519. dev_initialize:
  2520. /* set to DEV_INITIALIZING */
  2521. ql_log(ql_log_info, vha, 0x009e,
  2522. "HW State: INITIALIZING.\n");
  2523. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_INITIALIZING);
  2524. qla82xx_idc_unlock(ha);
  2525. rval = qla82xx_start_firmware(vha);
  2526. qla82xx_idc_lock(ha);
  2527. if (rval != QLA_SUCCESS) {
  2528. ql_log(ql_log_fatal, vha, 0x00ad,
  2529. "HW State: FAILED.\n");
  2530. qla82xx_clear_drv_active(ha);
  2531. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_FAILED);
  2532. return rval;
  2533. }
  2534. dev_ready:
  2535. ql_log(ql_log_info, vha, 0x00ae,
  2536. "HW State: READY.\n");
  2537. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_READY);
  2538. return QLA_SUCCESS;
  2539. }
  2540. /*
  2541. * qla82xx_need_qsnt_handler
  2542. * Code to start quiescence sequence
  2543. *
  2544. * Note:
  2545. * IDC lock must be held upon entry
  2546. *
  2547. * Return: void
  2548. */
  2549. static void
  2550. qla82xx_need_qsnt_handler(scsi_qla_host_t *vha)
  2551. {
  2552. struct qla_hw_data *ha = vha->hw;
  2553. uint32_t dev_state, drv_state, drv_active;
  2554. unsigned long reset_timeout;
  2555. if (vha->flags.online) {
  2556. /*Block any further I/O and wait for pending cmnds to complete*/
  2557. qla2x00_quiesce_io(vha);
  2558. }
  2559. /* Set the quiescence ready bit */
  2560. qla82xx_set_qsnt_ready(ha);
  2561. /*wait for 30 secs for other functions to ack */
  2562. reset_timeout = jiffies + (30 * HZ);
  2563. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2564. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2565. /* Its 2 that is written when qsnt is acked, moving one bit */
  2566. drv_active = drv_active << 0x01;
  2567. while (drv_state != drv_active) {
  2568. if (time_after_eq(jiffies, reset_timeout)) {
  2569. /* quiescence timeout, other functions didn't ack
  2570. * changing the state to DEV_READY
  2571. */
  2572. ql_log(ql_log_info, vha, 0xb023,
  2573. "%s : QUIESCENT TIMEOUT DRV_ACTIVE:%d "
  2574. "DRV_STATE:%d.\n", QLA2XXX_DRIVER_NAME,
  2575. drv_active, drv_state);
  2576. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2577. QLA8XXX_DEV_READY);
  2578. ql_log(ql_log_info, vha, 0xb025,
  2579. "HW State: DEV_READY.\n");
  2580. qla82xx_idc_unlock(ha);
  2581. qla2x00_perform_loop_resync(vha);
  2582. qla82xx_idc_lock(ha);
  2583. qla82xx_clear_qsnt_ready(vha);
  2584. return;
  2585. }
  2586. qla82xx_idc_unlock(ha);
  2587. msleep(1000);
  2588. qla82xx_idc_lock(ha);
  2589. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2590. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2591. drv_active = drv_active << 0x01;
  2592. }
  2593. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2594. /* everyone acked so set the state to DEV_QUIESCENCE */
  2595. if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT) {
  2596. ql_log(ql_log_info, vha, 0xb026,
  2597. "HW State: DEV_QUIESCENT.\n");
  2598. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_QUIESCENT);
  2599. }
  2600. }
  2601. /*
  2602. * qla82xx_wait_for_state_change
  2603. * Wait for device state to change from given current state
  2604. *
  2605. * Note:
  2606. * IDC lock must not be held upon entry
  2607. *
  2608. * Return:
  2609. * Changed device state.
  2610. */
  2611. uint32_t
  2612. qla82xx_wait_for_state_change(scsi_qla_host_t *vha, uint32_t curr_state)
  2613. {
  2614. struct qla_hw_data *ha = vha->hw;
  2615. uint32_t dev_state;
  2616. do {
  2617. msleep(1000);
  2618. qla82xx_idc_lock(ha);
  2619. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2620. qla82xx_idc_unlock(ha);
  2621. } while (dev_state == curr_state);
  2622. return dev_state;
  2623. }
  2624. void
  2625. qla8xxx_dev_failed_handler(scsi_qla_host_t *vha)
  2626. {
  2627. struct qla_hw_data *ha = vha->hw;
  2628. /* Disable the board */
  2629. ql_log(ql_log_fatal, vha, 0x00b8,
  2630. "Disabling the board.\n");
  2631. if (IS_QLA82XX(ha)) {
  2632. qla82xx_clear_drv_active(ha);
  2633. qla82xx_idc_unlock(ha);
  2634. } else if (IS_QLA8044(ha)) {
  2635. qla8044_clear_drv_active(vha);
  2636. qla8044_idc_unlock(ha);
  2637. }
  2638. /* Set DEV_FAILED flag to disable timer */
  2639. vha->device_flags |= DFLG_DEV_FAILED;
  2640. qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
  2641. qla2x00_mark_all_devices_lost(vha, 0);
  2642. vha->flags.online = 0;
  2643. vha->flags.init_done = 0;
  2644. }
  2645. /*
  2646. * qla82xx_need_reset_handler
  2647. * Code to start reset sequence
  2648. *
  2649. * Note:
  2650. * IDC lock must be held upon entry
  2651. *
  2652. * Return:
  2653. * Success : 0
  2654. * Failed : 1
  2655. */
  2656. static void
  2657. qla82xx_need_reset_handler(scsi_qla_host_t *vha)
  2658. {
  2659. uint32_t dev_state, drv_state, drv_active;
  2660. uint32_t active_mask = 0;
  2661. unsigned long reset_timeout;
  2662. struct qla_hw_data *ha = vha->hw;
  2663. struct req_que *req = ha->req_q_map[0];
  2664. if (vha->flags.online) {
  2665. qla82xx_idc_unlock(ha);
  2666. qla2x00_abort_isp_cleanup(vha);
  2667. ha->isp_ops->get_flash_version(vha, req->ring);
  2668. ha->isp_ops->nvram_config(vha);
  2669. qla82xx_idc_lock(ha);
  2670. }
  2671. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2672. if (!ha->flags.nic_core_reset_owner) {
  2673. ql_dbg(ql_dbg_p3p, vha, 0xb028,
  2674. "reset_acknowledged by 0x%x\n", ha->portnum);
  2675. qla82xx_set_rst_ready(ha);
  2676. } else {
  2677. active_mask = ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2678. drv_active &= active_mask;
  2679. ql_dbg(ql_dbg_p3p, vha, 0xb029,
  2680. "active_mask: 0x%08x\n", active_mask);
  2681. }
  2682. /* wait for 10 seconds for reset ack from all functions */
  2683. reset_timeout = jiffies + (ha->fcoe_reset_timeout * HZ);
  2684. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2685. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2686. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2687. ql_dbg(ql_dbg_p3p, vha, 0xb02a,
  2688. "drv_state: 0x%08x, drv_active: 0x%08x, "
  2689. "dev_state: 0x%08x, active_mask: 0x%08x\n",
  2690. drv_state, drv_active, dev_state, active_mask);
  2691. while (drv_state != drv_active &&
  2692. dev_state != QLA8XXX_DEV_INITIALIZING) {
  2693. if (time_after_eq(jiffies, reset_timeout)) {
  2694. ql_log(ql_log_warn, vha, 0x00b5,
  2695. "Reset timeout.\n");
  2696. break;
  2697. }
  2698. qla82xx_idc_unlock(ha);
  2699. msleep(1000);
  2700. qla82xx_idc_lock(ha);
  2701. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2702. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2703. if (ha->flags.nic_core_reset_owner)
  2704. drv_active &= active_mask;
  2705. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2706. }
  2707. ql_dbg(ql_dbg_p3p, vha, 0xb02b,
  2708. "drv_state: 0x%08x, drv_active: 0x%08x, "
  2709. "dev_state: 0x%08x, active_mask: 0x%08x\n",
  2710. drv_state, drv_active, dev_state, active_mask);
  2711. ql_log(ql_log_info, vha, 0x00b6,
  2712. "Device state is 0x%x = %s.\n",
  2713. dev_state,
  2714. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  2715. /* Force to DEV_COLD unless someone else is starting a reset */
  2716. if (dev_state != QLA8XXX_DEV_INITIALIZING &&
  2717. dev_state != QLA8XXX_DEV_COLD) {
  2718. ql_log(ql_log_info, vha, 0x00b7,
  2719. "HW State: COLD/RE-INIT.\n");
  2720. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_COLD);
  2721. qla82xx_set_rst_ready(ha);
  2722. if (ql2xmdenable) {
  2723. if (qla82xx_md_collect(vha))
  2724. ql_log(ql_log_warn, vha, 0xb02c,
  2725. "Minidump not collected.\n");
  2726. } else
  2727. ql_log(ql_log_warn, vha, 0xb04f,
  2728. "Minidump disabled.\n");
  2729. }
  2730. }
  2731. int
  2732. qla82xx_check_md_needed(scsi_qla_host_t *vha)
  2733. {
  2734. struct qla_hw_data *ha = vha->hw;
  2735. uint16_t fw_major_version, fw_minor_version, fw_subminor_version;
  2736. int rval = QLA_SUCCESS;
  2737. fw_major_version = ha->fw_major_version;
  2738. fw_minor_version = ha->fw_minor_version;
  2739. fw_subminor_version = ha->fw_subminor_version;
  2740. rval = qla2x00_get_fw_version(vha);
  2741. if (rval != QLA_SUCCESS)
  2742. return rval;
  2743. if (ql2xmdenable) {
  2744. if (!ha->fw_dumped) {
  2745. if (fw_major_version != ha->fw_major_version ||
  2746. fw_minor_version != ha->fw_minor_version ||
  2747. fw_subminor_version != ha->fw_subminor_version) {
  2748. ql_dbg(ql_dbg_p3p, vha, 0xb02d,
  2749. "Firmware version differs "
  2750. "Previous version: %d:%d:%d - "
  2751. "New version: %d:%d:%d\n",
  2752. fw_major_version, fw_minor_version,
  2753. fw_subminor_version,
  2754. ha->fw_major_version,
  2755. ha->fw_minor_version,
  2756. ha->fw_subminor_version);
  2757. /* Release MiniDump resources */
  2758. qla82xx_md_free(vha);
  2759. /* ALlocate MiniDump resources */
  2760. qla82xx_md_prep(vha);
  2761. }
  2762. } else
  2763. ql_log(ql_log_info, vha, 0xb02e,
  2764. "Firmware dump available to retrieve\n");
  2765. }
  2766. return rval;
  2767. }
  2768. static int
  2769. qla82xx_check_fw_alive(scsi_qla_host_t *vha)
  2770. {
  2771. uint32_t fw_heartbeat_counter;
  2772. int status = 0;
  2773. fw_heartbeat_counter = qla82xx_rd_32(vha->hw,
  2774. QLA82XX_PEG_ALIVE_COUNTER);
  2775. /* all 0xff, assume AER/EEH in progress, ignore */
  2776. if (fw_heartbeat_counter == 0xffffffff) {
  2777. ql_dbg(ql_dbg_timer, vha, 0x6003,
  2778. "FW heartbeat counter is 0xffffffff, "
  2779. "returning status=%d.\n", status);
  2780. return status;
  2781. }
  2782. if (vha->fw_heartbeat_counter == fw_heartbeat_counter) {
  2783. vha->seconds_since_last_heartbeat++;
  2784. /* FW not alive after 2 seconds */
  2785. if (vha->seconds_since_last_heartbeat == 2) {
  2786. vha->seconds_since_last_heartbeat = 0;
  2787. status = 1;
  2788. }
  2789. } else
  2790. vha->seconds_since_last_heartbeat = 0;
  2791. vha->fw_heartbeat_counter = fw_heartbeat_counter;
  2792. if (status)
  2793. ql_dbg(ql_dbg_timer, vha, 0x6004,
  2794. "Returning status=%d.\n", status);
  2795. return status;
  2796. }
  2797. /*
  2798. * qla82xx_device_state_handler
  2799. * Main state handler
  2800. *
  2801. * Note:
  2802. * IDC lock must be held upon entry
  2803. *
  2804. * Return:
  2805. * Success : 0
  2806. * Failed : 1
  2807. */
  2808. int
  2809. qla82xx_device_state_handler(scsi_qla_host_t *vha)
  2810. {
  2811. uint32_t dev_state;
  2812. uint32_t old_dev_state;
  2813. int rval = QLA_SUCCESS;
  2814. unsigned long dev_init_timeout;
  2815. struct qla_hw_data *ha = vha->hw;
  2816. int loopcount = 0;
  2817. qla82xx_idc_lock(ha);
  2818. if (!vha->flags.init_done) {
  2819. qla82xx_set_drv_active(vha);
  2820. qla82xx_set_idc_version(vha);
  2821. }
  2822. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2823. old_dev_state = dev_state;
  2824. ql_log(ql_log_info, vha, 0x009b,
  2825. "Device state is 0x%x = %s.\n",
  2826. dev_state,
  2827. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  2828. /* wait for 30 seconds for device to go ready */
  2829. dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout * HZ);
  2830. while (1) {
  2831. if (time_after_eq(jiffies, dev_init_timeout)) {
  2832. ql_log(ql_log_fatal, vha, 0x009c,
  2833. "Device init failed.\n");
  2834. rval = QLA_FUNCTION_FAILED;
  2835. break;
  2836. }
  2837. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2838. if (old_dev_state != dev_state) {
  2839. loopcount = 0;
  2840. old_dev_state = dev_state;
  2841. }
  2842. if (loopcount < 5) {
  2843. ql_log(ql_log_info, vha, 0x009d,
  2844. "Device state is 0x%x = %s.\n",
  2845. dev_state,
  2846. dev_state < MAX_STATES ? qdev_state(dev_state) :
  2847. "Unknown");
  2848. }
  2849. switch (dev_state) {
  2850. case QLA8XXX_DEV_READY:
  2851. ha->flags.nic_core_reset_owner = 0;
  2852. goto rel_lock;
  2853. case QLA8XXX_DEV_COLD:
  2854. rval = qla82xx_device_bootstrap(vha);
  2855. break;
  2856. case QLA8XXX_DEV_INITIALIZING:
  2857. qla82xx_idc_unlock(ha);
  2858. msleep(1000);
  2859. qla82xx_idc_lock(ha);
  2860. break;
  2861. case QLA8XXX_DEV_NEED_RESET:
  2862. if (!ql2xdontresethba)
  2863. qla82xx_need_reset_handler(vha);
  2864. else {
  2865. qla82xx_idc_unlock(ha);
  2866. msleep(1000);
  2867. qla82xx_idc_lock(ha);
  2868. }
  2869. dev_init_timeout = jiffies +
  2870. (ha->fcoe_dev_init_timeout * HZ);
  2871. break;
  2872. case QLA8XXX_DEV_NEED_QUIESCENT:
  2873. qla82xx_need_qsnt_handler(vha);
  2874. /* Reset timeout value after quiescence handler */
  2875. dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout\
  2876. * HZ);
  2877. break;
  2878. case QLA8XXX_DEV_QUIESCENT:
  2879. /* Owner will exit and other will wait for the state
  2880. * to get changed
  2881. */
  2882. if (ha->flags.quiesce_owner)
  2883. goto rel_lock;
  2884. qla82xx_idc_unlock(ha);
  2885. msleep(1000);
  2886. qla82xx_idc_lock(ha);
  2887. /* Reset timeout value after quiescence handler */
  2888. dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout\
  2889. * HZ);
  2890. break;
  2891. case QLA8XXX_DEV_FAILED:
  2892. qla8xxx_dev_failed_handler(vha);
  2893. rval = QLA_FUNCTION_FAILED;
  2894. goto exit;
  2895. default:
  2896. qla82xx_idc_unlock(ha);
  2897. msleep(1000);
  2898. qla82xx_idc_lock(ha);
  2899. }
  2900. loopcount++;
  2901. }
  2902. rel_lock:
  2903. qla82xx_idc_unlock(ha);
  2904. exit:
  2905. return rval;
  2906. }
  2907. static int qla82xx_check_temp(scsi_qla_host_t *vha)
  2908. {
  2909. uint32_t temp, temp_state, temp_val;
  2910. struct qla_hw_data *ha = vha->hw;
  2911. temp = qla82xx_rd_32(ha, CRB_TEMP_STATE);
  2912. temp_state = qla82xx_get_temp_state(temp);
  2913. temp_val = qla82xx_get_temp_val(temp);
  2914. if (temp_state == QLA82XX_TEMP_PANIC) {
  2915. ql_log(ql_log_warn, vha, 0x600e,
  2916. "Device temperature %d degrees C exceeds "
  2917. " maximum allowed. Hardware has been shut down.\n",
  2918. temp_val);
  2919. return 1;
  2920. } else if (temp_state == QLA82XX_TEMP_WARN) {
  2921. ql_log(ql_log_warn, vha, 0x600f,
  2922. "Device temperature %d degrees C exceeds "
  2923. "operating range. Immediate action needed.\n",
  2924. temp_val);
  2925. }
  2926. return 0;
  2927. }
  2928. int qla82xx_read_temperature(scsi_qla_host_t *vha)
  2929. {
  2930. uint32_t temp;
  2931. temp = qla82xx_rd_32(vha->hw, CRB_TEMP_STATE);
  2932. return qla82xx_get_temp_val(temp);
  2933. }
  2934. void qla82xx_clear_pending_mbx(scsi_qla_host_t *vha)
  2935. {
  2936. struct qla_hw_data *ha = vha->hw;
  2937. if (ha->flags.mbox_busy) {
  2938. ha->flags.mbox_int = 1;
  2939. ha->flags.mbox_busy = 0;
  2940. ql_log(ql_log_warn, vha, 0x6010,
  2941. "Doing premature completion of mbx command.\n");
  2942. if (test_and_clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags))
  2943. complete(&ha->mbx_intr_comp);
  2944. }
  2945. }
  2946. void qla82xx_watchdog(scsi_qla_host_t *vha)
  2947. {
  2948. uint32_t dev_state, halt_status;
  2949. struct qla_hw_data *ha = vha->hw;
  2950. /* don't poll if reset is going on */
  2951. if (!ha->flags.nic_core_reset_hdlr_active) {
  2952. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2953. if (qla82xx_check_temp(vha)) {
  2954. set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
  2955. ha->flags.isp82xx_fw_hung = 1;
  2956. qla82xx_clear_pending_mbx(vha);
  2957. } else if (dev_state == QLA8XXX_DEV_NEED_RESET &&
  2958. !test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags)) {
  2959. ql_log(ql_log_warn, vha, 0x6001,
  2960. "Adapter reset needed.\n");
  2961. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  2962. } else if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT &&
  2963. !test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags)) {
  2964. ql_log(ql_log_warn, vha, 0x6002,
  2965. "Quiescent needed.\n");
  2966. set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags);
  2967. } else if (dev_state == QLA8XXX_DEV_FAILED &&
  2968. !test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags) &&
  2969. vha->flags.online == 1) {
  2970. ql_log(ql_log_warn, vha, 0xb055,
  2971. "Adapter state is failed. Offlining.\n");
  2972. set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
  2973. ha->flags.isp82xx_fw_hung = 1;
  2974. qla82xx_clear_pending_mbx(vha);
  2975. } else {
  2976. if (qla82xx_check_fw_alive(vha)) {
  2977. ql_dbg(ql_dbg_timer, vha, 0x6011,
  2978. "disabling pause transmit on port 0 & 1.\n");
  2979. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x98,
  2980. CRB_NIU_XG_PAUSE_CTL_P0|CRB_NIU_XG_PAUSE_CTL_P1);
  2981. halt_status = qla82xx_rd_32(ha,
  2982. QLA82XX_PEG_HALT_STATUS1);
  2983. ql_log(ql_log_info, vha, 0x6005,
  2984. "dumping hw/fw registers:.\n "
  2985. " PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,.\n "
  2986. " PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,.\n "
  2987. " PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,.\n "
  2988. " PEG_NET_4_PC: 0x%x.\n", halt_status,
  2989. qla82xx_rd_32(ha, QLA82XX_PEG_HALT_STATUS2),
  2990. qla82xx_rd_32(ha,
  2991. QLA82XX_CRB_PEG_NET_0 + 0x3c),
  2992. qla82xx_rd_32(ha,
  2993. QLA82XX_CRB_PEG_NET_1 + 0x3c),
  2994. qla82xx_rd_32(ha,
  2995. QLA82XX_CRB_PEG_NET_2 + 0x3c),
  2996. qla82xx_rd_32(ha,
  2997. QLA82XX_CRB_PEG_NET_3 + 0x3c),
  2998. qla82xx_rd_32(ha,
  2999. QLA82XX_CRB_PEG_NET_4 + 0x3c));
  3000. if (((halt_status & 0x1fffff00) >> 8) == 0x67)
  3001. ql_log(ql_log_warn, vha, 0xb052,
  3002. "Firmware aborted with "
  3003. "error code 0x00006700. Device is "
  3004. "being reset.\n");
  3005. if (halt_status & HALT_STATUS_UNRECOVERABLE) {
  3006. set_bit(ISP_UNRECOVERABLE,
  3007. &vha->dpc_flags);
  3008. } else {
  3009. ql_log(ql_log_info, vha, 0x6006,
  3010. "Detect abort needed.\n");
  3011. set_bit(ISP_ABORT_NEEDED,
  3012. &vha->dpc_flags);
  3013. }
  3014. ha->flags.isp82xx_fw_hung = 1;
  3015. ql_log(ql_log_warn, vha, 0x6007, "Firmware hung.\n");
  3016. qla82xx_clear_pending_mbx(vha);
  3017. }
  3018. }
  3019. }
  3020. }
  3021. int qla82xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr)
  3022. {
  3023. int rval = -1;
  3024. struct qla_hw_data *ha = vha->hw;
  3025. if (IS_QLA82XX(ha))
  3026. rval = qla82xx_device_state_handler(vha);
  3027. else if (IS_QLA8044(ha)) {
  3028. qla8044_idc_lock(ha);
  3029. /* Decide the reset ownership */
  3030. qla83xx_reset_ownership(vha);
  3031. qla8044_idc_unlock(ha);
  3032. rval = qla8044_device_state_handler(vha);
  3033. }
  3034. return rval;
  3035. }
  3036. void
  3037. qla82xx_set_reset_owner(scsi_qla_host_t *vha)
  3038. {
  3039. struct qla_hw_data *ha = vha->hw;
  3040. uint32_t dev_state = 0;
  3041. if (IS_QLA82XX(ha))
  3042. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3043. else if (IS_QLA8044(ha))
  3044. dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX);
  3045. if (dev_state == QLA8XXX_DEV_READY) {
  3046. ql_log(ql_log_info, vha, 0xb02f,
  3047. "HW State: NEED RESET\n");
  3048. if (IS_QLA82XX(ha)) {
  3049. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  3050. QLA8XXX_DEV_NEED_RESET);
  3051. ha->flags.nic_core_reset_owner = 1;
  3052. ql_dbg(ql_dbg_p3p, vha, 0xb030,
  3053. "reset_owner is 0x%x\n", ha->portnum);
  3054. } else if (IS_QLA8044(ha))
  3055. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX,
  3056. QLA8XXX_DEV_NEED_RESET);
  3057. } else
  3058. ql_log(ql_log_info, vha, 0xb031,
  3059. "Device state is 0x%x = %s.\n",
  3060. dev_state,
  3061. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  3062. }
  3063. /*
  3064. * qla82xx_abort_isp
  3065. * Resets ISP and aborts all outstanding commands.
  3066. *
  3067. * Input:
  3068. * ha = adapter block pointer.
  3069. *
  3070. * Returns:
  3071. * 0 = success
  3072. */
  3073. int
  3074. qla82xx_abort_isp(scsi_qla_host_t *vha)
  3075. {
  3076. int rval = -1;
  3077. struct qla_hw_data *ha = vha->hw;
  3078. if (vha->device_flags & DFLG_DEV_FAILED) {
  3079. ql_log(ql_log_warn, vha, 0x8024,
  3080. "Device in failed state, exiting.\n");
  3081. return QLA_SUCCESS;
  3082. }
  3083. ha->flags.nic_core_reset_hdlr_active = 1;
  3084. qla82xx_idc_lock(ha);
  3085. qla82xx_set_reset_owner(vha);
  3086. qla82xx_idc_unlock(ha);
  3087. if (IS_QLA82XX(ha))
  3088. rval = qla82xx_device_state_handler(vha);
  3089. else if (IS_QLA8044(ha)) {
  3090. qla8044_idc_lock(ha);
  3091. /* Decide the reset ownership */
  3092. qla83xx_reset_ownership(vha);
  3093. qla8044_idc_unlock(ha);
  3094. rval = qla8044_device_state_handler(vha);
  3095. }
  3096. qla82xx_idc_lock(ha);
  3097. qla82xx_clear_rst_ready(ha);
  3098. qla82xx_idc_unlock(ha);
  3099. if (rval == QLA_SUCCESS) {
  3100. ha->flags.isp82xx_fw_hung = 0;
  3101. ha->flags.nic_core_reset_hdlr_active = 0;
  3102. qla82xx_restart_isp(vha);
  3103. }
  3104. if (rval) {
  3105. vha->flags.online = 1;
  3106. if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  3107. if (ha->isp_abort_cnt == 0) {
  3108. ql_log(ql_log_warn, vha, 0x8027,
  3109. "ISP error recover failed - board "
  3110. "disabled.\n");
  3111. /*
  3112. * The next call disables the board
  3113. * completely.
  3114. */
  3115. ha->isp_ops->reset_adapter(vha);
  3116. vha->flags.online = 0;
  3117. clear_bit(ISP_ABORT_RETRY,
  3118. &vha->dpc_flags);
  3119. rval = QLA_SUCCESS;
  3120. } else { /* schedule another ISP abort */
  3121. ha->isp_abort_cnt--;
  3122. ql_log(ql_log_warn, vha, 0x8036,
  3123. "ISP abort - retry remaining %d.\n",
  3124. ha->isp_abort_cnt);
  3125. rval = QLA_FUNCTION_FAILED;
  3126. }
  3127. } else {
  3128. ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT;
  3129. ql_dbg(ql_dbg_taskm, vha, 0x8029,
  3130. "ISP error recovery - retrying (%d) more times.\n",
  3131. ha->isp_abort_cnt);
  3132. set_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
  3133. rval = QLA_FUNCTION_FAILED;
  3134. }
  3135. }
  3136. return rval;
  3137. }
  3138. /*
  3139. * qla82xx_fcoe_ctx_reset
  3140. * Perform a quick reset and aborts all outstanding commands.
  3141. * This will only perform an FCoE context reset and avoids a full blown
  3142. * chip reset.
  3143. *
  3144. * Input:
  3145. * ha = adapter block pointer.
  3146. * is_reset_path = flag for identifying the reset path.
  3147. *
  3148. * Returns:
  3149. * 0 = success
  3150. */
  3151. int qla82xx_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3152. {
  3153. int rval = QLA_FUNCTION_FAILED;
  3154. if (vha->flags.online) {
  3155. /* Abort all outstanding commands, so as to be requeued later */
  3156. qla2x00_abort_isp_cleanup(vha);
  3157. }
  3158. /* Stop currently executing firmware.
  3159. * This will destroy existing FCoE context at the F/W end.
  3160. */
  3161. qla2x00_try_to_stop_firmware(vha);
  3162. /* Restart. Creates a new FCoE context on INIT_FIRMWARE. */
  3163. rval = qla82xx_restart_isp(vha);
  3164. return rval;
  3165. }
  3166. /*
  3167. * qla2x00_wait_for_fcoe_ctx_reset
  3168. * Wait till the FCoE context is reset.
  3169. *
  3170. * Note:
  3171. * Does context switching here.
  3172. * Release SPIN_LOCK (if any) before calling this routine.
  3173. *
  3174. * Return:
  3175. * Success (fcoe_ctx reset is done) : 0
  3176. * Failed (fcoe_ctx reset not completed within max loop timout ) : 1
  3177. */
  3178. int qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3179. {
  3180. int status = QLA_FUNCTION_FAILED;
  3181. unsigned long wait_reset;
  3182. wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
  3183. while ((test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
  3184. test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  3185. && time_before(jiffies, wait_reset)) {
  3186. set_current_state(TASK_UNINTERRUPTIBLE);
  3187. schedule_timeout(HZ);
  3188. if (!test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) &&
  3189. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) {
  3190. status = QLA_SUCCESS;
  3191. break;
  3192. }
  3193. }
  3194. ql_dbg(ql_dbg_p3p, vha, 0xb027,
  3195. "%s: status=%d.\n", __func__, status);
  3196. return status;
  3197. }
  3198. void
  3199. qla82xx_chip_reset_cleanup(scsi_qla_host_t *vha)
  3200. {
  3201. int i, fw_state = 0;
  3202. unsigned long flags;
  3203. struct qla_hw_data *ha = vha->hw;
  3204. /* Check if 82XX firmware is alive or not
  3205. * We may have arrived here from NEED_RESET
  3206. * detection only
  3207. */
  3208. if (!ha->flags.isp82xx_fw_hung) {
  3209. for (i = 0; i < 2; i++) {
  3210. msleep(1000);
  3211. if (IS_QLA82XX(ha))
  3212. fw_state = qla82xx_check_fw_alive(vha);
  3213. else if (IS_QLA8044(ha))
  3214. fw_state = qla8044_check_fw_alive(vha);
  3215. if (fw_state) {
  3216. ha->flags.isp82xx_fw_hung = 1;
  3217. qla82xx_clear_pending_mbx(vha);
  3218. break;
  3219. }
  3220. }
  3221. }
  3222. ql_dbg(ql_dbg_init, vha, 0x00b0,
  3223. "Entered %s fw_hung=%d.\n",
  3224. __func__, ha->flags.isp82xx_fw_hung);
  3225. /* Abort all commands gracefully if fw NOT hung */
  3226. if (!ha->flags.isp82xx_fw_hung) {
  3227. int cnt, que;
  3228. srb_t *sp;
  3229. struct req_que *req;
  3230. spin_lock_irqsave(&ha->hardware_lock, flags);
  3231. for (que = 0; que < ha->max_req_queues; que++) {
  3232. req = ha->req_q_map[que];
  3233. if (!req)
  3234. continue;
  3235. for (cnt = 1; cnt < req->num_outstanding_cmds; cnt++) {
  3236. sp = req->outstanding_cmds[cnt];
  3237. if (sp) {
  3238. if (!sp->u.scmd.ctx ||
  3239. (sp->flags & SRB_FCP_CMND_DMA_VALID)) {
  3240. spin_unlock_irqrestore(
  3241. &ha->hardware_lock, flags);
  3242. if (ha->isp_ops->abort_command(sp)) {
  3243. ql_log(ql_log_info, vha,
  3244. 0x00b1,
  3245. "mbx abort failed.\n");
  3246. } else {
  3247. ql_log(ql_log_info, vha,
  3248. 0x00b2,
  3249. "mbx abort success.\n");
  3250. }
  3251. spin_lock_irqsave(&ha->hardware_lock, flags);
  3252. }
  3253. }
  3254. }
  3255. }
  3256. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3257. /* Wait for pending cmds (physical and virtual) to complete */
  3258. if (!qla2x00_eh_wait_for_pending_commands(vha, 0, 0,
  3259. WAIT_HOST) == QLA_SUCCESS) {
  3260. ql_dbg(ql_dbg_init, vha, 0x00b3,
  3261. "Done wait for "
  3262. "pending commands.\n");
  3263. }
  3264. }
  3265. }
  3266. /* Minidump related functions */
  3267. static int
  3268. qla82xx_minidump_process_control(scsi_qla_host_t *vha,
  3269. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3270. {
  3271. struct qla_hw_data *ha = vha->hw;
  3272. struct qla82xx_md_entry_crb *crb_entry;
  3273. uint32_t read_value, opcode, poll_time;
  3274. uint32_t addr, index, crb_addr;
  3275. unsigned long wtime;
  3276. struct qla82xx_md_template_hdr *tmplt_hdr;
  3277. uint32_t rval = QLA_SUCCESS;
  3278. int i;
  3279. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3280. crb_entry = (struct qla82xx_md_entry_crb *)entry_hdr;
  3281. crb_addr = crb_entry->addr;
  3282. for (i = 0; i < crb_entry->op_count; i++) {
  3283. opcode = crb_entry->crb_ctrl.opcode;
  3284. if (opcode & QLA82XX_DBG_OPCODE_WR) {
  3285. qla82xx_md_rw_32(ha, crb_addr,
  3286. crb_entry->value_1, 1);
  3287. opcode &= ~QLA82XX_DBG_OPCODE_WR;
  3288. }
  3289. if (opcode & QLA82XX_DBG_OPCODE_RW) {
  3290. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3291. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3292. opcode &= ~QLA82XX_DBG_OPCODE_RW;
  3293. }
  3294. if (opcode & QLA82XX_DBG_OPCODE_AND) {
  3295. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3296. read_value &= crb_entry->value_2;
  3297. opcode &= ~QLA82XX_DBG_OPCODE_AND;
  3298. if (opcode & QLA82XX_DBG_OPCODE_OR) {
  3299. read_value |= crb_entry->value_3;
  3300. opcode &= ~QLA82XX_DBG_OPCODE_OR;
  3301. }
  3302. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3303. }
  3304. if (opcode & QLA82XX_DBG_OPCODE_OR) {
  3305. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3306. read_value |= crb_entry->value_3;
  3307. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3308. opcode &= ~QLA82XX_DBG_OPCODE_OR;
  3309. }
  3310. if (opcode & QLA82XX_DBG_OPCODE_POLL) {
  3311. poll_time = crb_entry->crb_strd.poll_timeout;
  3312. wtime = jiffies + poll_time;
  3313. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3314. do {
  3315. if ((read_value & crb_entry->value_2)
  3316. == crb_entry->value_1)
  3317. break;
  3318. else if (time_after_eq(jiffies, wtime)) {
  3319. /* capturing dump failed */
  3320. rval = QLA_FUNCTION_FAILED;
  3321. break;
  3322. } else
  3323. read_value = qla82xx_md_rw_32(ha,
  3324. crb_addr, 0, 0);
  3325. } while (1);
  3326. opcode &= ~QLA82XX_DBG_OPCODE_POLL;
  3327. }
  3328. if (opcode & QLA82XX_DBG_OPCODE_RDSTATE) {
  3329. if (crb_entry->crb_strd.state_index_a) {
  3330. index = crb_entry->crb_strd.state_index_a;
  3331. addr = tmplt_hdr->saved_state_array[index];
  3332. } else
  3333. addr = crb_addr;
  3334. read_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3335. index = crb_entry->crb_ctrl.state_index_v;
  3336. tmplt_hdr->saved_state_array[index] = read_value;
  3337. opcode &= ~QLA82XX_DBG_OPCODE_RDSTATE;
  3338. }
  3339. if (opcode & QLA82XX_DBG_OPCODE_WRSTATE) {
  3340. if (crb_entry->crb_strd.state_index_a) {
  3341. index = crb_entry->crb_strd.state_index_a;
  3342. addr = tmplt_hdr->saved_state_array[index];
  3343. } else
  3344. addr = crb_addr;
  3345. if (crb_entry->crb_ctrl.state_index_v) {
  3346. index = crb_entry->crb_ctrl.state_index_v;
  3347. read_value =
  3348. tmplt_hdr->saved_state_array[index];
  3349. } else
  3350. read_value = crb_entry->value_1;
  3351. qla82xx_md_rw_32(ha, addr, read_value, 1);
  3352. opcode &= ~QLA82XX_DBG_OPCODE_WRSTATE;
  3353. }
  3354. if (opcode & QLA82XX_DBG_OPCODE_MDSTATE) {
  3355. index = crb_entry->crb_ctrl.state_index_v;
  3356. read_value = tmplt_hdr->saved_state_array[index];
  3357. read_value <<= crb_entry->crb_ctrl.shl;
  3358. read_value >>= crb_entry->crb_ctrl.shr;
  3359. if (crb_entry->value_2)
  3360. read_value &= crb_entry->value_2;
  3361. read_value |= crb_entry->value_3;
  3362. read_value += crb_entry->value_1;
  3363. tmplt_hdr->saved_state_array[index] = read_value;
  3364. opcode &= ~QLA82XX_DBG_OPCODE_MDSTATE;
  3365. }
  3366. crb_addr += crb_entry->crb_strd.addr_stride;
  3367. }
  3368. return rval;
  3369. }
  3370. static void
  3371. qla82xx_minidump_process_rdocm(scsi_qla_host_t *vha,
  3372. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3373. {
  3374. struct qla_hw_data *ha = vha->hw;
  3375. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  3376. struct qla82xx_md_entry_rdocm *ocm_hdr;
  3377. uint32_t *data_ptr = *d_ptr;
  3378. ocm_hdr = (struct qla82xx_md_entry_rdocm *)entry_hdr;
  3379. r_addr = ocm_hdr->read_addr;
  3380. r_stride = ocm_hdr->read_addr_stride;
  3381. loop_cnt = ocm_hdr->op_count;
  3382. for (i = 0; i < loop_cnt; i++) {
  3383. r_value = RD_REG_DWORD((void __iomem *)
  3384. (r_addr + ha->nx_pcibase));
  3385. *data_ptr++ = cpu_to_le32(r_value);
  3386. r_addr += r_stride;
  3387. }
  3388. *d_ptr = data_ptr;
  3389. }
  3390. static void
  3391. qla82xx_minidump_process_rdmux(scsi_qla_host_t *vha,
  3392. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3393. {
  3394. struct qla_hw_data *ha = vha->hw;
  3395. uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value;
  3396. struct qla82xx_md_entry_mux *mux_hdr;
  3397. uint32_t *data_ptr = *d_ptr;
  3398. mux_hdr = (struct qla82xx_md_entry_mux *)entry_hdr;
  3399. r_addr = mux_hdr->read_addr;
  3400. s_addr = mux_hdr->select_addr;
  3401. s_stride = mux_hdr->select_value_stride;
  3402. s_value = mux_hdr->select_value;
  3403. loop_cnt = mux_hdr->op_count;
  3404. for (i = 0; i < loop_cnt; i++) {
  3405. qla82xx_md_rw_32(ha, s_addr, s_value, 1);
  3406. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3407. *data_ptr++ = cpu_to_le32(s_value);
  3408. *data_ptr++ = cpu_to_le32(r_value);
  3409. s_value += s_stride;
  3410. }
  3411. *d_ptr = data_ptr;
  3412. }
  3413. static void
  3414. qla82xx_minidump_process_rdcrb(scsi_qla_host_t *vha,
  3415. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3416. {
  3417. struct qla_hw_data *ha = vha->hw;
  3418. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  3419. struct qla82xx_md_entry_crb *crb_hdr;
  3420. uint32_t *data_ptr = *d_ptr;
  3421. crb_hdr = (struct qla82xx_md_entry_crb *)entry_hdr;
  3422. r_addr = crb_hdr->addr;
  3423. r_stride = crb_hdr->crb_strd.addr_stride;
  3424. loop_cnt = crb_hdr->op_count;
  3425. for (i = 0; i < loop_cnt; i++) {
  3426. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3427. *data_ptr++ = cpu_to_le32(r_addr);
  3428. *data_ptr++ = cpu_to_le32(r_value);
  3429. r_addr += r_stride;
  3430. }
  3431. *d_ptr = data_ptr;
  3432. }
  3433. static int
  3434. qla82xx_minidump_process_l2tag(scsi_qla_host_t *vha,
  3435. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3436. {
  3437. struct qla_hw_data *ha = vha->hw;
  3438. uint32_t addr, r_addr, c_addr, t_r_addr;
  3439. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  3440. unsigned long p_wait, w_time, p_mask;
  3441. uint32_t c_value_w, c_value_r;
  3442. struct qla82xx_md_entry_cache *cache_hdr;
  3443. int rval = QLA_FUNCTION_FAILED;
  3444. uint32_t *data_ptr = *d_ptr;
  3445. cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr;
  3446. loop_count = cache_hdr->op_count;
  3447. r_addr = cache_hdr->read_addr;
  3448. c_addr = cache_hdr->control_addr;
  3449. c_value_w = cache_hdr->cache_ctrl.write_value;
  3450. t_r_addr = cache_hdr->tag_reg_addr;
  3451. t_value = cache_hdr->addr_ctrl.init_tag_value;
  3452. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  3453. p_wait = cache_hdr->cache_ctrl.poll_wait;
  3454. p_mask = cache_hdr->cache_ctrl.poll_mask;
  3455. for (i = 0; i < loop_count; i++) {
  3456. qla82xx_md_rw_32(ha, t_r_addr, t_value, 1);
  3457. if (c_value_w)
  3458. qla82xx_md_rw_32(ha, c_addr, c_value_w, 1);
  3459. if (p_mask) {
  3460. w_time = jiffies + p_wait;
  3461. do {
  3462. c_value_r = qla82xx_md_rw_32(ha, c_addr, 0, 0);
  3463. if ((c_value_r & p_mask) == 0)
  3464. break;
  3465. else if (time_after_eq(jiffies, w_time)) {
  3466. /* capturing dump failed */
  3467. ql_dbg(ql_dbg_p3p, vha, 0xb032,
  3468. "c_value_r: 0x%x, poll_mask: 0x%lx, "
  3469. "w_time: 0x%lx\n",
  3470. c_value_r, p_mask, w_time);
  3471. return rval;
  3472. }
  3473. } while (1);
  3474. }
  3475. addr = r_addr;
  3476. for (k = 0; k < r_cnt; k++) {
  3477. r_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3478. *data_ptr++ = cpu_to_le32(r_value);
  3479. addr += cache_hdr->read_ctrl.read_addr_stride;
  3480. }
  3481. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  3482. }
  3483. *d_ptr = data_ptr;
  3484. return QLA_SUCCESS;
  3485. }
  3486. static void
  3487. qla82xx_minidump_process_l1cache(scsi_qla_host_t *vha,
  3488. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3489. {
  3490. struct qla_hw_data *ha = vha->hw;
  3491. uint32_t addr, r_addr, c_addr, t_r_addr;
  3492. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  3493. uint32_t c_value_w;
  3494. struct qla82xx_md_entry_cache *cache_hdr;
  3495. uint32_t *data_ptr = *d_ptr;
  3496. cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr;
  3497. loop_count = cache_hdr->op_count;
  3498. r_addr = cache_hdr->read_addr;
  3499. c_addr = cache_hdr->control_addr;
  3500. c_value_w = cache_hdr->cache_ctrl.write_value;
  3501. t_r_addr = cache_hdr->tag_reg_addr;
  3502. t_value = cache_hdr->addr_ctrl.init_tag_value;
  3503. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  3504. for (i = 0; i < loop_count; i++) {
  3505. qla82xx_md_rw_32(ha, t_r_addr, t_value, 1);
  3506. qla82xx_md_rw_32(ha, c_addr, c_value_w, 1);
  3507. addr = r_addr;
  3508. for (k = 0; k < r_cnt; k++) {
  3509. r_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3510. *data_ptr++ = cpu_to_le32(r_value);
  3511. addr += cache_hdr->read_ctrl.read_addr_stride;
  3512. }
  3513. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  3514. }
  3515. *d_ptr = data_ptr;
  3516. }
  3517. static void
  3518. qla82xx_minidump_process_queue(scsi_qla_host_t *vha,
  3519. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3520. {
  3521. struct qla_hw_data *ha = vha->hw;
  3522. uint32_t s_addr, r_addr;
  3523. uint32_t r_stride, r_value, r_cnt, qid = 0;
  3524. uint32_t i, k, loop_cnt;
  3525. struct qla82xx_md_entry_queue *q_hdr;
  3526. uint32_t *data_ptr = *d_ptr;
  3527. q_hdr = (struct qla82xx_md_entry_queue *)entry_hdr;
  3528. s_addr = q_hdr->select_addr;
  3529. r_cnt = q_hdr->rd_strd.read_addr_cnt;
  3530. r_stride = q_hdr->rd_strd.read_addr_stride;
  3531. loop_cnt = q_hdr->op_count;
  3532. for (i = 0; i < loop_cnt; i++) {
  3533. qla82xx_md_rw_32(ha, s_addr, qid, 1);
  3534. r_addr = q_hdr->read_addr;
  3535. for (k = 0; k < r_cnt; k++) {
  3536. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3537. *data_ptr++ = cpu_to_le32(r_value);
  3538. r_addr += r_stride;
  3539. }
  3540. qid += q_hdr->q_strd.queue_id_stride;
  3541. }
  3542. *d_ptr = data_ptr;
  3543. }
  3544. static void
  3545. qla82xx_minidump_process_rdrom(scsi_qla_host_t *vha,
  3546. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3547. {
  3548. struct qla_hw_data *ha = vha->hw;
  3549. uint32_t r_addr, r_value;
  3550. uint32_t i, loop_cnt;
  3551. struct qla82xx_md_entry_rdrom *rom_hdr;
  3552. uint32_t *data_ptr = *d_ptr;
  3553. rom_hdr = (struct qla82xx_md_entry_rdrom *)entry_hdr;
  3554. r_addr = rom_hdr->read_addr;
  3555. loop_cnt = rom_hdr->read_data_size/sizeof(uint32_t);
  3556. for (i = 0; i < loop_cnt; i++) {
  3557. qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW,
  3558. (r_addr & 0xFFFF0000), 1);
  3559. r_value = qla82xx_md_rw_32(ha,
  3560. MD_DIRECT_ROM_READ_BASE +
  3561. (r_addr & 0x0000FFFF), 0, 0);
  3562. *data_ptr++ = cpu_to_le32(r_value);
  3563. r_addr += sizeof(uint32_t);
  3564. }
  3565. *d_ptr = data_ptr;
  3566. }
  3567. static int
  3568. qla82xx_minidump_process_rdmem(scsi_qla_host_t *vha,
  3569. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3570. {
  3571. struct qla_hw_data *ha = vha->hw;
  3572. uint32_t r_addr, r_value, r_data;
  3573. uint32_t i, j, loop_cnt;
  3574. struct qla82xx_md_entry_rdmem *m_hdr;
  3575. unsigned long flags;
  3576. int rval = QLA_FUNCTION_FAILED;
  3577. uint32_t *data_ptr = *d_ptr;
  3578. m_hdr = (struct qla82xx_md_entry_rdmem *)entry_hdr;
  3579. r_addr = m_hdr->read_addr;
  3580. loop_cnt = m_hdr->read_data_size/16;
  3581. if (r_addr & 0xf) {
  3582. ql_log(ql_log_warn, vha, 0xb033,
  3583. "Read addr 0x%x not 16 bytes aligned\n", r_addr);
  3584. return rval;
  3585. }
  3586. if (m_hdr->read_data_size % 16) {
  3587. ql_log(ql_log_warn, vha, 0xb034,
  3588. "Read data[0x%x] not multiple of 16 bytes\n",
  3589. m_hdr->read_data_size);
  3590. return rval;
  3591. }
  3592. ql_dbg(ql_dbg_p3p, vha, 0xb035,
  3593. "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n",
  3594. __func__, r_addr, m_hdr->read_data_size, loop_cnt);
  3595. write_lock_irqsave(&ha->hw_lock, flags);
  3596. for (i = 0; i < loop_cnt; i++) {
  3597. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_LO, r_addr, 1);
  3598. r_value = 0;
  3599. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_HI, r_value, 1);
  3600. r_value = MIU_TA_CTL_ENABLE;
  3601. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
  3602. r_value = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  3603. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
  3604. for (j = 0; j < MAX_CTL_CHECK; j++) {
  3605. r_value = qla82xx_md_rw_32(ha,
  3606. MD_MIU_TEST_AGT_CTRL, 0, 0);
  3607. if ((r_value & MIU_TA_CTL_BUSY) == 0)
  3608. break;
  3609. }
  3610. if (j >= MAX_CTL_CHECK) {
  3611. printk_ratelimited(KERN_ERR
  3612. "failed to read through agent\n");
  3613. write_unlock_irqrestore(&ha->hw_lock, flags);
  3614. return rval;
  3615. }
  3616. for (j = 0; j < 4; j++) {
  3617. r_data = qla82xx_md_rw_32(ha,
  3618. MD_MIU_TEST_AGT_RDDATA[j], 0, 0);
  3619. *data_ptr++ = cpu_to_le32(r_data);
  3620. }
  3621. r_addr += 16;
  3622. }
  3623. write_unlock_irqrestore(&ha->hw_lock, flags);
  3624. *d_ptr = data_ptr;
  3625. return QLA_SUCCESS;
  3626. }
  3627. int
  3628. qla82xx_validate_template_chksum(scsi_qla_host_t *vha)
  3629. {
  3630. struct qla_hw_data *ha = vha->hw;
  3631. uint64_t chksum = 0;
  3632. uint32_t *d_ptr = (uint32_t *)ha->md_tmplt_hdr;
  3633. int count = ha->md_template_size/sizeof(uint32_t);
  3634. while (count-- > 0)
  3635. chksum += *d_ptr++;
  3636. while (chksum >> 32)
  3637. chksum = (chksum & 0xFFFFFFFF) + (chksum >> 32);
  3638. return ~chksum;
  3639. }
  3640. static void
  3641. qla82xx_mark_entry_skipped(scsi_qla_host_t *vha,
  3642. qla82xx_md_entry_hdr_t *entry_hdr, int index)
  3643. {
  3644. entry_hdr->d_ctrl.driver_flags |= QLA82XX_DBG_SKIPPED_FLAG;
  3645. ql_dbg(ql_dbg_p3p, vha, 0xb036,
  3646. "Skipping entry[%d]: "
  3647. "ETYPE[0x%x]-ELEVEL[0x%x]\n",
  3648. index, entry_hdr->entry_type,
  3649. entry_hdr->d_ctrl.entry_capture_mask);
  3650. }
  3651. int
  3652. qla82xx_md_collect(scsi_qla_host_t *vha)
  3653. {
  3654. struct qla_hw_data *ha = vha->hw;
  3655. int no_entry_hdr = 0;
  3656. qla82xx_md_entry_hdr_t *entry_hdr;
  3657. struct qla82xx_md_template_hdr *tmplt_hdr;
  3658. uint32_t *data_ptr;
  3659. uint32_t total_data_size = 0, f_capture_mask, data_collected = 0;
  3660. int i = 0, rval = QLA_FUNCTION_FAILED;
  3661. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3662. data_ptr = (uint32_t *)ha->md_dump;
  3663. if (ha->fw_dumped) {
  3664. ql_log(ql_log_warn, vha, 0xb037,
  3665. "Firmware has been previously dumped (%p) "
  3666. "-- ignoring request.\n", ha->fw_dump);
  3667. goto md_failed;
  3668. }
  3669. ha->fw_dumped = 0;
  3670. if (!ha->md_tmplt_hdr || !ha->md_dump) {
  3671. ql_log(ql_log_warn, vha, 0xb038,
  3672. "Memory not allocated for minidump capture\n");
  3673. goto md_failed;
  3674. }
  3675. if (ha->flags.isp82xx_no_md_cap) {
  3676. ql_log(ql_log_warn, vha, 0xb054,
  3677. "Forced reset from application, "
  3678. "ignore minidump capture\n");
  3679. ha->flags.isp82xx_no_md_cap = 0;
  3680. goto md_failed;
  3681. }
  3682. if (qla82xx_validate_template_chksum(vha)) {
  3683. ql_log(ql_log_info, vha, 0xb039,
  3684. "Template checksum validation error\n");
  3685. goto md_failed;
  3686. }
  3687. no_entry_hdr = tmplt_hdr->num_of_entries;
  3688. ql_dbg(ql_dbg_p3p, vha, 0xb03a,
  3689. "No of entry headers in Template: 0x%x\n", no_entry_hdr);
  3690. ql_dbg(ql_dbg_p3p, vha, 0xb03b,
  3691. "Capture Mask obtained: 0x%x\n", tmplt_hdr->capture_debug_level);
  3692. f_capture_mask = tmplt_hdr->capture_debug_level & 0xFF;
  3693. /* Validate whether required debug level is set */
  3694. if ((f_capture_mask & 0x3) != 0x3) {
  3695. ql_log(ql_log_warn, vha, 0xb03c,
  3696. "Minimum required capture mask[0x%x] level not set\n",
  3697. f_capture_mask);
  3698. goto md_failed;
  3699. }
  3700. tmplt_hdr->driver_capture_mask = ql2xmdcapmask;
  3701. tmplt_hdr->driver_info[0] = vha->host_no;
  3702. tmplt_hdr->driver_info[1] = (QLA_DRIVER_MAJOR_VER << 24) |
  3703. (QLA_DRIVER_MINOR_VER << 16) | (QLA_DRIVER_PATCH_VER << 8) |
  3704. QLA_DRIVER_BETA_VER;
  3705. total_data_size = ha->md_dump_size;
  3706. ql_dbg(ql_dbg_p3p, vha, 0xb03d,
  3707. "Total minidump data_size 0x%x to be captured\n", total_data_size);
  3708. /* Check whether template obtained is valid */
  3709. if (tmplt_hdr->entry_type != QLA82XX_TLHDR) {
  3710. ql_log(ql_log_warn, vha, 0xb04e,
  3711. "Bad template header entry type: 0x%x obtained\n",
  3712. tmplt_hdr->entry_type);
  3713. goto md_failed;
  3714. }
  3715. entry_hdr = (qla82xx_md_entry_hdr_t *) \
  3716. (((uint8_t *)ha->md_tmplt_hdr) + tmplt_hdr->first_entry_offset);
  3717. /* Walk through the entry headers */
  3718. for (i = 0; i < no_entry_hdr; i++) {
  3719. if (data_collected > total_data_size) {
  3720. ql_log(ql_log_warn, vha, 0xb03e,
  3721. "More MiniDump data collected: [0x%x]\n",
  3722. data_collected);
  3723. goto md_failed;
  3724. }
  3725. if (!(entry_hdr->d_ctrl.entry_capture_mask &
  3726. ql2xmdcapmask)) {
  3727. entry_hdr->d_ctrl.driver_flags |=
  3728. QLA82XX_DBG_SKIPPED_FLAG;
  3729. ql_dbg(ql_dbg_p3p, vha, 0xb03f,
  3730. "Skipping entry[%d]: "
  3731. "ETYPE[0x%x]-ELEVEL[0x%x]\n",
  3732. i, entry_hdr->entry_type,
  3733. entry_hdr->d_ctrl.entry_capture_mask);
  3734. goto skip_nxt_entry;
  3735. }
  3736. ql_dbg(ql_dbg_p3p, vha, 0xb040,
  3737. "[%s]: data ptr[%d]: %p, entry_hdr: %p\n"
  3738. "entry_type: 0x%x, captrue_mask: 0x%x\n",
  3739. __func__, i, data_ptr, entry_hdr,
  3740. entry_hdr->entry_type,
  3741. entry_hdr->d_ctrl.entry_capture_mask);
  3742. ql_dbg(ql_dbg_p3p, vha, 0xb041,
  3743. "Data collected: [0x%x], Dump size left:[0x%x]\n",
  3744. data_collected, (ha->md_dump_size - data_collected));
  3745. /* Decode the entry type and take
  3746. * required action to capture debug data */
  3747. switch (entry_hdr->entry_type) {
  3748. case QLA82XX_RDEND:
  3749. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3750. break;
  3751. case QLA82XX_CNTRL:
  3752. rval = qla82xx_minidump_process_control(vha,
  3753. entry_hdr, &data_ptr);
  3754. if (rval != QLA_SUCCESS) {
  3755. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3756. goto md_failed;
  3757. }
  3758. break;
  3759. case QLA82XX_RDCRB:
  3760. qla82xx_minidump_process_rdcrb(vha,
  3761. entry_hdr, &data_ptr);
  3762. break;
  3763. case QLA82XX_RDMEM:
  3764. rval = qla82xx_minidump_process_rdmem(vha,
  3765. entry_hdr, &data_ptr);
  3766. if (rval != QLA_SUCCESS) {
  3767. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3768. goto md_failed;
  3769. }
  3770. break;
  3771. case QLA82XX_BOARD:
  3772. case QLA82XX_RDROM:
  3773. qla82xx_minidump_process_rdrom(vha,
  3774. entry_hdr, &data_ptr);
  3775. break;
  3776. case QLA82XX_L2DTG:
  3777. case QLA82XX_L2ITG:
  3778. case QLA82XX_L2DAT:
  3779. case QLA82XX_L2INS:
  3780. rval = qla82xx_minidump_process_l2tag(vha,
  3781. entry_hdr, &data_ptr);
  3782. if (rval != QLA_SUCCESS) {
  3783. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3784. goto md_failed;
  3785. }
  3786. break;
  3787. case QLA82XX_L1DAT:
  3788. case QLA82XX_L1INS:
  3789. qla82xx_minidump_process_l1cache(vha,
  3790. entry_hdr, &data_ptr);
  3791. break;
  3792. case QLA82XX_RDOCM:
  3793. qla82xx_minidump_process_rdocm(vha,
  3794. entry_hdr, &data_ptr);
  3795. break;
  3796. case QLA82XX_RDMUX:
  3797. qla82xx_minidump_process_rdmux(vha,
  3798. entry_hdr, &data_ptr);
  3799. break;
  3800. case QLA82XX_QUEUE:
  3801. qla82xx_minidump_process_queue(vha,
  3802. entry_hdr, &data_ptr);
  3803. break;
  3804. case QLA82XX_RDNOP:
  3805. default:
  3806. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3807. break;
  3808. }
  3809. ql_dbg(ql_dbg_p3p, vha, 0xb042,
  3810. "[%s]: data ptr[%d]: %p\n", __func__, i, data_ptr);
  3811. data_collected = (uint8_t *)data_ptr -
  3812. (uint8_t *)ha->md_dump;
  3813. skip_nxt_entry:
  3814. entry_hdr = (qla82xx_md_entry_hdr_t *) \
  3815. (((uint8_t *)entry_hdr) + entry_hdr->entry_size);
  3816. }
  3817. if (data_collected != total_data_size) {
  3818. ql_dbg(ql_dbg_p3p, vha, 0xb043,
  3819. "MiniDump data mismatch: Data collected: [0x%x],"
  3820. "total_data_size:[0x%x]\n",
  3821. data_collected, total_data_size);
  3822. goto md_failed;
  3823. }
  3824. ql_log(ql_log_info, vha, 0xb044,
  3825. "Firmware dump saved to temp buffer (%ld/%p %ld/%p).\n",
  3826. vha->host_no, ha->md_tmplt_hdr, vha->host_no, ha->md_dump);
  3827. ha->fw_dumped = 1;
  3828. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  3829. md_failed:
  3830. return rval;
  3831. }
  3832. int
  3833. qla82xx_md_alloc(scsi_qla_host_t *vha)
  3834. {
  3835. struct qla_hw_data *ha = vha->hw;
  3836. int i, k;
  3837. struct qla82xx_md_template_hdr *tmplt_hdr;
  3838. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3839. if (ql2xmdcapmask < 0x3 || ql2xmdcapmask > 0x7F) {
  3840. ql2xmdcapmask = tmplt_hdr->capture_debug_level & 0xFF;
  3841. ql_log(ql_log_info, vha, 0xb045,
  3842. "Forcing driver capture mask to firmware default capture mask: 0x%x.\n",
  3843. ql2xmdcapmask);
  3844. }
  3845. for (i = 0x2, k = 1; (i & QLA82XX_DEFAULT_CAP_MASK); i <<= 1, k++) {
  3846. if (i & ql2xmdcapmask)
  3847. ha->md_dump_size += tmplt_hdr->capture_size_array[k];
  3848. }
  3849. if (ha->md_dump) {
  3850. ql_log(ql_log_warn, vha, 0xb046,
  3851. "Firmware dump previously allocated.\n");
  3852. return 1;
  3853. }
  3854. ha->md_dump = vmalloc(ha->md_dump_size);
  3855. if (ha->md_dump == NULL) {
  3856. ql_log(ql_log_warn, vha, 0xb047,
  3857. "Unable to allocate memory for Minidump size "
  3858. "(0x%x).\n", ha->md_dump_size);
  3859. return 1;
  3860. }
  3861. return 0;
  3862. }
  3863. void
  3864. qla82xx_md_free(scsi_qla_host_t *vha)
  3865. {
  3866. struct qla_hw_data *ha = vha->hw;
  3867. /* Release the template header allocated */
  3868. if (ha->md_tmplt_hdr) {
  3869. ql_log(ql_log_info, vha, 0xb048,
  3870. "Free MiniDump template: %p, size (%d KB)\n",
  3871. ha->md_tmplt_hdr, ha->md_template_size / 1024);
  3872. dma_free_coherent(&ha->pdev->dev, ha->md_template_size,
  3873. ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma);
  3874. ha->md_tmplt_hdr = NULL;
  3875. }
  3876. /* Release the template data buffer allocated */
  3877. if (ha->md_dump) {
  3878. ql_log(ql_log_info, vha, 0xb049,
  3879. "Free MiniDump memory: %p, size (%d KB)\n",
  3880. ha->md_dump, ha->md_dump_size / 1024);
  3881. vfree(ha->md_dump);
  3882. ha->md_dump_size = 0;
  3883. ha->md_dump = NULL;
  3884. }
  3885. }
  3886. void
  3887. qla82xx_md_prep(scsi_qla_host_t *vha)
  3888. {
  3889. struct qla_hw_data *ha = vha->hw;
  3890. int rval;
  3891. /* Get Minidump template size */
  3892. rval = qla82xx_md_get_template_size(vha);
  3893. if (rval == QLA_SUCCESS) {
  3894. ql_log(ql_log_info, vha, 0xb04a,
  3895. "MiniDump Template size obtained (%d KB)\n",
  3896. ha->md_template_size / 1024);
  3897. /* Get Minidump template */
  3898. if (IS_QLA8044(ha))
  3899. rval = qla8044_md_get_template(vha);
  3900. else
  3901. rval = qla82xx_md_get_template(vha);
  3902. if (rval == QLA_SUCCESS) {
  3903. ql_dbg(ql_dbg_p3p, vha, 0xb04b,
  3904. "MiniDump Template obtained\n");
  3905. /* Allocate memory for minidump */
  3906. rval = qla82xx_md_alloc(vha);
  3907. if (rval == QLA_SUCCESS)
  3908. ql_log(ql_log_info, vha, 0xb04c,
  3909. "MiniDump memory allocated (%d KB)\n",
  3910. ha->md_dump_size / 1024);
  3911. else {
  3912. ql_log(ql_log_info, vha, 0xb04d,
  3913. "Free MiniDump template: %p, size: (%d KB)\n",
  3914. ha->md_tmplt_hdr,
  3915. ha->md_template_size / 1024);
  3916. dma_free_coherent(&ha->pdev->dev,
  3917. ha->md_template_size,
  3918. ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma);
  3919. ha->md_tmplt_hdr = NULL;
  3920. }
  3921. }
  3922. }
  3923. }
  3924. int
  3925. qla82xx_beacon_on(struct scsi_qla_host *vha)
  3926. {
  3927. int rval;
  3928. struct qla_hw_data *ha = vha->hw;
  3929. qla82xx_idc_lock(ha);
  3930. rval = qla82xx_mbx_beacon_ctl(vha, 1);
  3931. if (rval) {
  3932. ql_log(ql_log_warn, vha, 0xb050,
  3933. "mbx set led config failed in %s\n", __func__);
  3934. goto exit;
  3935. }
  3936. ha->beacon_blink_led = 1;
  3937. exit:
  3938. qla82xx_idc_unlock(ha);
  3939. return rval;
  3940. }
  3941. int
  3942. qla82xx_beacon_off(struct scsi_qla_host *vha)
  3943. {
  3944. int rval;
  3945. struct qla_hw_data *ha = vha->hw;
  3946. qla82xx_idc_lock(ha);
  3947. rval = qla82xx_mbx_beacon_ctl(vha, 0);
  3948. if (rval) {
  3949. ql_log(ql_log_warn, vha, 0xb051,
  3950. "mbx set led config failed in %s\n", __func__);
  3951. goto exit;
  3952. }
  3953. ha->beacon_blink_led = 0;
  3954. exit:
  3955. qla82xx_idc_unlock(ha);
  3956. return rval;
  3957. }