pm80xx_hwi.c 130 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131
  1. /*
  2. * PMC-Sierra SPCv/ve 8088/8089 SAS/SATA based host adapters driver
  3. *
  4. * Copyright (c) 2008-2009 PMC-Sierra, Inc.,
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions, and the following disclaimer,
  12. * without modification.
  13. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  14. * substantially similar to the "NO WARRANTY" disclaimer below
  15. * ("Disclaimer") and any redistribution must be conditioned upon
  16. * including a substantially similar Disclaimer requirement for further
  17. * binary redistribution.
  18. * 3. Neither the names of the above-listed copyright holders nor the names
  19. * of any contributors may be used to endorse or promote products derived
  20. * from this software without specific prior written permission.
  21. *
  22. * Alternatively, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2 as published by the Free
  24. * Software Foundation.
  25. *
  26. * NO WARRANTY
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  32. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  33. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  34. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  35. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  36. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  37. * POSSIBILITY OF SUCH DAMAGES.
  38. *
  39. */
  40. #include <linux/slab.h>
  41. #include "pm8001_sas.h"
  42. #include "pm80xx_hwi.h"
  43. #include "pm8001_chips.h"
  44. #include "pm8001_ctl.h"
  45. #define SMP_DIRECT 1
  46. #define SMP_INDIRECT 2
  47. /**
  48. * read_main_config_table - read the configure table and save it.
  49. * @pm8001_ha: our hba card information
  50. */
  51. static void read_main_config_table(struct pm8001_hba_info *pm8001_ha)
  52. {
  53. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  54. pm8001_ha->main_cfg_tbl.pm80xx_tbl.signature =
  55. pm8001_mr32(address, MAIN_SIGNATURE_OFFSET);
  56. pm8001_ha->main_cfg_tbl.pm80xx_tbl.interface_rev =
  57. pm8001_mr32(address, MAIN_INTERFACE_REVISION);
  58. pm8001_ha->main_cfg_tbl.pm80xx_tbl.firmware_rev =
  59. pm8001_mr32(address, MAIN_FW_REVISION);
  60. pm8001_ha->main_cfg_tbl.pm80xx_tbl.max_out_io =
  61. pm8001_mr32(address, MAIN_MAX_OUTSTANDING_IO_OFFSET);
  62. pm8001_ha->main_cfg_tbl.pm80xx_tbl.max_sgl =
  63. pm8001_mr32(address, MAIN_MAX_SGL_OFFSET);
  64. pm8001_ha->main_cfg_tbl.pm80xx_tbl.ctrl_cap_flag =
  65. pm8001_mr32(address, MAIN_CNTRL_CAP_OFFSET);
  66. pm8001_ha->main_cfg_tbl.pm80xx_tbl.gst_offset =
  67. pm8001_mr32(address, MAIN_GST_OFFSET);
  68. pm8001_ha->main_cfg_tbl.pm80xx_tbl.inbound_queue_offset =
  69. pm8001_mr32(address, MAIN_IBQ_OFFSET);
  70. pm8001_ha->main_cfg_tbl.pm80xx_tbl.outbound_queue_offset =
  71. pm8001_mr32(address, MAIN_OBQ_OFFSET);
  72. /* read Error Dump Offset and Length */
  73. pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_dump_offset0 =
  74. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_OFFSET);
  75. pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_dump_length0 =
  76. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_LENGTH);
  77. pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_dump_offset1 =
  78. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_OFFSET);
  79. pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_dump_length1 =
  80. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_LENGTH);
  81. /* read GPIO LED settings from the configuration table */
  82. pm8001_ha->main_cfg_tbl.pm80xx_tbl.gpio_led_mapping =
  83. pm8001_mr32(address, MAIN_GPIO_LED_FLAGS_OFFSET);
  84. /* read analog Setting offset from the configuration table */
  85. pm8001_ha->main_cfg_tbl.pm80xx_tbl.analog_setup_table_offset =
  86. pm8001_mr32(address, MAIN_ANALOG_SETUP_OFFSET);
  87. pm8001_ha->main_cfg_tbl.pm80xx_tbl.int_vec_table_offset =
  88. pm8001_mr32(address, MAIN_INT_VECTOR_TABLE_OFFSET);
  89. pm8001_ha->main_cfg_tbl.pm80xx_tbl.phy_attr_table_offset =
  90. pm8001_mr32(address, MAIN_SAS_PHY_ATTR_TABLE_OFFSET);
  91. }
  92. /**
  93. * read_general_status_table - read the general status table and save it.
  94. * @pm8001_ha: our hba card information
  95. */
  96. static void read_general_status_table(struct pm8001_hba_info *pm8001_ha)
  97. {
  98. void __iomem *address = pm8001_ha->general_stat_tbl_addr;
  99. pm8001_ha->gs_tbl.pm80xx_tbl.gst_len_mpistate =
  100. pm8001_mr32(address, GST_GSTLEN_MPIS_OFFSET);
  101. pm8001_ha->gs_tbl.pm80xx_tbl.iq_freeze_state0 =
  102. pm8001_mr32(address, GST_IQ_FREEZE_STATE0_OFFSET);
  103. pm8001_ha->gs_tbl.pm80xx_tbl.iq_freeze_state1 =
  104. pm8001_mr32(address, GST_IQ_FREEZE_STATE1_OFFSET);
  105. pm8001_ha->gs_tbl.pm80xx_tbl.msgu_tcnt =
  106. pm8001_mr32(address, GST_MSGUTCNT_OFFSET);
  107. pm8001_ha->gs_tbl.pm80xx_tbl.iop_tcnt =
  108. pm8001_mr32(address, GST_IOPTCNT_OFFSET);
  109. pm8001_ha->gs_tbl.pm80xx_tbl.gpio_input_val =
  110. pm8001_mr32(address, GST_GPIO_INPUT_VAL);
  111. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[0] =
  112. pm8001_mr32(address, GST_RERRINFO_OFFSET0);
  113. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[1] =
  114. pm8001_mr32(address, GST_RERRINFO_OFFSET1);
  115. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[2] =
  116. pm8001_mr32(address, GST_RERRINFO_OFFSET2);
  117. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[3] =
  118. pm8001_mr32(address, GST_RERRINFO_OFFSET3);
  119. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[4] =
  120. pm8001_mr32(address, GST_RERRINFO_OFFSET4);
  121. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[5] =
  122. pm8001_mr32(address, GST_RERRINFO_OFFSET5);
  123. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[6] =
  124. pm8001_mr32(address, GST_RERRINFO_OFFSET6);
  125. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[7] =
  126. pm8001_mr32(address, GST_RERRINFO_OFFSET7);
  127. }
  128. /**
  129. * read_phy_attr_table - read the phy attribute table and save it.
  130. * @pm8001_ha: our hba card information
  131. */
  132. static void read_phy_attr_table(struct pm8001_hba_info *pm8001_ha)
  133. {
  134. void __iomem *address = pm8001_ha->pspa_q_tbl_addr;
  135. pm8001_ha->phy_attr_table.phystart1_16[0] =
  136. pm8001_mr32(address, PSPA_PHYSTATE0_OFFSET);
  137. pm8001_ha->phy_attr_table.phystart1_16[1] =
  138. pm8001_mr32(address, PSPA_PHYSTATE1_OFFSET);
  139. pm8001_ha->phy_attr_table.phystart1_16[2] =
  140. pm8001_mr32(address, PSPA_PHYSTATE2_OFFSET);
  141. pm8001_ha->phy_attr_table.phystart1_16[3] =
  142. pm8001_mr32(address, PSPA_PHYSTATE3_OFFSET);
  143. pm8001_ha->phy_attr_table.phystart1_16[4] =
  144. pm8001_mr32(address, PSPA_PHYSTATE4_OFFSET);
  145. pm8001_ha->phy_attr_table.phystart1_16[5] =
  146. pm8001_mr32(address, PSPA_PHYSTATE5_OFFSET);
  147. pm8001_ha->phy_attr_table.phystart1_16[6] =
  148. pm8001_mr32(address, PSPA_PHYSTATE6_OFFSET);
  149. pm8001_ha->phy_attr_table.phystart1_16[7] =
  150. pm8001_mr32(address, PSPA_PHYSTATE7_OFFSET);
  151. pm8001_ha->phy_attr_table.phystart1_16[8] =
  152. pm8001_mr32(address, PSPA_PHYSTATE8_OFFSET);
  153. pm8001_ha->phy_attr_table.phystart1_16[9] =
  154. pm8001_mr32(address, PSPA_PHYSTATE9_OFFSET);
  155. pm8001_ha->phy_attr_table.phystart1_16[10] =
  156. pm8001_mr32(address, PSPA_PHYSTATE10_OFFSET);
  157. pm8001_ha->phy_attr_table.phystart1_16[11] =
  158. pm8001_mr32(address, PSPA_PHYSTATE11_OFFSET);
  159. pm8001_ha->phy_attr_table.phystart1_16[12] =
  160. pm8001_mr32(address, PSPA_PHYSTATE12_OFFSET);
  161. pm8001_ha->phy_attr_table.phystart1_16[13] =
  162. pm8001_mr32(address, PSPA_PHYSTATE13_OFFSET);
  163. pm8001_ha->phy_attr_table.phystart1_16[14] =
  164. pm8001_mr32(address, PSPA_PHYSTATE14_OFFSET);
  165. pm8001_ha->phy_attr_table.phystart1_16[15] =
  166. pm8001_mr32(address, PSPA_PHYSTATE15_OFFSET);
  167. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[0] =
  168. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID0_OFFSET);
  169. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[1] =
  170. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID1_OFFSET);
  171. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[2] =
  172. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID2_OFFSET);
  173. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[3] =
  174. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID3_OFFSET);
  175. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[4] =
  176. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID4_OFFSET);
  177. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[5] =
  178. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID5_OFFSET);
  179. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[6] =
  180. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID6_OFFSET);
  181. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[7] =
  182. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID7_OFFSET);
  183. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[8] =
  184. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID8_OFFSET);
  185. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[9] =
  186. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID9_OFFSET);
  187. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[10] =
  188. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID10_OFFSET);
  189. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[11] =
  190. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID11_OFFSET);
  191. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[12] =
  192. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID12_OFFSET);
  193. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[13] =
  194. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID13_OFFSET);
  195. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[14] =
  196. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID14_OFFSET);
  197. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[15] =
  198. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID15_OFFSET);
  199. }
  200. /**
  201. * read_inbnd_queue_table - read the inbound queue table and save it.
  202. * @pm8001_ha: our hba card information
  203. */
  204. static void read_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  205. {
  206. int i;
  207. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  208. for (i = 0; i < PM8001_MAX_SPCV_INB_NUM; i++) {
  209. u32 offset = i * 0x20;
  210. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  211. get_pci_bar_index(pm8001_mr32(address,
  212. (offset + IB_PIPCI_BAR)));
  213. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  214. pm8001_mr32(address, (offset + IB_PIPCI_BAR_OFFSET));
  215. }
  216. }
  217. /**
  218. * read_outbnd_queue_table - read the outbound queue table and save it.
  219. * @pm8001_ha: our hba card information
  220. */
  221. static void read_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  222. {
  223. int i;
  224. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  225. for (i = 0; i < PM8001_MAX_SPCV_OUTB_NUM; i++) {
  226. u32 offset = i * 0x24;
  227. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  228. get_pci_bar_index(pm8001_mr32(address,
  229. (offset + OB_CIPCI_BAR)));
  230. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  231. pm8001_mr32(address, (offset + OB_CIPCI_BAR_OFFSET));
  232. }
  233. }
  234. /**
  235. * init_default_table_values - init the default table.
  236. * @pm8001_ha: our hba card information
  237. */
  238. static void init_default_table_values(struct pm8001_hba_info *pm8001_ha)
  239. {
  240. int i;
  241. u32 offsetib, offsetob;
  242. void __iomem *addressib = pm8001_ha->inbnd_q_tbl_addr;
  243. void __iomem *addressob = pm8001_ha->outbnd_q_tbl_addr;
  244. pm8001_ha->main_cfg_tbl.pm80xx_tbl.upper_event_log_addr =
  245. pm8001_ha->memoryMap.region[AAP1].phys_addr_hi;
  246. pm8001_ha->main_cfg_tbl.pm80xx_tbl.lower_event_log_addr =
  247. pm8001_ha->memoryMap.region[AAP1].phys_addr_lo;
  248. pm8001_ha->main_cfg_tbl.pm80xx_tbl.event_log_size =
  249. PM8001_EVENT_LOG_SIZE;
  250. pm8001_ha->main_cfg_tbl.pm80xx_tbl.event_log_severity = 0x01;
  251. pm8001_ha->main_cfg_tbl.pm80xx_tbl.upper_pcs_event_log_addr =
  252. pm8001_ha->memoryMap.region[IOP].phys_addr_hi;
  253. pm8001_ha->main_cfg_tbl.pm80xx_tbl.lower_pcs_event_log_addr =
  254. pm8001_ha->memoryMap.region[IOP].phys_addr_lo;
  255. pm8001_ha->main_cfg_tbl.pm80xx_tbl.pcs_event_log_size =
  256. PM8001_EVENT_LOG_SIZE;
  257. pm8001_ha->main_cfg_tbl.pm80xx_tbl.pcs_event_log_severity = 0x01;
  258. pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_interrupt = 0x01;
  259. /* Disable end to end CRC checking */
  260. pm8001_ha->main_cfg_tbl.pm80xx_tbl.crc_core_dump = (0x1 << 16);
  261. for (i = 0; i < PM8001_MAX_SPCV_INB_NUM; i++) {
  262. pm8001_ha->inbnd_q_tbl[i].element_pri_size_cnt =
  263. PM8001_MPI_QUEUE | (pm8001_ha->iomb_size << 16) | (0x00<<30);
  264. pm8001_ha->inbnd_q_tbl[i].upper_base_addr =
  265. pm8001_ha->memoryMap.region[IB + i].phys_addr_hi;
  266. pm8001_ha->inbnd_q_tbl[i].lower_base_addr =
  267. pm8001_ha->memoryMap.region[IB + i].phys_addr_lo;
  268. pm8001_ha->inbnd_q_tbl[i].base_virt =
  269. (u8 *)pm8001_ha->memoryMap.region[IB + i].virt_ptr;
  270. pm8001_ha->inbnd_q_tbl[i].total_length =
  271. pm8001_ha->memoryMap.region[IB + i].total_len;
  272. pm8001_ha->inbnd_q_tbl[i].ci_upper_base_addr =
  273. pm8001_ha->memoryMap.region[CI + i].phys_addr_hi;
  274. pm8001_ha->inbnd_q_tbl[i].ci_lower_base_addr =
  275. pm8001_ha->memoryMap.region[CI + i].phys_addr_lo;
  276. pm8001_ha->inbnd_q_tbl[i].ci_virt =
  277. pm8001_ha->memoryMap.region[CI + i].virt_ptr;
  278. offsetib = i * 0x20;
  279. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  280. get_pci_bar_index(pm8001_mr32(addressib,
  281. (offsetib + 0x14)));
  282. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  283. pm8001_mr32(addressib, (offsetib + 0x18));
  284. pm8001_ha->inbnd_q_tbl[i].producer_idx = 0;
  285. pm8001_ha->inbnd_q_tbl[i].consumer_index = 0;
  286. }
  287. for (i = 0; i < PM8001_MAX_SPCV_OUTB_NUM; i++) {
  288. pm8001_ha->outbnd_q_tbl[i].element_size_cnt =
  289. PM8001_MPI_QUEUE | (pm8001_ha->iomb_size << 16) | (0x01<<30);
  290. pm8001_ha->outbnd_q_tbl[i].upper_base_addr =
  291. pm8001_ha->memoryMap.region[OB + i].phys_addr_hi;
  292. pm8001_ha->outbnd_q_tbl[i].lower_base_addr =
  293. pm8001_ha->memoryMap.region[OB + i].phys_addr_lo;
  294. pm8001_ha->outbnd_q_tbl[i].base_virt =
  295. (u8 *)pm8001_ha->memoryMap.region[OB + i].virt_ptr;
  296. pm8001_ha->outbnd_q_tbl[i].total_length =
  297. pm8001_ha->memoryMap.region[OB + i].total_len;
  298. pm8001_ha->outbnd_q_tbl[i].pi_upper_base_addr =
  299. pm8001_ha->memoryMap.region[PI + i].phys_addr_hi;
  300. pm8001_ha->outbnd_q_tbl[i].pi_lower_base_addr =
  301. pm8001_ha->memoryMap.region[PI + i].phys_addr_lo;
  302. /* interrupt vector based on oq */
  303. pm8001_ha->outbnd_q_tbl[i].interrup_vec_cnt_delay = (i << 24);
  304. pm8001_ha->outbnd_q_tbl[i].pi_virt =
  305. pm8001_ha->memoryMap.region[PI + i].virt_ptr;
  306. offsetob = i * 0x24;
  307. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  308. get_pci_bar_index(pm8001_mr32(addressob,
  309. offsetob + 0x14));
  310. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  311. pm8001_mr32(addressob, (offsetob + 0x18));
  312. pm8001_ha->outbnd_q_tbl[i].consumer_idx = 0;
  313. pm8001_ha->outbnd_q_tbl[i].producer_index = 0;
  314. }
  315. }
  316. /**
  317. * update_main_config_table - update the main default table to the HBA.
  318. * @pm8001_ha: our hba card information
  319. */
  320. static void update_main_config_table(struct pm8001_hba_info *pm8001_ha)
  321. {
  322. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  323. pm8001_mw32(address, MAIN_IQNPPD_HPPD_OFFSET,
  324. pm8001_ha->main_cfg_tbl.pm80xx_tbl.inbound_q_nppd_hppd);
  325. pm8001_mw32(address, MAIN_EVENT_LOG_ADDR_HI,
  326. pm8001_ha->main_cfg_tbl.pm80xx_tbl.upper_event_log_addr);
  327. pm8001_mw32(address, MAIN_EVENT_LOG_ADDR_LO,
  328. pm8001_ha->main_cfg_tbl.pm80xx_tbl.lower_event_log_addr);
  329. pm8001_mw32(address, MAIN_EVENT_LOG_BUFF_SIZE,
  330. pm8001_ha->main_cfg_tbl.pm80xx_tbl.event_log_size);
  331. pm8001_mw32(address, MAIN_EVENT_LOG_OPTION,
  332. pm8001_ha->main_cfg_tbl.pm80xx_tbl.event_log_severity);
  333. pm8001_mw32(address, MAIN_PCS_EVENT_LOG_ADDR_HI,
  334. pm8001_ha->main_cfg_tbl.pm80xx_tbl.upper_pcs_event_log_addr);
  335. pm8001_mw32(address, MAIN_PCS_EVENT_LOG_ADDR_LO,
  336. pm8001_ha->main_cfg_tbl.pm80xx_tbl.lower_pcs_event_log_addr);
  337. pm8001_mw32(address, MAIN_PCS_EVENT_LOG_BUFF_SIZE,
  338. pm8001_ha->main_cfg_tbl.pm80xx_tbl.pcs_event_log_size);
  339. pm8001_mw32(address, MAIN_PCS_EVENT_LOG_OPTION,
  340. pm8001_ha->main_cfg_tbl.pm80xx_tbl.pcs_event_log_severity);
  341. pm8001_mw32(address, MAIN_FATAL_ERROR_INTERRUPT,
  342. pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_interrupt);
  343. pm8001_mw32(address, MAIN_EVENT_CRC_CHECK,
  344. pm8001_ha->main_cfg_tbl.pm80xx_tbl.crc_core_dump);
  345. /* SPCv specific */
  346. pm8001_ha->main_cfg_tbl.pm80xx_tbl.gpio_led_mapping &= 0xCFFFFFFF;
  347. /* Set GPIOLED to 0x2 for LED indicator */
  348. pm8001_ha->main_cfg_tbl.pm80xx_tbl.gpio_led_mapping |= 0x20000000;
  349. pm8001_mw32(address, MAIN_GPIO_LED_FLAGS_OFFSET,
  350. pm8001_ha->main_cfg_tbl.pm80xx_tbl.gpio_led_mapping);
  351. pm8001_mw32(address, MAIN_PORT_RECOVERY_TIMER,
  352. pm8001_ha->main_cfg_tbl.pm80xx_tbl.port_recovery_timer);
  353. pm8001_mw32(address, MAIN_INT_REASSERTION_DELAY,
  354. pm8001_ha->main_cfg_tbl.pm80xx_tbl.interrupt_reassertion_delay);
  355. }
  356. /**
  357. * update_inbnd_queue_table - update the inbound queue table to the HBA.
  358. * @pm8001_ha: our hba card information
  359. */
  360. static void update_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
  361. int number)
  362. {
  363. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  364. u16 offset = number * 0x20;
  365. pm8001_mw32(address, offset + IB_PROPERITY_OFFSET,
  366. pm8001_ha->inbnd_q_tbl[number].element_pri_size_cnt);
  367. pm8001_mw32(address, offset + IB_BASE_ADDR_HI_OFFSET,
  368. pm8001_ha->inbnd_q_tbl[number].upper_base_addr);
  369. pm8001_mw32(address, offset + IB_BASE_ADDR_LO_OFFSET,
  370. pm8001_ha->inbnd_q_tbl[number].lower_base_addr);
  371. pm8001_mw32(address, offset + IB_CI_BASE_ADDR_HI_OFFSET,
  372. pm8001_ha->inbnd_q_tbl[number].ci_upper_base_addr);
  373. pm8001_mw32(address, offset + IB_CI_BASE_ADDR_LO_OFFSET,
  374. pm8001_ha->inbnd_q_tbl[number].ci_lower_base_addr);
  375. }
  376. /**
  377. * update_outbnd_queue_table - update the outbound queue table to the HBA.
  378. * @pm8001_ha: our hba card information
  379. */
  380. static void update_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
  381. int number)
  382. {
  383. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  384. u16 offset = number * 0x24;
  385. pm8001_mw32(address, offset + OB_PROPERITY_OFFSET,
  386. pm8001_ha->outbnd_q_tbl[number].element_size_cnt);
  387. pm8001_mw32(address, offset + OB_BASE_ADDR_HI_OFFSET,
  388. pm8001_ha->outbnd_q_tbl[number].upper_base_addr);
  389. pm8001_mw32(address, offset + OB_BASE_ADDR_LO_OFFSET,
  390. pm8001_ha->outbnd_q_tbl[number].lower_base_addr);
  391. pm8001_mw32(address, offset + OB_PI_BASE_ADDR_HI_OFFSET,
  392. pm8001_ha->outbnd_q_tbl[number].pi_upper_base_addr);
  393. pm8001_mw32(address, offset + OB_PI_BASE_ADDR_LO_OFFSET,
  394. pm8001_ha->outbnd_q_tbl[number].pi_lower_base_addr);
  395. pm8001_mw32(address, offset + OB_INTERRUPT_COALES_OFFSET,
  396. pm8001_ha->outbnd_q_tbl[number].interrup_vec_cnt_delay);
  397. }
  398. /**
  399. * mpi_init_check - check firmware initialization status.
  400. * @pm8001_ha: our hba card information
  401. */
  402. static int mpi_init_check(struct pm8001_hba_info *pm8001_ha)
  403. {
  404. u32 max_wait_count;
  405. u32 value;
  406. u32 gst_len_mpistate;
  407. /* Write bit0=1 to Inbound DoorBell Register to tell the SPC FW the
  408. table is updated */
  409. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPCv_MSGU_CFG_TABLE_UPDATE);
  410. /* wait until Inbound DoorBell Clear Register toggled */
  411. max_wait_count = 2 * 1000 * 1000;/* 2 sec for spcv/ve */
  412. do {
  413. udelay(1);
  414. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  415. value &= SPCv_MSGU_CFG_TABLE_UPDATE;
  416. } while ((value != 0) && (--max_wait_count));
  417. if (!max_wait_count)
  418. return -1;
  419. /* check the MPI-State for initialization upto 100ms*/
  420. max_wait_count = 100 * 1000;/* 100 msec */
  421. do {
  422. udelay(1);
  423. gst_len_mpistate =
  424. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  425. GST_GSTLEN_MPIS_OFFSET);
  426. } while ((GST_MPI_STATE_INIT !=
  427. (gst_len_mpistate & GST_MPI_STATE_MASK)) && (--max_wait_count));
  428. if (!max_wait_count)
  429. return -1;
  430. /* check MPI Initialization error */
  431. gst_len_mpistate = gst_len_mpistate >> 16;
  432. if (0x0000 != gst_len_mpistate)
  433. return -1;
  434. return 0;
  435. }
  436. /**
  437. * check_fw_ready - The LLDD check if the FW is ready, if not, return error.
  438. * @pm8001_ha: our hba card information
  439. */
  440. static int check_fw_ready(struct pm8001_hba_info *pm8001_ha)
  441. {
  442. u32 value;
  443. u32 max_wait_count;
  444. u32 max_wait_time;
  445. int ret = 0;
  446. /* reset / PCIe ready */
  447. max_wait_time = max_wait_count = 100 * 1000; /* 100 milli sec */
  448. do {
  449. udelay(1);
  450. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  451. } while ((value == 0xFFFFFFFF) && (--max_wait_count));
  452. /* check ila status */
  453. max_wait_time = max_wait_count = 1000 * 1000; /* 1000 milli sec */
  454. do {
  455. udelay(1);
  456. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  457. } while (((value & SCRATCH_PAD_ILA_READY) !=
  458. SCRATCH_PAD_ILA_READY) && (--max_wait_count));
  459. if (!max_wait_count)
  460. ret = -1;
  461. else {
  462. PM8001_MSG_DBG(pm8001_ha,
  463. pm8001_printk(" ila ready status in %d millisec\n",
  464. (max_wait_time - max_wait_count)));
  465. }
  466. /* check RAAE status */
  467. max_wait_time = max_wait_count = 1800 * 1000; /* 1800 milli sec */
  468. do {
  469. udelay(1);
  470. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  471. } while (((value & SCRATCH_PAD_RAAE_READY) !=
  472. SCRATCH_PAD_RAAE_READY) && (--max_wait_count));
  473. if (!max_wait_count)
  474. ret = -1;
  475. else {
  476. PM8001_MSG_DBG(pm8001_ha,
  477. pm8001_printk(" raae ready status in %d millisec\n",
  478. (max_wait_time - max_wait_count)));
  479. }
  480. /* check iop0 status */
  481. max_wait_time = max_wait_count = 600 * 1000; /* 600 milli sec */
  482. do {
  483. udelay(1);
  484. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  485. } while (((value & SCRATCH_PAD_IOP0_READY) != SCRATCH_PAD_IOP0_READY) &&
  486. (--max_wait_count));
  487. if (!max_wait_count)
  488. ret = -1;
  489. else {
  490. PM8001_MSG_DBG(pm8001_ha,
  491. pm8001_printk(" iop0 ready status in %d millisec\n",
  492. (max_wait_time - max_wait_count)));
  493. }
  494. /* check iop1 status only for 16 port controllers */
  495. if ((pm8001_ha->chip_id != chip_8008) &&
  496. (pm8001_ha->chip_id != chip_8009)) {
  497. /* 200 milli sec */
  498. max_wait_time = max_wait_count = 200 * 1000;
  499. do {
  500. udelay(1);
  501. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  502. } while (((value & SCRATCH_PAD_IOP1_READY) !=
  503. SCRATCH_PAD_IOP1_READY) && (--max_wait_count));
  504. if (!max_wait_count)
  505. ret = -1;
  506. else {
  507. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  508. "iop1 ready status in %d millisec\n",
  509. (max_wait_time - max_wait_count)));
  510. }
  511. }
  512. return ret;
  513. }
  514. static void init_pci_device_addresses(struct pm8001_hba_info *pm8001_ha)
  515. {
  516. void __iomem *base_addr;
  517. u32 value;
  518. u32 offset;
  519. u32 pcibar;
  520. u32 pcilogic;
  521. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  522. offset = value & 0x03FFFFFF; /* scratch pad 0 TBL address */
  523. PM8001_INIT_DBG(pm8001_ha,
  524. pm8001_printk("Scratchpad 0 Offset: 0x%x value 0x%x\n",
  525. offset, value));
  526. pcilogic = (value & 0xFC000000) >> 26;
  527. pcibar = get_pci_bar_index(pcilogic);
  528. PM8001_INIT_DBG(pm8001_ha,
  529. pm8001_printk("Scratchpad 0 PCI BAR: %d\n", pcibar));
  530. pm8001_ha->main_cfg_tbl_addr = base_addr =
  531. pm8001_ha->io_mem[pcibar].memvirtaddr + offset;
  532. pm8001_ha->general_stat_tbl_addr =
  533. base_addr + (pm8001_cr32(pm8001_ha, pcibar, offset + 0x18) &
  534. 0xFFFFFF);
  535. pm8001_ha->inbnd_q_tbl_addr =
  536. base_addr + (pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C) &
  537. 0xFFFFFF);
  538. pm8001_ha->outbnd_q_tbl_addr =
  539. base_addr + (pm8001_cr32(pm8001_ha, pcibar, offset + 0x20) &
  540. 0xFFFFFF);
  541. pm8001_ha->ivt_tbl_addr =
  542. base_addr + (pm8001_cr32(pm8001_ha, pcibar, offset + 0x8C) &
  543. 0xFFFFFF);
  544. pm8001_ha->pspa_q_tbl_addr =
  545. base_addr + (pm8001_cr32(pm8001_ha, pcibar, offset + 0x90) &
  546. 0xFFFFFF);
  547. PM8001_INIT_DBG(pm8001_ha,
  548. pm8001_printk("GST OFFSET 0x%x\n",
  549. pm8001_cr32(pm8001_ha, pcibar, offset + 0x18)));
  550. PM8001_INIT_DBG(pm8001_ha,
  551. pm8001_printk("INBND OFFSET 0x%x\n",
  552. pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C)));
  553. PM8001_INIT_DBG(pm8001_ha,
  554. pm8001_printk("OBND OFFSET 0x%x\n",
  555. pm8001_cr32(pm8001_ha, pcibar, offset + 0x20)));
  556. PM8001_INIT_DBG(pm8001_ha,
  557. pm8001_printk("IVT OFFSET 0x%x\n",
  558. pm8001_cr32(pm8001_ha, pcibar, offset + 0x8C)));
  559. PM8001_INIT_DBG(pm8001_ha,
  560. pm8001_printk("PSPA OFFSET 0x%x\n",
  561. pm8001_cr32(pm8001_ha, pcibar, offset + 0x90)));
  562. PM8001_INIT_DBG(pm8001_ha,
  563. pm8001_printk("addr - main cfg %p general status %p\n",
  564. pm8001_ha->main_cfg_tbl_addr,
  565. pm8001_ha->general_stat_tbl_addr));
  566. PM8001_INIT_DBG(pm8001_ha,
  567. pm8001_printk("addr - inbnd %p obnd %p\n",
  568. pm8001_ha->inbnd_q_tbl_addr,
  569. pm8001_ha->outbnd_q_tbl_addr));
  570. PM8001_INIT_DBG(pm8001_ha,
  571. pm8001_printk("addr - pspa %p ivt %p\n",
  572. pm8001_ha->pspa_q_tbl_addr,
  573. pm8001_ha->ivt_tbl_addr));
  574. }
  575. /**
  576. * pm80xx_set_thermal_config - support the thermal configuration
  577. * @pm8001_ha: our hba card information.
  578. */
  579. int
  580. pm80xx_set_thermal_config(struct pm8001_hba_info *pm8001_ha)
  581. {
  582. struct set_ctrl_cfg_req payload;
  583. struct inbound_queue_table *circularQ;
  584. int rc;
  585. u32 tag;
  586. u32 opc = OPC_INB_SET_CONTROLLER_CONFIG;
  587. memset(&payload, 0, sizeof(struct set_ctrl_cfg_req));
  588. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  589. if (rc)
  590. return -1;
  591. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  592. payload.tag = cpu_to_le32(tag);
  593. payload.cfg_pg[0] = (THERMAL_LOG_ENABLE << 9) |
  594. (THERMAL_ENABLE << 8) | THERMAL_OP_CODE;
  595. payload.cfg_pg[1] = (LTEMPHIL << 24) | (RTEMPHIL << 8);
  596. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  597. return rc;
  598. }
  599. /**
  600. * pm80xx_set_sas_protocol_timer_config - support the SAS Protocol
  601. * Timer configuration page
  602. * @pm8001_ha: our hba card information.
  603. */
  604. static int
  605. pm80xx_set_sas_protocol_timer_config(struct pm8001_hba_info *pm8001_ha)
  606. {
  607. struct set_ctrl_cfg_req payload;
  608. struct inbound_queue_table *circularQ;
  609. SASProtocolTimerConfig_t SASConfigPage;
  610. int rc;
  611. u32 tag;
  612. u32 opc = OPC_INB_SET_CONTROLLER_CONFIG;
  613. memset(&payload, 0, sizeof(struct set_ctrl_cfg_req));
  614. memset(&SASConfigPage, 0, sizeof(SASProtocolTimerConfig_t));
  615. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  616. if (rc)
  617. return -1;
  618. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  619. payload.tag = cpu_to_le32(tag);
  620. SASConfigPage.pageCode = SAS_PROTOCOL_TIMER_CONFIG_PAGE;
  621. SASConfigPage.MST_MSI = 3 << 15;
  622. SASConfigPage.STP_SSP_MCT_TMO = (STP_MCT_TMO << 16) | SSP_MCT_TMO;
  623. SASConfigPage.STP_FRM_TMO = (SAS_MAX_OPEN_TIME << 24) |
  624. (SMP_MAX_CONN_TIMER << 16) | STP_FRM_TIMER;
  625. SASConfigPage.STP_IDLE_TMO = STP_IDLE_TIME;
  626. if (SASConfigPage.STP_IDLE_TMO > 0x3FFFFFF)
  627. SASConfigPage.STP_IDLE_TMO = 0x3FFFFFF;
  628. SASConfigPage.OPNRJT_RTRY_INTVL = (SAS_MFD << 16) |
  629. SAS_OPNRJT_RTRY_INTVL;
  630. SASConfigPage.Data_Cmd_OPNRJT_RTRY_TMO = (SAS_DOPNRJT_RTRY_TMO << 16)
  631. | SAS_COPNRJT_RTRY_TMO;
  632. SASConfigPage.Data_Cmd_OPNRJT_RTRY_THR = (SAS_DOPNRJT_RTRY_THR << 16)
  633. | SAS_COPNRJT_RTRY_THR;
  634. SASConfigPage.MAX_AIP = SAS_MAX_AIP;
  635. PM8001_INIT_DBG(pm8001_ha,
  636. pm8001_printk("SASConfigPage.pageCode "
  637. "0x%08x\n", SASConfigPage.pageCode));
  638. PM8001_INIT_DBG(pm8001_ha,
  639. pm8001_printk("SASConfigPage.MST_MSI "
  640. " 0x%08x\n", SASConfigPage.MST_MSI));
  641. PM8001_INIT_DBG(pm8001_ha,
  642. pm8001_printk("SASConfigPage.STP_SSP_MCT_TMO "
  643. " 0x%08x\n", SASConfigPage.STP_SSP_MCT_TMO));
  644. PM8001_INIT_DBG(pm8001_ha,
  645. pm8001_printk("SASConfigPage.STP_FRM_TMO "
  646. " 0x%08x\n", SASConfigPage.STP_FRM_TMO));
  647. PM8001_INIT_DBG(pm8001_ha,
  648. pm8001_printk("SASConfigPage.STP_IDLE_TMO "
  649. " 0x%08x\n", SASConfigPage.STP_IDLE_TMO));
  650. PM8001_INIT_DBG(pm8001_ha,
  651. pm8001_printk("SASConfigPage.OPNRJT_RTRY_INTVL "
  652. " 0x%08x\n", SASConfigPage.OPNRJT_RTRY_INTVL));
  653. PM8001_INIT_DBG(pm8001_ha,
  654. pm8001_printk("SASConfigPage.Data_Cmd_OPNRJT_RTRY_TMO "
  655. " 0x%08x\n", SASConfigPage.Data_Cmd_OPNRJT_RTRY_TMO));
  656. PM8001_INIT_DBG(pm8001_ha,
  657. pm8001_printk("SASConfigPage.Data_Cmd_OPNRJT_RTRY_THR "
  658. " 0x%08x\n", SASConfigPage.Data_Cmd_OPNRJT_RTRY_THR));
  659. PM8001_INIT_DBG(pm8001_ha, pm8001_printk("SASConfigPage.MAX_AIP "
  660. " 0x%08x\n", SASConfigPage.MAX_AIP));
  661. memcpy(&payload.cfg_pg, &SASConfigPage,
  662. sizeof(SASProtocolTimerConfig_t));
  663. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  664. return rc;
  665. }
  666. /**
  667. * pm80xx_get_encrypt_info - Check for encryption
  668. * @pm8001_ha: our hba card information.
  669. */
  670. static int
  671. pm80xx_get_encrypt_info(struct pm8001_hba_info *pm8001_ha)
  672. {
  673. u32 scratch3_value;
  674. int ret;
  675. /* Read encryption status from SCRATCH PAD 3 */
  676. scratch3_value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3);
  677. if ((scratch3_value & SCRATCH_PAD3_ENC_MASK) ==
  678. SCRATCH_PAD3_ENC_READY) {
  679. if (scratch3_value & SCRATCH_PAD3_XTS_ENABLED)
  680. pm8001_ha->encrypt_info.cipher_mode = CIPHER_MODE_XTS;
  681. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  682. SCRATCH_PAD3_SMF_ENABLED)
  683. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMF;
  684. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  685. SCRATCH_PAD3_SMA_ENABLED)
  686. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMA;
  687. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  688. SCRATCH_PAD3_SMB_ENABLED)
  689. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMB;
  690. pm8001_ha->encrypt_info.status = 0;
  691. PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
  692. "Encryption: SCRATCH_PAD3_ENC_READY 0x%08X."
  693. "Cipher mode 0x%x Sec mode 0x%x status 0x%x\n",
  694. scratch3_value, pm8001_ha->encrypt_info.cipher_mode,
  695. pm8001_ha->encrypt_info.sec_mode,
  696. pm8001_ha->encrypt_info.status));
  697. ret = 0;
  698. } else if ((scratch3_value & SCRATCH_PAD3_ENC_READY) ==
  699. SCRATCH_PAD3_ENC_DISABLED) {
  700. PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
  701. "Encryption: SCRATCH_PAD3_ENC_DISABLED 0x%08X\n",
  702. scratch3_value));
  703. pm8001_ha->encrypt_info.status = 0xFFFFFFFF;
  704. pm8001_ha->encrypt_info.cipher_mode = 0;
  705. pm8001_ha->encrypt_info.sec_mode = 0;
  706. return 0;
  707. } else if ((scratch3_value & SCRATCH_PAD3_ENC_MASK) ==
  708. SCRATCH_PAD3_ENC_DIS_ERR) {
  709. pm8001_ha->encrypt_info.status =
  710. (scratch3_value & SCRATCH_PAD3_ERR_CODE) >> 16;
  711. if (scratch3_value & SCRATCH_PAD3_XTS_ENABLED)
  712. pm8001_ha->encrypt_info.cipher_mode = CIPHER_MODE_XTS;
  713. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  714. SCRATCH_PAD3_SMF_ENABLED)
  715. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMF;
  716. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  717. SCRATCH_PAD3_SMA_ENABLED)
  718. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMA;
  719. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  720. SCRATCH_PAD3_SMB_ENABLED)
  721. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMB;
  722. PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
  723. "Encryption: SCRATCH_PAD3_DIS_ERR 0x%08X."
  724. "Cipher mode 0x%x sec mode 0x%x status 0x%x\n",
  725. scratch3_value, pm8001_ha->encrypt_info.cipher_mode,
  726. pm8001_ha->encrypt_info.sec_mode,
  727. pm8001_ha->encrypt_info.status));
  728. ret = -1;
  729. } else if ((scratch3_value & SCRATCH_PAD3_ENC_MASK) ==
  730. SCRATCH_PAD3_ENC_ENA_ERR) {
  731. pm8001_ha->encrypt_info.status =
  732. (scratch3_value & SCRATCH_PAD3_ERR_CODE) >> 16;
  733. if (scratch3_value & SCRATCH_PAD3_XTS_ENABLED)
  734. pm8001_ha->encrypt_info.cipher_mode = CIPHER_MODE_XTS;
  735. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  736. SCRATCH_PAD3_SMF_ENABLED)
  737. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMF;
  738. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  739. SCRATCH_PAD3_SMA_ENABLED)
  740. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMA;
  741. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  742. SCRATCH_PAD3_SMB_ENABLED)
  743. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMB;
  744. PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
  745. "Encryption: SCRATCH_PAD3_ENA_ERR 0x%08X."
  746. "Cipher mode 0x%x sec mode 0x%x status 0x%x\n",
  747. scratch3_value, pm8001_ha->encrypt_info.cipher_mode,
  748. pm8001_ha->encrypt_info.sec_mode,
  749. pm8001_ha->encrypt_info.status));
  750. ret = -1;
  751. }
  752. return ret;
  753. }
  754. /**
  755. * pm80xx_encrypt_update - update flash with encryption informtion
  756. * @pm8001_ha: our hba card information.
  757. */
  758. static int pm80xx_encrypt_update(struct pm8001_hba_info *pm8001_ha)
  759. {
  760. struct kek_mgmt_req payload;
  761. struct inbound_queue_table *circularQ;
  762. int rc;
  763. u32 tag;
  764. u32 opc = OPC_INB_KEK_MANAGEMENT;
  765. memset(&payload, 0, sizeof(struct kek_mgmt_req));
  766. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  767. if (rc)
  768. return -1;
  769. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  770. payload.tag = cpu_to_le32(tag);
  771. /* Currently only one key is used. New KEK index is 1.
  772. * Current KEK index is 1. Store KEK to NVRAM is 1.
  773. */
  774. payload.new_curidx_ksop = ((1 << 24) | (1 << 16) | (1 << 8) |
  775. KEK_MGMT_SUBOP_KEYCARDUPDATE);
  776. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  777. return rc;
  778. }
  779. /**
  780. * pm8001_chip_init - the main init function that initialize whole PM8001 chip.
  781. * @pm8001_ha: our hba card information
  782. */
  783. static int pm80xx_chip_init(struct pm8001_hba_info *pm8001_ha)
  784. {
  785. int ret;
  786. u8 i = 0;
  787. /* check the firmware status */
  788. if (-1 == check_fw_ready(pm8001_ha)) {
  789. PM8001_FAIL_DBG(pm8001_ha,
  790. pm8001_printk("Firmware is not ready!\n"));
  791. return -EBUSY;
  792. }
  793. /* Initialize pci space address eg: mpi offset */
  794. init_pci_device_addresses(pm8001_ha);
  795. init_default_table_values(pm8001_ha);
  796. read_main_config_table(pm8001_ha);
  797. read_general_status_table(pm8001_ha);
  798. read_inbnd_queue_table(pm8001_ha);
  799. read_outbnd_queue_table(pm8001_ha);
  800. read_phy_attr_table(pm8001_ha);
  801. /* update main config table ,inbound table and outbound table */
  802. update_main_config_table(pm8001_ha);
  803. for (i = 0; i < PM8001_MAX_SPCV_INB_NUM; i++)
  804. update_inbnd_queue_table(pm8001_ha, i);
  805. for (i = 0; i < PM8001_MAX_SPCV_OUTB_NUM; i++)
  806. update_outbnd_queue_table(pm8001_ha, i);
  807. /* notify firmware update finished and check initialization status */
  808. if (0 == mpi_init_check(pm8001_ha)) {
  809. PM8001_INIT_DBG(pm8001_ha,
  810. pm8001_printk("MPI initialize successful!\n"));
  811. } else
  812. return -EBUSY;
  813. /* send SAS protocol timer configuration page to FW */
  814. ret = pm80xx_set_sas_protocol_timer_config(pm8001_ha);
  815. /* Check for encryption */
  816. if (pm8001_ha->chip->encrypt) {
  817. PM8001_INIT_DBG(pm8001_ha,
  818. pm8001_printk("Checking for encryption\n"));
  819. ret = pm80xx_get_encrypt_info(pm8001_ha);
  820. if (ret == -1) {
  821. PM8001_INIT_DBG(pm8001_ha,
  822. pm8001_printk("Encryption error !!\n"));
  823. if (pm8001_ha->encrypt_info.status == 0x81) {
  824. PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
  825. "Encryption enabled with error."
  826. "Saving encryption key to flash\n"));
  827. pm80xx_encrypt_update(pm8001_ha);
  828. }
  829. }
  830. }
  831. return 0;
  832. }
  833. static int mpi_uninit_check(struct pm8001_hba_info *pm8001_ha)
  834. {
  835. u32 max_wait_count;
  836. u32 value;
  837. u32 gst_len_mpistate;
  838. init_pci_device_addresses(pm8001_ha);
  839. /* Write bit1=1 to Inbound DoorBell Register to tell the SPC FW the
  840. table is stop */
  841. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPCv_MSGU_CFG_TABLE_RESET);
  842. /* wait until Inbound DoorBell Clear Register toggled */
  843. max_wait_count = 2 * 1000 * 1000; /* 2 sec for spcv/ve */
  844. do {
  845. udelay(1);
  846. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  847. value &= SPCv_MSGU_CFG_TABLE_RESET;
  848. } while ((value != 0) && (--max_wait_count));
  849. if (!max_wait_count) {
  850. PM8001_FAIL_DBG(pm8001_ha,
  851. pm8001_printk("TIMEOUT:IBDB value/=%x\n", value));
  852. return -1;
  853. }
  854. /* check the MPI-State for termination in progress */
  855. /* wait until Inbound DoorBell Clear Register toggled */
  856. max_wait_count = 2 * 1000 * 1000; /* 2 sec for spcv/ve */
  857. do {
  858. udelay(1);
  859. gst_len_mpistate =
  860. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  861. GST_GSTLEN_MPIS_OFFSET);
  862. if (GST_MPI_STATE_UNINIT ==
  863. (gst_len_mpistate & GST_MPI_STATE_MASK))
  864. break;
  865. } while (--max_wait_count);
  866. if (!max_wait_count) {
  867. PM8001_FAIL_DBG(pm8001_ha,
  868. pm8001_printk(" TIME OUT MPI State = 0x%x\n",
  869. gst_len_mpistate & GST_MPI_STATE_MASK));
  870. return -1;
  871. }
  872. return 0;
  873. }
  874. /**
  875. * pm8001_chip_soft_rst - soft reset the PM8001 chip, so that the clear all
  876. * the FW register status to the originated status.
  877. * @pm8001_ha: our hba card information
  878. */
  879. static int
  880. pm80xx_chip_soft_rst(struct pm8001_hba_info *pm8001_ha)
  881. {
  882. u32 regval;
  883. u32 bootloader_state;
  884. /* Check if MPI is in ready state to reset */
  885. if (mpi_uninit_check(pm8001_ha) != 0) {
  886. PM8001_FAIL_DBG(pm8001_ha,
  887. pm8001_printk("MPI state is not ready\n"));
  888. return -1;
  889. }
  890. /* checked for reset register normal state; 0x0 */
  891. regval = pm8001_cr32(pm8001_ha, 0, SPC_REG_SOFT_RESET);
  892. PM8001_INIT_DBG(pm8001_ha,
  893. pm8001_printk("reset register before write : 0x%x\n", regval));
  894. pm8001_cw32(pm8001_ha, 0, SPC_REG_SOFT_RESET, SPCv_NORMAL_RESET_VALUE);
  895. mdelay(500);
  896. regval = pm8001_cr32(pm8001_ha, 0, SPC_REG_SOFT_RESET);
  897. PM8001_INIT_DBG(pm8001_ha,
  898. pm8001_printk("reset register after write 0x%x\n", regval));
  899. if ((regval & SPCv_SOFT_RESET_READ_MASK) ==
  900. SPCv_SOFT_RESET_NORMAL_RESET_OCCURED) {
  901. PM8001_MSG_DBG(pm8001_ha,
  902. pm8001_printk(" soft reset successful [regval: 0x%x]\n",
  903. regval));
  904. } else {
  905. PM8001_MSG_DBG(pm8001_ha,
  906. pm8001_printk(" soft reset failed [regval: 0x%x]\n",
  907. regval));
  908. /* check bootloader is successfully executed or in HDA mode */
  909. bootloader_state =
  910. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1) &
  911. SCRATCH_PAD1_BOOTSTATE_MASK;
  912. if (bootloader_state == SCRATCH_PAD1_BOOTSTATE_HDA_SEEPROM) {
  913. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  914. "Bootloader state - HDA mode SEEPROM\n"));
  915. } else if (bootloader_state ==
  916. SCRATCH_PAD1_BOOTSTATE_HDA_BOOTSTRAP) {
  917. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  918. "Bootloader state - HDA mode Bootstrap Pin\n"));
  919. } else if (bootloader_state ==
  920. SCRATCH_PAD1_BOOTSTATE_HDA_SOFTRESET) {
  921. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  922. "Bootloader state - HDA mode soft reset\n"));
  923. } else if (bootloader_state ==
  924. SCRATCH_PAD1_BOOTSTATE_CRIT_ERROR) {
  925. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  926. "Bootloader state-HDA mode critical error\n"));
  927. }
  928. return -EBUSY;
  929. }
  930. /* check the firmware status after reset */
  931. if (-1 == check_fw_ready(pm8001_ha)) {
  932. PM8001_FAIL_DBG(pm8001_ha,
  933. pm8001_printk("Firmware is not ready!\n"));
  934. return -EBUSY;
  935. }
  936. PM8001_INIT_DBG(pm8001_ha,
  937. pm8001_printk("SPCv soft reset Complete\n"));
  938. return 0;
  939. }
  940. static void pm80xx_hw_chip_rst(struct pm8001_hba_info *pm8001_ha)
  941. {
  942. u32 i;
  943. PM8001_INIT_DBG(pm8001_ha,
  944. pm8001_printk("chip reset start\n"));
  945. /* do SPCv chip reset. */
  946. pm8001_cw32(pm8001_ha, 0, SPC_REG_SOFT_RESET, 0x11);
  947. PM8001_INIT_DBG(pm8001_ha,
  948. pm8001_printk("SPC soft reset Complete\n"));
  949. /* Check this ..whether delay is required or no */
  950. /* delay 10 usec */
  951. udelay(10);
  952. /* wait for 20 msec until the firmware gets reloaded */
  953. i = 20;
  954. do {
  955. mdelay(1);
  956. } while ((--i) != 0);
  957. PM8001_INIT_DBG(pm8001_ha,
  958. pm8001_printk("chip reset finished\n"));
  959. }
  960. /**
  961. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  962. * @pm8001_ha: our hba card information
  963. */
  964. static void
  965. pm80xx_chip_intx_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
  966. {
  967. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  968. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  969. }
  970. /**
  971. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  972. * @pm8001_ha: our hba card information
  973. */
  974. static void
  975. pm80xx_chip_intx_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
  976. {
  977. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR_CLR, ODMR_MASK_ALL);
  978. }
  979. /**
  980. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  981. * @pm8001_ha: our hba card information
  982. */
  983. static void
  984. pm80xx_chip_interrupt_enable(struct pm8001_hba_info *pm8001_ha, u8 vec)
  985. {
  986. #ifdef PM8001_USE_MSIX
  987. u32 mask;
  988. mask = (u32)(1 << vec);
  989. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR_CLR, (u32)(mask & 0xFFFFFFFF));
  990. return;
  991. #endif
  992. pm80xx_chip_intx_interrupt_enable(pm8001_ha);
  993. }
  994. /**
  995. * pm8001_chip_interrupt_disable- disable PM8001 chip interrupt
  996. * @pm8001_ha: our hba card information
  997. */
  998. static void
  999. pm80xx_chip_interrupt_disable(struct pm8001_hba_info *pm8001_ha, u8 vec)
  1000. {
  1001. #ifdef PM8001_USE_MSIX
  1002. u32 mask;
  1003. if (vec == 0xFF)
  1004. mask = 0xFFFFFFFF;
  1005. else
  1006. mask = (u32)(1 << vec);
  1007. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, (u32)(mask & 0xFFFFFFFF));
  1008. return;
  1009. #endif
  1010. pm80xx_chip_intx_interrupt_disable(pm8001_ha);
  1011. }
  1012. static void pm80xx_send_abort_all(struct pm8001_hba_info *pm8001_ha,
  1013. struct pm8001_device *pm8001_ha_dev)
  1014. {
  1015. int res;
  1016. u32 ccb_tag;
  1017. struct pm8001_ccb_info *ccb;
  1018. struct sas_task *task = NULL;
  1019. struct task_abort_req task_abort;
  1020. struct inbound_queue_table *circularQ;
  1021. u32 opc = OPC_INB_SATA_ABORT;
  1022. int ret;
  1023. if (!pm8001_ha_dev) {
  1024. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("dev is null\n"));
  1025. return;
  1026. }
  1027. task = sas_alloc_slow_task(GFP_ATOMIC);
  1028. if (!task) {
  1029. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("cannot "
  1030. "allocate task\n"));
  1031. return;
  1032. }
  1033. task->task_done = pm8001_task_done;
  1034. res = pm8001_tag_alloc(pm8001_ha, &ccb_tag);
  1035. if (res)
  1036. return;
  1037. ccb = &pm8001_ha->ccb_info[ccb_tag];
  1038. ccb->device = pm8001_ha_dev;
  1039. ccb->ccb_tag = ccb_tag;
  1040. ccb->task = task;
  1041. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  1042. memset(&task_abort, 0, sizeof(task_abort));
  1043. task_abort.abort_all = cpu_to_le32(1);
  1044. task_abort.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
  1045. task_abort.tag = cpu_to_le32(ccb_tag);
  1046. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &task_abort, 0);
  1047. }
  1048. static void pm80xx_send_read_log(struct pm8001_hba_info *pm8001_ha,
  1049. struct pm8001_device *pm8001_ha_dev)
  1050. {
  1051. struct sata_start_req sata_cmd;
  1052. int res;
  1053. u32 ccb_tag;
  1054. struct pm8001_ccb_info *ccb;
  1055. struct sas_task *task = NULL;
  1056. struct host_to_dev_fis fis;
  1057. struct domain_device *dev;
  1058. struct inbound_queue_table *circularQ;
  1059. u32 opc = OPC_INB_SATA_HOST_OPSTART;
  1060. task = sas_alloc_slow_task(GFP_ATOMIC);
  1061. if (!task) {
  1062. PM8001_FAIL_DBG(pm8001_ha,
  1063. pm8001_printk("cannot allocate task !!!\n"));
  1064. return;
  1065. }
  1066. task->task_done = pm8001_task_done;
  1067. res = pm8001_tag_alloc(pm8001_ha, &ccb_tag);
  1068. if (res) {
  1069. PM8001_FAIL_DBG(pm8001_ha,
  1070. pm8001_printk("cannot allocate tag !!!\n"));
  1071. return;
  1072. }
  1073. /* allocate domain device by ourselves as libsas
  1074. * is not going to provide any
  1075. */
  1076. dev = kzalloc(sizeof(struct domain_device), GFP_ATOMIC);
  1077. if (!dev) {
  1078. PM8001_FAIL_DBG(pm8001_ha,
  1079. pm8001_printk("Domain device cannot be allocated\n"));
  1080. sas_free_task(task);
  1081. return;
  1082. } else {
  1083. task->dev = dev;
  1084. task->dev->lldd_dev = pm8001_ha_dev;
  1085. }
  1086. ccb = &pm8001_ha->ccb_info[ccb_tag];
  1087. ccb->device = pm8001_ha_dev;
  1088. ccb->ccb_tag = ccb_tag;
  1089. ccb->task = task;
  1090. pm8001_ha_dev->id |= NCQ_READ_LOG_FLAG;
  1091. pm8001_ha_dev->id |= NCQ_2ND_RLE_FLAG;
  1092. memset(&sata_cmd, 0, sizeof(sata_cmd));
  1093. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  1094. /* construct read log FIS */
  1095. memset(&fis, 0, sizeof(struct host_to_dev_fis));
  1096. fis.fis_type = 0x27;
  1097. fis.flags = 0x80;
  1098. fis.command = ATA_CMD_READ_LOG_EXT;
  1099. fis.lbal = 0x10;
  1100. fis.sector_count = 0x1;
  1101. sata_cmd.tag = cpu_to_le32(ccb_tag);
  1102. sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
  1103. sata_cmd.ncqtag_atap_dir_m_dad |= ((0x1 << 7) | (0x5 << 9));
  1104. memcpy(&sata_cmd.sata_fis, &fis, sizeof(struct host_to_dev_fis));
  1105. res = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &sata_cmd, 0);
  1106. }
  1107. /**
  1108. * mpi_ssp_completion- process the event that FW response to the SSP request.
  1109. * @pm8001_ha: our hba card information
  1110. * @piomb: the message contents of this outbound message.
  1111. *
  1112. * When FW has completed a ssp request for example a IO request, after it has
  1113. * filled the SG data with the data, it will trigger this event represent
  1114. * that he has finished the job,please check the coresponding buffer.
  1115. * So we will tell the caller who maybe waiting the result to tell upper layer
  1116. * that the task has been finished.
  1117. */
  1118. static void
  1119. mpi_ssp_completion(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1120. {
  1121. struct sas_task *t;
  1122. struct pm8001_ccb_info *ccb;
  1123. unsigned long flags;
  1124. u32 status;
  1125. u32 param;
  1126. u32 tag;
  1127. struct ssp_completion_resp *psspPayload;
  1128. struct task_status_struct *ts;
  1129. struct ssp_response_iu *iu;
  1130. struct pm8001_device *pm8001_dev;
  1131. psspPayload = (struct ssp_completion_resp *)(piomb + 4);
  1132. status = le32_to_cpu(psspPayload->status);
  1133. tag = le32_to_cpu(psspPayload->tag);
  1134. ccb = &pm8001_ha->ccb_info[tag];
  1135. if ((status == IO_ABORTED) && ccb->open_retry) {
  1136. /* Being completed by another */
  1137. ccb->open_retry = 0;
  1138. return;
  1139. }
  1140. pm8001_dev = ccb->device;
  1141. param = le32_to_cpu(psspPayload->param);
  1142. t = ccb->task;
  1143. if (status && status != IO_UNDERFLOW)
  1144. PM8001_FAIL_DBG(pm8001_ha,
  1145. pm8001_printk("sas IO status 0x%x\n", status));
  1146. if (unlikely(!t || !t->lldd_task || !t->dev))
  1147. return;
  1148. ts = &t->task_status;
  1149. switch (status) {
  1150. case IO_SUCCESS:
  1151. PM8001_IO_DBG(pm8001_ha,
  1152. pm8001_printk("IO_SUCCESS ,param = 0x%x\n",
  1153. param));
  1154. if (param == 0) {
  1155. ts->resp = SAS_TASK_COMPLETE;
  1156. ts->stat = SAM_STAT_GOOD;
  1157. } else {
  1158. ts->resp = SAS_TASK_COMPLETE;
  1159. ts->stat = SAS_PROTO_RESPONSE;
  1160. ts->residual = param;
  1161. iu = &psspPayload->ssp_resp_iu;
  1162. sas_ssp_task_response(pm8001_ha->dev, t, iu);
  1163. }
  1164. if (pm8001_dev)
  1165. pm8001_dev->running_req--;
  1166. break;
  1167. case IO_ABORTED:
  1168. PM8001_IO_DBG(pm8001_ha,
  1169. pm8001_printk("IO_ABORTED IOMB Tag\n"));
  1170. ts->resp = SAS_TASK_COMPLETE;
  1171. ts->stat = SAS_ABORTED_TASK;
  1172. break;
  1173. case IO_UNDERFLOW:
  1174. /* SSP Completion with error */
  1175. PM8001_IO_DBG(pm8001_ha,
  1176. pm8001_printk("IO_UNDERFLOW ,param = 0x%x\n",
  1177. param));
  1178. ts->resp = SAS_TASK_COMPLETE;
  1179. ts->stat = SAS_DATA_UNDERRUN;
  1180. ts->residual = param;
  1181. if (pm8001_dev)
  1182. pm8001_dev->running_req--;
  1183. break;
  1184. case IO_NO_DEVICE:
  1185. PM8001_IO_DBG(pm8001_ha,
  1186. pm8001_printk("IO_NO_DEVICE\n"));
  1187. ts->resp = SAS_TASK_UNDELIVERED;
  1188. ts->stat = SAS_PHY_DOWN;
  1189. break;
  1190. case IO_XFER_ERROR_BREAK:
  1191. PM8001_IO_DBG(pm8001_ha,
  1192. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1193. ts->resp = SAS_TASK_COMPLETE;
  1194. ts->stat = SAS_OPEN_REJECT;
  1195. /* Force the midlayer to retry */
  1196. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1197. break;
  1198. case IO_XFER_ERROR_PHY_NOT_READY:
  1199. PM8001_IO_DBG(pm8001_ha,
  1200. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1201. ts->resp = SAS_TASK_COMPLETE;
  1202. ts->stat = SAS_OPEN_REJECT;
  1203. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1204. break;
  1205. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1206. PM8001_IO_DBG(pm8001_ha,
  1207. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  1208. ts->resp = SAS_TASK_COMPLETE;
  1209. ts->stat = SAS_OPEN_REJECT;
  1210. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1211. break;
  1212. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1213. PM8001_IO_DBG(pm8001_ha,
  1214. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1215. ts->resp = SAS_TASK_COMPLETE;
  1216. ts->stat = SAS_OPEN_REJECT;
  1217. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1218. break;
  1219. case IO_OPEN_CNX_ERROR_BREAK:
  1220. PM8001_IO_DBG(pm8001_ha,
  1221. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1222. ts->resp = SAS_TASK_COMPLETE;
  1223. ts->stat = SAS_OPEN_REJECT;
  1224. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1225. break;
  1226. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1227. case IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED:
  1228. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO:
  1229. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST:
  1230. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE:
  1231. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED:
  1232. PM8001_IO_DBG(pm8001_ha,
  1233. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1234. ts->resp = SAS_TASK_COMPLETE;
  1235. ts->stat = SAS_OPEN_REJECT;
  1236. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1237. if (!t->uldd_task)
  1238. pm8001_handle_event(pm8001_ha,
  1239. pm8001_dev,
  1240. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1241. break;
  1242. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1243. PM8001_IO_DBG(pm8001_ha,
  1244. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1245. ts->resp = SAS_TASK_COMPLETE;
  1246. ts->stat = SAS_OPEN_REJECT;
  1247. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1248. break;
  1249. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1250. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  1251. "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n"));
  1252. ts->resp = SAS_TASK_COMPLETE;
  1253. ts->stat = SAS_OPEN_REJECT;
  1254. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1255. break;
  1256. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1257. PM8001_IO_DBG(pm8001_ha,
  1258. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1259. ts->resp = SAS_TASK_UNDELIVERED;
  1260. ts->stat = SAS_OPEN_REJECT;
  1261. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1262. break;
  1263. case IO_XFER_ERROR_NAK_RECEIVED:
  1264. PM8001_IO_DBG(pm8001_ha,
  1265. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1266. ts->resp = SAS_TASK_COMPLETE;
  1267. ts->stat = SAS_OPEN_REJECT;
  1268. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1269. break;
  1270. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1271. PM8001_IO_DBG(pm8001_ha,
  1272. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1273. ts->resp = SAS_TASK_COMPLETE;
  1274. ts->stat = SAS_NAK_R_ERR;
  1275. break;
  1276. case IO_XFER_ERROR_DMA:
  1277. PM8001_IO_DBG(pm8001_ha,
  1278. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  1279. ts->resp = SAS_TASK_COMPLETE;
  1280. ts->stat = SAS_OPEN_REJECT;
  1281. break;
  1282. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1283. PM8001_IO_DBG(pm8001_ha,
  1284. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1285. ts->resp = SAS_TASK_COMPLETE;
  1286. ts->stat = SAS_OPEN_REJECT;
  1287. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1288. break;
  1289. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1290. PM8001_IO_DBG(pm8001_ha,
  1291. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1292. ts->resp = SAS_TASK_COMPLETE;
  1293. ts->stat = SAS_OPEN_REJECT;
  1294. break;
  1295. case IO_PORT_IN_RESET:
  1296. PM8001_IO_DBG(pm8001_ha,
  1297. pm8001_printk("IO_PORT_IN_RESET\n"));
  1298. ts->resp = SAS_TASK_COMPLETE;
  1299. ts->stat = SAS_OPEN_REJECT;
  1300. break;
  1301. case IO_DS_NON_OPERATIONAL:
  1302. PM8001_IO_DBG(pm8001_ha,
  1303. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  1304. ts->resp = SAS_TASK_COMPLETE;
  1305. ts->stat = SAS_OPEN_REJECT;
  1306. if (!t->uldd_task)
  1307. pm8001_handle_event(pm8001_ha,
  1308. pm8001_dev,
  1309. IO_DS_NON_OPERATIONAL);
  1310. break;
  1311. case IO_DS_IN_RECOVERY:
  1312. PM8001_IO_DBG(pm8001_ha,
  1313. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  1314. ts->resp = SAS_TASK_COMPLETE;
  1315. ts->stat = SAS_OPEN_REJECT;
  1316. break;
  1317. case IO_TM_TAG_NOT_FOUND:
  1318. PM8001_IO_DBG(pm8001_ha,
  1319. pm8001_printk("IO_TM_TAG_NOT_FOUND\n"));
  1320. ts->resp = SAS_TASK_COMPLETE;
  1321. ts->stat = SAS_OPEN_REJECT;
  1322. break;
  1323. case IO_SSP_EXT_IU_ZERO_LEN_ERROR:
  1324. PM8001_IO_DBG(pm8001_ha,
  1325. pm8001_printk("IO_SSP_EXT_IU_ZERO_LEN_ERROR\n"));
  1326. ts->resp = SAS_TASK_COMPLETE;
  1327. ts->stat = SAS_OPEN_REJECT;
  1328. break;
  1329. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  1330. PM8001_IO_DBG(pm8001_ha,
  1331. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  1332. ts->resp = SAS_TASK_COMPLETE;
  1333. ts->stat = SAS_OPEN_REJECT;
  1334. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1335. break;
  1336. default:
  1337. PM8001_IO_DBG(pm8001_ha,
  1338. pm8001_printk("Unknown status 0x%x\n", status));
  1339. /* not allowed case. Therefore, return failed status */
  1340. ts->resp = SAS_TASK_COMPLETE;
  1341. ts->stat = SAS_OPEN_REJECT;
  1342. break;
  1343. }
  1344. PM8001_IO_DBG(pm8001_ha,
  1345. pm8001_printk("scsi_status = 0x%x\n ",
  1346. psspPayload->ssp_resp_iu.status));
  1347. spin_lock_irqsave(&t->task_state_lock, flags);
  1348. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1349. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1350. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1351. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1352. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1353. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk(
  1354. "task 0x%p done with io_status 0x%x resp 0x%x "
  1355. "stat 0x%x but aborted by upper layer!\n",
  1356. t, status, ts->resp, ts->stat));
  1357. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1358. } else {
  1359. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1360. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1361. mb();/* in order to force CPU ordering */
  1362. t->task_done(t);
  1363. }
  1364. }
  1365. /*See the comments for mpi_ssp_completion */
  1366. static void mpi_ssp_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1367. {
  1368. struct sas_task *t;
  1369. unsigned long flags;
  1370. struct task_status_struct *ts;
  1371. struct pm8001_ccb_info *ccb;
  1372. struct pm8001_device *pm8001_dev;
  1373. struct ssp_event_resp *psspPayload =
  1374. (struct ssp_event_resp *)(piomb + 4);
  1375. u32 event = le32_to_cpu(psspPayload->event);
  1376. u32 tag = le32_to_cpu(psspPayload->tag);
  1377. u32 port_id = le32_to_cpu(psspPayload->port_id);
  1378. ccb = &pm8001_ha->ccb_info[tag];
  1379. t = ccb->task;
  1380. pm8001_dev = ccb->device;
  1381. if (event)
  1382. PM8001_FAIL_DBG(pm8001_ha,
  1383. pm8001_printk("sas IO status 0x%x\n", event));
  1384. if (unlikely(!t || !t->lldd_task || !t->dev))
  1385. return;
  1386. ts = &t->task_status;
  1387. PM8001_IO_DBG(pm8001_ha,
  1388. pm8001_printk("port_id:0x%x, tag:0x%x, event:0x%x\n",
  1389. port_id, tag, event));
  1390. switch (event) {
  1391. case IO_OVERFLOW:
  1392. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n");)
  1393. ts->resp = SAS_TASK_COMPLETE;
  1394. ts->stat = SAS_DATA_OVERRUN;
  1395. ts->residual = 0;
  1396. if (pm8001_dev)
  1397. pm8001_dev->running_req--;
  1398. break;
  1399. case IO_XFER_ERROR_BREAK:
  1400. PM8001_IO_DBG(pm8001_ha,
  1401. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1402. pm8001_handle_event(pm8001_ha, t, IO_XFER_ERROR_BREAK);
  1403. return;
  1404. case IO_XFER_ERROR_PHY_NOT_READY:
  1405. PM8001_IO_DBG(pm8001_ha,
  1406. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1407. ts->resp = SAS_TASK_COMPLETE;
  1408. ts->stat = SAS_OPEN_REJECT;
  1409. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1410. break;
  1411. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1412. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  1413. "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  1414. ts->resp = SAS_TASK_COMPLETE;
  1415. ts->stat = SAS_OPEN_REJECT;
  1416. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1417. break;
  1418. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1419. PM8001_IO_DBG(pm8001_ha,
  1420. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1421. ts->resp = SAS_TASK_COMPLETE;
  1422. ts->stat = SAS_OPEN_REJECT;
  1423. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1424. break;
  1425. case IO_OPEN_CNX_ERROR_BREAK:
  1426. PM8001_IO_DBG(pm8001_ha,
  1427. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1428. ts->resp = SAS_TASK_COMPLETE;
  1429. ts->stat = SAS_OPEN_REJECT;
  1430. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1431. break;
  1432. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1433. case IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED:
  1434. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO:
  1435. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST:
  1436. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE:
  1437. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED:
  1438. PM8001_IO_DBG(pm8001_ha,
  1439. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1440. ts->resp = SAS_TASK_COMPLETE;
  1441. ts->stat = SAS_OPEN_REJECT;
  1442. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1443. if (!t->uldd_task)
  1444. pm8001_handle_event(pm8001_ha,
  1445. pm8001_dev,
  1446. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1447. break;
  1448. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1449. PM8001_IO_DBG(pm8001_ha,
  1450. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1451. ts->resp = SAS_TASK_COMPLETE;
  1452. ts->stat = SAS_OPEN_REJECT;
  1453. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1454. break;
  1455. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1456. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  1457. "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n"));
  1458. ts->resp = SAS_TASK_COMPLETE;
  1459. ts->stat = SAS_OPEN_REJECT;
  1460. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1461. break;
  1462. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1463. PM8001_IO_DBG(pm8001_ha,
  1464. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1465. ts->resp = SAS_TASK_COMPLETE;
  1466. ts->stat = SAS_OPEN_REJECT;
  1467. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1468. break;
  1469. case IO_XFER_ERROR_NAK_RECEIVED:
  1470. PM8001_IO_DBG(pm8001_ha,
  1471. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1472. ts->resp = SAS_TASK_COMPLETE;
  1473. ts->stat = SAS_OPEN_REJECT;
  1474. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1475. break;
  1476. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1477. PM8001_IO_DBG(pm8001_ha,
  1478. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1479. ts->resp = SAS_TASK_COMPLETE;
  1480. ts->stat = SAS_NAK_R_ERR;
  1481. break;
  1482. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1483. PM8001_IO_DBG(pm8001_ha,
  1484. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1485. pm8001_handle_event(pm8001_ha, t, IO_XFER_OPEN_RETRY_TIMEOUT);
  1486. return;
  1487. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  1488. PM8001_IO_DBG(pm8001_ha,
  1489. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  1490. ts->resp = SAS_TASK_COMPLETE;
  1491. ts->stat = SAS_DATA_OVERRUN;
  1492. break;
  1493. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  1494. PM8001_IO_DBG(pm8001_ha,
  1495. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  1496. ts->resp = SAS_TASK_COMPLETE;
  1497. ts->stat = SAS_DATA_OVERRUN;
  1498. break;
  1499. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  1500. PM8001_IO_DBG(pm8001_ha,
  1501. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  1502. ts->resp = SAS_TASK_COMPLETE;
  1503. ts->stat = SAS_DATA_OVERRUN;
  1504. break;
  1505. case IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT:
  1506. PM8001_IO_DBG(pm8001_ha,
  1507. pm8001_printk("IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT\n"));
  1508. ts->resp = SAS_TASK_COMPLETE;
  1509. ts->stat = SAS_DATA_OVERRUN;
  1510. break;
  1511. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1512. PM8001_IO_DBG(pm8001_ha,
  1513. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1514. ts->resp = SAS_TASK_COMPLETE;
  1515. ts->stat = SAS_DATA_OVERRUN;
  1516. break;
  1517. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  1518. PM8001_IO_DBG(pm8001_ha,
  1519. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  1520. ts->resp = SAS_TASK_COMPLETE;
  1521. ts->stat = SAS_DATA_OVERRUN;
  1522. break;
  1523. case IO_XFER_ERROR_INTERNAL_CRC_ERROR:
  1524. PM8001_IO_DBG(pm8001_ha,
  1525. pm8001_printk("IO_XFR_ERROR_INTERNAL_CRC_ERROR\n"));
  1526. /* TBC: used default set values */
  1527. ts->resp = SAS_TASK_COMPLETE;
  1528. ts->stat = SAS_DATA_OVERRUN;
  1529. break;
  1530. case IO_XFER_CMD_FRAME_ISSUED:
  1531. PM8001_IO_DBG(pm8001_ha,
  1532. pm8001_printk("IO_XFER_CMD_FRAME_ISSUED\n"));
  1533. return;
  1534. default:
  1535. PM8001_IO_DBG(pm8001_ha,
  1536. pm8001_printk("Unknown status 0x%x\n", event));
  1537. /* not allowed case. Therefore, return failed status */
  1538. ts->resp = SAS_TASK_COMPLETE;
  1539. ts->stat = SAS_DATA_OVERRUN;
  1540. break;
  1541. }
  1542. spin_lock_irqsave(&t->task_state_lock, flags);
  1543. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1544. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1545. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1546. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1547. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1548. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk(
  1549. "task 0x%p done with event 0x%x resp 0x%x "
  1550. "stat 0x%x but aborted by upper layer!\n",
  1551. t, event, ts->resp, ts->stat));
  1552. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1553. } else {
  1554. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1555. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1556. mb();/* in order to force CPU ordering */
  1557. t->task_done(t);
  1558. }
  1559. }
  1560. /*See the comments for mpi_ssp_completion */
  1561. static void
  1562. mpi_sata_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  1563. {
  1564. struct sas_task *t;
  1565. struct pm8001_ccb_info *ccb;
  1566. u32 param;
  1567. u32 status;
  1568. u32 tag;
  1569. struct sata_completion_resp *psataPayload;
  1570. struct task_status_struct *ts;
  1571. struct ata_task_resp *resp ;
  1572. u32 *sata_resp;
  1573. struct pm8001_device *pm8001_dev;
  1574. unsigned long flags;
  1575. psataPayload = (struct sata_completion_resp *)(piomb + 4);
  1576. status = le32_to_cpu(psataPayload->status);
  1577. tag = le32_to_cpu(psataPayload->tag);
  1578. if (!tag) {
  1579. PM8001_FAIL_DBG(pm8001_ha,
  1580. pm8001_printk("tag null\n"));
  1581. return;
  1582. }
  1583. ccb = &pm8001_ha->ccb_info[tag];
  1584. param = le32_to_cpu(psataPayload->param);
  1585. if (ccb) {
  1586. t = ccb->task;
  1587. pm8001_dev = ccb->device;
  1588. } else {
  1589. PM8001_FAIL_DBG(pm8001_ha,
  1590. pm8001_printk("ccb null\n"));
  1591. return;
  1592. }
  1593. if (t) {
  1594. if (t->dev && (t->dev->lldd_dev))
  1595. pm8001_dev = t->dev->lldd_dev;
  1596. } else {
  1597. PM8001_FAIL_DBG(pm8001_ha,
  1598. pm8001_printk("task null\n"));
  1599. return;
  1600. }
  1601. if ((pm8001_dev && !(pm8001_dev->id & NCQ_READ_LOG_FLAG))
  1602. && unlikely(!t || !t->lldd_task || !t->dev)) {
  1603. PM8001_FAIL_DBG(pm8001_ha,
  1604. pm8001_printk("task or dev null\n"));
  1605. return;
  1606. }
  1607. ts = &t->task_status;
  1608. if (!ts) {
  1609. PM8001_FAIL_DBG(pm8001_ha,
  1610. pm8001_printk("ts null\n"));
  1611. return;
  1612. }
  1613. switch (status) {
  1614. case IO_SUCCESS:
  1615. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  1616. if (param == 0) {
  1617. ts->resp = SAS_TASK_COMPLETE;
  1618. ts->stat = SAM_STAT_GOOD;
  1619. /* check if response is for SEND READ LOG */
  1620. if (pm8001_dev &&
  1621. (pm8001_dev->id & NCQ_READ_LOG_FLAG)) {
  1622. /* set new bit for abort_all */
  1623. pm8001_dev->id |= NCQ_ABORT_ALL_FLAG;
  1624. /* clear bit for read log */
  1625. pm8001_dev->id = pm8001_dev->id & 0x7FFFFFFF;
  1626. pm80xx_send_abort_all(pm8001_ha, pm8001_dev);
  1627. /* Free the tag */
  1628. pm8001_tag_free(pm8001_ha, tag);
  1629. sas_free_task(t);
  1630. return;
  1631. }
  1632. } else {
  1633. u8 len;
  1634. ts->resp = SAS_TASK_COMPLETE;
  1635. ts->stat = SAS_PROTO_RESPONSE;
  1636. ts->residual = param;
  1637. PM8001_IO_DBG(pm8001_ha,
  1638. pm8001_printk("SAS_PROTO_RESPONSE len = %d\n",
  1639. param));
  1640. sata_resp = &psataPayload->sata_resp[0];
  1641. resp = (struct ata_task_resp *)ts->buf;
  1642. if (t->ata_task.dma_xfer == 0 &&
  1643. t->data_dir == PCI_DMA_FROMDEVICE) {
  1644. len = sizeof(struct pio_setup_fis);
  1645. PM8001_IO_DBG(pm8001_ha,
  1646. pm8001_printk("PIO read len = %d\n", len));
  1647. } else if (t->ata_task.use_ncq) {
  1648. len = sizeof(struct set_dev_bits_fis);
  1649. PM8001_IO_DBG(pm8001_ha,
  1650. pm8001_printk("FPDMA len = %d\n", len));
  1651. } else {
  1652. len = sizeof(struct dev_to_host_fis);
  1653. PM8001_IO_DBG(pm8001_ha,
  1654. pm8001_printk("other len = %d\n", len));
  1655. }
  1656. if (SAS_STATUS_BUF_SIZE >= sizeof(*resp)) {
  1657. resp->frame_len = len;
  1658. memcpy(&resp->ending_fis[0], sata_resp, len);
  1659. ts->buf_valid_size = sizeof(*resp);
  1660. } else
  1661. PM8001_IO_DBG(pm8001_ha,
  1662. pm8001_printk("response to large\n"));
  1663. }
  1664. if (pm8001_dev)
  1665. pm8001_dev->running_req--;
  1666. break;
  1667. case IO_ABORTED:
  1668. PM8001_IO_DBG(pm8001_ha,
  1669. pm8001_printk("IO_ABORTED IOMB Tag\n"));
  1670. ts->resp = SAS_TASK_COMPLETE;
  1671. ts->stat = SAS_ABORTED_TASK;
  1672. if (pm8001_dev)
  1673. pm8001_dev->running_req--;
  1674. break;
  1675. /* following cases are to do cases */
  1676. case IO_UNDERFLOW:
  1677. /* SATA Completion with error */
  1678. PM8001_IO_DBG(pm8001_ha,
  1679. pm8001_printk("IO_UNDERFLOW param = %d\n", param));
  1680. ts->resp = SAS_TASK_COMPLETE;
  1681. ts->stat = SAS_DATA_UNDERRUN;
  1682. ts->residual = param;
  1683. if (pm8001_dev)
  1684. pm8001_dev->running_req--;
  1685. break;
  1686. case IO_NO_DEVICE:
  1687. PM8001_IO_DBG(pm8001_ha,
  1688. pm8001_printk("IO_NO_DEVICE\n"));
  1689. ts->resp = SAS_TASK_UNDELIVERED;
  1690. ts->stat = SAS_PHY_DOWN;
  1691. break;
  1692. case IO_XFER_ERROR_BREAK:
  1693. PM8001_IO_DBG(pm8001_ha,
  1694. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1695. ts->resp = SAS_TASK_COMPLETE;
  1696. ts->stat = SAS_INTERRUPTED;
  1697. break;
  1698. case IO_XFER_ERROR_PHY_NOT_READY:
  1699. PM8001_IO_DBG(pm8001_ha,
  1700. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1701. ts->resp = SAS_TASK_COMPLETE;
  1702. ts->stat = SAS_OPEN_REJECT;
  1703. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1704. break;
  1705. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1706. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  1707. "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  1708. ts->resp = SAS_TASK_COMPLETE;
  1709. ts->stat = SAS_OPEN_REJECT;
  1710. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1711. break;
  1712. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1713. PM8001_IO_DBG(pm8001_ha,
  1714. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1715. ts->resp = SAS_TASK_COMPLETE;
  1716. ts->stat = SAS_OPEN_REJECT;
  1717. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1718. break;
  1719. case IO_OPEN_CNX_ERROR_BREAK:
  1720. PM8001_IO_DBG(pm8001_ha,
  1721. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1722. ts->resp = SAS_TASK_COMPLETE;
  1723. ts->stat = SAS_OPEN_REJECT;
  1724. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  1725. break;
  1726. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1727. case IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED:
  1728. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO:
  1729. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST:
  1730. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE:
  1731. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED:
  1732. PM8001_IO_DBG(pm8001_ha,
  1733. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1734. ts->resp = SAS_TASK_COMPLETE;
  1735. ts->stat = SAS_DEV_NO_RESPONSE;
  1736. if (!t->uldd_task) {
  1737. pm8001_handle_event(pm8001_ha,
  1738. pm8001_dev,
  1739. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1740. ts->resp = SAS_TASK_UNDELIVERED;
  1741. ts->stat = SAS_QUEUE_FULL;
  1742. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1743. mb();/*in order to force CPU ordering*/
  1744. spin_unlock_irq(&pm8001_ha->lock);
  1745. t->task_done(t);
  1746. spin_lock_irq(&pm8001_ha->lock);
  1747. return;
  1748. }
  1749. break;
  1750. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1751. PM8001_IO_DBG(pm8001_ha,
  1752. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1753. ts->resp = SAS_TASK_UNDELIVERED;
  1754. ts->stat = SAS_OPEN_REJECT;
  1755. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1756. if (!t->uldd_task) {
  1757. pm8001_handle_event(pm8001_ha,
  1758. pm8001_dev,
  1759. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1760. ts->resp = SAS_TASK_UNDELIVERED;
  1761. ts->stat = SAS_QUEUE_FULL;
  1762. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1763. mb();/*ditto*/
  1764. spin_unlock_irq(&pm8001_ha->lock);
  1765. t->task_done(t);
  1766. spin_lock_irq(&pm8001_ha->lock);
  1767. return;
  1768. }
  1769. break;
  1770. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1771. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  1772. "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n"));
  1773. ts->resp = SAS_TASK_COMPLETE;
  1774. ts->stat = SAS_OPEN_REJECT;
  1775. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1776. break;
  1777. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  1778. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  1779. "IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY\n"));
  1780. ts->resp = SAS_TASK_COMPLETE;
  1781. ts->stat = SAS_DEV_NO_RESPONSE;
  1782. if (!t->uldd_task) {
  1783. pm8001_handle_event(pm8001_ha,
  1784. pm8001_dev,
  1785. IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY);
  1786. ts->resp = SAS_TASK_UNDELIVERED;
  1787. ts->stat = SAS_QUEUE_FULL;
  1788. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1789. mb();/* ditto*/
  1790. spin_unlock_irq(&pm8001_ha->lock);
  1791. t->task_done(t);
  1792. spin_lock_irq(&pm8001_ha->lock);
  1793. return;
  1794. }
  1795. break;
  1796. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1797. PM8001_IO_DBG(pm8001_ha,
  1798. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1799. ts->resp = SAS_TASK_COMPLETE;
  1800. ts->stat = SAS_OPEN_REJECT;
  1801. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1802. break;
  1803. case IO_XFER_ERROR_NAK_RECEIVED:
  1804. PM8001_IO_DBG(pm8001_ha,
  1805. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1806. ts->resp = SAS_TASK_COMPLETE;
  1807. ts->stat = SAS_NAK_R_ERR;
  1808. break;
  1809. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1810. PM8001_IO_DBG(pm8001_ha,
  1811. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1812. ts->resp = SAS_TASK_COMPLETE;
  1813. ts->stat = SAS_NAK_R_ERR;
  1814. break;
  1815. case IO_XFER_ERROR_DMA:
  1816. PM8001_IO_DBG(pm8001_ha,
  1817. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  1818. ts->resp = SAS_TASK_COMPLETE;
  1819. ts->stat = SAS_ABORTED_TASK;
  1820. break;
  1821. case IO_XFER_ERROR_SATA_LINK_TIMEOUT:
  1822. PM8001_IO_DBG(pm8001_ha,
  1823. pm8001_printk("IO_XFER_ERROR_SATA_LINK_TIMEOUT\n"));
  1824. ts->resp = SAS_TASK_UNDELIVERED;
  1825. ts->stat = SAS_DEV_NO_RESPONSE;
  1826. break;
  1827. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  1828. PM8001_IO_DBG(pm8001_ha,
  1829. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  1830. ts->resp = SAS_TASK_COMPLETE;
  1831. ts->stat = SAS_DATA_UNDERRUN;
  1832. break;
  1833. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1834. PM8001_IO_DBG(pm8001_ha,
  1835. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1836. ts->resp = SAS_TASK_COMPLETE;
  1837. ts->stat = SAS_OPEN_TO;
  1838. break;
  1839. case IO_PORT_IN_RESET:
  1840. PM8001_IO_DBG(pm8001_ha,
  1841. pm8001_printk("IO_PORT_IN_RESET\n"));
  1842. ts->resp = SAS_TASK_COMPLETE;
  1843. ts->stat = SAS_DEV_NO_RESPONSE;
  1844. break;
  1845. case IO_DS_NON_OPERATIONAL:
  1846. PM8001_IO_DBG(pm8001_ha,
  1847. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  1848. ts->resp = SAS_TASK_COMPLETE;
  1849. ts->stat = SAS_DEV_NO_RESPONSE;
  1850. if (!t->uldd_task) {
  1851. pm8001_handle_event(pm8001_ha, pm8001_dev,
  1852. IO_DS_NON_OPERATIONAL);
  1853. ts->resp = SAS_TASK_UNDELIVERED;
  1854. ts->stat = SAS_QUEUE_FULL;
  1855. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1856. mb();/*ditto*/
  1857. spin_unlock_irq(&pm8001_ha->lock);
  1858. t->task_done(t);
  1859. spin_lock_irq(&pm8001_ha->lock);
  1860. return;
  1861. }
  1862. break;
  1863. case IO_DS_IN_RECOVERY:
  1864. PM8001_IO_DBG(pm8001_ha,
  1865. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  1866. ts->resp = SAS_TASK_COMPLETE;
  1867. ts->stat = SAS_DEV_NO_RESPONSE;
  1868. break;
  1869. case IO_DS_IN_ERROR:
  1870. PM8001_IO_DBG(pm8001_ha,
  1871. pm8001_printk("IO_DS_IN_ERROR\n"));
  1872. ts->resp = SAS_TASK_COMPLETE;
  1873. ts->stat = SAS_DEV_NO_RESPONSE;
  1874. if (!t->uldd_task) {
  1875. pm8001_handle_event(pm8001_ha, pm8001_dev,
  1876. IO_DS_IN_ERROR);
  1877. ts->resp = SAS_TASK_UNDELIVERED;
  1878. ts->stat = SAS_QUEUE_FULL;
  1879. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1880. mb();/*ditto*/
  1881. spin_unlock_irq(&pm8001_ha->lock);
  1882. t->task_done(t);
  1883. spin_lock_irq(&pm8001_ha->lock);
  1884. return;
  1885. }
  1886. break;
  1887. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  1888. PM8001_IO_DBG(pm8001_ha,
  1889. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  1890. ts->resp = SAS_TASK_COMPLETE;
  1891. ts->stat = SAS_OPEN_REJECT;
  1892. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1893. default:
  1894. PM8001_IO_DBG(pm8001_ha,
  1895. pm8001_printk("Unknown status 0x%x\n", status));
  1896. /* not allowed case. Therefore, return failed status */
  1897. ts->resp = SAS_TASK_COMPLETE;
  1898. ts->stat = SAS_DEV_NO_RESPONSE;
  1899. break;
  1900. }
  1901. spin_lock_irqsave(&t->task_state_lock, flags);
  1902. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1903. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1904. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1905. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1906. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1907. PM8001_FAIL_DBG(pm8001_ha,
  1908. pm8001_printk("task 0x%p done with io_status 0x%x"
  1909. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  1910. t, status, ts->resp, ts->stat));
  1911. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1912. } else if (t->uldd_task) {
  1913. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1914. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1915. mb();/* ditto */
  1916. spin_unlock_irq(&pm8001_ha->lock);
  1917. t->task_done(t);
  1918. spin_lock_irq(&pm8001_ha->lock);
  1919. } else if (!t->uldd_task) {
  1920. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1921. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1922. mb();/*ditto*/
  1923. spin_unlock_irq(&pm8001_ha->lock);
  1924. t->task_done(t);
  1925. spin_lock_irq(&pm8001_ha->lock);
  1926. }
  1927. }
  1928. /*See the comments for mpi_ssp_completion */
  1929. static void mpi_sata_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1930. {
  1931. struct sas_task *t;
  1932. struct task_status_struct *ts;
  1933. struct pm8001_ccb_info *ccb;
  1934. struct pm8001_device *pm8001_dev;
  1935. struct sata_event_resp *psataPayload =
  1936. (struct sata_event_resp *)(piomb + 4);
  1937. u32 event = le32_to_cpu(psataPayload->event);
  1938. u32 tag = le32_to_cpu(psataPayload->tag);
  1939. u32 port_id = le32_to_cpu(psataPayload->port_id);
  1940. u32 dev_id = le32_to_cpu(psataPayload->device_id);
  1941. unsigned long flags;
  1942. ccb = &pm8001_ha->ccb_info[tag];
  1943. if (ccb) {
  1944. t = ccb->task;
  1945. pm8001_dev = ccb->device;
  1946. } else {
  1947. PM8001_FAIL_DBG(pm8001_ha,
  1948. pm8001_printk("No CCB !!!. returning\n"));
  1949. return;
  1950. }
  1951. if (event)
  1952. PM8001_FAIL_DBG(pm8001_ha,
  1953. pm8001_printk("SATA EVENT 0x%x\n", event));
  1954. /* Check if this is NCQ error */
  1955. if (event == IO_XFER_ERROR_ABORTED_NCQ_MODE) {
  1956. /* find device using device id */
  1957. pm8001_dev = pm8001_find_dev(pm8001_ha, dev_id);
  1958. /* send read log extension */
  1959. if (pm8001_dev)
  1960. pm80xx_send_read_log(pm8001_ha, pm8001_dev);
  1961. return;
  1962. }
  1963. if (unlikely(!t || !t->lldd_task || !t->dev)) {
  1964. PM8001_FAIL_DBG(pm8001_ha,
  1965. pm8001_printk("task or dev null\n"));
  1966. return;
  1967. }
  1968. ts = &t->task_status;
  1969. PM8001_IO_DBG(pm8001_ha,
  1970. pm8001_printk("port_id:0x%x, tag:0x%x, event:0x%x\n",
  1971. port_id, tag, event));
  1972. switch (event) {
  1973. case IO_OVERFLOW:
  1974. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  1975. ts->resp = SAS_TASK_COMPLETE;
  1976. ts->stat = SAS_DATA_OVERRUN;
  1977. ts->residual = 0;
  1978. if (pm8001_dev)
  1979. pm8001_dev->running_req--;
  1980. break;
  1981. case IO_XFER_ERROR_BREAK:
  1982. PM8001_IO_DBG(pm8001_ha,
  1983. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1984. ts->resp = SAS_TASK_COMPLETE;
  1985. ts->stat = SAS_INTERRUPTED;
  1986. break;
  1987. case IO_XFER_ERROR_PHY_NOT_READY:
  1988. PM8001_IO_DBG(pm8001_ha,
  1989. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1990. ts->resp = SAS_TASK_COMPLETE;
  1991. ts->stat = SAS_OPEN_REJECT;
  1992. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1993. break;
  1994. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1995. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  1996. "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  1997. ts->resp = SAS_TASK_COMPLETE;
  1998. ts->stat = SAS_OPEN_REJECT;
  1999. ts->open_rej_reason = SAS_OREJ_EPROTO;
  2000. break;
  2001. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2002. PM8001_IO_DBG(pm8001_ha,
  2003. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2004. ts->resp = SAS_TASK_COMPLETE;
  2005. ts->stat = SAS_OPEN_REJECT;
  2006. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2007. break;
  2008. case IO_OPEN_CNX_ERROR_BREAK:
  2009. PM8001_IO_DBG(pm8001_ha,
  2010. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2011. ts->resp = SAS_TASK_COMPLETE;
  2012. ts->stat = SAS_OPEN_REJECT;
  2013. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2014. break;
  2015. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2016. case IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED:
  2017. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO:
  2018. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST:
  2019. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE:
  2020. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED:
  2021. PM8001_FAIL_DBG(pm8001_ha,
  2022. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2023. ts->resp = SAS_TASK_UNDELIVERED;
  2024. ts->stat = SAS_DEV_NO_RESPONSE;
  2025. if (!t->uldd_task) {
  2026. pm8001_handle_event(pm8001_ha,
  2027. pm8001_dev,
  2028. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2029. ts->resp = SAS_TASK_COMPLETE;
  2030. ts->stat = SAS_QUEUE_FULL;
  2031. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2032. mb();/*ditto*/
  2033. spin_unlock_irq(&pm8001_ha->lock);
  2034. t->task_done(t);
  2035. spin_lock_irq(&pm8001_ha->lock);
  2036. return;
  2037. }
  2038. break;
  2039. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2040. PM8001_IO_DBG(pm8001_ha,
  2041. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2042. ts->resp = SAS_TASK_UNDELIVERED;
  2043. ts->stat = SAS_OPEN_REJECT;
  2044. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2045. break;
  2046. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2047. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  2048. "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n"));
  2049. ts->resp = SAS_TASK_COMPLETE;
  2050. ts->stat = SAS_OPEN_REJECT;
  2051. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2052. break;
  2053. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2054. PM8001_IO_DBG(pm8001_ha,
  2055. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2056. ts->resp = SAS_TASK_COMPLETE;
  2057. ts->stat = SAS_OPEN_REJECT;
  2058. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2059. break;
  2060. case IO_XFER_ERROR_NAK_RECEIVED:
  2061. PM8001_IO_DBG(pm8001_ha,
  2062. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  2063. ts->resp = SAS_TASK_COMPLETE;
  2064. ts->stat = SAS_NAK_R_ERR;
  2065. break;
  2066. case IO_XFER_ERROR_PEER_ABORTED:
  2067. PM8001_IO_DBG(pm8001_ha,
  2068. pm8001_printk("IO_XFER_ERROR_PEER_ABORTED\n"));
  2069. ts->resp = SAS_TASK_COMPLETE;
  2070. ts->stat = SAS_NAK_R_ERR;
  2071. break;
  2072. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  2073. PM8001_IO_DBG(pm8001_ha,
  2074. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  2075. ts->resp = SAS_TASK_COMPLETE;
  2076. ts->stat = SAS_DATA_UNDERRUN;
  2077. break;
  2078. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2079. PM8001_IO_DBG(pm8001_ha,
  2080. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2081. ts->resp = SAS_TASK_COMPLETE;
  2082. ts->stat = SAS_OPEN_TO;
  2083. break;
  2084. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  2085. PM8001_IO_DBG(pm8001_ha,
  2086. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  2087. ts->resp = SAS_TASK_COMPLETE;
  2088. ts->stat = SAS_OPEN_TO;
  2089. break;
  2090. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  2091. PM8001_IO_DBG(pm8001_ha,
  2092. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  2093. ts->resp = SAS_TASK_COMPLETE;
  2094. ts->stat = SAS_OPEN_TO;
  2095. break;
  2096. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  2097. PM8001_IO_DBG(pm8001_ha,
  2098. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  2099. ts->resp = SAS_TASK_COMPLETE;
  2100. ts->stat = SAS_OPEN_TO;
  2101. break;
  2102. case IO_XFER_ERROR_OFFSET_MISMATCH:
  2103. PM8001_IO_DBG(pm8001_ha,
  2104. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  2105. ts->resp = SAS_TASK_COMPLETE;
  2106. ts->stat = SAS_OPEN_TO;
  2107. break;
  2108. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  2109. PM8001_IO_DBG(pm8001_ha,
  2110. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  2111. ts->resp = SAS_TASK_COMPLETE;
  2112. ts->stat = SAS_OPEN_TO;
  2113. break;
  2114. case IO_XFER_CMD_FRAME_ISSUED:
  2115. PM8001_IO_DBG(pm8001_ha,
  2116. pm8001_printk("IO_XFER_CMD_FRAME_ISSUED\n"));
  2117. break;
  2118. case IO_XFER_PIO_SETUP_ERROR:
  2119. PM8001_IO_DBG(pm8001_ha,
  2120. pm8001_printk("IO_XFER_PIO_SETUP_ERROR\n"));
  2121. ts->resp = SAS_TASK_COMPLETE;
  2122. ts->stat = SAS_OPEN_TO;
  2123. break;
  2124. case IO_XFER_ERROR_INTERNAL_CRC_ERROR:
  2125. PM8001_FAIL_DBG(pm8001_ha,
  2126. pm8001_printk("IO_XFR_ERROR_INTERNAL_CRC_ERROR\n"));
  2127. /* TBC: used default set values */
  2128. ts->resp = SAS_TASK_COMPLETE;
  2129. ts->stat = SAS_OPEN_TO;
  2130. break;
  2131. case IO_XFER_DMA_ACTIVATE_TIMEOUT:
  2132. PM8001_FAIL_DBG(pm8001_ha,
  2133. pm8001_printk("IO_XFR_DMA_ACTIVATE_TIMEOUT\n"));
  2134. /* TBC: used default set values */
  2135. ts->resp = SAS_TASK_COMPLETE;
  2136. ts->stat = SAS_OPEN_TO;
  2137. break;
  2138. default:
  2139. PM8001_IO_DBG(pm8001_ha,
  2140. pm8001_printk("Unknown status 0x%x\n", event));
  2141. /* not allowed case. Therefore, return failed status */
  2142. ts->resp = SAS_TASK_COMPLETE;
  2143. ts->stat = SAS_OPEN_TO;
  2144. break;
  2145. }
  2146. spin_lock_irqsave(&t->task_state_lock, flags);
  2147. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2148. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2149. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2150. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2151. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2152. PM8001_FAIL_DBG(pm8001_ha,
  2153. pm8001_printk("task 0x%p done with io_status 0x%x"
  2154. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2155. t, event, ts->resp, ts->stat));
  2156. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2157. } else if (t->uldd_task) {
  2158. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2159. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2160. mb();/* ditto */
  2161. spin_unlock_irq(&pm8001_ha->lock);
  2162. t->task_done(t);
  2163. spin_lock_irq(&pm8001_ha->lock);
  2164. } else if (!t->uldd_task) {
  2165. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2166. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2167. mb();/*ditto*/
  2168. spin_unlock_irq(&pm8001_ha->lock);
  2169. t->task_done(t);
  2170. spin_lock_irq(&pm8001_ha->lock);
  2171. }
  2172. }
  2173. /*See the comments for mpi_ssp_completion */
  2174. static void
  2175. mpi_smp_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2176. {
  2177. u32 param, i;
  2178. struct sas_task *t;
  2179. struct pm8001_ccb_info *ccb;
  2180. unsigned long flags;
  2181. u32 status;
  2182. u32 tag;
  2183. struct smp_completion_resp *psmpPayload;
  2184. struct task_status_struct *ts;
  2185. struct pm8001_device *pm8001_dev;
  2186. char *pdma_respaddr = NULL;
  2187. psmpPayload = (struct smp_completion_resp *)(piomb + 4);
  2188. status = le32_to_cpu(psmpPayload->status);
  2189. tag = le32_to_cpu(psmpPayload->tag);
  2190. ccb = &pm8001_ha->ccb_info[tag];
  2191. param = le32_to_cpu(psmpPayload->param);
  2192. t = ccb->task;
  2193. ts = &t->task_status;
  2194. pm8001_dev = ccb->device;
  2195. if (status)
  2196. PM8001_FAIL_DBG(pm8001_ha,
  2197. pm8001_printk("smp IO status 0x%x\n", status));
  2198. if (unlikely(!t || !t->lldd_task || !t->dev))
  2199. return;
  2200. switch (status) {
  2201. case IO_SUCCESS:
  2202. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  2203. ts->resp = SAS_TASK_COMPLETE;
  2204. ts->stat = SAM_STAT_GOOD;
  2205. if (pm8001_dev)
  2206. pm8001_dev->running_req--;
  2207. if (pm8001_ha->smp_exp_mode == SMP_DIRECT) {
  2208. PM8001_IO_DBG(pm8001_ha,
  2209. pm8001_printk("DIRECT RESPONSE Length:%d\n",
  2210. param));
  2211. pdma_respaddr = (char *)(phys_to_virt(cpu_to_le64
  2212. ((u64)sg_dma_address
  2213. (&t->smp_task.smp_resp))));
  2214. for (i = 0; i < param; i++) {
  2215. *(pdma_respaddr+i) = psmpPayload->_r_a[i];
  2216. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  2217. "SMP Byte%d DMA data 0x%x psmp 0x%x\n",
  2218. i, *(pdma_respaddr+i),
  2219. psmpPayload->_r_a[i]));
  2220. }
  2221. }
  2222. break;
  2223. case IO_ABORTED:
  2224. PM8001_IO_DBG(pm8001_ha,
  2225. pm8001_printk("IO_ABORTED IOMB\n"));
  2226. ts->resp = SAS_TASK_COMPLETE;
  2227. ts->stat = SAS_ABORTED_TASK;
  2228. if (pm8001_dev)
  2229. pm8001_dev->running_req--;
  2230. break;
  2231. case IO_OVERFLOW:
  2232. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2233. ts->resp = SAS_TASK_COMPLETE;
  2234. ts->stat = SAS_DATA_OVERRUN;
  2235. ts->residual = 0;
  2236. if (pm8001_dev)
  2237. pm8001_dev->running_req--;
  2238. break;
  2239. case IO_NO_DEVICE:
  2240. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_NO_DEVICE\n"));
  2241. ts->resp = SAS_TASK_COMPLETE;
  2242. ts->stat = SAS_PHY_DOWN;
  2243. break;
  2244. case IO_ERROR_HW_TIMEOUT:
  2245. PM8001_IO_DBG(pm8001_ha,
  2246. pm8001_printk("IO_ERROR_HW_TIMEOUT\n"));
  2247. ts->resp = SAS_TASK_COMPLETE;
  2248. ts->stat = SAM_STAT_BUSY;
  2249. break;
  2250. case IO_XFER_ERROR_BREAK:
  2251. PM8001_IO_DBG(pm8001_ha,
  2252. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2253. ts->resp = SAS_TASK_COMPLETE;
  2254. ts->stat = SAM_STAT_BUSY;
  2255. break;
  2256. case IO_XFER_ERROR_PHY_NOT_READY:
  2257. PM8001_IO_DBG(pm8001_ha,
  2258. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2259. ts->resp = SAS_TASK_COMPLETE;
  2260. ts->stat = SAM_STAT_BUSY;
  2261. break;
  2262. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2263. PM8001_IO_DBG(pm8001_ha,
  2264. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  2265. ts->resp = SAS_TASK_COMPLETE;
  2266. ts->stat = SAS_OPEN_REJECT;
  2267. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2268. break;
  2269. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2270. PM8001_IO_DBG(pm8001_ha,
  2271. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2272. ts->resp = SAS_TASK_COMPLETE;
  2273. ts->stat = SAS_OPEN_REJECT;
  2274. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2275. break;
  2276. case IO_OPEN_CNX_ERROR_BREAK:
  2277. PM8001_IO_DBG(pm8001_ha,
  2278. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2279. ts->resp = SAS_TASK_COMPLETE;
  2280. ts->stat = SAS_OPEN_REJECT;
  2281. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2282. break;
  2283. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2284. case IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED:
  2285. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO:
  2286. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST:
  2287. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE:
  2288. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED:
  2289. PM8001_IO_DBG(pm8001_ha,
  2290. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2291. ts->resp = SAS_TASK_COMPLETE;
  2292. ts->stat = SAS_OPEN_REJECT;
  2293. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2294. pm8001_handle_event(pm8001_ha,
  2295. pm8001_dev,
  2296. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2297. break;
  2298. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2299. PM8001_IO_DBG(pm8001_ha,
  2300. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2301. ts->resp = SAS_TASK_COMPLETE;
  2302. ts->stat = SAS_OPEN_REJECT;
  2303. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2304. break;
  2305. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2306. PM8001_IO_DBG(pm8001_ha, pm8001_printk(\
  2307. "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n"));
  2308. ts->resp = SAS_TASK_COMPLETE;
  2309. ts->stat = SAS_OPEN_REJECT;
  2310. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2311. break;
  2312. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2313. PM8001_IO_DBG(pm8001_ha,
  2314. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2315. ts->resp = SAS_TASK_COMPLETE;
  2316. ts->stat = SAS_OPEN_REJECT;
  2317. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2318. break;
  2319. case IO_XFER_ERROR_RX_FRAME:
  2320. PM8001_IO_DBG(pm8001_ha,
  2321. pm8001_printk("IO_XFER_ERROR_RX_FRAME\n"));
  2322. ts->resp = SAS_TASK_COMPLETE;
  2323. ts->stat = SAS_DEV_NO_RESPONSE;
  2324. break;
  2325. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2326. PM8001_IO_DBG(pm8001_ha,
  2327. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2328. ts->resp = SAS_TASK_COMPLETE;
  2329. ts->stat = SAS_OPEN_REJECT;
  2330. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2331. break;
  2332. case IO_ERROR_INTERNAL_SMP_RESOURCE:
  2333. PM8001_IO_DBG(pm8001_ha,
  2334. pm8001_printk("IO_ERROR_INTERNAL_SMP_RESOURCE\n"));
  2335. ts->resp = SAS_TASK_COMPLETE;
  2336. ts->stat = SAS_QUEUE_FULL;
  2337. break;
  2338. case IO_PORT_IN_RESET:
  2339. PM8001_IO_DBG(pm8001_ha,
  2340. pm8001_printk("IO_PORT_IN_RESET\n"));
  2341. ts->resp = SAS_TASK_COMPLETE;
  2342. ts->stat = SAS_OPEN_REJECT;
  2343. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2344. break;
  2345. case IO_DS_NON_OPERATIONAL:
  2346. PM8001_IO_DBG(pm8001_ha,
  2347. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2348. ts->resp = SAS_TASK_COMPLETE;
  2349. ts->stat = SAS_DEV_NO_RESPONSE;
  2350. break;
  2351. case IO_DS_IN_RECOVERY:
  2352. PM8001_IO_DBG(pm8001_ha,
  2353. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  2354. ts->resp = SAS_TASK_COMPLETE;
  2355. ts->stat = SAS_OPEN_REJECT;
  2356. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2357. break;
  2358. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2359. PM8001_IO_DBG(pm8001_ha,
  2360. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2361. ts->resp = SAS_TASK_COMPLETE;
  2362. ts->stat = SAS_OPEN_REJECT;
  2363. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2364. break;
  2365. default:
  2366. PM8001_IO_DBG(pm8001_ha,
  2367. pm8001_printk("Unknown status 0x%x\n", status));
  2368. ts->resp = SAS_TASK_COMPLETE;
  2369. ts->stat = SAS_DEV_NO_RESPONSE;
  2370. /* not allowed case. Therefore, return failed status */
  2371. break;
  2372. }
  2373. spin_lock_irqsave(&t->task_state_lock, flags);
  2374. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2375. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2376. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2377. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2378. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2379. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk(
  2380. "task 0x%p done with io_status 0x%x resp 0x%x"
  2381. "stat 0x%x but aborted by upper layer!\n",
  2382. t, status, ts->resp, ts->stat));
  2383. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2384. } else {
  2385. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2386. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2387. mb();/* in order to force CPU ordering */
  2388. t->task_done(t);
  2389. }
  2390. }
  2391. /**
  2392. * pm80xx_hw_event_ack_req- For PM8001,some events need to acknowage to FW.
  2393. * @pm8001_ha: our hba card information
  2394. * @Qnum: the outbound queue message number.
  2395. * @SEA: source of event to ack
  2396. * @port_id: port id.
  2397. * @phyId: phy id.
  2398. * @param0: parameter 0.
  2399. * @param1: parameter 1.
  2400. */
  2401. static void pm80xx_hw_event_ack_req(struct pm8001_hba_info *pm8001_ha,
  2402. u32 Qnum, u32 SEA, u32 port_id, u32 phyId, u32 param0, u32 param1)
  2403. {
  2404. struct hw_event_ack_req payload;
  2405. u32 opc = OPC_INB_SAS_HW_EVENT_ACK;
  2406. struct inbound_queue_table *circularQ;
  2407. memset((u8 *)&payload, 0, sizeof(payload));
  2408. circularQ = &pm8001_ha->inbnd_q_tbl[Qnum];
  2409. payload.tag = cpu_to_le32(1);
  2410. payload.phyid_sea_portid = cpu_to_le32(((SEA & 0xFFFF) << 8) |
  2411. ((phyId & 0xFF) << 24) | (port_id & 0xFF));
  2412. payload.param0 = cpu_to_le32(param0);
  2413. payload.param1 = cpu_to_le32(param1);
  2414. pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  2415. }
  2416. static int pm80xx_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  2417. u32 phyId, u32 phy_op);
  2418. /**
  2419. * hw_event_sas_phy_up -FW tells me a SAS phy up event.
  2420. * @pm8001_ha: our hba card information
  2421. * @piomb: IO message buffer
  2422. */
  2423. static void
  2424. hw_event_sas_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2425. {
  2426. struct hw_event_resp *pPayload =
  2427. (struct hw_event_resp *)(piomb + 4);
  2428. u32 lr_status_evt_portid =
  2429. le32_to_cpu(pPayload->lr_status_evt_portid);
  2430. u32 phyid_npip_portstate = le32_to_cpu(pPayload->phyid_npip_portstate);
  2431. u8 link_rate =
  2432. (u8)((lr_status_evt_portid & 0xF0000000) >> 28);
  2433. u8 port_id = (u8)(lr_status_evt_portid & 0x000000FF);
  2434. u8 phy_id =
  2435. (u8)((phyid_npip_portstate & 0xFF0000) >> 16);
  2436. u8 portstate = (u8)(phyid_npip_portstate & 0x0000000F);
  2437. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2438. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  2439. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2440. unsigned long flags;
  2441. u8 deviceType = pPayload->sas_identify.dev_type;
  2442. port->port_state = portstate;
  2443. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  2444. "portid:%d; phyid:%d; linkrate:%d; "
  2445. "portstate:%x; devicetype:%x\n",
  2446. port_id, phy_id, link_rate, portstate, deviceType));
  2447. switch (deviceType) {
  2448. case SAS_PHY_UNUSED:
  2449. PM8001_MSG_DBG(pm8001_ha,
  2450. pm8001_printk("device type no device.\n"));
  2451. break;
  2452. case SAS_END_DEVICE:
  2453. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("end device.\n"));
  2454. pm80xx_chip_phy_ctl_req(pm8001_ha, phy_id,
  2455. PHY_NOTIFY_ENABLE_SPINUP);
  2456. port->port_attached = 1;
  2457. pm8001_get_lrate_mode(phy, link_rate);
  2458. break;
  2459. case SAS_EDGE_EXPANDER_DEVICE:
  2460. PM8001_MSG_DBG(pm8001_ha,
  2461. pm8001_printk("expander device.\n"));
  2462. port->port_attached = 1;
  2463. pm8001_get_lrate_mode(phy, link_rate);
  2464. break;
  2465. case SAS_FANOUT_EXPANDER_DEVICE:
  2466. PM8001_MSG_DBG(pm8001_ha,
  2467. pm8001_printk("fanout expander device.\n"));
  2468. port->port_attached = 1;
  2469. pm8001_get_lrate_mode(phy, link_rate);
  2470. break;
  2471. default:
  2472. PM8001_MSG_DBG(pm8001_ha,
  2473. pm8001_printk("unknown device type(%x)\n", deviceType));
  2474. break;
  2475. }
  2476. phy->phy_type |= PORT_TYPE_SAS;
  2477. phy->identify.device_type = deviceType;
  2478. phy->phy_attached = 1;
  2479. if (phy->identify.device_type == SAS_END_DEVICE)
  2480. phy->identify.target_port_protocols = SAS_PROTOCOL_SSP;
  2481. else if (phy->identify.device_type != SAS_PHY_UNUSED)
  2482. phy->identify.target_port_protocols = SAS_PROTOCOL_SMP;
  2483. phy->sas_phy.oob_mode = SAS_OOB_MODE;
  2484. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  2485. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  2486. memcpy(phy->frame_rcvd, &pPayload->sas_identify,
  2487. sizeof(struct sas_identify_frame)-4);
  2488. phy->frame_rcvd_size = sizeof(struct sas_identify_frame) - 4;
  2489. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  2490. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  2491. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  2492. mdelay(200);/*delay a moment to wait disk to spinup*/
  2493. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  2494. }
  2495. /**
  2496. * hw_event_sata_phy_up -FW tells me a SATA phy up event.
  2497. * @pm8001_ha: our hba card information
  2498. * @piomb: IO message buffer
  2499. */
  2500. static void
  2501. hw_event_sata_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2502. {
  2503. struct hw_event_resp *pPayload =
  2504. (struct hw_event_resp *)(piomb + 4);
  2505. u32 phyid_npip_portstate = le32_to_cpu(pPayload->phyid_npip_portstate);
  2506. u32 lr_status_evt_portid =
  2507. le32_to_cpu(pPayload->lr_status_evt_portid);
  2508. u8 link_rate =
  2509. (u8)((lr_status_evt_portid & 0xF0000000) >> 28);
  2510. u8 port_id = (u8)(lr_status_evt_portid & 0x000000FF);
  2511. u8 phy_id =
  2512. (u8)((phyid_npip_portstate & 0xFF0000) >> 16);
  2513. u8 portstate = (u8)(phyid_npip_portstate & 0x0000000F);
  2514. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2515. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  2516. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2517. unsigned long flags;
  2518. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  2519. "port id %d, phy id %d link_rate %d portstate 0x%x\n",
  2520. port_id, phy_id, link_rate, portstate));
  2521. port->port_state = portstate;
  2522. port->port_attached = 1;
  2523. pm8001_get_lrate_mode(phy, link_rate);
  2524. phy->phy_type |= PORT_TYPE_SATA;
  2525. phy->phy_attached = 1;
  2526. phy->sas_phy.oob_mode = SATA_OOB_MODE;
  2527. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  2528. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  2529. memcpy(phy->frame_rcvd, ((u8 *)&pPayload->sata_fis - 4),
  2530. sizeof(struct dev_to_host_fis));
  2531. phy->frame_rcvd_size = sizeof(struct dev_to_host_fis);
  2532. phy->identify.target_port_protocols = SAS_PROTOCOL_SATA;
  2533. phy->identify.device_type = SAS_SATA_DEV;
  2534. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  2535. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  2536. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  2537. }
  2538. /**
  2539. * hw_event_phy_down -we should notify the libsas the phy is down.
  2540. * @pm8001_ha: our hba card information
  2541. * @piomb: IO message buffer
  2542. */
  2543. static void
  2544. hw_event_phy_down(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2545. {
  2546. struct hw_event_resp *pPayload =
  2547. (struct hw_event_resp *)(piomb + 4);
  2548. u32 lr_status_evt_portid =
  2549. le32_to_cpu(pPayload->lr_status_evt_portid);
  2550. u8 port_id = (u8)(lr_status_evt_portid & 0x000000FF);
  2551. u32 phyid_npip_portstate = le32_to_cpu(pPayload->phyid_npip_portstate);
  2552. u8 phy_id =
  2553. (u8)((phyid_npip_portstate & 0xFF0000) >> 16);
  2554. u8 portstate = (u8)(phyid_npip_portstate & 0x0000000F);
  2555. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2556. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2557. port->port_state = portstate;
  2558. phy->phy_type = 0;
  2559. phy->identify.device_type = 0;
  2560. phy->phy_attached = 0;
  2561. memset(&phy->dev_sas_addr, 0, SAS_ADDR_SIZE);
  2562. switch (portstate) {
  2563. case PORT_VALID:
  2564. break;
  2565. case PORT_INVALID:
  2566. PM8001_MSG_DBG(pm8001_ha,
  2567. pm8001_printk(" PortInvalid portID %d\n", port_id));
  2568. PM8001_MSG_DBG(pm8001_ha,
  2569. pm8001_printk(" Last phy Down and port invalid\n"));
  2570. port->port_attached = 0;
  2571. pm80xx_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  2572. port_id, phy_id, 0, 0);
  2573. break;
  2574. case PORT_IN_RESET:
  2575. PM8001_MSG_DBG(pm8001_ha,
  2576. pm8001_printk(" Port In Reset portID %d\n", port_id));
  2577. break;
  2578. case PORT_NOT_ESTABLISHED:
  2579. PM8001_MSG_DBG(pm8001_ha,
  2580. pm8001_printk(" phy Down and PORT_NOT_ESTABLISHED\n"));
  2581. port->port_attached = 0;
  2582. break;
  2583. case PORT_LOSTCOMM:
  2584. PM8001_MSG_DBG(pm8001_ha,
  2585. pm8001_printk(" phy Down and PORT_LOSTCOMM\n"));
  2586. PM8001_MSG_DBG(pm8001_ha,
  2587. pm8001_printk(" Last phy Down and port invalid\n"));
  2588. port->port_attached = 0;
  2589. pm80xx_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  2590. port_id, phy_id, 0, 0);
  2591. break;
  2592. default:
  2593. port->port_attached = 0;
  2594. PM8001_MSG_DBG(pm8001_ha,
  2595. pm8001_printk(" phy Down and(default) = 0x%x\n",
  2596. portstate));
  2597. break;
  2598. }
  2599. }
  2600. static int mpi_phy_start_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2601. {
  2602. struct phy_start_resp *pPayload =
  2603. (struct phy_start_resp *)(piomb + 4);
  2604. u32 status =
  2605. le32_to_cpu(pPayload->status);
  2606. u32 phy_id =
  2607. le32_to_cpu(pPayload->phyid);
  2608. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2609. PM8001_INIT_DBG(pm8001_ha,
  2610. pm8001_printk("phy start resp status:0x%x, phyid:0x%x\n",
  2611. status, phy_id));
  2612. if (status == 0) {
  2613. phy->phy_state = 1;
  2614. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  2615. complete(phy->enable_completion);
  2616. }
  2617. return 0;
  2618. }
  2619. /**
  2620. * mpi_thermal_hw_event -The hw event has come.
  2621. * @pm8001_ha: our hba card information
  2622. * @piomb: IO message buffer
  2623. */
  2624. static int mpi_thermal_hw_event(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2625. {
  2626. struct thermal_hw_event *pPayload =
  2627. (struct thermal_hw_event *)(piomb + 4);
  2628. u32 thermal_event = le32_to_cpu(pPayload->thermal_event);
  2629. u32 rht_lht = le32_to_cpu(pPayload->rht_lht);
  2630. if (thermal_event & 0x40) {
  2631. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  2632. "Thermal Event: Local high temperature violated!\n"));
  2633. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  2634. "Thermal Event: Measured local high temperature %d\n",
  2635. ((rht_lht & 0xFF00) >> 8)));
  2636. }
  2637. if (thermal_event & 0x10) {
  2638. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  2639. "Thermal Event: Remote high temperature violated!\n"));
  2640. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  2641. "Thermal Event: Measured remote high temperature %d\n",
  2642. ((rht_lht & 0xFF000000) >> 24)));
  2643. }
  2644. return 0;
  2645. }
  2646. /**
  2647. * mpi_hw_event -The hw event has come.
  2648. * @pm8001_ha: our hba card information
  2649. * @piomb: IO message buffer
  2650. */
  2651. static int mpi_hw_event(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2652. {
  2653. unsigned long flags;
  2654. struct hw_event_resp *pPayload =
  2655. (struct hw_event_resp *)(piomb + 4);
  2656. u32 lr_status_evt_portid =
  2657. le32_to_cpu(pPayload->lr_status_evt_portid);
  2658. u32 phyid_npip_portstate = le32_to_cpu(pPayload->phyid_npip_portstate);
  2659. u8 port_id = (u8)(lr_status_evt_portid & 0x000000FF);
  2660. u8 phy_id =
  2661. (u8)((phyid_npip_portstate & 0xFF0000) >> 16);
  2662. u16 eventType =
  2663. (u16)((lr_status_evt_portid & 0x00FFFF00) >> 8);
  2664. u8 status =
  2665. (u8)((lr_status_evt_portid & 0x0F000000) >> 24);
  2666. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  2667. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2668. struct asd_sas_phy *sas_phy = sas_ha->sas_phy[phy_id];
  2669. PM8001_MSG_DBG(pm8001_ha,
  2670. pm8001_printk("portid:%d phyid:%d event:0x%x status:0x%x\n",
  2671. port_id, phy_id, eventType, status));
  2672. switch (eventType) {
  2673. case HW_EVENT_SAS_PHY_UP:
  2674. PM8001_MSG_DBG(pm8001_ha,
  2675. pm8001_printk("HW_EVENT_PHY_START_STATUS\n"));
  2676. hw_event_sas_phy_up(pm8001_ha, piomb);
  2677. break;
  2678. case HW_EVENT_SATA_PHY_UP:
  2679. PM8001_MSG_DBG(pm8001_ha,
  2680. pm8001_printk("HW_EVENT_SATA_PHY_UP\n"));
  2681. hw_event_sata_phy_up(pm8001_ha, piomb);
  2682. break;
  2683. case HW_EVENT_SATA_SPINUP_HOLD:
  2684. PM8001_MSG_DBG(pm8001_ha,
  2685. pm8001_printk("HW_EVENT_SATA_SPINUP_HOLD\n"));
  2686. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_SPINUP_HOLD);
  2687. break;
  2688. case HW_EVENT_PHY_DOWN:
  2689. PM8001_MSG_DBG(pm8001_ha,
  2690. pm8001_printk("HW_EVENT_PHY_DOWN\n"));
  2691. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_LOSS_OF_SIGNAL);
  2692. phy->phy_attached = 0;
  2693. phy->phy_state = 0;
  2694. hw_event_phy_down(pm8001_ha, piomb);
  2695. break;
  2696. case HW_EVENT_PORT_INVALID:
  2697. PM8001_MSG_DBG(pm8001_ha,
  2698. pm8001_printk("HW_EVENT_PORT_INVALID\n"));
  2699. sas_phy_disconnected(sas_phy);
  2700. phy->phy_attached = 0;
  2701. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2702. break;
  2703. /* the broadcast change primitive received, tell the LIBSAS this event
  2704. to revalidate the sas domain*/
  2705. case HW_EVENT_BROADCAST_CHANGE:
  2706. PM8001_MSG_DBG(pm8001_ha,
  2707. pm8001_printk("HW_EVENT_BROADCAST_CHANGE\n"));
  2708. pm80xx_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_BROADCAST_CHANGE,
  2709. port_id, phy_id, 1, 0);
  2710. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  2711. sas_phy->sas_prim = HW_EVENT_BROADCAST_CHANGE;
  2712. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  2713. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  2714. break;
  2715. case HW_EVENT_PHY_ERROR:
  2716. PM8001_MSG_DBG(pm8001_ha,
  2717. pm8001_printk("HW_EVENT_PHY_ERROR\n"));
  2718. sas_phy_disconnected(&phy->sas_phy);
  2719. phy->phy_attached = 0;
  2720. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_ERROR);
  2721. break;
  2722. case HW_EVENT_BROADCAST_EXP:
  2723. PM8001_MSG_DBG(pm8001_ha,
  2724. pm8001_printk("HW_EVENT_BROADCAST_EXP\n"));
  2725. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  2726. sas_phy->sas_prim = HW_EVENT_BROADCAST_EXP;
  2727. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  2728. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  2729. break;
  2730. case HW_EVENT_LINK_ERR_INVALID_DWORD:
  2731. PM8001_MSG_DBG(pm8001_ha,
  2732. pm8001_printk("HW_EVENT_LINK_ERR_INVALID_DWORD\n"));
  2733. pm80xx_hw_event_ack_req(pm8001_ha, 0,
  2734. HW_EVENT_LINK_ERR_INVALID_DWORD, port_id, phy_id, 0, 0);
  2735. sas_phy_disconnected(sas_phy);
  2736. phy->phy_attached = 0;
  2737. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2738. break;
  2739. case HW_EVENT_LINK_ERR_DISPARITY_ERROR:
  2740. PM8001_MSG_DBG(pm8001_ha,
  2741. pm8001_printk("HW_EVENT_LINK_ERR_DISPARITY_ERROR\n"));
  2742. pm80xx_hw_event_ack_req(pm8001_ha, 0,
  2743. HW_EVENT_LINK_ERR_DISPARITY_ERROR,
  2744. port_id, phy_id, 0, 0);
  2745. sas_phy_disconnected(sas_phy);
  2746. phy->phy_attached = 0;
  2747. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2748. break;
  2749. case HW_EVENT_LINK_ERR_CODE_VIOLATION:
  2750. PM8001_MSG_DBG(pm8001_ha,
  2751. pm8001_printk("HW_EVENT_LINK_ERR_CODE_VIOLATION\n"));
  2752. pm80xx_hw_event_ack_req(pm8001_ha, 0,
  2753. HW_EVENT_LINK_ERR_CODE_VIOLATION,
  2754. port_id, phy_id, 0, 0);
  2755. sas_phy_disconnected(sas_phy);
  2756. phy->phy_attached = 0;
  2757. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2758. break;
  2759. case HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH:
  2760. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  2761. "HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH\n"));
  2762. pm80xx_hw_event_ack_req(pm8001_ha, 0,
  2763. HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH,
  2764. port_id, phy_id, 0, 0);
  2765. sas_phy_disconnected(sas_phy);
  2766. phy->phy_attached = 0;
  2767. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2768. break;
  2769. case HW_EVENT_MALFUNCTION:
  2770. PM8001_MSG_DBG(pm8001_ha,
  2771. pm8001_printk("HW_EVENT_MALFUNCTION\n"));
  2772. break;
  2773. case HW_EVENT_BROADCAST_SES:
  2774. PM8001_MSG_DBG(pm8001_ha,
  2775. pm8001_printk("HW_EVENT_BROADCAST_SES\n"));
  2776. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  2777. sas_phy->sas_prim = HW_EVENT_BROADCAST_SES;
  2778. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  2779. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  2780. break;
  2781. case HW_EVENT_INBOUND_CRC_ERROR:
  2782. PM8001_MSG_DBG(pm8001_ha,
  2783. pm8001_printk("HW_EVENT_INBOUND_CRC_ERROR\n"));
  2784. pm80xx_hw_event_ack_req(pm8001_ha, 0,
  2785. HW_EVENT_INBOUND_CRC_ERROR,
  2786. port_id, phy_id, 0, 0);
  2787. break;
  2788. case HW_EVENT_HARD_RESET_RECEIVED:
  2789. PM8001_MSG_DBG(pm8001_ha,
  2790. pm8001_printk("HW_EVENT_HARD_RESET_RECEIVED\n"));
  2791. sas_ha->notify_port_event(sas_phy, PORTE_HARD_RESET);
  2792. break;
  2793. case HW_EVENT_ID_FRAME_TIMEOUT:
  2794. PM8001_MSG_DBG(pm8001_ha,
  2795. pm8001_printk("HW_EVENT_ID_FRAME_TIMEOUT\n"));
  2796. sas_phy_disconnected(sas_phy);
  2797. phy->phy_attached = 0;
  2798. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2799. break;
  2800. case HW_EVENT_LINK_ERR_PHY_RESET_FAILED:
  2801. PM8001_MSG_DBG(pm8001_ha,
  2802. pm8001_printk("HW_EVENT_LINK_ERR_PHY_RESET_FAILED\n"));
  2803. pm80xx_hw_event_ack_req(pm8001_ha, 0,
  2804. HW_EVENT_LINK_ERR_PHY_RESET_FAILED,
  2805. port_id, phy_id, 0, 0);
  2806. sas_phy_disconnected(sas_phy);
  2807. phy->phy_attached = 0;
  2808. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2809. break;
  2810. case HW_EVENT_PORT_RESET_TIMER_TMO:
  2811. PM8001_MSG_DBG(pm8001_ha,
  2812. pm8001_printk("HW_EVENT_PORT_RESET_TIMER_TMO\n"));
  2813. sas_phy_disconnected(sas_phy);
  2814. phy->phy_attached = 0;
  2815. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2816. break;
  2817. case HW_EVENT_PORT_RECOVERY_TIMER_TMO:
  2818. PM8001_MSG_DBG(pm8001_ha,
  2819. pm8001_printk("HW_EVENT_PORT_RECOVERY_TIMER_TMO\n"));
  2820. pm80xx_hw_event_ack_req(pm8001_ha, 0,
  2821. HW_EVENT_PORT_RECOVERY_TIMER_TMO,
  2822. port_id, phy_id, 0, 0);
  2823. sas_phy_disconnected(sas_phy);
  2824. phy->phy_attached = 0;
  2825. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2826. break;
  2827. case HW_EVENT_PORT_RECOVER:
  2828. PM8001_MSG_DBG(pm8001_ha,
  2829. pm8001_printk("HW_EVENT_PORT_RECOVER\n"));
  2830. break;
  2831. case HW_EVENT_PORT_RESET_COMPLETE:
  2832. PM8001_MSG_DBG(pm8001_ha,
  2833. pm8001_printk("HW_EVENT_PORT_RESET_COMPLETE\n"));
  2834. break;
  2835. case EVENT_BROADCAST_ASYNCH_EVENT:
  2836. PM8001_MSG_DBG(pm8001_ha,
  2837. pm8001_printk("EVENT_BROADCAST_ASYNCH_EVENT\n"));
  2838. break;
  2839. default:
  2840. PM8001_MSG_DBG(pm8001_ha,
  2841. pm8001_printk("Unknown event type 0x%x\n", eventType));
  2842. break;
  2843. }
  2844. return 0;
  2845. }
  2846. /**
  2847. * mpi_phy_stop_resp - SPCv specific
  2848. * @pm8001_ha: our hba card information
  2849. * @piomb: IO message buffer
  2850. */
  2851. static int mpi_phy_stop_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2852. {
  2853. struct phy_stop_resp *pPayload =
  2854. (struct phy_stop_resp *)(piomb + 4);
  2855. u32 status =
  2856. le32_to_cpu(pPayload->status);
  2857. u32 phyid =
  2858. le32_to_cpu(pPayload->phyid);
  2859. struct pm8001_phy *phy = &pm8001_ha->phy[phyid];
  2860. PM8001_MSG_DBG(pm8001_ha,
  2861. pm8001_printk("phy:0x%x status:0x%x\n",
  2862. phyid, status));
  2863. if (status == 0)
  2864. phy->phy_state = 0;
  2865. return 0;
  2866. }
  2867. /**
  2868. * mpi_set_controller_config_resp - SPCv specific
  2869. * @pm8001_ha: our hba card information
  2870. * @piomb: IO message buffer
  2871. */
  2872. static int mpi_set_controller_config_resp(struct pm8001_hba_info *pm8001_ha,
  2873. void *piomb)
  2874. {
  2875. struct set_ctrl_cfg_resp *pPayload =
  2876. (struct set_ctrl_cfg_resp *)(piomb + 4);
  2877. u32 status = le32_to_cpu(pPayload->status);
  2878. u32 err_qlfr_pgcd = le32_to_cpu(pPayload->err_qlfr_pgcd);
  2879. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  2880. "SET CONTROLLER RESP: status 0x%x qlfr_pgcd 0x%x\n",
  2881. status, err_qlfr_pgcd));
  2882. return 0;
  2883. }
  2884. /**
  2885. * mpi_get_controller_config_resp - SPCv specific
  2886. * @pm8001_ha: our hba card information
  2887. * @piomb: IO message buffer
  2888. */
  2889. static int mpi_get_controller_config_resp(struct pm8001_hba_info *pm8001_ha,
  2890. void *piomb)
  2891. {
  2892. PM8001_MSG_DBG(pm8001_ha,
  2893. pm8001_printk(" pm80xx_addition_functionality\n"));
  2894. return 0;
  2895. }
  2896. /**
  2897. * mpi_get_phy_profile_resp - SPCv specific
  2898. * @pm8001_ha: our hba card information
  2899. * @piomb: IO message buffer
  2900. */
  2901. static int mpi_get_phy_profile_resp(struct pm8001_hba_info *pm8001_ha,
  2902. void *piomb)
  2903. {
  2904. PM8001_MSG_DBG(pm8001_ha,
  2905. pm8001_printk(" pm80xx_addition_functionality\n"));
  2906. return 0;
  2907. }
  2908. /**
  2909. * mpi_flash_op_ext_resp - SPCv specific
  2910. * @pm8001_ha: our hba card information
  2911. * @piomb: IO message buffer
  2912. */
  2913. static int mpi_flash_op_ext_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2914. {
  2915. PM8001_MSG_DBG(pm8001_ha,
  2916. pm8001_printk(" pm80xx_addition_functionality\n"));
  2917. return 0;
  2918. }
  2919. /**
  2920. * mpi_set_phy_profile_resp - SPCv specific
  2921. * @pm8001_ha: our hba card information
  2922. * @piomb: IO message buffer
  2923. */
  2924. static int mpi_set_phy_profile_resp(struct pm8001_hba_info *pm8001_ha,
  2925. void *piomb)
  2926. {
  2927. PM8001_MSG_DBG(pm8001_ha,
  2928. pm8001_printk(" pm80xx_addition_functionality\n"));
  2929. return 0;
  2930. }
  2931. /**
  2932. * mpi_kek_management_resp - SPCv specific
  2933. * @pm8001_ha: our hba card information
  2934. * @piomb: IO message buffer
  2935. */
  2936. static int mpi_kek_management_resp(struct pm8001_hba_info *pm8001_ha,
  2937. void *piomb)
  2938. {
  2939. struct kek_mgmt_resp *pPayload = (struct kek_mgmt_resp *)(piomb + 4);
  2940. u32 status = le32_to_cpu(pPayload->status);
  2941. u32 kidx_new_curr_ksop = le32_to_cpu(pPayload->kidx_new_curr_ksop);
  2942. u32 err_qlfr = le32_to_cpu(pPayload->err_qlfr);
  2943. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  2944. "KEK MGMT RESP. Status 0x%x idx_ksop 0x%x err_qlfr 0x%x\n",
  2945. status, kidx_new_curr_ksop, err_qlfr));
  2946. return 0;
  2947. }
  2948. /**
  2949. * mpi_dek_management_resp - SPCv specific
  2950. * @pm8001_ha: our hba card information
  2951. * @piomb: IO message buffer
  2952. */
  2953. static int mpi_dek_management_resp(struct pm8001_hba_info *pm8001_ha,
  2954. void *piomb)
  2955. {
  2956. PM8001_MSG_DBG(pm8001_ha,
  2957. pm8001_printk(" pm80xx_addition_functionality\n"));
  2958. return 0;
  2959. }
  2960. /**
  2961. * ssp_coalesced_comp_resp - SPCv specific
  2962. * @pm8001_ha: our hba card information
  2963. * @piomb: IO message buffer
  2964. */
  2965. static int ssp_coalesced_comp_resp(struct pm8001_hba_info *pm8001_ha,
  2966. void *piomb)
  2967. {
  2968. PM8001_MSG_DBG(pm8001_ha,
  2969. pm8001_printk(" pm80xx_addition_functionality\n"));
  2970. return 0;
  2971. }
  2972. /**
  2973. * process_one_iomb - process one outbound Queue memory block
  2974. * @pm8001_ha: our hba card information
  2975. * @piomb: IO message buffer
  2976. */
  2977. static void process_one_iomb(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2978. {
  2979. __le32 pHeader = *(__le32 *)piomb;
  2980. u32 opc = (u32)((le32_to_cpu(pHeader)) & 0xFFF);
  2981. switch (opc) {
  2982. case OPC_OUB_ECHO:
  2983. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("OPC_OUB_ECHO\n"));
  2984. break;
  2985. case OPC_OUB_HW_EVENT:
  2986. PM8001_MSG_DBG(pm8001_ha,
  2987. pm8001_printk("OPC_OUB_HW_EVENT\n"));
  2988. mpi_hw_event(pm8001_ha, piomb);
  2989. break;
  2990. case OPC_OUB_THERM_HW_EVENT:
  2991. PM8001_MSG_DBG(pm8001_ha,
  2992. pm8001_printk("OPC_OUB_THERMAL_EVENT\n"));
  2993. mpi_thermal_hw_event(pm8001_ha, piomb);
  2994. break;
  2995. case OPC_OUB_SSP_COMP:
  2996. PM8001_MSG_DBG(pm8001_ha,
  2997. pm8001_printk("OPC_OUB_SSP_COMP\n"));
  2998. mpi_ssp_completion(pm8001_ha, piomb);
  2999. break;
  3000. case OPC_OUB_SMP_COMP:
  3001. PM8001_MSG_DBG(pm8001_ha,
  3002. pm8001_printk("OPC_OUB_SMP_COMP\n"));
  3003. mpi_smp_completion(pm8001_ha, piomb);
  3004. break;
  3005. case OPC_OUB_LOCAL_PHY_CNTRL:
  3006. PM8001_MSG_DBG(pm8001_ha,
  3007. pm8001_printk("OPC_OUB_LOCAL_PHY_CNTRL\n"));
  3008. pm8001_mpi_local_phy_ctl(pm8001_ha, piomb);
  3009. break;
  3010. case OPC_OUB_DEV_REGIST:
  3011. PM8001_MSG_DBG(pm8001_ha,
  3012. pm8001_printk("OPC_OUB_DEV_REGIST\n"));
  3013. pm8001_mpi_reg_resp(pm8001_ha, piomb);
  3014. break;
  3015. case OPC_OUB_DEREG_DEV:
  3016. PM8001_MSG_DBG(pm8001_ha,
  3017. pm8001_printk("unregister the device\n"));
  3018. pm8001_mpi_dereg_resp(pm8001_ha, piomb);
  3019. break;
  3020. case OPC_OUB_GET_DEV_HANDLE:
  3021. PM8001_MSG_DBG(pm8001_ha,
  3022. pm8001_printk("OPC_OUB_GET_DEV_HANDLE\n"));
  3023. break;
  3024. case OPC_OUB_SATA_COMP:
  3025. PM8001_MSG_DBG(pm8001_ha,
  3026. pm8001_printk("OPC_OUB_SATA_COMP\n"));
  3027. mpi_sata_completion(pm8001_ha, piomb);
  3028. break;
  3029. case OPC_OUB_SATA_EVENT:
  3030. PM8001_MSG_DBG(pm8001_ha,
  3031. pm8001_printk("OPC_OUB_SATA_EVENT\n"));
  3032. mpi_sata_event(pm8001_ha, piomb);
  3033. break;
  3034. case OPC_OUB_SSP_EVENT:
  3035. PM8001_MSG_DBG(pm8001_ha,
  3036. pm8001_printk("OPC_OUB_SSP_EVENT\n"));
  3037. mpi_ssp_event(pm8001_ha, piomb);
  3038. break;
  3039. case OPC_OUB_DEV_HANDLE_ARRIV:
  3040. PM8001_MSG_DBG(pm8001_ha,
  3041. pm8001_printk("OPC_OUB_DEV_HANDLE_ARRIV\n"));
  3042. /*This is for target*/
  3043. break;
  3044. case OPC_OUB_SSP_RECV_EVENT:
  3045. PM8001_MSG_DBG(pm8001_ha,
  3046. pm8001_printk("OPC_OUB_SSP_RECV_EVENT\n"));
  3047. /*This is for target*/
  3048. break;
  3049. case OPC_OUB_FW_FLASH_UPDATE:
  3050. PM8001_MSG_DBG(pm8001_ha,
  3051. pm8001_printk("OPC_OUB_FW_FLASH_UPDATE\n"));
  3052. pm8001_mpi_fw_flash_update_resp(pm8001_ha, piomb);
  3053. break;
  3054. case OPC_OUB_GPIO_RESPONSE:
  3055. PM8001_MSG_DBG(pm8001_ha,
  3056. pm8001_printk("OPC_OUB_GPIO_RESPONSE\n"));
  3057. break;
  3058. case OPC_OUB_GPIO_EVENT:
  3059. PM8001_MSG_DBG(pm8001_ha,
  3060. pm8001_printk("OPC_OUB_GPIO_EVENT\n"));
  3061. break;
  3062. case OPC_OUB_GENERAL_EVENT:
  3063. PM8001_MSG_DBG(pm8001_ha,
  3064. pm8001_printk("OPC_OUB_GENERAL_EVENT\n"));
  3065. pm8001_mpi_general_event(pm8001_ha, piomb);
  3066. break;
  3067. case OPC_OUB_SSP_ABORT_RSP:
  3068. PM8001_MSG_DBG(pm8001_ha,
  3069. pm8001_printk("OPC_OUB_SSP_ABORT_RSP\n"));
  3070. pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
  3071. break;
  3072. case OPC_OUB_SATA_ABORT_RSP:
  3073. PM8001_MSG_DBG(pm8001_ha,
  3074. pm8001_printk("OPC_OUB_SATA_ABORT_RSP\n"));
  3075. pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
  3076. break;
  3077. case OPC_OUB_SAS_DIAG_MODE_START_END:
  3078. PM8001_MSG_DBG(pm8001_ha,
  3079. pm8001_printk("OPC_OUB_SAS_DIAG_MODE_START_END\n"));
  3080. break;
  3081. case OPC_OUB_SAS_DIAG_EXECUTE:
  3082. PM8001_MSG_DBG(pm8001_ha,
  3083. pm8001_printk("OPC_OUB_SAS_DIAG_EXECUTE\n"));
  3084. break;
  3085. case OPC_OUB_GET_TIME_STAMP:
  3086. PM8001_MSG_DBG(pm8001_ha,
  3087. pm8001_printk("OPC_OUB_GET_TIME_STAMP\n"));
  3088. break;
  3089. case OPC_OUB_SAS_HW_EVENT_ACK:
  3090. PM8001_MSG_DBG(pm8001_ha,
  3091. pm8001_printk("OPC_OUB_SAS_HW_EVENT_ACK\n"));
  3092. break;
  3093. case OPC_OUB_PORT_CONTROL:
  3094. PM8001_MSG_DBG(pm8001_ha,
  3095. pm8001_printk("OPC_OUB_PORT_CONTROL\n"));
  3096. break;
  3097. case OPC_OUB_SMP_ABORT_RSP:
  3098. PM8001_MSG_DBG(pm8001_ha,
  3099. pm8001_printk("OPC_OUB_SMP_ABORT_RSP\n"));
  3100. pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
  3101. break;
  3102. case OPC_OUB_GET_NVMD_DATA:
  3103. PM8001_MSG_DBG(pm8001_ha,
  3104. pm8001_printk("OPC_OUB_GET_NVMD_DATA\n"));
  3105. pm8001_mpi_get_nvmd_resp(pm8001_ha, piomb);
  3106. break;
  3107. case OPC_OUB_SET_NVMD_DATA:
  3108. PM8001_MSG_DBG(pm8001_ha,
  3109. pm8001_printk("OPC_OUB_SET_NVMD_DATA\n"));
  3110. pm8001_mpi_set_nvmd_resp(pm8001_ha, piomb);
  3111. break;
  3112. case OPC_OUB_DEVICE_HANDLE_REMOVAL:
  3113. PM8001_MSG_DBG(pm8001_ha,
  3114. pm8001_printk("OPC_OUB_DEVICE_HANDLE_REMOVAL\n"));
  3115. break;
  3116. case OPC_OUB_SET_DEVICE_STATE:
  3117. PM8001_MSG_DBG(pm8001_ha,
  3118. pm8001_printk("OPC_OUB_SET_DEVICE_STATE\n"));
  3119. pm8001_mpi_set_dev_state_resp(pm8001_ha, piomb);
  3120. break;
  3121. case OPC_OUB_GET_DEVICE_STATE:
  3122. PM8001_MSG_DBG(pm8001_ha,
  3123. pm8001_printk("OPC_OUB_GET_DEVICE_STATE\n"));
  3124. break;
  3125. case OPC_OUB_SET_DEV_INFO:
  3126. PM8001_MSG_DBG(pm8001_ha,
  3127. pm8001_printk("OPC_OUB_SET_DEV_INFO\n"));
  3128. break;
  3129. /* spcv specifc commands */
  3130. case OPC_OUB_PHY_START_RESP:
  3131. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3132. "OPC_OUB_PHY_START_RESP opcode:%x\n", opc));
  3133. mpi_phy_start_resp(pm8001_ha, piomb);
  3134. break;
  3135. case OPC_OUB_PHY_STOP_RESP:
  3136. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3137. "OPC_OUB_PHY_STOP_RESP opcode:%x\n", opc));
  3138. mpi_phy_stop_resp(pm8001_ha, piomb);
  3139. break;
  3140. case OPC_OUB_SET_CONTROLLER_CONFIG:
  3141. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3142. "OPC_OUB_SET_CONTROLLER_CONFIG opcode:%x\n", opc));
  3143. mpi_set_controller_config_resp(pm8001_ha, piomb);
  3144. break;
  3145. case OPC_OUB_GET_CONTROLLER_CONFIG:
  3146. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3147. "OPC_OUB_GET_CONTROLLER_CONFIG opcode:%x\n", opc));
  3148. mpi_get_controller_config_resp(pm8001_ha, piomb);
  3149. break;
  3150. case OPC_OUB_GET_PHY_PROFILE:
  3151. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3152. "OPC_OUB_GET_PHY_PROFILE opcode:%x\n", opc));
  3153. mpi_get_phy_profile_resp(pm8001_ha, piomb);
  3154. break;
  3155. case OPC_OUB_FLASH_OP_EXT:
  3156. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3157. "OPC_OUB_FLASH_OP_EXT opcode:%x\n", opc));
  3158. mpi_flash_op_ext_resp(pm8001_ha, piomb);
  3159. break;
  3160. case OPC_OUB_SET_PHY_PROFILE:
  3161. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3162. "OPC_OUB_SET_PHY_PROFILE opcode:%x\n", opc));
  3163. mpi_set_phy_profile_resp(pm8001_ha, piomb);
  3164. break;
  3165. case OPC_OUB_KEK_MANAGEMENT_RESP:
  3166. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3167. "OPC_OUB_KEK_MANAGEMENT_RESP opcode:%x\n", opc));
  3168. mpi_kek_management_resp(pm8001_ha, piomb);
  3169. break;
  3170. case OPC_OUB_DEK_MANAGEMENT_RESP:
  3171. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3172. "OPC_OUB_DEK_MANAGEMENT_RESP opcode:%x\n", opc));
  3173. mpi_dek_management_resp(pm8001_ha, piomb);
  3174. break;
  3175. case OPC_OUB_SSP_COALESCED_COMP_RESP:
  3176. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3177. "OPC_OUB_SSP_COALESCED_COMP_RESP opcode:%x\n", opc));
  3178. ssp_coalesced_comp_resp(pm8001_ha, piomb);
  3179. break;
  3180. default:
  3181. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3182. "Unknown outbound Queue IOMB OPC = 0x%x\n", opc));
  3183. break;
  3184. }
  3185. }
  3186. static int process_oq(struct pm8001_hba_info *pm8001_ha, u8 vec)
  3187. {
  3188. struct outbound_queue_table *circularQ;
  3189. void *pMsg1 = NULL;
  3190. u8 uninitialized_var(bc);
  3191. u32 ret = MPI_IO_STATUS_FAIL;
  3192. unsigned long flags;
  3193. spin_lock_irqsave(&pm8001_ha->lock, flags);
  3194. circularQ = &pm8001_ha->outbnd_q_tbl[vec];
  3195. do {
  3196. ret = pm8001_mpi_msg_consume(pm8001_ha, circularQ, &pMsg1, &bc);
  3197. if (MPI_IO_STATUS_SUCCESS == ret) {
  3198. /* process the outbound message */
  3199. process_one_iomb(pm8001_ha, (void *)(pMsg1 - 4));
  3200. /* free the message from the outbound circular buffer */
  3201. pm8001_mpi_msg_free_set(pm8001_ha, pMsg1,
  3202. circularQ, bc);
  3203. }
  3204. if (MPI_IO_STATUS_BUSY == ret) {
  3205. /* Update the producer index from SPC */
  3206. circularQ->producer_index =
  3207. cpu_to_le32(pm8001_read_32(circularQ->pi_virt));
  3208. if (le32_to_cpu(circularQ->producer_index) ==
  3209. circularQ->consumer_idx)
  3210. /* OQ is empty */
  3211. break;
  3212. }
  3213. } while (1);
  3214. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  3215. return ret;
  3216. }
  3217. /* PCI_DMA_... to our direction translation. */
  3218. static const u8 data_dir_flags[] = {
  3219. [PCI_DMA_BIDIRECTIONAL] = DATA_DIR_BYRECIPIENT,/* UNSPECIFIED */
  3220. [PCI_DMA_TODEVICE] = DATA_DIR_OUT,/* OUTBOUND */
  3221. [PCI_DMA_FROMDEVICE] = DATA_DIR_IN,/* INBOUND */
  3222. [PCI_DMA_NONE] = DATA_DIR_NONE,/* NO TRANSFER */
  3223. };
  3224. static void build_smp_cmd(u32 deviceID, __le32 hTag,
  3225. struct smp_req *psmp_cmd, int mode, int length)
  3226. {
  3227. psmp_cmd->tag = hTag;
  3228. psmp_cmd->device_id = cpu_to_le32(deviceID);
  3229. if (mode == SMP_DIRECT) {
  3230. length = length - 4; /* subtract crc */
  3231. psmp_cmd->len_ip_ir = cpu_to_le32(length << 16);
  3232. } else {
  3233. psmp_cmd->len_ip_ir = cpu_to_le32(1|(1 << 1));
  3234. }
  3235. }
  3236. /**
  3237. * pm8001_chip_smp_req - send a SMP task to FW
  3238. * @pm8001_ha: our hba card information.
  3239. * @ccb: the ccb information this request used.
  3240. */
  3241. static int pm80xx_chip_smp_req(struct pm8001_hba_info *pm8001_ha,
  3242. struct pm8001_ccb_info *ccb)
  3243. {
  3244. int elem, rc;
  3245. struct sas_task *task = ccb->task;
  3246. struct domain_device *dev = task->dev;
  3247. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3248. struct scatterlist *sg_req, *sg_resp;
  3249. u32 req_len, resp_len;
  3250. struct smp_req smp_cmd;
  3251. u32 opc;
  3252. struct inbound_queue_table *circularQ;
  3253. char *preq_dma_addr = NULL;
  3254. __le64 tmp_addr;
  3255. u32 i, length;
  3256. memset(&smp_cmd, 0, sizeof(smp_cmd));
  3257. /*
  3258. * DMA-map SMP request, response buffers
  3259. */
  3260. sg_req = &task->smp_task.smp_req;
  3261. elem = dma_map_sg(pm8001_ha->dev, sg_req, 1, PCI_DMA_TODEVICE);
  3262. if (!elem)
  3263. return -ENOMEM;
  3264. req_len = sg_dma_len(sg_req);
  3265. sg_resp = &task->smp_task.smp_resp;
  3266. elem = dma_map_sg(pm8001_ha->dev, sg_resp, 1, PCI_DMA_FROMDEVICE);
  3267. if (!elem) {
  3268. rc = -ENOMEM;
  3269. goto err_out;
  3270. }
  3271. resp_len = sg_dma_len(sg_resp);
  3272. /* must be in dwords */
  3273. if ((req_len & 0x3) || (resp_len & 0x3)) {
  3274. rc = -EINVAL;
  3275. goto err_out_2;
  3276. }
  3277. opc = OPC_INB_SMP_REQUEST;
  3278. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3279. smp_cmd.tag = cpu_to_le32(ccb->ccb_tag);
  3280. length = sg_req->length;
  3281. PM8001_IO_DBG(pm8001_ha,
  3282. pm8001_printk("SMP Frame Length %d\n", sg_req->length));
  3283. if (!(length - 8))
  3284. pm8001_ha->smp_exp_mode = SMP_DIRECT;
  3285. else
  3286. pm8001_ha->smp_exp_mode = SMP_INDIRECT;
  3287. /* DIRECT MODE support only in spcv/ve */
  3288. pm8001_ha->smp_exp_mode = SMP_DIRECT;
  3289. tmp_addr = cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_req));
  3290. preq_dma_addr = (char *)phys_to_virt(tmp_addr);
  3291. /* INDIRECT MODE command settings. Use DMA */
  3292. if (pm8001_ha->smp_exp_mode == SMP_INDIRECT) {
  3293. PM8001_IO_DBG(pm8001_ha,
  3294. pm8001_printk("SMP REQUEST INDIRECT MODE\n"));
  3295. /* for SPCv indirect mode. Place the top 4 bytes of
  3296. * SMP Request header here. */
  3297. for (i = 0; i < 4; i++)
  3298. smp_cmd.smp_req16[i] = *(preq_dma_addr + i);
  3299. /* exclude top 4 bytes for SMP req header */
  3300. smp_cmd.long_smp_req.long_req_addr =
  3301. cpu_to_le64((u64)sg_dma_address
  3302. (&task->smp_task.smp_req) - 4);
  3303. /* exclude 4 bytes for SMP req header and CRC */
  3304. smp_cmd.long_smp_req.long_req_size =
  3305. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-8);
  3306. smp_cmd.long_smp_req.long_resp_addr =
  3307. cpu_to_le64((u64)sg_dma_address
  3308. (&task->smp_task.smp_resp));
  3309. smp_cmd.long_smp_req.long_resp_size =
  3310. cpu_to_le32((u32)sg_dma_len
  3311. (&task->smp_task.smp_resp)-4);
  3312. } else { /* DIRECT MODE */
  3313. smp_cmd.long_smp_req.long_req_addr =
  3314. cpu_to_le64((u64)sg_dma_address
  3315. (&task->smp_task.smp_req));
  3316. smp_cmd.long_smp_req.long_req_size =
  3317. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-4);
  3318. smp_cmd.long_smp_req.long_resp_addr =
  3319. cpu_to_le64((u64)sg_dma_address
  3320. (&task->smp_task.smp_resp));
  3321. smp_cmd.long_smp_req.long_resp_size =
  3322. cpu_to_le32
  3323. ((u32)sg_dma_len(&task->smp_task.smp_resp)-4);
  3324. }
  3325. if (pm8001_ha->smp_exp_mode == SMP_DIRECT) {
  3326. PM8001_IO_DBG(pm8001_ha,
  3327. pm8001_printk("SMP REQUEST DIRECT MODE\n"));
  3328. for (i = 0; i < length; i++)
  3329. if (i < 16) {
  3330. smp_cmd.smp_req16[i] = *(preq_dma_addr+i);
  3331. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  3332. "Byte[%d]:%x (DMA data:%x)\n",
  3333. i, smp_cmd.smp_req16[i],
  3334. *(preq_dma_addr)));
  3335. } else {
  3336. smp_cmd.smp_req[i] = *(preq_dma_addr+i);
  3337. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  3338. "Byte[%d]:%x (DMA data:%x)\n",
  3339. i, smp_cmd.smp_req[i],
  3340. *(preq_dma_addr)));
  3341. }
  3342. }
  3343. build_smp_cmd(pm8001_dev->device_id, smp_cmd.tag,
  3344. &smp_cmd, pm8001_ha->smp_exp_mode, length);
  3345. pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, (u32 *)&smp_cmd, 0);
  3346. return 0;
  3347. err_out_2:
  3348. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_resp, 1,
  3349. PCI_DMA_FROMDEVICE);
  3350. err_out:
  3351. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_req, 1,
  3352. PCI_DMA_TODEVICE);
  3353. return rc;
  3354. }
  3355. static int check_enc_sas_cmd(struct sas_task *task)
  3356. {
  3357. u8 cmd = task->ssp_task.cmd->cmnd[0];
  3358. if (cmd == READ_10 || cmd == WRITE_10 || cmd == WRITE_VERIFY)
  3359. return 1;
  3360. else
  3361. return 0;
  3362. }
  3363. static int check_enc_sat_cmd(struct sas_task *task)
  3364. {
  3365. int ret = 0;
  3366. switch (task->ata_task.fis.command) {
  3367. case ATA_CMD_FPDMA_READ:
  3368. case ATA_CMD_READ_EXT:
  3369. case ATA_CMD_READ:
  3370. case ATA_CMD_FPDMA_WRITE:
  3371. case ATA_CMD_WRITE_EXT:
  3372. case ATA_CMD_WRITE:
  3373. case ATA_CMD_PIO_READ:
  3374. case ATA_CMD_PIO_READ_EXT:
  3375. case ATA_CMD_PIO_WRITE:
  3376. case ATA_CMD_PIO_WRITE_EXT:
  3377. ret = 1;
  3378. break;
  3379. default:
  3380. ret = 0;
  3381. break;
  3382. }
  3383. return ret;
  3384. }
  3385. /**
  3386. * pm80xx_chip_ssp_io_req - send a SSP task to FW
  3387. * @pm8001_ha: our hba card information.
  3388. * @ccb: the ccb information this request used.
  3389. */
  3390. static int pm80xx_chip_ssp_io_req(struct pm8001_hba_info *pm8001_ha,
  3391. struct pm8001_ccb_info *ccb)
  3392. {
  3393. struct sas_task *task = ccb->task;
  3394. struct domain_device *dev = task->dev;
  3395. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3396. struct ssp_ini_io_start_req ssp_cmd;
  3397. u32 tag = ccb->ccb_tag;
  3398. int ret;
  3399. u64 phys_addr;
  3400. struct inbound_queue_table *circularQ;
  3401. static u32 inb;
  3402. static u32 outb;
  3403. u32 opc = OPC_INB_SSPINIIOSTART;
  3404. memset(&ssp_cmd, 0, sizeof(ssp_cmd));
  3405. memcpy(ssp_cmd.ssp_iu.lun, task->ssp_task.LUN, 8);
  3406. /* data address domain added for spcv; set to 0 by host,
  3407. * used internally by controller
  3408. * 0 for SAS 1.1 and SAS 2.0 compatible TLR
  3409. */
  3410. ssp_cmd.dad_dir_m_tlr =
  3411. cpu_to_le32(data_dir_flags[task->data_dir] << 8 | 0x0);
  3412. ssp_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3413. ssp_cmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  3414. ssp_cmd.tag = cpu_to_le32(tag);
  3415. if (task->ssp_task.enable_first_burst)
  3416. ssp_cmd.ssp_iu.efb_prio_attr |= 0x80;
  3417. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_prio << 3);
  3418. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_attr & 7);
  3419. memcpy(ssp_cmd.ssp_iu.cdb, task->ssp_task.cmd->cmnd,
  3420. task->ssp_task.cmd->cmd_len);
  3421. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3422. /* Check if encryption is set */
  3423. if (pm8001_ha->chip->encrypt &&
  3424. !(pm8001_ha->encrypt_info.status) && check_enc_sas_cmd(task)) {
  3425. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  3426. "Encryption enabled.Sending Encrypt SAS command 0x%x\n",
  3427. task->ssp_task.cmd->cmnd[0]));
  3428. opc = OPC_INB_SSP_INI_DIF_ENC_IO;
  3429. /* enable encryption. 0 for SAS 1.1 and SAS 2.0 compatible TLR*/
  3430. ssp_cmd.dad_dir_m_tlr = cpu_to_le32
  3431. ((data_dir_flags[task->data_dir] << 8) | 0x20 | 0x0);
  3432. /* fill in PRD (scatter/gather) table, if any */
  3433. if (task->num_scatter > 1) {
  3434. pm8001_chip_make_sg(task->scatter,
  3435. ccb->n_elem, ccb->buf_prd);
  3436. phys_addr = ccb->ccb_dma_handle +
  3437. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3438. ssp_cmd.enc_addr_low =
  3439. cpu_to_le32(lower_32_bits(phys_addr));
  3440. ssp_cmd.enc_addr_high =
  3441. cpu_to_le32(upper_32_bits(phys_addr));
  3442. ssp_cmd.enc_esgl = cpu_to_le32(1<<31);
  3443. } else if (task->num_scatter == 1) {
  3444. u64 dma_addr = sg_dma_address(task->scatter);
  3445. ssp_cmd.enc_addr_low =
  3446. cpu_to_le32(lower_32_bits(dma_addr));
  3447. ssp_cmd.enc_addr_high =
  3448. cpu_to_le32(upper_32_bits(dma_addr));
  3449. ssp_cmd.enc_len = cpu_to_le32(task->total_xfer_len);
  3450. ssp_cmd.enc_esgl = 0;
  3451. } else if (task->num_scatter == 0) {
  3452. ssp_cmd.enc_addr_low = 0;
  3453. ssp_cmd.enc_addr_high = 0;
  3454. ssp_cmd.enc_len = cpu_to_le32(task->total_xfer_len);
  3455. ssp_cmd.enc_esgl = 0;
  3456. }
  3457. /* XTS mode. All other fields are 0 */
  3458. ssp_cmd.key_cmode = 0x6 << 4;
  3459. /* set tweak values. Should be the start lba */
  3460. ssp_cmd.twk_val0 = cpu_to_le32((task->ssp_task.cmd->cmnd[2] << 24) |
  3461. (task->ssp_task.cmd->cmnd[3] << 16) |
  3462. (task->ssp_task.cmd->cmnd[4] << 8) |
  3463. (task->ssp_task.cmd->cmnd[5]));
  3464. } else {
  3465. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  3466. "Sending Normal SAS command 0x%x inb q %x\n",
  3467. task->ssp_task.cmd->cmnd[0], inb));
  3468. /* fill in PRD (scatter/gather) table, if any */
  3469. if (task->num_scatter > 1) {
  3470. pm8001_chip_make_sg(task->scatter, ccb->n_elem,
  3471. ccb->buf_prd);
  3472. phys_addr = ccb->ccb_dma_handle +
  3473. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3474. ssp_cmd.addr_low =
  3475. cpu_to_le32(lower_32_bits(phys_addr));
  3476. ssp_cmd.addr_high =
  3477. cpu_to_le32(upper_32_bits(phys_addr));
  3478. ssp_cmd.esgl = cpu_to_le32(1<<31);
  3479. } else if (task->num_scatter == 1) {
  3480. u64 dma_addr = sg_dma_address(task->scatter);
  3481. ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(dma_addr));
  3482. ssp_cmd.addr_high =
  3483. cpu_to_le32(upper_32_bits(dma_addr));
  3484. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3485. ssp_cmd.esgl = 0;
  3486. } else if (task->num_scatter == 0) {
  3487. ssp_cmd.addr_low = 0;
  3488. ssp_cmd.addr_high = 0;
  3489. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3490. ssp_cmd.esgl = 0;
  3491. }
  3492. }
  3493. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &ssp_cmd, outb++);
  3494. /* rotate the outb queue */
  3495. outb = outb%PM8001_MAX_SPCV_OUTB_NUM;
  3496. return ret;
  3497. }
  3498. static int pm80xx_chip_sata_req(struct pm8001_hba_info *pm8001_ha,
  3499. struct pm8001_ccb_info *ccb)
  3500. {
  3501. struct sas_task *task = ccb->task;
  3502. struct domain_device *dev = task->dev;
  3503. struct pm8001_device *pm8001_ha_dev = dev->lldd_dev;
  3504. u32 tag = ccb->ccb_tag;
  3505. int ret;
  3506. static u32 inb;
  3507. static u32 outb;
  3508. struct sata_start_req sata_cmd;
  3509. u32 hdr_tag, ncg_tag = 0;
  3510. u64 phys_addr;
  3511. u32 ATAP = 0x0;
  3512. u32 dir;
  3513. struct inbound_queue_table *circularQ;
  3514. unsigned long flags;
  3515. u32 opc = OPC_INB_SATA_HOST_OPSTART;
  3516. memset(&sata_cmd, 0, sizeof(sata_cmd));
  3517. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3518. if (task->data_dir == PCI_DMA_NONE) {
  3519. ATAP = 0x04; /* no data*/
  3520. PM8001_IO_DBG(pm8001_ha, pm8001_printk("no data\n"));
  3521. } else if (likely(!task->ata_task.device_control_reg_update)) {
  3522. if (task->ata_task.dma_xfer) {
  3523. ATAP = 0x06; /* DMA */
  3524. PM8001_IO_DBG(pm8001_ha, pm8001_printk("DMA\n"));
  3525. } else {
  3526. ATAP = 0x05; /* PIO*/
  3527. PM8001_IO_DBG(pm8001_ha, pm8001_printk("PIO\n"));
  3528. }
  3529. if (task->ata_task.use_ncq &&
  3530. dev->sata_dev.command_set != ATAPI_COMMAND_SET) {
  3531. ATAP = 0x07; /* FPDMA */
  3532. PM8001_IO_DBG(pm8001_ha, pm8001_printk("FPDMA\n"));
  3533. }
  3534. }
  3535. if (task->ata_task.use_ncq && pm8001_get_ncq_tag(task, &hdr_tag)) {
  3536. task->ata_task.fis.sector_count |= (u8) (hdr_tag << 3);
  3537. ncg_tag = hdr_tag;
  3538. }
  3539. dir = data_dir_flags[task->data_dir] << 8;
  3540. sata_cmd.tag = cpu_to_le32(tag);
  3541. sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
  3542. sata_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3543. sata_cmd.sata_fis = task->ata_task.fis;
  3544. if (likely(!task->ata_task.device_control_reg_update))
  3545. sata_cmd.sata_fis.flags |= 0x80;/* C=1: update ATA cmd reg */
  3546. sata_cmd.sata_fis.flags &= 0xF0;/* PM_PORT field shall be 0 */
  3547. /* Check if encryption is set */
  3548. if (pm8001_ha->chip->encrypt &&
  3549. !(pm8001_ha->encrypt_info.status) && check_enc_sat_cmd(task)) {
  3550. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  3551. "Encryption enabled.Sending Encrypt SATA cmd 0x%x\n",
  3552. sata_cmd.sata_fis.command));
  3553. opc = OPC_INB_SATA_DIF_ENC_IO;
  3554. /* set encryption bit */
  3555. sata_cmd.ncqtag_atap_dir_m_dad =
  3556. cpu_to_le32(((ncg_tag & 0xff)<<16)|
  3557. ((ATAP & 0x3f) << 10) | 0x20 | dir);
  3558. /* dad (bit 0-1) is 0 */
  3559. /* fill in PRD (scatter/gather) table, if any */
  3560. if (task->num_scatter > 1) {
  3561. pm8001_chip_make_sg(task->scatter,
  3562. ccb->n_elem, ccb->buf_prd);
  3563. phys_addr = ccb->ccb_dma_handle +
  3564. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3565. sata_cmd.enc_addr_low = lower_32_bits(phys_addr);
  3566. sata_cmd.enc_addr_high = upper_32_bits(phys_addr);
  3567. sata_cmd.enc_esgl = cpu_to_le32(1 << 31);
  3568. } else if (task->num_scatter == 1) {
  3569. u64 dma_addr = sg_dma_address(task->scatter);
  3570. sata_cmd.enc_addr_low = lower_32_bits(dma_addr);
  3571. sata_cmd.enc_addr_high = upper_32_bits(dma_addr);
  3572. sata_cmd.enc_len = cpu_to_le32(task->total_xfer_len);
  3573. sata_cmd.enc_esgl = 0;
  3574. } else if (task->num_scatter == 0) {
  3575. sata_cmd.enc_addr_low = 0;
  3576. sata_cmd.enc_addr_high = 0;
  3577. sata_cmd.enc_len = cpu_to_le32(task->total_xfer_len);
  3578. sata_cmd.enc_esgl = 0;
  3579. }
  3580. /* XTS mode. All other fields are 0 */
  3581. sata_cmd.key_index_mode = 0x6 << 4;
  3582. /* set tweak values. Should be the start lba */
  3583. sata_cmd.twk_val0 =
  3584. cpu_to_le32((sata_cmd.sata_fis.lbal_exp << 24) |
  3585. (sata_cmd.sata_fis.lbah << 16) |
  3586. (sata_cmd.sata_fis.lbam << 8) |
  3587. (sata_cmd.sata_fis.lbal));
  3588. sata_cmd.twk_val1 =
  3589. cpu_to_le32((sata_cmd.sata_fis.lbah_exp << 8) |
  3590. (sata_cmd.sata_fis.lbam_exp));
  3591. } else {
  3592. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  3593. "Sending Normal SATA command 0x%x inb %x\n",
  3594. sata_cmd.sata_fis.command, inb));
  3595. /* dad (bit 0-1) is 0 */
  3596. sata_cmd.ncqtag_atap_dir_m_dad =
  3597. cpu_to_le32(((ncg_tag & 0xff)<<16) |
  3598. ((ATAP & 0x3f) << 10) | dir);
  3599. /* fill in PRD (scatter/gather) table, if any */
  3600. if (task->num_scatter > 1) {
  3601. pm8001_chip_make_sg(task->scatter,
  3602. ccb->n_elem, ccb->buf_prd);
  3603. phys_addr = ccb->ccb_dma_handle +
  3604. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3605. sata_cmd.addr_low = lower_32_bits(phys_addr);
  3606. sata_cmd.addr_high = upper_32_bits(phys_addr);
  3607. sata_cmd.esgl = cpu_to_le32(1 << 31);
  3608. } else if (task->num_scatter == 1) {
  3609. u64 dma_addr = sg_dma_address(task->scatter);
  3610. sata_cmd.addr_low = lower_32_bits(dma_addr);
  3611. sata_cmd.addr_high = upper_32_bits(dma_addr);
  3612. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3613. sata_cmd.esgl = 0;
  3614. } else if (task->num_scatter == 0) {
  3615. sata_cmd.addr_low = 0;
  3616. sata_cmd.addr_high = 0;
  3617. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3618. sata_cmd.esgl = 0;
  3619. }
  3620. /* scsi cdb */
  3621. sata_cmd.atapi_scsi_cdb[0] =
  3622. cpu_to_le32(((task->ata_task.atapi_packet[0]) |
  3623. (task->ata_task.atapi_packet[1] << 8) |
  3624. (task->ata_task.atapi_packet[2] << 16) |
  3625. (task->ata_task.atapi_packet[3] << 24)));
  3626. sata_cmd.atapi_scsi_cdb[1] =
  3627. cpu_to_le32(((task->ata_task.atapi_packet[4]) |
  3628. (task->ata_task.atapi_packet[5] << 8) |
  3629. (task->ata_task.atapi_packet[6] << 16) |
  3630. (task->ata_task.atapi_packet[7] << 24)));
  3631. sata_cmd.atapi_scsi_cdb[2] =
  3632. cpu_to_le32(((task->ata_task.atapi_packet[8]) |
  3633. (task->ata_task.atapi_packet[9] << 8) |
  3634. (task->ata_task.atapi_packet[10] << 16) |
  3635. (task->ata_task.atapi_packet[11] << 24)));
  3636. sata_cmd.atapi_scsi_cdb[3] =
  3637. cpu_to_le32(((task->ata_task.atapi_packet[12]) |
  3638. (task->ata_task.atapi_packet[13] << 8) |
  3639. (task->ata_task.atapi_packet[14] << 16) |
  3640. (task->ata_task.atapi_packet[15] << 24)));
  3641. }
  3642. /* Check for read log for failed drive and return */
  3643. if (sata_cmd.sata_fis.command == 0x2f) {
  3644. if (pm8001_ha_dev && ((pm8001_ha_dev->id & NCQ_READ_LOG_FLAG) ||
  3645. (pm8001_ha_dev->id & NCQ_ABORT_ALL_FLAG) ||
  3646. (pm8001_ha_dev->id & NCQ_2ND_RLE_FLAG))) {
  3647. struct task_status_struct *ts;
  3648. pm8001_ha_dev->id &= 0xDFFFFFFF;
  3649. ts = &task->task_status;
  3650. spin_lock_irqsave(&task->task_state_lock, flags);
  3651. ts->resp = SAS_TASK_COMPLETE;
  3652. ts->stat = SAM_STAT_GOOD;
  3653. task->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  3654. task->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  3655. task->task_state_flags |= SAS_TASK_STATE_DONE;
  3656. if (unlikely((task->task_state_flags &
  3657. SAS_TASK_STATE_ABORTED))) {
  3658. spin_unlock_irqrestore(&task->task_state_lock,
  3659. flags);
  3660. PM8001_FAIL_DBG(pm8001_ha,
  3661. pm8001_printk("task 0x%p resp 0x%x "
  3662. " stat 0x%x but aborted by upper layer "
  3663. "\n", task, ts->resp, ts->stat));
  3664. pm8001_ccb_task_free(pm8001_ha, task, ccb, tag);
  3665. return 0;
  3666. } else if (task->uldd_task) {
  3667. spin_unlock_irqrestore(&task->task_state_lock,
  3668. flags);
  3669. pm8001_ccb_task_free(pm8001_ha, task, ccb, tag);
  3670. mb();/* ditto */
  3671. spin_unlock_irq(&pm8001_ha->lock);
  3672. task->task_done(task);
  3673. spin_lock_irq(&pm8001_ha->lock);
  3674. return 0;
  3675. } else if (!task->uldd_task) {
  3676. spin_unlock_irqrestore(&task->task_state_lock,
  3677. flags);
  3678. pm8001_ccb_task_free(pm8001_ha, task, ccb, tag);
  3679. mb();/*ditto*/
  3680. spin_unlock_irq(&pm8001_ha->lock);
  3681. task->task_done(task);
  3682. spin_lock_irq(&pm8001_ha->lock);
  3683. return 0;
  3684. }
  3685. }
  3686. }
  3687. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc,
  3688. &sata_cmd, outb++);
  3689. /* rotate the outb queue */
  3690. outb = outb%PM8001_MAX_SPCV_OUTB_NUM;
  3691. return ret;
  3692. }
  3693. /**
  3694. * pm80xx_chip_phy_start_req - start phy via PHY_START COMMAND
  3695. * @pm8001_ha: our hba card information.
  3696. * @num: the inbound queue number
  3697. * @phy_id: the phy id which we wanted to start up.
  3698. */
  3699. static int
  3700. pm80xx_chip_phy_start_req(struct pm8001_hba_info *pm8001_ha, u8 phy_id)
  3701. {
  3702. struct phy_start_req payload;
  3703. struct inbound_queue_table *circularQ;
  3704. int ret;
  3705. u32 tag = 0x01;
  3706. u32 opcode = OPC_INB_PHYSTART;
  3707. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3708. memset(&payload, 0, sizeof(payload));
  3709. payload.tag = cpu_to_le32(tag);
  3710. PM8001_INIT_DBG(pm8001_ha,
  3711. pm8001_printk("PHY START REQ for phy_id %d\n", phy_id));
  3712. /*
  3713. ** [0:7] PHY Identifier
  3714. ** [8:11] link rate 1.5G, 3G, 6G
  3715. ** [12:13] link mode 01b SAS mode; 10b SATA mode; 11b Auto mode
  3716. ** [14] 0b disable spin up hold; 1b enable spin up hold
  3717. ** [15] ob no change in current PHY analig setup 1b enable using SPAST
  3718. */
  3719. payload.ase_sh_lm_slr_phyid = cpu_to_le32(SPINHOLD_DISABLE |
  3720. LINKMODE_AUTO | LINKRATE_15 |
  3721. LINKRATE_30 | LINKRATE_60 | phy_id);
  3722. /* SSC Disable and SAS Analog ST configuration */
  3723. /**
  3724. payload.ase_sh_lm_slr_phyid =
  3725. cpu_to_le32(SSC_DISABLE_30 | SAS_ASE | SPINHOLD_DISABLE |
  3726. LINKMODE_AUTO | LINKRATE_15 | LINKRATE_30 | LINKRATE_60 |
  3727. phy_id);
  3728. Have to add "SAS PHY Analog Setup SPASTI 1 Byte" Based on need
  3729. **/
  3730. payload.sas_identify.dev_type = SAS_END_DEVICE;
  3731. payload.sas_identify.initiator_bits = SAS_PROTOCOL_ALL;
  3732. memcpy(payload.sas_identify.sas_addr,
  3733. pm8001_ha->sas_addr, SAS_ADDR_SIZE);
  3734. payload.sas_identify.phy_id = phy_id;
  3735. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload, 0);
  3736. return ret;
  3737. }
  3738. /**
  3739. * pm8001_chip_phy_stop_req - start phy via PHY_STOP COMMAND
  3740. * @pm8001_ha: our hba card information.
  3741. * @num: the inbound queue number
  3742. * @phy_id: the phy id which we wanted to start up.
  3743. */
  3744. static int pm80xx_chip_phy_stop_req(struct pm8001_hba_info *pm8001_ha,
  3745. u8 phy_id)
  3746. {
  3747. struct phy_stop_req payload;
  3748. struct inbound_queue_table *circularQ;
  3749. int ret;
  3750. u32 tag = 0x01;
  3751. u32 opcode = OPC_INB_PHYSTOP;
  3752. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3753. memset(&payload, 0, sizeof(payload));
  3754. payload.tag = cpu_to_le32(tag);
  3755. payload.phy_id = cpu_to_le32(phy_id);
  3756. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload, 0);
  3757. return ret;
  3758. }
  3759. /**
  3760. * see comments on pm8001_mpi_reg_resp.
  3761. */
  3762. static int pm80xx_chip_reg_dev_req(struct pm8001_hba_info *pm8001_ha,
  3763. struct pm8001_device *pm8001_dev, u32 flag)
  3764. {
  3765. struct reg_dev_req payload;
  3766. u32 opc;
  3767. u32 stp_sspsmp_sata = 0x4;
  3768. struct inbound_queue_table *circularQ;
  3769. u32 linkrate, phy_id;
  3770. int rc, tag = 0xdeadbeef;
  3771. struct pm8001_ccb_info *ccb;
  3772. u8 retryFlag = 0x1;
  3773. u16 firstBurstSize = 0;
  3774. u16 ITNT = 2000;
  3775. struct domain_device *dev = pm8001_dev->sas_device;
  3776. struct domain_device *parent_dev = dev->parent;
  3777. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3778. memset(&payload, 0, sizeof(payload));
  3779. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  3780. if (rc)
  3781. return rc;
  3782. ccb = &pm8001_ha->ccb_info[tag];
  3783. ccb->device = pm8001_dev;
  3784. ccb->ccb_tag = tag;
  3785. payload.tag = cpu_to_le32(tag);
  3786. if (flag == 1) {
  3787. stp_sspsmp_sata = 0x02; /*direct attached sata */
  3788. } else {
  3789. if (pm8001_dev->dev_type == SAS_SATA_DEV)
  3790. stp_sspsmp_sata = 0x00; /* stp*/
  3791. else if (pm8001_dev->dev_type == SAS_END_DEVICE ||
  3792. pm8001_dev->dev_type == SAS_EDGE_EXPANDER_DEVICE ||
  3793. pm8001_dev->dev_type == SAS_FANOUT_EXPANDER_DEVICE)
  3794. stp_sspsmp_sata = 0x01; /*ssp or smp*/
  3795. }
  3796. if (parent_dev && DEV_IS_EXPANDER(parent_dev->dev_type))
  3797. phy_id = parent_dev->ex_dev.ex_phy->phy_id;
  3798. else
  3799. phy_id = pm8001_dev->attached_phy;
  3800. opc = OPC_INB_REG_DEV;
  3801. linkrate = (pm8001_dev->sas_device->linkrate < dev->port->linkrate) ?
  3802. pm8001_dev->sas_device->linkrate : dev->port->linkrate;
  3803. payload.phyid_portid =
  3804. cpu_to_le32(((pm8001_dev->sas_device->port->id) & 0xFF) |
  3805. ((phy_id & 0xFF) << 8));
  3806. payload.dtype_dlr_mcn_ir_retry = cpu_to_le32((retryFlag & 0x01) |
  3807. ((linkrate & 0x0F) << 24) |
  3808. ((stp_sspsmp_sata & 0x03) << 28));
  3809. payload.firstburstsize_ITNexustimeout =
  3810. cpu_to_le32(ITNT | (firstBurstSize * 0x10000));
  3811. memcpy(payload.sas_addr, pm8001_dev->sas_device->sas_addr,
  3812. SAS_ADDR_SIZE);
  3813. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  3814. return rc;
  3815. }
  3816. /**
  3817. * pm80xx_chip_phy_ctl_req - support the local phy operation
  3818. * @pm8001_ha: our hba card information.
  3819. * @num: the inbound queue number
  3820. * @phy_id: the phy id which we wanted to operate
  3821. * @phy_op:
  3822. */
  3823. static int pm80xx_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  3824. u32 phyId, u32 phy_op)
  3825. {
  3826. struct local_phy_ctl_req payload;
  3827. struct inbound_queue_table *circularQ;
  3828. int ret;
  3829. u32 opc = OPC_INB_LOCAL_PHY_CONTROL;
  3830. memset(&payload, 0, sizeof(payload));
  3831. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3832. payload.tag = cpu_to_le32(1);
  3833. payload.phyop_phyid =
  3834. cpu_to_le32(((phy_op & 0xFF) << 8) | (phyId & 0xFF));
  3835. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  3836. return ret;
  3837. }
  3838. static u32 pm80xx_chip_is_our_interupt(struct pm8001_hba_info *pm8001_ha)
  3839. {
  3840. u32 value;
  3841. #ifdef PM8001_USE_MSIX
  3842. return 1;
  3843. #endif
  3844. value = pm8001_cr32(pm8001_ha, 0, MSGU_ODR);
  3845. if (value)
  3846. return 1;
  3847. return 0;
  3848. }
  3849. /**
  3850. * pm8001_chip_isr - PM8001 isr handler.
  3851. * @pm8001_ha: our hba card information.
  3852. * @irq: irq number.
  3853. * @stat: stat.
  3854. */
  3855. static irqreturn_t
  3856. pm80xx_chip_isr(struct pm8001_hba_info *pm8001_ha, u8 vec)
  3857. {
  3858. pm80xx_chip_interrupt_disable(pm8001_ha, vec);
  3859. process_oq(pm8001_ha, vec);
  3860. pm80xx_chip_interrupt_enable(pm8001_ha, vec);
  3861. return IRQ_HANDLED;
  3862. }
  3863. const struct pm8001_dispatch pm8001_80xx_dispatch = {
  3864. .name = "pmc80xx",
  3865. .chip_init = pm80xx_chip_init,
  3866. .chip_soft_rst = pm80xx_chip_soft_rst,
  3867. .chip_rst = pm80xx_hw_chip_rst,
  3868. .chip_iounmap = pm8001_chip_iounmap,
  3869. .isr = pm80xx_chip_isr,
  3870. .is_our_interupt = pm80xx_chip_is_our_interupt,
  3871. .isr_process_oq = process_oq,
  3872. .interrupt_enable = pm80xx_chip_interrupt_enable,
  3873. .interrupt_disable = pm80xx_chip_interrupt_disable,
  3874. .make_prd = pm8001_chip_make_sg,
  3875. .smp_req = pm80xx_chip_smp_req,
  3876. .ssp_io_req = pm80xx_chip_ssp_io_req,
  3877. .sata_req = pm80xx_chip_sata_req,
  3878. .phy_start_req = pm80xx_chip_phy_start_req,
  3879. .phy_stop_req = pm80xx_chip_phy_stop_req,
  3880. .reg_dev_req = pm80xx_chip_reg_dev_req,
  3881. .dereg_dev_req = pm8001_chip_dereg_dev_req,
  3882. .phy_ctl_req = pm80xx_chip_phy_ctl_req,
  3883. .task_abort = pm8001_chip_abort_task,
  3884. .ssp_tm_req = pm8001_chip_ssp_tm_req,
  3885. .get_nvmd_req = pm8001_chip_get_nvmd_req,
  3886. .set_nvmd_req = pm8001_chip_set_nvmd_req,
  3887. .fw_flash_update_req = pm8001_chip_fw_flash_update_req,
  3888. .set_dev_state_req = pm8001_chip_set_dev_state_req,
  3889. };