pm8001_hwi.c 159 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019
  1. /*
  2. * PMC-Sierra SPC 8001 SAS/SATA based host adapters driver
  3. *
  4. * Copyright (c) 2008-2009 USI Co., Ltd.
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions, and the following disclaimer,
  12. * without modification.
  13. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  14. * substantially similar to the "NO WARRANTY" disclaimer below
  15. * ("Disclaimer") and any redistribution must be conditioned upon
  16. * including a substantially similar Disclaimer requirement for further
  17. * binary redistribution.
  18. * 3. Neither the names of the above-listed copyright holders nor the names
  19. * of any contributors may be used to endorse or promote products derived
  20. * from this software without specific prior written permission.
  21. *
  22. * Alternatively, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2 as published by the Free
  24. * Software Foundation.
  25. *
  26. * NO WARRANTY
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  32. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  33. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  34. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  35. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  36. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  37. * POSSIBILITY OF SUCH DAMAGES.
  38. *
  39. */
  40. #include <linux/slab.h>
  41. #include "pm8001_sas.h"
  42. #include "pm8001_hwi.h"
  43. #include "pm8001_chips.h"
  44. #include "pm8001_ctl.h"
  45. /**
  46. * read_main_config_table - read the configure table and save it.
  47. * @pm8001_ha: our hba card information
  48. */
  49. static void read_main_config_table(struct pm8001_hba_info *pm8001_ha)
  50. {
  51. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  52. pm8001_ha->main_cfg_tbl.pm8001_tbl.signature =
  53. pm8001_mr32(address, 0x00);
  54. pm8001_ha->main_cfg_tbl.pm8001_tbl.interface_rev =
  55. pm8001_mr32(address, 0x04);
  56. pm8001_ha->main_cfg_tbl.pm8001_tbl.firmware_rev =
  57. pm8001_mr32(address, 0x08);
  58. pm8001_ha->main_cfg_tbl.pm8001_tbl.max_out_io =
  59. pm8001_mr32(address, 0x0C);
  60. pm8001_ha->main_cfg_tbl.pm8001_tbl.max_sgl =
  61. pm8001_mr32(address, 0x10);
  62. pm8001_ha->main_cfg_tbl.pm8001_tbl.ctrl_cap_flag =
  63. pm8001_mr32(address, 0x14);
  64. pm8001_ha->main_cfg_tbl.pm8001_tbl.gst_offset =
  65. pm8001_mr32(address, 0x18);
  66. pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_queue_offset =
  67. pm8001_mr32(address, MAIN_IBQ_OFFSET);
  68. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_queue_offset =
  69. pm8001_mr32(address, MAIN_OBQ_OFFSET);
  70. pm8001_ha->main_cfg_tbl.pm8001_tbl.hda_mode_flag =
  71. pm8001_mr32(address, MAIN_HDA_FLAGS_OFFSET);
  72. /* read analog Setting offset from the configuration table */
  73. pm8001_ha->main_cfg_tbl.pm8001_tbl.anolog_setup_table_offset =
  74. pm8001_mr32(address, MAIN_ANALOG_SETUP_OFFSET);
  75. /* read Error Dump Offset and Length */
  76. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_offset0 =
  77. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_OFFSET);
  78. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_length0 =
  79. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_LENGTH);
  80. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_offset1 =
  81. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_OFFSET);
  82. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_length1 =
  83. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_LENGTH);
  84. }
  85. /**
  86. * read_general_status_table - read the general status table and save it.
  87. * @pm8001_ha: our hba card information
  88. */
  89. static void read_general_status_table(struct pm8001_hba_info *pm8001_ha)
  90. {
  91. void __iomem *address = pm8001_ha->general_stat_tbl_addr;
  92. pm8001_ha->gs_tbl.pm8001_tbl.gst_len_mpistate =
  93. pm8001_mr32(address, 0x00);
  94. pm8001_ha->gs_tbl.pm8001_tbl.iq_freeze_state0 =
  95. pm8001_mr32(address, 0x04);
  96. pm8001_ha->gs_tbl.pm8001_tbl.iq_freeze_state1 =
  97. pm8001_mr32(address, 0x08);
  98. pm8001_ha->gs_tbl.pm8001_tbl.msgu_tcnt =
  99. pm8001_mr32(address, 0x0C);
  100. pm8001_ha->gs_tbl.pm8001_tbl.iop_tcnt =
  101. pm8001_mr32(address, 0x10);
  102. pm8001_ha->gs_tbl.pm8001_tbl.rsvd =
  103. pm8001_mr32(address, 0x14);
  104. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[0] =
  105. pm8001_mr32(address, 0x18);
  106. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[1] =
  107. pm8001_mr32(address, 0x1C);
  108. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[2] =
  109. pm8001_mr32(address, 0x20);
  110. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[3] =
  111. pm8001_mr32(address, 0x24);
  112. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[4] =
  113. pm8001_mr32(address, 0x28);
  114. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[5] =
  115. pm8001_mr32(address, 0x2C);
  116. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[6] =
  117. pm8001_mr32(address, 0x30);
  118. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[7] =
  119. pm8001_mr32(address, 0x34);
  120. pm8001_ha->gs_tbl.pm8001_tbl.gpio_input_val =
  121. pm8001_mr32(address, 0x38);
  122. pm8001_ha->gs_tbl.pm8001_tbl.rsvd1[0] =
  123. pm8001_mr32(address, 0x3C);
  124. pm8001_ha->gs_tbl.pm8001_tbl.rsvd1[1] =
  125. pm8001_mr32(address, 0x40);
  126. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[0] =
  127. pm8001_mr32(address, 0x44);
  128. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[1] =
  129. pm8001_mr32(address, 0x48);
  130. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[2] =
  131. pm8001_mr32(address, 0x4C);
  132. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[3] =
  133. pm8001_mr32(address, 0x50);
  134. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[4] =
  135. pm8001_mr32(address, 0x54);
  136. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[5] =
  137. pm8001_mr32(address, 0x58);
  138. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[6] =
  139. pm8001_mr32(address, 0x5C);
  140. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[7] =
  141. pm8001_mr32(address, 0x60);
  142. }
  143. /**
  144. * read_inbnd_queue_table - read the inbound queue table and save it.
  145. * @pm8001_ha: our hba card information
  146. */
  147. static void read_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  148. {
  149. int i;
  150. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  151. for (i = 0; i < PM8001_MAX_INB_NUM; i++) {
  152. u32 offset = i * 0x20;
  153. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  154. get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
  155. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  156. pm8001_mr32(address, (offset + 0x18));
  157. }
  158. }
  159. /**
  160. * read_outbnd_queue_table - read the outbound queue table and save it.
  161. * @pm8001_ha: our hba card information
  162. */
  163. static void read_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  164. {
  165. int i;
  166. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  167. for (i = 0; i < PM8001_MAX_OUTB_NUM; i++) {
  168. u32 offset = i * 0x24;
  169. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  170. get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
  171. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  172. pm8001_mr32(address, (offset + 0x18));
  173. }
  174. }
  175. /**
  176. * init_default_table_values - init the default table.
  177. * @pm8001_ha: our hba card information
  178. */
  179. static void init_default_table_values(struct pm8001_hba_info *pm8001_ha)
  180. {
  181. int i;
  182. u32 offsetib, offsetob;
  183. void __iomem *addressib = pm8001_ha->inbnd_q_tbl_addr;
  184. void __iomem *addressob = pm8001_ha->outbnd_q_tbl_addr;
  185. pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_q_nppd_hppd = 0;
  186. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid0_3 = 0;
  187. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid4_7 = 0;
  188. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid0_3 = 0;
  189. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid4_7 = 0;
  190. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ITNexus_event_pid0_3 =
  191. 0;
  192. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ITNexus_event_pid4_7 =
  193. 0;
  194. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ssp_event_pid0_3 = 0;
  195. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ssp_event_pid4_7 = 0;
  196. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_smp_event_pid0_3 = 0;
  197. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_smp_event_pid4_7 = 0;
  198. pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_event_log_addr =
  199. pm8001_ha->memoryMap.region[AAP1].phys_addr_hi;
  200. pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_event_log_addr =
  201. pm8001_ha->memoryMap.region[AAP1].phys_addr_lo;
  202. pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_size =
  203. PM8001_EVENT_LOG_SIZE;
  204. pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_option = 0x01;
  205. pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_iop_event_log_addr =
  206. pm8001_ha->memoryMap.region[IOP].phys_addr_hi;
  207. pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_iop_event_log_addr =
  208. pm8001_ha->memoryMap.region[IOP].phys_addr_lo;
  209. pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_size =
  210. PM8001_EVENT_LOG_SIZE;
  211. pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_option = 0x01;
  212. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_interrupt = 0x01;
  213. for (i = 0; i < PM8001_MAX_INB_NUM; i++) {
  214. pm8001_ha->inbnd_q_tbl[i].element_pri_size_cnt =
  215. PM8001_MPI_QUEUE | (pm8001_ha->iomb_size << 16) | (0x00<<30);
  216. pm8001_ha->inbnd_q_tbl[i].upper_base_addr =
  217. pm8001_ha->memoryMap.region[IB + i].phys_addr_hi;
  218. pm8001_ha->inbnd_q_tbl[i].lower_base_addr =
  219. pm8001_ha->memoryMap.region[IB + i].phys_addr_lo;
  220. pm8001_ha->inbnd_q_tbl[i].base_virt =
  221. (u8 *)pm8001_ha->memoryMap.region[IB + i].virt_ptr;
  222. pm8001_ha->inbnd_q_tbl[i].total_length =
  223. pm8001_ha->memoryMap.region[IB + i].total_len;
  224. pm8001_ha->inbnd_q_tbl[i].ci_upper_base_addr =
  225. pm8001_ha->memoryMap.region[CI + i].phys_addr_hi;
  226. pm8001_ha->inbnd_q_tbl[i].ci_lower_base_addr =
  227. pm8001_ha->memoryMap.region[CI + i].phys_addr_lo;
  228. pm8001_ha->inbnd_q_tbl[i].ci_virt =
  229. pm8001_ha->memoryMap.region[CI + i].virt_ptr;
  230. offsetib = i * 0x20;
  231. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  232. get_pci_bar_index(pm8001_mr32(addressib,
  233. (offsetib + 0x14)));
  234. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  235. pm8001_mr32(addressib, (offsetib + 0x18));
  236. pm8001_ha->inbnd_q_tbl[i].producer_idx = 0;
  237. pm8001_ha->inbnd_q_tbl[i].consumer_index = 0;
  238. }
  239. for (i = 0; i < PM8001_MAX_OUTB_NUM; i++) {
  240. pm8001_ha->outbnd_q_tbl[i].element_size_cnt =
  241. PM8001_MPI_QUEUE | (pm8001_ha->iomb_size << 16) | (0x01<<30);
  242. pm8001_ha->outbnd_q_tbl[i].upper_base_addr =
  243. pm8001_ha->memoryMap.region[OB + i].phys_addr_hi;
  244. pm8001_ha->outbnd_q_tbl[i].lower_base_addr =
  245. pm8001_ha->memoryMap.region[OB + i].phys_addr_lo;
  246. pm8001_ha->outbnd_q_tbl[i].base_virt =
  247. (u8 *)pm8001_ha->memoryMap.region[OB + i].virt_ptr;
  248. pm8001_ha->outbnd_q_tbl[i].total_length =
  249. pm8001_ha->memoryMap.region[OB + i].total_len;
  250. pm8001_ha->outbnd_q_tbl[i].pi_upper_base_addr =
  251. pm8001_ha->memoryMap.region[PI + i].phys_addr_hi;
  252. pm8001_ha->outbnd_q_tbl[i].pi_lower_base_addr =
  253. pm8001_ha->memoryMap.region[PI + i].phys_addr_lo;
  254. pm8001_ha->outbnd_q_tbl[i].interrup_vec_cnt_delay =
  255. 0 | (10 << 16) | (i << 24);
  256. pm8001_ha->outbnd_q_tbl[i].pi_virt =
  257. pm8001_ha->memoryMap.region[PI + i].virt_ptr;
  258. offsetob = i * 0x24;
  259. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  260. get_pci_bar_index(pm8001_mr32(addressob,
  261. offsetob + 0x14));
  262. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  263. pm8001_mr32(addressob, (offsetob + 0x18));
  264. pm8001_ha->outbnd_q_tbl[i].consumer_idx = 0;
  265. pm8001_ha->outbnd_q_tbl[i].producer_index = 0;
  266. }
  267. }
  268. /**
  269. * update_main_config_table - update the main default table to the HBA.
  270. * @pm8001_ha: our hba card information
  271. */
  272. static void update_main_config_table(struct pm8001_hba_info *pm8001_ha)
  273. {
  274. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  275. pm8001_mw32(address, 0x24,
  276. pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_q_nppd_hppd);
  277. pm8001_mw32(address, 0x28,
  278. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid0_3);
  279. pm8001_mw32(address, 0x2C,
  280. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid4_7);
  281. pm8001_mw32(address, 0x30,
  282. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid0_3);
  283. pm8001_mw32(address, 0x34,
  284. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid4_7);
  285. pm8001_mw32(address, 0x38,
  286. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  287. outbound_tgt_ITNexus_event_pid0_3);
  288. pm8001_mw32(address, 0x3C,
  289. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  290. outbound_tgt_ITNexus_event_pid4_7);
  291. pm8001_mw32(address, 0x40,
  292. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  293. outbound_tgt_ssp_event_pid0_3);
  294. pm8001_mw32(address, 0x44,
  295. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  296. outbound_tgt_ssp_event_pid4_7);
  297. pm8001_mw32(address, 0x48,
  298. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  299. outbound_tgt_smp_event_pid0_3);
  300. pm8001_mw32(address, 0x4C,
  301. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  302. outbound_tgt_smp_event_pid4_7);
  303. pm8001_mw32(address, 0x50,
  304. pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_event_log_addr);
  305. pm8001_mw32(address, 0x54,
  306. pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_event_log_addr);
  307. pm8001_mw32(address, 0x58,
  308. pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_size);
  309. pm8001_mw32(address, 0x5C,
  310. pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_option);
  311. pm8001_mw32(address, 0x60,
  312. pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_iop_event_log_addr);
  313. pm8001_mw32(address, 0x64,
  314. pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_iop_event_log_addr);
  315. pm8001_mw32(address, 0x68,
  316. pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_size);
  317. pm8001_mw32(address, 0x6C,
  318. pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_option);
  319. pm8001_mw32(address, 0x70,
  320. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_interrupt);
  321. }
  322. /**
  323. * update_inbnd_queue_table - update the inbound queue table to the HBA.
  324. * @pm8001_ha: our hba card information
  325. */
  326. static void update_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
  327. int number)
  328. {
  329. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  330. u16 offset = number * 0x20;
  331. pm8001_mw32(address, offset + 0x00,
  332. pm8001_ha->inbnd_q_tbl[number].element_pri_size_cnt);
  333. pm8001_mw32(address, offset + 0x04,
  334. pm8001_ha->inbnd_q_tbl[number].upper_base_addr);
  335. pm8001_mw32(address, offset + 0x08,
  336. pm8001_ha->inbnd_q_tbl[number].lower_base_addr);
  337. pm8001_mw32(address, offset + 0x0C,
  338. pm8001_ha->inbnd_q_tbl[number].ci_upper_base_addr);
  339. pm8001_mw32(address, offset + 0x10,
  340. pm8001_ha->inbnd_q_tbl[number].ci_lower_base_addr);
  341. }
  342. /**
  343. * update_outbnd_queue_table - update the outbound queue table to the HBA.
  344. * @pm8001_ha: our hba card information
  345. */
  346. static void update_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
  347. int number)
  348. {
  349. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  350. u16 offset = number * 0x24;
  351. pm8001_mw32(address, offset + 0x00,
  352. pm8001_ha->outbnd_q_tbl[number].element_size_cnt);
  353. pm8001_mw32(address, offset + 0x04,
  354. pm8001_ha->outbnd_q_tbl[number].upper_base_addr);
  355. pm8001_mw32(address, offset + 0x08,
  356. pm8001_ha->outbnd_q_tbl[number].lower_base_addr);
  357. pm8001_mw32(address, offset + 0x0C,
  358. pm8001_ha->outbnd_q_tbl[number].pi_upper_base_addr);
  359. pm8001_mw32(address, offset + 0x10,
  360. pm8001_ha->outbnd_q_tbl[number].pi_lower_base_addr);
  361. pm8001_mw32(address, offset + 0x1C,
  362. pm8001_ha->outbnd_q_tbl[number].interrup_vec_cnt_delay);
  363. }
  364. /**
  365. * pm8001_bar4_shift - function is called to shift BAR base address
  366. * @pm8001_ha : our hba card infomation
  367. * @shiftValue : shifting value in memory bar.
  368. */
  369. int pm8001_bar4_shift(struct pm8001_hba_info *pm8001_ha, u32 shiftValue)
  370. {
  371. u32 regVal;
  372. unsigned long start;
  373. /* program the inbound AXI translation Lower Address */
  374. pm8001_cw32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW, shiftValue);
  375. /* confirm the setting is written */
  376. start = jiffies + HZ; /* 1 sec */
  377. do {
  378. regVal = pm8001_cr32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW);
  379. } while ((regVal != shiftValue) && time_before(jiffies, start));
  380. if (regVal != shiftValue) {
  381. PM8001_INIT_DBG(pm8001_ha,
  382. pm8001_printk("TIMEOUT:SPC_IBW_AXI_TRANSLATION_LOW"
  383. " = 0x%x\n", regVal));
  384. return -1;
  385. }
  386. return 0;
  387. }
  388. /**
  389. * mpi_set_phys_g3_with_ssc
  390. * @pm8001_ha: our hba card information
  391. * @SSCbit: set SSCbit to 0 to disable all phys ssc; 1 to enable all phys ssc.
  392. */
  393. static void mpi_set_phys_g3_with_ssc(struct pm8001_hba_info *pm8001_ha,
  394. u32 SSCbit)
  395. {
  396. u32 value, offset, i;
  397. unsigned long flags;
  398. #define SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR 0x00030000
  399. #define SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR 0x00040000
  400. #define SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET 0x1074
  401. #define SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET 0x1074
  402. #define PHY_G3_WITHOUT_SSC_BIT_SHIFT 12
  403. #define PHY_G3_WITH_SSC_BIT_SHIFT 13
  404. #define SNW3_PHY_CAPABILITIES_PARITY 31
  405. /*
  406. * Using shifted destination address 0x3_0000:0x1074 + 0x4000*N (N=0:3)
  407. * Using shifted destination address 0x4_0000:0x1074 + 0x4000*(N-4) (N=4:7)
  408. */
  409. spin_lock_irqsave(&pm8001_ha->lock, flags);
  410. if (-1 == pm8001_bar4_shift(pm8001_ha,
  411. SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR)) {
  412. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  413. return;
  414. }
  415. for (i = 0; i < 4; i++) {
  416. offset = SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET + 0x4000 * i;
  417. pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
  418. }
  419. /* shift membase 3 for SAS2_SETTINGS_LOCAL_PHY 4 - 7 */
  420. if (-1 == pm8001_bar4_shift(pm8001_ha,
  421. SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR)) {
  422. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  423. return;
  424. }
  425. for (i = 4; i < 8; i++) {
  426. offset = SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
  427. pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
  428. }
  429. /*************************************************************
  430. Change the SSC upspreading value to 0x0 so that upspreading is disabled.
  431. Device MABC SMOD0 Controls
  432. Address: (via MEMBASE-III):
  433. Using shifted destination address 0x0_0000: with Offset 0xD8
  434. 31:28 R/W Reserved Do not change
  435. 27:24 R/W SAS_SMOD_SPRDUP 0000
  436. 23:20 R/W SAS_SMOD_SPRDDN 0000
  437. 19:0 R/W Reserved Do not change
  438. Upon power-up this register will read as 0x8990c016,
  439. and I would like you to change the SAS_SMOD_SPRDUP bits to 0b0000
  440. so that the written value will be 0x8090c016.
  441. This will ensure only down-spreading SSC is enabled on the SPC.
  442. *************************************************************/
  443. value = pm8001_cr32(pm8001_ha, 2, 0xd8);
  444. pm8001_cw32(pm8001_ha, 2, 0xd8, 0x8000C016);
  445. /*set the shifted destination address to 0x0 to avoid error operation */
  446. pm8001_bar4_shift(pm8001_ha, 0x0);
  447. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  448. return;
  449. }
  450. /**
  451. * mpi_set_open_retry_interval_reg
  452. * @pm8001_ha: our hba card information
  453. * @interval - interval time for each OPEN_REJECT (RETRY). The units are in 1us.
  454. */
  455. static void mpi_set_open_retry_interval_reg(struct pm8001_hba_info *pm8001_ha,
  456. u32 interval)
  457. {
  458. u32 offset;
  459. u32 value;
  460. u32 i;
  461. unsigned long flags;
  462. #define OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR 0x00030000
  463. #define OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR 0x00040000
  464. #define OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET 0x30B4
  465. #define OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET 0x30B4
  466. #define OPEN_RETRY_INTERVAL_REG_MASK 0x0000FFFF
  467. value = interval & OPEN_RETRY_INTERVAL_REG_MASK;
  468. spin_lock_irqsave(&pm8001_ha->lock, flags);
  469. /* shift bar and set the OPEN_REJECT(RETRY) interval time of PHY 0 -3.*/
  470. if (-1 == pm8001_bar4_shift(pm8001_ha,
  471. OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR)) {
  472. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  473. return;
  474. }
  475. for (i = 0; i < 4; i++) {
  476. offset = OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET + 0x4000 * i;
  477. pm8001_cw32(pm8001_ha, 2, offset, value);
  478. }
  479. if (-1 == pm8001_bar4_shift(pm8001_ha,
  480. OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR)) {
  481. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  482. return;
  483. }
  484. for (i = 4; i < 8; i++) {
  485. offset = OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
  486. pm8001_cw32(pm8001_ha, 2, offset, value);
  487. }
  488. /*set the shifted destination address to 0x0 to avoid error operation */
  489. pm8001_bar4_shift(pm8001_ha, 0x0);
  490. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  491. return;
  492. }
  493. /**
  494. * mpi_init_check - check firmware initialization status.
  495. * @pm8001_ha: our hba card information
  496. */
  497. static int mpi_init_check(struct pm8001_hba_info *pm8001_ha)
  498. {
  499. u32 max_wait_count;
  500. u32 value;
  501. u32 gst_len_mpistate;
  502. /* Write bit0=1 to Inbound DoorBell Register to tell the SPC FW the
  503. table is updated */
  504. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_UPDATE);
  505. /* wait until Inbound DoorBell Clear Register toggled */
  506. max_wait_count = 1 * 1000 * 1000;/* 1 sec */
  507. do {
  508. udelay(1);
  509. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  510. value &= SPC_MSGU_CFG_TABLE_UPDATE;
  511. } while ((value != 0) && (--max_wait_count));
  512. if (!max_wait_count)
  513. return -1;
  514. /* check the MPI-State for initialization */
  515. gst_len_mpistate =
  516. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  517. GST_GSTLEN_MPIS_OFFSET);
  518. if (GST_MPI_STATE_INIT != (gst_len_mpistate & GST_MPI_STATE_MASK))
  519. return -1;
  520. /* check MPI Initialization error */
  521. gst_len_mpistate = gst_len_mpistate >> 16;
  522. if (0x0000 != gst_len_mpistate)
  523. return -1;
  524. return 0;
  525. }
  526. /**
  527. * check_fw_ready - The LLDD check if the FW is ready, if not, return error.
  528. * @pm8001_ha: our hba card information
  529. */
  530. static int check_fw_ready(struct pm8001_hba_info *pm8001_ha)
  531. {
  532. u32 value, value1;
  533. u32 max_wait_count;
  534. /* check error state */
  535. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  536. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  537. /* check AAP error */
  538. if (SCRATCH_PAD1_ERR == (value & SCRATCH_PAD_STATE_MASK)) {
  539. /* error state */
  540. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  541. return -1;
  542. }
  543. /* check IOP error */
  544. if (SCRATCH_PAD2_ERR == (value1 & SCRATCH_PAD_STATE_MASK)) {
  545. /* error state */
  546. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3);
  547. return -1;
  548. }
  549. /* bit 4-31 of scratch pad1 should be zeros if it is not
  550. in error state*/
  551. if (value & SCRATCH_PAD1_STATE_MASK) {
  552. /* error case */
  553. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  554. return -1;
  555. }
  556. /* bit 2, 4-31 of scratch pad2 should be zeros if it is not
  557. in error state */
  558. if (value1 & SCRATCH_PAD2_STATE_MASK) {
  559. /* error case */
  560. return -1;
  561. }
  562. max_wait_count = 1 * 1000 * 1000;/* 1 sec timeout */
  563. /* wait until scratch pad 1 and 2 registers in ready state */
  564. do {
  565. udelay(1);
  566. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
  567. & SCRATCH_PAD1_RDY;
  568. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
  569. & SCRATCH_PAD2_RDY;
  570. if ((--max_wait_count) == 0)
  571. return -1;
  572. } while ((value != SCRATCH_PAD1_RDY) || (value1 != SCRATCH_PAD2_RDY));
  573. return 0;
  574. }
  575. static void init_pci_device_addresses(struct pm8001_hba_info *pm8001_ha)
  576. {
  577. void __iomem *base_addr;
  578. u32 value;
  579. u32 offset;
  580. u32 pcibar;
  581. u32 pcilogic;
  582. value = pm8001_cr32(pm8001_ha, 0, 0x44);
  583. offset = value & 0x03FFFFFF;
  584. PM8001_INIT_DBG(pm8001_ha,
  585. pm8001_printk("Scratchpad 0 Offset: %x\n", offset));
  586. pcilogic = (value & 0xFC000000) >> 26;
  587. pcibar = get_pci_bar_index(pcilogic);
  588. PM8001_INIT_DBG(pm8001_ha,
  589. pm8001_printk("Scratchpad 0 PCI BAR: %d\n", pcibar));
  590. pm8001_ha->main_cfg_tbl_addr = base_addr =
  591. pm8001_ha->io_mem[pcibar].memvirtaddr + offset;
  592. pm8001_ha->general_stat_tbl_addr =
  593. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x18);
  594. pm8001_ha->inbnd_q_tbl_addr =
  595. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C);
  596. pm8001_ha->outbnd_q_tbl_addr =
  597. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x20);
  598. }
  599. /**
  600. * pm8001_chip_init - the main init function that initialize whole PM8001 chip.
  601. * @pm8001_ha: our hba card information
  602. */
  603. static int pm8001_chip_init(struct pm8001_hba_info *pm8001_ha)
  604. {
  605. u8 i = 0;
  606. u16 deviceid;
  607. pci_read_config_word(pm8001_ha->pdev, PCI_DEVICE_ID, &deviceid);
  608. /* 8081 controllers need BAR shift to access MPI space
  609. * as this is shared with BIOS data */
  610. if (deviceid == 0x8081) {
  611. if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_SM_BASE)) {
  612. PM8001_FAIL_DBG(pm8001_ha,
  613. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  614. GSM_SM_BASE));
  615. return -1;
  616. }
  617. }
  618. /* check the firmware status */
  619. if (-1 == check_fw_ready(pm8001_ha)) {
  620. PM8001_FAIL_DBG(pm8001_ha,
  621. pm8001_printk("Firmware is not ready!\n"));
  622. return -EBUSY;
  623. }
  624. /* Initialize pci space address eg: mpi offset */
  625. init_pci_device_addresses(pm8001_ha);
  626. init_default_table_values(pm8001_ha);
  627. read_main_config_table(pm8001_ha);
  628. read_general_status_table(pm8001_ha);
  629. read_inbnd_queue_table(pm8001_ha);
  630. read_outbnd_queue_table(pm8001_ha);
  631. /* update main config table ,inbound table and outbound table */
  632. update_main_config_table(pm8001_ha);
  633. for (i = 0; i < PM8001_MAX_INB_NUM; i++)
  634. update_inbnd_queue_table(pm8001_ha, i);
  635. for (i = 0; i < PM8001_MAX_OUTB_NUM; i++)
  636. update_outbnd_queue_table(pm8001_ha, i);
  637. /* 8081 controller donot require these operations */
  638. if (deviceid != 0x8081) {
  639. mpi_set_phys_g3_with_ssc(pm8001_ha, 0);
  640. /* 7->130ms, 34->500ms, 119->1.5s */
  641. mpi_set_open_retry_interval_reg(pm8001_ha, 119);
  642. }
  643. /* notify firmware update finished and check initialization status */
  644. if (0 == mpi_init_check(pm8001_ha)) {
  645. PM8001_INIT_DBG(pm8001_ha,
  646. pm8001_printk("MPI initialize successful!\n"));
  647. } else
  648. return -EBUSY;
  649. /*This register is a 16-bit timer with a resolution of 1us. This is the
  650. timer used for interrupt delay/coalescing in the PCIe Application Layer.
  651. Zero is not a valid value. A value of 1 in the register will cause the
  652. interrupts to be normal. A value greater than 1 will cause coalescing
  653. delays.*/
  654. pm8001_cw32(pm8001_ha, 1, 0x0033c0, 0x1);
  655. pm8001_cw32(pm8001_ha, 1, 0x0033c4, 0x0);
  656. return 0;
  657. }
  658. static int mpi_uninit_check(struct pm8001_hba_info *pm8001_ha)
  659. {
  660. u32 max_wait_count;
  661. u32 value;
  662. u32 gst_len_mpistate;
  663. u16 deviceid;
  664. pci_read_config_word(pm8001_ha->pdev, PCI_DEVICE_ID, &deviceid);
  665. if (deviceid == 0x8081) {
  666. if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_SM_BASE)) {
  667. PM8001_FAIL_DBG(pm8001_ha,
  668. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  669. GSM_SM_BASE));
  670. return -1;
  671. }
  672. }
  673. init_pci_device_addresses(pm8001_ha);
  674. /* Write bit1=1 to Inbound DoorBell Register to tell the SPC FW the
  675. table is stop */
  676. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_RESET);
  677. /* wait until Inbound DoorBell Clear Register toggled */
  678. max_wait_count = 1 * 1000 * 1000;/* 1 sec */
  679. do {
  680. udelay(1);
  681. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  682. value &= SPC_MSGU_CFG_TABLE_RESET;
  683. } while ((value != 0) && (--max_wait_count));
  684. if (!max_wait_count) {
  685. PM8001_FAIL_DBG(pm8001_ha,
  686. pm8001_printk("TIMEOUT:IBDB value/=0x%x\n", value));
  687. return -1;
  688. }
  689. /* check the MPI-State for termination in progress */
  690. /* wait until Inbound DoorBell Clear Register toggled */
  691. max_wait_count = 1 * 1000 * 1000; /* 1 sec */
  692. do {
  693. udelay(1);
  694. gst_len_mpistate =
  695. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  696. GST_GSTLEN_MPIS_OFFSET);
  697. if (GST_MPI_STATE_UNINIT ==
  698. (gst_len_mpistate & GST_MPI_STATE_MASK))
  699. break;
  700. } while (--max_wait_count);
  701. if (!max_wait_count) {
  702. PM8001_FAIL_DBG(pm8001_ha,
  703. pm8001_printk(" TIME OUT MPI State = 0x%x\n",
  704. gst_len_mpistate & GST_MPI_STATE_MASK));
  705. return -1;
  706. }
  707. return 0;
  708. }
  709. /**
  710. * soft_reset_ready_check - Function to check FW is ready for soft reset.
  711. * @pm8001_ha: our hba card information
  712. */
  713. static u32 soft_reset_ready_check(struct pm8001_hba_info *pm8001_ha)
  714. {
  715. u32 regVal, regVal1, regVal2;
  716. if (mpi_uninit_check(pm8001_ha) != 0) {
  717. PM8001_FAIL_DBG(pm8001_ha,
  718. pm8001_printk("MPI state is not ready\n"));
  719. return -1;
  720. }
  721. /* read the scratch pad 2 register bit 2 */
  722. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
  723. & SCRATCH_PAD2_FWRDY_RST;
  724. if (regVal == SCRATCH_PAD2_FWRDY_RST) {
  725. PM8001_INIT_DBG(pm8001_ha,
  726. pm8001_printk("Firmware is ready for reset .\n"));
  727. } else {
  728. unsigned long flags;
  729. /* Trigger NMI twice via RB6 */
  730. spin_lock_irqsave(&pm8001_ha->lock, flags);
  731. if (-1 == pm8001_bar4_shift(pm8001_ha, RB6_ACCESS_REG)) {
  732. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  733. PM8001_FAIL_DBG(pm8001_ha,
  734. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  735. RB6_ACCESS_REG));
  736. return -1;
  737. }
  738. pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET,
  739. RB6_MAGIC_NUMBER_RST);
  740. pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET, RB6_MAGIC_NUMBER_RST);
  741. /* wait for 100 ms */
  742. mdelay(100);
  743. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2) &
  744. SCRATCH_PAD2_FWRDY_RST;
  745. if (regVal != SCRATCH_PAD2_FWRDY_RST) {
  746. regVal1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  747. regVal2 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  748. PM8001_FAIL_DBG(pm8001_ha,
  749. pm8001_printk("TIMEOUT:MSGU_SCRATCH_PAD1"
  750. "=0x%x, MSGU_SCRATCH_PAD2=0x%x\n",
  751. regVal1, regVal2));
  752. PM8001_FAIL_DBG(pm8001_ha,
  753. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  754. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0)));
  755. PM8001_FAIL_DBG(pm8001_ha,
  756. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  757. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3)));
  758. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  759. return -1;
  760. }
  761. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  762. }
  763. return 0;
  764. }
  765. /**
  766. * pm8001_chip_soft_rst - soft reset the PM8001 chip, so that the clear all
  767. * the FW register status to the originated status.
  768. * @pm8001_ha: our hba card information
  769. */
  770. static int
  771. pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha)
  772. {
  773. u32 regVal, toggleVal;
  774. u32 max_wait_count;
  775. u32 regVal1, regVal2, regVal3;
  776. u32 signature = 0x252acbcd; /* for host scratch pad0 */
  777. unsigned long flags;
  778. /* step1: Check FW is ready for soft reset */
  779. if (soft_reset_ready_check(pm8001_ha) != 0) {
  780. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("FW is not ready\n"));
  781. return -1;
  782. }
  783. /* step 2: clear NMI status register on AAP1 and IOP, write the same
  784. value to clear */
  785. /* map 0x60000 to BAR4(0x20), BAR2(win) */
  786. spin_lock_irqsave(&pm8001_ha->lock, flags);
  787. if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_AAP1_ADDR_BASE)) {
  788. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  789. PM8001_FAIL_DBG(pm8001_ha,
  790. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  791. MBIC_AAP1_ADDR_BASE));
  792. return -1;
  793. }
  794. regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP);
  795. PM8001_INIT_DBG(pm8001_ha,
  796. pm8001_printk("MBIC - NMI Enable VPE0 (IOP)= 0x%x\n", regVal));
  797. pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP, 0x0);
  798. /* map 0x70000 to BAR4(0x20), BAR2(win) */
  799. if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_IOP_ADDR_BASE)) {
  800. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  801. PM8001_FAIL_DBG(pm8001_ha,
  802. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  803. MBIC_IOP_ADDR_BASE));
  804. return -1;
  805. }
  806. regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1);
  807. PM8001_INIT_DBG(pm8001_ha,
  808. pm8001_printk("MBIC - NMI Enable VPE0 (AAP1)= 0x%x\n", regVal));
  809. pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1, 0x0);
  810. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE);
  811. PM8001_INIT_DBG(pm8001_ha,
  812. pm8001_printk("PCIE -Event Interrupt Enable = 0x%x\n", regVal));
  813. pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE, 0x0);
  814. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT);
  815. PM8001_INIT_DBG(pm8001_ha,
  816. pm8001_printk("PCIE - Event Interrupt = 0x%x\n", regVal));
  817. pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT, regVal);
  818. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE);
  819. PM8001_INIT_DBG(pm8001_ha,
  820. pm8001_printk("PCIE -Error Interrupt Enable = 0x%x\n", regVal));
  821. pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE, 0x0);
  822. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT);
  823. PM8001_INIT_DBG(pm8001_ha,
  824. pm8001_printk("PCIE - Error Interrupt = 0x%x\n", regVal));
  825. pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT, regVal);
  826. /* read the scratch pad 1 register bit 2 */
  827. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
  828. & SCRATCH_PAD1_RST;
  829. toggleVal = regVal ^ SCRATCH_PAD1_RST;
  830. /* set signature in host scratch pad0 register to tell SPC that the
  831. host performs the soft reset */
  832. pm8001_cw32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_0, signature);
  833. /* read required registers for confirmming */
  834. /* map 0x0700000 to BAR4(0x20), BAR2(win) */
  835. if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
  836. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  837. PM8001_FAIL_DBG(pm8001_ha,
  838. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  839. GSM_ADDR_BASE));
  840. return -1;
  841. }
  842. PM8001_INIT_DBG(pm8001_ha,
  843. pm8001_printk("GSM 0x0(0x00007b88)-GSM Configuration and"
  844. " Reset = 0x%x\n",
  845. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  846. /* step 3: host read GSM Configuration and Reset register */
  847. regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
  848. /* Put those bits to low */
  849. /* GSM XCBI offset = 0x70 0000
  850. 0x00 Bit 13 COM_SLV_SW_RSTB 1
  851. 0x00 Bit 12 QSSP_SW_RSTB 1
  852. 0x00 Bit 11 RAAE_SW_RSTB 1
  853. 0x00 Bit 9 RB_1_SW_RSTB 1
  854. 0x00 Bit 8 SM_SW_RSTB 1
  855. */
  856. regVal &= ~(0x00003b00);
  857. /* host write GSM Configuration and Reset register */
  858. pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
  859. PM8001_INIT_DBG(pm8001_ha,
  860. pm8001_printk("GSM 0x0 (0x00007b88 ==> 0x00004088) - GSM "
  861. "Configuration and Reset is set to = 0x%x\n",
  862. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  863. /* step 4: */
  864. /* disable GSM - Read Address Parity Check */
  865. regVal1 = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
  866. PM8001_INIT_DBG(pm8001_ha,
  867. pm8001_printk("GSM 0x700038 - Read Address Parity Check "
  868. "Enable = 0x%x\n", regVal1));
  869. pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, 0x0);
  870. PM8001_INIT_DBG(pm8001_ha,
  871. pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
  872. "is set to = 0x%x\n",
  873. pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
  874. /* disable GSM - Write Address Parity Check */
  875. regVal2 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
  876. PM8001_INIT_DBG(pm8001_ha,
  877. pm8001_printk("GSM 0x700040 - Write Address Parity Check"
  878. " Enable = 0x%x\n", regVal2));
  879. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, 0x0);
  880. PM8001_INIT_DBG(pm8001_ha,
  881. pm8001_printk("GSM 0x700040 - Write Address Parity Check "
  882. "Enable is set to = 0x%x\n",
  883. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
  884. /* disable GSM - Write Data Parity Check */
  885. regVal3 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
  886. PM8001_INIT_DBG(pm8001_ha,
  887. pm8001_printk("GSM 0x300048 - Write Data Parity Check"
  888. " Enable = 0x%x\n", regVal3));
  889. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, 0x0);
  890. PM8001_INIT_DBG(pm8001_ha,
  891. pm8001_printk("GSM 0x300048 - Write Data Parity Check Enable"
  892. "is set to = 0x%x\n",
  893. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
  894. /* step 5: delay 10 usec */
  895. udelay(10);
  896. /* step 5-b: set GPIO-0 output control to tristate anyway */
  897. if (-1 == pm8001_bar4_shift(pm8001_ha, GPIO_ADDR_BASE)) {
  898. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  899. PM8001_INIT_DBG(pm8001_ha,
  900. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  901. GPIO_ADDR_BASE));
  902. return -1;
  903. }
  904. regVal = pm8001_cr32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET);
  905. PM8001_INIT_DBG(pm8001_ha,
  906. pm8001_printk("GPIO Output Control Register:"
  907. " = 0x%x\n", regVal));
  908. /* set GPIO-0 output control to tri-state */
  909. regVal &= 0xFFFFFFFC;
  910. pm8001_cw32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET, regVal);
  911. /* Step 6: Reset the IOP and AAP1 */
  912. /* map 0x00000 to BAR4(0x20), BAR2(win) */
  913. if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
  914. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  915. PM8001_FAIL_DBG(pm8001_ha,
  916. pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
  917. SPC_TOP_LEVEL_ADDR_BASE));
  918. return -1;
  919. }
  920. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  921. PM8001_INIT_DBG(pm8001_ha,
  922. pm8001_printk("Top Register before resetting IOP/AAP1"
  923. ":= 0x%x\n", regVal));
  924. regVal &= ~(SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
  925. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  926. /* step 7: Reset the BDMA/OSSP */
  927. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  928. PM8001_INIT_DBG(pm8001_ha,
  929. pm8001_printk("Top Register before resetting BDMA/OSSP"
  930. ": = 0x%x\n", regVal));
  931. regVal &= ~(SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
  932. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  933. /* step 8: delay 10 usec */
  934. udelay(10);
  935. /* step 9: bring the BDMA and OSSP out of reset */
  936. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  937. PM8001_INIT_DBG(pm8001_ha,
  938. pm8001_printk("Top Register before bringing up BDMA/OSSP"
  939. ":= 0x%x\n", regVal));
  940. regVal |= (SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
  941. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  942. /* step 10: delay 10 usec */
  943. udelay(10);
  944. /* step 11: reads and sets the GSM Configuration and Reset Register */
  945. /* map 0x0700000 to BAR4(0x20), BAR2(win) */
  946. if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
  947. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  948. PM8001_FAIL_DBG(pm8001_ha,
  949. pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
  950. GSM_ADDR_BASE));
  951. return -1;
  952. }
  953. PM8001_INIT_DBG(pm8001_ha,
  954. pm8001_printk("GSM 0x0 (0x00007b88)-GSM Configuration and "
  955. "Reset = 0x%x\n", pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  956. regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
  957. /* Put those bits to high */
  958. /* GSM XCBI offset = 0x70 0000
  959. 0x00 Bit 13 COM_SLV_SW_RSTB 1
  960. 0x00 Bit 12 QSSP_SW_RSTB 1
  961. 0x00 Bit 11 RAAE_SW_RSTB 1
  962. 0x00 Bit 9 RB_1_SW_RSTB 1
  963. 0x00 Bit 8 SM_SW_RSTB 1
  964. */
  965. regVal |= (GSM_CONFIG_RESET_VALUE);
  966. pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
  967. PM8001_INIT_DBG(pm8001_ha,
  968. pm8001_printk("GSM (0x00004088 ==> 0x00007b88) - GSM"
  969. " Configuration and Reset is set to = 0x%x\n",
  970. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  971. /* step 12: Restore GSM - Read Address Parity Check */
  972. regVal = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
  973. /* just for debugging */
  974. PM8001_INIT_DBG(pm8001_ha,
  975. pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
  976. " = 0x%x\n", regVal));
  977. pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, regVal1);
  978. PM8001_INIT_DBG(pm8001_ha,
  979. pm8001_printk("GSM 0x700038 - Read Address Parity"
  980. " Check Enable is set to = 0x%x\n",
  981. pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
  982. /* Restore GSM - Write Address Parity Check */
  983. regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
  984. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, regVal2);
  985. PM8001_INIT_DBG(pm8001_ha,
  986. pm8001_printk("GSM 0x700040 - Write Address Parity Check"
  987. " Enable is set to = 0x%x\n",
  988. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
  989. /* Restore GSM - Write Data Parity Check */
  990. regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
  991. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, regVal3);
  992. PM8001_INIT_DBG(pm8001_ha,
  993. pm8001_printk("GSM 0x700048 - Write Data Parity Check Enable"
  994. "is set to = 0x%x\n",
  995. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
  996. /* step 13: bring the IOP and AAP1 out of reset */
  997. /* map 0x00000 to BAR4(0x20), BAR2(win) */
  998. if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
  999. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1000. PM8001_FAIL_DBG(pm8001_ha,
  1001. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  1002. SPC_TOP_LEVEL_ADDR_BASE));
  1003. return -1;
  1004. }
  1005. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  1006. regVal |= (SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
  1007. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  1008. /* step 14: delay 10 usec - Normal Mode */
  1009. udelay(10);
  1010. /* check Soft Reset Normal mode or Soft Reset HDA mode */
  1011. if (signature == SPC_SOFT_RESET_SIGNATURE) {
  1012. /* step 15 (Normal Mode): wait until scratch pad1 register
  1013. bit 2 toggled */
  1014. max_wait_count = 2 * 1000 * 1000;/* 2 sec */
  1015. do {
  1016. udelay(1);
  1017. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1) &
  1018. SCRATCH_PAD1_RST;
  1019. } while ((regVal != toggleVal) && (--max_wait_count));
  1020. if (!max_wait_count) {
  1021. regVal = pm8001_cr32(pm8001_ha, 0,
  1022. MSGU_SCRATCH_PAD_1);
  1023. PM8001_FAIL_DBG(pm8001_ha,
  1024. pm8001_printk("TIMEOUT : ToggleVal 0x%x,"
  1025. "MSGU_SCRATCH_PAD1 = 0x%x\n",
  1026. toggleVal, regVal));
  1027. PM8001_FAIL_DBG(pm8001_ha,
  1028. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  1029. pm8001_cr32(pm8001_ha, 0,
  1030. MSGU_SCRATCH_PAD_0)));
  1031. PM8001_FAIL_DBG(pm8001_ha,
  1032. pm8001_printk("SCRATCH_PAD2 value = 0x%x\n",
  1033. pm8001_cr32(pm8001_ha, 0,
  1034. MSGU_SCRATCH_PAD_2)));
  1035. PM8001_FAIL_DBG(pm8001_ha,
  1036. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  1037. pm8001_cr32(pm8001_ha, 0,
  1038. MSGU_SCRATCH_PAD_3)));
  1039. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1040. return -1;
  1041. }
  1042. /* step 16 (Normal) - Clear ODMR and ODCR */
  1043. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  1044. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  1045. /* step 17 (Normal Mode): wait for the FW and IOP to get
  1046. ready - 1 sec timeout */
  1047. /* Wait for the SPC Configuration Table to be ready */
  1048. if (check_fw_ready(pm8001_ha) == -1) {
  1049. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  1050. /* return error if MPI Configuration Table not ready */
  1051. PM8001_INIT_DBG(pm8001_ha,
  1052. pm8001_printk("FW not ready SCRATCH_PAD1"
  1053. " = 0x%x\n", regVal));
  1054. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  1055. /* return error if MPI Configuration Table not ready */
  1056. PM8001_INIT_DBG(pm8001_ha,
  1057. pm8001_printk("FW not ready SCRATCH_PAD2"
  1058. " = 0x%x\n", regVal));
  1059. PM8001_INIT_DBG(pm8001_ha,
  1060. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  1061. pm8001_cr32(pm8001_ha, 0,
  1062. MSGU_SCRATCH_PAD_0)));
  1063. PM8001_INIT_DBG(pm8001_ha,
  1064. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  1065. pm8001_cr32(pm8001_ha, 0,
  1066. MSGU_SCRATCH_PAD_3)));
  1067. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1068. return -1;
  1069. }
  1070. }
  1071. pm8001_bar4_shift(pm8001_ha, 0);
  1072. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1073. PM8001_INIT_DBG(pm8001_ha,
  1074. pm8001_printk("SPC soft reset Complete\n"));
  1075. return 0;
  1076. }
  1077. static void pm8001_hw_chip_rst(struct pm8001_hba_info *pm8001_ha)
  1078. {
  1079. u32 i;
  1080. u32 regVal;
  1081. PM8001_INIT_DBG(pm8001_ha,
  1082. pm8001_printk("chip reset start\n"));
  1083. /* do SPC chip reset. */
  1084. regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
  1085. regVal &= ~(SPC_REG_RESET_DEVICE);
  1086. pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
  1087. /* delay 10 usec */
  1088. udelay(10);
  1089. /* bring chip reset out of reset */
  1090. regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
  1091. regVal |= SPC_REG_RESET_DEVICE;
  1092. pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
  1093. /* delay 10 usec */
  1094. udelay(10);
  1095. /* wait for 20 msec until the firmware gets reloaded */
  1096. i = 20;
  1097. do {
  1098. mdelay(1);
  1099. } while ((--i) != 0);
  1100. PM8001_INIT_DBG(pm8001_ha,
  1101. pm8001_printk("chip reset finished\n"));
  1102. }
  1103. /**
  1104. * pm8001_chip_iounmap - which maped when initialized.
  1105. * @pm8001_ha: our hba card information
  1106. */
  1107. void pm8001_chip_iounmap(struct pm8001_hba_info *pm8001_ha)
  1108. {
  1109. s8 bar, logical = 0;
  1110. for (bar = 0; bar < 6; bar++) {
  1111. /*
  1112. ** logical BARs for SPC:
  1113. ** bar 0 and 1 - logical BAR0
  1114. ** bar 2 and 3 - logical BAR1
  1115. ** bar4 - logical BAR2
  1116. ** bar5 - logical BAR3
  1117. ** Skip the appropriate assignments:
  1118. */
  1119. if ((bar == 1) || (bar == 3))
  1120. continue;
  1121. if (pm8001_ha->io_mem[logical].memvirtaddr) {
  1122. iounmap(pm8001_ha->io_mem[logical].memvirtaddr);
  1123. logical++;
  1124. }
  1125. }
  1126. }
  1127. /**
  1128. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  1129. * @pm8001_ha: our hba card information
  1130. */
  1131. static void
  1132. pm8001_chip_intx_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
  1133. {
  1134. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  1135. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  1136. }
  1137. /**
  1138. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  1139. * @pm8001_ha: our hba card information
  1140. */
  1141. static void
  1142. pm8001_chip_intx_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
  1143. {
  1144. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_MASK_ALL);
  1145. }
  1146. /**
  1147. * pm8001_chip_msix_interrupt_enable - enable PM8001 chip interrupt
  1148. * @pm8001_ha: our hba card information
  1149. */
  1150. static void
  1151. pm8001_chip_msix_interrupt_enable(struct pm8001_hba_info *pm8001_ha,
  1152. u32 int_vec_idx)
  1153. {
  1154. u32 msi_index;
  1155. u32 value;
  1156. msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
  1157. msi_index += MSIX_TABLE_BASE;
  1158. pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_ENABLE);
  1159. value = (1 << int_vec_idx);
  1160. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, value);
  1161. }
  1162. /**
  1163. * pm8001_chip_msix_interrupt_disable - disable PM8001 chip interrupt
  1164. * @pm8001_ha: our hba card information
  1165. */
  1166. static void
  1167. pm8001_chip_msix_interrupt_disable(struct pm8001_hba_info *pm8001_ha,
  1168. u32 int_vec_idx)
  1169. {
  1170. u32 msi_index;
  1171. msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
  1172. msi_index += MSIX_TABLE_BASE;
  1173. pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_DISABLE);
  1174. }
  1175. /**
  1176. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  1177. * @pm8001_ha: our hba card information
  1178. */
  1179. static void
  1180. pm8001_chip_interrupt_enable(struct pm8001_hba_info *pm8001_ha, u8 vec)
  1181. {
  1182. #ifdef PM8001_USE_MSIX
  1183. pm8001_chip_msix_interrupt_enable(pm8001_ha, 0);
  1184. return;
  1185. #endif
  1186. pm8001_chip_intx_interrupt_enable(pm8001_ha);
  1187. }
  1188. /**
  1189. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  1190. * @pm8001_ha: our hba card information
  1191. */
  1192. static void
  1193. pm8001_chip_interrupt_disable(struct pm8001_hba_info *pm8001_ha, u8 vec)
  1194. {
  1195. #ifdef PM8001_USE_MSIX
  1196. pm8001_chip_msix_interrupt_disable(pm8001_ha, 0);
  1197. return;
  1198. #endif
  1199. pm8001_chip_intx_interrupt_disable(pm8001_ha);
  1200. }
  1201. /**
  1202. * pm8001_mpi_msg_free_get - get the free message buffer for transfer
  1203. * inbound queue.
  1204. * @circularQ: the inbound queue we want to transfer to HBA.
  1205. * @messageSize: the message size of this transfer, normally it is 64 bytes
  1206. * @messagePtr: the pointer to message.
  1207. */
  1208. int pm8001_mpi_msg_free_get(struct inbound_queue_table *circularQ,
  1209. u16 messageSize, void **messagePtr)
  1210. {
  1211. u32 offset, consumer_index;
  1212. struct mpi_msg_hdr *msgHeader;
  1213. u8 bcCount = 1; /* only support single buffer */
  1214. /* Checks is the requested message size can be allocated in this queue*/
  1215. if (messageSize > IOMB_SIZE_SPCV) {
  1216. *messagePtr = NULL;
  1217. return -1;
  1218. }
  1219. /* Stores the new consumer index */
  1220. consumer_index = pm8001_read_32(circularQ->ci_virt);
  1221. circularQ->consumer_index = cpu_to_le32(consumer_index);
  1222. if (((circularQ->producer_idx + bcCount) % PM8001_MPI_QUEUE) ==
  1223. le32_to_cpu(circularQ->consumer_index)) {
  1224. *messagePtr = NULL;
  1225. return -1;
  1226. }
  1227. /* get memory IOMB buffer address */
  1228. offset = circularQ->producer_idx * messageSize;
  1229. /* increment to next bcCount element */
  1230. circularQ->producer_idx = (circularQ->producer_idx + bcCount)
  1231. % PM8001_MPI_QUEUE;
  1232. /* Adds that distance to the base of the region virtual address plus
  1233. the message header size*/
  1234. msgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt + offset);
  1235. *messagePtr = ((void *)msgHeader) + sizeof(struct mpi_msg_hdr);
  1236. return 0;
  1237. }
  1238. /**
  1239. * pm8001_mpi_build_cmd- build the message queue for transfer, update the PI to
  1240. * FW to tell the fw to get this message from IOMB.
  1241. * @pm8001_ha: our hba card information
  1242. * @circularQ: the inbound queue we want to transfer to HBA.
  1243. * @opCode: the operation code represents commands which LLDD and fw recognized.
  1244. * @payload: the command payload of each operation command.
  1245. */
  1246. int pm8001_mpi_build_cmd(struct pm8001_hba_info *pm8001_ha,
  1247. struct inbound_queue_table *circularQ,
  1248. u32 opCode, void *payload, u32 responseQueue)
  1249. {
  1250. u32 Header = 0, hpriority = 0, bc = 1, category = 0x02;
  1251. void *pMessage;
  1252. if (pm8001_mpi_msg_free_get(circularQ, pm8001_ha->iomb_size,
  1253. &pMessage) < 0) {
  1254. PM8001_IO_DBG(pm8001_ha,
  1255. pm8001_printk("No free mpi buffer\n"));
  1256. return -1;
  1257. }
  1258. BUG_ON(!payload);
  1259. /*Copy to the payload*/
  1260. memcpy(pMessage, payload, (pm8001_ha->iomb_size -
  1261. sizeof(struct mpi_msg_hdr)));
  1262. /*Build the header*/
  1263. Header = ((1 << 31) | (hpriority << 30) | ((bc & 0x1f) << 24)
  1264. | ((responseQueue & 0x3F) << 16)
  1265. | ((category & 0xF) << 12) | (opCode & 0xFFF));
  1266. pm8001_write_32((pMessage - 4), 0, cpu_to_le32(Header));
  1267. /*Update the PI to the firmware*/
  1268. pm8001_cw32(pm8001_ha, circularQ->pi_pci_bar,
  1269. circularQ->pi_offset, circularQ->producer_idx);
  1270. PM8001_IO_DBG(pm8001_ha,
  1271. pm8001_printk("INB Q %x OPCODE:%x , UPDATED PI=%d CI=%d\n",
  1272. responseQueue, opCode, circularQ->producer_idx,
  1273. circularQ->consumer_index));
  1274. return 0;
  1275. }
  1276. u32 pm8001_mpi_msg_free_set(struct pm8001_hba_info *pm8001_ha, void *pMsg,
  1277. struct outbound_queue_table *circularQ, u8 bc)
  1278. {
  1279. u32 producer_index;
  1280. struct mpi_msg_hdr *msgHeader;
  1281. struct mpi_msg_hdr *pOutBoundMsgHeader;
  1282. msgHeader = (struct mpi_msg_hdr *)(pMsg - sizeof(struct mpi_msg_hdr));
  1283. pOutBoundMsgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt +
  1284. circularQ->consumer_idx * pm8001_ha->iomb_size);
  1285. if (pOutBoundMsgHeader != msgHeader) {
  1286. PM8001_FAIL_DBG(pm8001_ha,
  1287. pm8001_printk("consumer_idx = %d msgHeader = %p\n",
  1288. circularQ->consumer_idx, msgHeader));
  1289. /* Update the producer index from SPC */
  1290. producer_index = pm8001_read_32(circularQ->pi_virt);
  1291. circularQ->producer_index = cpu_to_le32(producer_index);
  1292. PM8001_FAIL_DBG(pm8001_ha,
  1293. pm8001_printk("consumer_idx = %d producer_index = %d"
  1294. "msgHeader = %p\n", circularQ->consumer_idx,
  1295. circularQ->producer_index, msgHeader));
  1296. return 0;
  1297. }
  1298. /* free the circular queue buffer elements associated with the message*/
  1299. circularQ->consumer_idx = (circularQ->consumer_idx + bc)
  1300. % PM8001_MPI_QUEUE;
  1301. /* update the CI of outbound queue */
  1302. pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar, circularQ->ci_offset,
  1303. circularQ->consumer_idx);
  1304. /* Update the producer index from SPC*/
  1305. producer_index = pm8001_read_32(circularQ->pi_virt);
  1306. circularQ->producer_index = cpu_to_le32(producer_index);
  1307. PM8001_IO_DBG(pm8001_ha,
  1308. pm8001_printk(" CI=%d PI=%d\n", circularQ->consumer_idx,
  1309. circularQ->producer_index));
  1310. return 0;
  1311. }
  1312. /**
  1313. * pm8001_mpi_msg_consume- get the MPI message from outbound queue
  1314. * message table.
  1315. * @pm8001_ha: our hba card information
  1316. * @circularQ: the outbound queue table.
  1317. * @messagePtr1: the message contents of this outbound message.
  1318. * @pBC: the message size.
  1319. */
  1320. u32 pm8001_mpi_msg_consume(struct pm8001_hba_info *pm8001_ha,
  1321. struct outbound_queue_table *circularQ,
  1322. void **messagePtr1, u8 *pBC)
  1323. {
  1324. struct mpi_msg_hdr *msgHeader;
  1325. __le32 msgHeader_tmp;
  1326. u32 header_tmp;
  1327. do {
  1328. /* If there are not-yet-delivered messages ... */
  1329. if (le32_to_cpu(circularQ->producer_index)
  1330. != circularQ->consumer_idx) {
  1331. /*Get the pointer to the circular queue buffer element*/
  1332. msgHeader = (struct mpi_msg_hdr *)
  1333. (circularQ->base_virt +
  1334. circularQ->consumer_idx * pm8001_ha->iomb_size);
  1335. /* read header */
  1336. header_tmp = pm8001_read_32(msgHeader);
  1337. msgHeader_tmp = cpu_to_le32(header_tmp);
  1338. if (0 != (le32_to_cpu(msgHeader_tmp) & 0x80000000)) {
  1339. if (OPC_OUB_SKIP_ENTRY !=
  1340. (le32_to_cpu(msgHeader_tmp) & 0xfff)) {
  1341. *messagePtr1 =
  1342. ((u8 *)msgHeader) +
  1343. sizeof(struct mpi_msg_hdr);
  1344. *pBC = (u8)((le32_to_cpu(msgHeader_tmp)
  1345. >> 24) & 0x1f);
  1346. PM8001_IO_DBG(pm8001_ha,
  1347. pm8001_printk(": CI=%d PI=%d "
  1348. "msgHeader=%x\n",
  1349. circularQ->consumer_idx,
  1350. circularQ->producer_index,
  1351. msgHeader_tmp));
  1352. return MPI_IO_STATUS_SUCCESS;
  1353. } else {
  1354. circularQ->consumer_idx =
  1355. (circularQ->consumer_idx +
  1356. ((le32_to_cpu(msgHeader_tmp)
  1357. >> 24) & 0x1f))
  1358. % PM8001_MPI_QUEUE;
  1359. msgHeader_tmp = 0;
  1360. pm8001_write_32(msgHeader, 0, 0);
  1361. /* update the CI of outbound queue */
  1362. pm8001_cw32(pm8001_ha,
  1363. circularQ->ci_pci_bar,
  1364. circularQ->ci_offset,
  1365. circularQ->consumer_idx);
  1366. }
  1367. } else {
  1368. circularQ->consumer_idx =
  1369. (circularQ->consumer_idx +
  1370. ((le32_to_cpu(msgHeader_tmp) >> 24) &
  1371. 0x1f)) % PM8001_MPI_QUEUE;
  1372. msgHeader_tmp = 0;
  1373. pm8001_write_32(msgHeader, 0, 0);
  1374. /* update the CI of outbound queue */
  1375. pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar,
  1376. circularQ->ci_offset,
  1377. circularQ->consumer_idx);
  1378. return MPI_IO_STATUS_FAIL;
  1379. }
  1380. } else {
  1381. u32 producer_index;
  1382. void *pi_virt = circularQ->pi_virt;
  1383. /* Update the producer index from SPC */
  1384. producer_index = pm8001_read_32(pi_virt);
  1385. circularQ->producer_index = cpu_to_le32(producer_index);
  1386. }
  1387. } while (le32_to_cpu(circularQ->producer_index) !=
  1388. circularQ->consumer_idx);
  1389. /* while we don't have any more not-yet-delivered message */
  1390. /* report empty */
  1391. return MPI_IO_STATUS_BUSY;
  1392. }
  1393. void pm8001_work_fn(struct work_struct *work)
  1394. {
  1395. struct pm8001_work *pw = container_of(work, struct pm8001_work, work);
  1396. struct pm8001_device *pm8001_dev;
  1397. struct domain_device *dev;
  1398. /*
  1399. * So far, all users of this stash an associated structure here.
  1400. * If we get here, and this pointer is null, then the action
  1401. * was cancelled. This nullification happens when the device
  1402. * goes away.
  1403. */
  1404. pm8001_dev = pw->data; /* Most stash device structure */
  1405. if ((pm8001_dev == NULL)
  1406. || ((pw->handler != IO_XFER_ERROR_BREAK)
  1407. && (pm8001_dev->dev_type == SAS_PHY_UNUSED))) {
  1408. kfree(pw);
  1409. return;
  1410. }
  1411. switch (pw->handler) {
  1412. case IO_XFER_ERROR_BREAK:
  1413. { /* This one stashes the sas_task instead */
  1414. struct sas_task *t = (struct sas_task *)pm8001_dev;
  1415. u32 tag;
  1416. struct pm8001_ccb_info *ccb;
  1417. struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
  1418. unsigned long flags, flags1;
  1419. struct task_status_struct *ts;
  1420. int i;
  1421. if (pm8001_query_task(t) == TMF_RESP_FUNC_SUCC)
  1422. break; /* Task still on lu */
  1423. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1424. spin_lock_irqsave(&t->task_state_lock, flags1);
  1425. if (unlikely((t->task_state_flags & SAS_TASK_STATE_DONE))) {
  1426. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1427. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1428. break; /* Task got completed by another */
  1429. }
  1430. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1431. /* Search for a possible ccb that matches the task */
  1432. for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
  1433. ccb = &pm8001_ha->ccb_info[i];
  1434. tag = ccb->ccb_tag;
  1435. if ((tag != 0xFFFFFFFF) && (ccb->task == t))
  1436. break;
  1437. }
  1438. if (!ccb) {
  1439. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1440. break; /* Task got freed by another */
  1441. }
  1442. ts = &t->task_status;
  1443. ts->resp = SAS_TASK_COMPLETE;
  1444. /* Force the midlayer to retry */
  1445. ts->stat = SAS_QUEUE_FULL;
  1446. pm8001_dev = ccb->device;
  1447. if (pm8001_dev)
  1448. pm8001_dev->running_req--;
  1449. spin_lock_irqsave(&t->task_state_lock, flags1);
  1450. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1451. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1452. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1453. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1454. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1455. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p"
  1456. " done with event 0x%x resp 0x%x stat 0x%x but"
  1457. " aborted by upper layer!\n",
  1458. t, pw->handler, ts->resp, ts->stat));
  1459. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1460. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1461. } else {
  1462. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1463. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1464. mb();/* in order to force CPU ordering */
  1465. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1466. t->task_done(t);
  1467. }
  1468. } break;
  1469. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1470. { /* This one stashes the sas_task instead */
  1471. struct sas_task *t = (struct sas_task *)pm8001_dev;
  1472. u32 tag;
  1473. struct pm8001_ccb_info *ccb;
  1474. struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
  1475. unsigned long flags, flags1;
  1476. int i, ret = 0;
  1477. PM8001_IO_DBG(pm8001_ha,
  1478. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1479. ret = pm8001_query_task(t);
  1480. PM8001_IO_DBG(pm8001_ha,
  1481. switch (ret) {
  1482. case TMF_RESP_FUNC_SUCC:
  1483. pm8001_printk("...Task on lu\n");
  1484. break;
  1485. case TMF_RESP_FUNC_COMPLETE:
  1486. pm8001_printk("...Task NOT on lu\n");
  1487. break;
  1488. default:
  1489. pm8001_printk("...query task failed!!!\n");
  1490. break;
  1491. });
  1492. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1493. spin_lock_irqsave(&t->task_state_lock, flags1);
  1494. if (unlikely((t->task_state_flags & SAS_TASK_STATE_DONE))) {
  1495. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1496. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1497. if (ret == TMF_RESP_FUNC_SUCC) /* task on lu */
  1498. (void)pm8001_abort_task(t);
  1499. break; /* Task got completed by another */
  1500. }
  1501. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1502. /* Search for a possible ccb that matches the task */
  1503. for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
  1504. ccb = &pm8001_ha->ccb_info[i];
  1505. tag = ccb->ccb_tag;
  1506. if ((tag != 0xFFFFFFFF) && (ccb->task == t))
  1507. break;
  1508. }
  1509. if (!ccb) {
  1510. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1511. if (ret == TMF_RESP_FUNC_SUCC) /* task on lu */
  1512. (void)pm8001_abort_task(t);
  1513. break; /* Task got freed by another */
  1514. }
  1515. pm8001_dev = ccb->device;
  1516. dev = pm8001_dev->sas_device;
  1517. switch (ret) {
  1518. case TMF_RESP_FUNC_SUCC: /* task on lu */
  1519. ccb->open_retry = 1; /* Snub completion */
  1520. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1521. ret = pm8001_abort_task(t);
  1522. ccb->open_retry = 0;
  1523. switch (ret) {
  1524. case TMF_RESP_FUNC_SUCC:
  1525. case TMF_RESP_FUNC_COMPLETE:
  1526. break;
  1527. default: /* device misbehavior */
  1528. ret = TMF_RESP_FUNC_FAILED;
  1529. PM8001_IO_DBG(pm8001_ha,
  1530. pm8001_printk("...Reset phy\n"));
  1531. pm8001_I_T_nexus_reset(dev);
  1532. break;
  1533. }
  1534. break;
  1535. case TMF_RESP_FUNC_COMPLETE: /* task not on lu */
  1536. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1537. /* Do we need to abort the task locally? */
  1538. break;
  1539. default: /* device misbehavior */
  1540. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1541. ret = TMF_RESP_FUNC_FAILED;
  1542. PM8001_IO_DBG(pm8001_ha,
  1543. pm8001_printk("...Reset phy\n"));
  1544. pm8001_I_T_nexus_reset(dev);
  1545. }
  1546. if (ret == TMF_RESP_FUNC_FAILED)
  1547. t = NULL;
  1548. pm8001_open_reject_retry(pm8001_ha, t, pm8001_dev);
  1549. PM8001_IO_DBG(pm8001_ha, pm8001_printk("...Complete\n"));
  1550. } break;
  1551. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1552. dev = pm8001_dev->sas_device;
  1553. pm8001_I_T_nexus_event_handler(dev);
  1554. break;
  1555. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  1556. dev = pm8001_dev->sas_device;
  1557. pm8001_I_T_nexus_reset(dev);
  1558. break;
  1559. case IO_DS_IN_ERROR:
  1560. dev = pm8001_dev->sas_device;
  1561. pm8001_I_T_nexus_reset(dev);
  1562. break;
  1563. case IO_DS_NON_OPERATIONAL:
  1564. dev = pm8001_dev->sas_device;
  1565. pm8001_I_T_nexus_reset(dev);
  1566. break;
  1567. }
  1568. kfree(pw);
  1569. }
  1570. int pm8001_handle_event(struct pm8001_hba_info *pm8001_ha, void *data,
  1571. int handler)
  1572. {
  1573. struct pm8001_work *pw;
  1574. int ret = 0;
  1575. pw = kmalloc(sizeof(struct pm8001_work), GFP_ATOMIC);
  1576. if (pw) {
  1577. pw->pm8001_ha = pm8001_ha;
  1578. pw->data = data;
  1579. pw->handler = handler;
  1580. INIT_WORK(&pw->work, pm8001_work_fn);
  1581. queue_work(pm8001_wq, &pw->work);
  1582. } else
  1583. ret = -ENOMEM;
  1584. return ret;
  1585. }
  1586. static void pm8001_send_abort_all(struct pm8001_hba_info *pm8001_ha,
  1587. struct pm8001_device *pm8001_ha_dev)
  1588. {
  1589. int res;
  1590. u32 ccb_tag;
  1591. struct pm8001_ccb_info *ccb;
  1592. struct sas_task *task = NULL;
  1593. struct task_abort_req task_abort;
  1594. struct inbound_queue_table *circularQ;
  1595. u32 opc = OPC_INB_SATA_ABORT;
  1596. int ret;
  1597. if (!pm8001_ha_dev) {
  1598. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("dev is null\n"));
  1599. return;
  1600. }
  1601. task = sas_alloc_slow_task(GFP_ATOMIC);
  1602. if (!task) {
  1603. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("cannot "
  1604. "allocate task\n"));
  1605. return;
  1606. }
  1607. task->task_done = pm8001_task_done;
  1608. res = pm8001_tag_alloc(pm8001_ha, &ccb_tag);
  1609. if (res)
  1610. return;
  1611. ccb = &pm8001_ha->ccb_info[ccb_tag];
  1612. ccb->device = pm8001_ha_dev;
  1613. ccb->ccb_tag = ccb_tag;
  1614. ccb->task = task;
  1615. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  1616. memset(&task_abort, 0, sizeof(task_abort));
  1617. task_abort.abort_all = cpu_to_le32(1);
  1618. task_abort.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
  1619. task_abort.tag = cpu_to_le32(ccb_tag);
  1620. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &task_abort, 0);
  1621. }
  1622. static void pm8001_send_read_log(struct pm8001_hba_info *pm8001_ha,
  1623. struct pm8001_device *pm8001_ha_dev)
  1624. {
  1625. struct sata_start_req sata_cmd;
  1626. int res;
  1627. u32 ccb_tag;
  1628. struct pm8001_ccb_info *ccb;
  1629. struct sas_task *task = NULL;
  1630. struct host_to_dev_fis fis;
  1631. struct domain_device *dev;
  1632. struct inbound_queue_table *circularQ;
  1633. u32 opc = OPC_INB_SATA_HOST_OPSTART;
  1634. task = sas_alloc_slow_task(GFP_ATOMIC);
  1635. if (!task) {
  1636. PM8001_FAIL_DBG(pm8001_ha,
  1637. pm8001_printk("cannot allocate task !!!\n"));
  1638. return;
  1639. }
  1640. task->task_done = pm8001_task_done;
  1641. res = pm8001_tag_alloc(pm8001_ha, &ccb_tag);
  1642. if (res) {
  1643. PM8001_FAIL_DBG(pm8001_ha,
  1644. pm8001_printk("cannot allocate tag !!!\n"));
  1645. return;
  1646. }
  1647. /* allocate domain device by ourselves as libsas
  1648. * is not going to provide any
  1649. */
  1650. dev = kzalloc(sizeof(struct domain_device), GFP_ATOMIC);
  1651. if (!dev) {
  1652. PM8001_FAIL_DBG(pm8001_ha,
  1653. pm8001_printk("Domain device cannot be allocated\n"));
  1654. sas_free_task(task);
  1655. return;
  1656. } else {
  1657. task->dev = dev;
  1658. task->dev->lldd_dev = pm8001_ha_dev;
  1659. }
  1660. ccb = &pm8001_ha->ccb_info[ccb_tag];
  1661. ccb->device = pm8001_ha_dev;
  1662. ccb->ccb_tag = ccb_tag;
  1663. ccb->task = task;
  1664. pm8001_ha_dev->id |= NCQ_READ_LOG_FLAG;
  1665. pm8001_ha_dev->id |= NCQ_2ND_RLE_FLAG;
  1666. memset(&sata_cmd, 0, sizeof(sata_cmd));
  1667. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  1668. /* construct read log FIS */
  1669. memset(&fis, 0, sizeof(struct host_to_dev_fis));
  1670. fis.fis_type = 0x27;
  1671. fis.flags = 0x80;
  1672. fis.command = ATA_CMD_READ_LOG_EXT;
  1673. fis.lbal = 0x10;
  1674. fis.sector_count = 0x1;
  1675. sata_cmd.tag = cpu_to_le32(ccb_tag);
  1676. sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
  1677. sata_cmd.ncqtag_atap_dir_m |= ((0x1 << 7) | (0x5 << 9));
  1678. memcpy(&sata_cmd.sata_fis, &fis, sizeof(struct host_to_dev_fis));
  1679. res = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &sata_cmd, 0);
  1680. }
  1681. /**
  1682. * mpi_ssp_completion- process the event that FW response to the SSP request.
  1683. * @pm8001_ha: our hba card information
  1684. * @piomb: the message contents of this outbound message.
  1685. *
  1686. * When FW has completed a ssp request for example a IO request, after it has
  1687. * filled the SG data with the data, it will trigger this event represent
  1688. * that he has finished the job,please check the coresponding buffer.
  1689. * So we will tell the caller who maybe waiting the result to tell upper layer
  1690. * that the task has been finished.
  1691. */
  1692. static void
  1693. mpi_ssp_completion(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1694. {
  1695. struct sas_task *t;
  1696. struct pm8001_ccb_info *ccb;
  1697. unsigned long flags;
  1698. u32 status;
  1699. u32 param;
  1700. u32 tag;
  1701. struct ssp_completion_resp *psspPayload;
  1702. struct task_status_struct *ts;
  1703. struct ssp_response_iu *iu;
  1704. struct pm8001_device *pm8001_dev;
  1705. psspPayload = (struct ssp_completion_resp *)(piomb + 4);
  1706. status = le32_to_cpu(psspPayload->status);
  1707. tag = le32_to_cpu(psspPayload->tag);
  1708. ccb = &pm8001_ha->ccb_info[tag];
  1709. if ((status == IO_ABORTED) && ccb->open_retry) {
  1710. /* Being completed by another */
  1711. ccb->open_retry = 0;
  1712. return;
  1713. }
  1714. pm8001_dev = ccb->device;
  1715. param = le32_to_cpu(psspPayload->param);
  1716. t = ccb->task;
  1717. if (status && status != IO_UNDERFLOW)
  1718. PM8001_FAIL_DBG(pm8001_ha,
  1719. pm8001_printk("sas IO status 0x%x\n", status));
  1720. if (unlikely(!t || !t->lldd_task || !t->dev))
  1721. return;
  1722. ts = &t->task_status;
  1723. switch (status) {
  1724. case IO_SUCCESS:
  1725. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS"
  1726. ",param = %d\n", param));
  1727. if (param == 0) {
  1728. ts->resp = SAS_TASK_COMPLETE;
  1729. ts->stat = SAM_STAT_GOOD;
  1730. } else {
  1731. ts->resp = SAS_TASK_COMPLETE;
  1732. ts->stat = SAS_PROTO_RESPONSE;
  1733. ts->residual = param;
  1734. iu = &psspPayload->ssp_resp_iu;
  1735. sas_ssp_task_response(pm8001_ha->dev, t, iu);
  1736. }
  1737. if (pm8001_dev)
  1738. pm8001_dev->running_req--;
  1739. break;
  1740. case IO_ABORTED:
  1741. PM8001_IO_DBG(pm8001_ha,
  1742. pm8001_printk("IO_ABORTED IOMB Tag\n"));
  1743. ts->resp = SAS_TASK_COMPLETE;
  1744. ts->stat = SAS_ABORTED_TASK;
  1745. break;
  1746. case IO_UNDERFLOW:
  1747. /* SSP Completion with error */
  1748. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW"
  1749. ",param = %d\n", param));
  1750. ts->resp = SAS_TASK_COMPLETE;
  1751. ts->stat = SAS_DATA_UNDERRUN;
  1752. ts->residual = param;
  1753. if (pm8001_dev)
  1754. pm8001_dev->running_req--;
  1755. break;
  1756. case IO_NO_DEVICE:
  1757. PM8001_IO_DBG(pm8001_ha,
  1758. pm8001_printk("IO_NO_DEVICE\n"));
  1759. ts->resp = SAS_TASK_UNDELIVERED;
  1760. ts->stat = SAS_PHY_DOWN;
  1761. break;
  1762. case IO_XFER_ERROR_BREAK:
  1763. PM8001_IO_DBG(pm8001_ha,
  1764. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1765. ts->resp = SAS_TASK_COMPLETE;
  1766. ts->stat = SAS_OPEN_REJECT;
  1767. /* Force the midlayer to retry */
  1768. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1769. break;
  1770. case IO_XFER_ERROR_PHY_NOT_READY:
  1771. PM8001_IO_DBG(pm8001_ha,
  1772. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1773. ts->resp = SAS_TASK_COMPLETE;
  1774. ts->stat = SAS_OPEN_REJECT;
  1775. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1776. break;
  1777. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1778. PM8001_IO_DBG(pm8001_ha,
  1779. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  1780. ts->resp = SAS_TASK_COMPLETE;
  1781. ts->stat = SAS_OPEN_REJECT;
  1782. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1783. break;
  1784. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1785. PM8001_IO_DBG(pm8001_ha,
  1786. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1787. ts->resp = SAS_TASK_COMPLETE;
  1788. ts->stat = SAS_OPEN_REJECT;
  1789. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1790. break;
  1791. case IO_OPEN_CNX_ERROR_BREAK:
  1792. PM8001_IO_DBG(pm8001_ha,
  1793. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1794. ts->resp = SAS_TASK_COMPLETE;
  1795. ts->stat = SAS_OPEN_REJECT;
  1796. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1797. break;
  1798. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1799. PM8001_IO_DBG(pm8001_ha,
  1800. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1801. ts->resp = SAS_TASK_COMPLETE;
  1802. ts->stat = SAS_OPEN_REJECT;
  1803. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1804. if (!t->uldd_task)
  1805. pm8001_handle_event(pm8001_ha,
  1806. pm8001_dev,
  1807. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1808. break;
  1809. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1810. PM8001_IO_DBG(pm8001_ha,
  1811. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1812. ts->resp = SAS_TASK_COMPLETE;
  1813. ts->stat = SAS_OPEN_REJECT;
  1814. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1815. break;
  1816. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1817. PM8001_IO_DBG(pm8001_ha,
  1818. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  1819. "NOT_SUPPORTED\n"));
  1820. ts->resp = SAS_TASK_COMPLETE;
  1821. ts->stat = SAS_OPEN_REJECT;
  1822. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1823. break;
  1824. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1825. PM8001_IO_DBG(pm8001_ha,
  1826. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1827. ts->resp = SAS_TASK_UNDELIVERED;
  1828. ts->stat = SAS_OPEN_REJECT;
  1829. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1830. break;
  1831. case IO_XFER_ERROR_NAK_RECEIVED:
  1832. PM8001_IO_DBG(pm8001_ha,
  1833. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1834. ts->resp = SAS_TASK_COMPLETE;
  1835. ts->stat = SAS_OPEN_REJECT;
  1836. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1837. break;
  1838. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1839. PM8001_IO_DBG(pm8001_ha,
  1840. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1841. ts->resp = SAS_TASK_COMPLETE;
  1842. ts->stat = SAS_NAK_R_ERR;
  1843. break;
  1844. case IO_XFER_ERROR_DMA:
  1845. PM8001_IO_DBG(pm8001_ha,
  1846. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  1847. ts->resp = SAS_TASK_COMPLETE;
  1848. ts->stat = SAS_OPEN_REJECT;
  1849. break;
  1850. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1851. PM8001_IO_DBG(pm8001_ha,
  1852. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1853. ts->resp = SAS_TASK_COMPLETE;
  1854. ts->stat = SAS_OPEN_REJECT;
  1855. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1856. break;
  1857. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1858. PM8001_IO_DBG(pm8001_ha,
  1859. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1860. ts->resp = SAS_TASK_COMPLETE;
  1861. ts->stat = SAS_OPEN_REJECT;
  1862. break;
  1863. case IO_PORT_IN_RESET:
  1864. PM8001_IO_DBG(pm8001_ha,
  1865. pm8001_printk("IO_PORT_IN_RESET\n"));
  1866. ts->resp = SAS_TASK_COMPLETE;
  1867. ts->stat = SAS_OPEN_REJECT;
  1868. break;
  1869. case IO_DS_NON_OPERATIONAL:
  1870. PM8001_IO_DBG(pm8001_ha,
  1871. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  1872. ts->resp = SAS_TASK_COMPLETE;
  1873. ts->stat = SAS_OPEN_REJECT;
  1874. if (!t->uldd_task)
  1875. pm8001_handle_event(pm8001_ha,
  1876. pm8001_dev,
  1877. IO_DS_NON_OPERATIONAL);
  1878. break;
  1879. case IO_DS_IN_RECOVERY:
  1880. PM8001_IO_DBG(pm8001_ha,
  1881. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  1882. ts->resp = SAS_TASK_COMPLETE;
  1883. ts->stat = SAS_OPEN_REJECT;
  1884. break;
  1885. case IO_TM_TAG_NOT_FOUND:
  1886. PM8001_IO_DBG(pm8001_ha,
  1887. pm8001_printk("IO_TM_TAG_NOT_FOUND\n"));
  1888. ts->resp = SAS_TASK_COMPLETE;
  1889. ts->stat = SAS_OPEN_REJECT;
  1890. break;
  1891. case IO_SSP_EXT_IU_ZERO_LEN_ERROR:
  1892. PM8001_IO_DBG(pm8001_ha,
  1893. pm8001_printk("IO_SSP_EXT_IU_ZERO_LEN_ERROR\n"));
  1894. ts->resp = SAS_TASK_COMPLETE;
  1895. ts->stat = SAS_OPEN_REJECT;
  1896. break;
  1897. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  1898. PM8001_IO_DBG(pm8001_ha,
  1899. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  1900. ts->resp = SAS_TASK_COMPLETE;
  1901. ts->stat = SAS_OPEN_REJECT;
  1902. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1903. break;
  1904. default:
  1905. PM8001_IO_DBG(pm8001_ha,
  1906. pm8001_printk("Unknown status 0x%x\n", status));
  1907. /* not allowed case. Therefore, return failed status */
  1908. ts->resp = SAS_TASK_COMPLETE;
  1909. ts->stat = SAS_OPEN_REJECT;
  1910. break;
  1911. }
  1912. PM8001_IO_DBG(pm8001_ha,
  1913. pm8001_printk("scsi_status = %x\n ",
  1914. psspPayload->ssp_resp_iu.status));
  1915. spin_lock_irqsave(&t->task_state_lock, flags);
  1916. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1917. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1918. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1919. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1920. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1921. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  1922. " io_status 0x%x resp 0x%x "
  1923. "stat 0x%x but aborted by upper layer!\n",
  1924. t, status, ts->resp, ts->stat));
  1925. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1926. } else {
  1927. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1928. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1929. mb();/* in order to force CPU ordering */
  1930. t->task_done(t);
  1931. }
  1932. }
  1933. /*See the comments for mpi_ssp_completion */
  1934. static void mpi_ssp_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1935. {
  1936. struct sas_task *t;
  1937. unsigned long flags;
  1938. struct task_status_struct *ts;
  1939. struct pm8001_ccb_info *ccb;
  1940. struct pm8001_device *pm8001_dev;
  1941. struct ssp_event_resp *psspPayload =
  1942. (struct ssp_event_resp *)(piomb + 4);
  1943. u32 event = le32_to_cpu(psspPayload->event);
  1944. u32 tag = le32_to_cpu(psspPayload->tag);
  1945. u32 port_id = le32_to_cpu(psspPayload->port_id);
  1946. u32 dev_id = le32_to_cpu(psspPayload->device_id);
  1947. ccb = &pm8001_ha->ccb_info[tag];
  1948. t = ccb->task;
  1949. pm8001_dev = ccb->device;
  1950. if (event)
  1951. PM8001_FAIL_DBG(pm8001_ha,
  1952. pm8001_printk("sas IO status 0x%x\n", event));
  1953. if (unlikely(!t || !t->lldd_task || !t->dev))
  1954. return;
  1955. ts = &t->task_status;
  1956. PM8001_IO_DBG(pm8001_ha,
  1957. pm8001_printk("port_id = %x,device_id = %x\n",
  1958. port_id, dev_id));
  1959. switch (event) {
  1960. case IO_OVERFLOW:
  1961. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n");)
  1962. ts->resp = SAS_TASK_COMPLETE;
  1963. ts->stat = SAS_DATA_OVERRUN;
  1964. ts->residual = 0;
  1965. if (pm8001_dev)
  1966. pm8001_dev->running_req--;
  1967. break;
  1968. case IO_XFER_ERROR_BREAK:
  1969. PM8001_IO_DBG(pm8001_ha,
  1970. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1971. pm8001_handle_event(pm8001_ha, t, IO_XFER_ERROR_BREAK);
  1972. return;
  1973. case IO_XFER_ERROR_PHY_NOT_READY:
  1974. PM8001_IO_DBG(pm8001_ha,
  1975. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1976. ts->resp = SAS_TASK_COMPLETE;
  1977. ts->stat = SAS_OPEN_REJECT;
  1978. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1979. break;
  1980. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1981. PM8001_IO_DBG(pm8001_ha,
  1982. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  1983. "_SUPPORTED\n"));
  1984. ts->resp = SAS_TASK_COMPLETE;
  1985. ts->stat = SAS_OPEN_REJECT;
  1986. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1987. break;
  1988. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1989. PM8001_IO_DBG(pm8001_ha,
  1990. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1991. ts->resp = SAS_TASK_COMPLETE;
  1992. ts->stat = SAS_OPEN_REJECT;
  1993. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1994. break;
  1995. case IO_OPEN_CNX_ERROR_BREAK:
  1996. PM8001_IO_DBG(pm8001_ha,
  1997. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1998. ts->resp = SAS_TASK_COMPLETE;
  1999. ts->stat = SAS_OPEN_REJECT;
  2000. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2001. break;
  2002. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2003. PM8001_IO_DBG(pm8001_ha,
  2004. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2005. ts->resp = SAS_TASK_COMPLETE;
  2006. ts->stat = SAS_OPEN_REJECT;
  2007. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2008. if (!t->uldd_task)
  2009. pm8001_handle_event(pm8001_ha,
  2010. pm8001_dev,
  2011. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2012. break;
  2013. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2014. PM8001_IO_DBG(pm8001_ha,
  2015. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2016. ts->resp = SAS_TASK_COMPLETE;
  2017. ts->stat = SAS_OPEN_REJECT;
  2018. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2019. break;
  2020. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2021. PM8001_IO_DBG(pm8001_ha,
  2022. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2023. "NOT_SUPPORTED\n"));
  2024. ts->resp = SAS_TASK_COMPLETE;
  2025. ts->stat = SAS_OPEN_REJECT;
  2026. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2027. break;
  2028. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2029. PM8001_IO_DBG(pm8001_ha,
  2030. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2031. ts->resp = SAS_TASK_COMPLETE;
  2032. ts->stat = SAS_OPEN_REJECT;
  2033. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2034. break;
  2035. case IO_XFER_ERROR_NAK_RECEIVED:
  2036. PM8001_IO_DBG(pm8001_ha,
  2037. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  2038. ts->resp = SAS_TASK_COMPLETE;
  2039. ts->stat = SAS_OPEN_REJECT;
  2040. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2041. break;
  2042. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  2043. PM8001_IO_DBG(pm8001_ha,
  2044. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  2045. ts->resp = SAS_TASK_COMPLETE;
  2046. ts->stat = SAS_NAK_R_ERR;
  2047. break;
  2048. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2049. PM8001_IO_DBG(pm8001_ha,
  2050. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2051. pm8001_handle_event(pm8001_ha, t, IO_XFER_OPEN_RETRY_TIMEOUT);
  2052. return;
  2053. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  2054. PM8001_IO_DBG(pm8001_ha,
  2055. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  2056. ts->resp = SAS_TASK_COMPLETE;
  2057. ts->stat = SAS_DATA_OVERRUN;
  2058. break;
  2059. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  2060. PM8001_IO_DBG(pm8001_ha,
  2061. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  2062. ts->resp = SAS_TASK_COMPLETE;
  2063. ts->stat = SAS_DATA_OVERRUN;
  2064. break;
  2065. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  2066. PM8001_IO_DBG(pm8001_ha,
  2067. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  2068. ts->resp = SAS_TASK_COMPLETE;
  2069. ts->stat = SAS_DATA_OVERRUN;
  2070. break;
  2071. case IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT:
  2072. PM8001_IO_DBG(pm8001_ha,
  2073. pm8001_printk("IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT\n"));
  2074. ts->resp = SAS_TASK_COMPLETE;
  2075. ts->stat = SAS_DATA_OVERRUN;
  2076. break;
  2077. case IO_XFER_ERROR_OFFSET_MISMATCH:
  2078. PM8001_IO_DBG(pm8001_ha,
  2079. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  2080. ts->resp = SAS_TASK_COMPLETE;
  2081. ts->stat = SAS_DATA_OVERRUN;
  2082. break;
  2083. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  2084. PM8001_IO_DBG(pm8001_ha,
  2085. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  2086. ts->resp = SAS_TASK_COMPLETE;
  2087. ts->stat = SAS_DATA_OVERRUN;
  2088. break;
  2089. case IO_XFER_CMD_FRAME_ISSUED:
  2090. PM8001_IO_DBG(pm8001_ha,
  2091. pm8001_printk(" IO_XFER_CMD_FRAME_ISSUED\n"));
  2092. return;
  2093. default:
  2094. PM8001_IO_DBG(pm8001_ha,
  2095. pm8001_printk("Unknown status 0x%x\n", event));
  2096. /* not allowed case. Therefore, return failed status */
  2097. ts->resp = SAS_TASK_COMPLETE;
  2098. ts->stat = SAS_DATA_OVERRUN;
  2099. break;
  2100. }
  2101. spin_lock_irqsave(&t->task_state_lock, flags);
  2102. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2103. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2104. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2105. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2106. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2107. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  2108. " event 0x%x resp 0x%x "
  2109. "stat 0x%x but aborted by upper layer!\n",
  2110. t, event, ts->resp, ts->stat));
  2111. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2112. } else {
  2113. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2114. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2115. mb();/* in order to force CPU ordering */
  2116. t->task_done(t);
  2117. }
  2118. }
  2119. /*See the comments for mpi_ssp_completion */
  2120. static void
  2121. mpi_sata_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2122. {
  2123. struct sas_task *t;
  2124. struct pm8001_ccb_info *ccb;
  2125. u32 param;
  2126. u32 status;
  2127. u32 tag;
  2128. struct sata_completion_resp *psataPayload;
  2129. struct task_status_struct *ts;
  2130. struct ata_task_resp *resp ;
  2131. u32 *sata_resp;
  2132. struct pm8001_device *pm8001_dev;
  2133. unsigned long flags;
  2134. psataPayload = (struct sata_completion_resp *)(piomb + 4);
  2135. status = le32_to_cpu(psataPayload->status);
  2136. tag = le32_to_cpu(psataPayload->tag);
  2137. if (!tag) {
  2138. PM8001_FAIL_DBG(pm8001_ha,
  2139. pm8001_printk("tag null\n"));
  2140. return;
  2141. }
  2142. ccb = &pm8001_ha->ccb_info[tag];
  2143. param = le32_to_cpu(psataPayload->param);
  2144. if (ccb) {
  2145. t = ccb->task;
  2146. pm8001_dev = ccb->device;
  2147. } else {
  2148. PM8001_FAIL_DBG(pm8001_ha,
  2149. pm8001_printk("ccb null\n"));
  2150. return;
  2151. }
  2152. if (t) {
  2153. if (t->dev && (t->dev->lldd_dev))
  2154. pm8001_dev = t->dev->lldd_dev;
  2155. } else {
  2156. PM8001_FAIL_DBG(pm8001_ha,
  2157. pm8001_printk("task null\n"));
  2158. return;
  2159. }
  2160. if ((pm8001_dev && !(pm8001_dev->id & NCQ_READ_LOG_FLAG))
  2161. && unlikely(!t || !t->lldd_task || !t->dev)) {
  2162. PM8001_FAIL_DBG(pm8001_ha,
  2163. pm8001_printk("task or dev null\n"));
  2164. return;
  2165. }
  2166. ts = &t->task_status;
  2167. if (!ts) {
  2168. PM8001_FAIL_DBG(pm8001_ha,
  2169. pm8001_printk("ts null\n"));
  2170. return;
  2171. }
  2172. switch (status) {
  2173. case IO_SUCCESS:
  2174. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  2175. if (param == 0) {
  2176. ts->resp = SAS_TASK_COMPLETE;
  2177. ts->stat = SAM_STAT_GOOD;
  2178. /* check if response is for SEND READ LOG */
  2179. if (pm8001_dev &&
  2180. (pm8001_dev->id & NCQ_READ_LOG_FLAG)) {
  2181. /* set new bit for abort_all */
  2182. pm8001_dev->id |= NCQ_ABORT_ALL_FLAG;
  2183. /* clear bit for read log */
  2184. pm8001_dev->id = pm8001_dev->id & 0x7FFFFFFF;
  2185. pm8001_send_abort_all(pm8001_ha, pm8001_dev);
  2186. /* Free the tag */
  2187. pm8001_tag_free(pm8001_ha, tag);
  2188. sas_free_task(t);
  2189. return;
  2190. }
  2191. } else {
  2192. u8 len;
  2193. ts->resp = SAS_TASK_COMPLETE;
  2194. ts->stat = SAS_PROTO_RESPONSE;
  2195. ts->residual = param;
  2196. PM8001_IO_DBG(pm8001_ha,
  2197. pm8001_printk("SAS_PROTO_RESPONSE len = %d\n",
  2198. param));
  2199. sata_resp = &psataPayload->sata_resp[0];
  2200. resp = (struct ata_task_resp *)ts->buf;
  2201. if (t->ata_task.dma_xfer == 0 &&
  2202. t->data_dir == PCI_DMA_FROMDEVICE) {
  2203. len = sizeof(struct pio_setup_fis);
  2204. PM8001_IO_DBG(pm8001_ha,
  2205. pm8001_printk("PIO read len = %d\n", len));
  2206. } else if (t->ata_task.use_ncq) {
  2207. len = sizeof(struct set_dev_bits_fis);
  2208. PM8001_IO_DBG(pm8001_ha,
  2209. pm8001_printk("FPDMA len = %d\n", len));
  2210. } else {
  2211. len = sizeof(struct dev_to_host_fis);
  2212. PM8001_IO_DBG(pm8001_ha,
  2213. pm8001_printk("other len = %d\n", len));
  2214. }
  2215. if (SAS_STATUS_BUF_SIZE >= sizeof(*resp)) {
  2216. resp->frame_len = len;
  2217. memcpy(&resp->ending_fis[0], sata_resp, len);
  2218. ts->buf_valid_size = sizeof(*resp);
  2219. } else
  2220. PM8001_IO_DBG(pm8001_ha,
  2221. pm8001_printk("response to large\n"));
  2222. }
  2223. if (pm8001_dev)
  2224. pm8001_dev->running_req--;
  2225. break;
  2226. case IO_ABORTED:
  2227. PM8001_IO_DBG(pm8001_ha,
  2228. pm8001_printk("IO_ABORTED IOMB Tag\n"));
  2229. ts->resp = SAS_TASK_COMPLETE;
  2230. ts->stat = SAS_ABORTED_TASK;
  2231. if (pm8001_dev)
  2232. pm8001_dev->running_req--;
  2233. break;
  2234. /* following cases are to do cases */
  2235. case IO_UNDERFLOW:
  2236. /* SATA Completion with error */
  2237. PM8001_IO_DBG(pm8001_ha,
  2238. pm8001_printk("IO_UNDERFLOW param = %d\n", param));
  2239. ts->resp = SAS_TASK_COMPLETE;
  2240. ts->stat = SAS_DATA_UNDERRUN;
  2241. ts->residual = param;
  2242. if (pm8001_dev)
  2243. pm8001_dev->running_req--;
  2244. break;
  2245. case IO_NO_DEVICE:
  2246. PM8001_IO_DBG(pm8001_ha,
  2247. pm8001_printk("IO_NO_DEVICE\n"));
  2248. ts->resp = SAS_TASK_UNDELIVERED;
  2249. ts->stat = SAS_PHY_DOWN;
  2250. break;
  2251. case IO_XFER_ERROR_BREAK:
  2252. PM8001_IO_DBG(pm8001_ha,
  2253. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2254. ts->resp = SAS_TASK_COMPLETE;
  2255. ts->stat = SAS_INTERRUPTED;
  2256. break;
  2257. case IO_XFER_ERROR_PHY_NOT_READY:
  2258. PM8001_IO_DBG(pm8001_ha,
  2259. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2260. ts->resp = SAS_TASK_COMPLETE;
  2261. ts->stat = SAS_OPEN_REJECT;
  2262. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2263. break;
  2264. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2265. PM8001_IO_DBG(pm8001_ha,
  2266. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  2267. "_SUPPORTED\n"));
  2268. ts->resp = SAS_TASK_COMPLETE;
  2269. ts->stat = SAS_OPEN_REJECT;
  2270. ts->open_rej_reason = SAS_OREJ_EPROTO;
  2271. break;
  2272. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2273. PM8001_IO_DBG(pm8001_ha,
  2274. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2275. ts->resp = SAS_TASK_COMPLETE;
  2276. ts->stat = SAS_OPEN_REJECT;
  2277. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2278. break;
  2279. case IO_OPEN_CNX_ERROR_BREAK:
  2280. PM8001_IO_DBG(pm8001_ha,
  2281. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2282. ts->resp = SAS_TASK_COMPLETE;
  2283. ts->stat = SAS_OPEN_REJECT;
  2284. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2285. break;
  2286. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2287. PM8001_IO_DBG(pm8001_ha,
  2288. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2289. ts->resp = SAS_TASK_COMPLETE;
  2290. ts->stat = SAS_DEV_NO_RESPONSE;
  2291. if (!t->uldd_task) {
  2292. pm8001_handle_event(pm8001_ha,
  2293. pm8001_dev,
  2294. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2295. ts->resp = SAS_TASK_UNDELIVERED;
  2296. ts->stat = SAS_QUEUE_FULL;
  2297. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2298. mb();/*in order to force CPU ordering*/
  2299. spin_unlock_irq(&pm8001_ha->lock);
  2300. t->task_done(t);
  2301. spin_lock_irq(&pm8001_ha->lock);
  2302. return;
  2303. }
  2304. break;
  2305. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2306. PM8001_IO_DBG(pm8001_ha,
  2307. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2308. ts->resp = SAS_TASK_UNDELIVERED;
  2309. ts->stat = SAS_OPEN_REJECT;
  2310. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2311. if (!t->uldd_task) {
  2312. pm8001_handle_event(pm8001_ha,
  2313. pm8001_dev,
  2314. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2315. ts->resp = SAS_TASK_UNDELIVERED;
  2316. ts->stat = SAS_QUEUE_FULL;
  2317. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2318. mb();/*ditto*/
  2319. spin_unlock_irq(&pm8001_ha->lock);
  2320. t->task_done(t);
  2321. spin_lock_irq(&pm8001_ha->lock);
  2322. return;
  2323. }
  2324. break;
  2325. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2326. PM8001_IO_DBG(pm8001_ha,
  2327. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2328. "NOT_SUPPORTED\n"));
  2329. ts->resp = SAS_TASK_COMPLETE;
  2330. ts->stat = SAS_OPEN_REJECT;
  2331. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2332. break;
  2333. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  2334. PM8001_IO_DBG(pm8001_ha,
  2335. pm8001_printk("IO_OPEN_CNX_ERROR_STP_RESOURCES"
  2336. "_BUSY\n"));
  2337. ts->resp = SAS_TASK_COMPLETE;
  2338. ts->stat = SAS_DEV_NO_RESPONSE;
  2339. if (!t->uldd_task) {
  2340. pm8001_handle_event(pm8001_ha,
  2341. pm8001_dev,
  2342. IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY);
  2343. ts->resp = SAS_TASK_UNDELIVERED;
  2344. ts->stat = SAS_QUEUE_FULL;
  2345. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2346. mb();/* ditto*/
  2347. spin_unlock_irq(&pm8001_ha->lock);
  2348. t->task_done(t);
  2349. spin_lock_irq(&pm8001_ha->lock);
  2350. return;
  2351. }
  2352. break;
  2353. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2354. PM8001_IO_DBG(pm8001_ha,
  2355. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2356. ts->resp = SAS_TASK_COMPLETE;
  2357. ts->stat = SAS_OPEN_REJECT;
  2358. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2359. break;
  2360. case IO_XFER_ERROR_NAK_RECEIVED:
  2361. PM8001_IO_DBG(pm8001_ha,
  2362. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  2363. ts->resp = SAS_TASK_COMPLETE;
  2364. ts->stat = SAS_NAK_R_ERR;
  2365. break;
  2366. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  2367. PM8001_IO_DBG(pm8001_ha,
  2368. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  2369. ts->resp = SAS_TASK_COMPLETE;
  2370. ts->stat = SAS_NAK_R_ERR;
  2371. break;
  2372. case IO_XFER_ERROR_DMA:
  2373. PM8001_IO_DBG(pm8001_ha,
  2374. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  2375. ts->resp = SAS_TASK_COMPLETE;
  2376. ts->stat = SAS_ABORTED_TASK;
  2377. break;
  2378. case IO_XFER_ERROR_SATA_LINK_TIMEOUT:
  2379. PM8001_IO_DBG(pm8001_ha,
  2380. pm8001_printk("IO_XFER_ERROR_SATA_LINK_TIMEOUT\n"));
  2381. ts->resp = SAS_TASK_UNDELIVERED;
  2382. ts->stat = SAS_DEV_NO_RESPONSE;
  2383. break;
  2384. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  2385. PM8001_IO_DBG(pm8001_ha,
  2386. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  2387. ts->resp = SAS_TASK_COMPLETE;
  2388. ts->stat = SAS_DATA_UNDERRUN;
  2389. break;
  2390. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2391. PM8001_IO_DBG(pm8001_ha,
  2392. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2393. ts->resp = SAS_TASK_COMPLETE;
  2394. ts->stat = SAS_OPEN_TO;
  2395. break;
  2396. case IO_PORT_IN_RESET:
  2397. PM8001_IO_DBG(pm8001_ha,
  2398. pm8001_printk("IO_PORT_IN_RESET\n"));
  2399. ts->resp = SAS_TASK_COMPLETE;
  2400. ts->stat = SAS_DEV_NO_RESPONSE;
  2401. break;
  2402. case IO_DS_NON_OPERATIONAL:
  2403. PM8001_IO_DBG(pm8001_ha,
  2404. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2405. ts->resp = SAS_TASK_COMPLETE;
  2406. ts->stat = SAS_DEV_NO_RESPONSE;
  2407. if (!t->uldd_task) {
  2408. pm8001_handle_event(pm8001_ha, pm8001_dev,
  2409. IO_DS_NON_OPERATIONAL);
  2410. ts->resp = SAS_TASK_UNDELIVERED;
  2411. ts->stat = SAS_QUEUE_FULL;
  2412. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2413. mb();/*ditto*/
  2414. spin_unlock_irq(&pm8001_ha->lock);
  2415. t->task_done(t);
  2416. spin_lock_irq(&pm8001_ha->lock);
  2417. return;
  2418. }
  2419. break;
  2420. case IO_DS_IN_RECOVERY:
  2421. PM8001_IO_DBG(pm8001_ha,
  2422. pm8001_printk(" IO_DS_IN_RECOVERY\n"));
  2423. ts->resp = SAS_TASK_COMPLETE;
  2424. ts->stat = SAS_DEV_NO_RESPONSE;
  2425. break;
  2426. case IO_DS_IN_ERROR:
  2427. PM8001_IO_DBG(pm8001_ha,
  2428. pm8001_printk("IO_DS_IN_ERROR\n"));
  2429. ts->resp = SAS_TASK_COMPLETE;
  2430. ts->stat = SAS_DEV_NO_RESPONSE;
  2431. if (!t->uldd_task) {
  2432. pm8001_handle_event(pm8001_ha, pm8001_dev,
  2433. IO_DS_IN_ERROR);
  2434. ts->resp = SAS_TASK_UNDELIVERED;
  2435. ts->stat = SAS_QUEUE_FULL;
  2436. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2437. mb();/*ditto*/
  2438. spin_unlock_irq(&pm8001_ha->lock);
  2439. t->task_done(t);
  2440. spin_lock_irq(&pm8001_ha->lock);
  2441. return;
  2442. }
  2443. break;
  2444. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2445. PM8001_IO_DBG(pm8001_ha,
  2446. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2447. ts->resp = SAS_TASK_COMPLETE;
  2448. ts->stat = SAS_OPEN_REJECT;
  2449. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2450. default:
  2451. PM8001_IO_DBG(pm8001_ha,
  2452. pm8001_printk("Unknown status 0x%x\n", status));
  2453. /* not allowed case. Therefore, return failed status */
  2454. ts->resp = SAS_TASK_COMPLETE;
  2455. ts->stat = SAS_DEV_NO_RESPONSE;
  2456. break;
  2457. }
  2458. spin_lock_irqsave(&t->task_state_lock, flags);
  2459. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2460. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2461. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2462. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2463. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2464. PM8001_FAIL_DBG(pm8001_ha,
  2465. pm8001_printk("task 0x%p done with io_status 0x%x"
  2466. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2467. t, status, ts->resp, ts->stat));
  2468. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2469. } else if (t->uldd_task) {
  2470. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2471. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2472. mb();/* ditto */
  2473. spin_unlock_irq(&pm8001_ha->lock);
  2474. t->task_done(t);
  2475. spin_lock_irq(&pm8001_ha->lock);
  2476. } else if (!t->uldd_task) {
  2477. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2478. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2479. mb();/*ditto*/
  2480. spin_unlock_irq(&pm8001_ha->lock);
  2481. t->task_done(t);
  2482. spin_lock_irq(&pm8001_ha->lock);
  2483. }
  2484. }
  2485. /*See the comments for mpi_ssp_completion */
  2486. static void mpi_sata_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  2487. {
  2488. struct sas_task *t;
  2489. struct task_status_struct *ts;
  2490. struct pm8001_ccb_info *ccb;
  2491. struct pm8001_device *pm8001_dev;
  2492. struct sata_event_resp *psataPayload =
  2493. (struct sata_event_resp *)(piomb + 4);
  2494. u32 event = le32_to_cpu(psataPayload->event);
  2495. u32 tag = le32_to_cpu(psataPayload->tag);
  2496. u32 port_id = le32_to_cpu(psataPayload->port_id);
  2497. u32 dev_id = le32_to_cpu(psataPayload->device_id);
  2498. unsigned long flags;
  2499. ccb = &pm8001_ha->ccb_info[tag];
  2500. if (ccb) {
  2501. t = ccb->task;
  2502. pm8001_dev = ccb->device;
  2503. } else {
  2504. PM8001_FAIL_DBG(pm8001_ha,
  2505. pm8001_printk("No CCB !!!. returning\n"));
  2506. }
  2507. if (event)
  2508. PM8001_FAIL_DBG(pm8001_ha,
  2509. pm8001_printk("SATA EVENT 0x%x\n", event));
  2510. /* Check if this is NCQ error */
  2511. if (event == IO_XFER_ERROR_ABORTED_NCQ_MODE) {
  2512. /* find device using device id */
  2513. pm8001_dev = pm8001_find_dev(pm8001_ha, dev_id);
  2514. /* send read log extension */
  2515. if (pm8001_dev)
  2516. pm8001_send_read_log(pm8001_ha, pm8001_dev);
  2517. return;
  2518. }
  2519. ccb = &pm8001_ha->ccb_info[tag];
  2520. t = ccb->task;
  2521. pm8001_dev = ccb->device;
  2522. if (event)
  2523. PM8001_FAIL_DBG(pm8001_ha,
  2524. pm8001_printk("sata IO status 0x%x\n", event));
  2525. if (unlikely(!t || !t->lldd_task || !t->dev))
  2526. return;
  2527. ts = &t->task_status;
  2528. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  2529. "port_id:0x%x, device_id:0x%x, tag:0x%x, event:0x%x\n",
  2530. port_id, dev_id, tag, event));
  2531. switch (event) {
  2532. case IO_OVERFLOW:
  2533. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2534. ts->resp = SAS_TASK_COMPLETE;
  2535. ts->stat = SAS_DATA_OVERRUN;
  2536. ts->residual = 0;
  2537. if (pm8001_dev)
  2538. pm8001_dev->running_req--;
  2539. break;
  2540. case IO_XFER_ERROR_BREAK:
  2541. PM8001_IO_DBG(pm8001_ha,
  2542. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2543. ts->resp = SAS_TASK_COMPLETE;
  2544. ts->stat = SAS_INTERRUPTED;
  2545. break;
  2546. case IO_XFER_ERROR_PHY_NOT_READY:
  2547. PM8001_IO_DBG(pm8001_ha,
  2548. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2549. ts->resp = SAS_TASK_COMPLETE;
  2550. ts->stat = SAS_OPEN_REJECT;
  2551. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2552. break;
  2553. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2554. PM8001_IO_DBG(pm8001_ha,
  2555. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  2556. "_SUPPORTED\n"));
  2557. ts->resp = SAS_TASK_COMPLETE;
  2558. ts->stat = SAS_OPEN_REJECT;
  2559. ts->open_rej_reason = SAS_OREJ_EPROTO;
  2560. break;
  2561. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2562. PM8001_IO_DBG(pm8001_ha,
  2563. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2564. ts->resp = SAS_TASK_COMPLETE;
  2565. ts->stat = SAS_OPEN_REJECT;
  2566. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2567. break;
  2568. case IO_OPEN_CNX_ERROR_BREAK:
  2569. PM8001_IO_DBG(pm8001_ha,
  2570. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2571. ts->resp = SAS_TASK_COMPLETE;
  2572. ts->stat = SAS_OPEN_REJECT;
  2573. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2574. break;
  2575. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2576. PM8001_IO_DBG(pm8001_ha,
  2577. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2578. ts->resp = SAS_TASK_UNDELIVERED;
  2579. ts->stat = SAS_DEV_NO_RESPONSE;
  2580. if (!t->uldd_task) {
  2581. pm8001_handle_event(pm8001_ha,
  2582. pm8001_dev,
  2583. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2584. ts->resp = SAS_TASK_COMPLETE;
  2585. ts->stat = SAS_QUEUE_FULL;
  2586. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2587. mb();/*ditto*/
  2588. spin_unlock_irq(&pm8001_ha->lock);
  2589. t->task_done(t);
  2590. spin_lock_irq(&pm8001_ha->lock);
  2591. return;
  2592. }
  2593. break;
  2594. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2595. PM8001_IO_DBG(pm8001_ha,
  2596. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2597. ts->resp = SAS_TASK_UNDELIVERED;
  2598. ts->stat = SAS_OPEN_REJECT;
  2599. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2600. break;
  2601. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2602. PM8001_IO_DBG(pm8001_ha,
  2603. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2604. "NOT_SUPPORTED\n"));
  2605. ts->resp = SAS_TASK_COMPLETE;
  2606. ts->stat = SAS_OPEN_REJECT;
  2607. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2608. break;
  2609. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2610. PM8001_IO_DBG(pm8001_ha,
  2611. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2612. ts->resp = SAS_TASK_COMPLETE;
  2613. ts->stat = SAS_OPEN_REJECT;
  2614. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2615. break;
  2616. case IO_XFER_ERROR_NAK_RECEIVED:
  2617. PM8001_IO_DBG(pm8001_ha,
  2618. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  2619. ts->resp = SAS_TASK_COMPLETE;
  2620. ts->stat = SAS_NAK_R_ERR;
  2621. break;
  2622. case IO_XFER_ERROR_PEER_ABORTED:
  2623. PM8001_IO_DBG(pm8001_ha,
  2624. pm8001_printk("IO_XFER_ERROR_PEER_ABORTED\n"));
  2625. ts->resp = SAS_TASK_COMPLETE;
  2626. ts->stat = SAS_NAK_R_ERR;
  2627. break;
  2628. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  2629. PM8001_IO_DBG(pm8001_ha,
  2630. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  2631. ts->resp = SAS_TASK_COMPLETE;
  2632. ts->stat = SAS_DATA_UNDERRUN;
  2633. break;
  2634. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2635. PM8001_IO_DBG(pm8001_ha,
  2636. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2637. ts->resp = SAS_TASK_COMPLETE;
  2638. ts->stat = SAS_OPEN_TO;
  2639. break;
  2640. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  2641. PM8001_IO_DBG(pm8001_ha,
  2642. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  2643. ts->resp = SAS_TASK_COMPLETE;
  2644. ts->stat = SAS_OPEN_TO;
  2645. break;
  2646. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  2647. PM8001_IO_DBG(pm8001_ha,
  2648. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  2649. ts->resp = SAS_TASK_COMPLETE;
  2650. ts->stat = SAS_OPEN_TO;
  2651. break;
  2652. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  2653. PM8001_IO_DBG(pm8001_ha,
  2654. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  2655. ts->resp = SAS_TASK_COMPLETE;
  2656. ts->stat = SAS_OPEN_TO;
  2657. break;
  2658. case IO_XFER_ERROR_OFFSET_MISMATCH:
  2659. PM8001_IO_DBG(pm8001_ha,
  2660. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  2661. ts->resp = SAS_TASK_COMPLETE;
  2662. ts->stat = SAS_OPEN_TO;
  2663. break;
  2664. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  2665. PM8001_IO_DBG(pm8001_ha,
  2666. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  2667. ts->resp = SAS_TASK_COMPLETE;
  2668. ts->stat = SAS_OPEN_TO;
  2669. break;
  2670. case IO_XFER_CMD_FRAME_ISSUED:
  2671. PM8001_IO_DBG(pm8001_ha,
  2672. pm8001_printk("IO_XFER_CMD_FRAME_ISSUED\n"));
  2673. break;
  2674. case IO_XFER_PIO_SETUP_ERROR:
  2675. PM8001_IO_DBG(pm8001_ha,
  2676. pm8001_printk("IO_XFER_PIO_SETUP_ERROR\n"));
  2677. ts->resp = SAS_TASK_COMPLETE;
  2678. ts->stat = SAS_OPEN_TO;
  2679. break;
  2680. default:
  2681. PM8001_IO_DBG(pm8001_ha,
  2682. pm8001_printk("Unknown status 0x%x\n", event));
  2683. /* not allowed case. Therefore, return failed status */
  2684. ts->resp = SAS_TASK_COMPLETE;
  2685. ts->stat = SAS_OPEN_TO;
  2686. break;
  2687. }
  2688. spin_lock_irqsave(&t->task_state_lock, flags);
  2689. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2690. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2691. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2692. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2693. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2694. PM8001_FAIL_DBG(pm8001_ha,
  2695. pm8001_printk("task 0x%p done with io_status 0x%x"
  2696. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2697. t, event, ts->resp, ts->stat));
  2698. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2699. } else if (t->uldd_task) {
  2700. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2701. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2702. mb();/* ditto */
  2703. spin_unlock_irq(&pm8001_ha->lock);
  2704. t->task_done(t);
  2705. spin_lock_irq(&pm8001_ha->lock);
  2706. } else if (!t->uldd_task) {
  2707. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2708. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2709. mb();/*ditto*/
  2710. spin_unlock_irq(&pm8001_ha->lock);
  2711. t->task_done(t);
  2712. spin_lock_irq(&pm8001_ha->lock);
  2713. }
  2714. }
  2715. /*See the comments for mpi_ssp_completion */
  2716. static void
  2717. mpi_smp_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2718. {
  2719. u32 param;
  2720. struct sas_task *t;
  2721. struct pm8001_ccb_info *ccb;
  2722. unsigned long flags;
  2723. u32 status;
  2724. u32 tag;
  2725. struct smp_completion_resp *psmpPayload;
  2726. struct task_status_struct *ts;
  2727. struct pm8001_device *pm8001_dev;
  2728. psmpPayload = (struct smp_completion_resp *)(piomb + 4);
  2729. status = le32_to_cpu(psmpPayload->status);
  2730. tag = le32_to_cpu(psmpPayload->tag);
  2731. ccb = &pm8001_ha->ccb_info[tag];
  2732. param = le32_to_cpu(psmpPayload->param);
  2733. t = ccb->task;
  2734. ts = &t->task_status;
  2735. pm8001_dev = ccb->device;
  2736. if (status)
  2737. PM8001_FAIL_DBG(pm8001_ha,
  2738. pm8001_printk("smp IO status 0x%x\n", status));
  2739. if (unlikely(!t || !t->lldd_task || !t->dev))
  2740. return;
  2741. switch (status) {
  2742. case IO_SUCCESS:
  2743. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  2744. ts->resp = SAS_TASK_COMPLETE;
  2745. ts->stat = SAM_STAT_GOOD;
  2746. if (pm8001_dev)
  2747. pm8001_dev->running_req--;
  2748. break;
  2749. case IO_ABORTED:
  2750. PM8001_IO_DBG(pm8001_ha,
  2751. pm8001_printk("IO_ABORTED IOMB\n"));
  2752. ts->resp = SAS_TASK_COMPLETE;
  2753. ts->stat = SAS_ABORTED_TASK;
  2754. if (pm8001_dev)
  2755. pm8001_dev->running_req--;
  2756. break;
  2757. case IO_OVERFLOW:
  2758. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2759. ts->resp = SAS_TASK_COMPLETE;
  2760. ts->stat = SAS_DATA_OVERRUN;
  2761. ts->residual = 0;
  2762. if (pm8001_dev)
  2763. pm8001_dev->running_req--;
  2764. break;
  2765. case IO_NO_DEVICE:
  2766. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_NO_DEVICE\n"));
  2767. ts->resp = SAS_TASK_COMPLETE;
  2768. ts->stat = SAS_PHY_DOWN;
  2769. break;
  2770. case IO_ERROR_HW_TIMEOUT:
  2771. PM8001_IO_DBG(pm8001_ha,
  2772. pm8001_printk("IO_ERROR_HW_TIMEOUT\n"));
  2773. ts->resp = SAS_TASK_COMPLETE;
  2774. ts->stat = SAM_STAT_BUSY;
  2775. break;
  2776. case IO_XFER_ERROR_BREAK:
  2777. PM8001_IO_DBG(pm8001_ha,
  2778. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2779. ts->resp = SAS_TASK_COMPLETE;
  2780. ts->stat = SAM_STAT_BUSY;
  2781. break;
  2782. case IO_XFER_ERROR_PHY_NOT_READY:
  2783. PM8001_IO_DBG(pm8001_ha,
  2784. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2785. ts->resp = SAS_TASK_COMPLETE;
  2786. ts->stat = SAM_STAT_BUSY;
  2787. break;
  2788. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2789. PM8001_IO_DBG(pm8001_ha,
  2790. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  2791. ts->resp = SAS_TASK_COMPLETE;
  2792. ts->stat = SAS_OPEN_REJECT;
  2793. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2794. break;
  2795. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2796. PM8001_IO_DBG(pm8001_ha,
  2797. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2798. ts->resp = SAS_TASK_COMPLETE;
  2799. ts->stat = SAS_OPEN_REJECT;
  2800. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2801. break;
  2802. case IO_OPEN_CNX_ERROR_BREAK:
  2803. PM8001_IO_DBG(pm8001_ha,
  2804. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2805. ts->resp = SAS_TASK_COMPLETE;
  2806. ts->stat = SAS_OPEN_REJECT;
  2807. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2808. break;
  2809. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2810. PM8001_IO_DBG(pm8001_ha,
  2811. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2812. ts->resp = SAS_TASK_COMPLETE;
  2813. ts->stat = SAS_OPEN_REJECT;
  2814. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2815. pm8001_handle_event(pm8001_ha,
  2816. pm8001_dev,
  2817. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2818. break;
  2819. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2820. PM8001_IO_DBG(pm8001_ha,
  2821. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2822. ts->resp = SAS_TASK_COMPLETE;
  2823. ts->stat = SAS_OPEN_REJECT;
  2824. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2825. break;
  2826. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2827. PM8001_IO_DBG(pm8001_ha,
  2828. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2829. "NOT_SUPPORTED\n"));
  2830. ts->resp = SAS_TASK_COMPLETE;
  2831. ts->stat = SAS_OPEN_REJECT;
  2832. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2833. break;
  2834. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2835. PM8001_IO_DBG(pm8001_ha,
  2836. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2837. ts->resp = SAS_TASK_COMPLETE;
  2838. ts->stat = SAS_OPEN_REJECT;
  2839. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2840. break;
  2841. case IO_XFER_ERROR_RX_FRAME:
  2842. PM8001_IO_DBG(pm8001_ha,
  2843. pm8001_printk("IO_XFER_ERROR_RX_FRAME\n"));
  2844. ts->resp = SAS_TASK_COMPLETE;
  2845. ts->stat = SAS_DEV_NO_RESPONSE;
  2846. break;
  2847. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2848. PM8001_IO_DBG(pm8001_ha,
  2849. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2850. ts->resp = SAS_TASK_COMPLETE;
  2851. ts->stat = SAS_OPEN_REJECT;
  2852. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2853. break;
  2854. case IO_ERROR_INTERNAL_SMP_RESOURCE:
  2855. PM8001_IO_DBG(pm8001_ha,
  2856. pm8001_printk("IO_ERROR_INTERNAL_SMP_RESOURCE\n"));
  2857. ts->resp = SAS_TASK_COMPLETE;
  2858. ts->stat = SAS_QUEUE_FULL;
  2859. break;
  2860. case IO_PORT_IN_RESET:
  2861. PM8001_IO_DBG(pm8001_ha,
  2862. pm8001_printk("IO_PORT_IN_RESET\n"));
  2863. ts->resp = SAS_TASK_COMPLETE;
  2864. ts->stat = SAS_OPEN_REJECT;
  2865. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2866. break;
  2867. case IO_DS_NON_OPERATIONAL:
  2868. PM8001_IO_DBG(pm8001_ha,
  2869. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2870. ts->resp = SAS_TASK_COMPLETE;
  2871. ts->stat = SAS_DEV_NO_RESPONSE;
  2872. break;
  2873. case IO_DS_IN_RECOVERY:
  2874. PM8001_IO_DBG(pm8001_ha,
  2875. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  2876. ts->resp = SAS_TASK_COMPLETE;
  2877. ts->stat = SAS_OPEN_REJECT;
  2878. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2879. break;
  2880. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2881. PM8001_IO_DBG(pm8001_ha,
  2882. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2883. ts->resp = SAS_TASK_COMPLETE;
  2884. ts->stat = SAS_OPEN_REJECT;
  2885. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2886. break;
  2887. default:
  2888. PM8001_IO_DBG(pm8001_ha,
  2889. pm8001_printk("Unknown status 0x%x\n", status));
  2890. ts->resp = SAS_TASK_COMPLETE;
  2891. ts->stat = SAS_DEV_NO_RESPONSE;
  2892. /* not allowed case. Therefore, return failed status */
  2893. break;
  2894. }
  2895. spin_lock_irqsave(&t->task_state_lock, flags);
  2896. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2897. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2898. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2899. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2900. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2901. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  2902. " io_status 0x%x resp 0x%x "
  2903. "stat 0x%x but aborted by upper layer!\n",
  2904. t, status, ts->resp, ts->stat));
  2905. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2906. } else {
  2907. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2908. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2909. mb();/* in order to force CPU ordering */
  2910. t->task_done(t);
  2911. }
  2912. }
  2913. void pm8001_mpi_set_dev_state_resp(struct pm8001_hba_info *pm8001_ha,
  2914. void *piomb)
  2915. {
  2916. struct set_dev_state_resp *pPayload =
  2917. (struct set_dev_state_resp *)(piomb + 4);
  2918. u32 tag = le32_to_cpu(pPayload->tag);
  2919. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2920. struct pm8001_device *pm8001_dev = ccb->device;
  2921. u32 status = le32_to_cpu(pPayload->status);
  2922. u32 device_id = le32_to_cpu(pPayload->device_id);
  2923. u8 pds = le32_to_cpu(pPayload->pds_nds) | PDS_BITS;
  2924. u8 nds = le32_to_cpu(pPayload->pds_nds) | NDS_BITS;
  2925. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set device id = 0x%x state "
  2926. "from 0x%x to 0x%x status = 0x%x!\n",
  2927. device_id, pds, nds, status));
  2928. complete(pm8001_dev->setds_completion);
  2929. ccb->task = NULL;
  2930. ccb->ccb_tag = 0xFFFFFFFF;
  2931. pm8001_ccb_free(pm8001_ha, tag);
  2932. }
  2933. void pm8001_mpi_set_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2934. {
  2935. struct get_nvm_data_resp *pPayload =
  2936. (struct get_nvm_data_resp *)(piomb + 4);
  2937. u32 tag = le32_to_cpu(pPayload->tag);
  2938. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2939. u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
  2940. complete(pm8001_ha->nvmd_completion);
  2941. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set nvm data complete!\n"));
  2942. if ((dlen_status & NVMD_STAT) != 0) {
  2943. PM8001_FAIL_DBG(pm8001_ha,
  2944. pm8001_printk("Set nvm data error!\n"));
  2945. return;
  2946. }
  2947. ccb->task = NULL;
  2948. ccb->ccb_tag = 0xFFFFFFFF;
  2949. pm8001_ccb_free(pm8001_ha, tag);
  2950. }
  2951. void
  2952. pm8001_mpi_get_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2953. {
  2954. struct fw_control_ex *fw_control_context;
  2955. struct get_nvm_data_resp *pPayload =
  2956. (struct get_nvm_data_resp *)(piomb + 4);
  2957. u32 tag = le32_to_cpu(pPayload->tag);
  2958. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2959. u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
  2960. u32 ir_tds_bn_dps_das_nvm =
  2961. le32_to_cpu(pPayload->ir_tda_bn_dps_das_nvm);
  2962. void *virt_addr = pm8001_ha->memoryMap.region[NVMD].virt_ptr;
  2963. fw_control_context = ccb->fw_control_context;
  2964. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Get nvm data complete!\n"));
  2965. if ((dlen_status & NVMD_STAT) != 0) {
  2966. PM8001_FAIL_DBG(pm8001_ha,
  2967. pm8001_printk("Get nvm data error!\n"));
  2968. complete(pm8001_ha->nvmd_completion);
  2969. return;
  2970. }
  2971. if (ir_tds_bn_dps_das_nvm & IPMode) {
  2972. /* indirect mode - IR bit set */
  2973. PM8001_MSG_DBG(pm8001_ha,
  2974. pm8001_printk("Get NVMD success, IR=1\n"));
  2975. if ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == TWI_DEVICE) {
  2976. if (ir_tds_bn_dps_das_nvm == 0x80a80200) {
  2977. memcpy(pm8001_ha->sas_addr,
  2978. ((u8 *)virt_addr + 4),
  2979. SAS_ADDR_SIZE);
  2980. PM8001_MSG_DBG(pm8001_ha,
  2981. pm8001_printk("Get SAS address"
  2982. " from VPD successfully!\n"));
  2983. }
  2984. } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == C_SEEPROM)
  2985. || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == VPD_FLASH) ||
  2986. ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == EXPAN_ROM)) {
  2987. ;
  2988. } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == AAP1_RDUMP)
  2989. || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == IOP_RDUMP)) {
  2990. ;
  2991. } else {
  2992. /* Should not be happened*/
  2993. PM8001_MSG_DBG(pm8001_ha,
  2994. pm8001_printk("(IR=1)Wrong Device type 0x%x\n",
  2995. ir_tds_bn_dps_das_nvm));
  2996. }
  2997. } else /* direct mode */{
  2998. PM8001_MSG_DBG(pm8001_ha,
  2999. pm8001_printk("Get NVMD success, IR=0, dataLen=%d\n",
  3000. (dlen_status & NVMD_LEN) >> 24));
  3001. }
  3002. memcpy(fw_control_context->usrAddr,
  3003. pm8001_ha->memoryMap.region[NVMD].virt_ptr,
  3004. fw_control_context->len);
  3005. complete(pm8001_ha->nvmd_completion);
  3006. ccb->task = NULL;
  3007. ccb->ccb_tag = 0xFFFFFFFF;
  3008. pm8001_ccb_free(pm8001_ha, tag);
  3009. }
  3010. int pm8001_mpi_local_phy_ctl(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3011. {
  3012. struct local_phy_ctl_resp *pPayload =
  3013. (struct local_phy_ctl_resp *)(piomb + 4);
  3014. u32 status = le32_to_cpu(pPayload->status);
  3015. u32 phy_id = le32_to_cpu(pPayload->phyop_phyid) & ID_BITS;
  3016. u32 phy_op = le32_to_cpu(pPayload->phyop_phyid) & OP_BITS;
  3017. if (status != 0) {
  3018. PM8001_MSG_DBG(pm8001_ha,
  3019. pm8001_printk("%x phy execute %x phy op failed!\n",
  3020. phy_id, phy_op));
  3021. } else
  3022. PM8001_MSG_DBG(pm8001_ha,
  3023. pm8001_printk("%x phy execute %x phy op success!\n",
  3024. phy_id, phy_op));
  3025. return 0;
  3026. }
  3027. /**
  3028. * pm8001_bytes_dmaed - one of the interface function communication with libsas
  3029. * @pm8001_ha: our hba card information
  3030. * @i: which phy that received the event.
  3031. *
  3032. * when HBA driver received the identify done event or initiate FIS received
  3033. * event(for SATA), it will invoke this function to notify the sas layer that
  3034. * the sas toplogy has formed, please discover the the whole sas domain,
  3035. * while receive a broadcast(change) primitive just tell the sas
  3036. * layer to discover the changed domain rather than the whole domain.
  3037. */
  3038. void pm8001_bytes_dmaed(struct pm8001_hba_info *pm8001_ha, int i)
  3039. {
  3040. struct pm8001_phy *phy = &pm8001_ha->phy[i];
  3041. struct asd_sas_phy *sas_phy = &phy->sas_phy;
  3042. struct sas_ha_struct *sas_ha;
  3043. if (!phy->phy_attached)
  3044. return;
  3045. sas_ha = pm8001_ha->sas;
  3046. if (sas_phy->phy) {
  3047. struct sas_phy *sphy = sas_phy->phy;
  3048. sphy->negotiated_linkrate = sas_phy->linkrate;
  3049. sphy->minimum_linkrate = phy->minimum_linkrate;
  3050. sphy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
  3051. sphy->maximum_linkrate = phy->maximum_linkrate;
  3052. sphy->maximum_linkrate_hw = phy->maximum_linkrate;
  3053. }
  3054. if (phy->phy_type & PORT_TYPE_SAS) {
  3055. struct sas_identify_frame *id;
  3056. id = (struct sas_identify_frame *)phy->frame_rcvd;
  3057. id->dev_type = phy->identify.device_type;
  3058. id->initiator_bits = SAS_PROTOCOL_ALL;
  3059. id->target_bits = phy->identify.target_port_protocols;
  3060. } else if (phy->phy_type & PORT_TYPE_SATA) {
  3061. /*Nothing*/
  3062. }
  3063. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("phy %d byte dmaded.\n", i));
  3064. sas_phy->frame_rcvd_size = phy->frame_rcvd_size;
  3065. pm8001_ha->sas->notify_port_event(sas_phy, PORTE_BYTES_DMAED);
  3066. }
  3067. /* Get the link rate speed */
  3068. void pm8001_get_lrate_mode(struct pm8001_phy *phy, u8 link_rate)
  3069. {
  3070. struct sas_phy *sas_phy = phy->sas_phy.phy;
  3071. switch (link_rate) {
  3072. case PHY_SPEED_60:
  3073. phy->sas_phy.linkrate = SAS_LINK_RATE_6_0_GBPS;
  3074. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_6_0_GBPS;
  3075. break;
  3076. case PHY_SPEED_30:
  3077. phy->sas_phy.linkrate = SAS_LINK_RATE_3_0_GBPS;
  3078. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_3_0_GBPS;
  3079. break;
  3080. case PHY_SPEED_15:
  3081. phy->sas_phy.linkrate = SAS_LINK_RATE_1_5_GBPS;
  3082. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_1_5_GBPS;
  3083. break;
  3084. }
  3085. sas_phy->negotiated_linkrate = phy->sas_phy.linkrate;
  3086. sas_phy->maximum_linkrate_hw = SAS_LINK_RATE_6_0_GBPS;
  3087. sas_phy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
  3088. sas_phy->maximum_linkrate = SAS_LINK_RATE_6_0_GBPS;
  3089. sas_phy->minimum_linkrate = SAS_LINK_RATE_1_5_GBPS;
  3090. }
  3091. /**
  3092. * asd_get_attached_sas_addr -- extract/generate attached SAS address
  3093. * @phy: pointer to asd_phy
  3094. * @sas_addr: pointer to buffer where the SAS address is to be written
  3095. *
  3096. * This function extracts the SAS address from an IDENTIFY frame
  3097. * received. If OOB is SATA, then a SAS address is generated from the
  3098. * HA tables.
  3099. *
  3100. * LOCKING: the frame_rcvd_lock needs to be held since this parses the frame
  3101. * buffer.
  3102. */
  3103. void pm8001_get_attached_sas_addr(struct pm8001_phy *phy,
  3104. u8 *sas_addr)
  3105. {
  3106. if (phy->sas_phy.frame_rcvd[0] == 0x34
  3107. && phy->sas_phy.oob_mode == SATA_OOB_MODE) {
  3108. struct pm8001_hba_info *pm8001_ha = phy->sas_phy.ha->lldd_ha;
  3109. /* FIS device-to-host */
  3110. u64 addr = be64_to_cpu(*(__be64 *)pm8001_ha->sas_addr);
  3111. addr += phy->sas_phy.id;
  3112. *(__be64 *)sas_addr = cpu_to_be64(addr);
  3113. } else {
  3114. struct sas_identify_frame *idframe =
  3115. (void *) phy->sas_phy.frame_rcvd;
  3116. memcpy(sas_addr, idframe->sas_addr, SAS_ADDR_SIZE);
  3117. }
  3118. }
  3119. /**
  3120. * pm8001_hw_event_ack_req- For PM8001,some events need to acknowage to FW.
  3121. * @pm8001_ha: our hba card information
  3122. * @Qnum: the outbound queue message number.
  3123. * @SEA: source of event to ack
  3124. * @port_id: port id.
  3125. * @phyId: phy id.
  3126. * @param0: parameter 0.
  3127. * @param1: parameter 1.
  3128. */
  3129. static void pm8001_hw_event_ack_req(struct pm8001_hba_info *pm8001_ha,
  3130. u32 Qnum, u32 SEA, u32 port_id, u32 phyId, u32 param0, u32 param1)
  3131. {
  3132. struct hw_event_ack_req payload;
  3133. u32 opc = OPC_INB_SAS_HW_EVENT_ACK;
  3134. struct inbound_queue_table *circularQ;
  3135. memset((u8 *)&payload, 0, sizeof(payload));
  3136. circularQ = &pm8001_ha->inbnd_q_tbl[Qnum];
  3137. payload.tag = cpu_to_le32(1);
  3138. payload.sea_phyid_portid = cpu_to_le32(((SEA & 0xFFFF) << 8) |
  3139. ((phyId & 0x0F) << 4) | (port_id & 0x0F));
  3140. payload.param0 = cpu_to_le32(param0);
  3141. payload.param1 = cpu_to_le32(param1);
  3142. pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  3143. }
  3144. static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  3145. u32 phyId, u32 phy_op);
  3146. /**
  3147. * hw_event_sas_phy_up -FW tells me a SAS phy up event.
  3148. * @pm8001_ha: our hba card information
  3149. * @piomb: IO message buffer
  3150. */
  3151. static void
  3152. hw_event_sas_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3153. {
  3154. struct hw_event_resp *pPayload =
  3155. (struct hw_event_resp *)(piomb + 4);
  3156. u32 lr_evt_status_phyid_portid =
  3157. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3158. u8 link_rate =
  3159. (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
  3160. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3161. u8 phy_id =
  3162. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3163. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  3164. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  3165. struct pm8001_port *port = &pm8001_ha->port[port_id];
  3166. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  3167. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3168. unsigned long flags;
  3169. u8 deviceType = pPayload->sas_identify.dev_type;
  3170. port->port_state = portstate;
  3171. PM8001_MSG_DBG(pm8001_ha,
  3172. pm8001_printk("HW_EVENT_SAS_PHY_UP port id = %d, phy id = %d\n",
  3173. port_id, phy_id));
  3174. switch (deviceType) {
  3175. case SAS_PHY_UNUSED:
  3176. PM8001_MSG_DBG(pm8001_ha,
  3177. pm8001_printk("device type no device.\n"));
  3178. break;
  3179. case SAS_END_DEVICE:
  3180. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("end device.\n"));
  3181. pm8001_chip_phy_ctl_req(pm8001_ha, phy_id,
  3182. PHY_NOTIFY_ENABLE_SPINUP);
  3183. port->port_attached = 1;
  3184. pm8001_get_lrate_mode(phy, link_rate);
  3185. break;
  3186. case SAS_EDGE_EXPANDER_DEVICE:
  3187. PM8001_MSG_DBG(pm8001_ha,
  3188. pm8001_printk("expander device.\n"));
  3189. port->port_attached = 1;
  3190. pm8001_get_lrate_mode(phy, link_rate);
  3191. break;
  3192. case SAS_FANOUT_EXPANDER_DEVICE:
  3193. PM8001_MSG_DBG(pm8001_ha,
  3194. pm8001_printk("fanout expander device.\n"));
  3195. port->port_attached = 1;
  3196. pm8001_get_lrate_mode(phy, link_rate);
  3197. break;
  3198. default:
  3199. PM8001_MSG_DBG(pm8001_ha,
  3200. pm8001_printk("unknown device type(%x)\n", deviceType));
  3201. break;
  3202. }
  3203. phy->phy_type |= PORT_TYPE_SAS;
  3204. phy->identify.device_type = deviceType;
  3205. phy->phy_attached = 1;
  3206. if (phy->identify.device_type == SAS_END_DEVICE)
  3207. phy->identify.target_port_protocols = SAS_PROTOCOL_SSP;
  3208. else if (phy->identify.device_type != SAS_PHY_UNUSED)
  3209. phy->identify.target_port_protocols = SAS_PROTOCOL_SMP;
  3210. phy->sas_phy.oob_mode = SAS_OOB_MODE;
  3211. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  3212. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  3213. memcpy(phy->frame_rcvd, &pPayload->sas_identify,
  3214. sizeof(struct sas_identify_frame)-4);
  3215. phy->frame_rcvd_size = sizeof(struct sas_identify_frame) - 4;
  3216. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  3217. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  3218. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  3219. mdelay(200);/*delay a moment to wait disk to spinup*/
  3220. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  3221. }
  3222. /**
  3223. * hw_event_sata_phy_up -FW tells me a SATA phy up event.
  3224. * @pm8001_ha: our hba card information
  3225. * @piomb: IO message buffer
  3226. */
  3227. static void
  3228. hw_event_sata_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3229. {
  3230. struct hw_event_resp *pPayload =
  3231. (struct hw_event_resp *)(piomb + 4);
  3232. u32 lr_evt_status_phyid_portid =
  3233. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3234. u8 link_rate =
  3235. (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
  3236. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3237. u8 phy_id =
  3238. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3239. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  3240. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  3241. struct pm8001_port *port = &pm8001_ha->port[port_id];
  3242. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  3243. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3244. unsigned long flags;
  3245. PM8001_MSG_DBG(pm8001_ha,
  3246. pm8001_printk("HW_EVENT_SATA_PHY_UP port id = %d,"
  3247. " phy id = %d\n", port_id, phy_id));
  3248. port->port_state = portstate;
  3249. port->port_attached = 1;
  3250. pm8001_get_lrate_mode(phy, link_rate);
  3251. phy->phy_type |= PORT_TYPE_SATA;
  3252. phy->phy_attached = 1;
  3253. phy->sas_phy.oob_mode = SATA_OOB_MODE;
  3254. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  3255. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  3256. memcpy(phy->frame_rcvd, ((u8 *)&pPayload->sata_fis - 4),
  3257. sizeof(struct dev_to_host_fis));
  3258. phy->frame_rcvd_size = sizeof(struct dev_to_host_fis);
  3259. phy->identify.target_port_protocols = SAS_PROTOCOL_SATA;
  3260. phy->identify.device_type = SAS_SATA_DEV;
  3261. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  3262. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  3263. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  3264. }
  3265. /**
  3266. * hw_event_phy_down -we should notify the libsas the phy is down.
  3267. * @pm8001_ha: our hba card information
  3268. * @piomb: IO message buffer
  3269. */
  3270. static void
  3271. hw_event_phy_down(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3272. {
  3273. struct hw_event_resp *pPayload =
  3274. (struct hw_event_resp *)(piomb + 4);
  3275. u32 lr_evt_status_phyid_portid =
  3276. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3277. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3278. u8 phy_id =
  3279. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3280. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  3281. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  3282. struct pm8001_port *port = &pm8001_ha->port[port_id];
  3283. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3284. port->port_state = portstate;
  3285. phy->phy_type = 0;
  3286. phy->identify.device_type = 0;
  3287. phy->phy_attached = 0;
  3288. memset(&phy->dev_sas_addr, 0, SAS_ADDR_SIZE);
  3289. switch (portstate) {
  3290. case PORT_VALID:
  3291. break;
  3292. case PORT_INVALID:
  3293. PM8001_MSG_DBG(pm8001_ha,
  3294. pm8001_printk(" PortInvalid portID %d\n", port_id));
  3295. PM8001_MSG_DBG(pm8001_ha,
  3296. pm8001_printk(" Last phy Down and port invalid\n"));
  3297. port->port_attached = 0;
  3298. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  3299. port_id, phy_id, 0, 0);
  3300. break;
  3301. case PORT_IN_RESET:
  3302. PM8001_MSG_DBG(pm8001_ha,
  3303. pm8001_printk(" Port In Reset portID %d\n", port_id));
  3304. break;
  3305. case PORT_NOT_ESTABLISHED:
  3306. PM8001_MSG_DBG(pm8001_ha,
  3307. pm8001_printk(" phy Down and PORT_NOT_ESTABLISHED\n"));
  3308. port->port_attached = 0;
  3309. break;
  3310. case PORT_LOSTCOMM:
  3311. PM8001_MSG_DBG(pm8001_ha,
  3312. pm8001_printk(" phy Down and PORT_LOSTCOMM\n"));
  3313. PM8001_MSG_DBG(pm8001_ha,
  3314. pm8001_printk(" Last phy Down and port invalid\n"));
  3315. port->port_attached = 0;
  3316. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  3317. port_id, phy_id, 0, 0);
  3318. break;
  3319. default:
  3320. port->port_attached = 0;
  3321. PM8001_MSG_DBG(pm8001_ha,
  3322. pm8001_printk(" phy Down and(default) = %x\n",
  3323. portstate));
  3324. break;
  3325. }
  3326. }
  3327. /**
  3328. * pm8001_mpi_reg_resp -process register device ID response.
  3329. * @pm8001_ha: our hba card information
  3330. * @piomb: IO message buffer
  3331. *
  3332. * when sas layer find a device it will notify LLDD, then the driver register
  3333. * the domain device to FW, this event is the return device ID which the FW
  3334. * has assigned, from now,inter-communication with FW is no longer using the
  3335. * SAS address, use device ID which FW assigned.
  3336. */
  3337. int pm8001_mpi_reg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3338. {
  3339. u32 status;
  3340. u32 device_id;
  3341. u32 htag;
  3342. struct pm8001_ccb_info *ccb;
  3343. struct pm8001_device *pm8001_dev;
  3344. struct dev_reg_resp *registerRespPayload =
  3345. (struct dev_reg_resp *)(piomb + 4);
  3346. htag = le32_to_cpu(registerRespPayload->tag);
  3347. ccb = &pm8001_ha->ccb_info[htag];
  3348. pm8001_dev = ccb->device;
  3349. status = le32_to_cpu(registerRespPayload->status);
  3350. device_id = le32_to_cpu(registerRespPayload->device_id);
  3351. PM8001_MSG_DBG(pm8001_ha,
  3352. pm8001_printk(" register device is status = %d\n", status));
  3353. switch (status) {
  3354. case DEVREG_SUCCESS:
  3355. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("DEVREG_SUCCESS\n"));
  3356. pm8001_dev->device_id = device_id;
  3357. break;
  3358. case DEVREG_FAILURE_OUT_OF_RESOURCE:
  3359. PM8001_MSG_DBG(pm8001_ha,
  3360. pm8001_printk("DEVREG_FAILURE_OUT_OF_RESOURCE\n"));
  3361. break;
  3362. case DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED:
  3363. PM8001_MSG_DBG(pm8001_ha,
  3364. pm8001_printk("DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED\n"));
  3365. break;
  3366. case DEVREG_FAILURE_INVALID_PHY_ID:
  3367. PM8001_MSG_DBG(pm8001_ha,
  3368. pm8001_printk("DEVREG_FAILURE_INVALID_PHY_ID\n"));
  3369. break;
  3370. case DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED:
  3371. PM8001_MSG_DBG(pm8001_ha,
  3372. pm8001_printk("DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED\n"));
  3373. break;
  3374. case DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE:
  3375. PM8001_MSG_DBG(pm8001_ha,
  3376. pm8001_printk("DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE\n"));
  3377. break;
  3378. case DEVREG_FAILURE_PORT_NOT_VALID_STATE:
  3379. PM8001_MSG_DBG(pm8001_ha,
  3380. pm8001_printk("DEVREG_FAILURE_PORT_NOT_VALID_STATE\n"));
  3381. break;
  3382. case DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID:
  3383. PM8001_MSG_DBG(pm8001_ha,
  3384. pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID\n"));
  3385. break;
  3386. default:
  3387. PM8001_MSG_DBG(pm8001_ha,
  3388. pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_UNSORPORTED\n"));
  3389. break;
  3390. }
  3391. complete(pm8001_dev->dcompletion);
  3392. ccb->task = NULL;
  3393. ccb->ccb_tag = 0xFFFFFFFF;
  3394. pm8001_ccb_free(pm8001_ha, htag);
  3395. return 0;
  3396. }
  3397. int pm8001_mpi_dereg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3398. {
  3399. u32 status;
  3400. u32 device_id;
  3401. struct dev_reg_resp *registerRespPayload =
  3402. (struct dev_reg_resp *)(piomb + 4);
  3403. status = le32_to_cpu(registerRespPayload->status);
  3404. device_id = le32_to_cpu(registerRespPayload->device_id);
  3405. if (status != 0)
  3406. PM8001_MSG_DBG(pm8001_ha,
  3407. pm8001_printk(" deregister device failed ,status = %x"
  3408. ", device_id = %x\n", status, device_id));
  3409. return 0;
  3410. }
  3411. /**
  3412. * fw_flash_update_resp - Response from FW for flash update command.
  3413. * @pm8001_ha: our hba card information
  3414. * @piomb: IO message buffer
  3415. */
  3416. int pm8001_mpi_fw_flash_update_resp(struct pm8001_hba_info *pm8001_ha,
  3417. void *piomb)
  3418. {
  3419. u32 status;
  3420. struct fw_control_ex fw_control_context;
  3421. struct fw_flash_Update_resp *ppayload =
  3422. (struct fw_flash_Update_resp *)(piomb + 4);
  3423. u32 tag = le32_to_cpu(ppayload->tag);
  3424. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  3425. status = le32_to_cpu(ppayload->status);
  3426. memcpy(&fw_control_context,
  3427. ccb->fw_control_context,
  3428. sizeof(fw_control_context));
  3429. switch (status) {
  3430. case FLASH_UPDATE_COMPLETE_PENDING_REBOOT:
  3431. PM8001_MSG_DBG(pm8001_ha,
  3432. pm8001_printk(": FLASH_UPDATE_COMPLETE_PENDING_REBOOT\n"));
  3433. break;
  3434. case FLASH_UPDATE_IN_PROGRESS:
  3435. PM8001_MSG_DBG(pm8001_ha,
  3436. pm8001_printk(": FLASH_UPDATE_IN_PROGRESS\n"));
  3437. break;
  3438. case FLASH_UPDATE_HDR_ERR:
  3439. PM8001_MSG_DBG(pm8001_ha,
  3440. pm8001_printk(": FLASH_UPDATE_HDR_ERR\n"));
  3441. break;
  3442. case FLASH_UPDATE_OFFSET_ERR:
  3443. PM8001_MSG_DBG(pm8001_ha,
  3444. pm8001_printk(": FLASH_UPDATE_OFFSET_ERR\n"));
  3445. break;
  3446. case FLASH_UPDATE_CRC_ERR:
  3447. PM8001_MSG_DBG(pm8001_ha,
  3448. pm8001_printk(": FLASH_UPDATE_CRC_ERR\n"));
  3449. break;
  3450. case FLASH_UPDATE_LENGTH_ERR:
  3451. PM8001_MSG_DBG(pm8001_ha,
  3452. pm8001_printk(": FLASH_UPDATE_LENGTH_ERR\n"));
  3453. break;
  3454. case FLASH_UPDATE_HW_ERR:
  3455. PM8001_MSG_DBG(pm8001_ha,
  3456. pm8001_printk(": FLASH_UPDATE_HW_ERR\n"));
  3457. break;
  3458. case FLASH_UPDATE_DNLD_NOT_SUPPORTED:
  3459. PM8001_MSG_DBG(pm8001_ha,
  3460. pm8001_printk(": FLASH_UPDATE_DNLD_NOT_SUPPORTED\n"));
  3461. break;
  3462. case FLASH_UPDATE_DISABLED:
  3463. PM8001_MSG_DBG(pm8001_ha,
  3464. pm8001_printk(": FLASH_UPDATE_DISABLED\n"));
  3465. break;
  3466. default:
  3467. PM8001_MSG_DBG(pm8001_ha,
  3468. pm8001_printk("No matched status = %d\n", status));
  3469. break;
  3470. }
  3471. ccb->fw_control_context->fw_control->retcode = status;
  3472. complete(pm8001_ha->nvmd_completion);
  3473. ccb->task = NULL;
  3474. ccb->ccb_tag = 0xFFFFFFFF;
  3475. pm8001_ccb_free(pm8001_ha, tag);
  3476. return 0;
  3477. }
  3478. int pm8001_mpi_general_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  3479. {
  3480. u32 status;
  3481. int i;
  3482. struct general_event_resp *pPayload =
  3483. (struct general_event_resp *)(piomb + 4);
  3484. status = le32_to_cpu(pPayload->status);
  3485. PM8001_MSG_DBG(pm8001_ha,
  3486. pm8001_printk(" status = 0x%x\n", status));
  3487. for (i = 0; i < GENERAL_EVENT_PAYLOAD; i++)
  3488. PM8001_MSG_DBG(pm8001_ha,
  3489. pm8001_printk("inb_IOMB_payload[0x%x] 0x%x,\n", i,
  3490. pPayload->inb_IOMB_payload[i]));
  3491. return 0;
  3492. }
  3493. int pm8001_mpi_task_abort_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3494. {
  3495. struct sas_task *t;
  3496. struct pm8001_ccb_info *ccb;
  3497. unsigned long flags;
  3498. u32 status ;
  3499. u32 tag, scp;
  3500. struct task_status_struct *ts;
  3501. struct pm8001_device *pm8001_dev;
  3502. struct task_abort_resp *pPayload =
  3503. (struct task_abort_resp *)(piomb + 4);
  3504. status = le32_to_cpu(pPayload->status);
  3505. tag = le32_to_cpu(pPayload->tag);
  3506. if (!tag) {
  3507. PM8001_FAIL_DBG(pm8001_ha,
  3508. pm8001_printk(" TAG NULL. RETURNING !!!"));
  3509. return -1;
  3510. }
  3511. scp = le32_to_cpu(pPayload->scp);
  3512. ccb = &pm8001_ha->ccb_info[tag];
  3513. t = ccb->task;
  3514. pm8001_dev = ccb->device; /* retrieve device */
  3515. if (!t) {
  3516. PM8001_FAIL_DBG(pm8001_ha,
  3517. pm8001_printk(" TASK NULL. RETURNING !!!"));
  3518. return -1;
  3519. }
  3520. ts = &t->task_status;
  3521. if (status != 0)
  3522. PM8001_FAIL_DBG(pm8001_ha,
  3523. pm8001_printk("task abort failed status 0x%x ,"
  3524. "tag = 0x%x, scp= 0x%x\n", status, tag, scp));
  3525. switch (status) {
  3526. case IO_SUCCESS:
  3527. PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  3528. ts->resp = SAS_TASK_COMPLETE;
  3529. ts->stat = SAM_STAT_GOOD;
  3530. break;
  3531. case IO_NOT_VALID:
  3532. PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_NOT_VALID\n"));
  3533. ts->resp = TMF_RESP_FUNC_FAILED;
  3534. break;
  3535. }
  3536. spin_lock_irqsave(&t->task_state_lock, flags);
  3537. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  3538. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  3539. t->task_state_flags |= SAS_TASK_STATE_DONE;
  3540. spin_unlock_irqrestore(&t->task_state_lock, flags);
  3541. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  3542. mb();
  3543. if (pm8001_dev->id & NCQ_ABORT_ALL_FLAG) {
  3544. pm8001_tag_free(pm8001_ha, tag);
  3545. sas_free_task(t);
  3546. /* clear the flag */
  3547. pm8001_dev->id &= 0xBFFFFFFF;
  3548. } else
  3549. t->task_done(t);
  3550. return 0;
  3551. }
  3552. /**
  3553. * mpi_hw_event -The hw event has come.
  3554. * @pm8001_ha: our hba card information
  3555. * @piomb: IO message buffer
  3556. */
  3557. static int mpi_hw_event(struct pm8001_hba_info *pm8001_ha, void* piomb)
  3558. {
  3559. unsigned long flags;
  3560. struct hw_event_resp *pPayload =
  3561. (struct hw_event_resp *)(piomb + 4);
  3562. u32 lr_evt_status_phyid_portid =
  3563. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3564. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3565. u8 phy_id =
  3566. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3567. u16 eventType =
  3568. (u16)((lr_evt_status_phyid_portid & 0x00FFFF00) >> 8);
  3569. u8 status =
  3570. (u8)((lr_evt_status_phyid_portid & 0x0F000000) >> 24);
  3571. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  3572. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3573. struct asd_sas_phy *sas_phy = sas_ha->sas_phy[phy_id];
  3574. PM8001_MSG_DBG(pm8001_ha,
  3575. pm8001_printk("outbound queue HW event & event type : "));
  3576. switch (eventType) {
  3577. case HW_EVENT_PHY_START_STATUS:
  3578. PM8001_MSG_DBG(pm8001_ha,
  3579. pm8001_printk("HW_EVENT_PHY_START_STATUS"
  3580. " status = %x\n", status));
  3581. if (status == 0) {
  3582. phy->phy_state = 1;
  3583. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  3584. complete(phy->enable_completion);
  3585. }
  3586. break;
  3587. case HW_EVENT_SAS_PHY_UP:
  3588. PM8001_MSG_DBG(pm8001_ha,
  3589. pm8001_printk("HW_EVENT_PHY_START_STATUS\n"));
  3590. hw_event_sas_phy_up(pm8001_ha, piomb);
  3591. break;
  3592. case HW_EVENT_SATA_PHY_UP:
  3593. PM8001_MSG_DBG(pm8001_ha,
  3594. pm8001_printk("HW_EVENT_SATA_PHY_UP\n"));
  3595. hw_event_sata_phy_up(pm8001_ha, piomb);
  3596. break;
  3597. case HW_EVENT_PHY_STOP_STATUS:
  3598. PM8001_MSG_DBG(pm8001_ha,
  3599. pm8001_printk("HW_EVENT_PHY_STOP_STATUS "
  3600. "status = %x\n", status));
  3601. if (status == 0)
  3602. phy->phy_state = 0;
  3603. break;
  3604. case HW_EVENT_SATA_SPINUP_HOLD:
  3605. PM8001_MSG_DBG(pm8001_ha,
  3606. pm8001_printk("HW_EVENT_SATA_SPINUP_HOLD\n"));
  3607. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_SPINUP_HOLD);
  3608. break;
  3609. case HW_EVENT_PHY_DOWN:
  3610. PM8001_MSG_DBG(pm8001_ha,
  3611. pm8001_printk("HW_EVENT_PHY_DOWN\n"));
  3612. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_LOSS_OF_SIGNAL);
  3613. phy->phy_attached = 0;
  3614. phy->phy_state = 0;
  3615. hw_event_phy_down(pm8001_ha, piomb);
  3616. break;
  3617. case HW_EVENT_PORT_INVALID:
  3618. PM8001_MSG_DBG(pm8001_ha,
  3619. pm8001_printk("HW_EVENT_PORT_INVALID\n"));
  3620. sas_phy_disconnected(sas_phy);
  3621. phy->phy_attached = 0;
  3622. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3623. break;
  3624. /* the broadcast change primitive received, tell the LIBSAS this event
  3625. to revalidate the sas domain*/
  3626. case HW_EVENT_BROADCAST_CHANGE:
  3627. PM8001_MSG_DBG(pm8001_ha,
  3628. pm8001_printk("HW_EVENT_BROADCAST_CHANGE\n"));
  3629. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_BROADCAST_CHANGE,
  3630. port_id, phy_id, 1, 0);
  3631. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3632. sas_phy->sas_prim = HW_EVENT_BROADCAST_CHANGE;
  3633. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3634. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3635. break;
  3636. case HW_EVENT_PHY_ERROR:
  3637. PM8001_MSG_DBG(pm8001_ha,
  3638. pm8001_printk("HW_EVENT_PHY_ERROR\n"));
  3639. sas_phy_disconnected(&phy->sas_phy);
  3640. phy->phy_attached = 0;
  3641. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_ERROR);
  3642. break;
  3643. case HW_EVENT_BROADCAST_EXP:
  3644. PM8001_MSG_DBG(pm8001_ha,
  3645. pm8001_printk("HW_EVENT_BROADCAST_EXP\n"));
  3646. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3647. sas_phy->sas_prim = HW_EVENT_BROADCAST_EXP;
  3648. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3649. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3650. break;
  3651. case HW_EVENT_LINK_ERR_INVALID_DWORD:
  3652. PM8001_MSG_DBG(pm8001_ha,
  3653. pm8001_printk("HW_EVENT_LINK_ERR_INVALID_DWORD\n"));
  3654. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3655. HW_EVENT_LINK_ERR_INVALID_DWORD, port_id, phy_id, 0, 0);
  3656. sas_phy_disconnected(sas_phy);
  3657. phy->phy_attached = 0;
  3658. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3659. break;
  3660. case HW_EVENT_LINK_ERR_DISPARITY_ERROR:
  3661. PM8001_MSG_DBG(pm8001_ha,
  3662. pm8001_printk("HW_EVENT_LINK_ERR_DISPARITY_ERROR\n"));
  3663. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3664. HW_EVENT_LINK_ERR_DISPARITY_ERROR,
  3665. port_id, phy_id, 0, 0);
  3666. sas_phy_disconnected(sas_phy);
  3667. phy->phy_attached = 0;
  3668. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3669. break;
  3670. case HW_EVENT_LINK_ERR_CODE_VIOLATION:
  3671. PM8001_MSG_DBG(pm8001_ha,
  3672. pm8001_printk("HW_EVENT_LINK_ERR_CODE_VIOLATION\n"));
  3673. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3674. HW_EVENT_LINK_ERR_CODE_VIOLATION,
  3675. port_id, phy_id, 0, 0);
  3676. sas_phy_disconnected(sas_phy);
  3677. phy->phy_attached = 0;
  3678. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3679. break;
  3680. case HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH:
  3681. PM8001_MSG_DBG(pm8001_ha,
  3682. pm8001_printk("HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH\n"));
  3683. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3684. HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH,
  3685. port_id, phy_id, 0, 0);
  3686. sas_phy_disconnected(sas_phy);
  3687. phy->phy_attached = 0;
  3688. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3689. break;
  3690. case HW_EVENT_MALFUNCTION:
  3691. PM8001_MSG_DBG(pm8001_ha,
  3692. pm8001_printk("HW_EVENT_MALFUNCTION\n"));
  3693. break;
  3694. case HW_EVENT_BROADCAST_SES:
  3695. PM8001_MSG_DBG(pm8001_ha,
  3696. pm8001_printk("HW_EVENT_BROADCAST_SES\n"));
  3697. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3698. sas_phy->sas_prim = HW_EVENT_BROADCAST_SES;
  3699. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3700. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3701. break;
  3702. case HW_EVENT_INBOUND_CRC_ERROR:
  3703. PM8001_MSG_DBG(pm8001_ha,
  3704. pm8001_printk("HW_EVENT_INBOUND_CRC_ERROR\n"));
  3705. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3706. HW_EVENT_INBOUND_CRC_ERROR,
  3707. port_id, phy_id, 0, 0);
  3708. break;
  3709. case HW_EVENT_HARD_RESET_RECEIVED:
  3710. PM8001_MSG_DBG(pm8001_ha,
  3711. pm8001_printk("HW_EVENT_HARD_RESET_RECEIVED\n"));
  3712. sas_ha->notify_port_event(sas_phy, PORTE_HARD_RESET);
  3713. break;
  3714. case HW_EVENT_ID_FRAME_TIMEOUT:
  3715. PM8001_MSG_DBG(pm8001_ha,
  3716. pm8001_printk("HW_EVENT_ID_FRAME_TIMEOUT\n"));
  3717. sas_phy_disconnected(sas_phy);
  3718. phy->phy_attached = 0;
  3719. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3720. break;
  3721. case HW_EVENT_LINK_ERR_PHY_RESET_FAILED:
  3722. PM8001_MSG_DBG(pm8001_ha,
  3723. pm8001_printk("HW_EVENT_LINK_ERR_PHY_RESET_FAILED\n"));
  3724. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3725. HW_EVENT_LINK_ERR_PHY_RESET_FAILED,
  3726. port_id, phy_id, 0, 0);
  3727. sas_phy_disconnected(sas_phy);
  3728. phy->phy_attached = 0;
  3729. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3730. break;
  3731. case HW_EVENT_PORT_RESET_TIMER_TMO:
  3732. PM8001_MSG_DBG(pm8001_ha,
  3733. pm8001_printk("HW_EVENT_PORT_RESET_TIMER_TMO\n"));
  3734. sas_phy_disconnected(sas_phy);
  3735. phy->phy_attached = 0;
  3736. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3737. break;
  3738. case HW_EVENT_PORT_RECOVERY_TIMER_TMO:
  3739. PM8001_MSG_DBG(pm8001_ha,
  3740. pm8001_printk("HW_EVENT_PORT_RECOVERY_TIMER_TMO\n"));
  3741. sas_phy_disconnected(sas_phy);
  3742. phy->phy_attached = 0;
  3743. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3744. break;
  3745. case HW_EVENT_PORT_RECOVER:
  3746. PM8001_MSG_DBG(pm8001_ha,
  3747. pm8001_printk("HW_EVENT_PORT_RECOVER\n"));
  3748. break;
  3749. case HW_EVENT_PORT_RESET_COMPLETE:
  3750. PM8001_MSG_DBG(pm8001_ha,
  3751. pm8001_printk("HW_EVENT_PORT_RESET_COMPLETE\n"));
  3752. break;
  3753. case EVENT_BROADCAST_ASYNCH_EVENT:
  3754. PM8001_MSG_DBG(pm8001_ha,
  3755. pm8001_printk("EVENT_BROADCAST_ASYNCH_EVENT\n"));
  3756. break;
  3757. default:
  3758. PM8001_MSG_DBG(pm8001_ha,
  3759. pm8001_printk("Unknown event type = %x\n", eventType));
  3760. break;
  3761. }
  3762. return 0;
  3763. }
  3764. /**
  3765. * process_one_iomb - process one outbound Queue memory block
  3766. * @pm8001_ha: our hba card information
  3767. * @piomb: IO message buffer
  3768. */
  3769. static void process_one_iomb(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3770. {
  3771. __le32 pHeader = *(__le32 *)piomb;
  3772. u8 opc = (u8)((le32_to_cpu(pHeader)) & 0xFFF);
  3773. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("process_one_iomb:"));
  3774. switch (opc) {
  3775. case OPC_OUB_ECHO:
  3776. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("OPC_OUB_ECHO\n"));
  3777. break;
  3778. case OPC_OUB_HW_EVENT:
  3779. PM8001_MSG_DBG(pm8001_ha,
  3780. pm8001_printk("OPC_OUB_HW_EVENT\n"));
  3781. mpi_hw_event(pm8001_ha, piomb);
  3782. break;
  3783. case OPC_OUB_SSP_COMP:
  3784. PM8001_MSG_DBG(pm8001_ha,
  3785. pm8001_printk("OPC_OUB_SSP_COMP\n"));
  3786. mpi_ssp_completion(pm8001_ha, piomb);
  3787. break;
  3788. case OPC_OUB_SMP_COMP:
  3789. PM8001_MSG_DBG(pm8001_ha,
  3790. pm8001_printk("OPC_OUB_SMP_COMP\n"));
  3791. mpi_smp_completion(pm8001_ha, piomb);
  3792. break;
  3793. case OPC_OUB_LOCAL_PHY_CNTRL:
  3794. PM8001_MSG_DBG(pm8001_ha,
  3795. pm8001_printk("OPC_OUB_LOCAL_PHY_CNTRL\n"));
  3796. pm8001_mpi_local_phy_ctl(pm8001_ha, piomb);
  3797. break;
  3798. case OPC_OUB_DEV_REGIST:
  3799. PM8001_MSG_DBG(pm8001_ha,
  3800. pm8001_printk("OPC_OUB_DEV_REGIST\n"));
  3801. pm8001_mpi_reg_resp(pm8001_ha, piomb);
  3802. break;
  3803. case OPC_OUB_DEREG_DEV:
  3804. PM8001_MSG_DBG(pm8001_ha,
  3805. pm8001_printk("unregister the device\n"));
  3806. pm8001_mpi_dereg_resp(pm8001_ha, piomb);
  3807. break;
  3808. case OPC_OUB_GET_DEV_HANDLE:
  3809. PM8001_MSG_DBG(pm8001_ha,
  3810. pm8001_printk("OPC_OUB_GET_DEV_HANDLE\n"));
  3811. break;
  3812. case OPC_OUB_SATA_COMP:
  3813. PM8001_MSG_DBG(pm8001_ha,
  3814. pm8001_printk("OPC_OUB_SATA_COMP\n"));
  3815. mpi_sata_completion(pm8001_ha, piomb);
  3816. break;
  3817. case OPC_OUB_SATA_EVENT:
  3818. PM8001_MSG_DBG(pm8001_ha,
  3819. pm8001_printk("OPC_OUB_SATA_EVENT\n"));
  3820. mpi_sata_event(pm8001_ha, piomb);
  3821. break;
  3822. case OPC_OUB_SSP_EVENT:
  3823. PM8001_MSG_DBG(pm8001_ha,
  3824. pm8001_printk("OPC_OUB_SSP_EVENT\n"));
  3825. mpi_ssp_event(pm8001_ha, piomb);
  3826. break;
  3827. case OPC_OUB_DEV_HANDLE_ARRIV:
  3828. PM8001_MSG_DBG(pm8001_ha,
  3829. pm8001_printk("OPC_OUB_DEV_HANDLE_ARRIV\n"));
  3830. /*This is for target*/
  3831. break;
  3832. case OPC_OUB_SSP_RECV_EVENT:
  3833. PM8001_MSG_DBG(pm8001_ha,
  3834. pm8001_printk("OPC_OUB_SSP_RECV_EVENT\n"));
  3835. /*This is for target*/
  3836. break;
  3837. case OPC_OUB_DEV_INFO:
  3838. PM8001_MSG_DBG(pm8001_ha,
  3839. pm8001_printk("OPC_OUB_DEV_INFO\n"));
  3840. break;
  3841. case OPC_OUB_FW_FLASH_UPDATE:
  3842. PM8001_MSG_DBG(pm8001_ha,
  3843. pm8001_printk("OPC_OUB_FW_FLASH_UPDATE\n"));
  3844. pm8001_mpi_fw_flash_update_resp(pm8001_ha, piomb);
  3845. break;
  3846. case OPC_OUB_GPIO_RESPONSE:
  3847. PM8001_MSG_DBG(pm8001_ha,
  3848. pm8001_printk("OPC_OUB_GPIO_RESPONSE\n"));
  3849. break;
  3850. case OPC_OUB_GPIO_EVENT:
  3851. PM8001_MSG_DBG(pm8001_ha,
  3852. pm8001_printk("OPC_OUB_GPIO_EVENT\n"));
  3853. break;
  3854. case OPC_OUB_GENERAL_EVENT:
  3855. PM8001_MSG_DBG(pm8001_ha,
  3856. pm8001_printk("OPC_OUB_GENERAL_EVENT\n"));
  3857. pm8001_mpi_general_event(pm8001_ha, piomb);
  3858. break;
  3859. case OPC_OUB_SSP_ABORT_RSP:
  3860. PM8001_MSG_DBG(pm8001_ha,
  3861. pm8001_printk("OPC_OUB_SSP_ABORT_RSP\n"));
  3862. pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
  3863. break;
  3864. case OPC_OUB_SATA_ABORT_RSP:
  3865. PM8001_MSG_DBG(pm8001_ha,
  3866. pm8001_printk("OPC_OUB_SATA_ABORT_RSP\n"));
  3867. pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
  3868. break;
  3869. case OPC_OUB_SAS_DIAG_MODE_START_END:
  3870. PM8001_MSG_DBG(pm8001_ha,
  3871. pm8001_printk("OPC_OUB_SAS_DIAG_MODE_START_END\n"));
  3872. break;
  3873. case OPC_OUB_SAS_DIAG_EXECUTE:
  3874. PM8001_MSG_DBG(pm8001_ha,
  3875. pm8001_printk("OPC_OUB_SAS_DIAG_EXECUTE\n"));
  3876. break;
  3877. case OPC_OUB_GET_TIME_STAMP:
  3878. PM8001_MSG_DBG(pm8001_ha,
  3879. pm8001_printk("OPC_OUB_GET_TIME_STAMP\n"));
  3880. break;
  3881. case OPC_OUB_SAS_HW_EVENT_ACK:
  3882. PM8001_MSG_DBG(pm8001_ha,
  3883. pm8001_printk("OPC_OUB_SAS_HW_EVENT_ACK\n"));
  3884. break;
  3885. case OPC_OUB_PORT_CONTROL:
  3886. PM8001_MSG_DBG(pm8001_ha,
  3887. pm8001_printk("OPC_OUB_PORT_CONTROL\n"));
  3888. break;
  3889. case OPC_OUB_SMP_ABORT_RSP:
  3890. PM8001_MSG_DBG(pm8001_ha,
  3891. pm8001_printk("OPC_OUB_SMP_ABORT_RSP\n"));
  3892. pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
  3893. break;
  3894. case OPC_OUB_GET_NVMD_DATA:
  3895. PM8001_MSG_DBG(pm8001_ha,
  3896. pm8001_printk("OPC_OUB_GET_NVMD_DATA\n"));
  3897. pm8001_mpi_get_nvmd_resp(pm8001_ha, piomb);
  3898. break;
  3899. case OPC_OUB_SET_NVMD_DATA:
  3900. PM8001_MSG_DBG(pm8001_ha,
  3901. pm8001_printk("OPC_OUB_SET_NVMD_DATA\n"));
  3902. pm8001_mpi_set_nvmd_resp(pm8001_ha, piomb);
  3903. break;
  3904. case OPC_OUB_DEVICE_HANDLE_REMOVAL:
  3905. PM8001_MSG_DBG(pm8001_ha,
  3906. pm8001_printk("OPC_OUB_DEVICE_HANDLE_REMOVAL\n"));
  3907. break;
  3908. case OPC_OUB_SET_DEVICE_STATE:
  3909. PM8001_MSG_DBG(pm8001_ha,
  3910. pm8001_printk("OPC_OUB_SET_DEVICE_STATE\n"));
  3911. pm8001_mpi_set_dev_state_resp(pm8001_ha, piomb);
  3912. break;
  3913. case OPC_OUB_GET_DEVICE_STATE:
  3914. PM8001_MSG_DBG(pm8001_ha,
  3915. pm8001_printk("OPC_OUB_GET_DEVICE_STATE\n"));
  3916. break;
  3917. case OPC_OUB_SET_DEV_INFO:
  3918. PM8001_MSG_DBG(pm8001_ha,
  3919. pm8001_printk("OPC_OUB_SET_DEV_INFO\n"));
  3920. break;
  3921. case OPC_OUB_SAS_RE_INITIALIZE:
  3922. PM8001_MSG_DBG(pm8001_ha,
  3923. pm8001_printk("OPC_OUB_SAS_RE_INITIALIZE\n"));
  3924. break;
  3925. default:
  3926. PM8001_MSG_DBG(pm8001_ha,
  3927. pm8001_printk("Unknown outbound Queue IOMB OPC = %x\n",
  3928. opc));
  3929. break;
  3930. }
  3931. }
  3932. static int process_oq(struct pm8001_hba_info *pm8001_ha, u8 vec)
  3933. {
  3934. struct outbound_queue_table *circularQ;
  3935. void *pMsg1 = NULL;
  3936. u8 uninitialized_var(bc);
  3937. u32 ret = MPI_IO_STATUS_FAIL;
  3938. unsigned long flags;
  3939. spin_lock_irqsave(&pm8001_ha->lock, flags);
  3940. circularQ = &pm8001_ha->outbnd_q_tbl[vec];
  3941. do {
  3942. ret = pm8001_mpi_msg_consume(pm8001_ha, circularQ, &pMsg1, &bc);
  3943. if (MPI_IO_STATUS_SUCCESS == ret) {
  3944. /* process the outbound message */
  3945. process_one_iomb(pm8001_ha, (void *)(pMsg1 - 4));
  3946. /* free the message from the outbound circular buffer */
  3947. pm8001_mpi_msg_free_set(pm8001_ha, pMsg1,
  3948. circularQ, bc);
  3949. }
  3950. if (MPI_IO_STATUS_BUSY == ret) {
  3951. /* Update the producer index from SPC */
  3952. circularQ->producer_index =
  3953. cpu_to_le32(pm8001_read_32(circularQ->pi_virt));
  3954. if (le32_to_cpu(circularQ->producer_index) ==
  3955. circularQ->consumer_idx)
  3956. /* OQ is empty */
  3957. break;
  3958. }
  3959. } while (1);
  3960. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  3961. return ret;
  3962. }
  3963. /* PCI_DMA_... to our direction translation. */
  3964. static const u8 data_dir_flags[] = {
  3965. [PCI_DMA_BIDIRECTIONAL] = DATA_DIR_BYRECIPIENT,/* UNSPECIFIED */
  3966. [PCI_DMA_TODEVICE] = DATA_DIR_OUT,/* OUTBOUND */
  3967. [PCI_DMA_FROMDEVICE] = DATA_DIR_IN,/* INBOUND */
  3968. [PCI_DMA_NONE] = DATA_DIR_NONE,/* NO TRANSFER */
  3969. };
  3970. void
  3971. pm8001_chip_make_sg(struct scatterlist *scatter, int nr, void *prd)
  3972. {
  3973. int i;
  3974. struct scatterlist *sg;
  3975. struct pm8001_prd *buf_prd = prd;
  3976. for_each_sg(scatter, sg, nr, i) {
  3977. buf_prd->addr = cpu_to_le64(sg_dma_address(sg));
  3978. buf_prd->im_len.len = cpu_to_le32(sg_dma_len(sg));
  3979. buf_prd->im_len.e = 0;
  3980. buf_prd++;
  3981. }
  3982. }
  3983. static void build_smp_cmd(u32 deviceID, __le32 hTag, struct smp_req *psmp_cmd)
  3984. {
  3985. psmp_cmd->tag = hTag;
  3986. psmp_cmd->device_id = cpu_to_le32(deviceID);
  3987. psmp_cmd->len_ip_ir = cpu_to_le32(1|(1 << 1));
  3988. }
  3989. /**
  3990. * pm8001_chip_smp_req - send a SMP task to FW
  3991. * @pm8001_ha: our hba card information.
  3992. * @ccb: the ccb information this request used.
  3993. */
  3994. static int pm8001_chip_smp_req(struct pm8001_hba_info *pm8001_ha,
  3995. struct pm8001_ccb_info *ccb)
  3996. {
  3997. int elem, rc;
  3998. struct sas_task *task = ccb->task;
  3999. struct domain_device *dev = task->dev;
  4000. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  4001. struct scatterlist *sg_req, *sg_resp;
  4002. u32 req_len, resp_len;
  4003. struct smp_req smp_cmd;
  4004. u32 opc;
  4005. struct inbound_queue_table *circularQ;
  4006. memset(&smp_cmd, 0, sizeof(smp_cmd));
  4007. /*
  4008. * DMA-map SMP request, response buffers
  4009. */
  4010. sg_req = &task->smp_task.smp_req;
  4011. elem = dma_map_sg(pm8001_ha->dev, sg_req, 1, PCI_DMA_TODEVICE);
  4012. if (!elem)
  4013. return -ENOMEM;
  4014. req_len = sg_dma_len(sg_req);
  4015. sg_resp = &task->smp_task.smp_resp;
  4016. elem = dma_map_sg(pm8001_ha->dev, sg_resp, 1, PCI_DMA_FROMDEVICE);
  4017. if (!elem) {
  4018. rc = -ENOMEM;
  4019. goto err_out;
  4020. }
  4021. resp_len = sg_dma_len(sg_resp);
  4022. /* must be in dwords */
  4023. if ((req_len & 0x3) || (resp_len & 0x3)) {
  4024. rc = -EINVAL;
  4025. goto err_out_2;
  4026. }
  4027. opc = OPC_INB_SMP_REQUEST;
  4028. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4029. smp_cmd.tag = cpu_to_le32(ccb->ccb_tag);
  4030. smp_cmd.long_smp_req.long_req_addr =
  4031. cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_req));
  4032. smp_cmd.long_smp_req.long_req_size =
  4033. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-4);
  4034. smp_cmd.long_smp_req.long_resp_addr =
  4035. cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_resp));
  4036. smp_cmd.long_smp_req.long_resp_size =
  4037. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_resp)-4);
  4038. build_smp_cmd(pm8001_dev->device_id, smp_cmd.tag, &smp_cmd);
  4039. pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, (u32 *)&smp_cmd, 0);
  4040. return 0;
  4041. err_out_2:
  4042. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_resp, 1,
  4043. PCI_DMA_FROMDEVICE);
  4044. err_out:
  4045. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_req, 1,
  4046. PCI_DMA_TODEVICE);
  4047. return rc;
  4048. }
  4049. /**
  4050. * pm8001_chip_ssp_io_req - send a SSP task to FW
  4051. * @pm8001_ha: our hba card information.
  4052. * @ccb: the ccb information this request used.
  4053. */
  4054. static int pm8001_chip_ssp_io_req(struct pm8001_hba_info *pm8001_ha,
  4055. struct pm8001_ccb_info *ccb)
  4056. {
  4057. struct sas_task *task = ccb->task;
  4058. struct domain_device *dev = task->dev;
  4059. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  4060. struct ssp_ini_io_start_req ssp_cmd;
  4061. u32 tag = ccb->ccb_tag;
  4062. int ret;
  4063. u64 phys_addr;
  4064. struct inbound_queue_table *circularQ;
  4065. u32 opc = OPC_INB_SSPINIIOSTART;
  4066. memset(&ssp_cmd, 0, sizeof(ssp_cmd));
  4067. memcpy(ssp_cmd.ssp_iu.lun, task->ssp_task.LUN, 8);
  4068. ssp_cmd.dir_m_tlr =
  4069. cpu_to_le32(data_dir_flags[task->data_dir] << 8 | 0x0);/*0 for
  4070. SAS 1.1 compatible TLR*/
  4071. ssp_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  4072. ssp_cmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  4073. ssp_cmd.tag = cpu_to_le32(tag);
  4074. if (task->ssp_task.enable_first_burst)
  4075. ssp_cmd.ssp_iu.efb_prio_attr |= 0x80;
  4076. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_prio << 3);
  4077. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_attr & 7);
  4078. memcpy(ssp_cmd.ssp_iu.cdb, task->ssp_task.cmd->cmnd,
  4079. task->ssp_task.cmd->cmd_len);
  4080. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4081. /* fill in PRD (scatter/gather) table, if any */
  4082. if (task->num_scatter > 1) {
  4083. pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
  4084. phys_addr = ccb->ccb_dma_handle +
  4085. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  4086. ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(phys_addr));
  4087. ssp_cmd.addr_high = cpu_to_le32(upper_32_bits(phys_addr));
  4088. ssp_cmd.esgl = cpu_to_le32(1<<31);
  4089. } else if (task->num_scatter == 1) {
  4090. u64 dma_addr = sg_dma_address(task->scatter);
  4091. ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(dma_addr));
  4092. ssp_cmd.addr_high = cpu_to_le32(upper_32_bits(dma_addr));
  4093. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  4094. ssp_cmd.esgl = 0;
  4095. } else if (task->num_scatter == 0) {
  4096. ssp_cmd.addr_low = 0;
  4097. ssp_cmd.addr_high = 0;
  4098. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  4099. ssp_cmd.esgl = 0;
  4100. }
  4101. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &ssp_cmd, 0);
  4102. return ret;
  4103. }
  4104. static int pm8001_chip_sata_req(struct pm8001_hba_info *pm8001_ha,
  4105. struct pm8001_ccb_info *ccb)
  4106. {
  4107. struct sas_task *task = ccb->task;
  4108. struct domain_device *dev = task->dev;
  4109. struct pm8001_device *pm8001_ha_dev = dev->lldd_dev;
  4110. u32 tag = ccb->ccb_tag;
  4111. int ret;
  4112. struct sata_start_req sata_cmd;
  4113. u32 hdr_tag, ncg_tag = 0;
  4114. u64 phys_addr;
  4115. u32 ATAP = 0x0;
  4116. u32 dir;
  4117. struct inbound_queue_table *circularQ;
  4118. unsigned long flags;
  4119. u32 opc = OPC_INB_SATA_HOST_OPSTART;
  4120. memset(&sata_cmd, 0, sizeof(sata_cmd));
  4121. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4122. if (task->data_dir == PCI_DMA_NONE) {
  4123. ATAP = 0x04; /* no data*/
  4124. PM8001_IO_DBG(pm8001_ha, pm8001_printk("no data\n"));
  4125. } else if (likely(!task->ata_task.device_control_reg_update)) {
  4126. if (task->ata_task.dma_xfer) {
  4127. ATAP = 0x06; /* DMA */
  4128. PM8001_IO_DBG(pm8001_ha, pm8001_printk("DMA\n"));
  4129. } else {
  4130. ATAP = 0x05; /* PIO*/
  4131. PM8001_IO_DBG(pm8001_ha, pm8001_printk("PIO\n"));
  4132. }
  4133. if (task->ata_task.use_ncq &&
  4134. dev->sata_dev.command_set != ATAPI_COMMAND_SET) {
  4135. ATAP = 0x07; /* FPDMA */
  4136. PM8001_IO_DBG(pm8001_ha, pm8001_printk("FPDMA\n"));
  4137. }
  4138. }
  4139. if (task->ata_task.use_ncq && pm8001_get_ncq_tag(task, &hdr_tag)) {
  4140. task->ata_task.fis.sector_count |= (u8) (hdr_tag << 3);
  4141. ncg_tag = hdr_tag;
  4142. }
  4143. dir = data_dir_flags[task->data_dir] << 8;
  4144. sata_cmd.tag = cpu_to_le32(tag);
  4145. sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
  4146. sata_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  4147. sata_cmd.ncqtag_atap_dir_m =
  4148. cpu_to_le32(((ncg_tag & 0xff)<<16)|((ATAP & 0x3f) << 10) | dir);
  4149. sata_cmd.sata_fis = task->ata_task.fis;
  4150. if (likely(!task->ata_task.device_control_reg_update))
  4151. sata_cmd.sata_fis.flags |= 0x80;/* C=1: update ATA cmd reg */
  4152. sata_cmd.sata_fis.flags &= 0xF0;/* PM_PORT field shall be 0 */
  4153. /* fill in PRD (scatter/gather) table, if any */
  4154. if (task->num_scatter > 1) {
  4155. pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
  4156. phys_addr = ccb->ccb_dma_handle +
  4157. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  4158. sata_cmd.addr_low = lower_32_bits(phys_addr);
  4159. sata_cmd.addr_high = upper_32_bits(phys_addr);
  4160. sata_cmd.esgl = cpu_to_le32(1 << 31);
  4161. } else if (task->num_scatter == 1) {
  4162. u64 dma_addr = sg_dma_address(task->scatter);
  4163. sata_cmd.addr_low = lower_32_bits(dma_addr);
  4164. sata_cmd.addr_high = upper_32_bits(dma_addr);
  4165. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  4166. sata_cmd.esgl = 0;
  4167. } else if (task->num_scatter == 0) {
  4168. sata_cmd.addr_low = 0;
  4169. sata_cmd.addr_high = 0;
  4170. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  4171. sata_cmd.esgl = 0;
  4172. }
  4173. /* Check for read log for failed drive and return */
  4174. if (sata_cmd.sata_fis.command == 0x2f) {
  4175. if (pm8001_ha_dev && ((pm8001_ha_dev->id & NCQ_READ_LOG_FLAG) ||
  4176. (pm8001_ha_dev->id & NCQ_ABORT_ALL_FLAG) ||
  4177. (pm8001_ha_dev->id & NCQ_2ND_RLE_FLAG))) {
  4178. struct task_status_struct *ts;
  4179. pm8001_ha_dev->id &= 0xDFFFFFFF;
  4180. ts = &task->task_status;
  4181. spin_lock_irqsave(&task->task_state_lock, flags);
  4182. ts->resp = SAS_TASK_COMPLETE;
  4183. ts->stat = SAM_STAT_GOOD;
  4184. task->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  4185. task->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  4186. task->task_state_flags |= SAS_TASK_STATE_DONE;
  4187. if (unlikely((task->task_state_flags &
  4188. SAS_TASK_STATE_ABORTED))) {
  4189. spin_unlock_irqrestore(&task->task_state_lock,
  4190. flags);
  4191. PM8001_FAIL_DBG(pm8001_ha,
  4192. pm8001_printk("task 0x%p resp 0x%x "
  4193. " stat 0x%x but aborted by upper layer "
  4194. "\n", task, ts->resp, ts->stat));
  4195. pm8001_ccb_task_free(pm8001_ha, task, ccb, tag);
  4196. } else if (task->uldd_task) {
  4197. spin_unlock_irqrestore(&task->task_state_lock,
  4198. flags);
  4199. pm8001_ccb_task_free(pm8001_ha, task, ccb, tag);
  4200. mb();/* ditto */
  4201. spin_unlock_irq(&pm8001_ha->lock);
  4202. task->task_done(task);
  4203. spin_lock_irq(&pm8001_ha->lock);
  4204. return 0;
  4205. } else if (!task->uldd_task) {
  4206. spin_unlock_irqrestore(&task->task_state_lock,
  4207. flags);
  4208. pm8001_ccb_task_free(pm8001_ha, task, ccb, tag);
  4209. mb();/*ditto*/
  4210. spin_unlock_irq(&pm8001_ha->lock);
  4211. task->task_done(task);
  4212. spin_lock_irq(&pm8001_ha->lock);
  4213. return 0;
  4214. }
  4215. }
  4216. }
  4217. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &sata_cmd, 0);
  4218. return ret;
  4219. }
  4220. /**
  4221. * pm8001_chip_phy_start_req - start phy via PHY_START COMMAND
  4222. * @pm8001_ha: our hba card information.
  4223. * @num: the inbound queue number
  4224. * @phy_id: the phy id which we wanted to start up.
  4225. */
  4226. static int
  4227. pm8001_chip_phy_start_req(struct pm8001_hba_info *pm8001_ha, u8 phy_id)
  4228. {
  4229. struct phy_start_req payload;
  4230. struct inbound_queue_table *circularQ;
  4231. int ret;
  4232. u32 tag = 0x01;
  4233. u32 opcode = OPC_INB_PHYSTART;
  4234. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4235. memset(&payload, 0, sizeof(payload));
  4236. payload.tag = cpu_to_le32(tag);
  4237. /*
  4238. ** [0:7] PHY Identifier
  4239. ** [8:11] link rate 1.5G, 3G, 6G
  4240. ** [12:13] link mode 01b SAS mode; 10b SATA mode; 11b both
  4241. ** [14] 0b disable spin up hold; 1b enable spin up hold
  4242. */
  4243. payload.ase_sh_lm_slr_phyid = cpu_to_le32(SPINHOLD_DISABLE |
  4244. LINKMODE_AUTO | LINKRATE_15 |
  4245. LINKRATE_30 | LINKRATE_60 | phy_id);
  4246. payload.sas_identify.dev_type = SAS_END_DEVICE;
  4247. payload.sas_identify.initiator_bits = SAS_PROTOCOL_ALL;
  4248. memcpy(payload.sas_identify.sas_addr,
  4249. pm8001_ha->sas_addr, SAS_ADDR_SIZE);
  4250. payload.sas_identify.phy_id = phy_id;
  4251. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload, 0);
  4252. return ret;
  4253. }
  4254. /**
  4255. * pm8001_chip_phy_stop_req - start phy via PHY_STOP COMMAND
  4256. * @pm8001_ha: our hba card information.
  4257. * @num: the inbound queue number
  4258. * @phy_id: the phy id which we wanted to start up.
  4259. */
  4260. int pm8001_chip_phy_stop_req(struct pm8001_hba_info *pm8001_ha,
  4261. u8 phy_id)
  4262. {
  4263. struct phy_stop_req payload;
  4264. struct inbound_queue_table *circularQ;
  4265. int ret;
  4266. u32 tag = 0x01;
  4267. u32 opcode = OPC_INB_PHYSTOP;
  4268. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4269. memset(&payload, 0, sizeof(payload));
  4270. payload.tag = cpu_to_le32(tag);
  4271. payload.phy_id = cpu_to_le32(phy_id);
  4272. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload, 0);
  4273. return ret;
  4274. }
  4275. /**
  4276. * see comments on pm8001_mpi_reg_resp.
  4277. */
  4278. static int pm8001_chip_reg_dev_req(struct pm8001_hba_info *pm8001_ha,
  4279. struct pm8001_device *pm8001_dev, u32 flag)
  4280. {
  4281. struct reg_dev_req payload;
  4282. u32 opc;
  4283. u32 stp_sspsmp_sata = 0x4;
  4284. struct inbound_queue_table *circularQ;
  4285. u32 linkrate, phy_id;
  4286. int rc, tag = 0xdeadbeef;
  4287. struct pm8001_ccb_info *ccb;
  4288. u8 retryFlag = 0x1;
  4289. u16 firstBurstSize = 0;
  4290. u16 ITNT = 2000;
  4291. struct domain_device *dev = pm8001_dev->sas_device;
  4292. struct domain_device *parent_dev = dev->parent;
  4293. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4294. memset(&payload, 0, sizeof(payload));
  4295. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4296. if (rc)
  4297. return rc;
  4298. ccb = &pm8001_ha->ccb_info[tag];
  4299. ccb->device = pm8001_dev;
  4300. ccb->ccb_tag = tag;
  4301. payload.tag = cpu_to_le32(tag);
  4302. if (flag == 1)
  4303. stp_sspsmp_sata = 0x02; /*direct attached sata */
  4304. else {
  4305. if (pm8001_dev->dev_type == SAS_SATA_DEV)
  4306. stp_sspsmp_sata = 0x00; /* stp*/
  4307. else if (pm8001_dev->dev_type == SAS_END_DEVICE ||
  4308. pm8001_dev->dev_type == SAS_EDGE_EXPANDER_DEVICE ||
  4309. pm8001_dev->dev_type == SAS_FANOUT_EXPANDER_DEVICE)
  4310. stp_sspsmp_sata = 0x01; /*ssp or smp*/
  4311. }
  4312. if (parent_dev && DEV_IS_EXPANDER(parent_dev->dev_type))
  4313. phy_id = parent_dev->ex_dev.ex_phy->phy_id;
  4314. else
  4315. phy_id = pm8001_dev->attached_phy;
  4316. opc = OPC_INB_REG_DEV;
  4317. linkrate = (pm8001_dev->sas_device->linkrate < dev->port->linkrate) ?
  4318. pm8001_dev->sas_device->linkrate : dev->port->linkrate;
  4319. payload.phyid_portid =
  4320. cpu_to_le32(((pm8001_dev->sas_device->port->id) & 0x0F) |
  4321. ((phy_id & 0x0F) << 4));
  4322. payload.dtype_dlr_retry = cpu_to_le32((retryFlag & 0x01) |
  4323. ((linkrate & 0x0F) * 0x1000000) |
  4324. ((stp_sspsmp_sata & 0x03) * 0x10000000));
  4325. payload.firstburstsize_ITNexustimeout =
  4326. cpu_to_le32(ITNT | (firstBurstSize * 0x10000));
  4327. memcpy(payload.sas_addr, pm8001_dev->sas_device->sas_addr,
  4328. SAS_ADDR_SIZE);
  4329. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  4330. return rc;
  4331. }
  4332. /**
  4333. * see comments on pm8001_mpi_reg_resp.
  4334. */
  4335. int pm8001_chip_dereg_dev_req(struct pm8001_hba_info *pm8001_ha,
  4336. u32 device_id)
  4337. {
  4338. struct dereg_dev_req payload;
  4339. u32 opc = OPC_INB_DEREG_DEV_HANDLE;
  4340. int ret;
  4341. struct inbound_queue_table *circularQ;
  4342. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4343. memset(&payload, 0, sizeof(payload));
  4344. payload.tag = cpu_to_le32(1);
  4345. payload.device_id = cpu_to_le32(device_id);
  4346. PM8001_MSG_DBG(pm8001_ha,
  4347. pm8001_printk("unregister device device_id = %d\n", device_id));
  4348. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  4349. return ret;
  4350. }
  4351. /**
  4352. * pm8001_chip_phy_ctl_req - support the local phy operation
  4353. * @pm8001_ha: our hba card information.
  4354. * @num: the inbound queue number
  4355. * @phy_id: the phy id which we wanted to operate
  4356. * @phy_op:
  4357. */
  4358. static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  4359. u32 phyId, u32 phy_op)
  4360. {
  4361. struct local_phy_ctl_req payload;
  4362. struct inbound_queue_table *circularQ;
  4363. int ret;
  4364. u32 opc = OPC_INB_LOCAL_PHY_CONTROL;
  4365. memset(&payload, 0, sizeof(payload));
  4366. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4367. payload.tag = cpu_to_le32(1);
  4368. payload.phyop_phyid =
  4369. cpu_to_le32(((phy_op & 0xff) << 8) | (phyId & 0x0F));
  4370. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  4371. return ret;
  4372. }
  4373. static u32 pm8001_chip_is_our_interupt(struct pm8001_hba_info *pm8001_ha)
  4374. {
  4375. u32 value;
  4376. #ifdef PM8001_USE_MSIX
  4377. return 1;
  4378. #endif
  4379. value = pm8001_cr32(pm8001_ha, 0, MSGU_ODR);
  4380. if (value)
  4381. return 1;
  4382. return 0;
  4383. }
  4384. /**
  4385. * pm8001_chip_isr - PM8001 isr handler.
  4386. * @pm8001_ha: our hba card information.
  4387. * @irq: irq number.
  4388. * @stat: stat.
  4389. */
  4390. static irqreturn_t
  4391. pm8001_chip_isr(struct pm8001_hba_info *pm8001_ha, u8 vec)
  4392. {
  4393. pm8001_chip_interrupt_disable(pm8001_ha, vec);
  4394. process_oq(pm8001_ha, vec);
  4395. pm8001_chip_interrupt_enable(pm8001_ha, vec);
  4396. return IRQ_HANDLED;
  4397. }
  4398. static int send_task_abort(struct pm8001_hba_info *pm8001_ha, u32 opc,
  4399. u32 dev_id, u8 flag, u32 task_tag, u32 cmd_tag)
  4400. {
  4401. struct task_abort_req task_abort;
  4402. struct inbound_queue_table *circularQ;
  4403. int ret;
  4404. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4405. memset(&task_abort, 0, sizeof(task_abort));
  4406. if (ABORT_SINGLE == (flag & ABORT_MASK)) {
  4407. task_abort.abort_all = 0;
  4408. task_abort.device_id = cpu_to_le32(dev_id);
  4409. task_abort.tag_to_abort = cpu_to_le32(task_tag);
  4410. task_abort.tag = cpu_to_le32(cmd_tag);
  4411. } else if (ABORT_ALL == (flag & ABORT_MASK)) {
  4412. task_abort.abort_all = cpu_to_le32(1);
  4413. task_abort.device_id = cpu_to_le32(dev_id);
  4414. task_abort.tag = cpu_to_le32(cmd_tag);
  4415. }
  4416. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &task_abort, 0);
  4417. return ret;
  4418. }
  4419. /**
  4420. * pm8001_chip_abort_task - SAS abort task when error or exception happened.
  4421. * @task: the task we wanted to aborted.
  4422. * @flag: the abort flag.
  4423. */
  4424. int pm8001_chip_abort_task(struct pm8001_hba_info *pm8001_ha,
  4425. struct pm8001_device *pm8001_dev, u8 flag, u32 task_tag, u32 cmd_tag)
  4426. {
  4427. u32 opc, device_id;
  4428. int rc = TMF_RESP_FUNC_FAILED;
  4429. PM8001_EH_DBG(pm8001_ha,
  4430. pm8001_printk("cmd_tag = %x, abort task tag = 0x%x",
  4431. cmd_tag, task_tag));
  4432. if (pm8001_dev->dev_type == SAS_END_DEVICE)
  4433. opc = OPC_INB_SSP_ABORT;
  4434. else if (pm8001_dev->dev_type == SAS_SATA_DEV)
  4435. opc = OPC_INB_SATA_ABORT;
  4436. else
  4437. opc = OPC_INB_SMP_ABORT;/* SMP */
  4438. device_id = pm8001_dev->device_id;
  4439. rc = send_task_abort(pm8001_ha, opc, device_id, flag,
  4440. task_tag, cmd_tag);
  4441. if (rc != TMF_RESP_FUNC_COMPLETE)
  4442. PM8001_EH_DBG(pm8001_ha, pm8001_printk("rc= %d\n", rc));
  4443. return rc;
  4444. }
  4445. /**
  4446. * pm8001_chip_ssp_tm_req - built the task management command.
  4447. * @pm8001_ha: our hba card information.
  4448. * @ccb: the ccb information.
  4449. * @tmf: task management function.
  4450. */
  4451. int pm8001_chip_ssp_tm_req(struct pm8001_hba_info *pm8001_ha,
  4452. struct pm8001_ccb_info *ccb, struct pm8001_tmf_task *tmf)
  4453. {
  4454. struct sas_task *task = ccb->task;
  4455. struct domain_device *dev = task->dev;
  4456. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  4457. u32 opc = OPC_INB_SSPINITMSTART;
  4458. struct inbound_queue_table *circularQ;
  4459. struct ssp_ini_tm_start_req sspTMCmd;
  4460. int ret;
  4461. memset(&sspTMCmd, 0, sizeof(sspTMCmd));
  4462. sspTMCmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  4463. sspTMCmd.relate_tag = cpu_to_le32(tmf->tag_of_task_to_be_managed);
  4464. sspTMCmd.tmf = cpu_to_le32(tmf->tmf);
  4465. memcpy(sspTMCmd.lun, task->ssp_task.LUN, 8);
  4466. sspTMCmd.tag = cpu_to_le32(ccb->ccb_tag);
  4467. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4468. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &sspTMCmd, 0);
  4469. return ret;
  4470. }
  4471. int pm8001_chip_get_nvmd_req(struct pm8001_hba_info *pm8001_ha,
  4472. void *payload)
  4473. {
  4474. u32 opc = OPC_INB_GET_NVMD_DATA;
  4475. u32 nvmd_type;
  4476. int rc;
  4477. u32 tag;
  4478. struct pm8001_ccb_info *ccb;
  4479. struct inbound_queue_table *circularQ;
  4480. struct get_nvm_data_req nvmd_req;
  4481. struct fw_control_ex *fw_control_context;
  4482. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4483. nvmd_type = ioctl_payload->minor_function;
  4484. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4485. if (!fw_control_context)
  4486. return -ENOMEM;
  4487. fw_control_context->usrAddr = (u8 *)ioctl_payload->func_specific;
  4488. fw_control_context->len = ioctl_payload->length;
  4489. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4490. memset(&nvmd_req, 0, sizeof(nvmd_req));
  4491. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4492. if (rc) {
  4493. kfree(fw_control_context);
  4494. return rc;
  4495. }
  4496. ccb = &pm8001_ha->ccb_info[tag];
  4497. ccb->ccb_tag = tag;
  4498. ccb->fw_control_context = fw_control_context;
  4499. nvmd_req.tag = cpu_to_le32(tag);
  4500. switch (nvmd_type) {
  4501. case TWI_DEVICE: {
  4502. u32 twi_addr, twi_page_size;
  4503. twi_addr = 0xa8;
  4504. twi_page_size = 2;
  4505. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
  4506. twi_page_size << 8 | TWI_DEVICE);
  4507. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4508. nvmd_req.resp_addr_hi =
  4509. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4510. nvmd_req.resp_addr_lo =
  4511. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4512. break;
  4513. }
  4514. case C_SEEPROM: {
  4515. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
  4516. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4517. nvmd_req.resp_addr_hi =
  4518. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4519. nvmd_req.resp_addr_lo =
  4520. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4521. break;
  4522. }
  4523. case VPD_FLASH: {
  4524. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
  4525. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4526. nvmd_req.resp_addr_hi =
  4527. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4528. nvmd_req.resp_addr_lo =
  4529. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4530. break;
  4531. }
  4532. case EXPAN_ROM: {
  4533. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
  4534. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4535. nvmd_req.resp_addr_hi =
  4536. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4537. nvmd_req.resp_addr_lo =
  4538. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4539. break;
  4540. }
  4541. default:
  4542. break;
  4543. }
  4544. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req, 0);
  4545. return rc;
  4546. }
  4547. int pm8001_chip_set_nvmd_req(struct pm8001_hba_info *pm8001_ha,
  4548. void *payload)
  4549. {
  4550. u32 opc = OPC_INB_SET_NVMD_DATA;
  4551. u32 nvmd_type;
  4552. int rc;
  4553. u32 tag;
  4554. struct pm8001_ccb_info *ccb;
  4555. struct inbound_queue_table *circularQ;
  4556. struct set_nvm_data_req nvmd_req;
  4557. struct fw_control_ex *fw_control_context;
  4558. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4559. nvmd_type = ioctl_payload->minor_function;
  4560. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4561. if (!fw_control_context)
  4562. return -ENOMEM;
  4563. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4564. memcpy(pm8001_ha->memoryMap.region[NVMD].virt_ptr,
  4565. &ioctl_payload->func_specific,
  4566. ioctl_payload->length);
  4567. memset(&nvmd_req, 0, sizeof(nvmd_req));
  4568. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4569. if (rc) {
  4570. kfree(fw_control_context);
  4571. return rc;
  4572. }
  4573. ccb = &pm8001_ha->ccb_info[tag];
  4574. ccb->fw_control_context = fw_control_context;
  4575. ccb->ccb_tag = tag;
  4576. nvmd_req.tag = cpu_to_le32(tag);
  4577. switch (nvmd_type) {
  4578. case TWI_DEVICE: {
  4579. u32 twi_addr, twi_page_size;
  4580. twi_addr = 0xa8;
  4581. twi_page_size = 2;
  4582. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4583. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
  4584. twi_page_size << 8 | TWI_DEVICE);
  4585. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4586. nvmd_req.resp_addr_hi =
  4587. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4588. nvmd_req.resp_addr_lo =
  4589. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4590. break;
  4591. }
  4592. case C_SEEPROM:
  4593. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
  4594. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4595. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4596. nvmd_req.resp_addr_hi =
  4597. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4598. nvmd_req.resp_addr_lo =
  4599. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4600. break;
  4601. case VPD_FLASH:
  4602. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
  4603. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4604. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4605. nvmd_req.resp_addr_hi =
  4606. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4607. nvmd_req.resp_addr_lo =
  4608. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4609. break;
  4610. case EXPAN_ROM:
  4611. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
  4612. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4613. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4614. nvmd_req.resp_addr_hi =
  4615. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4616. nvmd_req.resp_addr_lo =
  4617. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4618. break;
  4619. default:
  4620. break;
  4621. }
  4622. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req, 0);
  4623. return rc;
  4624. }
  4625. /**
  4626. * pm8001_chip_fw_flash_update_build - support the firmware update operation
  4627. * @pm8001_ha: our hba card information.
  4628. * @fw_flash_updata_info: firmware flash update param
  4629. */
  4630. int
  4631. pm8001_chip_fw_flash_update_build(struct pm8001_hba_info *pm8001_ha,
  4632. void *fw_flash_updata_info, u32 tag)
  4633. {
  4634. struct fw_flash_Update_req payload;
  4635. struct fw_flash_updata_info *info;
  4636. struct inbound_queue_table *circularQ;
  4637. int ret;
  4638. u32 opc = OPC_INB_FW_FLASH_UPDATE;
  4639. memset(&payload, 0, sizeof(struct fw_flash_Update_req));
  4640. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4641. info = fw_flash_updata_info;
  4642. payload.tag = cpu_to_le32(tag);
  4643. payload.cur_image_len = cpu_to_le32(info->cur_image_len);
  4644. payload.cur_image_offset = cpu_to_le32(info->cur_image_offset);
  4645. payload.total_image_len = cpu_to_le32(info->total_image_len);
  4646. payload.len = info->sgl.im_len.len ;
  4647. payload.sgl_addr_lo =
  4648. cpu_to_le32(lower_32_bits(le64_to_cpu(info->sgl.addr)));
  4649. payload.sgl_addr_hi =
  4650. cpu_to_le32(upper_32_bits(le64_to_cpu(info->sgl.addr)));
  4651. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  4652. return ret;
  4653. }
  4654. int
  4655. pm8001_chip_fw_flash_update_req(struct pm8001_hba_info *pm8001_ha,
  4656. void *payload)
  4657. {
  4658. struct fw_flash_updata_info flash_update_info;
  4659. struct fw_control_info *fw_control;
  4660. struct fw_control_ex *fw_control_context;
  4661. int rc;
  4662. u32 tag;
  4663. struct pm8001_ccb_info *ccb;
  4664. void *buffer = pm8001_ha->memoryMap.region[FW_FLASH].virt_ptr;
  4665. dma_addr_t phys_addr = pm8001_ha->memoryMap.region[FW_FLASH].phys_addr;
  4666. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4667. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4668. if (!fw_control_context)
  4669. return -ENOMEM;
  4670. fw_control = (struct fw_control_info *)&ioctl_payload->func_specific;
  4671. memcpy(buffer, fw_control->buffer, fw_control->len);
  4672. flash_update_info.sgl.addr = cpu_to_le64(phys_addr);
  4673. flash_update_info.sgl.im_len.len = cpu_to_le32(fw_control->len);
  4674. flash_update_info.sgl.im_len.e = 0;
  4675. flash_update_info.cur_image_offset = fw_control->offset;
  4676. flash_update_info.cur_image_len = fw_control->len;
  4677. flash_update_info.total_image_len = fw_control->size;
  4678. fw_control_context->fw_control = fw_control;
  4679. fw_control_context->virtAddr = buffer;
  4680. fw_control_context->phys_addr = phys_addr;
  4681. fw_control_context->len = fw_control->len;
  4682. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4683. if (rc) {
  4684. kfree(fw_control_context);
  4685. return rc;
  4686. }
  4687. ccb = &pm8001_ha->ccb_info[tag];
  4688. ccb->fw_control_context = fw_control_context;
  4689. ccb->ccb_tag = tag;
  4690. rc = pm8001_chip_fw_flash_update_build(pm8001_ha, &flash_update_info,
  4691. tag);
  4692. return rc;
  4693. }
  4694. int
  4695. pm8001_chip_set_dev_state_req(struct pm8001_hba_info *pm8001_ha,
  4696. struct pm8001_device *pm8001_dev, u32 state)
  4697. {
  4698. struct set_dev_state_req payload;
  4699. struct inbound_queue_table *circularQ;
  4700. struct pm8001_ccb_info *ccb;
  4701. int rc;
  4702. u32 tag;
  4703. u32 opc = OPC_INB_SET_DEVICE_STATE;
  4704. memset(&payload, 0, sizeof(payload));
  4705. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4706. if (rc)
  4707. return -1;
  4708. ccb = &pm8001_ha->ccb_info[tag];
  4709. ccb->ccb_tag = tag;
  4710. ccb->device = pm8001_dev;
  4711. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4712. payload.tag = cpu_to_le32(tag);
  4713. payload.device_id = cpu_to_le32(pm8001_dev->device_id);
  4714. payload.nds = cpu_to_le32(state);
  4715. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  4716. return rc;
  4717. }
  4718. static int
  4719. pm8001_chip_sas_re_initialization(struct pm8001_hba_info *pm8001_ha)
  4720. {
  4721. struct sas_re_initialization_req payload;
  4722. struct inbound_queue_table *circularQ;
  4723. struct pm8001_ccb_info *ccb;
  4724. int rc;
  4725. u32 tag;
  4726. u32 opc = OPC_INB_SAS_RE_INITIALIZE;
  4727. memset(&payload, 0, sizeof(payload));
  4728. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4729. if (rc)
  4730. return -1;
  4731. ccb = &pm8001_ha->ccb_info[tag];
  4732. ccb->ccb_tag = tag;
  4733. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4734. payload.tag = cpu_to_le32(tag);
  4735. payload.SSAHOLT = cpu_to_le32(0xd << 25);
  4736. payload.sata_hol_tmo = cpu_to_le32(80);
  4737. payload.open_reject_cmdretries_data_retries = cpu_to_le32(0xff00ff);
  4738. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  4739. return rc;
  4740. }
  4741. const struct pm8001_dispatch pm8001_8001_dispatch = {
  4742. .name = "pmc8001",
  4743. .chip_init = pm8001_chip_init,
  4744. .chip_soft_rst = pm8001_chip_soft_rst,
  4745. .chip_rst = pm8001_hw_chip_rst,
  4746. .chip_iounmap = pm8001_chip_iounmap,
  4747. .isr = pm8001_chip_isr,
  4748. .is_our_interupt = pm8001_chip_is_our_interupt,
  4749. .isr_process_oq = process_oq,
  4750. .interrupt_enable = pm8001_chip_interrupt_enable,
  4751. .interrupt_disable = pm8001_chip_interrupt_disable,
  4752. .make_prd = pm8001_chip_make_sg,
  4753. .smp_req = pm8001_chip_smp_req,
  4754. .ssp_io_req = pm8001_chip_ssp_io_req,
  4755. .sata_req = pm8001_chip_sata_req,
  4756. .phy_start_req = pm8001_chip_phy_start_req,
  4757. .phy_stop_req = pm8001_chip_phy_stop_req,
  4758. .reg_dev_req = pm8001_chip_reg_dev_req,
  4759. .dereg_dev_req = pm8001_chip_dereg_dev_req,
  4760. .phy_ctl_req = pm8001_chip_phy_ctl_req,
  4761. .task_abort = pm8001_chip_abort_task,
  4762. .ssp_tm_req = pm8001_chip_ssp_tm_req,
  4763. .get_nvmd_req = pm8001_chip_get_nvmd_req,
  4764. .set_nvmd_req = pm8001_chip_set_nvmd_req,
  4765. .fw_flash_update_req = pm8001_chip_fw_flash_update_req,
  4766. .set_dev_state_req = pm8001_chip_set_dev_state_req,
  4767. .sas_re_init_req = pm8001_chip_sas_re_initialization,
  4768. };