be_main.h 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004
  1. /**
  2. * Copyright (C) 2005 - 2013 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Written by: Jayamohan Kallickal (jayamohan.kallickal@emulex.com)
  11. *
  12. * Contact Information:
  13. * linux-drivers@emulex.com
  14. *
  15. * Emulex
  16. * 3333 Susan Street
  17. * Costa Mesa, CA 92626
  18. */
  19. #ifndef _BEISCSI_MAIN_
  20. #define _BEISCSI_MAIN_
  21. #include <linux/kernel.h>
  22. #include <linux/pci.h>
  23. #include <linux/if_ether.h>
  24. #include <linux/in.h>
  25. #include <linux/ctype.h>
  26. #include <linux/module.h>
  27. #include <scsi/scsi.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <scsi/scsi_device.h>
  30. #include <scsi/scsi_host.h>
  31. #include <scsi/iscsi_proto.h>
  32. #include <scsi/libiscsi.h>
  33. #include <scsi/scsi_transport_iscsi.h>
  34. #include "be.h"
  35. #define DRV_NAME "be2iscsi"
  36. #define BUILD_STR "10.0.467.0"
  37. #define BE_NAME "Emulex OneConnect" \
  38. "Open-iSCSI Driver version" BUILD_STR
  39. #define DRV_DESC BE_NAME " " "Driver"
  40. #define BE_VENDOR_ID 0x19A2
  41. #define ELX_VENDOR_ID 0x10DF
  42. /* DEVICE ID's for BE2 */
  43. #define BE_DEVICE_ID1 0x212
  44. #define OC_DEVICE_ID1 0x702
  45. #define OC_DEVICE_ID2 0x703
  46. /* DEVICE ID's for BE3 */
  47. #define BE_DEVICE_ID2 0x222
  48. #define OC_DEVICE_ID3 0x712
  49. /* DEVICE ID for SKH */
  50. #define OC_SKH_ID1 0x722
  51. #define BE2_IO_DEPTH 1024
  52. #define BE2_MAX_SESSIONS 256
  53. #define BE2_CMDS_PER_CXN 128
  54. #define BE2_TMFS 16
  55. #define BE2_NOPOUT_REQ 16
  56. #define BE2_SGE 32
  57. #define BE2_DEFPDU_HDR_SZ 64
  58. #define BE2_DEFPDU_DATA_SZ 8192
  59. #define MAX_CPUS 64
  60. #define BEISCSI_MAX_NUM_CPUS 7
  61. #define OC_SKH_MAX_NUM_CPUS 31
  62. #define BEISCSI_VER_STRLEN 32
  63. #define BEISCSI_SGLIST_ELEMENTS 30
  64. #define BEISCSI_CMD_PER_LUN 128 /* scsi_host->cmd_per_lun */
  65. #define BEISCSI_MAX_SECTORS 2048 /* scsi_host->max_sectors */
  66. #define BEISCSI_MAX_CMD_LEN 16 /* scsi_host->max_cmd_len */
  67. #define BEISCSI_NUM_MAX_LUN 256 /* scsi_host->max_lun */
  68. #define BEISCSI_NUM_DEVICES_SUPPORTED 0x01
  69. #define BEISCSI_MAX_FRAGS_INIT 192
  70. #define BE_NUM_MSIX_ENTRIES 1
  71. #define MPU_EP_CONTROL 0
  72. #define MPU_EP_SEMAPHORE 0xac
  73. #define BE2_SOFT_RESET 0x5c
  74. #define BE2_PCI_ONLINE0 0xb0
  75. #define BE2_PCI_ONLINE1 0xb4
  76. #define BE2_SET_RESET 0x80
  77. #define BE2_MPU_IRAM_ONLINE 0x00000080
  78. #define BE_SENSE_INFO_SIZE 258
  79. #define BE_ISCSI_PDU_HEADER_SIZE 64
  80. #define BE_MIN_MEM_SIZE 16384
  81. #define MAX_CMD_SZ 65536
  82. #define IIOC_SCSI_DATA 0x05 /* Write Operation */
  83. #define INVALID_SESS_HANDLE 0xFFFFFFFF
  84. #define BE_ADAPTER_UP 0x00000000
  85. #define BE_ADAPTER_LINK_DOWN 0x00000001
  86. /**
  87. * hardware needs the async PDU buffers to be posted in multiples of 8
  88. * So have atleast 8 of them by default
  89. */
  90. #define HWI_GET_ASYNC_PDU_CTX(phwi) (phwi->phwi_ctxt->pasync_ctx)
  91. /********* Memory BAR register ************/
  92. #define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
  93. /**
  94. * Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
  95. * Disable" may still globally block interrupts in addition to individual
  96. * interrupt masks; a mechanism for the device driver to block all interrupts
  97. * atomically without having to arbitrate for the PCI Interrupt Disable bit
  98. * with the OS.
  99. */
  100. #define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
  101. /********* ISR0 Register offset **********/
  102. #define CEV_ISR0_OFFSET 0xC18
  103. #define CEV_ISR_SIZE 4
  104. /**
  105. * Macros for reading/writing a protection domain or CSR registers
  106. * in BladeEngine.
  107. */
  108. #define DB_TXULP0_OFFSET 0x40
  109. #define DB_RXULP0_OFFSET 0xA0
  110. /********* Event Q door bell *************/
  111. #define DB_EQ_OFFSET DB_CQ_OFFSET
  112. #define DB_EQ_RING_ID_MASK 0x1FF /* bits 0 - 8 */
  113. /* Clear the interrupt for this eq */
  114. #define DB_EQ_CLR_SHIFT (9) /* bit 9 */
  115. /* Must be 1 */
  116. #define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
  117. /* Number of event entries processed */
  118. #define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  119. /* Rearm bit */
  120. #define DB_EQ_REARM_SHIFT (29) /* bit 29 */
  121. /********* Compl Q door bell *************/
  122. #define DB_CQ_OFFSET 0x120
  123. #define DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
  124. /* Number of event entries processed */
  125. #define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  126. /* Rearm bit */
  127. #define DB_CQ_REARM_SHIFT (29) /* bit 29 */
  128. #define GET_HWI_CONTROLLER_WS(pc) (pc->phwi_ctrlr)
  129. #define HWI_GET_DEF_BUFQ_ID(pc) (((struct hwi_controller *)\
  130. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_data.id)
  131. #define HWI_GET_DEF_HDRQ_ID(pc) (((struct hwi_controller *)\
  132. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_hdr.id)
  133. #define PAGES_REQUIRED(x) \
  134. ((x < PAGE_SIZE) ? 1 : ((x + PAGE_SIZE - 1) / PAGE_SIZE))
  135. #define BEISCSI_MSI_NAME 20 /* size of msi_name string */
  136. enum be_mem_enum {
  137. HWI_MEM_ADDN_CONTEXT,
  138. HWI_MEM_WRB,
  139. HWI_MEM_WRBH,
  140. HWI_MEM_SGLH,
  141. HWI_MEM_SGE,
  142. HWI_MEM_ASYNC_HEADER_BUF, /* 5 */
  143. HWI_MEM_ASYNC_DATA_BUF,
  144. HWI_MEM_ASYNC_HEADER_RING,
  145. HWI_MEM_ASYNC_DATA_RING,
  146. HWI_MEM_ASYNC_HEADER_HANDLE,
  147. HWI_MEM_ASYNC_DATA_HANDLE, /* 10 */
  148. HWI_MEM_ASYNC_PDU_CONTEXT,
  149. ISCSI_MEM_GLOBAL_HEADER,
  150. SE_MEM_MAX
  151. };
  152. struct be_bus_address32 {
  153. unsigned int address_lo;
  154. unsigned int address_hi;
  155. };
  156. struct be_bus_address64 {
  157. unsigned long long address;
  158. };
  159. struct be_bus_address {
  160. union {
  161. struct be_bus_address32 a32;
  162. struct be_bus_address64 a64;
  163. } u;
  164. };
  165. struct mem_array {
  166. struct be_bus_address bus_address; /* Bus address of location */
  167. void *virtual_address; /* virtual address to the location */
  168. unsigned int size; /* Size required by memory block */
  169. };
  170. struct be_mem_descriptor {
  171. unsigned int index; /* Index of this memory parameter */
  172. unsigned int category; /* type indicates cached/non-cached */
  173. unsigned int num_elements; /* number of elements in this
  174. * descriptor
  175. */
  176. unsigned int alignment_mask; /* Alignment mask for this block */
  177. unsigned int size_in_bytes; /* Size required by memory block */
  178. struct mem_array *mem_array;
  179. };
  180. struct sgl_handle {
  181. unsigned int sgl_index;
  182. unsigned int type;
  183. unsigned int cid;
  184. struct iscsi_task *task;
  185. struct iscsi_sge *pfrag;
  186. };
  187. struct hba_parameters {
  188. unsigned int ios_per_ctrl;
  189. unsigned int cxns_per_ctrl;
  190. unsigned int asyncpdus_per_ctrl;
  191. unsigned int icds_per_ctrl;
  192. unsigned int num_sge_per_io;
  193. unsigned int defpdu_hdr_sz;
  194. unsigned int defpdu_data_sz;
  195. unsigned int num_cq_entries;
  196. unsigned int num_eq_entries;
  197. unsigned int wrbs_per_cxn;
  198. unsigned int crashmode;
  199. unsigned int hba_num;
  200. unsigned int mgmt_ws_sz;
  201. unsigned int hwi_ws_sz;
  202. unsigned int eto;
  203. unsigned int ldto;
  204. unsigned int dbg_flags;
  205. unsigned int num_cxn;
  206. unsigned int eq_timer;
  207. /**
  208. * These are calculated from other params. They're here
  209. * for debug purposes
  210. */
  211. unsigned int num_mcc_pages;
  212. unsigned int num_mcc_cq_pages;
  213. unsigned int num_cq_pages;
  214. unsigned int num_eq_pages;
  215. unsigned int num_async_pdu_buf_pages;
  216. unsigned int num_async_pdu_buf_sgl_pages;
  217. unsigned int num_async_pdu_buf_cq_pages;
  218. unsigned int num_async_pdu_hdr_pages;
  219. unsigned int num_async_pdu_hdr_sgl_pages;
  220. unsigned int num_async_pdu_hdr_cq_pages;
  221. unsigned int num_sge;
  222. };
  223. struct invalidate_command_table {
  224. unsigned short icd;
  225. unsigned short cid;
  226. } __packed;
  227. #define chip_be2(phba) (phba->generation == BE_GEN2)
  228. #define chip_be3_r(phba) (phba->generation == BE_GEN3)
  229. #define is_chip_be2_be3r(phba) (chip_be3_r(phba) || (chip_be2(phba)))
  230. struct beiscsi_hba {
  231. struct hba_parameters params;
  232. struct hwi_controller *phwi_ctrlr;
  233. unsigned int mem_req[SE_MEM_MAX];
  234. /* PCI BAR mapped addresses */
  235. u8 __iomem *csr_va; /* CSR */
  236. u8 __iomem *db_va; /* Door Bell */
  237. u8 __iomem *pci_va; /* PCI Config */
  238. struct be_bus_address csr_pa; /* CSR */
  239. struct be_bus_address db_pa; /* CSR */
  240. struct be_bus_address pci_pa; /* CSR */
  241. /* PCI representation of our HBA */
  242. struct pci_dev *pcidev;
  243. unsigned short asic_revision;
  244. unsigned int num_cpus;
  245. unsigned int nxt_cqid;
  246. struct msix_entry msix_entries[MAX_CPUS];
  247. char *msi_name[MAX_CPUS];
  248. bool msix_enabled;
  249. struct be_mem_descriptor *init_mem;
  250. unsigned short io_sgl_alloc_index;
  251. unsigned short io_sgl_free_index;
  252. unsigned short io_sgl_hndl_avbl;
  253. struct sgl_handle **io_sgl_hndl_base;
  254. struct sgl_handle **sgl_hndl_array;
  255. unsigned short eh_sgl_alloc_index;
  256. unsigned short eh_sgl_free_index;
  257. unsigned short eh_sgl_hndl_avbl;
  258. struct sgl_handle **eh_sgl_hndl_base;
  259. spinlock_t io_sgl_lock;
  260. spinlock_t mgmt_sgl_lock;
  261. spinlock_t isr_lock;
  262. unsigned int age;
  263. unsigned short avlbl_cids;
  264. unsigned short cid_alloc;
  265. unsigned short cid_free;
  266. struct list_head hba_queue;
  267. #define BE_MAX_SESSION 2048
  268. #define BE_SET_CID_TO_CRI(cri_index, cid) \
  269. (phba->cid_to_cri_map[cid] = cri_index)
  270. #define BE_GET_CRI_FROM_CID(cid) (phba->cid_to_cri_map[cid])
  271. unsigned short cid_to_cri_map[BE_MAX_SESSION];
  272. unsigned short *cid_array;
  273. struct iscsi_endpoint **ep_array;
  274. struct beiscsi_conn **conn_table;
  275. struct iscsi_boot_kset *boot_kset;
  276. struct Scsi_Host *shost;
  277. struct iscsi_iface *ipv4_iface;
  278. struct iscsi_iface *ipv6_iface;
  279. struct {
  280. /**
  281. * group together since they are used most frequently
  282. * for cid to cri conversion
  283. */
  284. unsigned int iscsi_cid_start;
  285. unsigned int phys_port;
  286. unsigned int isr_offset;
  287. unsigned int iscsi_icd_start;
  288. unsigned int iscsi_cid_count;
  289. unsigned int iscsi_icd_count;
  290. unsigned int pci_function;
  291. unsigned short cid_alloc;
  292. unsigned short cid_free;
  293. unsigned short avlbl_cids;
  294. unsigned short iscsi_features;
  295. spinlock_t cid_lock;
  296. } fw_config;
  297. unsigned int state;
  298. bool fw_timeout;
  299. bool ue_detected;
  300. struct delayed_work beiscsi_hw_check_task;
  301. u8 mac_address[ETH_ALEN];
  302. char fw_ver_str[BEISCSI_VER_STRLEN];
  303. char wq_name[20];
  304. struct workqueue_struct *wq; /* The actuak work queue */
  305. struct be_ctrl_info ctrl;
  306. unsigned int generation;
  307. unsigned int interface_handle;
  308. struct mgmt_session_info boot_sess;
  309. struct invalidate_command_table inv_tbl[128];
  310. unsigned int attr_log_enable;
  311. int (*iotask_fn)(struct iscsi_task *,
  312. struct scatterlist *sg,
  313. uint32_t num_sg, uint32_t xferlen,
  314. uint32_t writedir);
  315. };
  316. struct beiscsi_session {
  317. struct pci_pool *bhs_pool;
  318. };
  319. /**
  320. * struct beiscsi_conn - iscsi connection structure
  321. */
  322. struct beiscsi_conn {
  323. struct iscsi_conn *conn;
  324. struct beiscsi_hba *phba;
  325. u32 exp_statsn;
  326. u32 beiscsi_conn_cid;
  327. struct beiscsi_endpoint *ep;
  328. unsigned short login_in_progress;
  329. struct wrb_handle *plogin_wrb_handle;
  330. struct sgl_handle *plogin_sgl_handle;
  331. struct beiscsi_session *beiscsi_sess;
  332. struct iscsi_task *task;
  333. };
  334. /* This structure is used by the chip */
  335. struct pdu_data_out {
  336. u32 dw[12];
  337. };
  338. /**
  339. * Pseudo amap definition in which each bit of the actual structure is defined
  340. * as a byte: used to calculate offset/shift/mask of each field
  341. */
  342. struct amap_pdu_data_out {
  343. u8 opcode[6]; /* opcode */
  344. u8 rsvd0[2]; /* should be 0 */
  345. u8 rsvd1[7];
  346. u8 final_bit; /* F bit */
  347. u8 rsvd2[16];
  348. u8 ahs_length[8]; /* no AHS */
  349. u8 data_len_hi[8];
  350. u8 data_len_lo[16]; /* DataSegmentLength */
  351. u8 lun[64];
  352. u8 itt[32]; /* ITT; initiator task tag */
  353. u8 ttt[32]; /* TTT; valid for R2T or 0xffffffff */
  354. u8 rsvd3[32];
  355. u8 exp_stat_sn[32];
  356. u8 rsvd4[32];
  357. u8 data_sn[32];
  358. u8 buffer_offset[32];
  359. u8 rsvd5[32];
  360. };
  361. struct be_cmd_bhs {
  362. struct iscsi_scsi_req iscsi_hdr;
  363. unsigned char pad1[16];
  364. struct pdu_data_out iscsi_data_pdu;
  365. unsigned char pad2[BE_SENSE_INFO_SIZE -
  366. sizeof(struct pdu_data_out)];
  367. };
  368. struct beiscsi_io_task {
  369. struct wrb_handle *pwrb_handle;
  370. struct sgl_handle *psgl_handle;
  371. struct beiscsi_conn *conn;
  372. struct scsi_cmnd *scsi_cmnd;
  373. unsigned int cmd_sn;
  374. unsigned int flags;
  375. unsigned short cid;
  376. unsigned short header_len;
  377. itt_t libiscsi_itt;
  378. struct be_cmd_bhs *cmd_bhs;
  379. struct be_bus_address bhs_pa;
  380. unsigned short bhs_len;
  381. dma_addr_t mtask_addr;
  382. uint32_t mtask_data_count;
  383. uint8_t wrb_type;
  384. };
  385. struct be_nonio_bhs {
  386. struct iscsi_hdr iscsi_hdr;
  387. unsigned char pad1[16];
  388. struct pdu_data_out iscsi_data_pdu;
  389. unsigned char pad2[BE_SENSE_INFO_SIZE -
  390. sizeof(struct pdu_data_out)];
  391. };
  392. struct be_status_bhs {
  393. struct iscsi_scsi_req iscsi_hdr;
  394. unsigned char pad1[16];
  395. /**
  396. * The plus 2 below is to hold the sense info length that gets
  397. * DMA'ed by RxULP
  398. */
  399. unsigned char sense_info[BE_SENSE_INFO_SIZE];
  400. };
  401. struct iscsi_sge {
  402. u32 dw[4];
  403. };
  404. /**
  405. * Pseudo amap definition in which each bit of the actual structure is defined
  406. * as a byte: used to calculate offset/shift/mask of each field
  407. */
  408. struct amap_iscsi_sge {
  409. u8 addr_hi[32];
  410. u8 addr_lo[32];
  411. u8 sge_offset[22]; /* DWORD 2 */
  412. u8 rsvd0[9]; /* DWORD 2 */
  413. u8 last_sge; /* DWORD 2 */
  414. u8 len[17]; /* DWORD 3 */
  415. u8 rsvd1[15]; /* DWORD 3 */
  416. };
  417. struct beiscsi_offload_params {
  418. u32 dw[5];
  419. };
  420. #define OFFLD_PARAMS_ERL 0x00000003
  421. #define OFFLD_PARAMS_DDE 0x00000004
  422. #define OFFLD_PARAMS_HDE 0x00000008
  423. #define OFFLD_PARAMS_IR2T 0x00000010
  424. #define OFFLD_PARAMS_IMD 0x00000020
  425. #define OFFLD_PARAMS_DATA_SEQ_INORDER 0x00000040
  426. #define OFFLD_PARAMS_PDU_SEQ_INORDER 0x00000080
  427. #define OFFLD_PARAMS_MAX_R2T 0x00FFFF00
  428. /**
  429. * Pseudo amap definition in which each bit of the actual structure is defined
  430. * as a byte: used to calculate offset/shift/mask of each field
  431. */
  432. struct amap_beiscsi_offload_params {
  433. u8 max_burst_length[32];
  434. u8 max_send_data_segment_length[32];
  435. u8 first_burst_length[32];
  436. u8 erl[2];
  437. u8 dde[1];
  438. u8 hde[1];
  439. u8 ir2t[1];
  440. u8 imd[1];
  441. u8 data_seq_inorder[1];
  442. u8 pdu_seq_inorder[1];
  443. u8 max_r2t[16];
  444. u8 pad[8];
  445. u8 exp_statsn[32];
  446. };
  447. /* void hwi_complete_drvr_msgs(struct beiscsi_conn *beiscsi_conn,
  448. struct beiscsi_hba *phba, struct sol_cqe *psol);*/
  449. struct async_pdu_handle {
  450. struct list_head link;
  451. struct be_bus_address pa;
  452. void *pbuffer;
  453. unsigned int consumed;
  454. unsigned char index;
  455. unsigned char is_header;
  456. unsigned short cri;
  457. unsigned long buffer_len;
  458. };
  459. struct hwi_async_entry {
  460. struct {
  461. unsigned char hdr_received;
  462. unsigned char hdr_len;
  463. unsigned short bytes_received;
  464. unsigned int bytes_needed;
  465. struct list_head list;
  466. } wait_queue;
  467. struct list_head header_busy_list;
  468. struct list_head data_busy_list;
  469. };
  470. struct hwi_async_pdu_context {
  471. struct {
  472. struct be_bus_address pa_base;
  473. void *va_base;
  474. void *ring_base;
  475. struct async_pdu_handle *handle_base;
  476. unsigned int host_write_ptr;
  477. unsigned int ep_read_ptr;
  478. unsigned int writables;
  479. unsigned int free_entries;
  480. unsigned int busy_entries;
  481. struct list_head free_list;
  482. } async_header;
  483. struct {
  484. struct be_bus_address pa_base;
  485. void *va_base;
  486. void *ring_base;
  487. struct async_pdu_handle *handle_base;
  488. unsigned int host_write_ptr;
  489. unsigned int ep_read_ptr;
  490. unsigned int writables;
  491. unsigned int free_entries;
  492. unsigned int busy_entries;
  493. struct list_head free_list;
  494. } async_data;
  495. unsigned int buffer_size;
  496. unsigned int num_entries;
  497. /**
  498. * This is a varying size list! Do not add anything
  499. * after this entry!!
  500. */
  501. struct hwi_async_entry *async_entry;
  502. };
  503. #define PDUCQE_CODE_MASK 0x0000003F
  504. #define PDUCQE_DPL_MASK 0xFFFF0000
  505. #define PDUCQE_INDEX_MASK 0x0000FFFF
  506. struct i_t_dpdu_cqe {
  507. u32 dw[4];
  508. } __packed;
  509. /**
  510. * Pseudo amap definition in which each bit of the actual structure is defined
  511. * as a byte: used to calculate offset/shift/mask of each field
  512. */
  513. struct amap_i_t_dpdu_cqe {
  514. u8 db_addr_hi[32];
  515. u8 db_addr_lo[32];
  516. u8 code[6];
  517. u8 cid[10];
  518. u8 dpl[16];
  519. u8 index[16];
  520. u8 num_cons[10];
  521. u8 rsvd0[4];
  522. u8 final;
  523. u8 valid;
  524. } __packed;
  525. struct amap_i_t_dpdu_cqe_v2 {
  526. u8 db_addr_hi[32]; /* DWORD 0 */
  527. u8 db_addr_lo[32]; /* DWORD 1 */
  528. u8 code[6]; /* DWORD 2 */
  529. u8 num_cons; /* DWORD 2*/
  530. u8 rsvd0[8]; /* DWORD 2 */
  531. u8 dpl[17]; /* DWORD 2 */
  532. u8 index[16]; /* DWORD 3 */
  533. u8 cid[13]; /* DWORD 3 */
  534. u8 rsvd1; /* DWORD 3 */
  535. u8 final; /* DWORD 3 */
  536. u8 valid; /* DWORD 3 */
  537. } __packed;
  538. #define CQE_VALID_MASK 0x80000000
  539. #define CQE_CODE_MASK 0x0000003F
  540. #define CQE_CID_MASK 0x0000FFC0
  541. #define EQE_VALID_MASK 0x00000001
  542. #define EQE_MAJORCODE_MASK 0x0000000E
  543. #define EQE_RESID_MASK 0xFFFF0000
  544. struct be_eq_entry {
  545. u32 dw[1];
  546. } __packed;
  547. /**
  548. * Pseudo amap definition in which each bit of the actual structure is defined
  549. * as a byte: used to calculate offset/shift/mask of each field
  550. */
  551. struct amap_eq_entry {
  552. u8 valid; /* DWORD 0 */
  553. u8 major_code[3]; /* DWORD 0 */
  554. u8 minor_code[12]; /* DWORD 0 */
  555. u8 resource_id[16]; /* DWORD 0 */
  556. } __packed;
  557. struct cq_db {
  558. u32 dw[1];
  559. } __packed;
  560. /**
  561. * Pseudo amap definition in which each bit of the actual structure is defined
  562. * as a byte: used to calculate offset/shift/mask of each field
  563. */
  564. struct amap_cq_db {
  565. u8 qid[10];
  566. u8 event[1];
  567. u8 rsvd0[5];
  568. u8 num_popped[13];
  569. u8 rearm[1];
  570. u8 rsvd1[2];
  571. } __packed;
  572. void beiscsi_process_eq(struct beiscsi_hba *phba);
  573. struct iscsi_wrb {
  574. u32 dw[16];
  575. } __packed;
  576. #define WRB_TYPE_MASK 0xF0000000
  577. #define SKH_WRB_TYPE_OFFSET 27
  578. #define BE_WRB_TYPE_OFFSET 28
  579. #define ADAPTER_SET_WRB_TYPE(pwrb, wrb_type, type_offset) \
  580. (pwrb->dw[0] |= (wrb_type << type_offset))
  581. /**
  582. * Pseudo amap definition in which each bit of the actual structure is defined
  583. * as a byte: used to calculate offset/shift/mask of each field
  584. */
  585. struct amap_iscsi_wrb {
  586. u8 lun[14]; /* DWORD 0 */
  587. u8 lt; /* DWORD 0 */
  588. u8 invld; /* DWORD 0 */
  589. u8 wrb_idx[8]; /* DWORD 0 */
  590. u8 dsp; /* DWORD 0 */
  591. u8 dmsg; /* DWORD 0 */
  592. u8 undr_run; /* DWORD 0 */
  593. u8 over_run; /* DWORD 0 */
  594. u8 type[4]; /* DWORD 0 */
  595. u8 ptr2nextwrb[8]; /* DWORD 1 */
  596. u8 r2t_exp_dtl[24]; /* DWORD 1 */
  597. u8 sgl_icd_idx[12]; /* DWORD 2 */
  598. u8 rsvd0[20]; /* DWORD 2 */
  599. u8 exp_data_sn[32]; /* DWORD 3 */
  600. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  601. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  602. u8 cmdsn_itt[32]; /* DWORD 6 */
  603. u8 dif_ref_tag[32]; /* DWORD 7 */
  604. u8 sge0_addr_hi[32]; /* DWORD 8 */
  605. u8 sge0_addr_lo[32]; /* DWORD 9 */
  606. u8 sge0_offset[22]; /* DWORD 10 */
  607. u8 pbs; /* DWORD 10 */
  608. u8 dif_mode[2]; /* DWORD 10 */
  609. u8 rsvd1[6]; /* DWORD 10 */
  610. u8 sge0_last; /* DWORD 10 */
  611. u8 sge0_len[17]; /* DWORD 11 */
  612. u8 dif_meta_tag[14]; /* DWORD 11 */
  613. u8 sge0_in_ddr; /* DWORD 11 */
  614. u8 sge1_addr_hi[32]; /* DWORD 12 */
  615. u8 sge1_addr_lo[32]; /* DWORD 13 */
  616. u8 sge1_r2t_offset[22]; /* DWORD 14 */
  617. u8 rsvd2[9]; /* DWORD 14 */
  618. u8 sge1_last; /* DWORD 14 */
  619. u8 sge1_len[17]; /* DWORD 15 */
  620. u8 ref_sgl_icd_idx[12]; /* DWORD 15 */
  621. u8 rsvd3[2]; /* DWORD 15 */
  622. u8 sge1_in_ddr; /* DWORD 15 */
  623. } __packed;
  624. struct amap_iscsi_wrb_v2 {
  625. u8 r2t_exp_dtl[25]; /* DWORD 0 */
  626. u8 rsvd0[2]; /* DWORD 0*/
  627. u8 type[5]; /* DWORD 0 */
  628. u8 ptr2nextwrb[8]; /* DWORD 1 */
  629. u8 wrb_idx[8]; /* DWORD 1 */
  630. u8 lun[16]; /* DWORD 1 */
  631. u8 sgl_idx[16]; /* DWORD 2 */
  632. u8 ref_sgl_icd_idx[16]; /* DWORD 2 */
  633. u8 exp_data_sn[32]; /* DWORD 3 */
  634. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  635. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  636. u8 cq_id[16]; /* DWORD 6 */
  637. u8 rsvd1[16]; /* DWORD 6 */
  638. u8 cmdsn_itt[32]; /* DWORD 7 */
  639. u8 sge0_addr_hi[32]; /* DWORD 8 */
  640. u8 sge0_addr_lo[32]; /* DWORD 9 */
  641. u8 sge0_offset[24]; /* DWORD 10 */
  642. u8 rsvd2[7]; /* DWORD 10 */
  643. u8 sge0_last; /* DWORD 10 */
  644. u8 sge0_len[17]; /* DWORD 11 */
  645. u8 rsvd3[7]; /* DWORD 11 */
  646. u8 diff_enbl; /* DWORD 11 */
  647. u8 u_run; /* DWORD 11 */
  648. u8 o_run; /* DWORD 11 */
  649. u8 invalid; /* DWORD 11 */
  650. u8 dsp; /* DWORD 11 */
  651. u8 dmsg; /* DWORD 11 */
  652. u8 rsvd4; /* DWORD 11 */
  653. u8 lt; /* DWORD 11 */
  654. u8 sge1_addr_hi[32]; /* DWORD 12 */
  655. u8 sge1_addr_lo[32]; /* DWORD 13 */
  656. u8 sge1_r2t_offset[24]; /* DWORD 14 */
  657. u8 rsvd5[7]; /* DWORD 14 */
  658. u8 sge1_last; /* DWORD 14 */
  659. u8 sge1_len[17]; /* DWORD 15 */
  660. u8 rsvd6[15]; /* DWORD 15 */
  661. } __packed;
  662. struct wrb_handle *alloc_wrb_handle(struct beiscsi_hba *phba, unsigned int cid);
  663. void
  664. free_mgmt_sgl_handle(struct beiscsi_hba *phba, struct sgl_handle *psgl_handle);
  665. void beiscsi_process_all_cqs(struct work_struct *work);
  666. void beiscsi_free_mgmt_task_handles(struct beiscsi_conn *beiscsi_conn,
  667. struct iscsi_task *task);
  668. static inline bool beiscsi_error(struct beiscsi_hba *phba)
  669. {
  670. return phba->ue_detected || phba->fw_timeout;
  671. }
  672. struct pdu_nop_out {
  673. u32 dw[12];
  674. };
  675. /**
  676. * Pseudo amap definition in which each bit of the actual structure is defined
  677. * as a byte: used to calculate offset/shift/mask of each field
  678. */
  679. struct amap_pdu_nop_out {
  680. u8 opcode[6]; /* opcode 0x00 */
  681. u8 i_bit; /* I Bit */
  682. u8 x_bit; /* reserved; should be 0 */
  683. u8 fp_bit_filler1[7];
  684. u8 f_bit; /* always 1 */
  685. u8 reserved1[16];
  686. u8 ahs_length[8]; /* no AHS */
  687. u8 data_len_hi[8];
  688. u8 data_len_lo[16]; /* DataSegmentLength */
  689. u8 lun[64];
  690. u8 itt[32]; /* initiator id for ping or 0xffffffff */
  691. u8 ttt[32]; /* target id for ping or 0xffffffff */
  692. u8 cmd_sn[32];
  693. u8 exp_stat_sn[32];
  694. u8 reserved5[128];
  695. };
  696. #define PDUBASE_OPCODE_MASK 0x0000003F
  697. #define PDUBASE_DATALENHI_MASK 0x0000FF00
  698. #define PDUBASE_DATALENLO_MASK 0xFFFF0000
  699. struct pdu_base {
  700. u32 dw[16];
  701. } __packed;
  702. /**
  703. * Pseudo amap definition in which each bit of the actual structure is defined
  704. * as a byte: used to calculate offset/shift/mask of each field
  705. */
  706. struct amap_pdu_base {
  707. u8 opcode[6];
  708. u8 i_bit; /* immediate bit */
  709. u8 x_bit; /* reserved, always 0 */
  710. u8 reserved1[24]; /* opcode-specific fields */
  711. u8 ahs_length[8]; /* length units is 4 byte words */
  712. u8 data_len_hi[8];
  713. u8 data_len_lo[16]; /* DatasegmentLength */
  714. u8 lun[64]; /* lun or opcode-specific fields */
  715. u8 itt[32]; /* initiator task tag */
  716. u8 reserved4[224];
  717. };
  718. struct iscsi_target_context_update_wrb {
  719. u32 dw[16];
  720. } __packed;
  721. /**
  722. * Pseudo amap definition in which each bit of the actual structure is defined
  723. * as a byte: used to calculate offset/shift/mask of each field
  724. */
  725. #define BE_TGT_CTX_UPDT_CMD 0x07
  726. struct amap_iscsi_target_context_update_wrb {
  727. u8 lun[14]; /* DWORD 0 */
  728. u8 lt; /* DWORD 0 */
  729. u8 invld; /* DWORD 0 */
  730. u8 wrb_idx[8]; /* DWORD 0 */
  731. u8 dsp; /* DWORD 0 */
  732. u8 dmsg; /* DWORD 0 */
  733. u8 undr_run; /* DWORD 0 */
  734. u8 over_run; /* DWORD 0 */
  735. u8 type[4]; /* DWORD 0 */
  736. u8 ptr2nextwrb[8]; /* DWORD 1 */
  737. u8 max_burst_length[19]; /* DWORD 1 */
  738. u8 rsvd0[5]; /* DWORD 1 */
  739. u8 rsvd1[15]; /* DWORD 2 */
  740. u8 max_send_data_segment_length[17]; /* DWORD 2 */
  741. u8 first_burst_length[14]; /* DWORD 3 */
  742. u8 rsvd2[2]; /* DWORD 3 */
  743. u8 tx_wrbindex_drv_msg[8]; /* DWORD 3 */
  744. u8 rsvd3[5]; /* DWORD 3 */
  745. u8 session_state[3]; /* DWORD 3 */
  746. u8 rsvd4[16]; /* DWORD 4 */
  747. u8 tx_jumbo; /* DWORD 4 */
  748. u8 hde; /* DWORD 4 */
  749. u8 dde; /* DWORD 4 */
  750. u8 erl[2]; /* DWORD 4 */
  751. u8 domain_id[5]; /* DWORD 4 */
  752. u8 mode; /* DWORD 4 */
  753. u8 imd; /* DWORD 4 */
  754. u8 ir2t; /* DWORD 4 */
  755. u8 notpredblq[2]; /* DWORD 4 */
  756. u8 compltonack; /* DWORD 4 */
  757. u8 stat_sn[32]; /* DWORD 5 */
  758. u8 pad_buffer_addr_hi[32]; /* DWORD 6 */
  759. u8 pad_buffer_addr_lo[32]; /* DWORD 7 */
  760. u8 pad_addr_hi[32]; /* DWORD 8 */
  761. u8 pad_addr_lo[32]; /* DWORD 9 */
  762. u8 rsvd5[32]; /* DWORD 10 */
  763. u8 rsvd6[32]; /* DWORD 11 */
  764. u8 rsvd7[32]; /* DWORD 12 */
  765. u8 rsvd8[32]; /* DWORD 13 */
  766. u8 rsvd9[32]; /* DWORD 14 */
  767. u8 rsvd10[32]; /* DWORD 15 */
  768. } __packed;
  769. #define BEISCSI_MAX_RECV_DATASEG_LEN (64 * 1024)
  770. #define BEISCSI_MAX_CXNS 1
  771. struct amap_iscsi_target_context_update_wrb_v2 {
  772. u8 max_burst_length[24]; /* DWORD 0 */
  773. u8 rsvd0[3]; /* DWORD 0 */
  774. u8 type[5]; /* DWORD 0 */
  775. u8 ptr2nextwrb[8]; /* DWORD 1 */
  776. u8 wrb_idx[8]; /* DWORD 1 */
  777. u8 rsvd1[16]; /* DWORD 1 */
  778. u8 max_send_data_segment_length[24]; /* DWORD 2 */
  779. u8 rsvd2[8]; /* DWORD 2 */
  780. u8 first_burst_length[24]; /* DWORD 3 */
  781. u8 rsvd3[8]; /* DOWRD 3 */
  782. u8 max_r2t[16]; /* DWORD 4 */
  783. u8 rsvd4[10]; /* DWORD 4 */
  784. u8 hde; /* DWORD 4 */
  785. u8 dde; /* DWORD 4 */
  786. u8 erl[2]; /* DWORD 4 */
  787. u8 imd; /* DWORD 4 */
  788. u8 ir2t; /* DWORD 4 */
  789. u8 stat_sn[32]; /* DWORD 5 */
  790. u8 rsvd5[32]; /* DWORD 6 */
  791. u8 rsvd6[32]; /* DWORD 7 */
  792. u8 max_recv_dataseg_len[24]; /* DWORD 8 */
  793. u8 rsvd7[8]; /* DWORD 8 */
  794. u8 rsvd8[32]; /* DWORD 9 */
  795. u8 rsvd9[32]; /* DWORD 10 */
  796. u8 max_cxns[16]; /* DWORD 11 */
  797. u8 rsvd10[11]; /* DWORD 11*/
  798. u8 invld; /* DWORD 11 */
  799. u8 rsvd11;/* DWORD 11*/
  800. u8 dmsg; /* DWORD 11 */
  801. u8 data_seq_inorder; /* DWORD 11 */
  802. u8 pdu_seq_inorder; /* DWORD 11 */
  803. u8 rsvd12[32]; /*DWORD 12 */
  804. u8 rsvd13[32]; /* DWORD 13 */
  805. u8 rsvd14[32]; /* DWORD 14 */
  806. u8 rsvd15[32]; /* DWORD 15 */
  807. } __packed;
  808. struct be_ring {
  809. u32 pages; /* queue size in pages */
  810. u32 id; /* queue id assigned by beklib */
  811. u32 num; /* number of elements in queue */
  812. u32 cidx; /* consumer index */
  813. u32 pidx; /* producer index -- not used by most rings */
  814. u32 item_size; /* size in bytes of one object */
  815. void *va; /* The virtual address of the ring. This
  816. * should be last to allow 32 & 64 bit debugger
  817. * extensions to work.
  818. */
  819. };
  820. struct hwi_wrb_context {
  821. struct list_head wrb_handle_list;
  822. struct list_head wrb_handle_drvr_list;
  823. struct wrb_handle **pwrb_handle_base;
  824. struct wrb_handle **pwrb_handle_basestd;
  825. struct iscsi_wrb *plast_wrb;
  826. unsigned short alloc_index;
  827. unsigned short free_index;
  828. unsigned short wrb_handles_available;
  829. unsigned short cid;
  830. };
  831. struct hwi_controller {
  832. struct list_head io_sgl_list;
  833. struct list_head eh_sgl_list;
  834. struct sgl_handle *psgl_handle_base;
  835. unsigned int wrb_mem_index;
  836. struct hwi_wrb_context *wrb_context;
  837. struct mcc_wrb *pmcc_wrb_base;
  838. struct be_ring default_pdu_hdr;
  839. struct be_ring default_pdu_data;
  840. struct hwi_context_memory *phwi_ctxt;
  841. };
  842. enum hwh_type_enum {
  843. HWH_TYPE_IO = 1,
  844. HWH_TYPE_LOGOUT = 2,
  845. HWH_TYPE_TMF = 3,
  846. HWH_TYPE_NOP = 4,
  847. HWH_TYPE_IO_RD = 5,
  848. HWH_TYPE_LOGIN = 11,
  849. HWH_TYPE_INVALID = 0xFFFFFFFF
  850. };
  851. struct wrb_handle {
  852. enum hwh_type_enum type;
  853. unsigned short wrb_index;
  854. unsigned short nxt_wrb_index;
  855. struct iscsi_task *pio_handle;
  856. struct iscsi_wrb *pwrb;
  857. };
  858. struct hwi_context_memory {
  859. /* Adaptive interrupt coalescing (AIC) info */
  860. u16 min_eqd; /* in usecs */
  861. u16 max_eqd; /* in usecs */
  862. u16 cur_eqd; /* in usecs */
  863. struct be_eq_obj be_eq[MAX_CPUS];
  864. struct be_queue_info be_cq[MAX_CPUS - 1];
  865. struct be_queue_info be_def_hdrq;
  866. struct be_queue_info be_def_dataq;
  867. struct be_queue_info *be_wrbq;
  868. struct hwi_async_pdu_context *pasync_ctx;
  869. };
  870. /* Logging related definitions */
  871. #define BEISCSI_LOG_INIT 0x0001 /* Initialization events */
  872. #define BEISCSI_LOG_MBOX 0x0002 /* Mailbox Events */
  873. #define BEISCSI_LOG_MISC 0x0004 /* Miscllaneous Events */
  874. #define BEISCSI_LOG_EH 0x0008 /* Error Handler */
  875. #define BEISCSI_LOG_IO 0x0010 /* IO Code Path */
  876. #define BEISCSI_LOG_CONFIG 0x0020 /* CONFIG Code Path */
  877. #define beiscsi_log(phba, level, mask, fmt, arg...) \
  878. do { \
  879. uint32_t log_value = phba->attr_log_enable; \
  880. if (((mask) & log_value) || (level[1] <= '3')) \
  881. shost_printk(level, phba->shost, \
  882. fmt, __LINE__, ##arg); \
  883. } while (0)
  884. #endif