pfc-sh7372.c 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656
  1. /*
  2. * sh7372 processor support - PFC hardware block
  3. *
  4. * Copyright (C) 2010 Kuninori Morimoto <morimoto.kuninori@renesas.com>
  5. *
  6. * Based on
  7. * sh7367 processor support - PFC hardware block
  8. * Copyright (C) 2010 Magnus Damm
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; version 2 of the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. */
  23. #include <linux/io.h>
  24. #include <linux/kernel.h>
  25. #include <linux/pinctrl/pinconf-generic.h>
  26. #include <linux/sh_intc.h>
  27. #include "core.h"
  28. #include "sh_pfc.h"
  29. #define CPU_ALL_PORT(fn, pfx, sfx) \
  30. PORT_10(0, fn, pfx, sfx), PORT_90(0, fn, pfx, sfx), \
  31. PORT_10(100, fn, pfx##10, sfx), PORT_10(110, fn, pfx##11, sfx), \
  32. PORT_10(120, fn, pfx##12, sfx), PORT_10(130, fn, pfx##13, sfx), \
  33. PORT_10(140, fn, pfx##14, sfx), PORT_10(150, fn, pfx##15, sfx), \
  34. PORT_10(160, fn, pfx##16, sfx), PORT_10(170, fn, pfx##17, sfx), \
  35. PORT_10(180, fn, pfx##18, sfx), PORT_1(190, fn, pfx##190, sfx)
  36. #define IRQC_PIN_MUX(irq, pin) \
  37. static const unsigned int intc_irq##irq##_pins[] = { \
  38. pin, \
  39. }; \
  40. static const unsigned int intc_irq##irq##_mux[] = { \
  41. IRQ##irq##_MARK, \
  42. }
  43. #define IRQC_PINS_MUX(irq, pin0, pin1) \
  44. static const unsigned int intc_irq##irq##_0_pins[] = { \
  45. pin0, \
  46. }; \
  47. static const unsigned int intc_irq##irq##_0_mux[] = { \
  48. IRQ##irq##_##pin0##_MARK, \
  49. }; \
  50. static const unsigned int intc_irq##irq##_1_pins[] = { \
  51. pin1, \
  52. }; \
  53. static const unsigned int intc_irq##irq##_1_mux[] = { \
  54. IRQ##irq##_##pin1##_MARK, \
  55. }
  56. enum {
  57. PINMUX_RESERVED = 0,
  58. /* PORT0_DATA -> PORT190_DATA */
  59. PINMUX_DATA_BEGIN,
  60. PORT_ALL(DATA),
  61. PINMUX_DATA_END,
  62. /* PORT0_IN -> PORT190_IN */
  63. PINMUX_INPUT_BEGIN,
  64. PORT_ALL(IN),
  65. PINMUX_INPUT_END,
  66. /* PORT0_OUT -> PORT190_OUT */
  67. PINMUX_OUTPUT_BEGIN,
  68. PORT_ALL(OUT),
  69. PINMUX_OUTPUT_END,
  70. PINMUX_FUNCTION_BEGIN,
  71. PORT_ALL(FN_IN), /* PORT0_FN_IN -> PORT190_FN_IN */
  72. PORT_ALL(FN_OUT), /* PORT0_FN_OUT -> PORT190_FN_OUT */
  73. PORT_ALL(FN0), /* PORT0_FN0 -> PORT190_FN0 */
  74. PORT_ALL(FN1), /* PORT0_FN1 -> PORT190_FN1 */
  75. PORT_ALL(FN2), /* PORT0_FN2 -> PORT190_FN2 */
  76. PORT_ALL(FN3), /* PORT0_FN3 -> PORT190_FN3 */
  77. PORT_ALL(FN4), /* PORT0_FN4 -> PORT190_FN4 */
  78. PORT_ALL(FN5), /* PORT0_FN5 -> PORT190_FN5 */
  79. PORT_ALL(FN6), /* PORT0_FN6 -> PORT190_FN6 */
  80. PORT_ALL(FN7), /* PORT0_FN7 -> PORT190_FN7 */
  81. MSEL1CR_31_0, MSEL1CR_31_1,
  82. MSEL1CR_30_0, MSEL1CR_30_1,
  83. MSEL1CR_29_0, MSEL1CR_29_1,
  84. MSEL1CR_28_0, MSEL1CR_28_1,
  85. MSEL1CR_27_0, MSEL1CR_27_1,
  86. MSEL1CR_26_0, MSEL1CR_26_1,
  87. MSEL1CR_16_0, MSEL1CR_16_1,
  88. MSEL1CR_15_0, MSEL1CR_15_1,
  89. MSEL1CR_14_0, MSEL1CR_14_1,
  90. MSEL1CR_13_0, MSEL1CR_13_1,
  91. MSEL1CR_12_0, MSEL1CR_12_1,
  92. MSEL1CR_9_0, MSEL1CR_9_1,
  93. MSEL1CR_8_0, MSEL1CR_8_1,
  94. MSEL1CR_7_0, MSEL1CR_7_1,
  95. MSEL1CR_6_0, MSEL1CR_6_1,
  96. MSEL1CR_4_0, MSEL1CR_4_1,
  97. MSEL1CR_3_0, MSEL1CR_3_1,
  98. MSEL1CR_2_0, MSEL1CR_2_1,
  99. MSEL1CR_0_0, MSEL1CR_0_1,
  100. MSEL3CR_27_0, MSEL3CR_27_1,
  101. MSEL3CR_26_0, MSEL3CR_26_1,
  102. MSEL3CR_21_0, MSEL3CR_21_1,
  103. MSEL3CR_20_0, MSEL3CR_20_1,
  104. MSEL3CR_15_0, MSEL3CR_15_1,
  105. MSEL3CR_9_0, MSEL3CR_9_1,
  106. MSEL3CR_6_0, MSEL3CR_6_1,
  107. MSEL4CR_19_0, MSEL4CR_19_1,
  108. MSEL4CR_18_0, MSEL4CR_18_1,
  109. MSEL4CR_17_0, MSEL4CR_17_1,
  110. MSEL4CR_16_0, MSEL4CR_16_1,
  111. MSEL4CR_15_0, MSEL4CR_15_1,
  112. MSEL4CR_14_0, MSEL4CR_14_1,
  113. MSEL4CR_10_0, MSEL4CR_10_1,
  114. MSEL4CR_6_0, MSEL4CR_6_1,
  115. MSEL4CR_4_0, MSEL4CR_4_1,
  116. MSEL4CR_1_0, MSEL4CR_1_1,
  117. PINMUX_FUNCTION_END,
  118. PINMUX_MARK_BEGIN,
  119. /* IRQ */
  120. IRQ0_6_MARK, IRQ0_162_MARK, IRQ1_MARK, IRQ2_4_MARK,
  121. IRQ2_5_MARK, IRQ3_8_MARK, IRQ3_16_MARK, IRQ4_17_MARK,
  122. IRQ4_163_MARK, IRQ5_MARK, IRQ6_39_MARK, IRQ6_164_MARK,
  123. IRQ7_40_MARK, IRQ7_167_MARK, IRQ8_41_MARK, IRQ8_168_MARK,
  124. IRQ9_42_MARK, IRQ9_169_MARK, IRQ10_MARK, IRQ11_MARK,
  125. IRQ12_80_MARK, IRQ12_137_MARK, IRQ13_81_MARK, IRQ13_145_MARK,
  126. IRQ14_82_MARK, IRQ14_146_MARK, IRQ15_83_MARK, IRQ15_147_MARK,
  127. IRQ16_84_MARK, IRQ16_170_MARK, IRQ17_MARK, IRQ18_MARK,
  128. IRQ19_MARK, IRQ20_MARK, IRQ21_MARK, IRQ22_MARK,
  129. IRQ23_MARK, IRQ24_MARK, IRQ25_MARK, IRQ26_121_MARK,
  130. IRQ26_172_MARK, IRQ27_122_MARK, IRQ27_180_MARK, IRQ28_123_MARK,
  131. IRQ28_181_MARK, IRQ29_129_MARK, IRQ29_182_MARK, IRQ30_130_MARK,
  132. IRQ30_183_MARK, IRQ31_138_MARK, IRQ31_184_MARK,
  133. /* MSIOF0 */
  134. MSIOF0_TSYNC_MARK, MSIOF0_TSCK_MARK, MSIOF0_RXD_MARK,
  135. MSIOF0_RSCK_MARK, MSIOF0_RSYNC_MARK, MSIOF0_MCK0_MARK,
  136. MSIOF0_MCK1_MARK, MSIOF0_SS1_MARK, MSIOF0_SS2_MARK,
  137. MSIOF0_TXD_MARK,
  138. /* MSIOF1 */
  139. MSIOF1_TSCK_39_MARK, MSIOF1_TSYNC_40_MARK,
  140. MSIOF1_TSCK_88_MARK, MSIOF1_TSYNC_89_MARK,
  141. MSIOF1_TXD_41_MARK, MSIOF1_RXD_42_MARK,
  142. MSIOF1_TXD_90_MARK, MSIOF1_RXD_91_MARK,
  143. MSIOF1_SS1_43_MARK, MSIOF1_SS2_44_MARK,
  144. MSIOF1_SS1_92_MARK, MSIOF1_SS2_93_MARK,
  145. MSIOF1_RSCK_MARK, MSIOF1_RSYNC_MARK,
  146. MSIOF1_MCK0_MARK, MSIOF1_MCK1_MARK,
  147. /* MSIOF2 */
  148. MSIOF2_RSCK_MARK, MSIOF2_RSYNC_MARK, MSIOF2_MCK0_MARK,
  149. MSIOF2_MCK1_MARK, MSIOF2_SS1_MARK, MSIOF2_SS2_MARK,
  150. MSIOF2_TSYNC_MARK, MSIOF2_TSCK_MARK, MSIOF2_RXD_MARK,
  151. MSIOF2_TXD_MARK,
  152. /* BBIF1 */
  153. BBIF1_RXD_MARK, BBIF1_TSYNC_MARK, BBIF1_TSCK_MARK,
  154. BBIF1_TXD_MARK, BBIF1_RSCK_MARK, BBIF1_RSYNC_MARK,
  155. BBIF1_FLOW_MARK, BB_RX_FLOW_N_MARK,
  156. /* BBIF2 */
  157. BBIF2_TSCK1_MARK, BBIF2_TSYNC1_MARK,
  158. BBIF2_TXD1_MARK, BBIF2_RXD_MARK,
  159. /* FSI */
  160. FSIACK_MARK, FSIBCK_MARK, FSIAILR_MARK, FSIAIBT_MARK,
  161. FSIAISLD_MARK, FSIAOMC_MARK, FSIAOLR_MARK, FSIAOBT_MARK,
  162. FSIAOSLD_MARK, FSIASPDIF_11_MARK, FSIASPDIF_15_MARK,
  163. /* FMSI */
  164. FMSOCK_MARK, FMSOOLR_MARK, FMSIOLR_MARK, FMSOOBT_MARK,
  165. FMSIOBT_MARK, FMSOSLD_MARK, FMSOILR_MARK, FMSIILR_MARK,
  166. FMSOIBT_MARK, FMSIIBT_MARK, FMSISLD_MARK, FMSICK_MARK,
  167. /* SCIFA0 */
  168. SCIFA0_TXD_MARK, SCIFA0_RXD_MARK, SCIFA0_SCK_MARK,
  169. SCIFA0_RTS_MARK, SCIFA0_CTS_MARK,
  170. /* SCIFA1 */
  171. SCIFA1_TXD_MARK, SCIFA1_RXD_MARK, SCIFA1_SCK_MARK,
  172. SCIFA1_RTS_MARK, SCIFA1_CTS_MARK,
  173. /* SCIFA2 */
  174. SCIFA2_CTS1_MARK, SCIFA2_RTS1_MARK, SCIFA2_TXD1_MARK,
  175. SCIFA2_RXD1_MARK, SCIFA2_SCK1_MARK,
  176. /* SCIFA3 */
  177. SCIFA3_CTS_43_MARK, SCIFA3_CTS_140_MARK, SCIFA3_RTS_44_MARK,
  178. SCIFA3_RTS_141_MARK, SCIFA3_SCK_MARK, SCIFA3_TXD_MARK,
  179. SCIFA3_RXD_MARK,
  180. /* SCIFA4 */
  181. SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
  182. /* SCIFA5 */
  183. SCIFA5_RXD_MARK, SCIFA5_TXD_MARK,
  184. /* SCIFB */
  185. SCIFB_SCK_MARK, SCIFB_RTS_MARK, SCIFB_CTS_MARK,
  186. SCIFB_TXD_MARK, SCIFB_RXD_MARK,
  187. /* CEU */
  188. VIO_HD_MARK, VIO_CKO1_MARK, VIO_CKO2_MARK, VIO_VD_MARK,
  189. VIO_CLK_MARK, VIO_FIELD_MARK, VIO_CKO_MARK,
  190. VIO_D0_MARK, VIO_D1_MARK, VIO_D2_MARK, VIO_D3_MARK,
  191. VIO_D4_MARK, VIO_D5_MARK, VIO_D6_MARK, VIO_D7_MARK,
  192. VIO_D8_MARK, VIO_D9_MARK, VIO_D10_MARK, VIO_D11_MARK,
  193. VIO_D12_MARK, VIO_D13_MARK, VIO_D14_MARK, VIO_D15_MARK,
  194. /* USB0 */
  195. IDIN_0_MARK, EXTLP_0_MARK, OVCN2_0_MARK, PWEN_0_MARK,
  196. OVCN_0_MARK, VBUS0_0_MARK,
  197. /* USB1 */
  198. IDIN_1_18_MARK, IDIN_1_113_MARK,
  199. PWEN_1_115_MARK, PWEN_1_138_MARK,
  200. OVCN_1_114_MARK, OVCN_1_162_MARK,
  201. EXTLP_1_MARK, OVCN2_1_MARK,
  202. VBUS0_1_MARK,
  203. /* GPIO */
  204. GPI0_MARK, GPI1_MARK, GPO0_MARK, GPO1_MARK,
  205. /* BSC */
  206. BS_MARK, WE1_MARK,
  207. CKO_MARK, WAIT_MARK, RDWR_MARK,
  208. A0_MARK, A1_MARK, A2_MARK, A3_MARK,
  209. A6_MARK, A7_MARK, A8_MARK, A9_MARK,
  210. A10_MARK, A11_MARK, A12_MARK, A13_MARK,
  211. A14_MARK, A15_MARK, A16_MARK, A17_MARK,
  212. A18_MARK, A19_MARK, A20_MARK, A21_MARK,
  213. A22_MARK, A23_MARK, A24_MARK, A25_MARK,
  214. A26_MARK,
  215. CS0_MARK, CS2_MARK, CS4_MARK,
  216. CS5A_MARK, CS5B_MARK, CS6A_MARK,
  217. /* BSC/FLCTL */
  218. RD_FSC_MARK, WE0_FWE_MARK, A4_FOE_MARK, A5_FCDE_MARK,
  219. D0_NAF0_MARK, D1_NAF1_MARK, D2_NAF2_MARK, D3_NAF3_MARK,
  220. D4_NAF4_MARK, D5_NAF5_MARK, D6_NAF6_MARK, D7_NAF7_MARK,
  221. D8_NAF8_MARK, D9_NAF9_MARK, D10_NAF10_MARK, D11_NAF11_MARK,
  222. D12_NAF12_MARK, D13_NAF13_MARK, D14_NAF14_MARK, D15_NAF15_MARK,
  223. /* MMCIF(1) */
  224. MMCD0_0_MARK, MMCD0_1_MARK, MMCD0_2_MARK, MMCD0_3_MARK,
  225. MMCD0_4_MARK, MMCD0_5_MARK, MMCD0_6_MARK, MMCD0_7_MARK,
  226. MMCCMD0_MARK, MMCCLK0_MARK,
  227. /* MMCIF(2) */
  228. MMCD1_0_MARK, MMCD1_1_MARK, MMCD1_2_MARK, MMCD1_3_MARK,
  229. MMCD1_4_MARK, MMCD1_5_MARK, MMCD1_6_MARK, MMCD1_7_MARK,
  230. MMCCLK1_MARK, MMCCMD1_MARK,
  231. /* SPU2 */
  232. VINT_I_MARK,
  233. /* FLCTL */
  234. FCE1_MARK, FCE0_MARK, FRB_MARK,
  235. /* HSI */
  236. GP_RX_FLAG_MARK, GP_RX_DATA_MARK, GP_TX_READY_MARK,
  237. GP_RX_WAKE_MARK, MP_TX_FLAG_MARK, MP_TX_DATA_MARK,
  238. MP_RX_READY_MARK, MP_TX_WAKE_MARK,
  239. /* MFI */
  240. MFIv6_MARK,
  241. MFIv4_MARK,
  242. MEMC_CS0_MARK, MEMC_BUSCLK_MEMC_A0_MARK,
  243. MEMC_CS1_MEMC_A1_MARK, MEMC_ADV_MEMC_DREQ0_MARK,
  244. MEMC_WAIT_MEMC_DREQ1_MARK, MEMC_NOE_MARK,
  245. MEMC_NWE_MARK, MEMC_INT_MARK,
  246. MEMC_AD0_MARK, MEMC_AD1_MARK, MEMC_AD2_MARK,
  247. MEMC_AD3_MARK, MEMC_AD4_MARK, MEMC_AD5_MARK,
  248. MEMC_AD6_MARK, MEMC_AD7_MARK, MEMC_AD8_MARK,
  249. MEMC_AD9_MARK, MEMC_AD10_MARK, MEMC_AD11_MARK,
  250. MEMC_AD12_MARK, MEMC_AD13_MARK, MEMC_AD14_MARK,
  251. MEMC_AD15_MARK,
  252. /* SIM */
  253. SIM_RST_MARK, SIM_CLK_MARK, SIM_D_MARK,
  254. /* TPU */
  255. TPU0TO0_MARK, TPU0TO1_MARK,
  256. TPU0TO2_93_MARK, TPU0TO2_99_MARK,
  257. TPU0TO3_MARK,
  258. /* I2C2 */
  259. I2C_SCL2_MARK, I2C_SDA2_MARK,
  260. /* I2C3(1) */
  261. I2C_SCL3_MARK, I2C_SDA3_MARK,
  262. /* I2C3(2) */
  263. I2C_SCL3S_MARK, I2C_SDA3S_MARK,
  264. /* I2C4(2) */
  265. I2C_SCL4_MARK, I2C_SDA4_MARK,
  266. /* I2C4(2) */
  267. I2C_SCL4S_MARK, I2C_SDA4S_MARK,
  268. /* KEYSC */
  269. KEYOUT0_MARK, KEYIN0_121_MARK, KEYIN0_136_MARK,
  270. KEYOUT1_MARK, KEYIN1_122_MARK, KEYIN1_135_MARK,
  271. KEYOUT2_MARK, KEYIN2_123_MARK, KEYIN2_134_MARK,
  272. KEYOUT3_MARK, KEYIN3_124_MARK, KEYIN3_133_MARK,
  273. KEYOUT4_MARK, KEYIN4_MARK,
  274. KEYOUT5_MARK, KEYIN5_MARK,
  275. KEYOUT6_MARK, KEYIN6_MARK,
  276. KEYOUT7_MARK, KEYIN7_MARK,
  277. /* LCDC */
  278. LCDC0_SELECT_MARK,
  279. LCDC1_SELECT_MARK,
  280. LCDHSYN_MARK, LCDCS_MARK, LCDVSYN_MARK, LCDDCK_MARK,
  281. LCDWR_MARK, LCDRD_MARK, LCDDISP_MARK, LCDRS_MARK,
  282. LCDLCLK_MARK, LCDDON_MARK,
  283. LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
  284. LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
  285. LCDD8_MARK, LCDD9_MARK, LCDD10_MARK, LCDD11_MARK,
  286. LCDD12_MARK, LCDD13_MARK, LCDD14_MARK, LCDD15_MARK,
  287. LCDD16_MARK, LCDD17_MARK, LCDD18_MARK, LCDD19_MARK,
  288. LCDD20_MARK, LCDD21_MARK, LCDD22_MARK, LCDD23_MARK,
  289. /* IRDA */
  290. IRDA_OUT_MARK, IRDA_IN_MARK, IRDA_FIRSEL_MARK,
  291. IROUT_139_MARK, IROUT_140_MARK,
  292. /* TSIF1 */
  293. TS0_1SELECT_MARK,
  294. TS0_2SELECT_MARK,
  295. TS1_1SELECT_MARK,
  296. TS1_2SELECT_MARK,
  297. TS_SPSYNC1_MARK, TS_SDAT1_MARK,
  298. TS_SDEN1_MARK, TS_SCK1_MARK,
  299. /* TSIF2 */
  300. TS_SPSYNC2_MARK, TS_SDAT2_MARK,
  301. TS_SDEN2_MARK, TS_SCK2_MARK,
  302. /* HDMI */
  303. HDMI_HPD_MARK, HDMI_CEC_MARK,
  304. /* SDHI0 */
  305. SDHICLK0_MARK, SDHICD0_MARK,
  306. SDHICMD0_MARK, SDHIWP0_MARK,
  307. SDHID0_0_MARK, SDHID0_1_MARK,
  308. SDHID0_2_MARK, SDHID0_3_MARK,
  309. /* SDHI1 */
  310. SDHICLK1_MARK, SDHICMD1_MARK, SDHID1_0_MARK,
  311. SDHID1_1_MARK, SDHID1_2_MARK, SDHID1_3_MARK,
  312. /* SDHI2 */
  313. SDHICLK2_MARK, SDHICMD2_MARK, SDHID2_0_MARK,
  314. SDHID2_1_MARK, SDHID2_2_MARK, SDHID2_3_MARK,
  315. /* SDENC */
  316. SDENC_CPG_MARK,
  317. SDENC_DV_CLKI_MARK,
  318. PINMUX_MARK_END,
  319. };
  320. static const u16 pinmux_data[] = {
  321. PINMUX_DATA_ALL(),
  322. /* IRQ */
  323. PINMUX_DATA(IRQ0_6_MARK, PORT6_FN0, MSEL1CR_0_0),
  324. PINMUX_DATA(IRQ0_162_MARK, PORT162_FN0, MSEL1CR_0_1),
  325. PINMUX_DATA(IRQ1_MARK, PORT12_FN0),
  326. PINMUX_DATA(IRQ2_4_MARK, PORT4_FN0, MSEL1CR_2_0),
  327. PINMUX_DATA(IRQ2_5_MARK, PORT5_FN0, MSEL1CR_2_1),
  328. PINMUX_DATA(IRQ3_8_MARK, PORT8_FN0, MSEL1CR_3_0),
  329. PINMUX_DATA(IRQ3_16_MARK, PORT16_FN0, MSEL1CR_3_1),
  330. PINMUX_DATA(IRQ4_17_MARK, PORT17_FN0, MSEL1CR_4_0),
  331. PINMUX_DATA(IRQ4_163_MARK, PORT163_FN0, MSEL1CR_4_1),
  332. PINMUX_DATA(IRQ5_MARK, PORT18_FN0),
  333. PINMUX_DATA(IRQ6_39_MARK, PORT39_FN0, MSEL1CR_6_0),
  334. PINMUX_DATA(IRQ6_164_MARK, PORT164_FN0, MSEL1CR_6_1),
  335. PINMUX_DATA(IRQ7_40_MARK, PORT40_FN0, MSEL1CR_7_1),
  336. PINMUX_DATA(IRQ7_167_MARK, PORT167_FN0, MSEL1CR_7_0),
  337. PINMUX_DATA(IRQ8_41_MARK, PORT41_FN0, MSEL1CR_8_1),
  338. PINMUX_DATA(IRQ8_168_MARK, PORT168_FN0, MSEL1CR_8_0),
  339. PINMUX_DATA(IRQ9_42_MARK, PORT42_FN0, MSEL1CR_9_0),
  340. PINMUX_DATA(IRQ9_169_MARK, PORT169_FN0, MSEL1CR_9_1),
  341. PINMUX_DATA(IRQ10_MARK, PORT65_FN0, MSEL1CR_9_1),
  342. PINMUX_DATA(IRQ11_MARK, PORT67_FN0),
  343. PINMUX_DATA(IRQ12_80_MARK, PORT80_FN0, MSEL1CR_12_0),
  344. PINMUX_DATA(IRQ12_137_MARK, PORT137_FN0, MSEL1CR_12_1),
  345. PINMUX_DATA(IRQ13_81_MARK, PORT81_FN0, MSEL1CR_13_0),
  346. PINMUX_DATA(IRQ13_145_MARK, PORT145_FN0, MSEL1CR_13_1),
  347. PINMUX_DATA(IRQ14_82_MARK, PORT82_FN0, MSEL1CR_14_0),
  348. PINMUX_DATA(IRQ14_146_MARK, PORT146_FN0, MSEL1CR_14_1),
  349. PINMUX_DATA(IRQ15_83_MARK, PORT83_FN0, MSEL1CR_15_0),
  350. PINMUX_DATA(IRQ15_147_MARK, PORT147_FN0, MSEL1CR_15_1),
  351. PINMUX_DATA(IRQ16_84_MARK, PORT84_FN0, MSEL1CR_16_0),
  352. PINMUX_DATA(IRQ16_170_MARK, PORT170_FN0, MSEL1CR_16_1),
  353. PINMUX_DATA(IRQ17_MARK, PORT85_FN0),
  354. PINMUX_DATA(IRQ18_MARK, PORT86_FN0),
  355. PINMUX_DATA(IRQ19_MARK, PORT87_FN0),
  356. PINMUX_DATA(IRQ20_MARK, PORT92_FN0),
  357. PINMUX_DATA(IRQ21_MARK, PORT93_FN0),
  358. PINMUX_DATA(IRQ22_MARK, PORT94_FN0),
  359. PINMUX_DATA(IRQ23_MARK, PORT95_FN0),
  360. PINMUX_DATA(IRQ24_MARK, PORT112_FN0),
  361. PINMUX_DATA(IRQ25_MARK, PORT119_FN0),
  362. PINMUX_DATA(IRQ26_121_MARK, PORT121_FN0, MSEL1CR_26_1),
  363. PINMUX_DATA(IRQ26_172_MARK, PORT172_FN0, MSEL1CR_26_0),
  364. PINMUX_DATA(IRQ27_122_MARK, PORT122_FN0, MSEL1CR_27_1),
  365. PINMUX_DATA(IRQ27_180_MARK, PORT180_FN0, MSEL1CR_27_0),
  366. PINMUX_DATA(IRQ28_123_MARK, PORT123_FN0, MSEL1CR_28_1),
  367. PINMUX_DATA(IRQ28_181_MARK, PORT181_FN0, MSEL1CR_28_0),
  368. PINMUX_DATA(IRQ29_129_MARK, PORT129_FN0, MSEL1CR_29_1),
  369. PINMUX_DATA(IRQ29_182_MARK, PORT182_FN0, MSEL1CR_29_0),
  370. PINMUX_DATA(IRQ30_130_MARK, PORT130_FN0, MSEL1CR_30_1),
  371. PINMUX_DATA(IRQ30_183_MARK, PORT183_FN0, MSEL1CR_30_0),
  372. PINMUX_DATA(IRQ31_138_MARK, PORT138_FN0, MSEL1CR_31_1),
  373. PINMUX_DATA(IRQ31_184_MARK, PORT184_FN0, MSEL1CR_31_0),
  374. /* Function 1 */
  375. PINMUX_DATA(BBIF2_TSCK1_MARK, PORT0_FN1),
  376. PINMUX_DATA(BBIF2_TSYNC1_MARK, PORT1_FN1),
  377. PINMUX_DATA(BBIF2_TXD1_MARK, PORT2_FN1),
  378. PINMUX_DATA(BBIF2_RXD_MARK, PORT3_FN1),
  379. PINMUX_DATA(FSIACK_MARK, PORT4_FN1),
  380. PINMUX_DATA(FSIAILR_MARK, PORT5_FN1),
  381. PINMUX_DATA(FSIAIBT_MARK, PORT6_FN1),
  382. PINMUX_DATA(FSIAISLD_MARK, PORT7_FN1),
  383. PINMUX_DATA(FSIAOMC_MARK, PORT8_FN1),
  384. PINMUX_DATA(FSIAOLR_MARK, PORT9_FN1),
  385. PINMUX_DATA(FSIAOBT_MARK, PORT10_FN1),
  386. PINMUX_DATA(FSIAOSLD_MARK, PORT11_FN1),
  387. PINMUX_DATA(FMSOCK_MARK, PORT12_FN1),
  388. PINMUX_DATA(FMSOOLR_MARK, PORT13_FN1),
  389. PINMUX_DATA(FMSOOBT_MARK, PORT14_FN1),
  390. PINMUX_DATA(FMSOSLD_MARK, PORT15_FN1),
  391. PINMUX_DATA(FMSOILR_MARK, PORT16_FN1),
  392. PINMUX_DATA(FMSOIBT_MARK, PORT17_FN1),
  393. PINMUX_DATA(FMSISLD_MARK, PORT18_FN1),
  394. PINMUX_DATA(A0_MARK, PORT19_FN1),
  395. PINMUX_DATA(A1_MARK, PORT20_FN1),
  396. PINMUX_DATA(A2_MARK, PORT21_FN1),
  397. PINMUX_DATA(A3_MARK, PORT22_FN1),
  398. PINMUX_DATA(A4_FOE_MARK, PORT23_FN1),
  399. PINMUX_DATA(A5_FCDE_MARK, PORT24_FN1),
  400. PINMUX_DATA(A6_MARK, PORT25_FN1),
  401. PINMUX_DATA(A7_MARK, PORT26_FN1),
  402. PINMUX_DATA(A8_MARK, PORT27_FN1),
  403. PINMUX_DATA(A9_MARK, PORT28_FN1),
  404. PINMUX_DATA(A10_MARK, PORT29_FN1),
  405. PINMUX_DATA(A11_MARK, PORT30_FN1),
  406. PINMUX_DATA(A12_MARK, PORT31_FN1),
  407. PINMUX_DATA(A13_MARK, PORT32_FN1),
  408. PINMUX_DATA(A14_MARK, PORT33_FN1),
  409. PINMUX_DATA(A15_MARK, PORT34_FN1),
  410. PINMUX_DATA(A16_MARK, PORT35_FN1),
  411. PINMUX_DATA(A17_MARK, PORT36_FN1),
  412. PINMUX_DATA(A18_MARK, PORT37_FN1),
  413. PINMUX_DATA(A19_MARK, PORT38_FN1),
  414. PINMUX_DATA(A20_MARK, PORT39_FN1),
  415. PINMUX_DATA(A21_MARK, PORT40_FN1),
  416. PINMUX_DATA(A22_MARK, PORT41_FN1),
  417. PINMUX_DATA(A23_MARK, PORT42_FN1),
  418. PINMUX_DATA(A24_MARK, PORT43_FN1),
  419. PINMUX_DATA(A25_MARK, PORT44_FN1),
  420. PINMUX_DATA(A26_MARK, PORT45_FN1),
  421. PINMUX_DATA(D0_NAF0_MARK, PORT46_FN1),
  422. PINMUX_DATA(D1_NAF1_MARK, PORT47_FN1),
  423. PINMUX_DATA(D2_NAF2_MARK, PORT48_FN1),
  424. PINMUX_DATA(D3_NAF3_MARK, PORT49_FN1),
  425. PINMUX_DATA(D4_NAF4_MARK, PORT50_FN1),
  426. PINMUX_DATA(D5_NAF5_MARK, PORT51_FN1),
  427. PINMUX_DATA(D6_NAF6_MARK, PORT52_FN1),
  428. PINMUX_DATA(D7_NAF7_MARK, PORT53_FN1),
  429. PINMUX_DATA(D8_NAF8_MARK, PORT54_FN1),
  430. PINMUX_DATA(D9_NAF9_MARK, PORT55_FN1),
  431. PINMUX_DATA(D10_NAF10_MARK, PORT56_FN1),
  432. PINMUX_DATA(D11_NAF11_MARK, PORT57_FN1),
  433. PINMUX_DATA(D12_NAF12_MARK, PORT58_FN1),
  434. PINMUX_DATA(D13_NAF13_MARK, PORT59_FN1),
  435. PINMUX_DATA(D14_NAF14_MARK, PORT60_FN1),
  436. PINMUX_DATA(D15_NAF15_MARK, PORT61_FN1),
  437. PINMUX_DATA(CS0_MARK, PORT62_FN1),
  438. PINMUX_DATA(CS2_MARK, PORT63_FN1),
  439. PINMUX_DATA(CS4_MARK, PORT64_FN1),
  440. PINMUX_DATA(CS5A_MARK, PORT65_FN1),
  441. PINMUX_DATA(CS5B_MARK, PORT66_FN1),
  442. PINMUX_DATA(CS6A_MARK, PORT67_FN1),
  443. PINMUX_DATA(FCE0_MARK, PORT68_FN1),
  444. PINMUX_DATA(RD_FSC_MARK, PORT69_FN1),
  445. PINMUX_DATA(WE0_FWE_MARK, PORT70_FN1),
  446. PINMUX_DATA(WE1_MARK, PORT71_FN1),
  447. PINMUX_DATA(CKO_MARK, PORT72_FN1),
  448. PINMUX_DATA(FRB_MARK, PORT73_FN1),
  449. PINMUX_DATA(WAIT_MARK, PORT74_FN1),
  450. PINMUX_DATA(RDWR_MARK, PORT75_FN1),
  451. PINMUX_DATA(MEMC_AD0_MARK, PORT76_FN1),
  452. PINMUX_DATA(MEMC_AD1_MARK, PORT77_FN1),
  453. PINMUX_DATA(MEMC_AD2_MARK, PORT78_FN1),
  454. PINMUX_DATA(MEMC_AD3_MARK, PORT79_FN1),
  455. PINMUX_DATA(MEMC_AD4_MARK, PORT80_FN1),
  456. PINMUX_DATA(MEMC_AD5_MARK, PORT81_FN1),
  457. PINMUX_DATA(MEMC_AD6_MARK, PORT82_FN1),
  458. PINMUX_DATA(MEMC_AD7_MARK, PORT83_FN1),
  459. PINMUX_DATA(MEMC_AD8_MARK, PORT84_FN1),
  460. PINMUX_DATA(MEMC_AD9_MARK, PORT85_FN1),
  461. PINMUX_DATA(MEMC_AD10_MARK, PORT86_FN1),
  462. PINMUX_DATA(MEMC_AD11_MARK, PORT87_FN1),
  463. PINMUX_DATA(MEMC_AD12_MARK, PORT88_FN1),
  464. PINMUX_DATA(MEMC_AD13_MARK, PORT89_FN1),
  465. PINMUX_DATA(MEMC_AD14_MARK, PORT90_FN1),
  466. PINMUX_DATA(MEMC_AD15_MARK, PORT91_FN1),
  467. PINMUX_DATA(MEMC_CS0_MARK, PORT92_FN1),
  468. PINMUX_DATA(MEMC_BUSCLK_MEMC_A0_MARK, PORT93_FN1),
  469. PINMUX_DATA(MEMC_CS1_MEMC_A1_MARK, PORT94_FN1),
  470. PINMUX_DATA(MEMC_ADV_MEMC_DREQ0_MARK, PORT95_FN1),
  471. PINMUX_DATA(MEMC_WAIT_MEMC_DREQ1_MARK, PORT96_FN1),
  472. PINMUX_DATA(MEMC_NOE_MARK, PORT97_FN1),
  473. PINMUX_DATA(MEMC_NWE_MARK, PORT98_FN1),
  474. PINMUX_DATA(MEMC_INT_MARK, PORT99_FN1),
  475. PINMUX_DATA(VIO_VD_MARK, PORT100_FN1),
  476. PINMUX_DATA(VIO_HD_MARK, PORT101_FN1),
  477. PINMUX_DATA(VIO_D0_MARK, PORT102_FN1),
  478. PINMUX_DATA(VIO_D1_MARK, PORT103_FN1),
  479. PINMUX_DATA(VIO_D2_MARK, PORT104_FN1),
  480. PINMUX_DATA(VIO_D3_MARK, PORT105_FN1),
  481. PINMUX_DATA(VIO_D4_MARK, PORT106_FN1),
  482. PINMUX_DATA(VIO_D5_MARK, PORT107_FN1),
  483. PINMUX_DATA(VIO_D6_MARK, PORT108_FN1),
  484. PINMUX_DATA(VIO_D7_MARK, PORT109_FN1),
  485. PINMUX_DATA(VIO_D8_MARK, PORT110_FN1),
  486. PINMUX_DATA(VIO_D9_MARK, PORT111_FN1),
  487. PINMUX_DATA(VIO_D10_MARK, PORT112_FN1),
  488. PINMUX_DATA(VIO_D11_MARK, PORT113_FN1),
  489. PINMUX_DATA(VIO_D12_MARK, PORT114_FN1),
  490. PINMUX_DATA(VIO_D13_MARK, PORT115_FN1),
  491. PINMUX_DATA(VIO_D14_MARK, PORT116_FN1),
  492. PINMUX_DATA(VIO_D15_MARK, PORT117_FN1),
  493. PINMUX_DATA(VIO_CLK_MARK, PORT118_FN1),
  494. PINMUX_DATA(VIO_FIELD_MARK, PORT119_FN1),
  495. PINMUX_DATA(VIO_CKO_MARK, PORT120_FN1),
  496. PINMUX_DATA(LCDD0_MARK, PORT121_FN1),
  497. PINMUX_DATA(LCDD1_MARK, PORT122_FN1),
  498. PINMUX_DATA(LCDD2_MARK, PORT123_FN1),
  499. PINMUX_DATA(LCDD3_MARK, PORT124_FN1),
  500. PINMUX_DATA(LCDD4_MARK, PORT125_FN1),
  501. PINMUX_DATA(LCDD5_MARK, PORT126_FN1),
  502. PINMUX_DATA(LCDD6_MARK, PORT127_FN1),
  503. PINMUX_DATA(LCDD7_MARK, PORT128_FN1),
  504. PINMUX_DATA(LCDD8_MARK, PORT129_FN1),
  505. PINMUX_DATA(LCDD9_MARK, PORT130_FN1),
  506. PINMUX_DATA(LCDD10_MARK, PORT131_FN1),
  507. PINMUX_DATA(LCDD11_MARK, PORT132_FN1),
  508. PINMUX_DATA(LCDD12_MARK, PORT133_FN1),
  509. PINMUX_DATA(LCDD13_MARK, PORT134_FN1),
  510. PINMUX_DATA(LCDD14_MARK, PORT135_FN1),
  511. PINMUX_DATA(LCDD15_MARK, PORT136_FN1),
  512. PINMUX_DATA(LCDD16_MARK, PORT137_FN1),
  513. PINMUX_DATA(LCDD17_MARK, PORT138_FN1),
  514. PINMUX_DATA(LCDD18_MARK, PORT139_FN1),
  515. PINMUX_DATA(LCDD19_MARK, PORT140_FN1),
  516. PINMUX_DATA(LCDD20_MARK, PORT141_FN1),
  517. PINMUX_DATA(LCDD21_MARK, PORT142_FN1),
  518. PINMUX_DATA(LCDD22_MARK, PORT143_FN1),
  519. PINMUX_DATA(LCDD23_MARK, PORT144_FN1),
  520. PINMUX_DATA(LCDHSYN_MARK, PORT145_FN1),
  521. PINMUX_DATA(LCDVSYN_MARK, PORT146_FN1),
  522. PINMUX_DATA(LCDDCK_MARK, PORT147_FN1),
  523. PINMUX_DATA(LCDRD_MARK, PORT148_FN1),
  524. PINMUX_DATA(LCDDISP_MARK, PORT149_FN1),
  525. PINMUX_DATA(LCDLCLK_MARK, PORT150_FN1),
  526. PINMUX_DATA(LCDDON_MARK, PORT151_FN1),
  527. PINMUX_DATA(SCIFA0_TXD_MARK, PORT152_FN1),
  528. PINMUX_DATA(SCIFA0_RXD_MARK, PORT153_FN1),
  529. PINMUX_DATA(SCIFA1_TXD_MARK, PORT154_FN1),
  530. PINMUX_DATA(SCIFA1_RXD_MARK, PORT155_FN1),
  531. PINMUX_DATA(TS_SPSYNC1_MARK, PORT156_FN1),
  532. PINMUX_DATA(TS_SDAT1_MARK, PORT157_FN1),
  533. PINMUX_DATA(TS_SDEN1_MARK, PORT158_FN1),
  534. PINMUX_DATA(TS_SCK1_MARK, PORT159_FN1),
  535. PINMUX_DATA(TPU0TO0_MARK, PORT160_FN1),
  536. PINMUX_DATA(TPU0TO1_MARK, PORT161_FN1),
  537. PINMUX_DATA(SCIFB_SCK_MARK, PORT162_FN1),
  538. PINMUX_DATA(SCIFB_RTS_MARK, PORT163_FN1),
  539. PINMUX_DATA(SCIFB_CTS_MARK, PORT164_FN1),
  540. PINMUX_DATA(SCIFB_TXD_MARK, PORT165_FN1),
  541. PINMUX_DATA(SCIFB_RXD_MARK, PORT166_FN1),
  542. PINMUX_DATA(VBUS0_0_MARK, PORT167_FN1),
  543. PINMUX_DATA(VBUS0_1_MARK, PORT168_FN1),
  544. PINMUX_DATA(HDMI_HPD_MARK, PORT169_FN1),
  545. PINMUX_DATA(HDMI_CEC_MARK, PORT170_FN1),
  546. PINMUX_DATA(SDHICLK0_MARK, PORT171_FN1),
  547. PINMUX_DATA(SDHICD0_MARK, PORT172_FN1),
  548. PINMUX_DATA(SDHID0_0_MARK, PORT173_FN1),
  549. PINMUX_DATA(SDHID0_1_MARK, PORT174_FN1),
  550. PINMUX_DATA(SDHID0_2_MARK, PORT175_FN1),
  551. PINMUX_DATA(SDHID0_3_MARK, PORT176_FN1),
  552. PINMUX_DATA(SDHICMD0_MARK, PORT177_FN1),
  553. PINMUX_DATA(SDHIWP0_MARK, PORT178_FN1),
  554. PINMUX_DATA(SDHICLK1_MARK, PORT179_FN1),
  555. PINMUX_DATA(SDHID1_0_MARK, PORT180_FN1),
  556. PINMUX_DATA(SDHID1_1_MARK, PORT181_FN1),
  557. PINMUX_DATA(SDHID1_2_MARK, PORT182_FN1),
  558. PINMUX_DATA(SDHID1_3_MARK, PORT183_FN1),
  559. PINMUX_DATA(SDHICMD1_MARK, PORT184_FN1),
  560. PINMUX_DATA(SDHICLK2_MARK, PORT185_FN1),
  561. PINMUX_DATA(SDHID2_0_MARK, PORT186_FN1),
  562. PINMUX_DATA(SDHID2_1_MARK, PORT187_FN1),
  563. PINMUX_DATA(SDHID2_2_MARK, PORT188_FN1),
  564. PINMUX_DATA(SDHID2_3_MARK, PORT189_FN1),
  565. PINMUX_DATA(SDHICMD2_MARK, PORT190_FN1),
  566. /* Function 2 */
  567. PINMUX_DATA(FSIBCK_MARK, PORT4_FN2),
  568. PINMUX_DATA(SCIFA4_RXD_MARK, PORT5_FN2),
  569. PINMUX_DATA(SCIFA4_TXD_MARK, PORT6_FN2),
  570. PINMUX_DATA(SCIFA5_RXD_MARK, PORT8_FN2),
  571. PINMUX_DATA(FSIASPDIF_11_MARK, PORT11_FN2),
  572. PINMUX_DATA(SCIFA5_TXD_MARK, PORT12_FN2),
  573. PINMUX_DATA(FMSIOLR_MARK, PORT13_FN2),
  574. PINMUX_DATA(FMSIOBT_MARK, PORT14_FN2),
  575. PINMUX_DATA(FSIASPDIF_15_MARK, PORT15_FN2),
  576. PINMUX_DATA(FMSIILR_MARK, PORT16_FN2),
  577. PINMUX_DATA(FMSIIBT_MARK, PORT17_FN2),
  578. PINMUX_DATA(BS_MARK, PORT19_FN2),
  579. PINMUX_DATA(MSIOF0_TSYNC_MARK, PORT36_FN2),
  580. PINMUX_DATA(MSIOF0_TSCK_MARK, PORT37_FN2),
  581. PINMUX_DATA(MSIOF0_RXD_MARK, PORT38_FN2),
  582. PINMUX_DATA(MSIOF0_RSCK_MARK, PORT39_FN2),
  583. PINMUX_DATA(MSIOF0_RSYNC_MARK, PORT40_FN2),
  584. PINMUX_DATA(MSIOF0_MCK0_MARK, PORT41_FN2),
  585. PINMUX_DATA(MSIOF0_MCK1_MARK, PORT42_FN2),
  586. PINMUX_DATA(MSIOF0_SS1_MARK, PORT43_FN2),
  587. PINMUX_DATA(MSIOF0_SS2_MARK, PORT44_FN2),
  588. PINMUX_DATA(MSIOF0_TXD_MARK, PORT45_FN2),
  589. PINMUX_DATA(FMSICK_MARK, PORT65_FN2),
  590. PINMUX_DATA(FCE1_MARK, PORT66_FN2),
  591. PINMUX_DATA(BBIF1_RXD_MARK, PORT76_FN2),
  592. PINMUX_DATA(BBIF1_TSYNC_MARK, PORT77_FN2),
  593. PINMUX_DATA(BBIF1_TSCK_MARK, PORT78_FN2),
  594. PINMUX_DATA(BBIF1_TXD_MARK, PORT79_FN2),
  595. PINMUX_DATA(BBIF1_RSCK_MARK, PORT80_FN2),
  596. PINMUX_DATA(BBIF1_RSYNC_MARK, PORT81_FN2),
  597. PINMUX_DATA(BBIF1_FLOW_MARK, PORT82_FN2),
  598. PINMUX_DATA(BB_RX_FLOW_N_MARK, PORT83_FN2),
  599. PINMUX_DATA(MSIOF1_RSCK_MARK, PORT84_FN2),
  600. PINMUX_DATA(MSIOF1_RSYNC_MARK, PORT85_FN2),
  601. PINMUX_DATA(MSIOF1_MCK0_MARK, PORT86_FN2),
  602. PINMUX_DATA(MSIOF1_MCK1_MARK, PORT87_FN2),
  603. PINMUX_DATA(MSIOF1_TSCK_88_MARK, PORT88_FN2, MSEL4CR_10_1),
  604. PINMUX_DATA(MSIOF1_TSYNC_89_MARK, PORT89_FN2, MSEL4CR_10_1),
  605. PINMUX_DATA(MSIOF1_TXD_90_MARK, PORT90_FN2, MSEL4CR_10_1),
  606. PINMUX_DATA(MSIOF1_RXD_91_MARK, PORT91_FN2, MSEL4CR_10_1),
  607. PINMUX_DATA(MSIOF1_SS1_92_MARK, PORT92_FN2, MSEL4CR_10_1),
  608. PINMUX_DATA(MSIOF1_SS2_93_MARK, PORT93_FN2, MSEL4CR_10_1),
  609. PINMUX_DATA(SCIFA2_CTS1_MARK, PORT94_FN2),
  610. PINMUX_DATA(SCIFA2_RTS1_MARK, PORT95_FN2),
  611. PINMUX_DATA(SCIFA2_TXD1_MARK, PORT96_FN2),
  612. PINMUX_DATA(SCIFA2_RXD1_MARK, PORT97_FN2),
  613. PINMUX_DATA(SCIFA2_SCK1_MARK, PORT98_FN2),
  614. PINMUX_DATA(I2C_SCL2_MARK, PORT110_FN2),
  615. PINMUX_DATA(I2C_SDA2_MARK, PORT111_FN2),
  616. PINMUX_DATA(I2C_SCL3_MARK, PORT114_FN2, MSEL4CR_16_1),
  617. PINMUX_DATA(I2C_SDA3_MARK, PORT115_FN2, MSEL4CR_16_1),
  618. PINMUX_DATA(I2C_SCL4_MARK, PORT116_FN2, MSEL4CR_17_1),
  619. PINMUX_DATA(I2C_SDA4_MARK, PORT117_FN2, MSEL4CR_17_1),
  620. PINMUX_DATA(MSIOF2_RSCK_MARK, PORT134_FN2),
  621. PINMUX_DATA(MSIOF2_RSYNC_MARK, PORT135_FN2),
  622. PINMUX_DATA(MSIOF2_MCK0_MARK, PORT136_FN2),
  623. PINMUX_DATA(MSIOF2_MCK1_MARK, PORT137_FN2),
  624. PINMUX_DATA(MSIOF2_SS1_MARK, PORT138_FN2),
  625. PINMUX_DATA(MSIOF2_SS2_MARK, PORT139_FN2),
  626. PINMUX_DATA(SCIFA3_CTS_140_MARK, PORT140_FN2, MSEL3CR_9_1),
  627. PINMUX_DATA(SCIFA3_RTS_141_MARK, PORT141_FN2),
  628. PINMUX_DATA(SCIFA3_SCK_MARK, PORT142_FN2),
  629. PINMUX_DATA(SCIFA3_TXD_MARK, PORT143_FN2),
  630. PINMUX_DATA(SCIFA3_RXD_MARK, PORT144_FN2),
  631. PINMUX_DATA(MSIOF2_TSYNC_MARK, PORT148_FN2),
  632. PINMUX_DATA(MSIOF2_TSCK_MARK, PORT149_FN2),
  633. PINMUX_DATA(MSIOF2_RXD_MARK, PORT150_FN2),
  634. PINMUX_DATA(MSIOF2_TXD_MARK, PORT151_FN2),
  635. PINMUX_DATA(SCIFA0_SCK_MARK, PORT156_FN2),
  636. PINMUX_DATA(SCIFA0_RTS_MARK, PORT157_FN2),
  637. PINMUX_DATA(SCIFA0_CTS_MARK, PORT158_FN2),
  638. PINMUX_DATA(SCIFA1_SCK_MARK, PORT159_FN2),
  639. PINMUX_DATA(SCIFA1_RTS_MARK, PORT160_FN2),
  640. PINMUX_DATA(SCIFA1_CTS_MARK, PORT161_FN2),
  641. /* Function 3 */
  642. PINMUX_DATA(VIO_CKO1_MARK, PORT16_FN3),
  643. PINMUX_DATA(VIO_CKO2_MARK, PORT17_FN3),
  644. PINMUX_DATA(IDIN_1_18_MARK, PORT18_FN3, MSEL4CR_14_1),
  645. PINMUX_DATA(MSIOF1_TSCK_39_MARK, PORT39_FN3, MSEL4CR_10_0),
  646. PINMUX_DATA(MSIOF1_TSYNC_40_MARK, PORT40_FN3, MSEL4CR_10_0),
  647. PINMUX_DATA(MSIOF1_TXD_41_MARK, PORT41_FN3, MSEL4CR_10_0),
  648. PINMUX_DATA(MSIOF1_RXD_42_MARK, PORT42_FN3, MSEL4CR_10_0),
  649. PINMUX_DATA(MSIOF1_SS1_43_MARK, PORT43_FN3, MSEL4CR_10_0),
  650. PINMUX_DATA(MSIOF1_SS2_44_MARK, PORT44_FN3, MSEL4CR_10_0),
  651. PINMUX_DATA(MMCD1_0_MARK, PORT54_FN3, MSEL4CR_15_1),
  652. PINMUX_DATA(MMCD1_1_MARK, PORT55_FN3, MSEL4CR_15_1),
  653. PINMUX_DATA(MMCD1_2_MARK, PORT56_FN3, MSEL4CR_15_1),
  654. PINMUX_DATA(MMCD1_3_MARK, PORT57_FN3, MSEL4CR_15_1),
  655. PINMUX_DATA(MMCD1_4_MARK, PORT58_FN3, MSEL4CR_15_1),
  656. PINMUX_DATA(MMCD1_5_MARK, PORT59_FN3, MSEL4CR_15_1),
  657. PINMUX_DATA(MMCD1_6_MARK, PORT60_FN3, MSEL4CR_15_1),
  658. PINMUX_DATA(MMCD1_7_MARK, PORT61_FN3, MSEL4CR_15_1),
  659. PINMUX_DATA(VINT_I_MARK, PORT65_FN3),
  660. PINMUX_DATA(MMCCLK1_MARK, PORT66_FN3, MSEL4CR_15_1),
  661. PINMUX_DATA(MMCCMD1_MARK, PORT67_FN3, MSEL4CR_15_1),
  662. PINMUX_DATA(TPU0TO2_93_MARK, PORT93_FN3),
  663. PINMUX_DATA(TPU0TO2_99_MARK, PORT99_FN3),
  664. PINMUX_DATA(TPU0TO3_MARK, PORT112_FN3),
  665. PINMUX_DATA(IDIN_0_MARK, PORT113_FN3),
  666. PINMUX_DATA(EXTLP_0_MARK, PORT114_FN3),
  667. PINMUX_DATA(OVCN2_0_MARK, PORT115_FN3),
  668. PINMUX_DATA(PWEN_0_MARK, PORT116_FN3),
  669. PINMUX_DATA(OVCN_0_MARK, PORT117_FN3),
  670. PINMUX_DATA(KEYOUT7_MARK, PORT121_FN3),
  671. PINMUX_DATA(KEYOUT6_MARK, PORT122_FN3),
  672. PINMUX_DATA(KEYOUT5_MARK, PORT123_FN3),
  673. PINMUX_DATA(KEYOUT4_MARK, PORT124_FN3),
  674. PINMUX_DATA(KEYOUT3_MARK, PORT125_FN3),
  675. PINMUX_DATA(KEYOUT2_MARK, PORT126_FN3),
  676. PINMUX_DATA(KEYOUT1_MARK, PORT127_FN3),
  677. PINMUX_DATA(KEYOUT0_MARK, PORT128_FN3),
  678. PINMUX_DATA(KEYIN7_MARK, PORT129_FN3),
  679. PINMUX_DATA(KEYIN6_MARK, PORT130_FN3),
  680. PINMUX_DATA(KEYIN5_MARK, PORT131_FN3),
  681. PINMUX_DATA(KEYIN4_MARK, PORT132_FN3),
  682. PINMUX_DATA(KEYIN3_133_MARK, PORT133_FN3, MSEL4CR_18_0),
  683. PINMUX_DATA(KEYIN2_134_MARK, PORT134_FN3, MSEL4CR_18_0),
  684. PINMUX_DATA(KEYIN1_135_MARK, PORT135_FN3, MSEL4CR_18_0),
  685. PINMUX_DATA(KEYIN0_136_MARK, PORT136_FN3, MSEL4CR_18_0),
  686. PINMUX_DATA(TS_SPSYNC2_MARK, PORT137_FN3),
  687. PINMUX_DATA(IROUT_139_MARK, PORT139_FN3),
  688. PINMUX_DATA(IRDA_OUT_MARK, PORT140_FN3),
  689. PINMUX_DATA(IRDA_IN_MARK, PORT141_FN3),
  690. PINMUX_DATA(IRDA_FIRSEL_MARK, PORT142_FN3),
  691. PINMUX_DATA(TS_SDAT2_MARK, PORT145_FN3),
  692. PINMUX_DATA(TS_SDEN2_MARK, PORT146_FN3),
  693. PINMUX_DATA(TS_SCK2_MARK, PORT147_FN3),
  694. /* Function 4 */
  695. PINMUX_DATA(SCIFA3_CTS_43_MARK, PORT43_FN4, MSEL3CR_9_0),
  696. PINMUX_DATA(SCIFA3_RTS_44_MARK, PORT44_FN4),
  697. PINMUX_DATA(GP_RX_FLAG_MARK, PORT76_FN4),
  698. PINMUX_DATA(GP_RX_DATA_MARK, PORT77_FN4),
  699. PINMUX_DATA(GP_TX_READY_MARK, PORT78_FN4),
  700. PINMUX_DATA(GP_RX_WAKE_MARK, PORT79_FN4),
  701. PINMUX_DATA(MP_TX_FLAG_MARK, PORT80_FN4),
  702. PINMUX_DATA(MP_TX_DATA_MARK, PORT81_FN4),
  703. PINMUX_DATA(MP_RX_READY_MARK, PORT82_FN4),
  704. PINMUX_DATA(MP_TX_WAKE_MARK, PORT83_FN4),
  705. PINMUX_DATA(MMCD0_0_MARK, PORT84_FN4, MSEL4CR_15_0),
  706. PINMUX_DATA(MMCD0_1_MARK, PORT85_FN4, MSEL4CR_15_0),
  707. PINMUX_DATA(MMCD0_2_MARK, PORT86_FN4, MSEL4CR_15_0),
  708. PINMUX_DATA(MMCD0_3_MARK, PORT87_FN4, MSEL4CR_15_0),
  709. PINMUX_DATA(MMCD0_4_MARK, PORT88_FN4, MSEL4CR_15_0),
  710. PINMUX_DATA(MMCD0_5_MARK, PORT89_FN4, MSEL4CR_15_0),
  711. PINMUX_DATA(MMCD0_6_MARK, PORT90_FN4, MSEL4CR_15_0),
  712. PINMUX_DATA(MMCD0_7_MARK, PORT91_FN4, MSEL4CR_15_0),
  713. PINMUX_DATA(MMCCMD0_MARK, PORT92_FN4, MSEL4CR_15_0),
  714. PINMUX_DATA(SIM_RST_MARK, PORT94_FN4),
  715. PINMUX_DATA(SIM_CLK_MARK, PORT95_FN4),
  716. PINMUX_DATA(SIM_D_MARK, PORT98_FN4),
  717. PINMUX_DATA(MMCCLK0_MARK, PORT99_FN4, MSEL4CR_15_0),
  718. PINMUX_DATA(IDIN_1_113_MARK, PORT113_FN4, MSEL4CR_14_0),
  719. PINMUX_DATA(OVCN_1_114_MARK, PORT114_FN4, MSEL4CR_14_0),
  720. PINMUX_DATA(PWEN_1_115_MARK, PORT115_FN4),
  721. PINMUX_DATA(EXTLP_1_MARK, PORT116_FN4),
  722. PINMUX_DATA(OVCN2_1_MARK, PORT117_FN4),
  723. PINMUX_DATA(KEYIN0_121_MARK, PORT121_FN4, MSEL4CR_18_1),
  724. PINMUX_DATA(KEYIN1_122_MARK, PORT122_FN4, MSEL4CR_18_1),
  725. PINMUX_DATA(KEYIN2_123_MARK, PORT123_FN4, MSEL4CR_18_1),
  726. PINMUX_DATA(KEYIN3_124_MARK, PORT124_FN4, MSEL4CR_18_1),
  727. PINMUX_DATA(PWEN_1_138_MARK, PORT138_FN4),
  728. PINMUX_DATA(IROUT_140_MARK, PORT140_FN4),
  729. PINMUX_DATA(LCDCS_MARK, PORT145_FN4),
  730. PINMUX_DATA(LCDWR_MARK, PORT147_FN4),
  731. PINMUX_DATA(LCDRS_MARK, PORT149_FN4),
  732. PINMUX_DATA(OVCN_1_162_MARK, PORT162_FN4, MSEL4CR_14_1),
  733. /* Function 5 */
  734. PINMUX_DATA(GPI0_MARK, PORT41_FN5),
  735. PINMUX_DATA(GPI1_MARK, PORT42_FN5),
  736. PINMUX_DATA(GPO0_MARK, PORT43_FN5),
  737. PINMUX_DATA(GPO1_MARK, PORT44_FN5),
  738. PINMUX_DATA(I2C_SCL3S_MARK, PORT137_FN5, MSEL4CR_16_0),
  739. PINMUX_DATA(I2C_SDA3S_MARK, PORT145_FN5, MSEL4CR_16_0),
  740. PINMUX_DATA(I2C_SCL4S_MARK, PORT146_FN5, MSEL4CR_17_0),
  741. PINMUX_DATA(I2C_SDA4S_MARK, PORT147_FN5, MSEL4CR_17_0),
  742. /* Function select */
  743. PINMUX_DATA(LCDC0_SELECT_MARK, MSEL3CR_6_0),
  744. PINMUX_DATA(LCDC1_SELECT_MARK, MSEL3CR_6_1),
  745. PINMUX_DATA(TS0_1SELECT_MARK, MSEL3CR_21_0, MSEL3CR_20_0),
  746. PINMUX_DATA(TS0_2SELECT_MARK, MSEL3CR_21_0, MSEL3CR_20_1),
  747. PINMUX_DATA(TS1_1SELECT_MARK, MSEL3CR_27_0, MSEL3CR_26_0),
  748. PINMUX_DATA(TS1_2SELECT_MARK, MSEL3CR_27_0, MSEL3CR_26_1),
  749. PINMUX_DATA(SDENC_CPG_MARK, MSEL4CR_19_0),
  750. PINMUX_DATA(SDENC_DV_CLKI_MARK, MSEL4CR_19_1),
  751. PINMUX_DATA(MFIv6_MARK, MSEL4CR_6_0),
  752. PINMUX_DATA(MFIv4_MARK, MSEL4CR_6_1),
  753. };
  754. #define __I (SH_PFC_PIN_CFG_INPUT)
  755. #define __O (SH_PFC_PIN_CFG_OUTPUT)
  756. #define __IO (SH_PFC_PIN_CFG_INPUT | SH_PFC_PIN_CFG_OUTPUT)
  757. #define __PD (SH_PFC_PIN_CFG_PULL_DOWN)
  758. #define __PU (SH_PFC_PIN_CFG_PULL_UP)
  759. #define __PUD (SH_PFC_PIN_CFG_PULL_DOWN | SH_PFC_PIN_CFG_PULL_UP)
  760. #define SH7372_PIN_I_PD(pin) SH_PFC_PIN_CFG(pin, __I | __PD)
  761. #define SH7372_PIN_I_PU(pin) SH_PFC_PIN_CFG(pin, __I | __PU)
  762. #define SH7372_PIN_I_PU_PD(pin) SH_PFC_PIN_CFG(pin, __I | __PUD)
  763. #define SH7372_PIN_IO(pin) SH_PFC_PIN_CFG(pin, __IO)
  764. #define SH7372_PIN_IO_PD(pin) SH_PFC_PIN_CFG(pin, __IO | __PD)
  765. #define SH7372_PIN_IO_PU(pin) SH_PFC_PIN_CFG(pin, __IO | __PU)
  766. #define SH7372_PIN_IO_PU_PD(pin) SH_PFC_PIN_CFG(pin, __IO | __PUD)
  767. #define SH7372_PIN_O(pin) SH_PFC_PIN_CFG(pin, __O)
  768. #define SH7372_PIN_O_PU_PD(pin) SH_PFC_PIN_CFG(pin, __O | __PUD)
  769. static struct sh_pfc_pin pinmux_pins[] = {
  770. /* Table 57-1 (I/O and Pull U/D) */
  771. SH7372_PIN_IO_PD(0), SH7372_PIN_IO_PD(1),
  772. SH7372_PIN_O(2), SH7372_PIN_I_PD(3),
  773. SH7372_PIN_I_PD(4), SH7372_PIN_I_PD(5),
  774. SH7372_PIN_IO_PU_PD(6), SH7372_PIN_I_PD(7),
  775. SH7372_PIN_IO_PD(8), SH7372_PIN_O(9),
  776. SH7372_PIN_O(10), SH7372_PIN_O(11),
  777. SH7372_PIN_IO_PU_PD(12), SH7372_PIN_IO_PD(13),
  778. SH7372_PIN_IO_PD(14), SH7372_PIN_O(15),
  779. SH7372_PIN_IO_PD(16), SH7372_PIN_IO_PD(17),
  780. SH7372_PIN_I_PD(18), SH7372_PIN_IO(19),
  781. SH7372_PIN_IO(20), SH7372_PIN_IO(21),
  782. SH7372_PIN_IO(22), SH7372_PIN_IO(23),
  783. SH7372_PIN_IO(24), SH7372_PIN_IO(25),
  784. SH7372_PIN_IO(26), SH7372_PIN_IO(27),
  785. SH7372_PIN_IO(28), SH7372_PIN_IO(29),
  786. SH7372_PIN_IO(30), SH7372_PIN_IO(31),
  787. SH7372_PIN_IO(32), SH7372_PIN_IO(33),
  788. SH7372_PIN_IO(34), SH7372_PIN_IO(35),
  789. SH7372_PIN_IO(36), SH7372_PIN_IO(37),
  790. SH7372_PIN_IO(38), SH7372_PIN_IO(39),
  791. SH7372_PIN_IO(40), SH7372_PIN_IO(41),
  792. SH7372_PIN_IO(42), SH7372_PIN_IO(43),
  793. SH7372_PIN_IO(44), SH7372_PIN_IO(45),
  794. SH7372_PIN_IO_PU(46), SH7372_PIN_IO_PU(47),
  795. SH7372_PIN_IO_PU(48), SH7372_PIN_IO_PU(49),
  796. SH7372_PIN_IO_PU(50), SH7372_PIN_IO_PU(51),
  797. SH7372_PIN_IO_PU(52), SH7372_PIN_IO_PU(53),
  798. SH7372_PIN_IO_PU(54), SH7372_PIN_IO_PU(55),
  799. SH7372_PIN_IO_PU(56), SH7372_PIN_IO_PU(57),
  800. SH7372_PIN_IO_PU(58), SH7372_PIN_IO_PU(59),
  801. SH7372_PIN_IO_PU(60), SH7372_PIN_IO_PU(61),
  802. SH7372_PIN_IO(62), SH7372_PIN_O(63),
  803. SH7372_PIN_O(64), SH7372_PIN_IO_PU(65),
  804. SH7372_PIN_O_PU_PD(66), SH7372_PIN_IO_PU(67),
  805. SH7372_PIN_O(68), SH7372_PIN_IO(69),
  806. SH7372_PIN_IO(70), SH7372_PIN_IO(71),
  807. SH7372_PIN_O(72), SH7372_PIN_I_PU(73),
  808. SH7372_PIN_I_PU_PD(74), SH7372_PIN_IO_PU_PD(75),
  809. SH7372_PIN_IO_PU_PD(76), SH7372_PIN_IO_PU_PD(77),
  810. SH7372_PIN_IO_PU_PD(78), SH7372_PIN_IO_PU_PD(79),
  811. SH7372_PIN_IO_PU_PD(80), SH7372_PIN_IO_PU_PD(81),
  812. SH7372_PIN_IO_PU_PD(82), SH7372_PIN_IO_PU_PD(83),
  813. SH7372_PIN_IO_PU_PD(84), SH7372_PIN_IO_PU_PD(85),
  814. SH7372_PIN_IO_PU_PD(86), SH7372_PIN_IO_PU_PD(87),
  815. SH7372_PIN_IO_PU_PD(88), SH7372_PIN_IO_PU_PD(89),
  816. SH7372_PIN_IO_PU_PD(90), SH7372_PIN_IO_PU_PD(91),
  817. SH7372_PIN_IO_PU_PD(92), SH7372_PIN_IO_PU_PD(93),
  818. SH7372_PIN_IO_PU_PD(94), SH7372_PIN_IO_PU_PD(95),
  819. SH7372_PIN_IO_PU(96), SH7372_PIN_IO_PU_PD(97),
  820. SH7372_PIN_IO_PU_PD(98), SH7372_PIN_O_PU_PD(99),
  821. SH7372_PIN_IO_PD(100), SH7372_PIN_IO_PD(101),
  822. SH7372_PIN_IO_PD(102), SH7372_PIN_IO_PD(103),
  823. SH7372_PIN_IO_PD(104), SH7372_PIN_IO_PD(105),
  824. SH7372_PIN_IO_PU(106), SH7372_PIN_IO_PU(107),
  825. SH7372_PIN_IO_PU(108), SH7372_PIN_IO_PU(109),
  826. SH7372_PIN_IO_PU(110), SH7372_PIN_IO_PU(111),
  827. SH7372_PIN_IO_PD(112), SH7372_PIN_IO_PD(113),
  828. SH7372_PIN_IO_PU(114), SH7372_PIN_IO_PU(115),
  829. SH7372_PIN_IO_PU(116), SH7372_PIN_IO_PU(117),
  830. SH7372_PIN_IO_PU(118), SH7372_PIN_IO_PU(119),
  831. SH7372_PIN_IO_PU(120), SH7372_PIN_IO_PD(121),
  832. SH7372_PIN_IO_PD(122), SH7372_PIN_IO_PD(123),
  833. SH7372_PIN_IO_PD(124), SH7372_PIN_IO_PD(125),
  834. SH7372_PIN_IO_PD(126), SH7372_PIN_IO_PD(127),
  835. SH7372_PIN_IO_PD(128), SH7372_PIN_IO_PU_PD(129),
  836. SH7372_PIN_IO_PU_PD(130), SH7372_PIN_IO_PU_PD(131),
  837. SH7372_PIN_IO_PU_PD(132), SH7372_PIN_IO_PU_PD(133),
  838. SH7372_PIN_IO_PU_PD(134), SH7372_PIN_IO_PU_PD(135),
  839. SH7372_PIN_IO_PD(136), SH7372_PIN_IO_PD(137),
  840. SH7372_PIN_IO_PD(138), SH7372_PIN_IO_PD(139),
  841. SH7372_PIN_IO_PD(140), SH7372_PIN_IO_PD(141),
  842. SH7372_PIN_IO_PD(142), SH7372_PIN_IO_PU_PD(143),
  843. SH7372_PIN_IO_PD(144), SH7372_PIN_IO_PD(145),
  844. SH7372_PIN_IO_PD(146), SH7372_PIN_IO_PD(147),
  845. SH7372_PIN_IO_PD(148), SH7372_PIN_IO_PD(149),
  846. SH7372_PIN_IO_PD(150), SH7372_PIN_IO_PD(151),
  847. SH7372_PIN_IO_PU_PD(152), SH7372_PIN_I_PD(153),
  848. SH7372_PIN_IO_PU_PD(154), SH7372_PIN_I_PD(155),
  849. SH7372_PIN_IO_PD(156), SH7372_PIN_IO_PD(157),
  850. SH7372_PIN_I_PD(158), SH7372_PIN_IO_PD(159),
  851. SH7372_PIN_O(160), SH7372_PIN_IO_PD(161),
  852. SH7372_PIN_IO_PD(162), SH7372_PIN_IO_PD(163),
  853. SH7372_PIN_I_PD(164), SH7372_PIN_IO_PD(165),
  854. SH7372_PIN_I_PD(166), SH7372_PIN_I_PD(167),
  855. SH7372_PIN_I_PD(168), SH7372_PIN_I_PD(169),
  856. SH7372_PIN_I_PD(170), SH7372_PIN_O(171),
  857. SH7372_PIN_IO_PU_PD(172), SH7372_PIN_IO_PU_PD(173),
  858. SH7372_PIN_IO_PU_PD(174), SH7372_PIN_IO_PU_PD(175),
  859. SH7372_PIN_IO_PU_PD(176), SH7372_PIN_IO_PU_PD(177),
  860. SH7372_PIN_IO_PU_PD(178), SH7372_PIN_O(179),
  861. SH7372_PIN_IO_PU_PD(180), SH7372_PIN_IO_PU_PD(181),
  862. SH7372_PIN_IO_PU_PD(182), SH7372_PIN_IO_PU_PD(183),
  863. SH7372_PIN_IO_PU_PD(184), SH7372_PIN_O(185),
  864. SH7372_PIN_IO_PU_PD(186), SH7372_PIN_IO_PU_PD(187),
  865. SH7372_PIN_IO_PU_PD(188), SH7372_PIN_IO_PU_PD(189),
  866. SH7372_PIN_IO_PU_PD(190),
  867. };
  868. /* - BSC -------------------------------------------------------------------- */
  869. static const unsigned int bsc_data8_pins[] = {
  870. /* D[0:7] */
  871. 46, 47, 48, 49, 50, 51, 52, 53,
  872. };
  873. static const unsigned int bsc_data8_mux[] = {
  874. D0_NAF0_MARK, D1_NAF1_MARK, D2_NAF2_MARK, D3_NAF3_MARK,
  875. D4_NAF4_MARK, D5_NAF5_MARK, D6_NAF6_MARK, D7_NAF7_MARK,
  876. };
  877. static const unsigned int bsc_data16_pins[] = {
  878. /* D[0:15] */
  879. 46, 47, 48, 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, 59, 60, 61,
  880. };
  881. static const unsigned int bsc_data16_mux[] = {
  882. D0_NAF0_MARK, D1_NAF1_MARK, D2_NAF2_MARK, D3_NAF3_MARK,
  883. D4_NAF4_MARK, D5_NAF5_MARK, D6_NAF6_MARK, D7_NAF7_MARK,
  884. D8_NAF8_MARK, D9_NAF9_MARK, D10_NAF10_MARK, D11_NAF11_MARK,
  885. D12_NAF12_MARK, D13_NAF13_MARK, D14_NAF14_MARK, D15_NAF15_MARK,
  886. };
  887. static const unsigned int bsc_cs0_pins[] = {
  888. /* CS */
  889. 62,
  890. };
  891. static const unsigned int bsc_cs0_mux[] = {
  892. CS0_MARK,
  893. };
  894. static const unsigned int bsc_cs2_pins[] = {
  895. /* CS */
  896. 63,
  897. };
  898. static const unsigned int bsc_cs2_mux[] = {
  899. CS2_MARK,
  900. };
  901. static const unsigned int bsc_cs4_pins[] = {
  902. /* CS */
  903. 64,
  904. };
  905. static const unsigned int bsc_cs4_mux[] = {
  906. CS4_MARK,
  907. };
  908. static const unsigned int bsc_cs5a_pins[] = {
  909. /* CS */
  910. 65,
  911. };
  912. static const unsigned int bsc_cs5a_mux[] = {
  913. CS5A_MARK,
  914. };
  915. static const unsigned int bsc_cs5b_pins[] = {
  916. /* CS */
  917. 66,
  918. };
  919. static const unsigned int bsc_cs5b_mux[] = {
  920. CS5B_MARK,
  921. };
  922. static const unsigned int bsc_cs6a_pins[] = {
  923. /* CS */
  924. 67,
  925. };
  926. static const unsigned int bsc_cs6a_mux[] = {
  927. CS6A_MARK,
  928. };
  929. static const unsigned int bsc_rd_we8_pins[] = {
  930. /* RD, WE[0] */
  931. 69, 70,
  932. };
  933. static const unsigned int bsc_rd_we8_mux[] = {
  934. RD_FSC_MARK, WE0_FWE_MARK,
  935. };
  936. static const unsigned int bsc_rd_we16_pins[] = {
  937. /* RD, WE[0:1] */
  938. 69, 70, 71,
  939. };
  940. static const unsigned int bsc_rd_we16_mux[] = {
  941. RD_FSC_MARK, WE0_FWE_MARK, WE1_MARK,
  942. };
  943. static const unsigned int bsc_bs_pins[] = {
  944. /* BS */
  945. 19,
  946. };
  947. static const unsigned int bsc_bs_mux[] = {
  948. BS_MARK,
  949. };
  950. static const unsigned int bsc_rdwr_pins[] = {
  951. /* RDWR */
  952. 75,
  953. };
  954. static const unsigned int bsc_rdwr_mux[] = {
  955. RDWR_MARK,
  956. };
  957. static const unsigned int bsc_wait_pins[] = {
  958. /* WAIT */
  959. 74,
  960. };
  961. static const unsigned int bsc_wait_mux[] = {
  962. WAIT_MARK,
  963. };
  964. /* - CEU -------------------------------------------------------------------- */
  965. static const unsigned int ceu_data_0_7_pins[] = {
  966. /* D[0:7] */
  967. 102, 103, 104, 105, 106, 107, 108, 109,
  968. };
  969. static const unsigned int ceu_data_0_7_mux[] = {
  970. VIO_D0_MARK, VIO_D1_MARK, VIO_D2_MARK, VIO_D3_MARK,
  971. VIO_D4_MARK, VIO_D5_MARK, VIO_D6_MARK, VIO_D7_MARK,
  972. };
  973. static const unsigned int ceu_data_8_15_pins[] = {
  974. /* D[8:15] */
  975. 110, 111, 112, 113, 114, 115, 116, 117,
  976. };
  977. static const unsigned int ceu_data_8_15_mux[] = {
  978. VIO_D8_MARK, VIO_D9_MARK, VIO_D10_MARK, VIO_D11_MARK,
  979. VIO_D12_MARK, VIO_D13_MARK, VIO_D14_MARK, VIO_D15_MARK,
  980. };
  981. static const unsigned int ceu_clk_0_pins[] = {
  982. /* CKO */
  983. 120,
  984. };
  985. static const unsigned int ceu_clk_0_mux[] = {
  986. VIO_CKO_MARK,
  987. };
  988. static const unsigned int ceu_clk_1_pins[] = {
  989. /* CKO */
  990. 16,
  991. };
  992. static const unsigned int ceu_clk_1_mux[] = {
  993. VIO_CKO1_MARK,
  994. };
  995. static const unsigned int ceu_clk_2_pins[] = {
  996. /* CKO */
  997. 17,
  998. };
  999. static const unsigned int ceu_clk_2_mux[] = {
  1000. VIO_CKO2_MARK,
  1001. };
  1002. static const unsigned int ceu_sync_pins[] = {
  1003. /* CLK, VD, HD */
  1004. 118, 100, 101,
  1005. };
  1006. static const unsigned int ceu_sync_mux[] = {
  1007. VIO_CLK_MARK, VIO_VD_MARK, VIO_HD_MARK,
  1008. };
  1009. static const unsigned int ceu_field_pins[] = {
  1010. /* FIELD */
  1011. 119,
  1012. };
  1013. static const unsigned int ceu_field_mux[] = {
  1014. VIO_FIELD_MARK,
  1015. };
  1016. /* - FLCTL ------------------------------------------------------------------ */
  1017. static const unsigned int flctl_data_pins[] = {
  1018. /* NAF[0:15] */
  1019. 46, 47, 48, 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, 59, 60, 61,
  1020. };
  1021. static const unsigned int flctl_data_mux[] = {
  1022. D0_NAF0_MARK, D1_NAF1_MARK, D2_NAF2_MARK, D3_NAF3_MARK,
  1023. D4_NAF4_MARK, D5_NAF5_MARK, D6_NAF6_MARK, D7_NAF7_MARK,
  1024. D8_NAF8_MARK, D9_NAF9_MARK, D10_NAF10_MARK, D11_NAF11_MARK,
  1025. D12_NAF12_MARK, D13_NAF13_MARK, D14_NAF14_MARK, D15_NAF15_MARK,
  1026. };
  1027. static const unsigned int flctl_ce0_pins[] = {
  1028. /* CE */
  1029. 68,
  1030. };
  1031. static const unsigned int flctl_ce0_mux[] = {
  1032. FCE0_MARK,
  1033. };
  1034. static const unsigned int flctl_ce1_pins[] = {
  1035. /* CE */
  1036. 66,
  1037. };
  1038. static const unsigned int flctl_ce1_mux[] = {
  1039. FCE1_MARK,
  1040. };
  1041. static const unsigned int flctl_ctrl_pins[] = {
  1042. /* FCDE, FOE, FSC, FWE, FRB */
  1043. 24, 23, 69, 70, 73,
  1044. };
  1045. static const unsigned int flctl_ctrl_mux[] = {
  1046. A5_FCDE_MARK, A4_FOE_MARK, RD_FSC_MARK, WE0_FWE_MARK, FRB_MARK,
  1047. };
  1048. /* - FSIA ------------------------------------------------------------------- */
  1049. static const unsigned int fsia_mclk_in_pins[] = {
  1050. /* CK */
  1051. 4,
  1052. };
  1053. static const unsigned int fsia_mclk_in_mux[] = {
  1054. FSIACK_MARK,
  1055. };
  1056. static const unsigned int fsia_mclk_out_pins[] = {
  1057. /* OMC */
  1058. 8,
  1059. };
  1060. static const unsigned int fsia_mclk_out_mux[] = {
  1061. FSIAOMC_MARK,
  1062. };
  1063. static const unsigned int fsia_sclk_in_pins[] = {
  1064. /* ILR, IBT */
  1065. 5, 6,
  1066. };
  1067. static const unsigned int fsia_sclk_in_mux[] = {
  1068. FSIAILR_MARK, FSIAIBT_MARK,
  1069. };
  1070. static const unsigned int fsia_sclk_out_pins[] = {
  1071. /* OLR, OBT */
  1072. 9, 10,
  1073. };
  1074. static const unsigned int fsia_sclk_out_mux[] = {
  1075. FSIAOLR_MARK, FSIAOBT_MARK,
  1076. };
  1077. static const unsigned int fsia_data_in_pins[] = {
  1078. /* ISLD */
  1079. 7,
  1080. };
  1081. static const unsigned int fsia_data_in_mux[] = {
  1082. FSIAISLD_MARK,
  1083. };
  1084. static const unsigned int fsia_data_out_pins[] = {
  1085. /* OSLD */
  1086. 11,
  1087. };
  1088. static const unsigned int fsia_data_out_mux[] = {
  1089. FSIAOSLD_MARK,
  1090. };
  1091. static const unsigned int fsia_spdif_0_pins[] = {
  1092. /* SPDIF */
  1093. 11,
  1094. };
  1095. static const unsigned int fsia_spdif_0_mux[] = {
  1096. FSIASPDIF_11_MARK,
  1097. };
  1098. static const unsigned int fsia_spdif_1_pins[] = {
  1099. /* SPDIF */
  1100. 15,
  1101. };
  1102. static const unsigned int fsia_spdif_1_mux[] = {
  1103. FSIASPDIF_15_MARK,
  1104. };
  1105. /* - FSIB ------------------------------------------------------------------- */
  1106. static const unsigned int fsib_mclk_in_pins[] = {
  1107. /* CK */
  1108. 4,
  1109. };
  1110. static const unsigned int fsib_mclk_in_mux[] = {
  1111. FSIBCK_MARK,
  1112. };
  1113. /* - HDMI ------------------------------------------------------------------- */
  1114. static const unsigned int hdmi_pins[] = {
  1115. /* HPD, CEC */
  1116. 169, 170,
  1117. };
  1118. static const unsigned int hdmi_mux[] = {
  1119. HDMI_HPD_MARK, HDMI_CEC_MARK,
  1120. };
  1121. /* - INTC ------------------------------------------------------------------- */
  1122. IRQC_PINS_MUX(0, 6, 162);
  1123. IRQC_PIN_MUX(1, 12);
  1124. IRQC_PINS_MUX(2, 4, 5);
  1125. IRQC_PINS_MUX(3, 8, 16);
  1126. IRQC_PINS_MUX(4, 17, 163);
  1127. IRQC_PIN_MUX(5, 18);
  1128. IRQC_PINS_MUX(6, 39, 164);
  1129. IRQC_PINS_MUX(7, 40, 167);
  1130. IRQC_PINS_MUX(8, 41, 168);
  1131. IRQC_PINS_MUX(9, 42, 169);
  1132. IRQC_PIN_MUX(10, 65);
  1133. IRQC_PIN_MUX(11, 67);
  1134. IRQC_PINS_MUX(12, 80, 137);
  1135. IRQC_PINS_MUX(13, 81, 145);
  1136. IRQC_PINS_MUX(14, 82, 146);
  1137. IRQC_PINS_MUX(15, 83, 147);
  1138. IRQC_PINS_MUX(16, 84, 170);
  1139. IRQC_PIN_MUX(17, 85);
  1140. IRQC_PIN_MUX(18, 86);
  1141. IRQC_PIN_MUX(19, 87);
  1142. IRQC_PIN_MUX(20, 92);
  1143. IRQC_PIN_MUX(21, 93);
  1144. IRQC_PIN_MUX(22, 94);
  1145. IRQC_PIN_MUX(23, 95);
  1146. IRQC_PIN_MUX(24, 112);
  1147. IRQC_PIN_MUX(25, 119);
  1148. IRQC_PINS_MUX(26, 121, 172);
  1149. IRQC_PINS_MUX(27, 122, 180);
  1150. IRQC_PINS_MUX(28, 123, 181);
  1151. IRQC_PINS_MUX(29, 129, 182);
  1152. IRQC_PINS_MUX(30, 130, 183);
  1153. IRQC_PINS_MUX(31, 138, 184);
  1154. /* - KEYSC ------------------------------------------------------------------ */
  1155. static const unsigned int keysc_in04_0_pins[] = {
  1156. /* KEYIN[0:4] */
  1157. 136, 135, 134, 133, 132,
  1158. };
  1159. static const unsigned int keysc_in04_0_mux[] = {
  1160. KEYIN0_136_MARK, KEYIN1_135_MARK, KEYIN2_134_MARK, KEYIN3_133_MARK,
  1161. KEYIN4_MARK,
  1162. };
  1163. static const unsigned int keysc_in04_1_pins[] = {
  1164. /* KEYIN[0:4] */
  1165. 121, 122, 123, 124, 132,
  1166. };
  1167. static const unsigned int keysc_in04_1_mux[] = {
  1168. KEYIN0_121_MARK, KEYIN1_122_MARK, KEYIN2_123_MARK, KEYIN3_124_MARK,
  1169. KEYIN4_MARK,
  1170. };
  1171. static const unsigned int keysc_in5_pins[] = {
  1172. /* KEYIN5 */
  1173. 131,
  1174. };
  1175. static const unsigned int keysc_in5_mux[] = {
  1176. KEYIN5_MARK,
  1177. };
  1178. static const unsigned int keysc_in6_pins[] = {
  1179. /* KEYIN6 */
  1180. 130,
  1181. };
  1182. static const unsigned int keysc_in6_mux[] = {
  1183. KEYIN6_MARK,
  1184. };
  1185. static const unsigned int keysc_in7_pins[] = {
  1186. /* KEYIN7 */
  1187. 129,
  1188. };
  1189. static const unsigned int keysc_in7_mux[] = {
  1190. KEYIN7_MARK,
  1191. };
  1192. static const unsigned int keysc_out4_pins[] = {
  1193. /* KEYOUT[0:3] */
  1194. 128, 127, 126, 125,
  1195. };
  1196. static const unsigned int keysc_out4_mux[] = {
  1197. KEYOUT0_MARK, KEYOUT1_MARK, KEYOUT2_MARK, KEYOUT3_MARK,
  1198. };
  1199. static const unsigned int keysc_out5_pins[] = {
  1200. /* KEYOUT[0:4] */
  1201. 128, 127, 126, 125, 124,
  1202. };
  1203. static const unsigned int keysc_out5_mux[] = {
  1204. KEYOUT0_MARK, KEYOUT1_MARK, KEYOUT2_MARK, KEYOUT3_MARK,
  1205. KEYOUT4_MARK,
  1206. };
  1207. static const unsigned int keysc_out6_pins[] = {
  1208. /* KEYOUT[0:5] */
  1209. 128, 127, 126, 125, 124, 123,
  1210. };
  1211. static const unsigned int keysc_out6_mux[] = {
  1212. KEYOUT0_MARK, KEYOUT1_MARK, KEYOUT2_MARK, KEYOUT3_MARK,
  1213. KEYOUT4_MARK, KEYOUT5_MARK,
  1214. };
  1215. static const unsigned int keysc_out8_pins[] = {
  1216. /* KEYOUT[0:7] */
  1217. 128, 127, 126, 125, 124, 123, 122, 121,
  1218. };
  1219. static const unsigned int keysc_out8_mux[] = {
  1220. KEYOUT0_MARK, KEYOUT1_MARK, KEYOUT2_MARK, KEYOUT3_MARK,
  1221. KEYOUT4_MARK, KEYOUT5_MARK, KEYOUT6_MARK, KEYOUT7_MARK,
  1222. };
  1223. /* - LCD -------------------------------------------------------------------- */
  1224. static const unsigned int lcd_data8_pins[] = {
  1225. /* D[0:7] */
  1226. 121, 122, 123, 124, 125, 126, 127, 128,
  1227. };
  1228. static const unsigned int lcd_data8_mux[] = {
  1229. /* LCDC */
  1230. LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
  1231. LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
  1232. };
  1233. static const unsigned int lcd_data9_pins[] = {
  1234. /* D[0:8] */
  1235. 121, 122, 123, 124, 125, 126, 127, 128,
  1236. 129,
  1237. 137, 138, 139, 140, 141, 142, 143, 144,
  1238. };
  1239. static const unsigned int lcd_data9_mux[] = {
  1240. LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
  1241. LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
  1242. LCDD8_MARK,
  1243. };
  1244. static const unsigned int lcd_data12_pins[] = {
  1245. /* D[0:11] */
  1246. 121, 122, 123, 124, 125, 126, 127, 128,
  1247. 129, 130, 131, 132,
  1248. };
  1249. static const unsigned int lcd_data12_mux[] = {
  1250. LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
  1251. LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
  1252. LCDD8_MARK, LCDD9_MARK, LCDD10_MARK, LCDD11_MARK,
  1253. };
  1254. static const unsigned int lcd_data16_pins[] = {
  1255. /* D[0:15] */
  1256. 121, 122, 123, 124, 125, 126, 127, 128,
  1257. 129, 130, 131, 132, 133, 134, 135, 136,
  1258. };
  1259. static const unsigned int lcd_data16_mux[] = {
  1260. LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
  1261. LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
  1262. LCDD8_MARK, LCDD9_MARK, LCDD10_MARK, LCDD11_MARK,
  1263. LCDD12_MARK, LCDD13_MARK, LCDD14_MARK, LCDD15_MARK,
  1264. };
  1265. static const unsigned int lcd_data18_pins[] = {
  1266. /* D[0:17] */
  1267. 121, 122, 123, 124, 125, 126, 127, 128,
  1268. 129, 130, 131, 132, 133, 134, 135, 136,
  1269. 137, 138,
  1270. };
  1271. static const unsigned int lcd_data18_mux[] = {
  1272. LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
  1273. LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
  1274. LCDD8_MARK, LCDD9_MARK, LCDD10_MARK, LCDD11_MARK,
  1275. LCDD12_MARK, LCDD13_MARK, LCDD14_MARK, LCDD15_MARK,
  1276. LCDD16_MARK, LCDD17_MARK,
  1277. };
  1278. static const unsigned int lcd_data24_pins[] = {
  1279. /* D[0:23] */
  1280. 121, 122, 123, 124, 125, 126, 127, 128,
  1281. 129, 130, 131, 132, 133, 134, 135, 136,
  1282. 137, 138, 139, 140, 141, 142, 143, 144,
  1283. };
  1284. static const unsigned int lcd_data24_mux[] = {
  1285. LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
  1286. LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
  1287. LCDD8_MARK, LCDD9_MARK, LCDD10_MARK, LCDD11_MARK,
  1288. LCDD12_MARK, LCDD13_MARK, LCDD14_MARK, LCDD15_MARK,
  1289. LCDD16_MARK, LCDD17_MARK, LCDD18_MARK, LCDD19_MARK,
  1290. LCDD20_MARK, LCDD21_MARK, LCDD22_MARK, LCDD23_MARK,
  1291. };
  1292. static const unsigned int lcd_display_pins[] = {
  1293. /* DON */
  1294. 151,
  1295. };
  1296. static const unsigned int lcd_display_mux[] = {
  1297. LCDDON_MARK,
  1298. };
  1299. static const unsigned int lcd_lclk_pins[] = {
  1300. /* LCLK */
  1301. 150,
  1302. };
  1303. static const unsigned int lcd_lclk_mux[] = {
  1304. LCDLCLK_MARK,
  1305. };
  1306. static const unsigned int lcd_sync_pins[] = {
  1307. /* VSYN, HSYN, DCK, DISP */
  1308. 146, 145, 147, 149,
  1309. };
  1310. static const unsigned int lcd_sync_mux[] = {
  1311. LCDVSYN_MARK, LCDHSYN_MARK, LCDDCK_MARK, LCDDISP_MARK,
  1312. };
  1313. static const unsigned int lcd_sys_pins[] = {
  1314. /* CS, WR, RD, RS */
  1315. 145, 147, 148, 149,
  1316. };
  1317. static const unsigned int lcd_sys_mux[] = {
  1318. LCDCS_MARK, LCDWR_MARK, LCDRD_MARK, LCDRS_MARK,
  1319. };
  1320. /* - MMCIF ------------------------------------------------------------------ */
  1321. static const unsigned int mmc0_data1_0_pins[] = {
  1322. /* D[0] */
  1323. 84,
  1324. };
  1325. static const unsigned int mmc0_data1_0_mux[] = {
  1326. MMCD0_0_MARK,
  1327. };
  1328. static const unsigned int mmc0_data4_0_pins[] = {
  1329. /* D[0:3] */
  1330. 84, 85, 86, 87,
  1331. };
  1332. static const unsigned int mmc0_data4_0_mux[] = {
  1333. MMCD0_0_MARK, MMCD0_1_MARK, MMCD0_2_MARK, MMCD0_3_MARK,
  1334. };
  1335. static const unsigned int mmc0_data8_0_pins[] = {
  1336. /* D[0:7] */
  1337. 84, 85, 86, 87, 88, 89, 90, 91,
  1338. };
  1339. static const unsigned int mmc0_data8_0_mux[] = {
  1340. MMCD0_0_MARK, MMCD0_1_MARK, MMCD0_2_MARK, MMCD0_3_MARK,
  1341. MMCD0_4_MARK, MMCD0_5_MARK, MMCD0_6_MARK, MMCD0_7_MARK,
  1342. };
  1343. static const unsigned int mmc0_ctrl_0_pins[] = {
  1344. /* CMD, CLK */
  1345. 92, 99,
  1346. };
  1347. static const unsigned int mmc0_ctrl_0_mux[] = {
  1348. MMCCMD0_MARK, MMCCLK0_MARK,
  1349. };
  1350. static const unsigned int mmc0_data1_1_pins[] = {
  1351. /* D[0] */
  1352. 54,
  1353. };
  1354. static const unsigned int mmc0_data1_1_mux[] = {
  1355. MMCD1_0_MARK,
  1356. };
  1357. static const unsigned int mmc0_data4_1_pins[] = {
  1358. /* D[0:3] */
  1359. 54, 55, 56, 57,
  1360. };
  1361. static const unsigned int mmc0_data4_1_mux[] = {
  1362. MMCD1_0_MARK, MMCD1_1_MARK, MMCD1_2_MARK, MMCD1_3_MARK,
  1363. };
  1364. static const unsigned int mmc0_data8_1_pins[] = {
  1365. /* D[0:7] */
  1366. 54, 55, 56, 57, 58, 59, 60, 61,
  1367. };
  1368. static const unsigned int mmc0_data8_1_mux[] = {
  1369. MMCD1_0_MARK, MMCD1_1_MARK, MMCD1_2_MARK, MMCD1_3_MARK,
  1370. MMCD1_4_MARK, MMCD1_5_MARK, MMCD1_6_MARK, MMCD1_7_MARK,
  1371. };
  1372. static const unsigned int mmc0_ctrl_1_pins[] = {
  1373. /* CMD, CLK */
  1374. 67, 66,
  1375. };
  1376. static const unsigned int mmc0_ctrl_1_mux[] = {
  1377. MMCCMD1_MARK, MMCCLK1_MARK,
  1378. };
  1379. /* - SCIFA0 ----------------------------------------------------------------- */
  1380. static const unsigned int scifa0_data_pins[] = {
  1381. /* RXD, TXD */
  1382. 153, 152,
  1383. };
  1384. static const unsigned int scifa0_data_mux[] = {
  1385. SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
  1386. };
  1387. static const unsigned int scifa0_clk_pins[] = {
  1388. /* SCK */
  1389. 156,
  1390. };
  1391. static const unsigned int scifa0_clk_mux[] = {
  1392. SCIFA0_SCK_MARK,
  1393. };
  1394. static const unsigned int scifa0_ctrl_pins[] = {
  1395. /* RTS, CTS */
  1396. 157, 158,
  1397. };
  1398. static const unsigned int scifa0_ctrl_mux[] = {
  1399. SCIFA0_RTS_MARK, SCIFA0_CTS_MARK,
  1400. };
  1401. /* - SCIFA1 ----------------------------------------------------------------- */
  1402. static const unsigned int scifa1_data_pins[] = {
  1403. /* RXD, TXD */
  1404. 155, 154,
  1405. };
  1406. static const unsigned int scifa1_data_mux[] = {
  1407. SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
  1408. };
  1409. static const unsigned int scifa1_clk_pins[] = {
  1410. /* SCK */
  1411. 159,
  1412. };
  1413. static const unsigned int scifa1_clk_mux[] = {
  1414. SCIFA1_SCK_MARK,
  1415. };
  1416. static const unsigned int scifa1_ctrl_pins[] = {
  1417. /* RTS, CTS */
  1418. 160, 161,
  1419. };
  1420. static const unsigned int scifa1_ctrl_mux[] = {
  1421. SCIFA1_RTS_MARK, SCIFA1_CTS_MARK,
  1422. };
  1423. /* - SCIFA2 ----------------------------------------------------------------- */
  1424. static const unsigned int scifa2_data_pins[] = {
  1425. /* RXD, TXD */
  1426. 97, 96,
  1427. };
  1428. static const unsigned int scifa2_data_mux[] = {
  1429. SCIFA2_RXD1_MARK, SCIFA2_TXD1_MARK,
  1430. };
  1431. static const unsigned int scifa2_clk_pins[] = {
  1432. /* SCK */
  1433. 98,
  1434. };
  1435. static const unsigned int scifa2_clk_mux[] = {
  1436. SCIFA2_SCK1_MARK,
  1437. };
  1438. static const unsigned int scifa2_ctrl_pins[] = {
  1439. /* RTS, CTS */
  1440. 95, 94,
  1441. };
  1442. static const unsigned int scifa2_ctrl_mux[] = {
  1443. SCIFA2_RTS1_MARK, SCIFA2_CTS1_MARK,
  1444. };
  1445. /* - SCIFA3 ----------------------------------------------------------------- */
  1446. static const unsigned int scifa3_data_pins[] = {
  1447. /* RXD, TXD */
  1448. 144, 143,
  1449. };
  1450. static const unsigned int scifa3_data_mux[] = {
  1451. SCIFA3_RXD_MARK, SCIFA3_TXD_MARK,
  1452. };
  1453. static const unsigned int scifa3_clk_pins[] = {
  1454. /* SCK */
  1455. 142,
  1456. };
  1457. static const unsigned int scifa3_clk_mux[] = {
  1458. SCIFA3_SCK_MARK,
  1459. };
  1460. static const unsigned int scifa3_ctrl_0_pins[] = {
  1461. /* RTS, CTS */
  1462. 44, 43,
  1463. };
  1464. static const unsigned int scifa3_ctrl_0_mux[] = {
  1465. SCIFA3_RTS_44_MARK, SCIFA3_CTS_43_MARK,
  1466. };
  1467. static const unsigned int scifa3_ctrl_1_pins[] = {
  1468. /* RTS, CTS */
  1469. 141, 140,
  1470. };
  1471. static const unsigned int scifa3_ctrl_1_mux[] = {
  1472. SCIFA3_RTS_141_MARK, SCIFA3_CTS_140_MARK,
  1473. };
  1474. /* - SCIFA4 ----------------------------------------------------------------- */
  1475. static const unsigned int scifa4_data_pins[] = {
  1476. /* RXD, TXD */
  1477. 5, 6,
  1478. };
  1479. static const unsigned int scifa4_data_mux[] = {
  1480. SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
  1481. };
  1482. /* - SCIFA5 ----------------------------------------------------------------- */
  1483. static const unsigned int scifa5_data_pins[] = {
  1484. /* RXD, TXD */
  1485. 8, 12,
  1486. };
  1487. static const unsigned int scifa5_data_mux[] = {
  1488. SCIFA5_RXD_MARK, SCIFA5_TXD_MARK,
  1489. };
  1490. /* - SCIFB ------------------------------------------------------------------ */
  1491. static const unsigned int scifb_data_pins[] = {
  1492. /* RXD, TXD */
  1493. 166, 165,
  1494. };
  1495. static const unsigned int scifb_data_mux[] = {
  1496. SCIFB_RXD_MARK, SCIFB_TXD_MARK,
  1497. };
  1498. static const unsigned int scifb_clk_pins[] = {
  1499. /* SCK */
  1500. 162,
  1501. };
  1502. static const unsigned int scifb_clk_mux[] = {
  1503. SCIFB_SCK_MARK,
  1504. };
  1505. static const unsigned int scifb_ctrl_pins[] = {
  1506. /* RTS, CTS */
  1507. 163, 164,
  1508. };
  1509. static const unsigned int scifb_ctrl_mux[] = {
  1510. SCIFB_RTS_MARK, SCIFB_CTS_MARK,
  1511. };
  1512. /* - SDHI0 ------------------------------------------------------------------ */
  1513. static const unsigned int sdhi0_data1_pins[] = {
  1514. /* D0 */
  1515. 173,
  1516. };
  1517. static const unsigned int sdhi0_data1_mux[] = {
  1518. SDHID0_0_MARK,
  1519. };
  1520. static const unsigned int sdhi0_data4_pins[] = {
  1521. /* D[0:3] */
  1522. 173, 174, 175, 176,
  1523. };
  1524. static const unsigned int sdhi0_data4_mux[] = {
  1525. SDHID0_0_MARK, SDHID0_1_MARK, SDHID0_2_MARK, SDHID0_3_MARK,
  1526. };
  1527. static const unsigned int sdhi0_ctrl_pins[] = {
  1528. /* CMD, CLK */
  1529. 177, 171,
  1530. };
  1531. static const unsigned int sdhi0_ctrl_mux[] = {
  1532. SDHICMD0_MARK, SDHICLK0_MARK,
  1533. };
  1534. static const unsigned int sdhi0_cd_pins[] = {
  1535. /* CD */
  1536. 172,
  1537. };
  1538. static const unsigned int sdhi0_cd_mux[] = {
  1539. SDHICD0_MARK,
  1540. };
  1541. static const unsigned int sdhi0_wp_pins[] = {
  1542. /* WP */
  1543. 178,
  1544. };
  1545. static const unsigned int sdhi0_wp_mux[] = {
  1546. SDHIWP0_MARK,
  1547. };
  1548. /* - SDHI1 ------------------------------------------------------------------ */
  1549. static const unsigned int sdhi1_data1_pins[] = {
  1550. /* D0 */
  1551. 180,
  1552. };
  1553. static const unsigned int sdhi1_data1_mux[] = {
  1554. SDHID1_0_MARK,
  1555. };
  1556. static const unsigned int sdhi1_data4_pins[] = {
  1557. /* D[0:3] */
  1558. 180, 181, 182, 183,
  1559. };
  1560. static const unsigned int sdhi1_data4_mux[] = {
  1561. SDHID1_0_MARK, SDHID1_1_MARK, SDHID1_2_MARK, SDHID1_3_MARK,
  1562. };
  1563. static const unsigned int sdhi1_ctrl_pins[] = {
  1564. /* CMD, CLK */
  1565. 184, 179,
  1566. };
  1567. static const unsigned int sdhi1_ctrl_mux[] = {
  1568. SDHICMD1_MARK, SDHICLK1_MARK,
  1569. };
  1570. static const unsigned int sdhi2_data1_pins[] = {
  1571. /* D0 */
  1572. 186,
  1573. };
  1574. static const unsigned int sdhi2_data1_mux[] = {
  1575. SDHID2_0_MARK,
  1576. };
  1577. static const unsigned int sdhi2_data4_pins[] = {
  1578. /* D[0:3] */
  1579. 186, 187, 188, 189,
  1580. };
  1581. static const unsigned int sdhi2_data4_mux[] = {
  1582. SDHID2_0_MARK, SDHID2_1_MARK, SDHID2_2_MARK, SDHID2_3_MARK,
  1583. };
  1584. static const unsigned int sdhi2_ctrl_pins[] = {
  1585. /* CMD, CLK */
  1586. 190, 185,
  1587. };
  1588. static const unsigned int sdhi2_ctrl_mux[] = {
  1589. SDHICMD2_MARK, SDHICLK2_MARK,
  1590. };
  1591. /* - USB0 ------------------------------------------------------------------- */
  1592. static const unsigned int usb0_vbus_pins[] = {
  1593. /* VBUS */
  1594. 167,
  1595. };
  1596. static const unsigned int usb0_vbus_mux[] = {
  1597. VBUS0_0_MARK,
  1598. };
  1599. static const unsigned int usb0_otg_id_pins[] = {
  1600. /* IDIN */
  1601. 113,
  1602. };
  1603. static const unsigned int usb0_otg_id_mux[] = {
  1604. IDIN_0_MARK,
  1605. };
  1606. static const unsigned int usb0_otg_ctrl_pins[] = {
  1607. /* PWEN, EXTLP, OVCN, OVCN2 */
  1608. 116, 114, 117, 115,
  1609. };
  1610. static const unsigned int usb0_otg_ctrl_mux[] = {
  1611. PWEN_0_MARK, EXTLP_0_MARK, OVCN_0_MARK, OVCN2_0_MARK,
  1612. };
  1613. /* - USB1 ------------------------------------------------------------------- */
  1614. static const unsigned int usb1_vbus_pins[] = {
  1615. /* VBUS */
  1616. 168,
  1617. };
  1618. static const unsigned int usb1_vbus_mux[] = {
  1619. VBUS0_1_MARK,
  1620. };
  1621. static const unsigned int usb1_otg_id_0_pins[] = {
  1622. /* IDIN */
  1623. 113,
  1624. };
  1625. static const unsigned int usb1_otg_id_0_mux[] = {
  1626. IDIN_1_113_MARK,
  1627. };
  1628. static const unsigned int usb1_otg_id_1_pins[] = {
  1629. /* IDIN */
  1630. 18,
  1631. };
  1632. static const unsigned int usb1_otg_id_1_mux[] = {
  1633. IDIN_1_18_MARK,
  1634. };
  1635. static const unsigned int usb1_otg_ctrl_0_pins[] = {
  1636. /* PWEN, EXTLP, OVCN, OVCN2 */
  1637. 115, 116, 114, 117, 113,
  1638. };
  1639. static const unsigned int usb1_otg_ctrl_0_mux[] = {
  1640. PWEN_1_115_MARK, EXTLP_1_MARK, OVCN_1_114_MARK, OVCN2_1_MARK,
  1641. };
  1642. static const unsigned int usb1_otg_ctrl_1_pins[] = {
  1643. /* PWEN, EXTLP, OVCN, OVCN2 */
  1644. 138, 116, 162, 117, 18,
  1645. };
  1646. static const unsigned int usb1_otg_ctrl_1_mux[] = {
  1647. PWEN_1_138_MARK, EXTLP_1_MARK, OVCN_1_162_MARK, OVCN2_1_MARK,
  1648. };
  1649. static const struct sh_pfc_pin_group pinmux_groups[] = {
  1650. SH_PFC_PIN_GROUP(bsc_data8),
  1651. SH_PFC_PIN_GROUP(bsc_data16),
  1652. SH_PFC_PIN_GROUP(bsc_cs0),
  1653. SH_PFC_PIN_GROUP(bsc_cs2),
  1654. SH_PFC_PIN_GROUP(bsc_cs4),
  1655. SH_PFC_PIN_GROUP(bsc_cs5a),
  1656. SH_PFC_PIN_GROUP(bsc_cs5b),
  1657. SH_PFC_PIN_GROUP(bsc_cs6a),
  1658. SH_PFC_PIN_GROUP(bsc_rd_we8),
  1659. SH_PFC_PIN_GROUP(bsc_rd_we16),
  1660. SH_PFC_PIN_GROUP(bsc_bs),
  1661. SH_PFC_PIN_GROUP(bsc_rdwr),
  1662. SH_PFC_PIN_GROUP(ceu_data_0_7),
  1663. SH_PFC_PIN_GROUP(ceu_data_8_15),
  1664. SH_PFC_PIN_GROUP(ceu_clk_0),
  1665. SH_PFC_PIN_GROUP(ceu_clk_1),
  1666. SH_PFC_PIN_GROUP(ceu_clk_2),
  1667. SH_PFC_PIN_GROUP(ceu_sync),
  1668. SH_PFC_PIN_GROUP(ceu_field),
  1669. SH_PFC_PIN_GROUP(flctl_data),
  1670. SH_PFC_PIN_GROUP(flctl_ce0),
  1671. SH_PFC_PIN_GROUP(flctl_ce1),
  1672. SH_PFC_PIN_GROUP(flctl_ctrl),
  1673. SH_PFC_PIN_GROUP(fsia_mclk_in),
  1674. SH_PFC_PIN_GROUP(fsia_mclk_out),
  1675. SH_PFC_PIN_GROUP(fsia_sclk_in),
  1676. SH_PFC_PIN_GROUP(fsia_sclk_out),
  1677. SH_PFC_PIN_GROUP(fsia_data_in),
  1678. SH_PFC_PIN_GROUP(fsia_data_out),
  1679. SH_PFC_PIN_GROUP(fsia_spdif_0),
  1680. SH_PFC_PIN_GROUP(fsia_spdif_1),
  1681. SH_PFC_PIN_GROUP(fsib_mclk_in),
  1682. SH_PFC_PIN_GROUP(hdmi),
  1683. SH_PFC_PIN_GROUP(intc_irq0_0),
  1684. SH_PFC_PIN_GROUP(intc_irq0_1),
  1685. SH_PFC_PIN_GROUP(intc_irq1),
  1686. SH_PFC_PIN_GROUP(intc_irq2_0),
  1687. SH_PFC_PIN_GROUP(intc_irq2_1),
  1688. SH_PFC_PIN_GROUP(intc_irq3_0),
  1689. SH_PFC_PIN_GROUP(intc_irq3_1),
  1690. SH_PFC_PIN_GROUP(intc_irq4_0),
  1691. SH_PFC_PIN_GROUP(intc_irq4_1),
  1692. SH_PFC_PIN_GROUP(intc_irq5),
  1693. SH_PFC_PIN_GROUP(intc_irq6_0),
  1694. SH_PFC_PIN_GROUP(intc_irq6_1),
  1695. SH_PFC_PIN_GROUP(intc_irq7_0),
  1696. SH_PFC_PIN_GROUP(intc_irq7_1),
  1697. SH_PFC_PIN_GROUP(intc_irq8_0),
  1698. SH_PFC_PIN_GROUP(intc_irq8_1),
  1699. SH_PFC_PIN_GROUP(intc_irq9_0),
  1700. SH_PFC_PIN_GROUP(intc_irq9_1),
  1701. SH_PFC_PIN_GROUP(intc_irq10),
  1702. SH_PFC_PIN_GROUP(intc_irq11),
  1703. SH_PFC_PIN_GROUP(intc_irq12_0),
  1704. SH_PFC_PIN_GROUP(intc_irq12_1),
  1705. SH_PFC_PIN_GROUP(intc_irq13_0),
  1706. SH_PFC_PIN_GROUP(intc_irq13_1),
  1707. SH_PFC_PIN_GROUP(intc_irq14_0),
  1708. SH_PFC_PIN_GROUP(intc_irq14_1),
  1709. SH_PFC_PIN_GROUP(intc_irq15_0),
  1710. SH_PFC_PIN_GROUP(intc_irq15_1),
  1711. SH_PFC_PIN_GROUP(intc_irq16_0),
  1712. SH_PFC_PIN_GROUP(intc_irq16_1),
  1713. SH_PFC_PIN_GROUP(intc_irq17),
  1714. SH_PFC_PIN_GROUP(intc_irq18),
  1715. SH_PFC_PIN_GROUP(intc_irq19),
  1716. SH_PFC_PIN_GROUP(intc_irq20),
  1717. SH_PFC_PIN_GROUP(intc_irq21),
  1718. SH_PFC_PIN_GROUP(intc_irq22),
  1719. SH_PFC_PIN_GROUP(intc_irq23),
  1720. SH_PFC_PIN_GROUP(intc_irq24),
  1721. SH_PFC_PIN_GROUP(intc_irq25),
  1722. SH_PFC_PIN_GROUP(intc_irq26_0),
  1723. SH_PFC_PIN_GROUP(intc_irq26_1),
  1724. SH_PFC_PIN_GROUP(intc_irq27_0),
  1725. SH_PFC_PIN_GROUP(intc_irq27_1),
  1726. SH_PFC_PIN_GROUP(intc_irq28_0),
  1727. SH_PFC_PIN_GROUP(intc_irq28_1),
  1728. SH_PFC_PIN_GROUP(intc_irq29_0),
  1729. SH_PFC_PIN_GROUP(intc_irq29_1),
  1730. SH_PFC_PIN_GROUP(intc_irq30_0),
  1731. SH_PFC_PIN_GROUP(intc_irq30_1),
  1732. SH_PFC_PIN_GROUP(intc_irq31_0),
  1733. SH_PFC_PIN_GROUP(intc_irq31_1),
  1734. SH_PFC_PIN_GROUP(keysc_in04_0),
  1735. SH_PFC_PIN_GROUP(keysc_in04_1),
  1736. SH_PFC_PIN_GROUP(keysc_in5),
  1737. SH_PFC_PIN_GROUP(keysc_in6),
  1738. SH_PFC_PIN_GROUP(keysc_in7),
  1739. SH_PFC_PIN_GROUP(keysc_out4),
  1740. SH_PFC_PIN_GROUP(keysc_out5),
  1741. SH_PFC_PIN_GROUP(keysc_out6),
  1742. SH_PFC_PIN_GROUP(keysc_out8),
  1743. SH_PFC_PIN_GROUP(lcd_data8),
  1744. SH_PFC_PIN_GROUP(lcd_data9),
  1745. SH_PFC_PIN_GROUP(lcd_data12),
  1746. SH_PFC_PIN_GROUP(lcd_data16),
  1747. SH_PFC_PIN_GROUP(lcd_data18),
  1748. SH_PFC_PIN_GROUP(lcd_data24),
  1749. SH_PFC_PIN_GROUP(lcd_display),
  1750. SH_PFC_PIN_GROUP(lcd_lclk),
  1751. SH_PFC_PIN_GROUP(lcd_sync),
  1752. SH_PFC_PIN_GROUP(lcd_sys),
  1753. SH_PFC_PIN_GROUP(mmc0_data1_0),
  1754. SH_PFC_PIN_GROUP(mmc0_data4_0),
  1755. SH_PFC_PIN_GROUP(mmc0_data8_0),
  1756. SH_PFC_PIN_GROUP(mmc0_ctrl_0),
  1757. SH_PFC_PIN_GROUP(mmc0_data1_1),
  1758. SH_PFC_PIN_GROUP(mmc0_data4_1),
  1759. SH_PFC_PIN_GROUP(mmc0_data8_1),
  1760. SH_PFC_PIN_GROUP(mmc0_ctrl_1),
  1761. SH_PFC_PIN_GROUP(scifa0_data),
  1762. SH_PFC_PIN_GROUP(scifa0_clk),
  1763. SH_PFC_PIN_GROUP(scifa0_ctrl),
  1764. SH_PFC_PIN_GROUP(scifa1_data),
  1765. SH_PFC_PIN_GROUP(scifa1_clk),
  1766. SH_PFC_PIN_GROUP(scifa1_ctrl),
  1767. SH_PFC_PIN_GROUP(scifa2_data),
  1768. SH_PFC_PIN_GROUP(scifa2_clk),
  1769. SH_PFC_PIN_GROUP(scifa2_ctrl),
  1770. SH_PFC_PIN_GROUP(scifa3_data),
  1771. SH_PFC_PIN_GROUP(scifa3_clk),
  1772. SH_PFC_PIN_GROUP(scifa3_ctrl_0),
  1773. SH_PFC_PIN_GROUP(scifa3_ctrl_1),
  1774. SH_PFC_PIN_GROUP(scifa4_data),
  1775. SH_PFC_PIN_GROUP(scifa5_data),
  1776. SH_PFC_PIN_GROUP(scifb_data),
  1777. SH_PFC_PIN_GROUP(scifb_clk),
  1778. SH_PFC_PIN_GROUP(scifb_ctrl),
  1779. SH_PFC_PIN_GROUP(sdhi0_data1),
  1780. SH_PFC_PIN_GROUP(sdhi0_data4),
  1781. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  1782. SH_PFC_PIN_GROUP(sdhi0_cd),
  1783. SH_PFC_PIN_GROUP(sdhi0_wp),
  1784. SH_PFC_PIN_GROUP(sdhi1_data1),
  1785. SH_PFC_PIN_GROUP(sdhi1_data4),
  1786. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  1787. SH_PFC_PIN_GROUP(sdhi2_data1),
  1788. SH_PFC_PIN_GROUP(sdhi2_data4),
  1789. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  1790. SH_PFC_PIN_GROUP(usb0_vbus),
  1791. SH_PFC_PIN_GROUP(usb0_otg_id),
  1792. SH_PFC_PIN_GROUP(usb0_otg_ctrl),
  1793. SH_PFC_PIN_GROUP(usb1_vbus),
  1794. SH_PFC_PIN_GROUP(usb1_otg_id_0),
  1795. SH_PFC_PIN_GROUP(usb1_otg_id_1),
  1796. SH_PFC_PIN_GROUP(usb1_otg_ctrl_0),
  1797. SH_PFC_PIN_GROUP(usb1_otg_ctrl_1),
  1798. };
  1799. static const char * const bsc_groups[] = {
  1800. "bsc_data8",
  1801. "bsc_data16",
  1802. "bsc_cs0",
  1803. "bsc_cs2",
  1804. "bsc_cs4",
  1805. "bsc_cs5a",
  1806. "bsc_cs5b",
  1807. "bsc_cs6a",
  1808. "bsc_rd_we8",
  1809. "bsc_rd_we16",
  1810. "bsc_bs",
  1811. "bsc_rdwr",
  1812. };
  1813. static const char * const ceu_groups[] = {
  1814. "ceu_data_0_7",
  1815. "ceu_data_8_15",
  1816. "ceu_clk_0",
  1817. "ceu_clk_1",
  1818. "ceu_clk_2",
  1819. "ceu_sync",
  1820. "ceu_field",
  1821. };
  1822. static const char * const flctl_groups[] = {
  1823. "flctl_data",
  1824. "flctl_ce0",
  1825. "flctl_ce1",
  1826. "flctl_ctrl",
  1827. };
  1828. static const char * const fsia_groups[] = {
  1829. "fsia_mclk_in",
  1830. "fsia_mclk_out",
  1831. "fsia_sclk_in",
  1832. "fsia_sclk_out",
  1833. "fsia_data_in",
  1834. "fsia_data_out",
  1835. "fsia_spdif_0",
  1836. "fsia_spdif_1",
  1837. };
  1838. static const char * const fsib_groups[] = {
  1839. "fsib_mclk_in",
  1840. };
  1841. static const char * const hdmi_groups[] = {
  1842. "hdmi",
  1843. };
  1844. static const char * const intc_groups[] = {
  1845. "intc_irq0_0",
  1846. "intc_irq0_1",
  1847. "intc_irq1",
  1848. "intc_irq2_0",
  1849. "intc_irq2_1",
  1850. "intc_irq3_0",
  1851. "intc_irq3_1",
  1852. "intc_irq4_0",
  1853. "intc_irq4_1",
  1854. "intc_irq5",
  1855. "intc_irq6_0",
  1856. "intc_irq6_1",
  1857. "intc_irq7_0",
  1858. "intc_irq7_1",
  1859. "intc_irq8_0",
  1860. "intc_irq8_1",
  1861. "intc_irq9_0",
  1862. "intc_irq9_1",
  1863. "intc_irq10",
  1864. "intc_irq11",
  1865. "intc_irq12_0",
  1866. "intc_irq12_1",
  1867. "intc_irq13_0",
  1868. "intc_irq13_1",
  1869. "intc_irq14_0",
  1870. "intc_irq14_1",
  1871. "intc_irq15_0",
  1872. "intc_irq15_1",
  1873. "intc_irq16_0",
  1874. "intc_irq16_1",
  1875. "intc_irq17",
  1876. "intc_irq18",
  1877. "intc_irq19",
  1878. "intc_irq20",
  1879. "intc_irq21",
  1880. "intc_irq22",
  1881. "intc_irq23",
  1882. "intc_irq24",
  1883. "intc_irq25",
  1884. "intc_irq26_0",
  1885. "intc_irq26_1",
  1886. "intc_irq27_0",
  1887. "intc_irq27_1",
  1888. "intc_irq28_0",
  1889. "intc_irq28_1",
  1890. "intc_irq29_0",
  1891. "intc_irq29_1",
  1892. "intc_irq30_0",
  1893. "intc_irq30_1",
  1894. "intc_irq31_0",
  1895. "intc_irq31_1",
  1896. };
  1897. static const char * const keysc_groups[] = {
  1898. "keysc_in04_0",
  1899. "keysc_in04_1",
  1900. "keysc_in5",
  1901. "keysc_in6",
  1902. "keysc_in7",
  1903. "keysc_out4",
  1904. "keysc_out5",
  1905. "keysc_out6",
  1906. "keysc_out8",
  1907. };
  1908. static const char * const lcd_groups[] = {
  1909. "lcd_data8",
  1910. "lcd_data9",
  1911. "lcd_data12",
  1912. "lcd_data16",
  1913. "lcd_data18",
  1914. "lcd_data24",
  1915. "lcd_display",
  1916. "lcd_lclk",
  1917. "lcd_sync",
  1918. "lcd_sys",
  1919. };
  1920. static const char * const mmc0_groups[] = {
  1921. "mmc0_data1_0",
  1922. "mmc0_data4_0",
  1923. "mmc0_data8_0",
  1924. "mmc0_ctrl_0",
  1925. "mmc0_data1_1",
  1926. "mmc0_data4_1",
  1927. "mmc0_data8_1",
  1928. "mmc0_ctrl_1",
  1929. };
  1930. static const char * const scifa0_groups[] = {
  1931. "scifa0_data",
  1932. "scifa0_clk",
  1933. "scifa0_ctrl",
  1934. };
  1935. static const char * const scifa1_groups[] = {
  1936. "scifa1_data",
  1937. "scifa1_clk",
  1938. "scifa1_ctrl",
  1939. };
  1940. static const char * const scifa2_groups[] = {
  1941. "scifa2_data",
  1942. "scifa2_clk",
  1943. "scifa2_ctrl",
  1944. };
  1945. static const char * const scifa3_groups[] = {
  1946. "scifa3_data",
  1947. "scifa3_clk",
  1948. "scifa3_ctrl_0",
  1949. "scifa3_ctrl_1",
  1950. };
  1951. static const char * const scifa4_groups[] = {
  1952. "scifa4_data",
  1953. };
  1954. static const char * const scifa5_groups[] = {
  1955. "scifa5_data",
  1956. };
  1957. static const char * const scifb_groups[] = {
  1958. "scifb_data",
  1959. "scifb_clk",
  1960. "scifb_ctrl",
  1961. };
  1962. static const char * const sdhi0_groups[] = {
  1963. "sdhi0_data1",
  1964. "sdhi0_data4",
  1965. "sdhi0_ctrl",
  1966. "sdhi0_cd",
  1967. "sdhi0_wp",
  1968. };
  1969. static const char * const sdhi1_groups[] = {
  1970. "sdhi1_data1",
  1971. "sdhi1_data4",
  1972. "sdhi1_ctrl",
  1973. };
  1974. static const char * const sdhi2_groups[] = {
  1975. "sdhi2_data1",
  1976. "sdhi2_data4",
  1977. "sdhi2_ctrl",
  1978. };
  1979. static const char * const usb0_groups[] = {
  1980. "usb0_vbus",
  1981. "usb0_otg_id",
  1982. "usb0_otg_ctrl",
  1983. };
  1984. static const char * const usb1_groups[] = {
  1985. "usb1_vbus",
  1986. "usb1_otg_id_0",
  1987. "usb1_otg_id_1",
  1988. "usb1_otg_ctrl_0",
  1989. "usb1_otg_ctrl_1",
  1990. };
  1991. static const struct sh_pfc_function pinmux_functions[] = {
  1992. SH_PFC_FUNCTION(bsc),
  1993. SH_PFC_FUNCTION(ceu),
  1994. SH_PFC_FUNCTION(flctl),
  1995. SH_PFC_FUNCTION(fsia),
  1996. SH_PFC_FUNCTION(fsib),
  1997. SH_PFC_FUNCTION(hdmi),
  1998. SH_PFC_FUNCTION(intc),
  1999. SH_PFC_FUNCTION(keysc),
  2000. SH_PFC_FUNCTION(lcd),
  2001. SH_PFC_FUNCTION(mmc0),
  2002. SH_PFC_FUNCTION(scifa0),
  2003. SH_PFC_FUNCTION(scifa1),
  2004. SH_PFC_FUNCTION(scifa2),
  2005. SH_PFC_FUNCTION(scifa3),
  2006. SH_PFC_FUNCTION(scifa4),
  2007. SH_PFC_FUNCTION(scifa5),
  2008. SH_PFC_FUNCTION(scifb),
  2009. SH_PFC_FUNCTION(sdhi0),
  2010. SH_PFC_FUNCTION(sdhi1),
  2011. SH_PFC_FUNCTION(sdhi2),
  2012. SH_PFC_FUNCTION(usb0),
  2013. SH_PFC_FUNCTION(usb1),
  2014. };
  2015. #undef PORTCR
  2016. #define PORTCR(nr, reg) \
  2017. { \
  2018. PINMUX_CFG_REG("PORT" nr "CR", reg, 8, 4) { \
  2019. _PCRH(PORT##nr##_IN, 0, 0, PORT##nr##_OUT), \
  2020. PORT##nr##_FN0, PORT##nr##_FN1, \
  2021. PORT##nr##_FN2, PORT##nr##_FN3, \
  2022. PORT##nr##_FN4, PORT##nr##_FN5, \
  2023. PORT##nr##_FN6, PORT##nr##_FN7 } \
  2024. }
  2025. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  2026. PORTCR(0, 0xE6051000), /* PORT0CR */
  2027. PORTCR(1, 0xE6051001), /* PORT1CR */
  2028. PORTCR(2, 0xE6051002), /* PORT2CR */
  2029. PORTCR(3, 0xE6051003), /* PORT3CR */
  2030. PORTCR(4, 0xE6051004), /* PORT4CR */
  2031. PORTCR(5, 0xE6051005), /* PORT5CR */
  2032. PORTCR(6, 0xE6051006), /* PORT6CR */
  2033. PORTCR(7, 0xE6051007), /* PORT7CR */
  2034. PORTCR(8, 0xE6051008), /* PORT8CR */
  2035. PORTCR(9, 0xE6051009), /* PORT9CR */
  2036. PORTCR(10, 0xE605100A), /* PORT10CR */
  2037. PORTCR(11, 0xE605100B), /* PORT11CR */
  2038. PORTCR(12, 0xE605100C), /* PORT12CR */
  2039. PORTCR(13, 0xE605100D), /* PORT13CR */
  2040. PORTCR(14, 0xE605100E), /* PORT14CR */
  2041. PORTCR(15, 0xE605100F), /* PORT15CR */
  2042. PORTCR(16, 0xE6051010), /* PORT16CR */
  2043. PORTCR(17, 0xE6051011), /* PORT17CR */
  2044. PORTCR(18, 0xE6051012), /* PORT18CR */
  2045. PORTCR(19, 0xE6051013), /* PORT19CR */
  2046. PORTCR(20, 0xE6051014), /* PORT20CR */
  2047. PORTCR(21, 0xE6051015), /* PORT21CR */
  2048. PORTCR(22, 0xE6051016), /* PORT22CR */
  2049. PORTCR(23, 0xE6051017), /* PORT23CR */
  2050. PORTCR(24, 0xE6051018), /* PORT24CR */
  2051. PORTCR(25, 0xE6051019), /* PORT25CR */
  2052. PORTCR(26, 0xE605101A), /* PORT26CR */
  2053. PORTCR(27, 0xE605101B), /* PORT27CR */
  2054. PORTCR(28, 0xE605101C), /* PORT28CR */
  2055. PORTCR(29, 0xE605101D), /* PORT29CR */
  2056. PORTCR(30, 0xE605101E), /* PORT30CR */
  2057. PORTCR(31, 0xE605101F), /* PORT31CR */
  2058. PORTCR(32, 0xE6051020), /* PORT32CR */
  2059. PORTCR(33, 0xE6051021), /* PORT33CR */
  2060. PORTCR(34, 0xE6051022), /* PORT34CR */
  2061. PORTCR(35, 0xE6051023), /* PORT35CR */
  2062. PORTCR(36, 0xE6051024), /* PORT36CR */
  2063. PORTCR(37, 0xE6051025), /* PORT37CR */
  2064. PORTCR(38, 0xE6051026), /* PORT38CR */
  2065. PORTCR(39, 0xE6051027), /* PORT39CR */
  2066. PORTCR(40, 0xE6051028), /* PORT40CR */
  2067. PORTCR(41, 0xE6051029), /* PORT41CR */
  2068. PORTCR(42, 0xE605102A), /* PORT42CR */
  2069. PORTCR(43, 0xE605102B), /* PORT43CR */
  2070. PORTCR(44, 0xE605102C), /* PORT44CR */
  2071. PORTCR(45, 0xE605102D), /* PORT45CR */
  2072. PORTCR(46, 0xE605202E), /* PORT46CR */
  2073. PORTCR(47, 0xE605202F), /* PORT47CR */
  2074. PORTCR(48, 0xE6052030), /* PORT48CR */
  2075. PORTCR(49, 0xE6052031), /* PORT49CR */
  2076. PORTCR(50, 0xE6052032), /* PORT50CR */
  2077. PORTCR(51, 0xE6052033), /* PORT51CR */
  2078. PORTCR(52, 0xE6052034), /* PORT52CR */
  2079. PORTCR(53, 0xE6052035), /* PORT53CR */
  2080. PORTCR(54, 0xE6052036), /* PORT54CR */
  2081. PORTCR(55, 0xE6052037), /* PORT55CR */
  2082. PORTCR(56, 0xE6052038), /* PORT56CR */
  2083. PORTCR(57, 0xE6052039), /* PORT57CR */
  2084. PORTCR(58, 0xE605203A), /* PORT58CR */
  2085. PORTCR(59, 0xE605203B), /* PORT59CR */
  2086. PORTCR(60, 0xE605203C), /* PORT60CR */
  2087. PORTCR(61, 0xE605203D), /* PORT61CR */
  2088. PORTCR(62, 0xE605203E), /* PORT62CR */
  2089. PORTCR(63, 0xE605203F), /* PORT63CR */
  2090. PORTCR(64, 0xE6052040), /* PORT64CR */
  2091. PORTCR(65, 0xE6052041), /* PORT65CR */
  2092. PORTCR(66, 0xE6052042), /* PORT66CR */
  2093. PORTCR(67, 0xE6052043), /* PORT67CR */
  2094. PORTCR(68, 0xE6052044), /* PORT68CR */
  2095. PORTCR(69, 0xE6052045), /* PORT69CR */
  2096. PORTCR(70, 0xE6052046), /* PORT70CR */
  2097. PORTCR(71, 0xE6052047), /* PORT71CR */
  2098. PORTCR(72, 0xE6052048), /* PORT72CR */
  2099. PORTCR(73, 0xE6052049), /* PORT73CR */
  2100. PORTCR(74, 0xE605204A), /* PORT74CR */
  2101. PORTCR(75, 0xE605204B), /* PORT75CR */
  2102. PORTCR(76, 0xE605004C), /* PORT76CR */
  2103. PORTCR(77, 0xE605004D), /* PORT77CR */
  2104. PORTCR(78, 0xE605004E), /* PORT78CR */
  2105. PORTCR(79, 0xE605004F), /* PORT79CR */
  2106. PORTCR(80, 0xE6050050), /* PORT80CR */
  2107. PORTCR(81, 0xE6050051), /* PORT81CR */
  2108. PORTCR(82, 0xE6050052), /* PORT82CR */
  2109. PORTCR(83, 0xE6050053), /* PORT83CR */
  2110. PORTCR(84, 0xE6050054), /* PORT84CR */
  2111. PORTCR(85, 0xE6050055), /* PORT85CR */
  2112. PORTCR(86, 0xE6050056), /* PORT86CR */
  2113. PORTCR(87, 0xE6050057), /* PORT87CR */
  2114. PORTCR(88, 0xE6050058), /* PORT88CR */
  2115. PORTCR(89, 0xE6050059), /* PORT89CR */
  2116. PORTCR(90, 0xE605005A), /* PORT90CR */
  2117. PORTCR(91, 0xE605005B), /* PORT91CR */
  2118. PORTCR(92, 0xE605005C), /* PORT92CR */
  2119. PORTCR(93, 0xE605005D), /* PORT93CR */
  2120. PORTCR(94, 0xE605005E), /* PORT94CR */
  2121. PORTCR(95, 0xE605005F), /* PORT95CR */
  2122. PORTCR(96, 0xE6050060), /* PORT96CR */
  2123. PORTCR(97, 0xE6050061), /* PORT97CR */
  2124. PORTCR(98, 0xE6050062), /* PORT98CR */
  2125. PORTCR(99, 0xE6050063), /* PORT99CR */
  2126. PORTCR(100, 0xE6053064), /* PORT100CR */
  2127. PORTCR(101, 0xE6053065), /* PORT101CR */
  2128. PORTCR(102, 0xE6053066), /* PORT102CR */
  2129. PORTCR(103, 0xE6053067), /* PORT103CR */
  2130. PORTCR(104, 0xE6053068), /* PORT104CR */
  2131. PORTCR(105, 0xE6053069), /* PORT105CR */
  2132. PORTCR(106, 0xE605306A), /* PORT106CR */
  2133. PORTCR(107, 0xE605306B), /* PORT107CR */
  2134. PORTCR(108, 0xE605306C), /* PORT108CR */
  2135. PORTCR(109, 0xE605306D), /* PORT109CR */
  2136. PORTCR(110, 0xE605306E), /* PORT110CR */
  2137. PORTCR(111, 0xE605306F), /* PORT111CR */
  2138. PORTCR(112, 0xE6053070), /* PORT112CR */
  2139. PORTCR(113, 0xE6053071), /* PORT113CR */
  2140. PORTCR(114, 0xE6053072), /* PORT114CR */
  2141. PORTCR(115, 0xE6053073), /* PORT115CR */
  2142. PORTCR(116, 0xE6053074), /* PORT116CR */
  2143. PORTCR(117, 0xE6053075), /* PORT117CR */
  2144. PORTCR(118, 0xE6053076), /* PORT118CR */
  2145. PORTCR(119, 0xE6053077), /* PORT119CR */
  2146. PORTCR(120, 0xE6053078), /* PORT120CR */
  2147. PORTCR(121, 0xE6050079), /* PORT121CR */
  2148. PORTCR(122, 0xE605007A), /* PORT122CR */
  2149. PORTCR(123, 0xE605007B), /* PORT123CR */
  2150. PORTCR(124, 0xE605007C), /* PORT124CR */
  2151. PORTCR(125, 0xE605007D), /* PORT125CR */
  2152. PORTCR(126, 0xE605007E), /* PORT126CR */
  2153. PORTCR(127, 0xE605007F), /* PORT127CR */
  2154. PORTCR(128, 0xE6050080), /* PORT128CR */
  2155. PORTCR(129, 0xE6050081), /* PORT129CR */
  2156. PORTCR(130, 0xE6050082), /* PORT130CR */
  2157. PORTCR(131, 0xE6050083), /* PORT131CR */
  2158. PORTCR(132, 0xE6050084), /* PORT132CR */
  2159. PORTCR(133, 0xE6050085), /* PORT133CR */
  2160. PORTCR(134, 0xE6050086), /* PORT134CR */
  2161. PORTCR(135, 0xE6050087), /* PORT135CR */
  2162. PORTCR(136, 0xE6050088), /* PORT136CR */
  2163. PORTCR(137, 0xE6050089), /* PORT137CR */
  2164. PORTCR(138, 0xE605008A), /* PORT138CR */
  2165. PORTCR(139, 0xE605008B), /* PORT139CR */
  2166. PORTCR(140, 0xE605008C), /* PORT140CR */
  2167. PORTCR(141, 0xE605008D), /* PORT141CR */
  2168. PORTCR(142, 0xE605008E), /* PORT142CR */
  2169. PORTCR(143, 0xE605008F), /* PORT143CR */
  2170. PORTCR(144, 0xE6050090), /* PORT144CR */
  2171. PORTCR(145, 0xE6050091), /* PORT145CR */
  2172. PORTCR(146, 0xE6050092), /* PORT146CR */
  2173. PORTCR(147, 0xE6050093), /* PORT147CR */
  2174. PORTCR(148, 0xE6050094), /* PORT148CR */
  2175. PORTCR(149, 0xE6050095), /* PORT149CR */
  2176. PORTCR(150, 0xE6050096), /* PORT150CR */
  2177. PORTCR(151, 0xE6050097), /* PORT151CR */
  2178. PORTCR(152, 0xE6053098), /* PORT152CR */
  2179. PORTCR(153, 0xE6053099), /* PORT153CR */
  2180. PORTCR(154, 0xE605309A), /* PORT154CR */
  2181. PORTCR(155, 0xE605309B), /* PORT155CR */
  2182. PORTCR(156, 0xE605009C), /* PORT156CR */
  2183. PORTCR(157, 0xE605009D), /* PORT157CR */
  2184. PORTCR(158, 0xE605009E), /* PORT158CR */
  2185. PORTCR(159, 0xE605009F), /* PORT159CR */
  2186. PORTCR(160, 0xE60500A0), /* PORT160CR */
  2187. PORTCR(161, 0xE60500A1), /* PORT161CR */
  2188. PORTCR(162, 0xE60500A2), /* PORT162CR */
  2189. PORTCR(163, 0xE60500A3), /* PORT163CR */
  2190. PORTCR(164, 0xE60500A4), /* PORT164CR */
  2191. PORTCR(165, 0xE60500A5), /* PORT165CR */
  2192. PORTCR(166, 0xE60500A6), /* PORT166CR */
  2193. PORTCR(167, 0xE60520A7), /* PORT167CR */
  2194. PORTCR(168, 0xE60520A8), /* PORT168CR */
  2195. PORTCR(169, 0xE60520A9), /* PORT169CR */
  2196. PORTCR(170, 0xE60520AA), /* PORT170CR */
  2197. PORTCR(171, 0xE60520AB), /* PORT171CR */
  2198. PORTCR(172, 0xE60520AC), /* PORT172CR */
  2199. PORTCR(173, 0xE60520AD), /* PORT173CR */
  2200. PORTCR(174, 0xE60520AE), /* PORT174CR */
  2201. PORTCR(175, 0xE60520AF), /* PORT175CR */
  2202. PORTCR(176, 0xE60520B0), /* PORT176CR */
  2203. PORTCR(177, 0xE60520B1), /* PORT177CR */
  2204. PORTCR(178, 0xE60520B2), /* PORT178CR */
  2205. PORTCR(179, 0xE60520B3), /* PORT179CR */
  2206. PORTCR(180, 0xE60520B4), /* PORT180CR */
  2207. PORTCR(181, 0xE60520B5), /* PORT181CR */
  2208. PORTCR(182, 0xE60520B6), /* PORT182CR */
  2209. PORTCR(183, 0xE60520B7), /* PORT183CR */
  2210. PORTCR(184, 0xE60520B8), /* PORT184CR */
  2211. PORTCR(185, 0xE60520B9), /* PORT185CR */
  2212. PORTCR(186, 0xE60520BA), /* PORT186CR */
  2213. PORTCR(187, 0xE60520BB), /* PORT187CR */
  2214. PORTCR(188, 0xE60520BC), /* PORT188CR */
  2215. PORTCR(189, 0xE60520BD), /* PORT189CR */
  2216. PORTCR(190, 0xE60520BE), /* PORT190CR */
  2217. { PINMUX_CFG_REG("MSEL1CR", 0xE605800C, 32, 1) {
  2218. MSEL1CR_31_0, MSEL1CR_31_1,
  2219. MSEL1CR_30_0, MSEL1CR_30_1,
  2220. MSEL1CR_29_0, MSEL1CR_29_1,
  2221. MSEL1CR_28_0, MSEL1CR_28_1,
  2222. MSEL1CR_27_0, MSEL1CR_27_1,
  2223. MSEL1CR_26_0, MSEL1CR_26_1,
  2224. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2225. 0, 0, 0, 0, 0, 0, 0, 0,
  2226. MSEL1CR_16_0, MSEL1CR_16_1,
  2227. MSEL1CR_15_0, MSEL1CR_15_1,
  2228. MSEL1CR_14_0, MSEL1CR_14_1,
  2229. MSEL1CR_13_0, MSEL1CR_13_1,
  2230. MSEL1CR_12_0, MSEL1CR_12_1,
  2231. 0, 0, 0, 0,
  2232. MSEL1CR_9_0, MSEL1CR_9_1,
  2233. MSEL1CR_8_0, MSEL1CR_8_1,
  2234. MSEL1CR_7_0, MSEL1CR_7_1,
  2235. MSEL1CR_6_0, MSEL1CR_6_1,
  2236. 0, 0,
  2237. MSEL1CR_4_0, MSEL1CR_4_1,
  2238. MSEL1CR_3_0, MSEL1CR_3_1,
  2239. MSEL1CR_2_0, MSEL1CR_2_1,
  2240. 0, 0,
  2241. MSEL1CR_0_0, MSEL1CR_0_1,
  2242. }
  2243. },
  2244. { PINMUX_CFG_REG("MSEL3CR", 0xE6058020, 32, 1) {
  2245. 0, 0, 0, 0,
  2246. 0, 0, 0, 0,
  2247. MSEL3CR_27_0, MSEL3CR_27_1,
  2248. MSEL3CR_26_0, MSEL3CR_26_1,
  2249. 0, 0, 0, 0,
  2250. 0, 0, 0, 0,
  2251. MSEL3CR_21_0, MSEL3CR_21_1,
  2252. MSEL3CR_20_0, MSEL3CR_20_1,
  2253. 0, 0, 0, 0,
  2254. 0, 0, 0, 0,
  2255. MSEL3CR_15_0, MSEL3CR_15_1,
  2256. 0, 0, 0, 0,
  2257. 0, 0, 0, 0,
  2258. 0, 0,
  2259. MSEL3CR_9_0, MSEL3CR_9_1,
  2260. 0, 0, 0, 0,
  2261. MSEL3CR_6_0, MSEL3CR_6_1,
  2262. 0, 0, 0, 0,
  2263. 0, 0, 0, 0,
  2264. 0, 0, 0, 0,
  2265. }
  2266. },
  2267. { PINMUX_CFG_REG("MSEL4CR", 0xE6058024, 32, 1) {
  2268. 0, 0, 0, 0,
  2269. 0, 0, 0, 0,
  2270. 0, 0, 0, 0,
  2271. 0, 0, 0, 0,
  2272. 0, 0, 0, 0,
  2273. 0, 0, 0, 0,
  2274. MSEL4CR_19_0, MSEL4CR_19_1,
  2275. MSEL4CR_18_0, MSEL4CR_18_1,
  2276. MSEL4CR_17_0, MSEL4CR_17_1,
  2277. MSEL4CR_16_0, MSEL4CR_16_1,
  2278. MSEL4CR_15_0, MSEL4CR_15_1,
  2279. MSEL4CR_14_0, MSEL4CR_14_1,
  2280. 0, 0, 0, 0,
  2281. 0, 0,
  2282. MSEL4CR_10_0, MSEL4CR_10_1,
  2283. 0, 0, 0, 0,
  2284. 0, 0,
  2285. MSEL4CR_6_0, MSEL4CR_6_1,
  2286. 0, 0,
  2287. MSEL4CR_4_0, MSEL4CR_4_1,
  2288. 0, 0, 0, 0,
  2289. MSEL4CR_1_0, MSEL4CR_1_1,
  2290. 0, 0,
  2291. }
  2292. },
  2293. { },
  2294. };
  2295. static const struct pinmux_data_reg pinmux_data_regs[] = {
  2296. { PINMUX_DATA_REG("PORTL095_064DR", 0xE6054008, 32) {
  2297. PORT95_DATA, PORT94_DATA, PORT93_DATA, PORT92_DATA,
  2298. PORT91_DATA, PORT90_DATA, PORT89_DATA, PORT88_DATA,
  2299. PORT87_DATA, PORT86_DATA, PORT85_DATA, PORT84_DATA,
  2300. PORT83_DATA, PORT82_DATA, PORT81_DATA, PORT80_DATA,
  2301. PORT79_DATA, PORT78_DATA, PORT77_DATA, PORT76_DATA,
  2302. 0, 0, 0, 0,
  2303. 0, 0, 0, 0,
  2304. 0, 0, 0, 0,
  2305. }
  2306. },
  2307. { PINMUX_DATA_REG("PORTL127_096DR", 0xE605400C, 32) {
  2308. PORT127_DATA, PORT126_DATA, PORT125_DATA, PORT124_DATA,
  2309. PORT123_DATA, PORT122_DATA, PORT121_DATA, 0,
  2310. 0, 0, 0, 0,
  2311. 0, 0, 0, 0,
  2312. 0, 0, 0, 0,
  2313. 0, 0, 0, 0,
  2314. 0, 0, 0, 0,
  2315. PORT99_DATA, PORT98_DATA, PORT97_DATA, PORT96_DATA,
  2316. }
  2317. },
  2318. { PINMUX_DATA_REG("PORTL159_128DR", 0xE6054010, 32) {
  2319. PORT159_DATA, PORT158_DATA, PORT157_DATA, PORT156_DATA,
  2320. 0, 0, 0, 0,
  2321. PORT151_DATA, PORT150_DATA, PORT149_DATA, PORT148_DATA,
  2322. PORT147_DATA, PORT146_DATA, PORT145_DATA, PORT144_DATA,
  2323. PORT143_DATA, PORT142_DATA, PORT141_DATA, PORT140_DATA,
  2324. PORT139_DATA, PORT138_DATA, PORT137_DATA, PORT136_DATA,
  2325. PORT135_DATA, PORT134_DATA, PORT133_DATA, PORT132_DATA,
  2326. PORT131_DATA, PORT130_DATA, PORT129_DATA, PORT128_DATA,
  2327. }
  2328. },
  2329. { PINMUX_DATA_REG("PORTL191_160DR", 0xE6054014, 32) {
  2330. 0, 0, 0, 0,
  2331. 0, 0, 0, 0,
  2332. 0, 0, 0, 0,
  2333. 0, 0, 0, 0,
  2334. 0, 0, 0, 0,
  2335. 0, 0, 0, 0,
  2336. 0, PORT166_DATA, PORT165_DATA, PORT164_DATA,
  2337. PORT163_DATA, PORT162_DATA, PORT161_DATA, PORT160_DATA,
  2338. }
  2339. },
  2340. { PINMUX_DATA_REG("PORTD031_000DR", 0xE6055000, 32) {
  2341. PORT31_DATA, PORT30_DATA, PORT29_DATA, PORT28_DATA,
  2342. PORT27_DATA, PORT26_DATA, PORT25_DATA, PORT24_DATA,
  2343. PORT23_DATA, PORT22_DATA, PORT21_DATA, PORT20_DATA,
  2344. PORT19_DATA, PORT18_DATA, PORT17_DATA, PORT16_DATA,
  2345. PORT15_DATA, PORT14_DATA, PORT13_DATA, PORT12_DATA,
  2346. PORT11_DATA, PORT10_DATA, PORT9_DATA, PORT8_DATA,
  2347. PORT7_DATA, PORT6_DATA, PORT5_DATA, PORT4_DATA,
  2348. PORT3_DATA, PORT2_DATA, PORT1_DATA, PORT0_DATA,
  2349. }
  2350. },
  2351. { PINMUX_DATA_REG("PORTD063_032DR", 0xE6055004, 32) {
  2352. 0, 0, 0, 0, 0, 0, 0, 0,
  2353. 0, 0, 0, 0, 0, 0, 0, 0,
  2354. 0, 0, PORT45_DATA, PORT44_DATA,
  2355. PORT43_DATA, PORT42_DATA, PORT41_DATA, PORT40_DATA,
  2356. PORT39_DATA, PORT38_DATA, PORT37_DATA, PORT36_DATA,
  2357. PORT35_DATA, PORT34_DATA, PORT33_DATA, PORT32_DATA,
  2358. }
  2359. },
  2360. { PINMUX_DATA_REG("PORTR063_032DR", 0xE6056004, 32) {
  2361. PORT63_DATA, PORT62_DATA, PORT61_DATA, PORT60_DATA,
  2362. PORT59_DATA, PORT58_DATA, PORT57_DATA, PORT56_DATA,
  2363. PORT55_DATA, PORT54_DATA, PORT53_DATA, PORT52_DATA,
  2364. PORT51_DATA, PORT50_DATA, PORT49_DATA, PORT48_DATA,
  2365. PORT47_DATA, PORT46_DATA, 0, 0,
  2366. 0, 0, 0, 0,
  2367. 0, 0, 0, 0,
  2368. 0, 0, 0, 0,
  2369. }
  2370. },
  2371. { PINMUX_DATA_REG("PORTR095_064DR", 0xE6056008, 32) {
  2372. 0, 0, 0, 0,
  2373. 0, 0, 0, 0,
  2374. 0, 0, 0, 0,
  2375. 0, 0, 0, 0,
  2376. 0, 0, 0, 0,
  2377. PORT75_DATA, PORT74_DATA, PORT73_DATA, PORT72_DATA,
  2378. PORT71_DATA, PORT70_DATA, PORT69_DATA, PORT68_DATA,
  2379. PORT67_DATA, PORT66_DATA, PORT65_DATA, PORT64_DATA,
  2380. }
  2381. },
  2382. { PINMUX_DATA_REG("PORTR191_160DR", 0xE6056014, 32) {
  2383. 0, PORT190_DATA, PORT189_DATA, PORT188_DATA,
  2384. PORT187_DATA, PORT186_DATA, PORT185_DATA, PORT184_DATA,
  2385. PORT183_DATA, PORT182_DATA, PORT181_DATA, PORT180_DATA,
  2386. PORT179_DATA, PORT178_DATA, PORT177_DATA, PORT176_DATA,
  2387. PORT175_DATA, PORT174_DATA, PORT173_DATA, PORT172_DATA,
  2388. PORT171_DATA, PORT170_DATA, PORT169_DATA, PORT168_DATA,
  2389. PORT167_DATA, 0, 0, 0,
  2390. 0, 0, 0, 0,
  2391. }
  2392. },
  2393. { PINMUX_DATA_REG("PORTU127_096DR", 0xE605700C, 32) {
  2394. 0, 0, 0, 0,
  2395. 0, 0, 0, PORT120_DATA,
  2396. PORT119_DATA, PORT118_DATA, PORT117_DATA, PORT116_DATA,
  2397. PORT115_DATA, PORT114_DATA, PORT113_DATA, PORT112_DATA,
  2398. PORT111_DATA, PORT110_DATA, PORT109_DATA, PORT108_DATA,
  2399. PORT107_DATA, PORT106_DATA, PORT105_DATA, PORT104_DATA,
  2400. PORT103_DATA, PORT102_DATA, PORT101_DATA, PORT100_DATA,
  2401. 0, 0, 0, 0,
  2402. }
  2403. },
  2404. { PINMUX_DATA_REG("PORTU159_128DR", 0xE6057010, 32) {
  2405. 0, 0, 0, 0,
  2406. PORT155_DATA, PORT154_DATA, PORT153_DATA, PORT152_DATA,
  2407. 0, 0, 0, 0,
  2408. 0, 0, 0, 0,
  2409. 0, 0, 0, 0,
  2410. 0, 0, 0, 0,
  2411. 0, 0, 0, 0,
  2412. 0, 0, 0, 0,
  2413. }
  2414. },
  2415. { },
  2416. };
  2417. #define EXT_IRQ16L(n) evt2irq(0x200 + ((n) << 5))
  2418. #define EXT_IRQ16H(n) evt2irq(0x3200 + (((n) - 16) << 5))
  2419. static const struct pinmux_irq pinmux_irqs[] = {
  2420. PINMUX_IRQ(EXT_IRQ16L(0), 6, 162),
  2421. PINMUX_IRQ(EXT_IRQ16L(1), 12),
  2422. PINMUX_IRQ(EXT_IRQ16L(2), 4, 5),
  2423. PINMUX_IRQ(EXT_IRQ16L(3), 8, 16),
  2424. PINMUX_IRQ(EXT_IRQ16L(4), 17, 163),
  2425. PINMUX_IRQ(EXT_IRQ16L(5), 18),
  2426. PINMUX_IRQ(EXT_IRQ16L(6), 39, 164),
  2427. PINMUX_IRQ(EXT_IRQ16L(7), 40, 167),
  2428. PINMUX_IRQ(EXT_IRQ16L(8), 41, 168),
  2429. PINMUX_IRQ(EXT_IRQ16L(9), 42, 169),
  2430. PINMUX_IRQ(EXT_IRQ16L(10), 65),
  2431. PINMUX_IRQ(EXT_IRQ16L(11), 67),
  2432. PINMUX_IRQ(EXT_IRQ16L(12), 80, 137),
  2433. PINMUX_IRQ(EXT_IRQ16L(13), 81, 145),
  2434. PINMUX_IRQ(EXT_IRQ16L(14), 82, 146),
  2435. PINMUX_IRQ(EXT_IRQ16L(15), 83, 147),
  2436. PINMUX_IRQ(EXT_IRQ16H(16), 84, 170),
  2437. PINMUX_IRQ(EXT_IRQ16H(17), 85),
  2438. PINMUX_IRQ(EXT_IRQ16H(18), 86),
  2439. PINMUX_IRQ(EXT_IRQ16H(19), 87),
  2440. PINMUX_IRQ(EXT_IRQ16H(20), 92),
  2441. PINMUX_IRQ(EXT_IRQ16H(21), 93),
  2442. PINMUX_IRQ(EXT_IRQ16H(22), 94),
  2443. PINMUX_IRQ(EXT_IRQ16H(23), 95),
  2444. PINMUX_IRQ(EXT_IRQ16H(24), 112),
  2445. PINMUX_IRQ(EXT_IRQ16H(25), 119),
  2446. PINMUX_IRQ(EXT_IRQ16H(26), 121, 172),
  2447. PINMUX_IRQ(EXT_IRQ16H(27), 122, 180),
  2448. PINMUX_IRQ(EXT_IRQ16H(28), 123, 181),
  2449. PINMUX_IRQ(EXT_IRQ16H(29), 129, 182),
  2450. PINMUX_IRQ(EXT_IRQ16H(30), 130, 183),
  2451. PINMUX_IRQ(EXT_IRQ16H(31), 138, 184),
  2452. };
  2453. #define PORTnCR_PULMD_OFF (0 << 6)
  2454. #define PORTnCR_PULMD_DOWN (2 << 6)
  2455. #define PORTnCR_PULMD_UP (3 << 6)
  2456. #define PORTnCR_PULMD_MASK (3 << 6)
  2457. struct sh7372_portcr_group {
  2458. unsigned int end_pin;
  2459. unsigned int offset;
  2460. };
  2461. static const struct sh7372_portcr_group sh7372_portcr_offsets[] = {
  2462. { 45, 0x1000 }, { 75, 0x2000 }, { 99, 0x0000 }, { 120, 0x3000 },
  2463. { 151, 0x0000 }, { 155, 0x3000 }, { 166, 0x0000 }, { 190, 0x2000 },
  2464. };
  2465. static void __iomem *sh7372_pinmux_portcr(struct sh_pfc *pfc, unsigned int pin)
  2466. {
  2467. unsigned int i;
  2468. for (i = 0; i < ARRAY_SIZE(sh7372_portcr_offsets); ++i) {
  2469. const struct sh7372_portcr_group *group =
  2470. &sh7372_portcr_offsets[i];
  2471. if (i <= group->end_pin)
  2472. return pfc->window->virt + group->offset + pin;
  2473. }
  2474. return NULL;
  2475. }
  2476. static unsigned int sh7372_pinmux_get_bias(struct sh_pfc *pfc, unsigned int pin)
  2477. {
  2478. void __iomem *addr = sh7372_pinmux_portcr(pfc, pin);
  2479. u32 value = ioread8(addr) & PORTnCR_PULMD_MASK;
  2480. switch (value) {
  2481. case PORTnCR_PULMD_UP:
  2482. return PIN_CONFIG_BIAS_PULL_UP;
  2483. case PORTnCR_PULMD_DOWN:
  2484. return PIN_CONFIG_BIAS_PULL_DOWN;
  2485. case PORTnCR_PULMD_OFF:
  2486. default:
  2487. return PIN_CONFIG_BIAS_DISABLE;
  2488. }
  2489. }
  2490. static void sh7372_pinmux_set_bias(struct sh_pfc *pfc, unsigned int pin,
  2491. unsigned int bias)
  2492. {
  2493. void __iomem *addr = sh7372_pinmux_portcr(pfc, pin);
  2494. u32 value = ioread8(addr) & ~PORTnCR_PULMD_MASK;
  2495. switch (bias) {
  2496. case PIN_CONFIG_BIAS_PULL_UP:
  2497. value |= PORTnCR_PULMD_UP;
  2498. break;
  2499. case PIN_CONFIG_BIAS_PULL_DOWN:
  2500. value |= PORTnCR_PULMD_DOWN;
  2501. break;
  2502. }
  2503. iowrite8(value, addr);
  2504. }
  2505. static const struct sh_pfc_soc_operations sh7372_pinmux_ops = {
  2506. .get_bias = sh7372_pinmux_get_bias,
  2507. .set_bias = sh7372_pinmux_set_bias,
  2508. };
  2509. const struct sh_pfc_soc_info sh7372_pinmux_info = {
  2510. .name = "sh7372_pfc",
  2511. .ops = &sh7372_pinmux_ops,
  2512. .input = { PINMUX_INPUT_BEGIN, PINMUX_INPUT_END },
  2513. .output = { PINMUX_OUTPUT_BEGIN, PINMUX_OUTPUT_END },
  2514. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  2515. .pins = pinmux_pins,
  2516. .nr_pins = ARRAY_SIZE(pinmux_pins),
  2517. .groups = pinmux_groups,
  2518. .nr_groups = ARRAY_SIZE(pinmux_groups),
  2519. .functions = pinmux_functions,
  2520. .nr_functions = ARRAY_SIZE(pinmux_functions),
  2521. .cfg_regs = pinmux_config_regs,
  2522. .data_regs = pinmux_data_regs,
  2523. .gpio_data = pinmux_data,
  2524. .gpio_data_size = ARRAY_SIZE(pinmux_data),
  2525. .gpio_irq = pinmux_irqs,
  2526. .gpio_irq_size = ARRAY_SIZE(pinmux_irqs),
  2527. };