main.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843
  1. /*
  2. * This file is part of wl18xx
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/ip.h>
  24. #include <linux/firmware.h>
  25. #include <linux/etherdevice.h>
  26. #include "../wlcore/wlcore.h"
  27. #include "../wlcore/debug.h"
  28. #include "../wlcore/io.h"
  29. #include "../wlcore/acx.h"
  30. #include "../wlcore/tx.h"
  31. #include "../wlcore/rx.h"
  32. #include "../wlcore/boot.h"
  33. #include "reg.h"
  34. #include "conf.h"
  35. #include "cmd.h"
  36. #include "acx.h"
  37. #include "tx.h"
  38. #include "wl18xx.h"
  39. #include "io.h"
  40. #include "scan.h"
  41. #include "event.h"
  42. #include "debugfs.h"
  43. #define WL18XX_RX_CHECKSUM_MASK 0x40
  44. static char *ht_mode_param = NULL;
  45. static char *board_type_param = NULL;
  46. static bool checksum_param = false;
  47. static int num_rx_desc_param = -1;
  48. /* phy paramters */
  49. static int dc2dc_param = -1;
  50. static int n_antennas_2_param = -1;
  51. static int n_antennas_5_param = -1;
  52. static int low_band_component_param = -1;
  53. static int low_band_component_type_param = -1;
  54. static int high_band_component_param = -1;
  55. static int high_band_component_type_param = -1;
  56. static int pwr_limit_reference_11_abg_param = -1;
  57. static const u8 wl18xx_rate_to_idx_2ghz[] = {
  58. /* MCS rates are used only with 11n */
  59. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  60. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  61. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  62. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  63. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  64. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  65. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  66. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  67. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  68. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  69. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  70. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  71. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  72. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  73. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  74. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  75. 11, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  76. 10, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  77. 9, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  78. 8, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  79. /* TI-specific rate */
  80. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  81. 7, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  82. 6, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  83. 3, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  84. 5, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  85. 4, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  86. 2, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  87. 1, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  88. 0 /* WL18XX_CONF_HW_RXTX_RATE_1 */
  89. };
  90. static const u8 wl18xx_rate_to_idx_5ghz[] = {
  91. /* MCS rates are used only with 11n */
  92. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  93. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  94. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  95. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  96. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  97. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  98. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  99. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  100. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  101. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  102. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  103. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  104. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  105. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  106. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  107. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  108. 7, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  109. 6, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  110. 5, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  111. 4, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  112. /* TI-specific rate */
  113. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  114. 3, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  115. 2, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  116. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  117. 1, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  118. 0, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  119. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  120. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  121. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_1 */
  122. };
  123. static const u8 *wl18xx_band_rate_to_idx[] = {
  124. [IEEE80211_BAND_2GHZ] = wl18xx_rate_to_idx_2ghz,
  125. [IEEE80211_BAND_5GHZ] = wl18xx_rate_to_idx_5ghz
  126. };
  127. enum wl18xx_hw_rates {
  128. WL18XX_CONF_HW_RXTX_RATE_MCS15 = 0,
  129. WL18XX_CONF_HW_RXTX_RATE_MCS14,
  130. WL18XX_CONF_HW_RXTX_RATE_MCS13,
  131. WL18XX_CONF_HW_RXTX_RATE_MCS12,
  132. WL18XX_CONF_HW_RXTX_RATE_MCS11,
  133. WL18XX_CONF_HW_RXTX_RATE_MCS10,
  134. WL18XX_CONF_HW_RXTX_RATE_MCS9,
  135. WL18XX_CONF_HW_RXTX_RATE_MCS8,
  136. WL18XX_CONF_HW_RXTX_RATE_MCS7,
  137. WL18XX_CONF_HW_RXTX_RATE_MCS6,
  138. WL18XX_CONF_HW_RXTX_RATE_MCS5,
  139. WL18XX_CONF_HW_RXTX_RATE_MCS4,
  140. WL18XX_CONF_HW_RXTX_RATE_MCS3,
  141. WL18XX_CONF_HW_RXTX_RATE_MCS2,
  142. WL18XX_CONF_HW_RXTX_RATE_MCS1,
  143. WL18XX_CONF_HW_RXTX_RATE_MCS0,
  144. WL18XX_CONF_HW_RXTX_RATE_54,
  145. WL18XX_CONF_HW_RXTX_RATE_48,
  146. WL18XX_CONF_HW_RXTX_RATE_36,
  147. WL18XX_CONF_HW_RXTX_RATE_24,
  148. WL18XX_CONF_HW_RXTX_RATE_22,
  149. WL18XX_CONF_HW_RXTX_RATE_18,
  150. WL18XX_CONF_HW_RXTX_RATE_12,
  151. WL18XX_CONF_HW_RXTX_RATE_11,
  152. WL18XX_CONF_HW_RXTX_RATE_9,
  153. WL18XX_CONF_HW_RXTX_RATE_6,
  154. WL18XX_CONF_HW_RXTX_RATE_5_5,
  155. WL18XX_CONF_HW_RXTX_RATE_2,
  156. WL18XX_CONF_HW_RXTX_RATE_1,
  157. WL18XX_CONF_HW_RXTX_RATE_MAX,
  158. };
  159. static struct wlcore_conf wl18xx_conf = {
  160. .sg = {
  161. .params = {
  162. [CONF_SG_ACL_BT_MASTER_MIN_BR] = 10,
  163. [CONF_SG_ACL_BT_MASTER_MAX_BR] = 180,
  164. [CONF_SG_ACL_BT_SLAVE_MIN_BR] = 10,
  165. [CONF_SG_ACL_BT_SLAVE_MAX_BR] = 180,
  166. [CONF_SG_ACL_BT_MASTER_MIN_EDR] = 10,
  167. [CONF_SG_ACL_BT_MASTER_MAX_EDR] = 80,
  168. [CONF_SG_ACL_BT_SLAVE_MIN_EDR] = 10,
  169. [CONF_SG_ACL_BT_SLAVE_MAX_EDR] = 80,
  170. [CONF_SG_ACL_WLAN_PS_MASTER_BR] = 8,
  171. [CONF_SG_ACL_WLAN_PS_SLAVE_BR] = 8,
  172. [CONF_SG_ACL_WLAN_PS_MASTER_EDR] = 20,
  173. [CONF_SG_ACL_WLAN_PS_SLAVE_EDR] = 20,
  174. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_BR] = 20,
  175. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_BR] = 35,
  176. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_BR] = 16,
  177. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_BR] = 35,
  178. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_EDR] = 32,
  179. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_EDR] = 50,
  180. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_EDR] = 28,
  181. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_EDR] = 50,
  182. [CONF_SG_ACL_ACTIVE_SCAN_WLAN_BR] = 10,
  183. [CONF_SG_ACL_ACTIVE_SCAN_WLAN_EDR] = 20,
  184. [CONF_SG_ACL_PASSIVE_SCAN_BT_BR] = 75,
  185. [CONF_SG_ACL_PASSIVE_SCAN_WLAN_BR] = 15,
  186. [CONF_SG_ACL_PASSIVE_SCAN_BT_EDR] = 27,
  187. [CONF_SG_ACL_PASSIVE_SCAN_WLAN_EDR] = 17,
  188. /* active scan params */
  189. [CONF_SG_AUTO_SCAN_PROBE_REQ] = 170,
  190. [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_HV3] = 50,
  191. [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_A2DP] = 100,
  192. /* passive scan params */
  193. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_BR] = 800,
  194. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_EDR] = 200,
  195. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_HV3] = 200,
  196. /* passive scan in dual antenna params */
  197. [CONF_SG_CONSECUTIVE_HV3_IN_PASSIVE_SCAN] = 0,
  198. [CONF_SG_BCN_HV3_COLLISION_THRESH_IN_PASSIVE_SCAN] = 0,
  199. [CONF_SG_TX_RX_PROTECTION_BWIDTH_IN_PASSIVE_SCAN] = 0,
  200. /* general params */
  201. [CONF_SG_STA_FORCE_PS_IN_BT_SCO] = 1,
  202. [CONF_SG_ANTENNA_CONFIGURATION] = 0,
  203. [CONF_SG_BEACON_MISS_PERCENT] = 60,
  204. [CONF_SG_DHCP_TIME] = 5000,
  205. [CONF_SG_RXT] = 1200,
  206. [CONF_SG_TXT] = 1000,
  207. [CONF_SG_ADAPTIVE_RXT_TXT] = 1,
  208. [CONF_SG_GENERAL_USAGE_BIT_MAP] = 3,
  209. [CONF_SG_HV3_MAX_SERVED] = 6,
  210. [CONF_SG_PS_POLL_TIMEOUT] = 10,
  211. [CONF_SG_UPSD_TIMEOUT] = 10,
  212. [CONF_SG_CONSECUTIVE_CTS_THRESHOLD] = 2,
  213. [CONF_SG_STA_RX_WINDOW_AFTER_DTIM] = 5,
  214. [CONF_SG_STA_CONNECTION_PROTECTION_TIME] = 30,
  215. /* AP params */
  216. [CONF_AP_BEACON_MISS_TX] = 3,
  217. [CONF_AP_RX_WINDOW_AFTER_BEACON] = 10,
  218. [CONF_AP_BEACON_WINDOW_INTERVAL] = 2,
  219. [CONF_AP_CONNECTION_PROTECTION_TIME] = 0,
  220. [CONF_AP_BT_ACL_VAL_BT_SERVE_TIME] = 25,
  221. [CONF_AP_BT_ACL_VAL_WL_SERVE_TIME] = 25,
  222. /* CTS Diluting params */
  223. [CONF_SG_CTS_DILUTED_BAD_RX_PACKETS_TH] = 0,
  224. [CONF_SG_CTS_CHOP_IN_DUAL_ANT_SCO_MASTER] = 0,
  225. },
  226. .state = CONF_SG_PROTECTIVE,
  227. },
  228. .rx = {
  229. .rx_msdu_life_time = 512000,
  230. .packet_detection_threshold = 0,
  231. .ps_poll_timeout = 15,
  232. .upsd_timeout = 15,
  233. .rts_threshold = IEEE80211_MAX_RTS_THRESHOLD,
  234. .rx_cca_threshold = 0,
  235. .irq_blk_threshold = 0xFFFF,
  236. .irq_pkt_threshold = 0,
  237. .irq_timeout = 600,
  238. .queue_type = CONF_RX_QUEUE_TYPE_LOW_PRIORITY,
  239. },
  240. .tx = {
  241. .tx_energy_detection = 0,
  242. .sta_rc_conf = {
  243. .enabled_rates = 0,
  244. .short_retry_limit = 10,
  245. .long_retry_limit = 10,
  246. .aflags = 0,
  247. },
  248. .ac_conf_count = 4,
  249. .ac_conf = {
  250. [CONF_TX_AC_BE] = {
  251. .ac = CONF_TX_AC_BE,
  252. .cw_min = 15,
  253. .cw_max = 63,
  254. .aifsn = 3,
  255. .tx_op_limit = 0,
  256. },
  257. [CONF_TX_AC_BK] = {
  258. .ac = CONF_TX_AC_BK,
  259. .cw_min = 15,
  260. .cw_max = 63,
  261. .aifsn = 7,
  262. .tx_op_limit = 0,
  263. },
  264. [CONF_TX_AC_VI] = {
  265. .ac = CONF_TX_AC_VI,
  266. .cw_min = 15,
  267. .cw_max = 63,
  268. .aifsn = CONF_TX_AIFS_PIFS,
  269. .tx_op_limit = 3008,
  270. },
  271. [CONF_TX_AC_VO] = {
  272. .ac = CONF_TX_AC_VO,
  273. .cw_min = 15,
  274. .cw_max = 63,
  275. .aifsn = CONF_TX_AIFS_PIFS,
  276. .tx_op_limit = 1504,
  277. },
  278. },
  279. .max_tx_retries = 100,
  280. .ap_aging_period = 300,
  281. .tid_conf_count = 4,
  282. .tid_conf = {
  283. [CONF_TX_AC_BE] = {
  284. .queue_id = CONF_TX_AC_BE,
  285. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  286. .tsid = CONF_TX_AC_BE,
  287. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  288. .ack_policy = CONF_ACK_POLICY_LEGACY,
  289. .apsd_conf = {0, 0},
  290. },
  291. [CONF_TX_AC_BK] = {
  292. .queue_id = CONF_TX_AC_BK,
  293. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  294. .tsid = CONF_TX_AC_BK,
  295. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  296. .ack_policy = CONF_ACK_POLICY_LEGACY,
  297. .apsd_conf = {0, 0},
  298. },
  299. [CONF_TX_AC_VI] = {
  300. .queue_id = CONF_TX_AC_VI,
  301. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  302. .tsid = CONF_TX_AC_VI,
  303. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  304. .ack_policy = CONF_ACK_POLICY_LEGACY,
  305. .apsd_conf = {0, 0},
  306. },
  307. [CONF_TX_AC_VO] = {
  308. .queue_id = CONF_TX_AC_VO,
  309. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  310. .tsid = CONF_TX_AC_VO,
  311. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  312. .ack_policy = CONF_ACK_POLICY_LEGACY,
  313. .apsd_conf = {0, 0},
  314. },
  315. },
  316. .frag_threshold = IEEE80211_MAX_FRAG_THRESHOLD,
  317. .tx_compl_timeout = 350,
  318. .tx_compl_threshold = 10,
  319. .basic_rate = CONF_HW_BIT_RATE_1MBPS,
  320. .basic_rate_5 = CONF_HW_BIT_RATE_6MBPS,
  321. .tmpl_short_retry_limit = 10,
  322. .tmpl_long_retry_limit = 10,
  323. .tx_watchdog_timeout = 5000,
  324. .slow_link_thold = 3,
  325. .fast_link_thold = 30,
  326. },
  327. .conn = {
  328. .wake_up_event = CONF_WAKE_UP_EVENT_DTIM,
  329. .listen_interval = 1,
  330. .suspend_wake_up_event = CONF_WAKE_UP_EVENT_N_DTIM,
  331. .suspend_listen_interval = 3,
  332. .bcn_filt_mode = CONF_BCN_FILT_MODE_ENABLED,
  333. .bcn_filt_ie_count = 3,
  334. .bcn_filt_ie = {
  335. [0] = {
  336. .ie = WLAN_EID_CHANNEL_SWITCH,
  337. .rule = CONF_BCN_RULE_PASS_ON_APPEARANCE,
  338. },
  339. [1] = {
  340. .ie = WLAN_EID_HT_OPERATION,
  341. .rule = CONF_BCN_RULE_PASS_ON_CHANGE,
  342. },
  343. [2] = {
  344. .ie = WLAN_EID_ERP_INFO,
  345. .rule = CONF_BCN_RULE_PASS_ON_CHANGE,
  346. },
  347. },
  348. .synch_fail_thold = 12,
  349. .bss_lose_timeout = 400,
  350. .beacon_rx_timeout = 10000,
  351. .broadcast_timeout = 20000,
  352. .rx_broadcast_in_ps = 1,
  353. .ps_poll_threshold = 10,
  354. .bet_enable = CONF_BET_MODE_ENABLE,
  355. .bet_max_consecutive = 50,
  356. .psm_entry_retries = 8,
  357. .psm_exit_retries = 16,
  358. .psm_entry_nullfunc_retries = 3,
  359. .dynamic_ps_timeout = 1500,
  360. .forced_ps = false,
  361. .keep_alive_interval = 55000,
  362. .max_listen_interval = 20,
  363. .sta_sleep_auth = WL1271_PSM_ILLEGAL,
  364. },
  365. .itrim = {
  366. .enable = false,
  367. .timeout = 50000,
  368. },
  369. .pm_config = {
  370. .host_clk_settling_time = 5000,
  371. .host_fast_wakeup_support = CONF_FAST_WAKEUP_DISABLE,
  372. },
  373. .roam_trigger = {
  374. .trigger_pacing = 1,
  375. .avg_weight_rssi_beacon = 20,
  376. .avg_weight_rssi_data = 10,
  377. .avg_weight_snr_beacon = 20,
  378. .avg_weight_snr_data = 10,
  379. },
  380. .scan = {
  381. .min_dwell_time_active = 7500,
  382. .max_dwell_time_active = 30000,
  383. .min_dwell_time_active_long = 25000,
  384. .max_dwell_time_active_long = 50000,
  385. .dwell_time_passive = 100000,
  386. .dwell_time_dfs = 150000,
  387. .num_probe_reqs = 2,
  388. .split_scan_timeout = 50000,
  389. },
  390. .sched_scan = {
  391. /*
  392. * Values are in TU/1000 but since sched scan FW command
  393. * params are in TUs rounding up may occur.
  394. */
  395. .base_dwell_time = 7500,
  396. .max_dwell_time_delta = 22500,
  397. /* based on 250bits per probe @1Mbps */
  398. .dwell_time_delta_per_probe = 2000,
  399. /* based on 250bits per probe @6Mbps (plus a bit more) */
  400. .dwell_time_delta_per_probe_5 = 350,
  401. .dwell_time_passive = 100000,
  402. .dwell_time_dfs = 150000,
  403. .num_probe_reqs = 2,
  404. .rssi_threshold = -90,
  405. .snr_threshold = 0,
  406. },
  407. .ht = {
  408. .rx_ba_win_size = 32,
  409. .tx_ba_win_size = 64,
  410. .inactivity_timeout = 10000,
  411. .tx_ba_tid_bitmap = CONF_TX_BA_ENABLED_TID_BITMAP,
  412. },
  413. .mem = {
  414. .num_stations = 1,
  415. .ssid_profiles = 1,
  416. .rx_block_num = 40,
  417. .tx_min_block_num = 40,
  418. .dynamic_memory = 1,
  419. .min_req_tx_blocks = 45,
  420. .min_req_rx_blocks = 22,
  421. .tx_min = 27,
  422. },
  423. .fm_coex = {
  424. .enable = true,
  425. .swallow_period = 5,
  426. .n_divider_fref_set_1 = 0xff, /* default */
  427. .n_divider_fref_set_2 = 12,
  428. .m_divider_fref_set_1 = 0xffff,
  429. .m_divider_fref_set_2 = 148, /* default */
  430. .coex_pll_stabilization_time = 0xffffffff, /* default */
  431. .ldo_stabilization_time = 0xffff, /* default */
  432. .fm_disturbed_band_margin = 0xff, /* default */
  433. .swallow_clk_diff = 0xff, /* default */
  434. },
  435. .rx_streaming = {
  436. .duration = 150,
  437. .queues = 0x1,
  438. .interval = 20,
  439. .always = 0,
  440. },
  441. .fwlog = {
  442. .mode = WL12XX_FWLOG_ON_DEMAND,
  443. .mem_blocks = 2,
  444. .severity = 0,
  445. .timestamp = WL12XX_FWLOG_TIMESTAMP_DISABLED,
  446. .output = WL12XX_FWLOG_OUTPUT_HOST,
  447. .threshold = 0,
  448. },
  449. .rate = {
  450. .rate_retry_score = 32000,
  451. .per_add = 8192,
  452. .per_th1 = 2048,
  453. .per_th2 = 4096,
  454. .max_per = 8100,
  455. .inverse_curiosity_factor = 5,
  456. .tx_fail_low_th = 4,
  457. .tx_fail_high_th = 10,
  458. .per_alpha_shift = 4,
  459. .per_add_shift = 13,
  460. .per_beta1_shift = 10,
  461. .per_beta2_shift = 8,
  462. .rate_check_up = 2,
  463. .rate_check_down = 12,
  464. .rate_retry_policy = {
  465. 0x00, 0x00, 0x00, 0x00, 0x00,
  466. 0x00, 0x00, 0x00, 0x00, 0x00,
  467. 0x00, 0x00, 0x00,
  468. },
  469. },
  470. .hangover = {
  471. .recover_time = 0,
  472. .hangover_period = 20,
  473. .dynamic_mode = 1,
  474. .early_termination_mode = 1,
  475. .max_period = 20,
  476. .min_period = 1,
  477. .increase_delta = 1,
  478. .decrease_delta = 2,
  479. .quiet_time = 4,
  480. .increase_time = 1,
  481. .window_size = 16,
  482. },
  483. .recovery = {
  484. .bug_on_recovery = 0,
  485. .no_recovery = 0,
  486. },
  487. };
  488. static struct wl18xx_priv_conf wl18xx_default_priv_conf = {
  489. .ht = {
  490. .mode = HT_MODE_DEFAULT,
  491. },
  492. .phy = {
  493. .phy_standalone = 0x00,
  494. .primary_clock_setting_time = 0x05,
  495. .clock_valid_on_wake_up = 0x00,
  496. .secondary_clock_setting_time = 0x05,
  497. .board_type = BOARD_TYPE_HDK_18XX,
  498. .auto_detect = 0x00,
  499. .dedicated_fem = FEM_NONE,
  500. .low_band_component = COMPONENT_3_WAY_SWITCH,
  501. .low_band_component_type = 0x04,
  502. .high_band_component = COMPONENT_2_WAY_SWITCH,
  503. .high_band_component_type = 0x09,
  504. .tcxo_ldo_voltage = 0x00,
  505. .xtal_itrim_val = 0x04,
  506. .srf_state = 0x00,
  507. .io_configuration = 0x01,
  508. .sdio_configuration = 0x00,
  509. .settings = 0x00,
  510. .enable_clpc = 0x00,
  511. .enable_tx_low_pwr_on_siso_rdl = 0x00,
  512. .rx_profile = 0x00,
  513. .pwr_limit_reference_11_abg = 0x64,
  514. .per_chan_pwr_limit_arr_11abg = {
  515. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  516. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  517. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  518. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  519. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  520. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  521. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  522. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  523. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  524. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  525. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  526. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  527. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  528. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  529. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  530. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  531. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
  532. .pwr_limit_reference_11p = 0x64,
  533. .per_chan_bo_mode_11_abg = { 0x00, 0x00, 0x00, 0x00,
  534. 0x00, 0x00, 0x00, 0x00,
  535. 0x00, 0x00, 0x00, 0x00,
  536. 0x00 },
  537. .per_chan_bo_mode_11_p = { 0x00, 0x00, 0x00, 0x00 },
  538. .per_chan_pwr_limit_arr_11p = { 0xff, 0xff, 0xff, 0xff,
  539. 0xff, 0xff, 0xff },
  540. .psat = 0,
  541. .low_power_val = 0x08,
  542. .med_power_val = 0x12,
  543. .high_power_val = 0x18,
  544. .low_power_val_2nd = 0x05,
  545. .med_power_val_2nd = 0x0a,
  546. .high_power_val_2nd = 0x14,
  547. .external_pa_dc2dc = 0,
  548. .number_of_assembled_ant2_4 = 2,
  549. .number_of_assembled_ant5 = 1,
  550. .tx_rf_margin = 1,
  551. },
  552. };
  553. static const struct wlcore_partition_set wl18xx_ptable[PART_TABLE_LEN] = {
  554. [PART_TOP_PRCM_ELP_SOC] = {
  555. .mem = { .start = 0x00A02000, .size = 0x00010000 },
  556. .reg = { .start = 0x00807000, .size = 0x00005000 },
  557. .mem2 = { .start = 0x00800000, .size = 0x0000B000 },
  558. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  559. },
  560. [PART_DOWN] = {
  561. .mem = { .start = 0x00000000, .size = 0x00014000 },
  562. .reg = { .start = 0x00810000, .size = 0x0000BFFF },
  563. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  564. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  565. },
  566. [PART_BOOT] = {
  567. .mem = { .start = 0x00700000, .size = 0x0000030c },
  568. .reg = { .start = 0x00802000, .size = 0x00014578 },
  569. .mem2 = { .start = 0x00B00404, .size = 0x00001000 },
  570. .mem3 = { .start = 0x00C00000, .size = 0x00000400 },
  571. },
  572. [PART_WORK] = {
  573. .mem = { .start = 0x00800000, .size = 0x000050FC },
  574. .reg = { .start = 0x00B00404, .size = 0x00001000 },
  575. .mem2 = { .start = 0x00C00000, .size = 0x00000400 },
  576. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  577. },
  578. [PART_PHY_INIT] = {
  579. .mem = { .start = WL18XX_PHY_INIT_MEM_ADDR,
  580. .size = WL18XX_PHY_INIT_MEM_SIZE },
  581. .reg = { .start = 0x00000000, .size = 0x00000000 },
  582. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  583. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  584. },
  585. };
  586. static const int wl18xx_rtable[REG_TABLE_LEN] = {
  587. [REG_ECPU_CONTROL] = WL18XX_REG_ECPU_CONTROL,
  588. [REG_INTERRUPT_NO_CLEAR] = WL18XX_REG_INTERRUPT_NO_CLEAR,
  589. [REG_INTERRUPT_ACK] = WL18XX_REG_INTERRUPT_ACK,
  590. [REG_COMMAND_MAILBOX_PTR] = WL18XX_REG_COMMAND_MAILBOX_PTR,
  591. [REG_EVENT_MAILBOX_PTR] = WL18XX_REG_EVENT_MAILBOX_PTR,
  592. [REG_INTERRUPT_TRIG] = WL18XX_REG_INTERRUPT_TRIG_H,
  593. [REG_INTERRUPT_MASK] = WL18XX_REG_INTERRUPT_MASK,
  594. [REG_PC_ON_RECOVERY] = WL18XX_SCR_PAD4,
  595. [REG_CHIP_ID_B] = WL18XX_REG_CHIP_ID_B,
  596. [REG_CMD_MBOX_ADDRESS] = WL18XX_CMD_MBOX_ADDRESS,
  597. /* data access memory addresses, used with partition translation */
  598. [REG_SLV_MEM_DATA] = WL18XX_SLV_MEM_DATA,
  599. [REG_SLV_REG_DATA] = WL18XX_SLV_REG_DATA,
  600. /* raw data access memory addresses */
  601. [REG_RAW_FW_STATUS_ADDR] = WL18XX_FW_STATUS_ADDR,
  602. };
  603. static const struct wl18xx_clk_cfg wl18xx_clk_table[NUM_CLOCK_CONFIGS] = {
  604. [CLOCK_CONFIG_16_2_M] = { 7, 104, 801, 4, true },
  605. [CLOCK_CONFIG_16_368_M] = { 9, 132, 3751, 4, true },
  606. [CLOCK_CONFIG_16_8_M] = { 7, 100, 0, 0, false },
  607. [CLOCK_CONFIG_19_2_M] = { 8, 100, 0, 0, false },
  608. [CLOCK_CONFIG_26_M] = { 13, 120, 0, 0, false },
  609. [CLOCK_CONFIG_32_736_M] = { 9, 132, 3751, 4, true },
  610. [CLOCK_CONFIG_33_6_M] = { 7, 100, 0, 0, false },
  611. [CLOCK_CONFIG_38_468_M] = { 8, 100, 0, 0, false },
  612. [CLOCK_CONFIG_52_M] = { 13, 120, 0, 0, false },
  613. };
  614. /* TODO: maybe move to a new header file? */
  615. #define WL18XX_FW_NAME "ti-connectivity/wl18xx-fw-2.bin"
  616. static int wl18xx_identify_chip(struct wl1271 *wl)
  617. {
  618. int ret = 0;
  619. switch (wl->chip.id) {
  620. case CHIP_ID_185x_PG20:
  621. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (185x PG20)",
  622. wl->chip.id);
  623. wl->sr_fw_name = WL18XX_FW_NAME;
  624. /* wl18xx uses the same firmware for PLT */
  625. wl->plt_fw_name = WL18XX_FW_NAME;
  626. wl->quirks |= WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN |
  627. WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN |
  628. WLCORE_QUIRK_NO_SCHED_SCAN_WHILE_CONN |
  629. WLCORE_QUIRK_TX_PAD_LAST_FRAME |
  630. WLCORE_QUIRK_REGDOMAIN_CONF |
  631. WLCORE_QUIRK_DUAL_PROBE_TMPL;
  632. wlcore_set_min_fw_ver(wl, WL18XX_CHIP_VER,
  633. WL18XX_IFTYPE_VER, WL18XX_MAJOR_VER,
  634. WL18XX_SUBTYPE_VER, WL18XX_MINOR_VER,
  635. /* there's no separate multi-role FW */
  636. 0, 0, 0, 0);
  637. break;
  638. case CHIP_ID_185x_PG10:
  639. wl1271_warning("chip id 0x%x (185x PG10) is deprecated",
  640. wl->chip.id);
  641. ret = -ENODEV;
  642. goto out;
  643. default:
  644. wl1271_warning("unsupported chip id: 0x%x", wl->chip.id);
  645. ret = -ENODEV;
  646. goto out;
  647. }
  648. wl->scan_templ_id_2_4 = CMD_TEMPL_CFG_PROBE_REQ_2_4;
  649. wl->scan_templ_id_5 = CMD_TEMPL_CFG_PROBE_REQ_5;
  650. wl->sched_scan_templ_id_2_4 = CMD_TEMPL_PROBE_REQ_2_4_PERIODIC;
  651. wl->sched_scan_templ_id_5 = CMD_TEMPL_PROBE_REQ_5_PERIODIC;
  652. wl->max_channels_5 = WL18XX_MAX_CHANNELS_5GHZ;
  653. wl->ba_rx_session_count_max = WL18XX_RX_BA_MAX_SESSIONS;
  654. out:
  655. return ret;
  656. }
  657. static int wl18xx_set_clk(struct wl1271 *wl)
  658. {
  659. u16 clk_freq;
  660. int ret;
  661. ret = wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  662. if (ret < 0)
  663. goto out;
  664. /* TODO: PG2: apparently we need to read the clk type */
  665. ret = wl18xx_top_reg_read(wl, PRIMARY_CLK_DETECT, &clk_freq);
  666. if (ret < 0)
  667. goto out;
  668. wl1271_debug(DEBUG_BOOT, "clock freq %d (%d, %d, %d, %d, %s)", clk_freq,
  669. wl18xx_clk_table[clk_freq].n, wl18xx_clk_table[clk_freq].m,
  670. wl18xx_clk_table[clk_freq].p, wl18xx_clk_table[clk_freq].q,
  671. wl18xx_clk_table[clk_freq].swallow ? "swallow" : "spit");
  672. ret = wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_N,
  673. wl18xx_clk_table[clk_freq].n);
  674. if (ret < 0)
  675. goto out;
  676. ret = wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_M,
  677. wl18xx_clk_table[clk_freq].m);
  678. if (ret < 0)
  679. goto out;
  680. if (wl18xx_clk_table[clk_freq].swallow) {
  681. /* first the 16 lower bits */
  682. ret = wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_Q_FACTOR_CFG_1,
  683. wl18xx_clk_table[clk_freq].q &
  684. PLLSH_WCS_PLL_Q_FACTOR_CFG_1_MASK);
  685. if (ret < 0)
  686. goto out;
  687. /* then the 16 higher bits, masked out */
  688. ret = wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_Q_FACTOR_CFG_2,
  689. (wl18xx_clk_table[clk_freq].q >> 16) &
  690. PLLSH_WCS_PLL_Q_FACTOR_CFG_2_MASK);
  691. if (ret < 0)
  692. goto out;
  693. /* first the 16 lower bits */
  694. ret = wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_P_FACTOR_CFG_1,
  695. wl18xx_clk_table[clk_freq].p &
  696. PLLSH_WCS_PLL_P_FACTOR_CFG_1_MASK);
  697. if (ret < 0)
  698. goto out;
  699. /* then the 16 higher bits, masked out */
  700. ret = wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_P_FACTOR_CFG_2,
  701. (wl18xx_clk_table[clk_freq].p >> 16) &
  702. PLLSH_WCS_PLL_P_FACTOR_CFG_2_MASK);
  703. } else {
  704. ret = wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_SWALLOW_EN,
  705. PLLSH_WCS_PLL_SWALLOW_EN_VAL2);
  706. }
  707. out:
  708. return ret;
  709. }
  710. static int wl18xx_boot_soft_reset(struct wl1271 *wl)
  711. {
  712. int ret;
  713. /* disable Rx/Tx */
  714. ret = wlcore_write32(wl, WL18XX_ENABLE, 0x0);
  715. if (ret < 0)
  716. goto out;
  717. /* disable auto calibration on start*/
  718. ret = wlcore_write32(wl, WL18XX_SPARE_A2, 0xffff);
  719. out:
  720. return ret;
  721. }
  722. static int wl18xx_pre_boot(struct wl1271 *wl)
  723. {
  724. int ret;
  725. ret = wl18xx_set_clk(wl);
  726. if (ret < 0)
  727. goto out;
  728. /* Continue the ELP wake up sequence */
  729. ret = wlcore_write32(wl, WL18XX_WELP_ARM_COMMAND, WELP_ARM_COMMAND_VAL);
  730. if (ret < 0)
  731. goto out;
  732. udelay(500);
  733. ret = wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  734. if (ret < 0)
  735. goto out;
  736. /* Disable interrupts */
  737. ret = wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_INTR_ALL);
  738. if (ret < 0)
  739. goto out;
  740. ret = wl18xx_boot_soft_reset(wl);
  741. out:
  742. return ret;
  743. }
  744. static int wl18xx_pre_upload(struct wl1271 *wl)
  745. {
  746. u32 tmp;
  747. int ret;
  748. BUILD_BUG_ON(sizeof(struct wl18xx_mac_and_phy_params) >
  749. WL18XX_PHY_INIT_MEM_SIZE);
  750. ret = wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  751. if (ret < 0)
  752. goto out;
  753. /* TODO: check if this is all needed */
  754. ret = wlcore_write32(wl, WL18XX_EEPROMLESS_IND, WL18XX_EEPROMLESS_IND);
  755. if (ret < 0)
  756. goto out;
  757. ret = wlcore_read_reg(wl, REG_CHIP_ID_B, &tmp);
  758. if (ret < 0)
  759. goto out;
  760. wl1271_debug(DEBUG_BOOT, "chip id 0x%x", tmp);
  761. ret = wlcore_read32(wl, WL18XX_SCR_PAD2, &tmp);
  762. if (ret < 0)
  763. goto out;
  764. /*
  765. * Workaround for FDSP code RAM corruption (needed for PG2.1
  766. * and newer; for older chips it's a NOP). Change FDSP clock
  767. * settings so that it's muxed to the ATGP clock instead of
  768. * its own clock.
  769. */
  770. ret = wlcore_set_partition(wl, &wl->ptable[PART_PHY_INIT]);
  771. if (ret < 0)
  772. goto out;
  773. /* disable FDSP clock */
  774. ret = wlcore_write32(wl, WL18XX_PHY_FPGA_SPARE_1,
  775. MEM_FDSP_CLK_120_DISABLE);
  776. if (ret < 0)
  777. goto out;
  778. /* set ATPG clock toward FDSP Code RAM rather than its own clock */
  779. ret = wlcore_write32(wl, WL18XX_PHY_FPGA_SPARE_1,
  780. MEM_FDSP_CODERAM_FUNC_CLK_SEL);
  781. if (ret < 0)
  782. goto out;
  783. /* re-enable FDSP clock */
  784. ret = wlcore_write32(wl, WL18XX_PHY_FPGA_SPARE_1,
  785. MEM_FDSP_CLK_120_ENABLE);
  786. out:
  787. return ret;
  788. }
  789. static int wl18xx_set_mac_and_phy(struct wl1271 *wl)
  790. {
  791. struct wl18xx_priv *priv = wl->priv;
  792. struct wl18xx_mac_and_phy_params *params;
  793. int ret;
  794. params = kmemdup(&priv->conf.phy, sizeof(*params), GFP_KERNEL);
  795. if (!params) {
  796. ret = -ENOMEM;
  797. goto out;
  798. }
  799. ret = wlcore_set_partition(wl, &wl->ptable[PART_PHY_INIT]);
  800. if (ret < 0)
  801. goto out;
  802. ret = wlcore_write(wl, WL18XX_PHY_INIT_MEM_ADDR, params,
  803. sizeof(*params), false);
  804. out:
  805. kfree(params);
  806. return ret;
  807. }
  808. static int wl18xx_enable_interrupts(struct wl1271 *wl)
  809. {
  810. u32 event_mask, intr_mask;
  811. int ret;
  812. event_mask = WL18XX_ACX_EVENTS_VECTOR;
  813. intr_mask = WL18XX_INTR_MASK;
  814. ret = wlcore_write_reg(wl, REG_INTERRUPT_MASK, event_mask);
  815. if (ret < 0)
  816. goto out;
  817. wlcore_enable_interrupts(wl);
  818. ret = wlcore_write_reg(wl, REG_INTERRUPT_MASK,
  819. WL1271_ACX_INTR_ALL & ~intr_mask);
  820. if (ret < 0)
  821. goto disable_interrupts;
  822. return ret;
  823. disable_interrupts:
  824. wlcore_disable_interrupts(wl);
  825. out:
  826. return ret;
  827. }
  828. static int wl18xx_boot(struct wl1271 *wl)
  829. {
  830. int ret;
  831. ret = wl18xx_pre_boot(wl);
  832. if (ret < 0)
  833. goto out;
  834. ret = wl18xx_pre_upload(wl);
  835. if (ret < 0)
  836. goto out;
  837. ret = wlcore_boot_upload_firmware(wl);
  838. if (ret < 0)
  839. goto out;
  840. ret = wl18xx_set_mac_and_phy(wl);
  841. if (ret < 0)
  842. goto out;
  843. wl->event_mask = BSS_LOSS_EVENT_ID |
  844. SCAN_COMPLETE_EVENT_ID |
  845. RSSI_SNR_TRIGGER_0_EVENT_ID |
  846. PERIODIC_SCAN_COMPLETE_EVENT_ID |
  847. PERIODIC_SCAN_REPORT_EVENT_ID |
  848. DUMMY_PACKET_EVENT_ID |
  849. PEER_REMOVE_COMPLETE_EVENT_ID |
  850. BA_SESSION_RX_CONSTRAINT_EVENT_ID |
  851. REMAIN_ON_CHANNEL_COMPLETE_EVENT_ID |
  852. INACTIVE_STA_EVENT_ID |
  853. MAX_TX_FAILURE_EVENT_ID |
  854. CHANNEL_SWITCH_COMPLETE_EVENT_ID |
  855. DFS_CHANNELS_CONFIG_COMPLETE_EVENT;
  856. ret = wlcore_boot_run_firmware(wl);
  857. if (ret < 0)
  858. goto out;
  859. ret = wl18xx_enable_interrupts(wl);
  860. out:
  861. return ret;
  862. }
  863. static int wl18xx_trigger_cmd(struct wl1271 *wl, int cmd_box_addr,
  864. void *buf, size_t len)
  865. {
  866. struct wl18xx_priv *priv = wl->priv;
  867. memcpy(priv->cmd_buf, buf, len);
  868. memset(priv->cmd_buf + len, 0, WL18XX_CMD_MAX_SIZE - len);
  869. return wlcore_write(wl, cmd_box_addr, priv->cmd_buf,
  870. WL18XX_CMD_MAX_SIZE, false);
  871. }
  872. static int wl18xx_ack_event(struct wl1271 *wl)
  873. {
  874. return wlcore_write_reg(wl, REG_INTERRUPT_TRIG,
  875. WL18XX_INTR_TRIG_EVENT_ACK);
  876. }
  877. static u32 wl18xx_calc_tx_blocks(struct wl1271 *wl, u32 len, u32 spare_blks)
  878. {
  879. u32 blk_size = WL18XX_TX_HW_BLOCK_SIZE;
  880. return (len + blk_size - 1) / blk_size + spare_blks;
  881. }
  882. static void
  883. wl18xx_set_tx_desc_blocks(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  884. u32 blks, u32 spare_blks)
  885. {
  886. desc->wl18xx_mem.total_mem_blocks = blks;
  887. }
  888. static void
  889. wl18xx_set_tx_desc_data_len(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  890. struct sk_buff *skb)
  891. {
  892. desc->length = cpu_to_le16(skb->len);
  893. /* if only the last frame is to be padded, we unset this bit on Tx */
  894. if (wl->quirks & WLCORE_QUIRK_TX_PAD_LAST_FRAME)
  895. desc->wl18xx_mem.ctrl = WL18XX_TX_CTRL_NOT_PADDED;
  896. else
  897. desc->wl18xx_mem.ctrl = 0;
  898. wl1271_debug(DEBUG_TX, "tx_fill_hdr: hlid: %d "
  899. "len: %d life: %d mem: %d", desc->hlid,
  900. le16_to_cpu(desc->length),
  901. le16_to_cpu(desc->life_time),
  902. desc->wl18xx_mem.total_mem_blocks);
  903. }
  904. static enum wl_rx_buf_align
  905. wl18xx_get_rx_buf_align(struct wl1271 *wl, u32 rx_desc)
  906. {
  907. if (rx_desc & RX_BUF_PADDED_PAYLOAD)
  908. return WLCORE_RX_BUF_PADDED;
  909. return WLCORE_RX_BUF_ALIGNED;
  910. }
  911. static u32 wl18xx_get_rx_packet_len(struct wl1271 *wl, void *rx_data,
  912. u32 data_len)
  913. {
  914. struct wl1271_rx_descriptor *desc = rx_data;
  915. /* invalid packet */
  916. if (data_len < sizeof(*desc))
  917. return 0;
  918. return data_len - sizeof(*desc);
  919. }
  920. static void wl18xx_tx_immediate_completion(struct wl1271 *wl)
  921. {
  922. wl18xx_tx_immediate_complete(wl);
  923. }
  924. static int wl18xx_set_host_cfg_bitmap(struct wl1271 *wl, u32 extra_mem_blk)
  925. {
  926. int ret;
  927. u32 sdio_align_size = 0;
  928. u32 host_cfg_bitmap = HOST_IF_CFG_RX_FIFO_ENABLE |
  929. HOST_IF_CFG_ADD_RX_ALIGNMENT;
  930. /* Enable Tx SDIO padding */
  931. if (wl->quirks & WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN) {
  932. host_cfg_bitmap |= HOST_IF_CFG_TX_PAD_TO_SDIO_BLK;
  933. sdio_align_size = WL12XX_BUS_BLOCK_SIZE;
  934. }
  935. /* Enable Rx SDIO padding */
  936. if (wl->quirks & WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN) {
  937. host_cfg_bitmap |= HOST_IF_CFG_RX_PAD_TO_SDIO_BLK;
  938. sdio_align_size = WL12XX_BUS_BLOCK_SIZE;
  939. }
  940. ret = wl18xx_acx_host_if_cfg_bitmap(wl, host_cfg_bitmap,
  941. sdio_align_size, extra_mem_blk,
  942. WL18XX_HOST_IF_LEN_SIZE_FIELD);
  943. if (ret < 0)
  944. return ret;
  945. return 0;
  946. }
  947. static int wl18xx_hw_init(struct wl1271 *wl)
  948. {
  949. int ret;
  950. struct wl18xx_priv *priv = wl->priv;
  951. /* (re)init private structures. Relevant on recovery as well. */
  952. priv->last_fw_rls_idx = 0;
  953. priv->extra_spare_key_count = 0;
  954. /* set the default amount of spare blocks in the bitmap */
  955. ret = wl18xx_set_host_cfg_bitmap(wl, WL18XX_TX_HW_BLOCK_SPARE);
  956. if (ret < 0)
  957. return ret;
  958. if (checksum_param) {
  959. ret = wl18xx_acx_set_checksum_state(wl);
  960. if (ret != 0)
  961. return ret;
  962. }
  963. return ret;
  964. }
  965. static void wl18xx_set_tx_desc_csum(struct wl1271 *wl,
  966. struct wl1271_tx_hw_descr *desc,
  967. struct sk_buff *skb)
  968. {
  969. u32 ip_hdr_offset;
  970. struct iphdr *ip_hdr;
  971. if (!checksum_param) {
  972. desc->wl18xx_checksum_data = 0;
  973. return;
  974. }
  975. if (skb->ip_summed != CHECKSUM_PARTIAL) {
  976. desc->wl18xx_checksum_data = 0;
  977. return;
  978. }
  979. ip_hdr_offset = skb_network_header(skb) - skb_mac_header(skb);
  980. if (WARN_ON(ip_hdr_offset >= (1<<7))) {
  981. desc->wl18xx_checksum_data = 0;
  982. return;
  983. }
  984. desc->wl18xx_checksum_data = ip_hdr_offset << 1;
  985. /* FW is interested only in the LSB of the protocol TCP=0 UDP=1 */
  986. ip_hdr = (void *)skb_network_header(skb);
  987. desc->wl18xx_checksum_data |= (ip_hdr->protocol & 0x01);
  988. }
  989. static void wl18xx_set_rx_csum(struct wl1271 *wl,
  990. struct wl1271_rx_descriptor *desc,
  991. struct sk_buff *skb)
  992. {
  993. if (desc->status & WL18XX_RX_CHECKSUM_MASK)
  994. skb->ip_summed = CHECKSUM_UNNECESSARY;
  995. }
  996. static bool wl18xx_is_mimo_supported(struct wl1271 *wl)
  997. {
  998. struct wl18xx_priv *priv = wl->priv;
  999. /* only support MIMO with multiple antennas, and when SISO
  1000. * is not forced through config
  1001. */
  1002. return (priv->conf.phy.number_of_assembled_ant2_4 >= 2) &&
  1003. (priv->conf.ht.mode != HT_MODE_WIDE) &&
  1004. (priv->conf.ht.mode != HT_MODE_SISO20);
  1005. }
  1006. /*
  1007. * TODO: instead of having these two functions to get the rate mask,
  1008. * we should modify the wlvif->rate_set instead
  1009. */
  1010. static u32 wl18xx_sta_get_ap_rate_mask(struct wl1271 *wl,
  1011. struct wl12xx_vif *wlvif)
  1012. {
  1013. u32 hw_rate_set = wlvif->rate_set;
  1014. if (wlvif->channel_type == NL80211_CHAN_HT40MINUS ||
  1015. wlvif->channel_type == NL80211_CHAN_HT40PLUS) {
  1016. wl1271_debug(DEBUG_ACX, "using wide channel rate mask");
  1017. hw_rate_set |= CONF_TX_RATE_USE_WIDE_CHAN;
  1018. /* we don't support MIMO in wide-channel mode */
  1019. hw_rate_set &= ~CONF_TX_MIMO_RATES;
  1020. } else if (wl18xx_is_mimo_supported(wl)) {
  1021. wl1271_debug(DEBUG_ACX, "using MIMO channel rate mask");
  1022. hw_rate_set |= CONF_TX_MIMO_RATES;
  1023. }
  1024. return hw_rate_set;
  1025. }
  1026. static u32 wl18xx_ap_get_mimo_wide_rate_mask(struct wl1271 *wl,
  1027. struct wl12xx_vif *wlvif)
  1028. {
  1029. if (wlvif->channel_type == NL80211_CHAN_HT40MINUS ||
  1030. wlvif->channel_type == NL80211_CHAN_HT40PLUS) {
  1031. wl1271_debug(DEBUG_ACX, "using wide channel rate mask");
  1032. /* sanity check - we don't support this */
  1033. if (WARN_ON(wlvif->band != IEEE80211_BAND_5GHZ))
  1034. return 0;
  1035. return CONF_TX_RATE_USE_WIDE_CHAN;
  1036. } else if (wl18xx_is_mimo_supported(wl) &&
  1037. wlvif->band == IEEE80211_BAND_2GHZ) {
  1038. wl1271_debug(DEBUG_ACX, "using MIMO rate mask");
  1039. /*
  1040. * we don't care about HT channel here - if a peer doesn't
  1041. * support MIMO, we won't enable it in its rates
  1042. */
  1043. return CONF_TX_MIMO_RATES;
  1044. } else {
  1045. return 0;
  1046. }
  1047. }
  1048. static int wl18xx_get_pg_ver(struct wl1271 *wl, s8 *ver)
  1049. {
  1050. u32 fuse;
  1051. s8 rom = 0, metal = 0, pg_ver = 0, rdl_ver = 0;
  1052. int ret;
  1053. ret = wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  1054. if (ret < 0)
  1055. goto out;
  1056. ret = wlcore_read32(wl, WL18XX_REG_FUSE_DATA_1_3, &fuse);
  1057. if (ret < 0)
  1058. goto out;
  1059. pg_ver = (fuse & WL18XX_PG_VER_MASK) >> WL18XX_PG_VER_OFFSET;
  1060. rom = (fuse & WL18XX_ROM_VER_MASK) >> WL18XX_ROM_VER_OFFSET;
  1061. if (rom <= 0xE)
  1062. metal = (fuse & WL18XX_METAL_VER_MASK) >>
  1063. WL18XX_METAL_VER_OFFSET;
  1064. else
  1065. metal = (fuse & WL18XX_NEW_METAL_VER_MASK) >>
  1066. WL18XX_NEW_METAL_VER_OFFSET;
  1067. ret = wlcore_read32(wl, WL18XX_REG_FUSE_DATA_2_3, &fuse);
  1068. if (ret < 0)
  1069. goto out;
  1070. rdl_ver = (fuse & WL18XX_RDL_VER_MASK) >> WL18XX_RDL_VER_OFFSET;
  1071. if (rdl_ver > RDL_MAX)
  1072. rdl_ver = RDL_NONE;
  1073. wl1271_info("wl18xx HW: RDL %d, %s, PG %x.%x (ROM %x)",
  1074. rdl_ver, rdl_names[rdl_ver], pg_ver, metal, rom);
  1075. if (ver)
  1076. *ver = pg_ver;
  1077. ret = wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  1078. out:
  1079. return ret;
  1080. }
  1081. #define WL18XX_CONF_FILE_NAME "ti-connectivity/wl18xx-conf.bin"
  1082. static int wl18xx_conf_init(struct wl1271 *wl, struct device *dev)
  1083. {
  1084. struct wl18xx_priv *priv = wl->priv;
  1085. struct wlcore_conf_file *conf_file;
  1086. const struct firmware *fw;
  1087. int ret;
  1088. ret = request_firmware(&fw, WL18XX_CONF_FILE_NAME, dev);
  1089. if (ret < 0) {
  1090. wl1271_error("could not get configuration binary %s: %d",
  1091. WL18XX_CONF_FILE_NAME, ret);
  1092. goto out_fallback;
  1093. }
  1094. if (fw->size != WL18XX_CONF_SIZE) {
  1095. wl1271_error("configuration binary file size is wrong, expected %zu got %zu",
  1096. WL18XX_CONF_SIZE, fw->size);
  1097. ret = -EINVAL;
  1098. goto out;
  1099. }
  1100. conf_file = (struct wlcore_conf_file *) fw->data;
  1101. if (conf_file->header.magic != cpu_to_le32(WL18XX_CONF_MAGIC)) {
  1102. wl1271_error("configuration binary file magic number mismatch, "
  1103. "expected 0x%0x got 0x%0x", WL18XX_CONF_MAGIC,
  1104. conf_file->header.magic);
  1105. ret = -EINVAL;
  1106. goto out;
  1107. }
  1108. if (conf_file->header.version != cpu_to_le32(WL18XX_CONF_VERSION)) {
  1109. wl1271_error("configuration binary file version not supported, "
  1110. "expected 0x%08x got 0x%08x",
  1111. WL18XX_CONF_VERSION, conf_file->header.version);
  1112. ret = -EINVAL;
  1113. goto out;
  1114. }
  1115. memcpy(&wl->conf, &conf_file->core, sizeof(wl18xx_conf));
  1116. memcpy(&priv->conf, &conf_file->priv, sizeof(priv->conf));
  1117. goto out;
  1118. out_fallback:
  1119. wl1271_warning("falling back to default config");
  1120. /* apply driver default configuration */
  1121. memcpy(&wl->conf, &wl18xx_conf, sizeof(wl18xx_conf));
  1122. /* apply default private configuration */
  1123. memcpy(&priv->conf, &wl18xx_default_priv_conf, sizeof(priv->conf));
  1124. /* For now we just fallback */
  1125. return 0;
  1126. out:
  1127. release_firmware(fw);
  1128. return ret;
  1129. }
  1130. static int wl18xx_plt_init(struct wl1271 *wl)
  1131. {
  1132. int ret;
  1133. /* calibrator based auto/fem detect not supported for 18xx */
  1134. if (wl->plt_mode == PLT_FEM_DETECT) {
  1135. wl1271_error("wl18xx_plt_init: PLT FEM_DETECT not supported");
  1136. return -EINVAL;
  1137. }
  1138. ret = wlcore_write32(wl, WL18XX_SCR_PAD8, WL18XX_SCR_PAD8_PLT);
  1139. if (ret < 0)
  1140. return ret;
  1141. return wl->ops->boot(wl);
  1142. }
  1143. static int wl18xx_get_mac(struct wl1271 *wl)
  1144. {
  1145. u32 mac1, mac2;
  1146. int ret;
  1147. ret = wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  1148. if (ret < 0)
  1149. goto out;
  1150. ret = wlcore_read32(wl, WL18XX_REG_FUSE_BD_ADDR_1, &mac1);
  1151. if (ret < 0)
  1152. goto out;
  1153. ret = wlcore_read32(wl, WL18XX_REG_FUSE_BD_ADDR_2, &mac2);
  1154. if (ret < 0)
  1155. goto out;
  1156. /* these are the two parts of the BD_ADDR */
  1157. wl->fuse_oui_addr = ((mac2 & 0xffff) << 8) +
  1158. ((mac1 & 0xff000000) >> 24);
  1159. wl->fuse_nic_addr = (mac1 & 0xffffff);
  1160. if (!wl->fuse_oui_addr && !wl->fuse_nic_addr) {
  1161. u8 mac[ETH_ALEN];
  1162. eth_random_addr(mac);
  1163. wl->fuse_oui_addr = (mac[0] << 16) + (mac[1] << 8) + mac[2];
  1164. wl->fuse_nic_addr = (mac[3] << 16) + (mac[4] << 8) + mac[5];
  1165. wl1271_warning("MAC address from fuse not available, using random locally administered addresses.");
  1166. }
  1167. ret = wlcore_set_partition(wl, &wl->ptable[PART_DOWN]);
  1168. out:
  1169. return ret;
  1170. }
  1171. static int wl18xx_handle_static_data(struct wl1271 *wl,
  1172. struct wl1271_static_data *static_data)
  1173. {
  1174. struct wl18xx_static_data_priv *static_data_priv =
  1175. (struct wl18xx_static_data_priv *) static_data->priv;
  1176. strncpy(wl->chip.phy_fw_ver_str, static_data_priv->phy_version,
  1177. sizeof(wl->chip.phy_fw_ver_str));
  1178. /* make sure the string is NULL-terminated */
  1179. wl->chip.phy_fw_ver_str[sizeof(wl->chip.phy_fw_ver_str) - 1] = '\0';
  1180. wl1271_info("PHY firmware version: %s", static_data_priv->phy_version);
  1181. return 0;
  1182. }
  1183. static int wl18xx_get_spare_blocks(struct wl1271 *wl, bool is_gem)
  1184. {
  1185. struct wl18xx_priv *priv = wl->priv;
  1186. /* If we have keys requiring extra spare, indulge them */
  1187. if (priv->extra_spare_key_count)
  1188. return WL18XX_TX_HW_EXTRA_BLOCK_SPARE;
  1189. return WL18XX_TX_HW_BLOCK_SPARE;
  1190. }
  1191. static int wl18xx_set_key(struct wl1271 *wl, enum set_key_cmd cmd,
  1192. struct ieee80211_vif *vif,
  1193. struct ieee80211_sta *sta,
  1194. struct ieee80211_key_conf *key_conf)
  1195. {
  1196. struct wl18xx_priv *priv = wl->priv;
  1197. bool change_spare = false, special_enc;
  1198. int ret;
  1199. wl1271_debug(DEBUG_CRYPT, "extra spare keys before: %d",
  1200. priv->extra_spare_key_count);
  1201. special_enc = key_conf->cipher == WL1271_CIPHER_SUITE_GEM ||
  1202. key_conf->cipher == WLAN_CIPHER_SUITE_TKIP;
  1203. ret = wlcore_set_key(wl, cmd, vif, sta, key_conf);
  1204. if (ret < 0)
  1205. goto out;
  1206. /*
  1207. * when adding the first or removing the last GEM/TKIP key,
  1208. * we have to adjust the number of spare blocks.
  1209. */
  1210. if (special_enc) {
  1211. if (cmd == SET_KEY) {
  1212. /* first key */
  1213. change_spare = (priv->extra_spare_key_count == 0);
  1214. priv->extra_spare_key_count++;
  1215. } else if (cmd == DISABLE_KEY) {
  1216. /* last key */
  1217. change_spare = (priv->extra_spare_key_count == 1);
  1218. priv->extra_spare_key_count--;
  1219. }
  1220. }
  1221. wl1271_debug(DEBUG_CRYPT, "extra spare keys after: %d",
  1222. priv->extra_spare_key_count);
  1223. if (!change_spare)
  1224. goto out;
  1225. /* key is now set, change the spare blocks */
  1226. if (priv->extra_spare_key_count)
  1227. ret = wl18xx_set_host_cfg_bitmap(wl,
  1228. WL18XX_TX_HW_EXTRA_BLOCK_SPARE);
  1229. else
  1230. ret = wl18xx_set_host_cfg_bitmap(wl,
  1231. WL18XX_TX_HW_BLOCK_SPARE);
  1232. out:
  1233. return ret;
  1234. }
  1235. static u32 wl18xx_pre_pkt_send(struct wl1271 *wl,
  1236. u32 buf_offset, u32 last_len)
  1237. {
  1238. if (wl->quirks & WLCORE_QUIRK_TX_PAD_LAST_FRAME) {
  1239. struct wl1271_tx_hw_descr *last_desc;
  1240. /* get the last TX HW descriptor written to the aggr buf */
  1241. last_desc = (struct wl1271_tx_hw_descr *)(wl->aggr_buf +
  1242. buf_offset - last_len);
  1243. /* the last frame is padded up to an SDIO block */
  1244. last_desc->wl18xx_mem.ctrl &= ~WL18XX_TX_CTRL_NOT_PADDED;
  1245. return ALIGN(buf_offset, WL12XX_BUS_BLOCK_SIZE);
  1246. }
  1247. /* no modifications */
  1248. return buf_offset;
  1249. }
  1250. static void wl18xx_sta_rc_update(struct wl1271 *wl,
  1251. struct wl12xx_vif *wlvif,
  1252. struct ieee80211_sta *sta,
  1253. u32 changed)
  1254. {
  1255. bool wide = sta->bandwidth >= IEEE80211_STA_RX_BW_40;
  1256. wl1271_debug(DEBUG_MAC80211, "mac80211 sta_rc_update wide %d", wide);
  1257. if (!(changed & IEEE80211_RC_BW_CHANGED))
  1258. return;
  1259. mutex_lock(&wl->mutex);
  1260. /* sanity */
  1261. if (WARN_ON(wlvif->bss_type != BSS_TYPE_STA_BSS))
  1262. goto out;
  1263. /* ignore the change before association */
  1264. if (!test_bit(WLVIF_FLAG_STA_ASSOCIATED, &wlvif->flags))
  1265. goto out;
  1266. /*
  1267. * If we started out as wide, we can change the operation mode. If we
  1268. * thought this was a 20mhz AP, we have to reconnect
  1269. */
  1270. if (wlvif->sta.role_chan_type == NL80211_CHAN_HT40MINUS ||
  1271. wlvif->sta.role_chan_type == NL80211_CHAN_HT40PLUS)
  1272. wl18xx_acx_peer_ht_operation_mode(wl, wlvif->sta.hlid, wide);
  1273. else
  1274. ieee80211_connection_loss(wl12xx_wlvif_to_vif(wlvif));
  1275. out:
  1276. mutex_unlock(&wl->mutex);
  1277. }
  1278. static int wl18xx_set_peer_cap(struct wl1271 *wl,
  1279. struct ieee80211_sta_ht_cap *ht_cap,
  1280. bool allow_ht_operation,
  1281. u32 rate_set, u8 hlid)
  1282. {
  1283. return wl18xx_acx_set_peer_cap(wl, ht_cap, allow_ht_operation,
  1284. rate_set, hlid);
  1285. }
  1286. static bool wl18xx_lnk_high_prio(struct wl1271 *wl, u8 hlid,
  1287. struct wl1271_link *lnk)
  1288. {
  1289. u8 thold;
  1290. struct wl18xx_fw_status_priv *status_priv =
  1291. (struct wl18xx_fw_status_priv *)wl->fw_status_2->priv;
  1292. u32 suspend_bitmap = le32_to_cpu(status_priv->link_suspend_bitmap);
  1293. /* suspended links are never high priority */
  1294. if (test_bit(hlid, (unsigned long *)&suspend_bitmap))
  1295. return false;
  1296. /* the priority thresholds are taken from FW */
  1297. if (test_bit(hlid, (unsigned long *)&wl->fw_fast_lnk_map) &&
  1298. !test_bit(hlid, (unsigned long *)&wl->ap_fw_ps_map))
  1299. thold = status_priv->tx_fast_link_prio_threshold;
  1300. else
  1301. thold = status_priv->tx_slow_link_prio_threshold;
  1302. return lnk->allocated_pkts < thold;
  1303. }
  1304. static bool wl18xx_lnk_low_prio(struct wl1271 *wl, u8 hlid,
  1305. struct wl1271_link *lnk)
  1306. {
  1307. u8 thold;
  1308. struct wl18xx_fw_status_priv *status_priv =
  1309. (struct wl18xx_fw_status_priv *)wl->fw_status_2->priv;
  1310. u32 suspend_bitmap = le32_to_cpu(status_priv->link_suspend_bitmap);
  1311. if (test_bit(hlid, (unsigned long *)&suspend_bitmap))
  1312. thold = status_priv->tx_suspend_threshold;
  1313. else if (test_bit(hlid, (unsigned long *)&wl->fw_fast_lnk_map) &&
  1314. !test_bit(hlid, (unsigned long *)&wl->ap_fw_ps_map))
  1315. thold = status_priv->tx_fast_stop_threshold;
  1316. else
  1317. thold = status_priv->tx_slow_stop_threshold;
  1318. return lnk->allocated_pkts < thold;
  1319. }
  1320. static int wl18xx_setup(struct wl1271 *wl);
  1321. static struct wlcore_ops wl18xx_ops = {
  1322. .setup = wl18xx_setup,
  1323. .identify_chip = wl18xx_identify_chip,
  1324. .boot = wl18xx_boot,
  1325. .plt_init = wl18xx_plt_init,
  1326. .trigger_cmd = wl18xx_trigger_cmd,
  1327. .ack_event = wl18xx_ack_event,
  1328. .wait_for_event = wl18xx_wait_for_event,
  1329. .process_mailbox_events = wl18xx_process_mailbox_events,
  1330. .calc_tx_blocks = wl18xx_calc_tx_blocks,
  1331. .set_tx_desc_blocks = wl18xx_set_tx_desc_blocks,
  1332. .set_tx_desc_data_len = wl18xx_set_tx_desc_data_len,
  1333. .get_rx_buf_align = wl18xx_get_rx_buf_align,
  1334. .get_rx_packet_len = wl18xx_get_rx_packet_len,
  1335. .tx_immediate_compl = wl18xx_tx_immediate_completion,
  1336. .tx_delayed_compl = NULL,
  1337. .hw_init = wl18xx_hw_init,
  1338. .set_tx_desc_csum = wl18xx_set_tx_desc_csum,
  1339. .get_pg_ver = wl18xx_get_pg_ver,
  1340. .set_rx_csum = wl18xx_set_rx_csum,
  1341. .sta_get_ap_rate_mask = wl18xx_sta_get_ap_rate_mask,
  1342. .ap_get_mimo_wide_rate_mask = wl18xx_ap_get_mimo_wide_rate_mask,
  1343. .get_mac = wl18xx_get_mac,
  1344. .debugfs_init = wl18xx_debugfs_add_files,
  1345. .scan_start = wl18xx_scan_start,
  1346. .scan_stop = wl18xx_scan_stop,
  1347. .sched_scan_start = wl18xx_sched_scan_start,
  1348. .sched_scan_stop = wl18xx_scan_sched_scan_stop,
  1349. .handle_static_data = wl18xx_handle_static_data,
  1350. .get_spare_blocks = wl18xx_get_spare_blocks,
  1351. .set_key = wl18xx_set_key,
  1352. .channel_switch = wl18xx_cmd_channel_switch,
  1353. .pre_pkt_send = wl18xx_pre_pkt_send,
  1354. .sta_rc_update = wl18xx_sta_rc_update,
  1355. .set_peer_cap = wl18xx_set_peer_cap,
  1356. .lnk_high_prio = wl18xx_lnk_high_prio,
  1357. .lnk_low_prio = wl18xx_lnk_low_prio,
  1358. };
  1359. /* HT cap appropriate for wide channels in 2Ghz */
  1360. static struct ieee80211_sta_ht_cap wl18xx_siso40_ht_cap_2ghz = {
  1361. .cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40 |
  1362. IEEE80211_HT_CAP_SUP_WIDTH_20_40 | IEEE80211_HT_CAP_DSSSCCK40 |
  1363. IEEE80211_HT_CAP_GRN_FLD,
  1364. .ht_supported = true,
  1365. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1366. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1367. .mcs = {
  1368. .rx_mask = { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  1369. .rx_highest = cpu_to_le16(150),
  1370. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1371. },
  1372. };
  1373. /* HT cap appropriate for wide channels in 5Ghz */
  1374. static struct ieee80211_sta_ht_cap wl18xx_siso40_ht_cap_5ghz = {
  1375. .cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40 |
  1376. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  1377. IEEE80211_HT_CAP_GRN_FLD,
  1378. .ht_supported = true,
  1379. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1380. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1381. .mcs = {
  1382. .rx_mask = { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  1383. .rx_highest = cpu_to_le16(150),
  1384. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1385. },
  1386. };
  1387. /* HT cap appropriate for SISO 20 */
  1388. static struct ieee80211_sta_ht_cap wl18xx_siso20_ht_cap = {
  1389. .cap = IEEE80211_HT_CAP_SGI_20 |
  1390. IEEE80211_HT_CAP_GRN_FLD,
  1391. .ht_supported = true,
  1392. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1393. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1394. .mcs = {
  1395. .rx_mask = { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  1396. .rx_highest = cpu_to_le16(72),
  1397. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1398. },
  1399. };
  1400. /* HT cap appropriate for MIMO rates in 20mhz channel */
  1401. static struct ieee80211_sta_ht_cap wl18xx_mimo_ht_cap_2ghz = {
  1402. .cap = IEEE80211_HT_CAP_SGI_20 |
  1403. IEEE80211_HT_CAP_GRN_FLD,
  1404. .ht_supported = true,
  1405. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1406. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1407. .mcs = {
  1408. .rx_mask = { 0xff, 0xff, 0, 0, 0, 0, 0, 0, 0, 0, },
  1409. .rx_highest = cpu_to_le16(144),
  1410. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1411. },
  1412. };
  1413. static int wl18xx_setup(struct wl1271 *wl)
  1414. {
  1415. struct wl18xx_priv *priv = wl->priv;
  1416. int ret;
  1417. wl->rtable = wl18xx_rtable;
  1418. wl->num_tx_desc = WL18XX_NUM_TX_DESCRIPTORS;
  1419. wl->num_rx_desc = WL18XX_NUM_RX_DESCRIPTORS;
  1420. wl->num_channels = 2;
  1421. wl->num_mac_addr = WL18XX_NUM_MAC_ADDRESSES;
  1422. wl->band_rate_to_idx = wl18xx_band_rate_to_idx;
  1423. wl->hw_tx_rate_tbl_size = WL18XX_CONF_HW_RXTX_RATE_MAX;
  1424. wl->hw_min_ht_rate = WL18XX_CONF_HW_RXTX_RATE_MCS0;
  1425. wl->fw_status_priv_len = sizeof(struct wl18xx_fw_status_priv);
  1426. wl->stats.fw_stats_len = sizeof(struct wl18xx_acx_statistics);
  1427. wl->static_data_priv_len = sizeof(struct wl18xx_static_data_priv);
  1428. if (num_rx_desc_param != -1)
  1429. wl->num_rx_desc = num_rx_desc_param;
  1430. ret = wl18xx_conf_init(wl, wl->dev);
  1431. if (ret < 0)
  1432. return ret;
  1433. /* If the module param is set, update it in conf */
  1434. if (board_type_param) {
  1435. if (!strcmp(board_type_param, "fpga")) {
  1436. priv->conf.phy.board_type = BOARD_TYPE_FPGA_18XX;
  1437. } else if (!strcmp(board_type_param, "hdk")) {
  1438. priv->conf.phy.board_type = BOARD_TYPE_HDK_18XX;
  1439. } else if (!strcmp(board_type_param, "dvp")) {
  1440. priv->conf.phy.board_type = BOARD_TYPE_DVP_18XX;
  1441. } else if (!strcmp(board_type_param, "evb")) {
  1442. priv->conf.phy.board_type = BOARD_TYPE_EVB_18XX;
  1443. } else if (!strcmp(board_type_param, "com8")) {
  1444. priv->conf.phy.board_type = BOARD_TYPE_COM8_18XX;
  1445. } else {
  1446. wl1271_error("invalid board type '%s'",
  1447. board_type_param);
  1448. return -EINVAL;
  1449. }
  1450. }
  1451. if (priv->conf.phy.board_type >= NUM_BOARD_TYPES) {
  1452. wl1271_error("invalid board type '%d'",
  1453. priv->conf.phy.board_type);
  1454. return -EINVAL;
  1455. }
  1456. if (low_band_component_param != -1)
  1457. priv->conf.phy.low_band_component = low_band_component_param;
  1458. if (low_band_component_type_param != -1)
  1459. priv->conf.phy.low_band_component_type =
  1460. low_band_component_type_param;
  1461. if (high_band_component_param != -1)
  1462. priv->conf.phy.high_band_component = high_band_component_param;
  1463. if (high_band_component_type_param != -1)
  1464. priv->conf.phy.high_band_component_type =
  1465. high_band_component_type_param;
  1466. if (pwr_limit_reference_11_abg_param != -1)
  1467. priv->conf.phy.pwr_limit_reference_11_abg =
  1468. pwr_limit_reference_11_abg_param;
  1469. if (n_antennas_2_param != -1)
  1470. priv->conf.phy.number_of_assembled_ant2_4 = n_antennas_2_param;
  1471. if (n_antennas_5_param != -1)
  1472. priv->conf.phy.number_of_assembled_ant5 = n_antennas_5_param;
  1473. if (dc2dc_param != -1)
  1474. priv->conf.phy.external_pa_dc2dc = dc2dc_param;
  1475. if (ht_mode_param) {
  1476. if (!strcmp(ht_mode_param, "default"))
  1477. priv->conf.ht.mode = HT_MODE_DEFAULT;
  1478. else if (!strcmp(ht_mode_param, "wide"))
  1479. priv->conf.ht.mode = HT_MODE_WIDE;
  1480. else if (!strcmp(ht_mode_param, "siso20"))
  1481. priv->conf.ht.mode = HT_MODE_SISO20;
  1482. else {
  1483. wl1271_error("invalid ht_mode '%s'", ht_mode_param);
  1484. return -EINVAL;
  1485. }
  1486. }
  1487. if (priv->conf.ht.mode == HT_MODE_DEFAULT) {
  1488. /*
  1489. * Only support mimo with multiple antennas. Fall back to
  1490. * siso40.
  1491. */
  1492. if (wl18xx_is_mimo_supported(wl))
  1493. wlcore_set_ht_cap(wl, IEEE80211_BAND_2GHZ,
  1494. &wl18xx_mimo_ht_cap_2ghz);
  1495. else
  1496. wlcore_set_ht_cap(wl, IEEE80211_BAND_2GHZ,
  1497. &wl18xx_siso40_ht_cap_2ghz);
  1498. /* 5Ghz is always wide */
  1499. wlcore_set_ht_cap(wl, IEEE80211_BAND_5GHZ,
  1500. &wl18xx_siso40_ht_cap_5ghz);
  1501. } else if (priv->conf.ht.mode == HT_MODE_WIDE) {
  1502. wlcore_set_ht_cap(wl, IEEE80211_BAND_2GHZ,
  1503. &wl18xx_siso40_ht_cap_2ghz);
  1504. wlcore_set_ht_cap(wl, IEEE80211_BAND_5GHZ,
  1505. &wl18xx_siso40_ht_cap_5ghz);
  1506. } else if (priv->conf.ht.mode == HT_MODE_SISO20) {
  1507. wlcore_set_ht_cap(wl, IEEE80211_BAND_2GHZ,
  1508. &wl18xx_siso20_ht_cap);
  1509. wlcore_set_ht_cap(wl, IEEE80211_BAND_5GHZ,
  1510. &wl18xx_siso20_ht_cap);
  1511. }
  1512. if (!checksum_param) {
  1513. wl18xx_ops.set_rx_csum = NULL;
  1514. wl18xx_ops.init_vif = NULL;
  1515. }
  1516. /* Enable 11a Band only if we have 5G antennas */
  1517. wl->enable_11a = (priv->conf.phy.number_of_assembled_ant5 != 0);
  1518. return 0;
  1519. }
  1520. static int wl18xx_probe(struct platform_device *pdev)
  1521. {
  1522. struct wl1271 *wl;
  1523. struct ieee80211_hw *hw;
  1524. int ret;
  1525. hw = wlcore_alloc_hw(sizeof(struct wl18xx_priv),
  1526. WL18XX_AGGR_BUFFER_SIZE,
  1527. sizeof(struct wl18xx_event_mailbox));
  1528. if (IS_ERR(hw)) {
  1529. wl1271_error("can't allocate hw");
  1530. ret = PTR_ERR(hw);
  1531. goto out;
  1532. }
  1533. wl = hw->priv;
  1534. wl->ops = &wl18xx_ops;
  1535. wl->ptable = wl18xx_ptable;
  1536. ret = wlcore_probe(wl, pdev);
  1537. if (ret)
  1538. goto out_free;
  1539. return ret;
  1540. out_free:
  1541. wlcore_free_hw(wl);
  1542. out:
  1543. return ret;
  1544. }
  1545. static const struct platform_device_id wl18xx_id_table[] = {
  1546. { "wl18xx", 0 },
  1547. { } /* Terminating Entry */
  1548. };
  1549. MODULE_DEVICE_TABLE(platform, wl18xx_id_table);
  1550. static struct platform_driver wl18xx_driver = {
  1551. .probe = wl18xx_probe,
  1552. .remove = wlcore_remove,
  1553. .id_table = wl18xx_id_table,
  1554. .driver = {
  1555. .name = "wl18xx_driver",
  1556. .owner = THIS_MODULE,
  1557. }
  1558. };
  1559. module_platform_driver(wl18xx_driver);
  1560. module_param_named(ht_mode, ht_mode_param, charp, S_IRUSR);
  1561. MODULE_PARM_DESC(ht_mode, "Force HT mode: wide or siso20");
  1562. module_param_named(board_type, board_type_param, charp, S_IRUSR);
  1563. MODULE_PARM_DESC(board_type, "Board type: fpga, hdk (default), evb, com8 or "
  1564. "dvp");
  1565. module_param_named(checksum, checksum_param, bool, S_IRUSR);
  1566. MODULE_PARM_DESC(checksum, "Enable TCP checksum: boolean (defaults to false)");
  1567. module_param_named(dc2dc, dc2dc_param, int, S_IRUSR);
  1568. MODULE_PARM_DESC(dc2dc, "External DC2DC: u8 (defaults to 0)");
  1569. module_param_named(n_antennas_2, n_antennas_2_param, int, S_IRUSR);
  1570. MODULE_PARM_DESC(n_antennas_2,
  1571. "Number of installed 2.4GHz antennas: 1 (default) or 2");
  1572. module_param_named(n_antennas_5, n_antennas_5_param, int, S_IRUSR);
  1573. MODULE_PARM_DESC(n_antennas_5,
  1574. "Number of installed 5GHz antennas: 1 (default) or 2");
  1575. module_param_named(low_band_component, low_band_component_param, int,
  1576. S_IRUSR);
  1577. MODULE_PARM_DESC(low_band_component, "Low band component: u8 "
  1578. "(default is 0x01)");
  1579. module_param_named(low_band_component_type, low_band_component_type_param,
  1580. int, S_IRUSR);
  1581. MODULE_PARM_DESC(low_band_component_type, "Low band component type: u8 "
  1582. "(default is 0x05 or 0x06 depending on the board_type)");
  1583. module_param_named(high_band_component, high_band_component_param, int,
  1584. S_IRUSR);
  1585. MODULE_PARM_DESC(high_band_component, "High band component: u8, "
  1586. "(default is 0x01)");
  1587. module_param_named(high_band_component_type, high_band_component_type_param,
  1588. int, S_IRUSR);
  1589. MODULE_PARM_DESC(high_band_component_type, "High band component type: u8 "
  1590. "(default is 0x09)");
  1591. module_param_named(pwr_limit_reference_11_abg,
  1592. pwr_limit_reference_11_abg_param, int, S_IRUSR);
  1593. MODULE_PARM_DESC(pwr_limit_reference_11_abg, "Power limit reference: u8 "
  1594. "(default is 0xc8)");
  1595. module_param_named(num_rx_desc,
  1596. num_rx_desc_param, int, S_IRUSR);
  1597. MODULE_PARM_DESC(num_rx_desc_param,
  1598. "Number of Rx descriptors: u8 (default is 32)");
  1599. MODULE_LICENSE("GPL v2");
  1600. MODULE_AUTHOR("Luciano Coelho <coelho@ti.com>");
  1601. MODULE_FIRMWARE(WL18XX_FW_NAME);