sdio.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437
  1. /*
  2. * Marvell Wireless LAN device driver: SDIO specific definitions
  3. *
  4. * Copyright (C) 2011, Marvell International Ltd.
  5. *
  6. * This software file (the "File") is distributed by Marvell International
  7. * Ltd. under the terms of the GNU General Public License Version 2, June 1991
  8. * (the "License"). You may use, redistribute and/or modify this File in
  9. * accordance with the terms and conditions of the License, a copy of which
  10. * is available by writing to the Free Software Foundation, Inc.,
  11. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA or on the
  12. * worldwide web at http://www.gnu.org/licenses/old-licenses/gpl-2.0.txt.
  13. *
  14. * THE FILE IS DISTRIBUTED AS-IS, WITHOUT WARRANTY OF ANY KIND, AND THE
  15. * IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE
  16. * ARE EXPRESSLY DISCLAIMED. The License provides additional details about
  17. * this warranty disclaimer.
  18. */
  19. #ifndef _MWIFIEX_SDIO_H
  20. #define _MWIFIEX_SDIO_H
  21. #include <linux/mmc/sdio.h>
  22. #include <linux/mmc/sdio_ids.h>
  23. #include <linux/mmc/sdio_func.h>
  24. #include <linux/mmc/card.h>
  25. #include <linux/mmc/host.h>
  26. #include "main.h"
  27. #define SD8786_DEFAULT_FW_NAME "mrvl/sd8786_uapsta.bin"
  28. #define SD8787_DEFAULT_FW_NAME "mrvl/sd8787_uapsta.bin"
  29. #define SD8797_DEFAULT_FW_NAME "mrvl/sd8797_uapsta.bin"
  30. #define SD8897_DEFAULT_FW_NAME "mrvl/sd8897_uapsta.bin"
  31. #define BLOCK_MODE 1
  32. #define BYTE_MODE 0
  33. #define REG_PORT 0
  34. #define MWIFIEX_SDIO_IO_PORT_MASK 0xfffff
  35. #define MWIFIEX_SDIO_BYTE_MODE_MASK 0x80000000
  36. #define SDIO_MPA_ADDR_BASE 0x1000
  37. #define CTRL_PORT 0
  38. #define CTRL_PORT_MASK 0x0001
  39. #define CMD_PORT_UPLD_INT_MASK (0x1U<<6)
  40. #define CMD_PORT_DNLD_INT_MASK (0x1U<<7)
  41. #define HOST_TERM_CMD53 (0x1U << 2)
  42. #define REG_PORT 0
  43. #define MEM_PORT 0x10000
  44. #define CMD_RD_LEN_0 0xB4
  45. #define CMD_RD_LEN_1 0xB5
  46. #define CARD_CONFIG_2_1_REG 0xCD
  47. #define CMD53_NEW_MODE (0x1U << 0)
  48. #define CMD_CONFIG_0 0xB8
  49. #define CMD_PORT_RD_LEN_EN (0x1U << 2)
  50. #define CMD_CONFIG_1 0xB9
  51. #define CMD_PORT_AUTO_EN (0x1U << 0)
  52. #define CMD_PORT_SLCT 0x8000
  53. #define UP_LD_CMD_PORT_HOST_INT_STATUS (0x40U)
  54. #define DN_LD_CMD_PORT_HOST_INT_STATUS (0x80U)
  55. #define SDIO_MP_TX_AGGR_DEF_BUF_SIZE (8192) /* 8K */
  56. /* Multi port RX aggregation buffer size */
  57. #define SDIO_MP_RX_AGGR_DEF_BUF_SIZE (16384) /* 16K */
  58. /* Misc. Config Register : Auto Re-enable interrupts */
  59. #define AUTO_RE_ENABLE_INT BIT(4)
  60. /* Host Control Registers */
  61. /* Host Control Registers : I/O port 0 */
  62. #define IO_PORT_0_REG 0x78
  63. /* Host Control Registers : I/O port 1 */
  64. #define IO_PORT_1_REG 0x79
  65. /* Host Control Registers : I/O port 2 */
  66. #define IO_PORT_2_REG 0x7A
  67. /* Host Control Registers : Configuration */
  68. #define CONFIGURATION_REG 0x00
  69. /* Host Control Registers : Host power up */
  70. #define HOST_POWER_UP (0x1U << 1)
  71. /* Host Control Registers : Host interrupt mask */
  72. #define HOST_INT_MASK_REG 0x02
  73. /* Host Control Registers : Upload host interrupt mask */
  74. #define UP_LD_HOST_INT_MASK (0x1U)
  75. /* Host Control Registers : Download host interrupt mask */
  76. #define DN_LD_HOST_INT_MASK (0x2U)
  77. /* Host Control Registers : Host interrupt status */
  78. #define HOST_INTSTATUS_REG 0x03
  79. /* Host Control Registers : Upload host interrupt status */
  80. #define UP_LD_HOST_INT_STATUS (0x1U)
  81. /* Host Control Registers : Download host interrupt status */
  82. #define DN_LD_HOST_INT_STATUS (0x2U)
  83. /* Host Control Registers : Host interrupt RSR */
  84. #define HOST_INT_RSR_REG 0x01
  85. /* Host Control Registers : Host interrupt status */
  86. #define HOST_INT_STATUS_REG 0x28
  87. /* Card Control Registers : Card I/O ready */
  88. #define CARD_IO_READY (0x1U << 3)
  89. /* Card Control Registers : Download card ready */
  90. #define DN_LD_CARD_RDY (0x1U << 0)
  91. /* Max retry number of CMD53 write */
  92. #define MAX_WRITE_IOMEM_RETRY 2
  93. /* SDIO Tx aggregation in progress ? */
  94. #define MP_TX_AGGR_IN_PROGRESS(a) (a->mpa_tx.pkt_cnt > 0)
  95. /* SDIO Tx aggregation buffer room for next packet ? */
  96. #define MP_TX_AGGR_BUF_HAS_ROOM(a, len) ((a->mpa_tx.buf_len+len) \
  97. <= a->mpa_tx.buf_size)
  98. /* Copy current packet (SDIO Tx aggregation buffer) to SDIO buffer */
  99. #define MP_TX_AGGR_BUF_PUT(a, payload, pkt_len, port) do { \
  100. memmove(&a->mpa_tx.buf[a->mpa_tx.buf_len], \
  101. payload, pkt_len); \
  102. a->mpa_tx.buf_len += pkt_len; \
  103. if (!a->mpa_tx.pkt_cnt) \
  104. a->mpa_tx.start_port = port; \
  105. if (a->mpa_tx.start_port <= port) \
  106. a->mpa_tx.ports |= (1<<(a->mpa_tx.pkt_cnt)); \
  107. else \
  108. a->mpa_tx.ports |= (1<<(a->mpa_tx.pkt_cnt+1+ \
  109. (a->max_ports - \
  110. a->mp_end_port))); \
  111. a->mpa_tx.pkt_cnt++; \
  112. } while (0)
  113. /* SDIO Tx aggregation limit ? */
  114. #define MP_TX_AGGR_PKT_LIMIT_REACHED(a) \
  115. (a->mpa_tx.pkt_cnt == a->mpa_tx.pkt_aggr_limit)
  116. /* Reset SDIO Tx aggregation buffer parameters */
  117. #define MP_TX_AGGR_BUF_RESET(a) do { \
  118. a->mpa_tx.pkt_cnt = 0; \
  119. a->mpa_tx.buf_len = 0; \
  120. a->mpa_tx.ports = 0; \
  121. a->mpa_tx.start_port = 0; \
  122. } while (0)
  123. /* SDIO Rx aggregation limit ? */
  124. #define MP_RX_AGGR_PKT_LIMIT_REACHED(a) \
  125. (a->mpa_rx.pkt_cnt == a->mpa_rx.pkt_aggr_limit)
  126. /* SDIO Rx aggregation in progress ? */
  127. #define MP_RX_AGGR_IN_PROGRESS(a) (a->mpa_rx.pkt_cnt > 0)
  128. /* SDIO Rx aggregation buffer room for next packet ? */
  129. #define MP_RX_AGGR_BUF_HAS_ROOM(a, rx_len) \
  130. ((a->mpa_rx.buf_len+rx_len) <= a->mpa_rx.buf_size)
  131. /* Reset SDIO Rx aggregation buffer parameters */
  132. #define MP_RX_AGGR_BUF_RESET(a) do { \
  133. a->mpa_rx.pkt_cnt = 0; \
  134. a->mpa_rx.buf_len = 0; \
  135. a->mpa_rx.ports = 0; \
  136. a->mpa_rx.start_port = 0; \
  137. } while (0)
  138. /* data structure for SDIO MPA TX */
  139. struct mwifiex_sdio_mpa_tx {
  140. /* multiport tx aggregation buffer pointer */
  141. u8 *buf;
  142. u32 buf_len;
  143. u32 pkt_cnt;
  144. u32 ports;
  145. u16 start_port;
  146. u8 enabled;
  147. u32 buf_size;
  148. u32 pkt_aggr_limit;
  149. };
  150. struct mwifiex_sdio_mpa_rx {
  151. u8 *buf;
  152. u32 buf_len;
  153. u32 pkt_cnt;
  154. u32 ports;
  155. u16 start_port;
  156. struct sk_buff **skb_arr;
  157. u32 *len_arr;
  158. u8 enabled;
  159. u32 buf_size;
  160. u32 pkt_aggr_limit;
  161. };
  162. int mwifiex_bus_register(void);
  163. void mwifiex_bus_unregister(void);
  164. struct mwifiex_sdio_card_reg {
  165. u8 start_rd_port;
  166. u8 start_wr_port;
  167. u8 base_0_reg;
  168. u8 base_1_reg;
  169. u8 poll_reg;
  170. u8 host_int_enable;
  171. u8 status_reg_0;
  172. u8 status_reg_1;
  173. u8 sdio_int_mask;
  174. u32 data_port_mask;
  175. u8 max_mp_regs;
  176. u8 rd_bitmap_l;
  177. u8 rd_bitmap_u;
  178. u8 rd_bitmap_1l;
  179. u8 rd_bitmap_1u;
  180. u8 wr_bitmap_l;
  181. u8 wr_bitmap_u;
  182. u8 wr_bitmap_1l;
  183. u8 wr_bitmap_1u;
  184. u8 rd_len_p0_l;
  185. u8 rd_len_p0_u;
  186. u8 card_misc_cfg_reg;
  187. };
  188. struct sdio_mmc_card {
  189. struct sdio_func *func;
  190. struct mwifiex_adapter *adapter;
  191. const char *firmware;
  192. const struct mwifiex_sdio_card_reg *reg;
  193. u8 max_ports;
  194. u8 mp_agg_pkt_limit;
  195. bool supports_sdio_new_mode;
  196. bool has_control_mask;
  197. u32 mp_rd_bitmap;
  198. u32 mp_wr_bitmap;
  199. u16 mp_end_port;
  200. u32 mp_data_port_mask;
  201. u8 curr_rd_port;
  202. u8 curr_wr_port;
  203. u8 *mp_regs;
  204. struct mwifiex_sdio_mpa_tx mpa_tx;
  205. struct mwifiex_sdio_mpa_rx mpa_rx;
  206. };
  207. struct mwifiex_sdio_device {
  208. const char *firmware;
  209. const struct mwifiex_sdio_card_reg *reg;
  210. u8 max_ports;
  211. u8 mp_agg_pkt_limit;
  212. bool supports_sdio_new_mode;
  213. bool has_control_mask;
  214. };
  215. static const struct mwifiex_sdio_card_reg mwifiex_reg_sd87xx = {
  216. .start_rd_port = 1,
  217. .start_wr_port = 1,
  218. .base_0_reg = 0x0040,
  219. .base_1_reg = 0x0041,
  220. .poll_reg = 0x30,
  221. .host_int_enable = UP_LD_HOST_INT_MASK | DN_LD_HOST_INT_MASK,
  222. .status_reg_0 = 0x60,
  223. .status_reg_1 = 0x61,
  224. .sdio_int_mask = 0x3f,
  225. .data_port_mask = 0x0000fffe,
  226. .max_mp_regs = 64,
  227. .rd_bitmap_l = 0x04,
  228. .rd_bitmap_u = 0x05,
  229. .wr_bitmap_l = 0x06,
  230. .wr_bitmap_u = 0x07,
  231. .rd_len_p0_l = 0x08,
  232. .rd_len_p0_u = 0x09,
  233. .card_misc_cfg_reg = 0x6c,
  234. };
  235. static const struct mwifiex_sdio_card_reg mwifiex_reg_sd8897 = {
  236. .start_rd_port = 0,
  237. .start_wr_port = 0,
  238. .base_0_reg = 0x60,
  239. .base_1_reg = 0x61,
  240. .poll_reg = 0x50,
  241. .host_int_enable = UP_LD_HOST_INT_MASK | DN_LD_HOST_INT_MASK |
  242. CMD_PORT_UPLD_INT_MASK | CMD_PORT_DNLD_INT_MASK,
  243. .status_reg_0 = 0xc0,
  244. .status_reg_1 = 0xc1,
  245. .sdio_int_mask = 0xff,
  246. .data_port_mask = 0xffffffff,
  247. .max_mp_regs = 184,
  248. .rd_bitmap_l = 0x04,
  249. .rd_bitmap_u = 0x05,
  250. .rd_bitmap_1l = 0x06,
  251. .rd_bitmap_1u = 0x07,
  252. .wr_bitmap_l = 0x08,
  253. .wr_bitmap_u = 0x09,
  254. .wr_bitmap_1l = 0x0a,
  255. .wr_bitmap_1u = 0x0b,
  256. .rd_len_p0_l = 0x0c,
  257. .rd_len_p0_u = 0x0d,
  258. .card_misc_cfg_reg = 0xcc,
  259. };
  260. static const struct mwifiex_sdio_device mwifiex_sdio_sd8786 = {
  261. .firmware = SD8786_DEFAULT_FW_NAME,
  262. .reg = &mwifiex_reg_sd87xx,
  263. .max_ports = 16,
  264. .mp_agg_pkt_limit = 8,
  265. .supports_sdio_new_mode = false,
  266. .has_control_mask = true,
  267. };
  268. static const struct mwifiex_sdio_device mwifiex_sdio_sd8787 = {
  269. .firmware = SD8787_DEFAULT_FW_NAME,
  270. .reg = &mwifiex_reg_sd87xx,
  271. .max_ports = 16,
  272. .mp_agg_pkt_limit = 8,
  273. .supports_sdio_new_mode = false,
  274. .has_control_mask = true,
  275. };
  276. static const struct mwifiex_sdio_device mwifiex_sdio_sd8797 = {
  277. .firmware = SD8797_DEFAULT_FW_NAME,
  278. .reg = &mwifiex_reg_sd87xx,
  279. .max_ports = 16,
  280. .mp_agg_pkt_limit = 8,
  281. .supports_sdio_new_mode = false,
  282. .has_control_mask = true,
  283. };
  284. static const struct mwifiex_sdio_device mwifiex_sdio_sd8897 = {
  285. .firmware = SD8897_DEFAULT_FW_NAME,
  286. .reg = &mwifiex_reg_sd8897,
  287. .max_ports = 32,
  288. .mp_agg_pkt_limit = 16,
  289. .supports_sdio_new_mode = true,
  290. .has_control_mask = false,
  291. };
  292. /*
  293. * .cmdrsp_complete handler
  294. */
  295. static inline int mwifiex_sdio_cmdrsp_complete(struct mwifiex_adapter *adapter,
  296. struct sk_buff *skb)
  297. {
  298. dev_kfree_skb_any(skb);
  299. return 0;
  300. }
  301. /*
  302. * .event_complete handler
  303. */
  304. static inline int mwifiex_sdio_event_complete(struct mwifiex_adapter *adapter,
  305. struct sk_buff *skb)
  306. {
  307. dev_kfree_skb_any(skb);
  308. return 0;
  309. }
  310. static inline bool
  311. mp_rx_aggr_port_limit_reached(struct sdio_mmc_card *card)
  312. {
  313. u8 tmp;
  314. if (card->curr_rd_port < card->mpa_rx.start_port) {
  315. if (card->supports_sdio_new_mode)
  316. tmp = card->mp_end_port >> 1;
  317. else
  318. tmp = card->mp_agg_pkt_limit;
  319. if (((card->max_ports - card->mpa_rx.start_port) +
  320. card->curr_rd_port) >= tmp)
  321. return true;
  322. }
  323. if (!card->supports_sdio_new_mode)
  324. return false;
  325. if ((card->curr_rd_port - card->mpa_rx.start_port) >=
  326. (card->mp_end_port >> 1))
  327. return true;
  328. return false;
  329. }
  330. static inline bool
  331. mp_tx_aggr_port_limit_reached(struct sdio_mmc_card *card)
  332. {
  333. u16 tmp;
  334. if (card->curr_wr_port < card->mpa_tx.start_port) {
  335. if (card->supports_sdio_new_mode)
  336. tmp = card->mp_end_port >> 1;
  337. else
  338. tmp = card->mp_agg_pkt_limit;
  339. if (((card->max_ports - card->mpa_tx.start_port) +
  340. card->curr_wr_port) >= tmp)
  341. return true;
  342. }
  343. if (!card->supports_sdio_new_mode)
  344. return false;
  345. if ((card->curr_wr_port - card->mpa_tx.start_port) >=
  346. (card->mp_end_port >> 1))
  347. return true;
  348. return false;
  349. }
  350. /* Prepare to copy current packet from card to SDIO Rx aggregation buffer */
  351. static inline void mp_rx_aggr_setup(struct sdio_mmc_card *card,
  352. struct sk_buff *skb, u8 port)
  353. {
  354. card->mpa_rx.buf_len += skb->len;
  355. if (!card->mpa_rx.pkt_cnt)
  356. card->mpa_rx.start_port = port;
  357. if (card->supports_sdio_new_mode) {
  358. card->mpa_rx.ports |= (1 << port);
  359. } else {
  360. if (card->mpa_rx.start_port <= port)
  361. card->mpa_rx.ports |= 1 << (card->mpa_rx.pkt_cnt);
  362. else
  363. card->mpa_rx.ports |= 1 << (card->mpa_rx.pkt_cnt + 1);
  364. }
  365. card->mpa_rx.skb_arr[card->mpa_rx.pkt_cnt] = skb;
  366. card->mpa_rx.len_arr[card->mpa_rx.pkt_cnt] = skb->len;
  367. card->mpa_rx.pkt_cnt++;
  368. }
  369. #endif /* _MWIFIEX_SDIO_H */