sh_eth.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819
  1. /*
  2. * SuperH Ethernet device driver
  3. *
  4. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008-2013 Renesas Solutions Corp.
  6. * Copyright (C) 2013 Cogent Embedded, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2, as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/delay.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/mdio-bitbang.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/phy.h>
  35. #include <linux/cache.h>
  36. #include <linux/io.h>
  37. #include <linux/pm_runtime.h>
  38. #include <linux/slab.h>
  39. #include <linux/ethtool.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/clk.h>
  42. #include <linux/sh_eth.h>
  43. #include "sh_eth.h"
  44. #define SH_ETH_DEF_MSG_ENABLE \
  45. (NETIF_MSG_LINK | \
  46. NETIF_MSG_TIMER | \
  47. NETIF_MSG_RX_ERR| \
  48. NETIF_MSG_TX_ERR)
  49. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  50. [EDSR] = 0x0000,
  51. [EDMR] = 0x0400,
  52. [EDTRR] = 0x0408,
  53. [EDRRR] = 0x0410,
  54. [EESR] = 0x0428,
  55. [EESIPR] = 0x0430,
  56. [TDLAR] = 0x0010,
  57. [TDFAR] = 0x0014,
  58. [TDFXR] = 0x0018,
  59. [TDFFR] = 0x001c,
  60. [RDLAR] = 0x0030,
  61. [RDFAR] = 0x0034,
  62. [RDFXR] = 0x0038,
  63. [RDFFR] = 0x003c,
  64. [TRSCER] = 0x0438,
  65. [RMFCR] = 0x0440,
  66. [TFTR] = 0x0448,
  67. [FDR] = 0x0450,
  68. [RMCR] = 0x0458,
  69. [RPADIR] = 0x0460,
  70. [FCFTR] = 0x0468,
  71. [CSMR] = 0x04E4,
  72. [ECMR] = 0x0500,
  73. [ECSR] = 0x0510,
  74. [ECSIPR] = 0x0518,
  75. [PIR] = 0x0520,
  76. [PSR] = 0x0528,
  77. [PIPR] = 0x052c,
  78. [RFLR] = 0x0508,
  79. [APR] = 0x0554,
  80. [MPR] = 0x0558,
  81. [PFTCR] = 0x055c,
  82. [PFRCR] = 0x0560,
  83. [TPAUSER] = 0x0564,
  84. [GECMR] = 0x05b0,
  85. [BCULR] = 0x05b4,
  86. [MAHR] = 0x05c0,
  87. [MALR] = 0x05c8,
  88. [TROCR] = 0x0700,
  89. [CDCR] = 0x0708,
  90. [LCCR] = 0x0710,
  91. [CEFCR] = 0x0740,
  92. [FRECR] = 0x0748,
  93. [TSFRCR] = 0x0750,
  94. [TLFRCR] = 0x0758,
  95. [RFCR] = 0x0760,
  96. [CERCR] = 0x0768,
  97. [CEECR] = 0x0770,
  98. [MAFCR] = 0x0778,
  99. [RMII_MII] = 0x0790,
  100. [ARSTR] = 0x0000,
  101. [TSU_CTRST] = 0x0004,
  102. [TSU_FWEN0] = 0x0010,
  103. [TSU_FWEN1] = 0x0014,
  104. [TSU_FCM] = 0x0018,
  105. [TSU_BSYSL0] = 0x0020,
  106. [TSU_BSYSL1] = 0x0024,
  107. [TSU_PRISL0] = 0x0028,
  108. [TSU_PRISL1] = 0x002c,
  109. [TSU_FWSL0] = 0x0030,
  110. [TSU_FWSL1] = 0x0034,
  111. [TSU_FWSLC] = 0x0038,
  112. [TSU_QTAG0] = 0x0040,
  113. [TSU_QTAG1] = 0x0044,
  114. [TSU_FWSR] = 0x0050,
  115. [TSU_FWINMK] = 0x0054,
  116. [TSU_ADQT0] = 0x0048,
  117. [TSU_ADQT1] = 0x004c,
  118. [TSU_VTAG0] = 0x0058,
  119. [TSU_VTAG1] = 0x005c,
  120. [TSU_ADSBSY] = 0x0060,
  121. [TSU_TEN] = 0x0064,
  122. [TSU_POST1] = 0x0070,
  123. [TSU_POST2] = 0x0074,
  124. [TSU_POST3] = 0x0078,
  125. [TSU_POST4] = 0x007c,
  126. [TSU_ADRH0] = 0x0100,
  127. [TSU_ADRL0] = 0x0104,
  128. [TSU_ADRH31] = 0x01f8,
  129. [TSU_ADRL31] = 0x01fc,
  130. [TXNLCR0] = 0x0080,
  131. [TXALCR0] = 0x0084,
  132. [RXNLCR0] = 0x0088,
  133. [RXALCR0] = 0x008c,
  134. [FWNLCR0] = 0x0090,
  135. [FWALCR0] = 0x0094,
  136. [TXNLCR1] = 0x00a0,
  137. [TXALCR1] = 0x00a0,
  138. [RXNLCR1] = 0x00a8,
  139. [RXALCR1] = 0x00ac,
  140. [FWNLCR1] = 0x00b0,
  141. [FWALCR1] = 0x00b4,
  142. };
  143. static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
  144. [ECMR] = 0x0300,
  145. [RFLR] = 0x0308,
  146. [ECSR] = 0x0310,
  147. [ECSIPR] = 0x0318,
  148. [PIR] = 0x0320,
  149. [PSR] = 0x0328,
  150. [RDMLR] = 0x0340,
  151. [IPGR] = 0x0350,
  152. [APR] = 0x0354,
  153. [MPR] = 0x0358,
  154. [RFCF] = 0x0360,
  155. [TPAUSER] = 0x0364,
  156. [TPAUSECR] = 0x0368,
  157. [MAHR] = 0x03c0,
  158. [MALR] = 0x03c8,
  159. [TROCR] = 0x03d0,
  160. [CDCR] = 0x03d4,
  161. [LCCR] = 0x03d8,
  162. [CNDCR] = 0x03dc,
  163. [CEFCR] = 0x03e4,
  164. [FRECR] = 0x03e8,
  165. [TSFRCR] = 0x03ec,
  166. [TLFRCR] = 0x03f0,
  167. [RFCR] = 0x03f4,
  168. [MAFCR] = 0x03f8,
  169. [EDMR] = 0x0200,
  170. [EDTRR] = 0x0208,
  171. [EDRRR] = 0x0210,
  172. [TDLAR] = 0x0218,
  173. [RDLAR] = 0x0220,
  174. [EESR] = 0x0228,
  175. [EESIPR] = 0x0230,
  176. [TRSCER] = 0x0238,
  177. [RMFCR] = 0x0240,
  178. [TFTR] = 0x0248,
  179. [FDR] = 0x0250,
  180. [RMCR] = 0x0258,
  181. [TFUCR] = 0x0264,
  182. [RFOCR] = 0x0268,
  183. [RMIIMODE] = 0x026c,
  184. [FCFTR] = 0x0270,
  185. [TRIMD] = 0x027c,
  186. };
  187. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  188. [ECMR] = 0x0100,
  189. [RFLR] = 0x0108,
  190. [ECSR] = 0x0110,
  191. [ECSIPR] = 0x0118,
  192. [PIR] = 0x0120,
  193. [PSR] = 0x0128,
  194. [RDMLR] = 0x0140,
  195. [IPGR] = 0x0150,
  196. [APR] = 0x0154,
  197. [MPR] = 0x0158,
  198. [TPAUSER] = 0x0164,
  199. [RFCF] = 0x0160,
  200. [TPAUSECR] = 0x0168,
  201. [BCFRR] = 0x016c,
  202. [MAHR] = 0x01c0,
  203. [MALR] = 0x01c8,
  204. [TROCR] = 0x01d0,
  205. [CDCR] = 0x01d4,
  206. [LCCR] = 0x01d8,
  207. [CNDCR] = 0x01dc,
  208. [CEFCR] = 0x01e4,
  209. [FRECR] = 0x01e8,
  210. [TSFRCR] = 0x01ec,
  211. [TLFRCR] = 0x01f0,
  212. [RFCR] = 0x01f4,
  213. [MAFCR] = 0x01f8,
  214. [RTRATE] = 0x01fc,
  215. [EDMR] = 0x0000,
  216. [EDTRR] = 0x0008,
  217. [EDRRR] = 0x0010,
  218. [TDLAR] = 0x0018,
  219. [RDLAR] = 0x0020,
  220. [EESR] = 0x0028,
  221. [EESIPR] = 0x0030,
  222. [TRSCER] = 0x0038,
  223. [RMFCR] = 0x0040,
  224. [TFTR] = 0x0048,
  225. [FDR] = 0x0050,
  226. [RMCR] = 0x0058,
  227. [TFUCR] = 0x0064,
  228. [RFOCR] = 0x0068,
  229. [FCFTR] = 0x0070,
  230. [RPADIR] = 0x0078,
  231. [TRIMD] = 0x007c,
  232. [RBWAR] = 0x00c8,
  233. [RDFAR] = 0x00cc,
  234. [TBRAR] = 0x00d4,
  235. [TDFAR] = 0x00d8,
  236. };
  237. static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
  238. [ECMR] = 0x0160,
  239. [ECSR] = 0x0164,
  240. [ECSIPR] = 0x0168,
  241. [PIR] = 0x016c,
  242. [MAHR] = 0x0170,
  243. [MALR] = 0x0174,
  244. [RFLR] = 0x0178,
  245. [PSR] = 0x017c,
  246. [TROCR] = 0x0180,
  247. [CDCR] = 0x0184,
  248. [LCCR] = 0x0188,
  249. [CNDCR] = 0x018c,
  250. [CEFCR] = 0x0194,
  251. [FRECR] = 0x0198,
  252. [TSFRCR] = 0x019c,
  253. [TLFRCR] = 0x01a0,
  254. [RFCR] = 0x01a4,
  255. [MAFCR] = 0x01a8,
  256. [IPGR] = 0x01b4,
  257. [APR] = 0x01b8,
  258. [MPR] = 0x01bc,
  259. [TPAUSER] = 0x01c4,
  260. [BCFR] = 0x01cc,
  261. [ARSTR] = 0x0000,
  262. [TSU_CTRST] = 0x0004,
  263. [TSU_FWEN0] = 0x0010,
  264. [TSU_FWEN1] = 0x0014,
  265. [TSU_FCM] = 0x0018,
  266. [TSU_BSYSL0] = 0x0020,
  267. [TSU_BSYSL1] = 0x0024,
  268. [TSU_PRISL0] = 0x0028,
  269. [TSU_PRISL1] = 0x002c,
  270. [TSU_FWSL0] = 0x0030,
  271. [TSU_FWSL1] = 0x0034,
  272. [TSU_FWSLC] = 0x0038,
  273. [TSU_QTAGM0] = 0x0040,
  274. [TSU_QTAGM1] = 0x0044,
  275. [TSU_ADQT0] = 0x0048,
  276. [TSU_ADQT1] = 0x004c,
  277. [TSU_FWSR] = 0x0050,
  278. [TSU_FWINMK] = 0x0054,
  279. [TSU_ADSBSY] = 0x0060,
  280. [TSU_TEN] = 0x0064,
  281. [TSU_POST1] = 0x0070,
  282. [TSU_POST2] = 0x0074,
  283. [TSU_POST3] = 0x0078,
  284. [TSU_POST4] = 0x007c,
  285. [TXNLCR0] = 0x0080,
  286. [TXALCR0] = 0x0084,
  287. [RXNLCR0] = 0x0088,
  288. [RXALCR0] = 0x008c,
  289. [FWNLCR0] = 0x0090,
  290. [FWALCR0] = 0x0094,
  291. [TXNLCR1] = 0x00a0,
  292. [TXALCR1] = 0x00a0,
  293. [RXNLCR1] = 0x00a8,
  294. [RXALCR1] = 0x00ac,
  295. [FWNLCR1] = 0x00b0,
  296. [FWALCR1] = 0x00b4,
  297. [TSU_ADRH0] = 0x0100,
  298. [TSU_ADRL0] = 0x0104,
  299. [TSU_ADRL31] = 0x01fc,
  300. };
  301. static int sh_eth_is_gether(struct sh_eth_private *mdp)
  302. {
  303. if (mdp->reg_offset == sh_eth_offset_gigabit)
  304. return 1;
  305. else
  306. return 0;
  307. }
  308. static void sh_eth_select_mii(struct net_device *ndev)
  309. {
  310. u32 value = 0x0;
  311. struct sh_eth_private *mdp = netdev_priv(ndev);
  312. switch (mdp->phy_interface) {
  313. case PHY_INTERFACE_MODE_GMII:
  314. value = 0x2;
  315. break;
  316. case PHY_INTERFACE_MODE_MII:
  317. value = 0x1;
  318. break;
  319. case PHY_INTERFACE_MODE_RMII:
  320. value = 0x0;
  321. break;
  322. default:
  323. pr_warn("PHY interface mode was not setup. Set to MII.\n");
  324. value = 0x1;
  325. break;
  326. }
  327. sh_eth_write(ndev, value, RMII_MII);
  328. }
  329. static void sh_eth_set_duplex(struct net_device *ndev)
  330. {
  331. struct sh_eth_private *mdp = netdev_priv(ndev);
  332. if (mdp->duplex) /* Full */
  333. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  334. else /* Half */
  335. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  336. }
  337. /* There is CPU dependent code */
  338. static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
  339. {
  340. struct sh_eth_private *mdp = netdev_priv(ndev);
  341. switch (mdp->speed) {
  342. case 10: /* 10BASE */
  343. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
  344. break;
  345. case 100:/* 100BASE */
  346. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
  347. break;
  348. default:
  349. break;
  350. }
  351. }
  352. /* R8A7778/9 */
  353. static struct sh_eth_cpu_data r8a777x_data = {
  354. .set_duplex = sh_eth_set_duplex,
  355. .set_rate = sh_eth_set_rate_r8a777x,
  356. .register_type = SH_ETH_REG_FAST_RCAR,
  357. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  358. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  359. .eesipr_value = 0x01ff009f,
  360. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  361. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  362. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  363. EESR_ECI,
  364. .apr = 1,
  365. .mpr = 1,
  366. .tpauser = 1,
  367. .hw_swap = 1,
  368. };
  369. /* R8A7790 */
  370. static struct sh_eth_cpu_data r8a7790_data = {
  371. .set_duplex = sh_eth_set_duplex,
  372. .set_rate = sh_eth_set_rate_r8a777x,
  373. .register_type = SH_ETH_REG_FAST_RCAR,
  374. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  375. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  376. .eesipr_value = 0x01ff009f,
  377. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  378. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  379. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  380. EESR_ECI,
  381. .apr = 1,
  382. .mpr = 1,
  383. .tpauser = 1,
  384. .hw_swap = 1,
  385. .rmiimode = 1,
  386. .shift_rd0 = 1,
  387. };
  388. static void sh_eth_set_rate_sh7724(struct net_device *ndev)
  389. {
  390. struct sh_eth_private *mdp = netdev_priv(ndev);
  391. switch (mdp->speed) {
  392. case 10: /* 10BASE */
  393. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
  394. break;
  395. case 100:/* 100BASE */
  396. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
  397. break;
  398. default:
  399. break;
  400. }
  401. }
  402. /* SH7724 */
  403. static struct sh_eth_cpu_data sh7724_data = {
  404. .set_duplex = sh_eth_set_duplex,
  405. .set_rate = sh_eth_set_rate_sh7724,
  406. .register_type = SH_ETH_REG_FAST_SH4,
  407. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  408. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  409. .eesipr_value = 0x01ff009f,
  410. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  411. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  412. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  413. EESR_ECI,
  414. .apr = 1,
  415. .mpr = 1,
  416. .tpauser = 1,
  417. .hw_swap = 1,
  418. .rpadir = 1,
  419. .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
  420. };
  421. static void sh_eth_set_rate_sh7757(struct net_device *ndev)
  422. {
  423. struct sh_eth_private *mdp = netdev_priv(ndev);
  424. switch (mdp->speed) {
  425. case 10: /* 10BASE */
  426. sh_eth_write(ndev, 0, RTRATE);
  427. break;
  428. case 100:/* 100BASE */
  429. sh_eth_write(ndev, 1, RTRATE);
  430. break;
  431. default:
  432. break;
  433. }
  434. }
  435. /* SH7757 */
  436. static struct sh_eth_cpu_data sh7757_data = {
  437. .set_duplex = sh_eth_set_duplex,
  438. .set_rate = sh_eth_set_rate_sh7757,
  439. .register_type = SH_ETH_REG_FAST_SH4,
  440. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  441. .rmcr_value = 0x00000001,
  442. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  443. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  444. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  445. EESR_ECI,
  446. .irq_flags = IRQF_SHARED,
  447. .apr = 1,
  448. .mpr = 1,
  449. .tpauser = 1,
  450. .hw_swap = 1,
  451. .no_ade = 1,
  452. .rpadir = 1,
  453. .rpadir_value = 2 << 16,
  454. };
  455. #define SH_GIGA_ETH_BASE 0xfee00000UL
  456. #define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
  457. #define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
  458. static void sh_eth_chip_reset_giga(struct net_device *ndev)
  459. {
  460. int i;
  461. unsigned long mahr[2], malr[2];
  462. /* save MAHR and MALR */
  463. for (i = 0; i < 2; i++) {
  464. malr[i] = ioread32((void *)GIGA_MALR(i));
  465. mahr[i] = ioread32((void *)GIGA_MAHR(i));
  466. }
  467. /* reset device */
  468. iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
  469. mdelay(1);
  470. /* restore MAHR and MALR */
  471. for (i = 0; i < 2; i++) {
  472. iowrite32(malr[i], (void *)GIGA_MALR(i));
  473. iowrite32(mahr[i], (void *)GIGA_MAHR(i));
  474. }
  475. }
  476. static void sh_eth_set_rate_giga(struct net_device *ndev)
  477. {
  478. struct sh_eth_private *mdp = netdev_priv(ndev);
  479. switch (mdp->speed) {
  480. case 10: /* 10BASE */
  481. sh_eth_write(ndev, 0x00000000, GECMR);
  482. break;
  483. case 100:/* 100BASE */
  484. sh_eth_write(ndev, 0x00000010, GECMR);
  485. break;
  486. case 1000: /* 1000BASE */
  487. sh_eth_write(ndev, 0x00000020, GECMR);
  488. break;
  489. default:
  490. break;
  491. }
  492. }
  493. /* SH7757(GETHERC) */
  494. static struct sh_eth_cpu_data sh7757_data_giga = {
  495. .chip_reset = sh_eth_chip_reset_giga,
  496. .set_duplex = sh_eth_set_duplex,
  497. .set_rate = sh_eth_set_rate_giga,
  498. .register_type = SH_ETH_REG_GIGABIT,
  499. .ecsr_value = ECSR_ICD | ECSR_MPD,
  500. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  501. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  502. .tx_check = EESR_TC1 | EESR_FTC,
  503. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  504. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  505. EESR_TDE | EESR_ECI,
  506. .fdr_value = 0x0000072f,
  507. .rmcr_value = 0x00000001,
  508. .irq_flags = IRQF_SHARED,
  509. .apr = 1,
  510. .mpr = 1,
  511. .tpauser = 1,
  512. .bculr = 1,
  513. .hw_swap = 1,
  514. .rpadir = 1,
  515. .rpadir_value = 2 << 16,
  516. .no_trimd = 1,
  517. .no_ade = 1,
  518. .tsu = 1,
  519. };
  520. static void sh_eth_chip_reset(struct net_device *ndev)
  521. {
  522. struct sh_eth_private *mdp = netdev_priv(ndev);
  523. /* reset device */
  524. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  525. mdelay(1);
  526. }
  527. static void sh_eth_set_rate_gether(struct net_device *ndev)
  528. {
  529. struct sh_eth_private *mdp = netdev_priv(ndev);
  530. switch (mdp->speed) {
  531. case 10: /* 10BASE */
  532. sh_eth_write(ndev, GECMR_10, GECMR);
  533. break;
  534. case 100:/* 100BASE */
  535. sh_eth_write(ndev, GECMR_100, GECMR);
  536. break;
  537. case 1000: /* 1000BASE */
  538. sh_eth_write(ndev, GECMR_1000, GECMR);
  539. break;
  540. default:
  541. break;
  542. }
  543. }
  544. /* SH7734 */
  545. static struct sh_eth_cpu_data sh7734_data = {
  546. .chip_reset = sh_eth_chip_reset,
  547. .set_duplex = sh_eth_set_duplex,
  548. .set_rate = sh_eth_set_rate_gether,
  549. .register_type = SH_ETH_REG_GIGABIT,
  550. .ecsr_value = ECSR_ICD | ECSR_MPD,
  551. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  552. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  553. .tx_check = EESR_TC1 | EESR_FTC,
  554. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  555. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  556. EESR_TDE | EESR_ECI,
  557. .apr = 1,
  558. .mpr = 1,
  559. .tpauser = 1,
  560. .bculr = 1,
  561. .hw_swap = 1,
  562. .no_trimd = 1,
  563. .no_ade = 1,
  564. .tsu = 1,
  565. .hw_crc = 1,
  566. .select_mii = 1,
  567. };
  568. /* SH7763 */
  569. static struct sh_eth_cpu_data sh7763_data = {
  570. .chip_reset = sh_eth_chip_reset,
  571. .set_duplex = sh_eth_set_duplex,
  572. .set_rate = sh_eth_set_rate_gether,
  573. .register_type = SH_ETH_REG_GIGABIT,
  574. .ecsr_value = ECSR_ICD | ECSR_MPD,
  575. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  576. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  577. .tx_check = EESR_TC1 | EESR_FTC,
  578. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT | \
  579. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE | \
  580. EESR_ECI,
  581. .apr = 1,
  582. .mpr = 1,
  583. .tpauser = 1,
  584. .bculr = 1,
  585. .hw_swap = 1,
  586. .no_trimd = 1,
  587. .no_ade = 1,
  588. .tsu = 1,
  589. .irq_flags = IRQF_SHARED,
  590. };
  591. static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
  592. {
  593. struct sh_eth_private *mdp = netdev_priv(ndev);
  594. /* reset device */
  595. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  596. mdelay(1);
  597. sh_eth_select_mii(ndev);
  598. }
  599. /* R8A7740 */
  600. static struct sh_eth_cpu_data r8a7740_data = {
  601. .chip_reset = sh_eth_chip_reset_r8a7740,
  602. .set_duplex = sh_eth_set_duplex,
  603. .set_rate = sh_eth_set_rate_gether,
  604. .register_type = SH_ETH_REG_GIGABIT,
  605. .ecsr_value = ECSR_ICD | ECSR_MPD,
  606. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  607. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  608. .tx_check = EESR_TC1 | EESR_FTC,
  609. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  610. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  611. EESR_TDE | EESR_ECI,
  612. .apr = 1,
  613. .mpr = 1,
  614. .tpauser = 1,
  615. .bculr = 1,
  616. .hw_swap = 1,
  617. .no_trimd = 1,
  618. .no_ade = 1,
  619. .tsu = 1,
  620. .select_mii = 1,
  621. .shift_rd0 = 1,
  622. };
  623. static struct sh_eth_cpu_data sh7619_data = {
  624. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  625. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  626. .apr = 1,
  627. .mpr = 1,
  628. .tpauser = 1,
  629. .hw_swap = 1,
  630. };
  631. static struct sh_eth_cpu_data sh771x_data = {
  632. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  633. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  634. .tsu = 1,
  635. };
  636. static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
  637. {
  638. if (!cd->ecsr_value)
  639. cd->ecsr_value = DEFAULT_ECSR_INIT;
  640. if (!cd->ecsipr_value)
  641. cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
  642. if (!cd->fcftr_value)
  643. cd->fcftr_value = DEFAULT_FIFO_F_D_RFF | \
  644. DEFAULT_FIFO_F_D_RFD;
  645. if (!cd->fdr_value)
  646. cd->fdr_value = DEFAULT_FDR_INIT;
  647. if (!cd->rmcr_value)
  648. cd->rmcr_value = DEFAULT_RMCR_VALUE;
  649. if (!cd->tx_check)
  650. cd->tx_check = DEFAULT_TX_CHECK;
  651. if (!cd->eesr_err_check)
  652. cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
  653. }
  654. static int sh_eth_check_reset(struct net_device *ndev)
  655. {
  656. int ret = 0;
  657. int cnt = 100;
  658. while (cnt > 0) {
  659. if (!(sh_eth_read(ndev, EDMR) & 0x3))
  660. break;
  661. mdelay(1);
  662. cnt--;
  663. }
  664. if (cnt <= 0) {
  665. pr_err("Device reset failed\n");
  666. ret = -ETIMEDOUT;
  667. }
  668. return ret;
  669. }
  670. static int sh_eth_reset(struct net_device *ndev)
  671. {
  672. struct sh_eth_private *mdp = netdev_priv(ndev);
  673. int ret = 0;
  674. if (sh_eth_is_gether(mdp)) {
  675. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  676. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
  677. EDMR);
  678. ret = sh_eth_check_reset(ndev);
  679. if (ret)
  680. goto out;
  681. /* Table Init */
  682. sh_eth_write(ndev, 0x0, TDLAR);
  683. sh_eth_write(ndev, 0x0, TDFAR);
  684. sh_eth_write(ndev, 0x0, TDFXR);
  685. sh_eth_write(ndev, 0x0, TDFFR);
  686. sh_eth_write(ndev, 0x0, RDLAR);
  687. sh_eth_write(ndev, 0x0, RDFAR);
  688. sh_eth_write(ndev, 0x0, RDFXR);
  689. sh_eth_write(ndev, 0x0, RDFFR);
  690. /* Reset HW CRC register */
  691. if (mdp->cd->hw_crc)
  692. sh_eth_write(ndev, 0x0, CSMR);
  693. /* Select MII mode */
  694. if (mdp->cd->select_mii)
  695. sh_eth_select_mii(ndev);
  696. } else {
  697. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
  698. EDMR);
  699. mdelay(3);
  700. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
  701. EDMR);
  702. }
  703. out:
  704. return ret;
  705. }
  706. #if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
  707. static void sh_eth_set_receive_align(struct sk_buff *skb)
  708. {
  709. int reserve;
  710. reserve = SH4_SKB_RX_ALIGN - ((u32)skb->data & (SH4_SKB_RX_ALIGN - 1));
  711. if (reserve)
  712. skb_reserve(skb, reserve);
  713. }
  714. #else
  715. static void sh_eth_set_receive_align(struct sk_buff *skb)
  716. {
  717. skb_reserve(skb, SH2_SH3_SKB_RX_ALIGN);
  718. }
  719. #endif
  720. /* CPU <-> EDMAC endian convert */
  721. static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
  722. {
  723. switch (mdp->edmac_endian) {
  724. case EDMAC_LITTLE_ENDIAN:
  725. return cpu_to_le32(x);
  726. case EDMAC_BIG_ENDIAN:
  727. return cpu_to_be32(x);
  728. }
  729. return x;
  730. }
  731. static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
  732. {
  733. switch (mdp->edmac_endian) {
  734. case EDMAC_LITTLE_ENDIAN:
  735. return le32_to_cpu(x);
  736. case EDMAC_BIG_ENDIAN:
  737. return be32_to_cpu(x);
  738. }
  739. return x;
  740. }
  741. /*
  742. * Program the hardware MAC address from dev->dev_addr.
  743. */
  744. static void update_mac_address(struct net_device *ndev)
  745. {
  746. sh_eth_write(ndev,
  747. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  748. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  749. sh_eth_write(ndev,
  750. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  751. }
  752. /*
  753. * Get MAC address from SuperH MAC address register
  754. *
  755. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  756. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  757. * When you want use this device, you must set MAC address in bootloader.
  758. *
  759. */
  760. static void read_mac_address(struct net_device *ndev, unsigned char *mac)
  761. {
  762. if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
  763. memcpy(ndev->dev_addr, mac, 6);
  764. } else {
  765. ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
  766. ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
  767. ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
  768. ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
  769. ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
  770. ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
  771. }
  772. }
  773. static unsigned long sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
  774. {
  775. if (sh_eth_is_gether(mdp))
  776. return EDTRR_TRNS_GETHER;
  777. else
  778. return EDTRR_TRNS_ETHER;
  779. }
  780. struct bb_info {
  781. void (*set_gate)(void *addr);
  782. struct mdiobb_ctrl ctrl;
  783. void *addr;
  784. u32 mmd_msk;/* MMD */
  785. u32 mdo_msk;
  786. u32 mdi_msk;
  787. u32 mdc_msk;
  788. };
  789. /* PHY bit set */
  790. static void bb_set(void *addr, u32 msk)
  791. {
  792. iowrite32(ioread32(addr) | msk, addr);
  793. }
  794. /* PHY bit clear */
  795. static void bb_clr(void *addr, u32 msk)
  796. {
  797. iowrite32((ioread32(addr) & ~msk), addr);
  798. }
  799. /* PHY bit read */
  800. static int bb_read(void *addr, u32 msk)
  801. {
  802. return (ioread32(addr) & msk) != 0;
  803. }
  804. /* Data I/O pin control */
  805. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  806. {
  807. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  808. if (bitbang->set_gate)
  809. bitbang->set_gate(bitbang->addr);
  810. if (bit)
  811. bb_set(bitbang->addr, bitbang->mmd_msk);
  812. else
  813. bb_clr(bitbang->addr, bitbang->mmd_msk);
  814. }
  815. /* Set bit data*/
  816. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  817. {
  818. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  819. if (bitbang->set_gate)
  820. bitbang->set_gate(bitbang->addr);
  821. if (bit)
  822. bb_set(bitbang->addr, bitbang->mdo_msk);
  823. else
  824. bb_clr(bitbang->addr, bitbang->mdo_msk);
  825. }
  826. /* Get bit data*/
  827. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  828. {
  829. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  830. if (bitbang->set_gate)
  831. bitbang->set_gate(bitbang->addr);
  832. return bb_read(bitbang->addr, bitbang->mdi_msk);
  833. }
  834. /* MDC pin control */
  835. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  836. {
  837. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  838. if (bitbang->set_gate)
  839. bitbang->set_gate(bitbang->addr);
  840. if (bit)
  841. bb_set(bitbang->addr, bitbang->mdc_msk);
  842. else
  843. bb_clr(bitbang->addr, bitbang->mdc_msk);
  844. }
  845. /* mdio bus control struct */
  846. static struct mdiobb_ops bb_ops = {
  847. .owner = THIS_MODULE,
  848. .set_mdc = sh_mdc_ctrl,
  849. .set_mdio_dir = sh_mmd_ctrl,
  850. .set_mdio_data = sh_set_mdio,
  851. .get_mdio_data = sh_get_mdio,
  852. };
  853. /* free skb and descriptor buffer */
  854. static void sh_eth_ring_free(struct net_device *ndev)
  855. {
  856. struct sh_eth_private *mdp = netdev_priv(ndev);
  857. int i;
  858. /* Free Rx skb ringbuffer */
  859. if (mdp->rx_skbuff) {
  860. for (i = 0; i < mdp->num_rx_ring; i++) {
  861. if (mdp->rx_skbuff[i])
  862. dev_kfree_skb(mdp->rx_skbuff[i]);
  863. }
  864. }
  865. kfree(mdp->rx_skbuff);
  866. mdp->rx_skbuff = NULL;
  867. /* Free Tx skb ringbuffer */
  868. if (mdp->tx_skbuff) {
  869. for (i = 0; i < mdp->num_tx_ring; i++) {
  870. if (mdp->tx_skbuff[i])
  871. dev_kfree_skb(mdp->tx_skbuff[i]);
  872. }
  873. }
  874. kfree(mdp->tx_skbuff);
  875. mdp->tx_skbuff = NULL;
  876. }
  877. /* format skb and descriptor buffer */
  878. static void sh_eth_ring_format(struct net_device *ndev)
  879. {
  880. struct sh_eth_private *mdp = netdev_priv(ndev);
  881. int i;
  882. struct sk_buff *skb;
  883. struct sh_eth_rxdesc *rxdesc = NULL;
  884. struct sh_eth_txdesc *txdesc = NULL;
  885. int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
  886. int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
  887. mdp->cur_rx = mdp->cur_tx = 0;
  888. mdp->dirty_rx = mdp->dirty_tx = 0;
  889. memset(mdp->rx_ring, 0, rx_ringsize);
  890. /* build Rx ring buffer */
  891. for (i = 0; i < mdp->num_rx_ring; i++) {
  892. /* skb */
  893. mdp->rx_skbuff[i] = NULL;
  894. skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
  895. mdp->rx_skbuff[i] = skb;
  896. if (skb == NULL)
  897. break;
  898. dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
  899. DMA_FROM_DEVICE);
  900. sh_eth_set_receive_align(skb);
  901. /* RX descriptor */
  902. rxdesc = &mdp->rx_ring[i];
  903. rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
  904. rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  905. /* The size of the buffer is 16 byte boundary. */
  906. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  907. /* Rx descriptor address set */
  908. if (i == 0) {
  909. sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
  910. if (sh_eth_is_gether(mdp))
  911. sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
  912. }
  913. }
  914. mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
  915. /* Mark the last entry as wrapping the ring. */
  916. rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
  917. memset(mdp->tx_ring, 0, tx_ringsize);
  918. /* build Tx ring buffer */
  919. for (i = 0; i < mdp->num_tx_ring; i++) {
  920. mdp->tx_skbuff[i] = NULL;
  921. txdesc = &mdp->tx_ring[i];
  922. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  923. txdesc->buffer_length = 0;
  924. if (i == 0) {
  925. /* Tx descriptor address set */
  926. sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
  927. if (sh_eth_is_gether(mdp))
  928. sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
  929. }
  930. }
  931. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  932. }
  933. /* Get skb and descriptor buffer */
  934. static int sh_eth_ring_init(struct net_device *ndev)
  935. {
  936. struct sh_eth_private *mdp = netdev_priv(ndev);
  937. int rx_ringsize, tx_ringsize, ret = 0;
  938. /*
  939. * +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  940. * card needs room to do 8 byte alignment, +2 so we can reserve
  941. * the first 2 bytes, and +16 gets room for the status word from the
  942. * card.
  943. */
  944. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  945. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  946. if (mdp->cd->rpadir)
  947. mdp->rx_buf_sz += NET_IP_ALIGN;
  948. /* Allocate RX and TX skb rings */
  949. mdp->rx_skbuff = kmalloc_array(mdp->num_rx_ring,
  950. sizeof(*mdp->rx_skbuff), GFP_KERNEL);
  951. if (!mdp->rx_skbuff) {
  952. ret = -ENOMEM;
  953. return ret;
  954. }
  955. mdp->tx_skbuff = kmalloc_array(mdp->num_tx_ring,
  956. sizeof(*mdp->tx_skbuff), GFP_KERNEL);
  957. if (!mdp->tx_skbuff) {
  958. ret = -ENOMEM;
  959. goto skb_ring_free;
  960. }
  961. /* Allocate all Rx descriptors. */
  962. rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  963. mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
  964. GFP_KERNEL);
  965. if (!mdp->rx_ring) {
  966. ret = -ENOMEM;
  967. goto desc_ring_free;
  968. }
  969. mdp->dirty_rx = 0;
  970. /* Allocate all Tx descriptors. */
  971. tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  972. mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
  973. GFP_KERNEL);
  974. if (!mdp->tx_ring) {
  975. ret = -ENOMEM;
  976. goto desc_ring_free;
  977. }
  978. return ret;
  979. desc_ring_free:
  980. /* free DMA buffer */
  981. dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
  982. skb_ring_free:
  983. /* Free Rx and Tx skb ring buffer */
  984. sh_eth_ring_free(ndev);
  985. mdp->tx_ring = NULL;
  986. mdp->rx_ring = NULL;
  987. return ret;
  988. }
  989. static void sh_eth_free_dma_buffer(struct sh_eth_private *mdp)
  990. {
  991. int ringsize;
  992. if (mdp->rx_ring) {
  993. ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  994. dma_free_coherent(NULL, ringsize, mdp->rx_ring,
  995. mdp->rx_desc_dma);
  996. mdp->rx_ring = NULL;
  997. }
  998. if (mdp->tx_ring) {
  999. ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1000. dma_free_coherent(NULL, ringsize, mdp->tx_ring,
  1001. mdp->tx_desc_dma);
  1002. mdp->tx_ring = NULL;
  1003. }
  1004. }
  1005. static int sh_eth_dev_init(struct net_device *ndev, bool start)
  1006. {
  1007. int ret = 0;
  1008. struct sh_eth_private *mdp = netdev_priv(ndev);
  1009. u32 val;
  1010. /* Soft Reset */
  1011. ret = sh_eth_reset(ndev);
  1012. if (ret)
  1013. goto out;
  1014. if (mdp->cd->rmiimode)
  1015. sh_eth_write(ndev, 0x1, RMIIMODE);
  1016. /* Descriptor format */
  1017. sh_eth_ring_format(ndev);
  1018. if (mdp->cd->rpadir)
  1019. sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
  1020. /* all sh_eth int mask */
  1021. sh_eth_write(ndev, 0, EESIPR);
  1022. #if defined(__LITTLE_ENDIAN)
  1023. if (mdp->cd->hw_swap)
  1024. sh_eth_write(ndev, EDMR_EL, EDMR);
  1025. else
  1026. #endif
  1027. sh_eth_write(ndev, 0, EDMR);
  1028. /* FIFO size set */
  1029. sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
  1030. sh_eth_write(ndev, 0, TFTR);
  1031. /* Frame recv control */
  1032. sh_eth_write(ndev, mdp->cd->rmcr_value, RMCR);
  1033. sh_eth_write(ndev, DESC_I_RINT8 | DESC_I_RINT5 | DESC_I_TINT2, TRSCER);
  1034. if (mdp->cd->bculr)
  1035. sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
  1036. sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
  1037. if (!mdp->cd->no_trimd)
  1038. sh_eth_write(ndev, 0, TRIMD);
  1039. /* Recv frame limit set register */
  1040. sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
  1041. RFLR);
  1042. sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
  1043. if (start)
  1044. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1045. /* PAUSE Prohibition */
  1046. val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
  1047. ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
  1048. sh_eth_write(ndev, val, ECMR);
  1049. if (mdp->cd->set_rate)
  1050. mdp->cd->set_rate(ndev);
  1051. /* E-MAC Status Register clear */
  1052. sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
  1053. /* E-MAC Interrupt Enable register */
  1054. if (start)
  1055. sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
  1056. /* Set MAC address */
  1057. update_mac_address(ndev);
  1058. /* mask reset */
  1059. if (mdp->cd->apr)
  1060. sh_eth_write(ndev, APR_AP, APR);
  1061. if (mdp->cd->mpr)
  1062. sh_eth_write(ndev, MPR_MP, MPR);
  1063. if (mdp->cd->tpauser)
  1064. sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
  1065. if (start) {
  1066. /* Setting the Rx mode will start the Rx process. */
  1067. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1068. netif_start_queue(ndev);
  1069. }
  1070. out:
  1071. return ret;
  1072. }
  1073. /* free Tx skb function */
  1074. static int sh_eth_txfree(struct net_device *ndev)
  1075. {
  1076. struct sh_eth_private *mdp = netdev_priv(ndev);
  1077. struct sh_eth_txdesc *txdesc;
  1078. int freeNum = 0;
  1079. int entry = 0;
  1080. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  1081. entry = mdp->dirty_tx % mdp->num_tx_ring;
  1082. txdesc = &mdp->tx_ring[entry];
  1083. if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
  1084. break;
  1085. /* Free the original skb. */
  1086. if (mdp->tx_skbuff[entry]) {
  1087. dma_unmap_single(&ndev->dev, txdesc->addr,
  1088. txdesc->buffer_length, DMA_TO_DEVICE);
  1089. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  1090. mdp->tx_skbuff[entry] = NULL;
  1091. freeNum++;
  1092. }
  1093. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  1094. if (entry >= mdp->num_tx_ring - 1)
  1095. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  1096. ndev->stats.tx_packets++;
  1097. ndev->stats.tx_bytes += txdesc->buffer_length;
  1098. }
  1099. return freeNum;
  1100. }
  1101. /* Packet receive function */
  1102. static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
  1103. {
  1104. struct sh_eth_private *mdp = netdev_priv(ndev);
  1105. struct sh_eth_rxdesc *rxdesc;
  1106. int entry = mdp->cur_rx % mdp->num_rx_ring;
  1107. int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
  1108. struct sk_buff *skb;
  1109. int exceeded = 0;
  1110. u16 pkt_len = 0;
  1111. u32 desc_status;
  1112. rxdesc = &mdp->rx_ring[entry];
  1113. while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
  1114. desc_status = edmac_to_cpu(mdp, rxdesc->status);
  1115. pkt_len = rxdesc->frame_length;
  1116. if (--boguscnt < 0)
  1117. break;
  1118. if (*quota <= 0) {
  1119. exceeded = 1;
  1120. break;
  1121. }
  1122. (*quota)--;
  1123. if (!(desc_status & RDFEND))
  1124. ndev->stats.rx_length_errors++;
  1125. /*
  1126. * In case of almost all GETHER/ETHERs, the Receive Frame State
  1127. * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
  1128. * bit 0. However, in case of the R8A7740's GETHER, the RFS
  1129. * bits are from bit 25 to bit 16. So, the driver needs right
  1130. * shifting by 16.
  1131. */
  1132. if (mdp->cd->shift_rd0)
  1133. desc_status >>= 16;
  1134. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  1135. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  1136. ndev->stats.rx_errors++;
  1137. if (desc_status & RD_RFS1)
  1138. ndev->stats.rx_crc_errors++;
  1139. if (desc_status & RD_RFS2)
  1140. ndev->stats.rx_frame_errors++;
  1141. if (desc_status & RD_RFS3)
  1142. ndev->stats.rx_length_errors++;
  1143. if (desc_status & RD_RFS4)
  1144. ndev->stats.rx_length_errors++;
  1145. if (desc_status & RD_RFS6)
  1146. ndev->stats.rx_missed_errors++;
  1147. if (desc_status & RD_RFS10)
  1148. ndev->stats.rx_over_errors++;
  1149. } else {
  1150. if (!mdp->cd->hw_swap)
  1151. sh_eth_soft_swap(
  1152. phys_to_virt(ALIGN(rxdesc->addr, 4)),
  1153. pkt_len + 2);
  1154. skb = mdp->rx_skbuff[entry];
  1155. mdp->rx_skbuff[entry] = NULL;
  1156. if (mdp->cd->rpadir)
  1157. skb_reserve(skb, NET_IP_ALIGN);
  1158. dma_sync_single_for_cpu(&ndev->dev, rxdesc->addr,
  1159. mdp->rx_buf_sz,
  1160. DMA_FROM_DEVICE);
  1161. skb_put(skb, pkt_len);
  1162. skb->protocol = eth_type_trans(skb, ndev);
  1163. netif_receive_skb(skb);
  1164. ndev->stats.rx_packets++;
  1165. ndev->stats.rx_bytes += pkt_len;
  1166. }
  1167. rxdesc->status |= cpu_to_edmac(mdp, RD_RACT);
  1168. entry = (++mdp->cur_rx) % mdp->num_rx_ring;
  1169. rxdesc = &mdp->rx_ring[entry];
  1170. }
  1171. /* Refill the Rx ring buffers. */
  1172. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  1173. entry = mdp->dirty_rx % mdp->num_rx_ring;
  1174. rxdesc = &mdp->rx_ring[entry];
  1175. /* The size of the buffer is 16 byte boundary. */
  1176. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  1177. if (mdp->rx_skbuff[entry] == NULL) {
  1178. skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
  1179. mdp->rx_skbuff[entry] = skb;
  1180. if (skb == NULL)
  1181. break; /* Better luck next round. */
  1182. dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
  1183. DMA_FROM_DEVICE);
  1184. sh_eth_set_receive_align(skb);
  1185. skb_checksum_none_assert(skb);
  1186. rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
  1187. }
  1188. if (entry >= mdp->num_rx_ring - 1)
  1189. rxdesc->status |=
  1190. cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
  1191. else
  1192. rxdesc->status |=
  1193. cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  1194. }
  1195. /* Restart Rx engine if stopped. */
  1196. /* If we don't need to check status, don't. -KDU */
  1197. if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
  1198. /* fix the values for the next receiving if RDE is set */
  1199. if (intr_status & EESR_RDE)
  1200. mdp->cur_rx = mdp->dirty_rx =
  1201. (sh_eth_read(ndev, RDFAR) -
  1202. sh_eth_read(ndev, RDLAR)) >> 4;
  1203. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1204. }
  1205. return exceeded;
  1206. }
  1207. static void sh_eth_rcv_snd_disable(struct net_device *ndev)
  1208. {
  1209. /* disable tx and rx */
  1210. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
  1211. ~(ECMR_RE | ECMR_TE), ECMR);
  1212. }
  1213. static void sh_eth_rcv_snd_enable(struct net_device *ndev)
  1214. {
  1215. /* enable tx and rx */
  1216. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
  1217. (ECMR_RE | ECMR_TE), ECMR);
  1218. }
  1219. /* error control function */
  1220. static void sh_eth_error(struct net_device *ndev, int intr_status)
  1221. {
  1222. struct sh_eth_private *mdp = netdev_priv(ndev);
  1223. u32 felic_stat;
  1224. u32 link_stat;
  1225. u32 mask;
  1226. if (intr_status & EESR_ECI) {
  1227. felic_stat = sh_eth_read(ndev, ECSR);
  1228. sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
  1229. if (felic_stat & ECSR_ICD)
  1230. ndev->stats.tx_carrier_errors++;
  1231. if (felic_stat & ECSR_LCHNG) {
  1232. /* Link Changed */
  1233. if (mdp->cd->no_psr || mdp->no_ether_link) {
  1234. goto ignore_link;
  1235. } else {
  1236. link_stat = (sh_eth_read(ndev, PSR));
  1237. if (mdp->ether_link_active_low)
  1238. link_stat = ~link_stat;
  1239. }
  1240. if (!(link_stat & PHY_ST_LINK))
  1241. sh_eth_rcv_snd_disable(ndev);
  1242. else {
  1243. /* Link Up */
  1244. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
  1245. ~DMAC_M_ECI, EESIPR);
  1246. /*clear int */
  1247. sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
  1248. ECSR);
  1249. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
  1250. DMAC_M_ECI, EESIPR);
  1251. /* enable tx and rx */
  1252. sh_eth_rcv_snd_enable(ndev);
  1253. }
  1254. }
  1255. }
  1256. ignore_link:
  1257. if (intr_status & EESR_TWB) {
  1258. /* Unused write back interrupt */
  1259. if (intr_status & EESR_TABT) { /* Transmit Abort int */
  1260. ndev->stats.tx_aborted_errors++;
  1261. if (netif_msg_tx_err(mdp))
  1262. dev_err(&ndev->dev, "Transmit Abort\n");
  1263. }
  1264. }
  1265. if (intr_status & EESR_RABT) {
  1266. /* Receive Abort int */
  1267. if (intr_status & EESR_RFRMER) {
  1268. /* Receive Frame Overflow int */
  1269. ndev->stats.rx_frame_errors++;
  1270. if (netif_msg_rx_err(mdp))
  1271. dev_err(&ndev->dev, "Receive Abort\n");
  1272. }
  1273. }
  1274. if (intr_status & EESR_TDE) {
  1275. /* Transmit Descriptor Empty int */
  1276. ndev->stats.tx_fifo_errors++;
  1277. if (netif_msg_tx_err(mdp))
  1278. dev_err(&ndev->dev, "Transmit Descriptor Empty\n");
  1279. }
  1280. if (intr_status & EESR_TFE) {
  1281. /* FIFO under flow */
  1282. ndev->stats.tx_fifo_errors++;
  1283. if (netif_msg_tx_err(mdp))
  1284. dev_err(&ndev->dev, "Transmit FIFO Under flow\n");
  1285. }
  1286. if (intr_status & EESR_RDE) {
  1287. /* Receive Descriptor Empty int */
  1288. ndev->stats.rx_over_errors++;
  1289. if (netif_msg_rx_err(mdp))
  1290. dev_err(&ndev->dev, "Receive Descriptor Empty\n");
  1291. }
  1292. if (intr_status & EESR_RFE) {
  1293. /* Receive FIFO Overflow int */
  1294. ndev->stats.rx_fifo_errors++;
  1295. if (netif_msg_rx_err(mdp))
  1296. dev_err(&ndev->dev, "Receive FIFO Overflow\n");
  1297. }
  1298. if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
  1299. /* Address Error */
  1300. ndev->stats.tx_fifo_errors++;
  1301. if (netif_msg_tx_err(mdp))
  1302. dev_err(&ndev->dev, "Address Error\n");
  1303. }
  1304. mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
  1305. if (mdp->cd->no_ade)
  1306. mask &= ~EESR_ADE;
  1307. if (intr_status & mask) {
  1308. /* Tx error */
  1309. u32 edtrr = sh_eth_read(ndev, EDTRR);
  1310. /* dmesg */
  1311. dev_err(&ndev->dev, "TX error. status=%8.8x cur_tx=%8.8x ",
  1312. intr_status, mdp->cur_tx);
  1313. dev_err(&ndev->dev, "dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  1314. mdp->dirty_tx, (u32) ndev->state, edtrr);
  1315. /* dirty buffer free */
  1316. sh_eth_txfree(ndev);
  1317. /* SH7712 BUG */
  1318. if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
  1319. /* tx dma start */
  1320. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1321. }
  1322. /* wakeup */
  1323. netif_wake_queue(ndev);
  1324. }
  1325. }
  1326. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  1327. {
  1328. struct net_device *ndev = netdev;
  1329. struct sh_eth_private *mdp = netdev_priv(ndev);
  1330. struct sh_eth_cpu_data *cd = mdp->cd;
  1331. irqreturn_t ret = IRQ_NONE;
  1332. unsigned long intr_status, intr_enable;
  1333. spin_lock(&mdp->lock);
  1334. /* Get interrupt status */
  1335. intr_status = sh_eth_read(ndev, EESR);
  1336. /* Mask it with the interrupt mask, forcing ECI interrupt to be always
  1337. * enabled since it's the one that comes thru regardless of the mask,
  1338. * and we need to fully handle it in sh_eth_error() in order to quench
  1339. * it as it doesn't get cleared by just writing 1 to the ECI bit...
  1340. */
  1341. intr_enable = sh_eth_read(ndev, EESIPR);
  1342. intr_status &= intr_enable | DMAC_M_ECI;
  1343. if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
  1344. ret = IRQ_HANDLED;
  1345. else
  1346. goto other_irq;
  1347. if (intr_status & EESR_RX_CHECK) {
  1348. if (napi_schedule_prep(&mdp->napi)) {
  1349. /* Mask Rx interrupts */
  1350. sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
  1351. EESIPR);
  1352. __napi_schedule(&mdp->napi);
  1353. } else {
  1354. dev_warn(&ndev->dev,
  1355. "ignoring interrupt, status 0x%08lx, mask 0x%08lx.\n",
  1356. intr_status, intr_enable);
  1357. }
  1358. }
  1359. /* Tx Check */
  1360. if (intr_status & cd->tx_check) {
  1361. /* Clear Tx interrupts */
  1362. sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
  1363. sh_eth_txfree(ndev);
  1364. netif_wake_queue(ndev);
  1365. }
  1366. if (intr_status & cd->eesr_err_check) {
  1367. /* Clear error interrupts */
  1368. sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
  1369. sh_eth_error(ndev, intr_status);
  1370. }
  1371. other_irq:
  1372. spin_unlock(&mdp->lock);
  1373. return ret;
  1374. }
  1375. static int sh_eth_poll(struct napi_struct *napi, int budget)
  1376. {
  1377. struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
  1378. napi);
  1379. struct net_device *ndev = napi->dev;
  1380. int quota = budget;
  1381. unsigned long intr_status;
  1382. for (;;) {
  1383. intr_status = sh_eth_read(ndev, EESR);
  1384. if (!(intr_status & EESR_RX_CHECK))
  1385. break;
  1386. /* Clear Rx interrupts */
  1387. sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
  1388. if (sh_eth_rx(ndev, intr_status, &quota))
  1389. goto out;
  1390. }
  1391. napi_complete(napi);
  1392. /* Reenable Rx interrupts */
  1393. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1394. out:
  1395. return budget - quota;
  1396. }
  1397. /* PHY state control function */
  1398. static void sh_eth_adjust_link(struct net_device *ndev)
  1399. {
  1400. struct sh_eth_private *mdp = netdev_priv(ndev);
  1401. struct phy_device *phydev = mdp->phydev;
  1402. int new_state = 0;
  1403. if (phydev->link) {
  1404. if (phydev->duplex != mdp->duplex) {
  1405. new_state = 1;
  1406. mdp->duplex = phydev->duplex;
  1407. if (mdp->cd->set_duplex)
  1408. mdp->cd->set_duplex(ndev);
  1409. }
  1410. if (phydev->speed != mdp->speed) {
  1411. new_state = 1;
  1412. mdp->speed = phydev->speed;
  1413. if (mdp->cd->set_rate)
  1414. mdp->cd->set_rate(ndev);
  1415. }
  1416. if (!mdp->link) {
  1417. sh_eth_write(ndev,
  1418. (sh_eth_read(ndev, ECMR) & ~ECMR_TXF), ECMR);
  1419. new_state = 1;
  1420. mdp->link = phydev->link;
  1421. if (mdp->cd->no_psr || mdp->no_ether_link)
  1422. sh_eth_rcv_snd_enable(ndev);
  1423. }
  1424. } else if (mdp->link) {
  1425. new_state = 1;
  1426. mdp->link = 0;
  1427. mdp->speed = 0;
  1428. mdp->duplex = -1;
  1429. if (mdp->cd->no_psr || mdp->no_ether_link)
  1430. sh_eth_rcv_snd_disable(ndev);
  1431. }
  1432. if (new_state && netif_msg_link(mdp))
  1433. phy_print_status(phydev);
  1434. }
  1435. /* PHY init function */
  1436. static int sh_eth_phy_init(struct net_device *ndev)
  1437. {
  1438. struct sh_eth_private *mdp = netdev_priv(ndev);
  1439. char phy_id[MII_BUS_ID_SIZE + 3];
  1440. struct phy_device *phydev = NULL;
  1441. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  1442. mdp->mii_bus->id , mdp->phy_id);
  1443. mdp->link = 0;
  1444. mdp->speed = 0;
  1445. mdp->duplex = -1;
  1446. /* Try connect to PHY */
  1447. phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
  1448. mdp->phy_interface);
  1449. if (IS_ERR(phydev)) {
  1450. dev_err(&ndev->dev, "phy_connect failed\n");
  1451. return PTR_ERR(phydev);
  1452. }
  1453. dev_info(&ndev->dev, "attached phy %i to driver %s\n",
  1454. phydev->addr, phydev->drv->name);
  1455. mdp->phydev = phydev;
  1456. return 0;
  1457. }
  1458. /* PHY control start function */
  1459. static int sh_eth_phy_start(struct net_device *ndev)
  1460. {
  1461. struct sh_eth_private *mdp = netdev_priv(ndev);
  1462. int ret;
  1463. ret = sh_eth_phy_init(ndev);
  1464. if (ret)
  1465. return ret;
  1466. /* reset phy - this also wakes it from PDOWN */
  1467. phy_write(mdp->phydev, MII_BMCR, BMCR_RESET);
  1468. phy_start(mdp->phydev);
  1469. return 0;
  1470. }
  1471. static int sh_eth_get_settings(struct net_device *ndev,
  1472. struct ethtool_cmd *ecmd)
  1473. {
  1474. struct sh_eth_private *mdp = netdev_priv(ndev);
  1475. unsigned long flags;
  1476. int ret;
  1477. spin_lock_irqsave(&mdp->lock, flags);
  1478. ret = phy_ethtool_gset(mdp->phydev, ecmd);
  1479. spin_unlock_irqrestore(&mdp->lock, flags);
  1480. return ret;
  1481. }
  1482. static int sh_eth_set_settings(struct net_device *ndev,
  1483. struct ethtool_cmd *ecmd)
  1484. {
  1485. struct sh_eth_private *mdp = netdev_priv(ndev);
  1486. unsigned long flags;
  1487. int ret;
  1488. spin_lock_irqsave(&mdp->lock, flags);
  1489. /* disable tx and rx */
  1490. sh_eth_rcv_snd_disable(ndev);
  1491. ret = phy_ethtool_sset(mdp->phydev, ecmd);
  1492. if (ret)
  1493. goto error_exit;
  1494. if (ecmd->duplex == DUPLEX_FULL)
  1495. mdp->duplex = 1;
  1496. else
  1497. mdp->duplex = 0;
  1498. if (mdp->cd->set_duplex)
  1499. mdp->cd->set_duplex(ndev);
  1500. error_exit:
  1501. mdelay(1);
  1502. /* enable tx and rx */
  1503. sh_eth_rcv_snd_enable(ndev);
  1504. spin_unlock_irqrestore(&mdp->lock, flags);
  1505. return ret;
  1506. }
  1507. static int sh_eth_nway_reset(struct net_device *ndev)
  1508. {
  1509. struct sh_eth_private *mdp = netdev_priv(ndev);
  1510. unsigned long flags;
  1511. int ret;
  1512. spin_lock_irqsave(&mdp->lock, flags);
  1513. ret = phy_start_aneg(mdp->phydev);
  1514. spin_unlock_irqrestore(&mdp->lock, flags);
  1515. return ret;
  1516. }
  1517. static u32 sh_eth_get_msglevel(struct net_device *ndev)
  1518. {
  1519. struct sh_eth_private *mdp = netdev_priv(ndev);
  1520. return mdp->msg_enable;
  1521. }
  1522. static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
  1523. {
  1524. struct sh_eth_private *mdp = netdev_priv(ndev);
  1525. mdp->msg_enable = value;
  1526. }
  1527. static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
  1528. "rx_current", "tx_current",
  1529. "rx_dirty", "tx_dirty",
  1530. };
  1531. #define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
  1532. static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
  1533. {
  1534. switch (sset) {
  1535. case ETH_SS_STATS:
  1536. return SH_ETH_STATS_LEN;
  1537. default:
  1538. return -EOPNOTSUPP;
  1539. }
  1540. }
  1541. static void sh_eth_get_ethtool_stats(struct net_device *ndev,
  1542. struct ethtool_stats *stats, u64 *data)
  1543. {
  1544. struct sh_eth_private *mdp = netdev_priv(ndev);
  1545. int i = 0;
  1546. /* device-specific stats */
  1547. data[i++] = mdp->cur_rx;
  1548. data[i++] = mdp->cur_tx;
  1549. data[i++] = mdp->dirty_rx;
  1550. data[i++] = mdp->dirty_tx;
  1551. }
  1552. static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1553. {
  1554. switch (stringset) {
  1555. case ETH_SS_STATS:
  1556. memcpy(data, *sh_eth_gstrings_stats,
  1557. sizeof(sh_eth_gstrings_stats));
  1558. break;
  1559. }
  1560. }
  1561. static void sh_eth_get_ringparam(struct net_device *ndev,
  1562. struct ethtool_ringparam *ring)
  1563. {
  1564. struct sh_eth_private *mdp = netdev_priv(ndev);
  1565. ring->rx_max_pending = RX_RING_MAX;
  1566. ring->tx_max_pending = TX_RING_MAX;
  1567. ring->rx_pending = mdp->num_rx_ring;
  1568. ring->tx_pending = mdp->num_tx_ring;
  1569. }
  1570. static int sh_eth_set_ringparam(struct net_device *ndev,
  1571. struct ethtool_ringparam *ring)
  1572. {
  1573. struct sh_eth_private *mdp = netdev_priv(ndev);
  1574. int ret;
  1575. if (ring->tx_pending > TX_RING_MAX ||
  1576. ring->rx_pending > RX_RING_MAX ||
  1577. ring->tx_pending < TX_RING_MIN ||
  1578. ring->rx_pending < RX_RING_MIN)
  1579. return -EINVAL;
  1580. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  1581. return -EINVAL;
  1582. if (netif_running(ndev)) {
  1583. netif_tx_disable(ndev);
  1584. /* Disable interrupts by clearing the interrupt mask. */
  1585. sh_eth_write(ndev, 0x0000, EESIPR);
  1586. /* Stop the chip's Tx and Rx processes. */
  1587. sh_eth_write(ndev, 0, EDTRR);
  1588. sh_eth_write(ndev, 0, EDRRR);
  1589. synchronize_irq(ndev->irq);
  1590. }
  1591. /* Free all the skbuffs in the Rx queue. */
  1592. sh_eth_ring_free(ndev);
  1593. /* Free DMA buffer */
  1594. sh_eth_free_dma_buffer(mdp);
  1595. /* Set new parameters */
  1596. mdp->num_rx_ring = ring->rx_pending;
  1597. mdp->num_tx_ring = ring->tx_pending;
  1598. ret = sh_eth_ring_init(ndev);
  1599. if (ret < 0) {
  1600. dev_err(&ndev->dev, "%s: sh_eth_ring_init failed.\n", __func__);
  1601. return ret;
  1602. }
  1603. ret = sh_eth_dev_init(ndev, false);
  1604. if (ret < 0) {
  1605. dev_err(&ndev->dev, "%s: sh_eth_dev_init failed.\n", __func__);
  1606. return ret;
  1607. }
  1608. if (netif_running(ndev)) {
  1609. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1610. /* Setting the Rx mode will start the Rx process. */
  1611. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1612. netif_wake_queue(ndev);
  1613. }
  1614. return 0;
  1615. }
  1616. static const struct ethtool_ops sh_eth_ethtool_ops = {
  1617. .get_settings = sh_eth_get_settings,
  1618. .set_settings = sh_eth_set_settings,
  1619. .nway_reset = sh_eth_nway_reset,
  1620. .get_msglevel = sh_eth_get_msglevel,
  1621. .set_msglevel = sh_eth_set_msglevel,
  1622. .get_link = ethtool_op_get_link,
  1623. .get_strings = sh_eth_get_strings,
  1624. .get_ethtool_stats = sh_eth_get_ethtool_stats,
  1625. .get_sset_count = sh_eth_get_sset_count,
  1626. .get_ringparam = sh_eth_get_ringparam,
  1627. .set_ringparam = sh_eth_set_ringparam,
  1628. };
  1629. /* network device open function */
  1630. static int sh_eth_open(struct net_device *ndev)
  1631. {
  1632. int ret = 0;
  1633. struct sh_eth_private *mdp = netdev_priv(ndev);
  1634. pm_runtime_get_sync(&mdp->pdev->dev);
  1635. napi_enable(&mdp->napi);
  1636. ret = request_irq(ndev->irq, sh_eth_interrupt,
  1637. mdp->cd->irq_flags, ndev->name, ndev);
  1638. if (ret) {
  1639. dev_err(&ndev->dev, "Can not assign IRQ number\n");
  1640. goto out_napi_off;
  1641. }
  1642. /* Descriptor set */
  1643. ret = sh_eth_ring_init(ndev);
  1644. if (ret)
  1645. goto out_free_irq;
  1646. /* device init */
  1647. ret = sh_eth_dev_init(ndev, true);
  1648. if (ret)
  1649. goto out_free_irq;
  1650. /* PHY control start*/
  1651. ret = sh_eth_phy_start(ndev);
  1652. if (ret)
  1653. goto out_free_irq;
  1654. return ret;
  1655. out_free_irq:
  1656. free_irq(ndev->irq, ndev);
  1657. out_napi_off:
  1658. napi_disable(&mdp->napi);
  1659. pm_runtime_put_sync(&mdp->pdev->dev);
  1660. return ret;
  1661. }
  1662. /* Timeout function */
  1663. static void sh_eth_tx_timeout(struct net_device *ndev)
  1664. {
  1665. struct sh_eth_private *mdp = netdev_priv(ndev);
  1666. struct sh_eth_rxdesc *rxdesc;
  1667. int i;
  1668. netif_stop_queue(ndev);
  1669. if (netif_msg_timer(mdp))
  1670. dev_err(&ndev->dev, "%s: transmit timed out, status %8.8x,"
  1671. " resetting...\n", ndev->name, (int)sh_eth_read(ndev, EESR));
  1672. /* tx_errors count up */
  1673. ndev->stats.tx_errors++;
  1674. /* Free all the skbuffs in the Rx queue. */
  1675. for (i = 0; i < mdp->num_rx_ring; i++) {
  1676. rxdesc = &mdp->rx_ring[i];
  1677. rxdesc->status = 0;
  1678. rxdesc->addr = 0xBADF00D0;
  1679. if (mdp->rx_skbuff[i])
  1680. dev_kfree_skb(mdp->rx_skbuff[i]);
  1681. mdp->rx_skbuff[i] = NULL;
  1682. }
  1683. for (i = 0; i < mdp->num_tx_ring; i++) {
  1684. if (mdp->tx_skbuff[i])
  1685. dev_kfree_skb(mdp->tx_skbuff[i]);
  1686. mdp->tx_skbuff[i] = NULL;
  1687. }
  1688. /* device init */
  1689. sh_eth_dev_init(ndev, true);
  1690. }
  1691. /* Packet transmit function */
  1692. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  1693. {
  1694. struct sh_eth_private *mdp = netdev_priv(ndev);
  1695. struct sh_eth_txdesc *txdesc;
  1696. u32 entry;
  1697. unsigned long flags;
  1698. spin_lock_irqsave(&mdp->lock, flags);
  1699. if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
  1700. if (!sh_eth_txfree(ndev)) {
  1701. if (netif_msg_tx_queued(mdp))
  1702. dev_warn(&ndev->dev, "TxFD exhausted.\n");
  1703. netif_stop_queue(ndev);
  1704. spin_unlock_irqrestore(&mdp->lock, flags);
  1705. return NETDEV_TX_BUSY;
  1706. }
  1707. }
  1708. spin_unlock_irqrestore(&mdp->lock, flags);
  1709. entry = mdp->cur_tx % mdp->num_tx_ring;
  1710. mdp->tx_skbuff[entry] = skb;
  1711. txdesc = &mdp->tx_ring[entry];
  1712. /* soft swap. */
  1713. if (!mdp->cd->hw_swap)
  1714. sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
  1715. skb->len + 2);
  1716. txdesc->addr = dma_map_single(&ndev->dev, skb->data, skb->len,
  1717. DMA_TO_DEVICE);
  1718. if (skb->len < ETHERSMALL)
  1719. txdesc->buffer_length = ETHERSMALL;
  1720. else
  1721. txdesc->buffer_length = skb->len;
  1722. if (entry >= mdp->num_tx_ring - 1)
  1723. txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
  1724. else
  1725. txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
  1726. mdp->cur_tx++;
  1727. if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
  1728. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1729. return NETDEV_TX_OK;
  1730. }
  1731. /* device close function */
  1732. static int sh_eth_close(struct net_device *ndev)
  1733. {
  1734. struct sh_eth_private *mdp = netdev_priv(ndev);
  1735. netif_stop_queue(ndev);
  1736. /* Disable interrupts by clearing the interrupt mask. */
  1737. sh_eth_write(ndev, 0x0000, EESIPR);
  1738. /* Stop the chip's Tx and Rx processes. */
  1739. sh_eth_write(ndev, 0, EDTRR);
  1740. sh_eth_write(ndev, 0, EDRRR);
  1741. /* PHY Disconnect */
  1742. if (mdp->phydev) {
  1743. phy_stop(mdp->phydev);
  1744. phy_disconnect(mdp->phydev);
  1745. }
  1746. free_irq(ndev->irq, ndev);
  1747. napi_disable(&mdp->napi);
  1748. /* Free all the skbuffs in the Rx queue. */
  1749. sh_eth_ring_free(ndev);
  1750. /* free DMA buffer */
  1751. sh_eth_free_dma_buffer(mdp);
  1752. pm_runtime_put_sync(&mdp->pdev->dev);
  1753. return 0;
  1754. }
  1755. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  1756. {
  1757. struct sh_eth_private *mdp = netdev_priv(ndev);
  1758. pm_runtime_get_sync(&mdp->pdev->dev);
  1759. ndev->stats.tx_dropped += sh_eth_read(ndev, TROCR);
  1760. sh_eth_write(ndev, 0, TROCR); /* (write clear) */
  1761. ndev->stats.collisions += sh_eth_read(ndev, CDCR);
  1762. sh_eth_write(ndev, 0, CDCR); /* (write clear) */
  1763. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, LCCR);
  1764. sh_eth_write(ndev, 0, LCCR); /* (write clear) */
  1765. if (sh_eth_is_gether(mdp)) {
  1766. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CERCR);
  1767. sh_eth_write(ndev, 0, CERCR); /* (write clear) */
  1768. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CEECR);
  1769. sh_eth_write(ndev, 0, CEECR); /* (write clear) */
  1770. } else {
  1771. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CNDCR);
  1772. sh_eth_write(ndev, 0, CNDCR); /* (write clear) */
  1773. }
  1774. pm_runtime_put_sync(&mdp->pdev->dev);
  1775. return &ndev->stats;
  1776. }
  1777. /* ioctl to device function */
  1778. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq,
  1779. int cmd)
  1780. {
  1781. struct sh_eth_private *mdp = netdev_priv(ndev);
  1782. struct phy_device *phydev = mdp->phydev;
  1783. if (!netif_running(ndev))
  1784. return -EINVAL;
  1785. if (!phydev)
  1786. return -ENODEV;
  1787. return phy_mii_ioctl(phydev, rq, cmd);
  1788. }
  1789. /* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
  1790. static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
  1791. int entry)
  1792. {
  1793. return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
  1794. }
  1795. static u32 sh_eth_tsu_get_post_mask(int entry)
  1796. {
  1797. return 0x0f << (28 - ((entry % 8) * 4));
  1798. }
  1799. static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
  1800. {
  1801. return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
  1802. }
  1803. static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
  1804. int entry)
  1805. {
  1806. struct sh_eth_private *mdp = netdev_priv(ndev);
  1807. u32 tmp;
  1808. void *reg_offset;
  1809. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  1810. tmp = ioread32(reg_offset);
  1811. iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
  1812. }
  1813. static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
  1814. int entry)
  1815. {
  1816. struct sh_eth_private *mdp = netdev_priv(ndev);
  1817. u32 post_mask, ref_mask, tmp;
  1818. void *reg_offset;
  1819. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  1820. post_mask = sh_eth_tsu_get_post_mask(entry);
  1821. ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
  1822. tmp = ioread32(reg_offset);
  1823. iowrite32(tmp & ~post_mask, reg_offset);
  1824. /* If other port enables, the function returns "true" */
  1825. return tmp & ref_mask;
  1826. }
  1827. static int sh_eth_tsu_busy(struct net_device *ndev)
  1828. {
  1829. int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
  1830. struct sh_eth_private *mdp = netdev_priv(ndev);
  1831. while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
  1832. udelay(10);
  1833. timeout--;
  1834. if (timeout <= 0) {
  1835. dev_err(&ndev->dev, "%s: timeout\n", __func__);
  1836. return -ETIMEDOUT;
  1837. }
  1838. }
  1839. return 0;
  1840. }
  1841. static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
  1842. const u8 *addr)
  1843. {
  1844. u32 val;
  1845. val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  1846. iowrite32(val, reg);
  1847. if (sh_eth_tsu_busy(ndev) < 0)
  1848. return -EBUSY;
  1849. val = addr[4] << 8 | addr[5];
  1850. iowrite32(val, reg + 4);
  1851. if (sh_eth_tsu_busy(ndev) < 0)
  1852. return -EBUSY;
  1853. return 0;
  1854. }
  1855. static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
  1856. {
  1857. u32 val;
  1858. val = ioread32(reg);
  1859. addr[0] = (val >> 24) & 0xff;
  1860. addr[1] = (val >> 16) & 0xff;
  1861. addr[2] = (val >> 8) & 0xff;
  1862. addr[3] = val & 0xff;
  1863. val = ioread32(reg + 4);
  1864. addr[4] = (val >> 8) & 0xff;
  1865. addr[5] = val & 0xff;
  1866. }
  1867. static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
  1868. {
  1869. struct sh_eth_private *mdp = netdev_priv(ndev);
  1870. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1871. int i;
  1872. u8 c_addr[ETH_ALEN];
  1873. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  1874. sh_eth_tsu_read_entry(reg_offset, c_addr);
  1875. if (memcmp(addr, c_addr, ETH_ALEN) == 0)
  1876. return i;
  1877. }
  1878. return -ENOENT;
  1879. }
  1880. static int sh_eth_tsu_find_empty(struct net_device *ndev)
  1881. {
  1882. u8 blank[ETH_ALEN];
  1883. int entry;
  1884. memset(blank, 0, sizeof(blank));
  1885. entry = sh_eth_tsu_find_entry(ndev, blank);
  1886. return (entry < 0) ? -ENOMEM : entry;
  1887. }
  1888. static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
  1889. int entry)
  1890. {
  1891. struct sh_eth_private *mdp = netdev_priv(ndev);
  1892. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1893. int ret;
  1894. u8 blank[ETH_ALEN];
  1895. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
  1896. ~(1 << (31 - entry)), TSU_TEN);
  1897. memset(blank, 0, sizeof(blank));
  1898. ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
  1899. if (ret < 0)
  1900. return ret;
  1901. return 0;
  1902. }
  1903. static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
  1904. {
  1905. struct sh_eth_private *mdp = netdev_priv(ndev);
  1906. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1907. int i, ret;
  1908. if (!mdp->cd->tsu)
  1909. return 0;
  1910. i = sh_eth_tsu_find_entry(ndev, addr);
  1911. if (i < 0) {
  1912. /* No entry found, create one */
  1913. i = sh_eth_tsu_find_empty(ndev);
  1914. if (i < 0)
  1915. return -ENOMEM;
  1916. ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
  1917. if (ret < 0)
  1918. return ret;
  1919. /* Enable the entry */
  1920. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
  1921. (1 << (31 - i)), TSU_TEN);
  1922. }
  1923. /* Entry found or created, enable POST */
  1924. sh_eth_tsu_enable_cam_entry_post(ndev, i);
  1925. return 0;
  1926. }
  1927. static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
  1928. {
  1929. struct sh_eth_private *mdp = netdev_priv(ndev);
  1930. int i, ret;
  1931. if (!mdp->cd->tsu)
  1932. return 0;
  1933. i = sh_eth_tsu_find_entry(ndev, addr);
  1934. if (i) {
  1935. /* Entry found */
  1936. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  1937. goto done;
  1938. /* Disable the entry if both ports was disabled */
  1939. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  1940. if (ret < 0)
  1941. return ret;
  1942. }
  1943. done:
  1944. return 0;
  1945. }
  1946. static int sh_eth_tsu_purge_all(struct net_device *ndev)
  1947. {
  1948. struct sh_eth_private *mdp = netdev_priv(ndev);
  1949. int i, ret;
  1950. if (unlikely(!mdp->cd->tsu))
  1951. return 0;
  1952. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
  1953. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  1954. continue;
  1955. /* Disable the entry if both ports was disabled */
  1956. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  1957. if (ret < 0)
  1958. return ret;
  1959. }
  1960. return 0;
  1961. }
  1962. static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
  1963. {
  1964. struct sh_eth_private *mdp = netdev_priv(ndev);
  1965. u8 addr[ETH_ALEN];
  1966. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1967. int i;
  1968. if (unlikely(!mdp->cd->tsu))
  1969. return;
  1970. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  1971. sh_eth_tsu_read_entry(reg_offset, addr);
  1972. if (is_multicast_ether_addr(addr))
  1973. sh_eth_tsu_del_entry(ndev, addr);
  1974. }
  1975. }
  1976. /* Multicast reception directions set */
  1977. static void sh_eth_set_multicast_list(struct net_device *ndev)
  1978. {
  1979. struct sh_eth_private *mdp = netdev_priv(ndev);
  1980. u32 ecmr_bits;
  1981. int mcast_all = 0;
  1982. unsigned long flags;
  1983. spin_lock_irqsave(&mdp->lock, flags);
  1984. /*
  1985. * Initial condition is MCT = 1, PRM = 0.
  1986. * Depending on ndev->flags, set PRM or clear MCT
  1987. */
  1988. ecmr_bits = (sh_eth_read(ndev, ECMR) & ~ECMR_PRM) | ECMR_MCT;
  1989. if (!(ndev->flags & IFF_MULTICAST)) {
  1990. sh_eth_tsu_purge_mcast(ndev);
  1991. mcast_all = 1;
  1992. }
  1993. if (ndev->flags & IFF_ALLMULTI) {
  1994. sh_eth_tsu_purge_mcast(ndev);
  1995. ecmr_bits &= ~ECMR_MCT;
  1996. mcast_all = 1;
  1997. }
  1998. if (ndev->flags & IFF_PROMISC) {
  1999. sh_eth_tsu_purge_all(ndev);
  2000. ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
  2001. } else if (mdp->cd->tsu) {
  2002. struct netdev_hw_addr *ha;
  2003. netdev_for_each_mc_addr(ha, ndev) {
  2004. if (mcast_all && is_multicast_ether_addr(ha->addr))
  2005. continue;
  2006. if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
  2007. if (!mcast_all) {
  2008. sh_eth_tsu_purge_mcast(ndev);
  2009. ecmr_bits &= ~ECMR_MCT;
  2010. mcast_all = 1;
  2011. }
  2012. }
  2013. }
  2014. } else {
  2015. /* Normal, unicast/broadcast-only mode. */
  2016. ecmr_bits = (ecmr_bits & ~ECMR_PRM) | ECMR_MCT;
  2017. }
  2018. /* update the ethernet mode */
  2019. sh_eth_write(ndev, ecmr_bits, ECMR);
  2020. spin_unlock_irqrestore(&mdp->lock, flags);
  2021. }
  2022. static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
  2023. {
  2024. if (!mdp->port)
  2025. return TSU_VTAG0;
  2026. else
  2027. return TSU_VTAG1;
  2028. }
  2029. static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
  2030. __be16 proto, u16 vid)
  2031. {
  2032. struct sh_eth_private *mdp = netdev_priv(ndev);
  2033. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2034. if (unlikely(!mdp->cd->tsu))
  2035. return -EPERM;
  2036. /* No filtering if vid = 0 */
  2037. if (!vid)
  2038. return 0;
  2039. mdp->vlan_num_ids++;
  2040. /*
  2041. * The controller has one VLAN tag HW filter. So, if the filter is
  2042. * already enabled, the driver disables it and the filte
  2043. */
  2044. if (mdp->vlan_num_ids > 1) {
  2045. /* disable VLAN filter */
  2046. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2047. return 0;
  2048. }
  2049. sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
  2050. vtag_reg_index);
  2051. return 0;
  2052. }
  2053. static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
  2054. __be16 proto, u16 vid)
  2055. {
  2056. struct sh_eth_private *mdp = netdev_priv(ndev);
  2057. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2058. if (unlikely(!mdp->cd->tsu))
  2059. return -EPERM;
  2060. /* No filtering if vid = 0 */
  2061. if (!vid)
  2062. return 0;
  2063. mdp->vlan_num_ids--;
  2064. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2065. return 0;
  2066. }
  2067. /* SuperH's TSU register init function */
  2068. static void sh_eth_tsu_init(struct sh_eth_private *mdp)
  2069. {
  2070. sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
  2071. sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
  2072. sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
  2073. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
  2074. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
  2075. sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
  2076. sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
  2077. sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
  2078. sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
  2079. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
  2080. if (sh_eth_is_gether(mdp)) {
  2081. sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
  2082. sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
  2083. } else {
  2084. sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
  2085. sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
  2086. }
  2087. sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
  2088. sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
  2089. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2090. sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
  2091. sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
  2092. sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
  2093. sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
  2094. }
  2095. /* MDIO bus release function */
  2096. static int sh_mdio_release(struct net_device *ndev)
  2097. {
  2098. struct mii_bus *bus = dev_get_drvdata(&ndev->dev);
  2099. /* unregister mdio bus */
  2100. mdiobus_unregister(bus);
  2101. /* remove mdio bus info from net_device */
  2102. dev_set_drvdata(&ndev->dev, NULL);
  2103. /* free bitbang info */
  2104. free_mdio_bitbang(bus);
  2105. return 0;
  2106. }
  2107. /* MDIO bus init function */
  2108. static int sh_mdio_init(struct net_device *ndev, int id,
  2109. struct sh_eth_plat_data *pd)
  2110. {
  2111. int ret, i;
  2112. struct bb_info *bitbang;
  2113. struct sh_eth_private *mdp = netdev_priv(ndev);
  2114. /* create bit control struct for PHY */
  2115. bitbang = devm_kzalloc(&ndev->dev, sizeof(struct bb_info),
  2116. GFP_KERNEL);
  2117. if (!bitbang) {
  2118. ret = -ENOMEM;
  2119. goto out;
  2120. }
  2121. /* bitbang init */
  2122. bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
  2123. bitbang->set_gate = pd->set_mdio_gate;
  2124. bitbang->mdi_msk = PIR_MDI;
  2125. bitbang->mdo_msk = PIR_MDO;
  2126. bitbang->mmd_msk = PIR_MMD;
  2127. bitbang->mdc_msk = PIR_MDC;
  2128. bitbang->ctrl.ops = &bb_ops;
  2129. /* MII controller setting */
  2130. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  2131. if (!mdp->mii_bus) {
  2132. ret = -ENOMEM;
  2133. goto out;
  2134. }
  2135. /* Hook up MII support for ethtool */
  2136. mdp->mii_bus->name = "sh_mii";
  2137. mdp->mii_bus->parent = &ndev->dev;
  2138. snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  2139. mdp->pdev->name, id);
  2140. /* PHY IRQ */
  2141. mdp->mii_bus->irq = devm_kzalloc(&ndev->dev,
  2142. sizeof(int) * PHY_MAX_ADDR,
  2143. GFP_KERNEL);
  2144. if (!mdp->mii_bus->irq) {
  2145. ret = -ENOMEM;
  2146. goto out_free_bus;
  2147. }
  2148. for (i = 0; i < PHY_MAX_ADDR; i++)
  2149. mdp->mii_bus->irq[i] = PHY_POLL;
  2150. /* register mdio bus */
  2151. ret = mdiobus_register(mdp->mii_bus);
  2152. if (ret)
  2153. goto out_free_bus;
  2154. dev_set_drvdata(&ndev->dev, mdp->mii_bus);
  2155. return 0;
  2156. out_free_bus:
  2157. free_mdio_bitbang(mdp->mii_bus);
  2158. out:
  2159. return ret;
  2160. }
  2161. static const u16 *sh_eth_get_register_offset(int register_type)
  2162. {
  2163. const u16 *reg_offset = NULL;
  2164. switch (register_type) {
  2165. case SH_ETH_REG_GIGABIT:
  2166. reg_offset = sh_eth_offset_gigabit;
  2167. break;
  2168. case SH_ETH_REG_FAST_RCAR:
  2169. reg_offset = sh_eth_offset_fast_rcar;
  2170. break;
  2171. case SH_ETH_REG_FAST_SH4:
  2172. reg_offset = sh_eth_offset_fast_sh4;
  2173. break;
  2174. case SH_ETH_REG_FAST_SH3_SH2:
  2175. reg_offset = sh_eth_offset_fast_sh3_sh2;
  2176. break;
  2177. default:
  2178. pr_err("Unknown register type (%d)\n", register_type);
  2179. break;
  2180. }
  2181. return reg_offset;
  2182. }
  2183. static const struct net_device_ops sh_eth_netdev_ops = {
  2184. .ndo_open = sh_eth_open,
  2185. .ndo_stop = sh_eth_close,
  2186. .ndo_start_xmit = sh_eth_start_xmit,
  2187. .ndo_get_stats = sh_eth_get_stats,
  2188. .ndo_tx_timeout = sh_eth_tx_timeout,
  2189. .ndo_do_ioctl = sh_eth_do_ioctl,
  2190. .ndo_validate_addr = eth_validate_addr,
  2191. .ndo_set_mac_address = eth_mac_addr,
  2192. .ndo_change_mtu = eth_change_mtu,
  2193. };
  2194. static const struct net_device_ops sh_eth_netdev_ops_tsu = {
  2195. .ndo_open = sh_eth_open,
  2196. .ndo_stop = sh_eth_close,
  2197. .ndo_start_xmit = sh_eth_start_xmit,
  2198. .ndo_get_stats = sh_eth_get_stats,
  2199. .ndo_set_rx_mode = sh_eth_set_multicast_list,
  2200. .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
  2201. .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
  2202. .ndo_tx_timeout = sh_eth_tx_timeout,
  2203. .ndo_do_ioctl = sh_eth_do_ioctl,
  2204. .ndo_validate_addr = eth_validate_addr,
  2205. .ndo_set_mac_address = eth_mac_addr,
  2206. .ndo_change_mtu = eth_change_mtu,
  2207. };
  2208. static int sh_eth_drv_probe(struct platform_device *pdev)
  2209. {
  2210. int ret, devno = 0;
  2211. struct resource *res;
  2212. struct net_device *ndev = NULL;
  2213. struct sh_eth_private *mdp = NULL;
  2214. struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
  2215. const struct platform_device_id *id = platform_get_device_id(pdev);
  2216. /* get base addr */
  2217. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2218. if (unlikely(res == NULL)) {
  2219. dev_err(&pdev->dev, "invalid resource\n");
  2220. ret = -EINVAL;
  2221. goto out;
  2222. }
  2223. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  2224. if (!ndev) {
  2225. ret = -ENOMEM;
  2226. goto out;
  2227. }
  2228. /* The sh Ether-specific entries in the device structure. */
  2229. ndev->base_addr = res->start;
  2230. devno = pdev->id;
  2231. if (devno < 0)
  2232. devno = 0;
  2233. ndev->dma = -1;
  2234. ret = platform_get_irq(pdev, 0);
  2235. if (ret < 0) {
  2236. ret = -ENODEV;
  2237. goto out_release;
  2238. }
  2239. ndev->irq = ret;
  2240. SET_NETDEV_DEV(ndev, &pdev->dev);
  2241. mdp = netdev_priv(ndev);
  2242. mdp->num_tx_ring = TX_RING_SIZE;
  2243. mdp->num_rx_ring = RX_RING_SIZE;
  2244. mdp->addr = devm_ioremap_resource(&pdev->dev, res);
  2245. if (IS_ERR(mdp->addr)) {
  2246. ret = PTR_ERR(mdp->addr);
  2247. goto out_release;
  2248. }
  2249. spin_lock_init(&mdp->lock);
  2250. mdp->pdev = pdev;
  2251. pm_runtime_enable(&pdev->dev);
  2252. pm_runtime_resume(&pdev->dev);
  2253. /* get PHY ID */
  2254. mdp->phy_id = pd->phy;
  2255. mdp->phy_interface = pd->phy_interface;
  2256. /* EDMAC endian */
  2257. mdp->edmac_endian = pd->edmac_endian;
  2258. mdp->no_ether_link = pd->no_ether_link;
  2259. mdp->ether_link_active_low = pd->ether_link_active_low;
  2260. /* set cpu data */
  2261. mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
  2262. mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
  2263. sh_eth_set_default_cpu_data(mdp->cd);
  2264. /* set function */
  2265. if (mdp->cd->tsu)
  2266. ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
  2267. else
  2268. ndev->netdev_ops = &sh_eth_netdev_ops;
  2269. SET_ETHTOOL_OPS(ndev, &sh_eth_ethtool_ops);
  2270. ndev->watchdog_timeo = TX_TIMEOUT;
  2271. /* debug message level */
  2272. mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
  2273. /* read and set MAC address */
  2274. read_mac_address(ndev, pd->mac_addr);
  2275. if (!is_valid_ether_addr(ndev->dev_addr)) {
  2276. dev_warn(&pdev->dev,
  2277. "no valid MAC address supplied, using a random one.\n");
  2278. eth_hw_addr_random(ndev);
  2279. }
  2280. /* ioremap the TSU registers */
  2281. if (mdp->cd->tsu) {
  2282. struct resource *rtsu;
  2283. rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  2284. mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
  2285. if (IS_ERR(mdp->tsu_addr)) {
  2286. ret = PTR_ERR(mdp->tsu_addr);
  2287. goto out_release;
  2288. }
  2289. mdp->port = devno % 2;
  2290. ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
  2291. }
  2292. /* initialize first or needed device */
  2293. if (!devno || pd->needs_init) {
  2294. if (mdp->cd->chip_reset)
  2295. mdp->cd->chip_reset(ndev);
  2296. if (mdp->cd->tsu) {
  2297. /* TSU init (Init only)*/
  2298. sh_eth_tsu_init(mdp);
  2299. }
  2300. }
  2301. netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
  2302. /* network device register */
  2303. ret = register_netdev(ndev);
  2304. if (ret)
  2305. goto out_napi_del;
  2306. /* mdio bus init */
  2307. ret = sh_mdio_init(ndev, pdev->id, pd);
  2308. if (ret)
  2309. goto out_unregister;
  2310. /* print device information */
  2311. pr_info("Base address at 0x%x, %pM, IRQ %d.\n",
  2312. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  2313. platform_set_drvdata(pdev, ndev);
  2314. return ret;
  2315. out_unregister:
  2316. unregister_netdev(ndev);
  2317. out_napi_del:
  2318. netif_napi_del(&mdp->napi);
  2319. out_release:
  2320. /* net_dev free */
  2321. if (ndev)
  2322. free_netdev(ndev);
  2323. out:
  2324. return ret;
  2325. }
  2326. static int sh_eth_drv_remove(struct platform_device *pdev)
  2327. {
  2328. struct net_device *ndev = platform_get_drvdata(pdev);
  2329. struct sh_eth_private *mdp = netdev_priv(ndev);
  2330. sh_mdio_release(ndev);
  2331. unregister_netdev(ndev);
  2332. netif_napi_del(&mdp->napi);
  2333. pm_runtime_disable(&pdev->dev);
  2334. free_netdev(ndev);
  2335. return 0;
  2336. }
  2337. #ifdef CONFIG_PM
  2338. static int sh_eth_runtime_nop(struct device *dev)
  2339. {
  2340. /*
  2341. * Runtime PM callback shared between ->runtime_suspend()
  2342. * and ->runtime_resume(). Simply returns success.
  2343. *
  2344. * This driver re-initializes all registers after
  2345. * pm_runtime_get_sync() anyway so there is no need
  2346. * to save and restore registers here.
  2347. */
  2348. return 0;
  2349. }
  2350. static const struct dev_pm_ops sh_eth_dev_pm_ops = {
  2351. .runtime_suspend = sh_eth_runtime_nop,
  2352. .runtime_resume = sh_eth_runtime_nop,
  2353. };
  2354. #define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
  2355. #else
  2356. #define SH_ETH_PM_OPS NULL
  2357. #endif
  2358. static struct platform_device_id sh_eth_id_table[] = {
  2359. { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
  2360. { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
  2361. { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
  2362. { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
  2363. { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
  2364. { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
  2365. { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
  2366. { "r8a7740-gether", (kernel_ulong_t)&r8a7740_data },
  2367. { "r8a777x-ether", (kernel_ulong_t)&r8a777x_data },
  2368. { "r8a7790-ether", (kernel_ulong_t)&r8a7790_data },
  2369. { }
  2370. };
  2371. MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
  2372. static struct platform_driver sh_eth_driver = {
  2373. .probe = sh_eth_drv_probe,
  2374. .remove = sh_eth_drv_remove,
  2375. .id_table = sh_eth_id_table,
  2376. .driver = {
  2377. .name = CARDNAME,
  2378. .pm = SH_ETH_PM_OPS,
  2379. },
  2380. };
  2381. module_platform_driver(sh_eth_driver);
  2382. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  2383. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  2384. MODULE_LICENSE("GPL v2");