qlcnic_sriov_common.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic_sriov.h"
  8. #include "qlcnic.h"
  9. #include "qlcnic_83xx_hw.h"
  10. #include <linux/types.h>
  11. #define QLC_BC_COMMAND 0
  12. #define QLC_BC_RESPONSE 1
  13. #define QLC_MBOX_RESP_TIMEOUT (10 * HZ)
  14. #define QLC_MBOX_CH_FREE_TIMEOUT (10 * HZ)
  15. #define QLC_BC_MSG 0
  16. #define QLC_BC_CFREE 1
  17. #define QLC_BC_FLR 2
  18. #define QLC_BC_HDR_SZ 16
  19. #define QLC_BC_PAYLOAD_SZ (1024 - QLC_BC_HDR_SZ)
  20. #define QLC_DEFAULT_RCV_DESCRIPTORS_SRIOV_VF 2048
  21. #define QLC_DEFAULT_JUMBO_RCV_DESCRIPTORS_SRIOV_VF 512
  22. #define QLC_83XX_VF_RESET_FAIL_THRESH 8
  23. #define QLC_BC_CMD_MAX_RETRY_CNT 5
  24. static void qlcnic_sriov_vf_free_mac_list(struct qlcnic_adapter *);
  25. static int qlcnic_sriov_alloc_bc_mbx_args(struct qlcnic_cmd_args *, u32);
  26. static void qlcnic_sriov_vf_poll_dev_state(struct work_struct *);
  27. static void qlcnic_sriov_vf_cancel_fw_work(struct qlcnic_adapter *);
  28. static void qlcnic_sriov_cleanup_transaction(struct qlcnic_bc_trans *);
  29. static int qlcnic_sriov_issue_cmd(struct qlcnic_adapter *,
  30. struct qlcnic_cmd_args *);
  31. static void qlcnic_sriov_process_bc_cmd(struct work_struct *);
  32. static struct qlcnic_hardware_ops qlcnic_sriov_vf_hw_ops = {
  33. .read_crb = qlcnic_83xx_read_crb,
  34. .write_crb = qlcnic_83xx_write_crb,
  35. .read_reg = qlcnic_83xx_rd_reg_indirect,
  36. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  37. .get_mac_address = qlcnic_83xx_get_mac_address,
  38. .setup_intr = qlcnic_83xx_setup_intr,
  39. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  40. .mbx_cmd = qlcnic_sriov_issue_cmd,
  41. .get_func_no = qlcnic_83xx_get_func_no,
  42. .api_lock = qlcnic_83xx_cam_lock,
  43. .api_unlock = qlcnic_83xx_cam_unlock,
  44. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  45. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  46. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  47. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  48. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  49. .setup_link_event = qlcnic_83xx_setup_link_event,
  50. .get_nic_info = qlcnic_83xx_get_nic_info,
  51. .get_pci_info = qlcnic_83xx_get_pci_info,
  52. .set_nic_info = qlcnic_83xx_set_nic_info,
  53. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  54. .napi_enable = qlcnic_83xx_napi_enable,
  55. .napi_disable = qlcnic_83xx_napi_disable,
  56. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  57. .config_rss = qlcnic_83xx_config_rss,
  58. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  59. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  60. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  61. .get_board_info = qlcnic_83xx_get_port_info,
  62. .free_mac_list = qlcnic_sriov_vf_free_mac_list,
  63. };
  64. static struct qlcnic_nic_template qlcnic_sriov_vf_ops = {
  65. .config_bridged_mode = qlcnic_config_bridged_mode,
  66. .config_led = qlcnic_config_led,
  67. .cancel_idc_work = qlcnic_sriov_vf_cancel_fw_work,
  68. .napi_add = qlcnic_83xx_napi_add,
  69. .napi_del = qlcnic_83xx_napi_del,
  70. .shutdown = qlcnic_sriov_vf_shutdown,
  71. .resume = qlcnic_sriov_vf_resume,
  72. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  73. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  74. };
  75. static const struct qlcnic_mailbox_metadata qlcnic_sriov_bc_mbx_tbl[] = {
  76. {QLCNIC_BC_CMD_CHANNEL_INIT, 2, 2},
  77. {QLCNIC_BC_CMD_CHANNEL_TERM, 2, 2},
  78. {QLCNIC_BC_CMD_GET_ACL, 3, 14},
  79. {QLCNIC_BC_CMD_CFG_GUEST_VLAN, 2, 2},
  80. };
  81. static inline bool qlcnic_sriov_bc_msg_check(u32 val)
  82. {
  83. return (val & (1 << QLC_BC_MSG)) ? true : false;
  84. }
  85. static inline bool qlcnic_sriov_channel_free_check(u32 val)
  86. {
  87. return (val & (1 << QLC_BC_CFREE)) ? true : false;
  88. }
  89. static inline bool qlcnic_sriov_flr_check(u32 val)
  90. {
  91. return (val & (1 << QLC_BC_FLR)) ? true : false;
  92. }
  93. static inline u8 qlcnic_sriov_target_func_id(u32 val)
  94. {
  95. return (val >> 4) & 0xff;
  96. }
  97. static int qlcnic_sriov_virtid_fn(struct qlcnic_adapter *adapter, int vf_id)
  98. {
  99. struct pci_dev *dev = adapter->pdev;
  100. int pos;
  101. u16 stride, offset;
  102. if (qlcnic_sriov_vf_check(adapter))
  103. return 0;
  104. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_SRIOV);
  105. pci_read_config_word(dev, pos + PCI_SRIOV_VF_OFFSET, &offset);
  106. pci_read_config_word(dev, pos + PCI_SRIOV_VF_STRIDE, &stride);
  107. return (dev->devfn + offset + stride * vf_id) & 0xff;
  108. }
  109. int qlcnic_sriov_init(struct qlcnic_adapter *adapter, int num_vfs)
  110. {
  111. struct qlcnic_sriov *sriov;
  112. struct qlcnic_back_channel *bc;
  113. struct workqueue_struct *wq;
  114. struct qlcnic_vport *vp;
  115. struct qlcnic_vf_info *vf;
  116. int err, i;
  117. if (!qlcnic_sriov_enable_check(adapter))
  118. return -EIO;
  119. sriov = kzalloc(sizeof(struct qlcnic_sriov), GFP_KERNEL);
  120. if (!sriov)
  121. return -ENOMEM;
  122. adapter->ahw->sriov = sriov;
  123. sriov->num_vfs = num_vfs;
  124. bc = &sriov->bc;
  125. sriov->vf_info = kzalloc(sizeof(struct qlcnic_vf_info) *
  126. num_vfs, GFP_KERNEL);
  127. if (!sriov->vf_info) {
  128. err = -ENOMEM;
  129. goto qlcnic_free_sriov;
  130. }
  131. wq = create_singlethread_workqueue("bc-trans");
  132. if (wq == NULL) {
  133. err = -ENOMEM;
  134. dev_err(&adapter->pdev->dev,
  135. "Cannot create bc-trans workqueue\n");
  136. goto qlcnic_free_vf_info;
  137. }
  138. bc->bc_trans_wq = wq;
  139. wq = create_singlethread_workqueue("async");
  140. if (wq == NULL) {
  141. err = -ENOMEM;
  142. dev_err(&adapter->pdev->dev, "Cannot create async workqueue\n");
  143. goto qlcnic_destroy_trans_wq;
  144. }
  145. bc->bc_async_wq = wq;
  146. INIT_LIST_HEAD(&bc->async_list);
  147. for (i = 0; i < num_vfs; i++) {
  148. vf = &sriov->vf_info[i];
  149. vf->adapter = adapter;
  150. vf->pci_func = qlcnic_sriov_virtid_fn(adapter, i);
  151. mutex_init(&vf->send_cmd_lock);
  152. INIT_LIST_HEAD(&vf->rcv_act.wait_list);
  153. INIT_LIST_HEAD(&vf->rcv_pend.wait_list);
  154. spin_lock_init(&vf->rcv_act.lock);
  155. spin_lock_init(&vf->rcv_pend.lock);
  156. init_completion(&vf->ch_free_cmpl);
  157. INIT_WORK(&vf->trans_work, qlcnic_sriov_process_bc_cmd);
  158. if (qlcnic_sriov_pf_check(adapter)) {
  159. vp = kzalloc(sizeof(struct qlcnic_vport), GFP_KERNEL);
  160. if (!vp) {
  161. err = -ENOMEM;
  162. goto qlcnic_destroy_async_wq;
  163. }
  164. sriov->vf_info[i].vp = vp;
  165. vp->max_tx_bw = MAX_BW;
  166. vp->spoofchk = true;
  167. random_ether_addr(vp->mac);
  168. dev_info(&adapter->pdev->dev,
  169. "MAC Address %pM is configured for VF %d\n",
  170. vp->mac, i);
  171. }
  172. }
  173. return 0;
  174. qlcnic_destroy_async_wq:
  175. destroy_workqueue(bc->bc_async_wq);
  176. qlcnic_destroy_trans_wq:
  177. destroy_workqueue(bc->bc_trans_wq);
  178. qlcnic_free_vf_info:
  179. kfree(sriov->vf_info);
  180. qlcnic_free_sriov:
  181. kfree(adapter->ahw->sriov);
  182. return err;
  183. }
  184. void qlcnic_sriov_cleanup_list(struct qlcnic_trans_list *t_list)
  185. {
  186. struct qlcnic_bc_trans *trans;
  187. struct qlcnic_cmd_args cmd;
  188. unsigned long flags;
  189. spin_lock_irqsave(&t_list->lock, flags);
  190. while (!list_empty(&t_list->wait_list)) {
  191. trans = list_first_entry(&t_list->wait_list,
  192. struct qlcnic_bc_trans, list);
  193. list_del(&trans->list);
  194. t_list->count--;
  195. cmd.req.arg = (u32 *)trans->req_pay;
  196. cmd.rsp.arg = (u32 *)trans->rsp_pay;
  197. qlcnic_free_mbx_args(&cmd);
  198. qlcnic_sriov_cleanup_transaction(trans);
  199. }
  200. spin_unlock_irqrestore(&t_list->lock, flags);
  201. }
  202. void __qlcnic_sriov_cleanup(struct qlcnic_adapter *adapter)
  203. {
  204. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  205. struct qlcnic_back_channel *bc = &sriov->bc;
  206. struct qlcnic_vf_info *vf;
  207. int i;
  208. if (!qlcnic_sriov_enable_check(adapter))
  209. return;
  210. qlcnic_sriov_cleanup_async_list(bc);
  211. destroy_workqueue(bc->bc_async_wq);
  212. for (i = 0; i < sriov->num_vfs; i++) {
  213. vf = &sriov->vf_info[i];
  214. qlcnic_sriov_cleanup_list(&vf->rcv_pend);
  215. cancel_work_sync(&vf->trans_work);
  216. qlcnic_sriov_cleanup_list(&vf->rcv_act);
  217. }
  218. destroy_workqueue(bc->bc_trans_wq);
  219. for (i = 0; i < sriov->num_vfs; i++)
  220. kfree(sriov->vf_info[i].vp);
  221. kfree(sriov->vf_info);
  222. kfree(adapter->ahw->sriov);
  223. }
  224. static void qlcnic_sriov_vf_cleanup(struct qlcnic_adapter *adapter)
  225. {
  226. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  227. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  228. __qlcnic_sriov_cleanup(adapter);
  229. }
  230. void qlcnic_sriov_cleanup(struct qlcnic_adapter *adapter)
  231. {
  232. if (qlcnic_sriov_pf_check(adapter))
  233. qlcnic_sriov_pf_cleanup(adapter);
  234. if (qlcnic_sriov_vf_check(adapter))
  235. qlcnic_sriov_vf_cleanup(adapter);
  236. }
  237. static int qlcnic_sriov_post_bc_msg(struct qlcnic_adapter *adapter, u32 *hdr,
  238. u32 *pay, u8 pci_func, u8 size)
  239. {
  240. struct qlcnic_hardware_context *ahw = adapter->ahw;
  241. struct qlcnic_mailbox *mbx = ahw->mailbox;
  242. struct qlcnic_cmd_args cmd;
  243. unsigned long timeout;
  244. int err;
  245. memset(&cmd, 0, sizeof(struct qlcnic_cmd_args));
  246. cmd.hdr = hdr;
  247. cmd.pay = pay;
  248. cmd.pay_size = size;
  249. cmd.func_num = pci_func;
  250. cmd.op_type = QLC_83XX_MBX_POST_BC_OP;
  251. cmd.cmd_op = ((struct qlcnic_bc_hdr *)hdr)->cmd_op;
  252. err = mbx->ops->enqueue_cmd(adapter, &cmd, &timeout);
  253. if (err) {
  254. dev_err(&adapter->pdev->dev,
  255. "%s: Mailbox not available, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  256. __func__, cmd.cmd_op, cmd.type, ahw->pci_func,
  257. ahw->op_mode);
  258. return err;
  259. }
  260. if (!wait_for_completion_timeout(&cmd.completion, timeout)) {
  261. dev_err(&adapter->pdev->dev,
  262. "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  263. __func__, cmd.cmd_op, cmd.type, ahw->pci_func,
  264. ahw->op_mode);
  265. flush_workqueue(mbx->work_q);
  266. }
  267. return cmd.rsp_opcode;
  268. }
  269. static void qlcnic_sriov_vf_cfg_buff_desc(struct qlcnic_adapter *adapter)
  270. {
  271. adapter->num_rxd = QLC_DEFAULT_RCV_DESCRIPTORS_SRIOV_VF;
  272. adapter->max_rxd = MAX_RCV_DESCRIPTORS_10G;
  273. adapter->num_jumbo_rxd = QLC_DEFAULT_JUMBO_RCV_DESCRIPTORS_SRIOV_VF;
  274. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  275. adapter->num_txd = MAX_CMD_DESCRIPTORS;
  276. adapter->max_rds_rings = MAX_RDS_RINGS;
  277. }
  278. int qlcnic_sriov_get_vf_vport_info(struct qlcnic_adapter *adapter,
  279. struct qlcnic_info *npar_info, u16 vport_id)
  280. {
  281. struct device *dev = &adapter->pdev->dev;
  282. struct qlcnic_cmd_args cmd;
  283. int err;
  284. u32 status;
  285. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  286. if (err)
  287. return err;
  288. cmd.req.arg[1] = vport_id << 16 | 0x1;
  289. err = qlcnic_issue_cmd(adapter, &cmd);
  290. if (err) {
  291. dev_err(&adapter->pdev->dev,
  292. "Failed to get vport info, err=%d\n", err);
  293. qlcnic_free_mbx_args(&cmd);
  294. return err;
  295. }
  296. status = cmd.rsp.arg[2] & 0xffff;
  297. if (status & BIT_0)
  298. npar_info->min_tx_bw = MSW(cmd.rsp.arg[2]);
  299. if (status & BIT_1)
  300. npar_info->max_tx_bw = LSW(cmd.rsp.arg[3]);
  301. if (status & BIT_2)
  302. npar_info->max_tx_ques = MSW(cmd.rsp.arg[3]);
  303. if (status & BIT_3)
  304. npar_info->max_tx_mac_filters = LSW(cmd.rsp.arg[4]);
  305. if (status & BIT_4)
  306. npar_info->max_rx_mcast_mac_filters = MSW(cmd.rsp.arg[4]);
  307. if (status & BIT_5)
  308. npar_info->max_rx_ucast_mac_filters = LSW(cmd.rsp.arg[5]);
  309. if (status & BIT_6)
  310. npar_info->max_rx_ip_addr = MSW(cmd.rsp.arg[5]);
  311. if (status & BIT_7)
  312. npar_info->max_rx_lro_flow = LSW(cmd.rsp.arg[6]);
  313. if (status & BIT_8)
  314. npar_info->max_rx_status_rings = MSW(cmd.rsp.arg[6]);
  315. if (status & BIT_9)
  316. npar_info->max_rx_buf_rings = LSW(cmd.rsp.arg[7]);
  317. npar_info->max_rx_ques = MSW(cmd.rsp.arg[7]);
  318. npar_info->max_tx_vlan_keys = LSW(cmd.rsp.arg[8]);
  319. npar_info->max_local_ipv6_addrs = MSW(cmd.rsp.arg[8]);
  320. npar_info->max_remote_ipv6_addrs = LSW(cmd.rsp.arg[9]);
  321. dev_info(dev, "\n\tmin_tx_bw: %d, max_tx_bw: %d max_tx_ques: %d,\n"
  322. "\tmax_tx_mac_filters: %d max_rx_mcast_mac_filters: %d,\n"
  323. "\tmax_rx_ucast_mac_filters: 0x%x, max_rx_ip_addr: %d,\n"
  324. "\tmax_rx_lro_flow: %d max_rx_status_rings: %d,\n"
  325. "\tmax_rx_buf_rings: %d, max_rx_ques: %d, max_tx_vlan_keys %d\n"
  326. "\tlocal_ipv6_addr: %d, remote_ipv6_addr: %d\n",
  327. npar_info->min_tx_bw, npar_info->max_tx_bw,
  328. npar_info->max_tx_ques, npar_info->max_tx_mac_filters,
  329. npar_info->max_rx_mcast_mac_filters,
  330. npar_info->max_rx_ucast_mac_filters, npar_info->max_rx_ip_addr,
  331. npar_info->max_rx_lro_flow, npar_info->max_rx_status_rings,
  332. npar_info->max_rx_buf_rings, npar_info->max_rx_ques,
  333. npar_info->max_tx_vlan_keys, npar_info->max_local_ipv6_addrs,
  334. npar_info->max_remote_ipv6_addrs);
  335. qlcnic_free_mbx_args(&cmd);
  336. return err;
  337. }
  338. static int qlcnic_sriov_set_pvid_mode(struct qlcnic_adapter *adapter,
  339. struct qlcnic_cmd_args *cmd)
  340. {
  341. adapter->rx_pvid = MSW(cmd->rsp.arg[1]) & 0xffff;
  342. adapter->flags &= ~QLCNIC_TAGGING_ENABLED;
  343. return 0;
  344. }
  345. static int qlcnic_sriov_set_guest_vlan_mode(struct qlcnic_adapter *adapter,
  346. struct qlcnic_cmd_args *cmd)
  347. {
  348. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  349. int i, num_vlans;
  350. u16 *vlans;
  351. if (sriov->allowed_vlans)
  352. return 0;
  353. sriov->any_vlan = cmd->rsp.arg[2] & 0xf;
  354. if (!sriov->any_vlan)
  355. return 0;
  356. sriov->num_allowed_vlans = cmd->rsp.arg[2] >> 16;
  357. num_vlans = sriov->num_allowed_vlans;
  358. sriov->allowed_vlans = kzalloc(sizeof(u16) * num_vlans, GFP_KERNEL);
  359. if (!sriov->allowed_vlans)
  360. return -ENOMEM;
  361. vlans = (u16 *)&cmd->rsp.arg[3];
  362. for (i = 0; i < num_vlans; i++)
  363. sriov->allowed_vlans[i] = vlans[i];
  364. return 0;
  365. }
  366. static int qlcnic_sriov_get_vf_acl(struct qlcnic_adapter *adapter,
  367. struct qlcnic_info *info)
  368. {
  369. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  370. struct qlcnic_cmd_args cmd;
  371. int ret = 0;
  372. ret = qlcnic_sriov_alloc_bc_mbx_args(&cmd, QLCNIC_BC_CMD_GET_ACL);
  373. if (ret)
  374. return ret;
  375. ret = qlcnic_issue_cmd(adapter, &cmd);
  376. if (ret) {
  377. dev_err(&adapter->pdev->dev, "Failed to get ACL, err=%d\n",
  378. ret);
  379. } else {
  380. sriov->vlan_mode = cmd.rsp.arg[1] & 0x3;
  381. switch (sriov->vlan_mode) {
  382. case QLC_GUEST_VLAN_MODE:
  383. ret = qlcnic_sriov_set_guest_vlan_mode(adapter, &cmd);
  384. break;
  385. case QLC_PVID_MODE:
  386. ret = qlcnic_sriov_set_pvid_mode(adapter, &cmd);
  387. break;
  388. }
  389. }
  390. qlcnic_free_mbx_args(&cmd);
  391. return ret;
  392. }
  393. static int qlcnic_sriov_vf_init_driver(struct qlcnic_adapter *adapter)
  394. {
  395. struct qlcnic_hardware_context *ahw = adapter->ahw;
  396. struct qlcnic_info nic_info;
  397. int err;
  398. err = qlcnic_sriov_get_vf_vport_info(adapter, &nic_info, 0);
  399. if (err)
  400. return err;
  401. err = qlcnic_get_nic_info(adapter, &nic_info, ahw->pci_func);
  402. if (err)
  403. return -EIO;
  404. err = qlcnic_sriov_get_vf_acl(adapter, &nic_info);
  405. if (err)
  406. return err;
  407. if (qlcnic_83xx_get_port_info(adapter))
  408. return -EIO;
  409. qlcnic_sriov_vf_cfg_buff_desc(adapter);
  410. adapter->flags |= QLCNIC_ADAPTER_INITIALIZED;
  411. dev_info(&adapter->pdev->dev, "HAL Version: %d\n",
  412. adapter->ahw->fw_hal_version);
  413. ahw->physical_port = (u8) nic_info.phys_port;
  414. ahw->switch_mode = nic_info.switch_mode;
  415. ahw->max_mtu = nic_info.max_mtu;
  416. ahw->op_mode = nic_info.op_mode;
  417. ahw->capabilities = nic_info.capabilities;
  418. return 0;
  419. }
  420. static int qlcnic_sriov_setup_vf(struct qlcnic_adapter *adapter,
  421. int pci_using_dac)
  422. {
  423. int err;
  424. INIT_LIST_HEAD(&adapter->vf_mc_list);
  425. if (!qlcnic_use_msi_x && !!qlcnic_use_msi)
  426. dev_warn(&adapter->pdev->dev,
  427. "Device does not support MSI interrupts\n");
  428. err = qlcnic_setup_intr(adapter, 1, 0);
  429. if (err) {
  430. dev_err(&adapter->pdev->dev, "Failed to setup interrupt\n");
  431. goto err_out_disable_msi;
  432. }
  433. err = qlcnic_83xx_setup_mbx_intr(adapter);
  434. if (err)
  435. goto err_out_disable_msi;
  436. err = qlcnic_sriov_init(adapter, 1);
  437. if (err)
  438. goto err_out_disable_mbx_intr;
  439. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  440. if (err)
  441. goto err_out_cleanup_sriov;
  442. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  443. if (err)
  444. goto err_out_disable_bc_intr;
  445. err = qlcnic_sriov_vf_init_driver(adapter);
  446. if (err)
  447. goto err_out_send_channel_term;
  448. if (adapter->dcb && qlcnic_dcb_attach(adapter))
  449. qlcnic_clear_dcb_ops(adapter);
  450. err = qlcnic_setup_netdev(adapter, adapter->netdev, pci_using_dac);
  451. if (err)
  452. goto err_out_send_channel_term;
  453. pci_set_drvdata(adapter->pdev, adapter);
  454. dev_info(&adapter->pdev->dev, "%s: XGbE port initialized\n",
  455. adapter->netdev->name);
  456. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  457. adapter->ahw->idc.delay);
  458. return 0;
  459. err_out_send_channel_term:
  460. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  461. err_out_disable_bc_intr:
  462. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  463. err_out_cleanup_sriov:
  464. __qlcnic_sriov_cleanup(adapter);
  465. err_out_disable_mbx_intr:
  466. qlcnic_83xx_free_mbx_intr(adapter);
  467. err_out_disable_msi:
  468. qlcnic_teardown_intr(adapter);
  469. return err;
  470. }
  471. static int qlcnic_sriov_check_dev_ready(struct qlcnic_adapter *adapter)
  472. {
  473. u32 state;
  474. do {
  475. msleep(20);
  476. if (++adapter->fw_fail_cnt > QLC_BC_CMD_MAX_RETRY_CNT)
  477. return -EIO;
  478. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  479. } while (state != QLC_83XX_IDC_DEV_READY);
  480. return 0;
  481. }
  482. int qlcnic_sriov_vf_init(struct qlcnic_adapter *adapter, int pci_using_dac)
  483. {
  484. struct qlcnic_hardware_context *ahw = adapter->ahw;
  485. int err;
  486. set_bit(QLC_83XX_MODULE_LOADED, &ahw->idc.status);
  487. ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  488. ahw->reset_context = 0;
  489. adapter->fw_fail_cnt = 0;
  490. ahw->msix_supported = 1;
  491. adapter->need_fw_reset = 0;
  492. adapter->flags |= QLCNIC_TX_INTR_SHARED;
  493. err = qlcnic_sriov_check_dev_ready(adapter);
  494. if (err)
  495. return err;
  496. err = qlcnic_sriov_setup_vf(adapter, pci_using_dac);
  497. if (err)
  498. return err;
  499. if (qlcnic_read_mac_addr(adapter))
  500. dev_warn(&adapter->pdev->dev, "failed to read mac addr\n");
  501. INIT_DELAYED_WORK(&adapter->idc_aen_work, qlcnic_83xx_idc_aen_work);
  502. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  503. return 0;
  504. }
  505. void qlcnic_sriov_vf_set_ops(struct qlcnic_adapter *adapter)
  506. {
  507. struct qlcnic_hardware_context *ahw = adapter->ahw;
  508. ahw->op_mode = QLCNIC_SRIOV_VF_FUNC;
  509. dev_info(&adapter->pdev->dev,
  510. "HAL Version: %d Non Privileged SRIOV function\n",
  511. ahw->fw_hal_version);
  512. adapter->nic_ops = &qlcnic_sriov_vf_ops;
  513. set_bit(__QLCNIC_SRIOV_ENABLE, &adapter->state);
  514. return;
  515. }
  516. void qlcnic_sriov_vf_register_map(struct qlcnic_hardware_context *ahw)
  517. {
  518. ahw->hw_ops = &qlcnic_sriov_vf_hw_ops;
  519. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  520. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  521. }
  522. static u32 qlcnic_sriov_get_bc_paysize(u32 real_pay_size, u8 curr_frag)
  523. {
  524. u32 pay_size;
  525. pay_size = real_pay_size / ((curr_frag + 1) * QLC_BC_PAYLOAD_SZ);
  526. if (pay_size)
  527. pay_size = QLC_BC_PAYLOAD_SZ;
  528. else
  529. pay_size = real_pay_size % QLC_BC_PAYLOAD_SZ;
  530. return pay_size;
  531. }
  532. int qlcnic_sriov_func_to_index(struct qlcnic_adapter *adapter, u8 pci_func)
  533. {
  534. struct qlcnic_vf_info *vf_info = adapter->ahw->sriov->vf_info;
  535. u8 i;
  536. if (qlcnic_sriov_vf_check(adapter))
  537. return 0;
  538. for (i = 0; i < adapter->ahw->sriov->num_vfs; i++) {
  539. if (vf_info[i].pci_func == pci_func)
  540. return i;
  541. }
  542. return -EINVAL;
  543. }
  544. static inline int qlcnic_sriov_alloc_bc_trans(struct qlcnic_bc_trans **trans)
  545. {
  546. *trans = kzalloc(sizeof(struct qlcnic_bc_trans), GFP_ATOMIC);
  547. if (!*trans)
  548. return -ENOMEM;
  549. init_completion(&(*trans)->resp_cmpl);
  550. return 0;
  551. }
  552. static inline int qlcnic_sriov_alloc_bc_msg(struct qlcnic_bc_hdr **hdr,
  553. u32 size)
  554. {
  555. *hdr = kzalloc(sizeof(struct qlcnic_bc_hdr) * size, GFP_ATOMIC);
  556. if (!*hdr)
  557. return -ENOMEM;
  558. return 0;
  559. }
  560. static int qlcnic_sriov_alloc_bc_mbx_args(struct qlcnic_cmd_args *mbx, u32 type)
  561. {
  562. const struct qlcnic_mailbox_metadata *mbx_tbl;
  563. int i, size;
  564. mbx_tbl = qlcnic_sriov_bc_mbx_tbl;
  565. size = ARRAY_SIZE(qlcnic_sriov_bc_mbx_tbl);
  566. for (i = 0; i < size; i++) {
  567. if (type == mbx_tbl[i].cmd) {
  568. mbx->op_type = QLC_BC_CMD;
  569. mbx->req.num = mbx_tbl[i].in_args;
  570. mbx->rsp.num = mbx_tbl[i].out_args;
  571. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  572. GFP_ATOMIC);
  573. if (!mbx->req.arg)
  574. return -ENOMEM;
  575. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  576. GFP_ATOMIC);
  577. if (!mbx->rsp.arg) {
  578. kfree(mbx->req.arg);
  579. mbx->req.arg = NULL;
  580. return -ENOMEM;
  581. }
  582. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  583. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  584. mbx->req.arg[0] = (type | (mbx->req.num << 16) |
  585. (3 << 29));
  586. mbx->rsp.arg[0] = (type & 0xffff) | mbx->rsp.num << 16;
  587. return 0;
  588. }
  589. }
  590. return -EINVAL;
  591. }
  592. static int qlcnic_sriov_prepare_bc_hdr(struct qlcnic_bc_trans *trans,
  593. struct qlcnic_cmd_args *cmd,
  594. u16 seq, u8 msg_type)
  595. {
  596. struct qlcnic_bc_hdr *hdr;
  597. int i;
  598. u32 num_regs, bc_pay_sz;
  599. u16 remainder;
  600. u8 cmd_op, num_frags, t_num_frags;
  601. bc_pay_sz = QLC_BC_PAYLOAD_SZ;
  602. if (msg_type == QLC_BC_COMMAND) {
  603. trans->req_pay = (struct qlcnic_bc_payload *)cmd->req.arg;
  604. trans->rsp_pay = (struct qlcnic_bc_payload *)cmd->rsp.arg;
  605. num_regs = cmd->req.num;
  606. trans->req_pay_size = (num_regs * 4);
  607. num_regs = cmd->rsp.num;
  608. trans->rsp_pay_size = (num_regs * 4);
  609. cmd_op = cmd->req.arg[0] & 0xff;
  610. remainder = (trans->req_pay_size) % (bc_pay_sz);
  611. num_frags = (trans->req_pay_size) / (bc_pay_sz);
  612. if (remainder)
  613. num_frags++;
  614. t_num_frags = num_frags;
  615. if (qlcnic_sriov_alloc_bc_msg(&trans->req_hdr, num_frags))
  616. return -ENOMEM;
  617. remainder = (trans->rsp_pay_size) % (bc_pay_sz);
  618. num_frags = (trans->rsp_pay_size) / (bc_pay_sz);
  619. if (remainder)
  620. num_frags++;
  621. if (qlcnic_sriov_alloc_bc_msg(&trans->rsp_hdr, num_frags))
  622. return -ENOMEM;
  623. num_frags = t_num_frags;
  624. hdr = trans->req_hdr;
  625. } else {
  626. cmd->req.arg = (u32 *)trans->req_pay;
  627. cmd->rsp.arg = (u32 *)trans->rsp_pay;
  628. cmd_op = cmd->req.arg[0] & 0xff;
  629. remainder = (trans->rsp_pay_size) % (bc_pay_sz);
  630. num_frags = (trans->rsp_pay_size) / (bc_pay_sz);
  631. if (remainder)
  632. num_frags++;
  633. cmd->req.num = trans->req_pay_size / 4;
  634. cmd->rsp.num = trans->rsp_pay_size / 4;
  635. hdr = trans->rsp_hdr;
  636. cmd->op_type = trans->req_hdr->op_type;
  637. }
  638. trans->trans_id = seq;
  639. trans->cmd_id = cmd_op;
  640. for (i = 0; i < num_frags; i++) {
  641. hdr[i].version = 2;
  642. hdr[i].msg_type = msg_type;
  643. hdr[i].op_type = cmd->op_type;
  644. hdr[i].num_cmds = 1;
  645. hdr[i].num_frags = num_frags;
  646. hdr[i].frag_num = i + 1;
  647. hdr[i].cmd_op = cmd_op;
  648. hdr[i].seq_id = seq;
  649. }
  650. return 0;
  651. }
  652. static void qlcnic_sriov_cleanup_transaction(struct qlcnic_bc_trans *trans)
  653. {
  654. if (!trans)
  655. return;
  656. kfree(trans->req_hdr);
  657. kfree(trans->rsp_hdr);
  658. kfree(trans);
  659. }
  660. static int qlcnic_sriov_clear_trans(struct qlcnic_vf_info *vf,
  661. struct qlcnic_bc_trans *trans, u8 type)
  662. {
  663. struct qlcnic_trans_list *t_list;
  664. unsigned long flags;
  665. int ret = 0;
  666. if (type == QLC_BC_RESPONSE) {
  667. t_list = &vf->rcv_act;
  668. spin_lock_irqsave(&t_list->lock, flags);
  669. t_list->count--;
  670. list_del(&trans->list);
  671. if (t_list->count > 0)
  672. ret = 1;
  673. spin_unlock_irqrestore(&t_list->lock, flags);
  674. }
  675. if (type == QLC_BC_COMMAND) {
  676. while (test_and_set_bit(QLC_BC_VF_SEND, &vf->state))
  677. msleep(100);
  678. vf->send_cmd = NULL;
  679. clear_bit(QLC_BC_VF_SEND, &vf->state);
  680. }
  681. return ret;
  682. }
  683. static void qlcnic_sriov_schedule_bc_cmd(struct qlcnic_sriov *sriov,
  684. struct qlcnic_vf_info *vf,
  685. work_func_t func)
  686. {
  687. if (test_bit(QLC_BC_VF_FLR, &vf->state) ||
  688. vf->adapter->need_fw_reset)
  689. return;
  690. queue_work(sriov->bc.bc_trans_wq, &vf->trans_work);
  691. }
  692. static inline void qlcnic_sriov_wait_for_resp(struct qlcnic_bc_trans *trans)
  693. {
  694. struct completion *cmpl = &trans->resp_cmpl;
  695. if (wait_for_completion_timeout(cmpl, QLC_MBOX_RESP_TIMEOUT))
  696. trans->trans_state = QLC_END;
  697. else
  698. trans->trans_state = QLC_ABORT;
  699. return;
  700. }
  701. static void qlcnic_sriov_handle_multi_frags(struct qlcnic_bc_trans *trans,
  702. u8 type)
  703. {
  704. if (type == QLC_BC_RESPONSE) {
  705. trans->curr_rsp_frag++;
  706. if (trans->curr_rsp_frag < trans->rsp_hdr->num_frags)
  707. trans->trans_state = QLC_INIT;
  708. else
  709. trans->trans_state = QLC_END;
  710. } else {
  711. trans->curr_req_frag++;
  712. if (trans->curr_req_frag < trans->req_hdr->num_frags)
  713. trans->trans_state = QLC_INIT;
  714. else
  715. trans->trans_state = QLC_WAIT_FOR_RESP;
  716. }
  717. }
  718. static void qlcnic_sriov_wait_for_channel_free(struct qlcnic_bc_trans *trans,
  719. u8 type)
  720. {
  721. struct qlcnic_vf_info *vf = trans->vf;
  722. struct completion *cmpl = &vf->ch_free_cmpl;
  723. if (!wait_for_completion_timeout(cmpl, QLC_MBOX_CH_FREE_TIMEOUT)) {
  724. trans->trans_state = QLC_ABORT;
  725. return;
  726. }
  727. clear_bit(QLC_BC_VF_CHANNEL, &vf->state);
  728. qlcnic_sriov_handle_multi_frags(trans, type);
  729. }
  730. static void qlcnic_sriov_pull_bc_msg(struct qlcnic_adapter *adapter,
  731. u32 *hdr, u32 *pay, u32 size)
  732. {
  733. struct qlcnic_hardware_context *ahw = adapter->ahw;
  734. u32 fw_mbx;
  735. u8 i, max = 2, hdr_size, j;
  736. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  737. max = (size / sizeof(u32)) + hdr_size;
  738. fw_mbx = readl(QLCNIC_MBX_FW(ahw, 0));
  739. for (i = 2, j = 0; j < hdr_size; i++, j++)
  740. *(hdr++) = readl(QLCNIC_MBX_FW(ahw, i));
  741. for (; j < max; i++, j++)
  742. *(pay++) = readl(QLCNIC_MBX_FW(ahw, i));
  743. }
  744. static int __qlcnic_sriov_issue_bc_post(struct qlcnic_vf_info *vf)
  745. {
  746. int ret = -EBUSY;
  747. u32 timeout = 10000;
  748. do {
  749. if (!test_and_set_bit(QLC_BC_VF_CHANNEL, &vf->state)) {
  750. ret = 0;
  751. break;
  752. }
  753. mdelay(1);
  754. } while (--timeout);
  755. return ret;
  756. }
  757. static int qlcnic_sriov_issue_bc_post(struct qlcnic_bc_trans *trans, u8 type)
  758. {
  759. struct qlcnic_vf_info *vf = trans->vf;
  760. u32 pay_size, hdr_size;
  761. u32 *hdr, *pay;
  762. int ret;
  763. u8 pci_func = trans->func_id;
  764. if (__qlcnic_sriov_issue_bc_post(vf))
  765. return -EBUSY;
  766. if (type == QLC_BC_COMMAND) {
  767. hdr = (u32 *)(trans->req_hdr + trans->curr_req_frag);
  768. pay = (u32 *)(trans->req_pay + trans->curr_req_frag);
  769. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  770. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  771. trans->curr_req_frag);
  772. pay_size = (pay_size / sizeof(u32));
  773. } else {
  774. hdr = (u32 *)(trans->rsp_hdr + trans->curr_rsp_frag);
  775. pay = (u32 *)(trans->rsp_pay + trans->curr_rsp_frag);
  776. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  777. pay_size = qlcnic_sriov_get_bc_paysize(trans->rsp_pay_size,
  778. trans->curr_rsp_frag);
  779. pay_size = (pay_size / sizeof(u32));
  780. }
  781. ret = qlcnic_sriov_post_bc_msg(vf->adapter, hdr, pay,
  782. pci_func, pay_size);
  783. return ret;
  784. }
  785. static int __qlcnic_sriov_send_bc_msg(struct qlcnic_bc_trans *trans,
  786. struct qlcnic_vf_info *vf, u8 type)
  787. {
  788. bool flag = true;
  789. int err = -EIO;
  790. while (flag) {
  791. if (test_bit(QLC_BC_VF_FLR, &vf->state) ||
  792. vf->adapter->need_fw_reset)
  793. trans->trans_state = QLC_ABORT;
  794. switch (trans->trans_state) {
  795. case QLC_INIT:
  796. trans->trans_state = QLC_WAIT_FOR_CHANNEL_FREE;
  797. if (qlcnic_sriov_issue_bc_post(trans, type))
  798. trans->trans_state = QLC_ABORT;
  799. break;
  800. case QLC_WAIT_FOR_CHANNEL_FREE:
  801. qlcnic_sriov_wait_for_channel_free(trans, type);
  802. break;
  803. case QLC_WAIT_FOR_RESP:
  804. qlcnic_sriov_wait_for_resp(trans);
  805. break;
  806. case QLC_END:
  807. err = 0;
  808. flag = false;
  809. break;
  810. case QLC_ABORT:
  811. err = -EIO;
  812. flag = false;
  813. clear_bit(QLC_BC_VF_CHANNEL, &vf->state);
  814. break;
  815. default:
  816. err = -EIO;
  817. flag = false;
  818. }
  819. }
  820. return err;
  821. }
  822. static int qlcnic_sriov_send_bc_cmd(struct qlcnic_adapter *adapter,
  823. struct qlcnic_bc_trans *trans, int pci_func)
  824. {
  825. struct qlcnic_vf_info *vf;
  826. int err, index = qlcnic_sriov_func_to_index(adapter, pci_func);
  827. if (index < 0)
  828. return -EIO;
  829. vf = &adapter->ahw->sriov->vf_info[index];
  830. trans->vf = vf;
  831. trans->func_id = pci_func;
  832. if (!test_bit(QLC_BC_VF_STATE, &vf->state)) {
  833. if (qlcnic_sriov_pf_check(adapter))
  834. return -EIO;
  835. if (qlcnic_sriov_vf_check(adapter) &&
  836. trans->cmd_id != QLCNIC_BC_CMD_CHANNEL_INIT)
  837. return -EIO;
  838. }
  839. mutex_lock(&vf->send_cmd_lock);
  840. vf->send_cmd = trans;
  841. err = __qlcnic_sriov_send_bc_msg(trans, vf, QLC_BC_COMMAND);
  842. qlcnic_sriov_clear_trans(vf, trans, QLC_BC_COMMAND);
  843. mutex_unlock(&vf->send_cmd_lock);
  844. return err;
  845. }
  846. static void __qlcnic_sriov_process_bc_cmd(struct qlcnic_adapter *adapter,
  847. struct qlcnic_bc_trans *trans,
  848. struct qlcnic_cmd_args *cmd)
  849. {
  850. #ifdef CONFIG_QLCNIC_SRIOV
  851. if (qlcnic_sriov_pf_check(adapter)) {
  852. qlcnic_sriov_pf_process_bc_cmd(adapter, trans, cmd);
  853. return;
  854. }
  855. #endif
  856. cmd->rsp.arg[0] |= (0x9 << 25);
  857. return;
  858. }
  859. static void qlcnic_sriov_process_bc_cmd(struct work_struct *work)
  860. {
  861. struct qlcnic_vf_info *vf = container_of(work, struct qlcnic_vf_info,
  862. trans_work);
  863. struct qlcnic_bc_trans *trans = NULL;
  864. struct qlcnic_adapter *adapter = vf->adapter;
  865. struct qlcnic_cmd_args cmd;
  866. u8 req;
  867. if (adapter->need_fw_reset)
  868. return;
  869. if (test_bit(QLC_BC_VF_FLR, &vf->state))
  870. return;
  871. memset(&cmd, 0, sizeof(struct qlcnic_cmd_args));
  872. trans = list_first_entry(&vf->rcv_act.wait_list,
  873. struct qlcnic_bc_trans, list);
  874. adapter = vf->adapter;
  875. if (qlcnic_sriov_prepare_bc_hdr(trans, &cmd, trans->req_hdr->seq_id,
  876. QLC_BC_RESPONSE))
  877. goto cleanup_trans;
  878. __qlcnic_sriov_process_bc_cmd(adapter, trans, &cmd);
  879. trans->trans_state = QLC_INIT;
  880. __qlcnic_sriov_send_bc_msg(trans, vf, QLC_BC_RESPONSE);
  881. cleanup_trans:
  882. qlcnic_free_mbx_args(&cmd);
  883. req = qlcnic_sriov_clear_trans(vf, trans, QLC_BC_RESPONSE);
  884. qlcnic_sriov_cleanup_transaction(trans);
  885. if (req)
  886. qlcnic_sriov_schedule_bc_cmd(adapter->ahw->sriov, vf,
  887. qlcnic_sriov_process_bc_cmd);
  888. }
  889. static void qlcnic_sriov_handle_bc_resp(struct qlcnic_bc_hdr *hdr,
  890. struct qlcnic_vf_info *vf)
  891. {
  892. struct qlcnic_bc_trans *trans;
  893. u32 pay_size;
  894. if (test_and_set_bit(QLC_BC_VF_SEND, &vf->state))
  895. return;
  896. trans = vf->send_cmd;
  897. if (trans == NULL)
  898. goto clear_send;
  899. if (trans->trans_id != hdr->seq_id)
  900. goto clear_send;
  901. pay_size = qlcnic_sriov_get_bc_paysize(trans->rsp_pay_size,
  902. trans->curr_rsp_frag);
  903. qlcnic_sriov_pull_bc_msg(vf->adapter,
  904. (u32 *)(trans->rsp_hdr + trans->curr_rsp_frag),
  905. (u32 *)(trans->rsp_pay + trans->curr_rsp_frag),
  906. pay_size);
  907. if (++trans->curr_rsp_frag < trans->rsp_hdr->num_frags)
  908. goto clear_send;
  909. complete(&trans->resp_cmpl);
  910. clear_send:
  911. clear_bit(QLC_BC_VF_SEND, &vf->state);
  912. }
  913. int __qlcnic_sriov_add_act_list(struct qlcnic_sriov *sriov,
  914. struct qlcnic_vf_info *vf,
  915. struct qlcnic_bc_trans *trans)
  916. {
  917. struct qlcnic_trans_list *t_list = &vf->rcv_act;
  918. t_list->count++;
  919. list_add_tail(&trans->list, &t_list->wait_list);
  920. if (t_list->count == 1)
  921. qlcnic_sriov_schedule_bc_cmd(sriov, vf,
  922. qlcnic_sriov_process_bc_cmd);
  923. return 0;
  924. }
  925. static int qlcnic_sriov_add_act_list(struct qlcnic_sriov *sriov,
  926. struct qlcnic_vf_info *vf,
  927. struct qlcnic_bc_trans *trans)
  928. {
  929. struct qlcnic_trans_list *t_list = &vf->rcv_act;
  930. spin_lock(&t_list->lock);
  931. __qlcnic_sriov_add_act_list(sriov, vf, trans);
  932. spin_unlock(&t_list->lock);
  933. return 0;
  934. }
  935. static void qlcnic_sriov_handle_pending_trans(struct qlcnic_sriov *sriov,
  936. struct qlcnic_vf_info *vf,
  937. struct qlcnic_bc_hdr *hdr)
  938. {
  939. struct qlcnic_bc_trans *trans = NULL;
  940. struct list_head *node;
  941. u32 pay_size, curr_frag;
  942. u8 found = 0, active = 0;
  943. spin_lock(&vf->rcv_pend.lock);
  944. if (vf->rcv_pend.count > 0) {
  945. list_for_each(node, &vf->rcv_pend.wait_list) {
  946. trans = list_entry(node, struct qlcnic_bc_trans, list);
  947. if (trans->trans_id == hdr->seq_id) {
  948. found = 1;
  949. break;
  950. }
  951. }
  952. }
  953. if (found) {
  954. curr_frag = trans->curr_req_frag;
  955. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  956. curr_frag);
  957. qlcnic_sriov_pull_bc_msg(vf->adapter,
  958. (u32 *)(trans->req_hdr + curr_frag),
  959. (u32 *)(trans->req_pay + curr_frag),
  960. pay_size);
  961. trans->curr_req_frag++;
  962. if (trans->curr_req_frag >= hdr->num_frags) {
  963. vf->rcv_pend.count--;
  964. list_del(&trans->list);
  965. active = 1;
  966. }
  967. }
  968. spin_unlock(&vf->rcv_pend.lock);
  969. if (active)
  970. if (qlcnic_sriov_add_act_list(sriov, vf, trans))
  971. qlcnic_sriov_cleanup_transaction(trans);
  972. return;
  973. }
  974. static void qlcnic_sriov_handle_bc_cmd(struct qlcnic_sriov *sriov,
  975. struct qlcnic_bc_hdr *hdr,
  976. struct qlcnic_vf_info *vf)
  977. {
  978. struct qlcnic_bc_trans *trans;
  979. struct qlcnic_adapter *adapter = vf->adapter;
  980. struct qlcnic_cmd_args cmd;
  981. u32 pay_size;
  982. int err;
  983. u8 cmd_op;
  984. if (adapter->need_fw_reset)
  985. return;
  986. if (!test_bit(QLC_BC_VF_STATE, &vf->state) &&
  987. hdr->op_type != QLC_BC_CMD &&
  988. hdr->cmd_op != QLCNIC_BC_CMD_CHANNEL_INIT)
  989. return;
  990. if (hdr->frag_num > 1) {
  991. qlcnic_sriov_handle_pending_trans(sriov, vf, hdr);
  992. return;
  993. }
  994. memset(&cmd, 0, sizeof(struct qlcnic_cmd_args));
  995. cmd_op = hdr->cmd_op;
  996. if (qlcnic_sriov_alloc_bc_trans(&trans))
  997. return;
  998. if (hdr->op_type == QLC_BC_CMD)
  999. err = qlcnic_sriov_alloc_bc_mbx_args(&cmd, cmd_op);
  1000. else
  1001. err = qlcnic_alloc_mbx_args(&cmd, adapter, cmd_op);
  1002. if (err) {
  1003. qlcnic_sriov_cleanup_transaction(trans);
  1004. return;
  1005. }
  1006. cmd.op_type = hdr->op_type;
  1007. if (qlcnic_sriov_prepare_bc_hdr(trans, &cmd, hdr->seq_id,
  1008. QLC_BC_COMMAND)) {
  1009. qlcnic_free_mbx_args(&cmd);
  1010. qlcnic_sriov_cleanup_transaction(trans);
  1011. return;
  1012. }
  1013. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  1014. trans->curr_req_frag);
  1015. qlcnic_sriov_pull_bc_msg(vf->adapter,
  1016. (u32 *)(trans->req_hdr + trans->curr_req_frag),
  1017. (u32 *)(trans->req_pay + trans->curr_req_frag),
  1018. pay_size);
  1019. trans->func_id = vf->pci_func;
  1020. trans->vf = vf;
  1021. trans->trans_id = hdr->seq_id;
  1022. trans->curr_req_frag++;
  1023. if (qlcnic_sriov_soft_flr_check(adapter, trans, vf))
  1024. return;
  1025. if (trans->curr_req_frag == trans->req_hdr->num_frags) {
  1026. if (qlcnic_sriov_add_act_list(sriov, vf, trans)) {
  1027. qlcnic_free_mbx_args(&cmd);
  1028. qlcnic_sriov_cleanup_transaction(trans);
  1029. }
  1030. } else {
  1031. spin_lock(&vf->rcv_pend.lock);
  1032. list_add_tail(&trans->list, &vf->rcv_pend.wait_list);
  1033. vf->rcv_pend.count++;
  1034. spin_unlock(&vf->rcv_pend.lock);
  1035. }
  1036. }
  1037. static void qlcnic_sriov_handle_msg_event(struct qlcnic_sriov *sriov,
  1038. struct qlcnic_vf_info *vf)
  1039. {
  1040. struct qlcnic_bc_hdr hdr;
  1041. u32 *ptr = (u32 *)&hdr;
  1042. u8 msg_type, i;
  1043. for (i = 2; i < 6; i++)
  1044. ptr[i - 2] = readl(QLCNIC_MBX_FW(vf->adapter->ahw, i));
  1045. msg_type = hdr.msg_type;
  1046. switch (msg_type) {
  1047. case QLC_BC_COMMAND:
  1048. qlcnic_sriov_handle_bc_cmd(sriov, &hdr, vf);
  1049. break;
  1050. case QLC_BC_RESPONSE:
  1051. qlcnic_sriov_handle_bc_resp(&hdr, vf);
  1052. break;
  1053. }
  1054. }
  1055. static void qlcnic_sriov_handle_flr_event(struct qlcnic_sriov *sriov,
  1056. struct qlcnic_vf_info *vf)
  1057. {
  1058. struct qlcnic_adapter *adapter = vf->adapter;
  1059. if (qlcnic_sriov_pf_check(adapter))
  1060. qlcnic_sriov_pf_handle_flr(sriov, vf);
  1061. else
  1062. dev_err(&adapter->pdev->dev,
  1063. "Invalid event to VF. VF should not get FLR event\n");
  1064. }
  1065. void qlcnic_sriov_handle_bc_event(struct qlcnic_adapter *adapter, u32 event)
  1066. {
  1067. struct qlcnic_vf_info *vf;
  1068. struct qlcnic_sriov *sriov;
  1069. int index;
  1070. u8 pci_func;
  1071. sriov = adapter->ahw->sriov;
  1072. pci_func = qlcnic_sriov_target_func_id(event);
  1073. index = qlcnic_sriov_func_to_index(adapter, pci_func);
  1074. if (index < 0)
  1075. return;
  1076. vf = &sriov->vf_info[index];
  1077. vf->pci_func = pci_func;
  1078. if (qlcnic_sriov_channel_free_check(event))
  1079. complete(&vf->ch_free_cmpl);
  1080. if (qlcnic_sriov_flr_check(event)) {
  1081. qlcnic_sriov_handle_flr_event(sriov, vf);
  1082. return;
  1083. }
  1084. if (qlcnic_sriov_bc_msg_check(event))
  1085. qlcnic_sriov_handle_msg_event(sriov, vf);
  1086. }
  1087. int qlcnic_sriov_cfg_bc_intr(struct qlcnic_adapter *adapter, u8 enable)
  1088. {
  1089. struct qlcnic_cmd_args cmd;
  1090. int err;
  1091. if (!test_bit(__QLCNIC_SRIOV_ENABLE, &adapter->state))
  1092. return 0;
  1093. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_BC_EVENT_SETUP))
  1094. return -ENOMEM;
  1095. if (enable)
  1096. cmd.req.arg[1] = (1 << 4) | (1 << 5) | (1 << 6) | (1 << 7);
  1097. err = qlcnic_83xx_issue_cmd(adapter, &cmd);
  1098. if (err != QLCNIC_RCODE_SUCCESS) {
  1099. dev_err(&adapter->pdev->dev,
  1100. "Failed to %s bc events, err=%d\n",
  1101. (enable ? "enable" : "disable"), err);
  1102. }
  1103. qlcnic_free_mbx_args(&cmd);
  1104. return err;
  1105. }
  1106. static int qlcnic_sriov_retry_bc_cmd(struct qlcnic_adapter *adapter,
  1107. struct qlcnic_bc_trans *trans)
  1108. {
  1109. u8 max = QLC_BC_CMD_MAX_RETRY_CNT;
  1110. u32 state;
  1111. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  1112. if (state == QLC_83XX_IDC_DEV_READY) {
  1113. msleep(20);
  1114. clear_bit(QLC_BC_VF_CHANNEL, &trans->vf->state);
  1115. trans->trans_state = QLC_INIT;
  1116. if (++adapter->fw_fail_cnt > max)
  1117. return -EIO;
  1118. else
  1119. return 0;
  1120. }
  1121. return -EIO;
  1122. }
  1123. static int qlcnic_sriov_issue_cmd(struct qlcnic_adapter *adapter,
  1124. struct qlcnic_cmd_args *cmd)
  1125. {
  1126. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1127. struct qlcnic_mailbox *mbx = ahw->mailbox;
  1128. struct device *dev = &adapter->pdev->dev;
  1129. struct qlcnic_bc_trans *trans;
  1130. int err;
  1131. u32 rsp_data, opcode, mbx_err_code, rsp;
  1132. u16 seq = ++adapter->ahw->sriov->bc.trans_counter;
  1133. u8 func = ahw->pci_func;
  1134. rsp = qlcnic_sriov_alloc_bc_trans(&trans);
  1135. if (rsp)
  1136. return rsp;
  1137. rsp = qlcnic_sriov_prepare_bc_hdr(trans, cmd, seq, QLC_BC_COMMAND);
  1138. if (rsp)
  1139. goto cleanup_transaction;
  1140. retry:
  1141. if (!test_bit(QLC_83XX_MBX_READY, &mbx->status)) {
  1142. rsp = -EIO;
  1143. QLCDB(adapter, DRV, "MBX not Ready!(cmd 0x%x) for VF 0x%x\n",
  1144. QLCNIC_MBX_RSP(cmd->req.arg[0]), func);
  1145. goto err_out;
  1146. }
  1147. err = qlcnic_sriov_send_bc_cmd(adapter, trans, func);
  1148. if (err) {
  1149. dev_err(dev, "MBX command 0x%x timed out for VF %d\n",
  1150. (cmd->req.arg[0] & 0xffff), func);
  1151. rsp = QLCNIC_RCODE_TIMEOUT;
  1152. /* After adapter reset PF driver may take some time to
  1153. * respond to VF's request. Retry request till maximum retries.
  1154. */
  1155. if ((trans->req_hdr->cmd_op == QLCNIC_BC_CMD_CHANNEL_INIT) &&
  1156. !qlcnic_sriov_retry_bc_cmd(adapter, trans))
  1157. goto retry;
  1158. goto err_out;
  1159. }
  1160. rsp_data = cmd->rsp.arg[0];
  1161. mbx_err_code = QLCNIC_MBX_STATUS(rsp_data);
  1162. opcode = QLCNIC_MBX_RSP(cmd->req.arg[0]);
  1163. if ((mbx_err_code == QLCNIC_MBX_RSP_OK) ||
  1164. (mbx_err_code == QLCNIC_MBX_PORT_RSP_OK)) {
  1165. rsp = QLCNIC_RCODE_SUCCESS;
  1166. } else {
  1167. rsp = mbx_err_code;
  1168. if (!rsp)
  1169. rsp = 1;
  1170. dev_err(dev,
  1171. "MBX command 0x%x failed with err:0x%x for VF %d\n",
  1172. opcode, mbx_err_code, func);
  1173. }
  1174. err_out:
  1175. if (rsp == QLCNIC_RCODE_TIMEOUT) {
  1176. ahw->reset_context = 1;
  1177. adapter->need_fw_reset = 1;
  1178. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1179. }
  1180. cleanup_transaction:
  1181. qlcnic_sriov_cleanup_transaction(trans);
  1182. return rsp;
  1183. }
  1184. int qlcnic_sriov_channel_cfg_cmd(struct qlcnic_adapter *adapter, u8 cmd_op)
  1185. {
  1186. struct qlcnic_cmd_args cmd;
  1187. struct qlcnic_vf_info *vf = &adapter->ahw->sriov->vf_info[0];
  1188. int ret;
  1189. if (qlcnic_sriov_alloc_bc_mbx_args(&cmd, cmd_op))
  1190. return -ENOMEM;
  1191. ret = qlcnic_issue_cmd(adapter, &cmd);
  1192. if (ret) {
  1193. dev_err(&adapter->pdev->dev,
  1194. "Failed bc channel %s %d\n", cmd_op ? "term" : "init",
  1195. ret);
  1196. goto out;
  1197. }
  1198. cmd_op = (cmd.rsp.arg[0] & 0xff);
  1199. if (cmd.rsp.arg[0] >> 25 == 2)
  1200. return 2;
  1201. if (cmd_op == QLCNIC_BC_CMD_CHANNEL_INIT)
  1202. set_bit(QLC_BC_VF_STATE, &vf->state);
  1203. else
  1204. clear_bit(QLC_BC_VF_STATE, &vf->state);
  1205. out:
  1206. qlcnic_free_mbx_args(&cmd);
  1207. return ret;
  1208. }
  1209. void qlcnic_vf_add_mc_list(struct net_device *netdev, u16 vlan)
  1210. {
  1211. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1212. struct qlcnic_mac_list_s *cur;
  1213. struct list_head *head, tmp_list;
  1214. INIT_LIST_HEAD(&tmp_list);
  1215. head = &adapter->vf_mc_list;
  1216. netif_addr_lock_bh(netdev);
  1217. while (!list_empty(head)) {
  1218. cur = list_entry(head->next, struct qlcnic_mac_list_s, list);
  1219. list_move(&cur->list, &tmp_list);
  1220. }
  1221. netif_addr_unlock_bh(netdev);
  1222. while (!list_empty(&tmp_list)) {
  1223. cur = list_entry((&tmp_list)->next,
  1224. struct qlcnic_mac_list_s, list);
  1225. qlcnic_nic_add_mac(adapter, cur->mac_addr, vlan);
  1226. list_del(&cur->list);
  1227. kfree(cur);
  1228. }
  1229. }
  1230. void qlcnic_sriov_cleanup_async_list(struct qlcnic_back_channel *bc)
  1231. {
  1232. struct list_head *head = &bc->async_list;
  1233. struct qlcnic_async_work_list *entry;
  1234. while (!list_empty(head)) {
  1235. entry = list_entry(head->next, struct qlcnic_async_work_list,
  1236. list);
  1237. cancel_work_sync(&entry->work);
  1238. list_del(&entry->list);
  1239. kfree(entry);
  1240. }
  1241. }
  1242. static void qlcnic_sriov_vf_set_multi(struct net_device *netdev)
  1243. {
  1244. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1245. u16 vlan;
  1246. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  1247. return;
  1248. vlan = adapter->ahw->sriov->vlan;
  1249. __qlcnic_set_multi(netdev, vlan);
  1250. }
  1251. static void qlcnic_sriov_handle_async_multi(struct work_struct *work)
  1252. {
  1253. struct qlcnic_async_work_list *entry;
  1254. struct net_device *netdev;
  1255. entry = container_of(work, struct qlcnic_async_work_list, work);
  1256. netdev = (struct net_device *)entry->ptr;
  1257. qlcnic_sriov_vf_set_multi(netdev);
  1258. return;
  1259. }
  1260. static struct qlcnic_async_work_list *
  1261. qlcnic_sriov_get_free_node_async_work(struct qlcnic_back_channel *bc)
  1262. {
  1263. struct list_head *node;
  1264. struct qlcnic_async_work_list *entry = NULL;
  1265. u8 empty = 0;
  1266. list_for_each(node, &bc->async_list) {
  1267. entry = list_entry(node, struct qlcnic_async_work_list, list);
  1268. if (!work_pending(&entry->work)) {
  1269. empty = 1;
  1270. break;
  1271. }
  1272. }
  1273. if (!empty) {
  1274. entry = kzalloc(sizeof(struct qlcnic_async_work_list),
  1275. GFP_ATOMIC);
  1276. if (entry == NULL)
  1277. return NULL;
  1278. list_add_tail(&entry->list, &bc->async_list);
  1279. }
  1280. return entry;
  1281. }
  1282. static void qlcnic_sriov_schedule_bc_async_work(struct qlcnic_back_channel *bc,
  1283. work_func_t func, void *data)
  1284. {
  1285. struct qlcnic_async_work_list *entry = NULL;
  1286. entry = qlcnic_sriov_get_free_node_async_work(bc);
  1287. if (!entry)
  1288. return;
  1289. entry->ptr = data;
  1290. INIT_WORK(&entry->work, func);
  1291. queue_work(bc->bc_async_wq, &entry->work);
  1292. }
  1293. void qlcnic_sriov_vf_schedule_multi(struct net_device *netdev)
  1294. {
  1295. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1296. struct qlcnic_back_channel *bc = &adapter->ahw->sriov->bc;
  1297. if (adapter->need_fw_reset)
  1298. return;
  1299. qlcnic_sriov_schedule_bc_async_work(bc, qlcnic_sriov_handle_async_multi,
  1300. netdev);
  1301. }
  1302. static int qlcnic_sriov_vf_reinit_driver(struct qlcnic_adapter *adapter)
  1303. {
  1304. int err;
  1305. qlcnic_83xx_reinit_mbx_work(adapter->ahw->mailbox);
  1306. qlcnic_83xx_enable_mbx_interrupt(adapter);
  1307. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  1308. if (err)
  1309. return err;
  1310. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  1311. if (err)
  1312. goto err_out_cleanup_bc_intr;
  1313. err = qlcnic_sriov_vf_init_driver(adapter);
  1314. if (err)
  1315. goto err_out_term_channel;
  1316. qlcnic_dcb_get_info(adapter);
  1317. return 0;
  1318. err_out_term_channel:
  1319. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  1320. err_out_cleanup_bc_intr:
  1321. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  1322. return err;
  1323. }
  1324. static void qlcnic_sriov_vf_attach(struct qlcnic_adapter *adapter)
  1325. {
  1326. struct net_device *netdev = adapter->netdev;
  1327. if (netif_running(netdev)) {
  1328. if (!qlcnic_up(adapter, netdev))
  1329. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  1330. }
  1331. netif_device_attach(netdev);
  1332. }
  1333. static void qlcnic_sriov_vf_detach(struct qlcnic_adapter *adapter)
  1334. {
  1335. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1336. struct qlcnic_intrpt_config *intr_tbl = ahw->intr_tbl;
  1337. struct net_device *netdev = adapter->netdev;
  1338. u8 i, max_ints = ahw->num_msix - 1;
  1339. netif_device_detach(netdev);
  1340. qlcnic_83xx_detach_mailbox_work(adapter);
  1341. qlcnic_83xx_disable_mbx_intr(adapter);
  1342. if (netif_running(netdev))
  1343. qlcnic_down(adapter, netdev);
  1344. for (i = 0; i < max_ints; i++) {
  1345. intr_tbl[i].id = i;
  1346. intr_tbl[i].enabled = 0;
  1347. intr_tbl[i].src = 0;
  1348. }
  1349. ahw->reset_context = 0;
  1350. }
  1351. static int qlcnic_sriov_vf_handle_dev_ready(struct qlcnic_adapter *adapter)
  1352. {
  1353. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1354. struct device *dev = &adapter->pdev->dev;
  1355. struct qlc_83xx_idc *idc = &ahw->idc;
  1356. u8 func = ahw->pci_func;
  1357. u32 state;
  1358. if ((idc->prev_state == QLC_83XX_IDC_DEV_NEED_RESET) ||
  1359. (idc->prev_state == QLC_83XX_IDC_DEV_INIT)) {
  1360. if (!qlcnic_sriov_vf_reinit_driver(adapter)) {
  1361. qlcnic_sriov_vf_attach(adapter);
  1362. adapter->fw_fail_cnt = 0;
  1363. dev_info(dev,
  1364. "%s: Reinitialization of VF 0x%x done after FW reset\n",
  1365. __func__, func);
  1366. } else {
  1367. dev_err(dev,
  1368. "%s: Reinitialization of VF 0x%x failed after FW reset\n",
  1369. __func__, func);
  1370. state = QLCRDX(ahw, QLC_83XX_IDC_DEV_STATE);
  1371. dev_info(dev, "Current state 0x%x after FW reset\n",
  1372. state);
  1373. }
  1374. }
  1375. return 0;
  1376. }
  1377. static int qlcnic_sriov_vf_handle_context_reset(struct qlcnic_adapter *adapter)
  1378. {
  1379. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1380. struct qlcnic_mailbox *mbx = ahw->mailbox;
  1381. struct device *dev = &adapter->pdev->dev;
  1382. struct qlc_83xx_idc *idc = &ahw->idc;
  1383. u8 func = ahw->pci_func;
  1384. u32 state;
  1385. adapter->reset_ctx_cnt++;
  1386. /* Skip the context reset and check if FW is hung */
  1387. if (adapter->reset_ctx_cnt < 3) {
  1388. adapter->need_fw_reset = 1;
  1389. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1390. dev_info(dev,
  1391. "Resetting context, wait here to check if FW is in failed state\n");
  1392. return 0;
  1393. }
  1394. /* Check if number of resets exceed the threshold.
  1395. * If it exceeds the threshold just fail the VF.
  1396. */
  1397. if (adapter->reset_ctx_cnt > QLC_83XX_VF_RESET_FAIL_THRESH) {
  1398. clear_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1399. adapter->tx_timeo_cnt = 0;
  1400. adapter->fw_fail_cnt = 0;
  1401. adapter->reset_ctx_cnt = 0;
  1402. qlcnic_sriov_vf_detach(adapter);
  1403. dev_err(dev,
  1404. "Device context resets have exceeded the threshold, device interface will be shutdown\n");
  1405. return -EIO;
  1406. }
  1407. dev_info(dev, "Resetting context of VF 0x%x\n", func);
  1408. dev_info(dev, "%s: Context reset count %d for VF 0x%x\n",
  1409. __func__, adapter->reset_ctx_cnt, func);
  1410. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1411. adapter->need_fw_reset = 1;
  1412. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1413. qlcnic_sriov_vf_detach(adapter);
  1414. adapter->need_fw_reset = 0;
  1415. if (!qlcnic_sriov_vf_reinit_driver(adapter)) {
  1416. qlcnic_sriov_vf_attach(adapter);
  1417. adapter->tx_timeo_cnt = 0;
  1418. adapter->reset_ctx_cnt = 0;
  1419. adapter->fw_fail_cnt = 0;
  1420. dev_info(dev, "Done resetting context for VF 0x%x\n", func);
  1421. } else {
  1422. dev_err(dev, "%s: Reinitialization of VF 0x%x failed\n",
  1423. __func__, func);
  1424. state = QLCRDX(ahw, QLC_83XX_IDC_DEV_STATE);
  1425. dev_info(dev, "%s: Current state 0x%x\n", __func__, state);
  1426. }
  1427. return 0;
  1428. }
  1429. static int qlcnic_sriov_vf_idc_ready_state(struct qlcnic_adapter *adapter)
  1430. {
  1431. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1432. int ret = 0;
  1433. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_READY)
  1434. ret = qlcnic_sriov_vf_handle_dev_ready(adapter);
  1435. else if (ahw->reset_context)
  1436. ret = qlcnic_sriov_vf_handle_context_reset(adapter);
  1437. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1438. return ret;
  1439. }
  1440. static int qlcnic_sriov_vf_idc_failed_state(struct qlcnic_adapter *adapter)
  1441. {
  1442. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1443. dev_err(&adapter->pdev->dev, "Device is in failed state\n");
  1444. if (idc->prev_state == QLC_83XX_IDC_DEV_READY)
  1445. qlcnic_sriov_vf_detach(adapter);
  1446. clear_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1447. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1448. return -EIO;
  1449. }
  1450. static int
  1451. qlcnic_sriov_vf_idc_need_quiescent_state(struct qlcnic_adapter *adapter)
  1452. {
  1453. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  1454. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1455. dev_info(&adapter->pdev->dev, "Device is in quiescent state\n");
  1456. if (idc->prev_state == QLC_83XX_IDC_DEV_READY) {
  1457. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1458. adapter->tx_timeo_cnt = 0;
  1459. adapter->reset_ctx_cnt = 0;
  1460. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1461. qlcnic_sriov_vf_detach(adapter);
  1462. }
  1463. return 0;
  1464. }
  1465. static int qlcnic_sriov_vf_idc_init_reset_state(struct qlcnic_adapter *adapter)
  1466. {
  1467. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  1468. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1469. u8 func = adapter->ahw->pci_func;
  1470. if (idc->prev_state == QLC_83XX_IDC_DEV_READY) {
  1471. dev_err(&adapter->pdev->dev,
  1472. "Firmware hang detected by VF 0x%x\n", func);
  1473. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1474. adapter->tx_timeo_cnt = 0;
  1475. adapter->reset_ctx_cnt = 0;
  1476. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1477. qlcnic_sriov_vf_detach(adapter);
  1478. }
  1479. return 0;
  1480. }
  1481. static int qlcnic_sriov_vf_idc_unknown_state(struct qlcnic_adapter *adapter)
  1482. {
  1483. dev_err(&adapter->pdev->dev, "%s: Device in unknown state\n", __func__);
  1484. return 0;
  1485. }
  1486. static void qlcnic_sriov_vf_poll_dev_state(struct work_struct *work)
  1487. {
  1488. struct qlcnic_adapter *adapter;
  1489. struct qlc_83xx_idc *idc;
  1490. int ret = 0;
  1491. adapter = container_of(work, struct qlcnic_adapter, fw_work.work);
  1492. idc = &adapter->ahw->idc;
  1493. idc->curr_state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  1494. switch (idc->curr_state) {
  1495. case QLC_83XX_IDC_DEV_READY:
  1496. ret = qlcnic_sriov_vf_idc_ready_state(adapter);
  1497. break;
  1498. case QLC_83XX_IDC_DEV_NEED_RESET:
  1499. case QLC_83XX_IDC_DEV_INIT:
  1500. ret = qlcnic_sriov_vf_idc_init_reset_state(adapter);
  1501. break;
  1502. case QLC_83XX_IDC_DEV_NEED_QUISCENT:
  1503. ret = qlcnic_sriov_vf_idc_need_quiescent_state(adapter);
  1504. break;
  1505. case QLC_83XX_IDC_DEV_FAILED:
  1506. ret = qlcnic_sriov_vf_idc_failed_state(adapter);
  1507. break;
  1508. case QLC_83XX_IDC_DEV_QUISCENT:
  1509. break;
  1510. default:
  1511. ret = qlcnic_sriov_vf_idc_unknown_state(adapter);
  1512. }
  1513. idc->prev_state = idc->curr_state;
  1514. if (!ret && test_bit(QLC_83XX_MODULE_LOADED, &idc->status))
  1515. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  1516. idc->delay);
  1517. }
  1518. static void qlcnic_sriov_vf_cancel_fw_work(struct qlcnic_adapter *adapter)
  1519. {
  1520. while (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  1521. msleep(20);
  1522. clear_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  1523. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1524. cancel_delayed_work_sync(&adapter->fw_work);
  1525. }
  1526. static int qlcnic_sriov_validate_vlan_cfg(struct qlcnic_sriov *sriov,
  1527. u16 vid, u8 enable)
  1528. {
  1529. u16 vlan = sriov->vlan;
  1530. u8 allowed = 0;
  1531. int i;
  1532. if (sriov->vlan_mode != QLC_GUEST_VLAN_MODE)
  1533. return -EINVAL;
  1534. if (enable) {
  1535. if (vlan)
  1536. return -EINVAL;
  1537. if (sriov->any_vlan) {
  1538. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1539. if (sriov->allowed_vlans[i] == vid)
  1540. allowed = 1;
  1541. }
  1542. if (!allowed)
  1543. return -EINVAL;
  1544. }
  1545. } else {
  1546. if (!vlan || vlan != vid)
  1547. return -EINVAL;
  1548. }
  1549. return 0;
  1550. }
  1551. int qlcnic_sriov_cfg_vf_guest_vlan(struct qlcnic_adapter *adapter,
  1552. u16 vid, u8 enable)
  1553. {
  1554. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1555. struct qlcnic_cmd_args cmd;
  1556. int ret;
  1557. if (vid == 0)
  1558. return 0;
  1559. ret = qlcnic_sriov_validate_vlan_cfg(sriov, vid, enable);
  1560. if (ret)
  1561. return ret;
  1562. ret = qlcnic_sriov_alloc_bc_mbx_args(&cmd,
  1563. QLCNIC_BC_CMD_CFG_GUEST_VLAN);
  1564. if (ret)
  1565. return ret;
  1566. cmd.req.arg[1] = (enable & 1) | vid << 16;
  1567. qlcnic_sriov_cleanup_async_list(&sriov->bc);
  1568. ret = qlcnic_issue_cmd(adapter, &cmd);
  1569. if (ret) {
  1570. dev_err(&adapter->pdev->dev,
  1571. "Failed to configure guest VLAN, err=%d\n", ret);
  1572. } else {
  1573. qlcnic_free_mac_list(adapter);
  1574. if (enable)
  1575. sriov->vlan = vid;
  1576. else
  1577. sriov->vlan = 0;
  1578. qlcnic_sriov_vf_set_multi(adapter->netdev);
  1579. }
  1580. qlcnic_free_mbx_args(&cmd);
  1581. return ret;
  1582. }
  1583. static void qlcnic_sriov_vf_free_mac_list(struct qlcnic_adapter *adapter)
  1584. {
  1585. struct list_head *head = &adapter->mac_list;
  1586. struct qlcnic_mac_list_s *cur;
  1587. u16 vlan;
  1588. vlan = adapter->ahw->sriov->vlan;
  1589. while (!list_empty(head)) {
  1590. cur = list_entry(head->next, struct qlcnic_mac_list_s, list);
  1591. qlcnic_sre_macaddr_change(adapter, cur->mac_addr,
  1592. vlan, QLCNIC_MAC_DEL);
  1593. list_del(&cur->list);
  1594. kfree(cur);
  1595. }
  1596. }
  1597. int qlcnic_sriov_vf_shutdown(struct pci_dev *pdev)
  1598. {
  1599. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  1600. struct net_device *netdev = adapter->netdev;
  1601. int retval;
  1602. netif_device_detach(netdev);
  1603. qlcnic_cancel_idc_work(adapter);
  1604. if (netif_running(netdev))
  1605. qlcnic_down(adapter, netdev);
  1606. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  1607. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  1608. qlcnic_83xx_disable_mbx_intr(adapter);
  1609. cancel_delayed_work_sync(&adapter->idc_aen_work);
  1610. retval = pci_save_state(pdev);
  1611. if (retval)
  1612. return retval;
  1613. return 0;
  1614. }
  1615. int qlcnic_sriov_vf_resume(struct qlcnic_adapter *adapter)
  1616. {
  1617. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1618. struct net_device *netdev = adapter->netdev;
  1619. int err;
  1620. set_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1621. qlcnic_83xx_enable_mbx_interrupt(adapter);
  1622. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  1623. if (err)
  1624. return err;
  1625. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  1626. if (!err) {
  1627. if (netif_running(netdev)) {
  1628. err = qlcnic_up(adapter, netdev);
  1629. if (!err)
  1630. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  1631. }
  1632. }
  1633. netif_device_attach(netdev);
  1634. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  1635. idc->delay);
  1636. return err;
  1637. }