qlcnic_hw.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_hdr.h"
  9. #include <linux/slab.h>
  10. #include <net/ip.h>
  11. #include <linux/bitops.h>
  12. #define MASK(n) ((1ULL<<(n))-1)
  13. #define OCM_WIN_P3P(addr) (addr & 0xffc0000)
  14. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  15. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  16. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  17. #define CRB_WINDOW_2M (0x130060)
  18. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  19. #define CRB_INDIRECT_2M (0x1e0000UL)
  20. struct qlcnic_ms_reg_ctrl {
  21. u32 ocm_window;
  22. u32 control;
  23. u32 hi;
  24. u32 low;
  25. u32 rd[4];
  26. u32 wd[4];
  27. u64 off;
  28. };
  29. #ifndef readq
  30. static inline u64 readq(void __iomem *addr)
  31. {
  32. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  33. }
  34. #endif
  35. #ifndef writeq
  36. static inline void writeq(u64 val, void __iomem *addr)
  37. {
  38. writel(((u32) (val)), (addr));
  39. writel(((u32) (val >> 32)), (addr + 4));
  40. }
  41. #endif
  42. static struct crb_128M_2M_block_map
  43. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  44. {{{0, 0, 0, 0} } }, /* 0: PCI */
  45. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  46. {1, 0x0110000, 0x0120000, 0x130000},
  47. {1, 0x0120000, 0x0122000, 0x124000},
  48. {1, 0x0130000, 0x0132000, 0x126000},
  49. {1, 0x0140000, 0x0142000, 0x128000},
  50. {1, 0x0150000, 0x0152000, 0x12a000},
  51. {1, 0x0160000, 0x0170000, 0x110000},
  52. {1, 0x0170000, 0x0172000, 0x12e000},
  53. {0, 0x0000000, 0x0000000, 0x000000},
  54. {0, 0x0000000, 0x0000000, 0x000000},
  55. {0, 0x0000000, 0x0000000, 0x000000},
  56. {0, 0x0000000, 0x0000000, 0x000000},
  57. {0, 0x0000000, 0x0000000, 0x000000},
  58. {0, 0x0000000, 0x0000000, 0x000000},
  59. {1, 0x01e0000, 0x01e0800, 0x122000},
  60. {0, 0x0000000, 0x0000000, 0x000000} } },
  61. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  62. {{{0, 0, 0, 0} } }, /* 3: */
  63. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  64. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  65. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  66. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  67. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  68. {0, 0x0000000, 0x0000000, 0x000000},
  69. {0, 0x0000000, 0x0000000, 0x000000},
  70. {0, 0x0000000, 0x0000000, 0x000000},
  71. {0, 0x0000000, 0x0000000, 0x000000},
  72. {0, 0x0000000, 0x0000000, 0x000000},
  73. {0, 0x0000000, 0x0000000, 0x000000},
  74. {0, 0x0000000, 0x0000000, 0x000000},
  75. {0, 0x0000000, 0x0000000, 0x000000},
  76. {0, 0x0000000, 0x0000000, 0x000000},
  77. {0, 0x0000000, 0x0000000, 0x000000},
  78. {0, 0x0000000, 0x0000000, 0x000000},
  79. {0, 0x0000000, 0x0000000, 0x000000},
  80. {0, 0x0000000, 0x0000000, 0x000000},
  81. {0, 0x0000000, 0x0000000, 0x000000},
  82. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  83. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  84. {0, 0x0000000, 0x0000000, 0x000000},
  85. {0, 0x0000000, 0x0000000, 0x000000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {0, 0x0000000, 0x0000000, 0x000000},
  95. {0, 0x0000000, 0x0000000, 0x000000},
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  99. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  115. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  131. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  132. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  133. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  134. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  135. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  136. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  137. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  138. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  139. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  140. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  141. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  142. {{{0, 0, 0, 0} } }, /* 23: */
  143. {{{0, 0, 0, 0} } }, /* 24: */
  144. {{{0, 0, 0, 0} } }, /* 25: */
  145. {{{0, 0, 0, 0} } }, /* 26: */
  146. {{{0, 0, 0, 0} } }, /* 27: */
  147. {{{0, 0, 0, 0} } }, /* 28: */
  148. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  149. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  150. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  151. {{{0} } }, /* 32: PCI */
  152. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  153. {1, 0x2110000, 0x2120000, 0x130000},
  154. {1, 0x2120000, 0x2122000, 0x124000},
  155. {1, 0x2130000, 0x2132000, 0x126000},
  156. {1, 0x2140000, 0x2142000, 0x128000},
  157. {1, 0x2150000, 0x2152000, 0x12a000},
  158. {1, 0x2160000, 0x2170000, 0x110000},
  159. {1, 0x2170000, 0x2172000, 0x12e000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000} } },
  168. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  169. {{{0} } }, /* 35: */
  170. {{{0} } }, /* 36: */
  171. {{{0} } }, /* 37: */
  172. {{{0} } }, /* 38: */
  173. {{{0} } }, /* 39: */
  174. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  175. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  176. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  177. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  178. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  179. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  180. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  181. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  182. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  183. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  184. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  185. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  186. {{{0} } }, /* 52: */
  187. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  188. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  189. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  190. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  191. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  192. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  193. {{{0} } }, /* 59: I2C0 */
  194. {{{0} } }, /* 60: I2C1 */
  195. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  196. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  197. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  198. };
  199. /*
  200. * top 12 bits of crb internal address (hub, agent)
  201. */
  202. static const unsigned crb_hub_agt[64] = {
  203. 0,
  204. QLCNIC_HW_CRB_HUB_AGT_ADR_PS,
  205. QLCNIC_HW_CRB_HUB_AGT_ADR_MN,
  206. QLCNIC_HW_CRB_HUB_AGT_ADR_MS,
  207. 0,
  208. QLCNIC_HW_CRB_HUB_AGT_ADR_SRE,
  209. QLCNIC_HW_CRB_HUB_AGT_ADR_NIU,
  210. QLCNIC_HW_CRB_HUB_AGT_ADR_QMN,
  211. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN0,
  212. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN1,
  213. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN2,
  214. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN3,
  215. QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q,
  216. QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR,
  217. QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB,
  218. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN4,
  219. QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA,
  220. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN0,
  221. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN1,
  222. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN2,
  223. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN3,
  224. QLCNIC_HW_CRB_HUB_AGT_ADR_PGND,
  225. QLCNIC_HW_CRB_HUB_AGT_ADR_PGNI,
  226. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS0,
  227. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS1,
  228. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS2,
  229. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS3,
  230. 0,
  231. QLCNIC_HW_CRB_HUB_AGT_ADR_PGSI,
  232. QLCNIC_HW_CRB_HUB_AGT_ADR_SN,
  233. 0,
  234. QLCNIC_HW_CRB_HUB_AGT_ADR_EG,
  235. 0,
  236. QLCNIC_HW_CRB_HUB_AGT_ADR_PS,
  237. QLCNIC_HW_CRB_HUB_AGT_ADR_CAM,
  238. 0,
  239. 0,
  240. 0,
  241. 0,
  242. 0,
  243. QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR,
  244. 0,
  245. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX1,
  246. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX2,
  247. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX3,
  248. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX4,
  249. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX5,
  250. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX6,
  251. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX7,
  252. QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA,
  253. QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q,
  254. QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB,
  255. 0,
  256. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX0,
  257. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX8,
  258. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX9,
  259. QLCNIC_HW_CRB_HUB_AGT_ADR_OCM0,
  260. 0,
  261. QLCNIC_HW_CRB_HUB_AGT_ADR_SMB,
  262. QLCNIC_HW_CRB_HUB_AGT_ADR_I2C0,
  263. QLCNIC_HW_CRB_HUB_AGT_ADR_I2C1,
  264. 0,
  265. QLCNIC_HW_CRB_HUB_AGT_ADR_PGNC,
  266. 0,
  267. };
  268. static const u32 msi_tgt_status[8] = {
  269. ISR_INT_TARGET_STATUS, ISR_INT_TARGET_STATUS_F1,
  270. ISR_INT_TARGET_STATUS_F2, ISR_INT_TARGET_STATUS_F3,
  271. ISR_INT_TARGET_STATUS_F4, ISR_INT_TARGET_STATUS_F5,
  272. ISR_INT_TARGET_STATUS_F6, ISR_INT_TARGET_STATUS_F7
  273. };
  274. /* PCI Windowing for DDR regions. */
  275. #define QLCNIC_PCIE_SEM_TIMEOUT 10000
  276. static void qlcnic_read_window_reg(u32 addr, void __iomem *bar0, u32 *data)
  277. {
  278. u32 dest;
  279. void __iomem *val;
  280. dest = addr & 0xFFFF0000;
  281. val = bar0 + QLCNIC_FW_DUMP_REG1;
  282. writel(dest, val);
  283. readl(val);
  284. val = bar0 + QLCNIC_FW_DUMP_REG2 + LSW(addr);
  285. *data = readl(val);
  286. }
  287. static void qlcnic_write_window_reg(u32 addr, void __iomem *bar0, u32 data)
  288. {
  289. u32 dest;
  290. void __iomem *val;
  291. dest = addr & 0xFFFF0000;
  292. val = bar0 + QLCNIC_FW_DUMP_REG1;
  293. writel(dest, val);
  294. readl(val);
  295. val = bar0 + QLCNIC_FW_DUMP_REG2 + LSW(addr);
  296. writel(data, val);
  297. readl(val);
  298. }
  299. int
  300. qlcnic_pcie_sem_lock(struct qlcnic_adapter *adapter, int sem, u32 id_reg)
  301. {
  302. int timeout = 0;
  303. int err = 0;
  304. u32 done = 0;
  305. while (!done) {
  306. done = QLCRD32(adapter, QLCNIC_PCIE_REG(PCIE_SEM_LOCK(sem)),
  307. &err);
  308. if (done == 1)
  309. break;
  310. if (++timeout >= QLCNIC_PCIE_SEM_TIMEOUT) {
  311. dev_err(&adapter->pdev->dev,
  312. "Failed to acquire sem=%d lock; holdby=%d\n",
  313. sem,
  314. id_reg ? QLCRD32(adapter, id_reg, &err) : -1);
  315. return -EIO;
  316. }
  317. msleep(1);
  318. }
  319. if (id_reg)
  320. QLCWR32(adapter, id_reg, adapter->portnum);
  321. return 0;
  322. }
  323. void
  324. qlcnic_pcie_sem_unlock(struct qlcnic_adapter *adapter, int sem)
  325. {
  326. int err = 0;
  327. QLCRD32(adapter, QLCNIC_PCIE_REG(PCIE_SEM_UNLOCK(sem)), &err);
  328. }
  329. int qlcnic_ind_rd(struct qlcnic_adapter *adapter, u32 addr)
  330. {
  331. int err = 0;
  332. u32 data;
  333. if (qlcnic_82xx_check(adapter))
  334. qlcnic_read_window_reg(addr, adapter->ahw->pci_base0, &data);
  335. else {
  336. data = QLCRD32(adapter, addr, &err);
  337. if (err == -EIO)
  338. return err;
  339. }
  340. return data;
  341. }
  342. void qlcnic_ind_wr(struct qlcnic_adapter *adapter, u32 addr, u32 data)
  343. {
  344. if (qlcnic_82xx_check(adapter))
  345. qlcnic_write_window_reg(addr, adapter->ahw->pci_base0, data);
  346. else
  347. qlcnic_83xx_wrt_reg_indirect(adapter, addr, data);
  348. }
  349. static int
  350. qlcnic_send_cmd_descs(struct qlcnic_adapter *adapter,
  351. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  352. {
  353. u32 i, producer;
  354. struct qlcnic_cmd_buffer *pbuf;
  355. struct cmd_desc_type0 *cmd_desc;
  356. struct qlcnic_host_tx_ring *tx_ring;
  357. i = 0;
  358. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  359. return -EIO;
  360. tx_ring = &adapter->tx_ring[0];
  361. __netif_tx_lock_bh(tx_ring->txq);
  362. producer = tx_ring->producer;
  363. if (nr_desc >= qlcnic_tx_avail(tx_ring)) {
  364. netif_tx_stop_queue(tx_ring->txq);
  365. smp_mb();
  366. if (qlcnic_tx_avail(tx_ring) > nr_desc) {
  367. if (qlcnic_tx_avail(tx_ring) > TX_STOP_THRESH)
  368. netif_tx_wake_queue(tx_ring->txq);
  369. } else {
  370. adapter->stats.xmit_off++;
  371. __netif_tx_unlock_bh(tx_ring->txq);
  372. return -EBUSY;
  373. }
  374. }
  375. do {
  376. cmd_desc = &cmd_desc_arr[i];
  377. pbuf = &tx_ring->cmd_buf_arr[producer];
  378. pbuf->skb = NULL;
  379. pbuf->frag_count = 0;
  380. memcpy(&tx_ring->desc_head[producer],
  381. cmd_desc, sizeof(struct cmd_desc_type0));
  382. producer = get_next_index(producer, tx_ring->num_desc);
  383. i++;
  384. } while (i != nr_desc);
  385. tx_ring->producer = producer;
  386. qlcnic_update_cmd_producer(tx_ring);
  387. __netif_tx_unlock_bh(tx_ring->txq);
  388. return 0;
  389. }
  390. int qlcnic_82xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  391. u16 vlan_id, u8 op)
  392. {
  393. struct qlcnic_nic_req req;
  394. struct qlcnic_mac_req *mac_req;
  395. struct qlcnic_vlan_req *vlan_req;
  396. u64 word;
  397. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  398. req.qhdr = cpu_to_le64(QLCNIC_REQUEST << 23);
  399. word = QLCNIC_MAC_EVENT | ((u64)adapter->portnum << 16);
  400. req.req_hdr = cpu_to_le64(word);
  401. mac_req = (struct qlcnic_mac_req *)&req.words[0];
  402. mac_req->op = op;
  403. memcpy(mac_req->mac_addr, addr, 6);
  404. vlan_req = (struct qlcnic_vlan_req *)&req.words[1];
  405. vlan_req->vlan_id = cpu_to_le16(vlan_id);
  406. return qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  407. }
  408. int qlcnic_nic_del_mac(struct qlcnic_adapter *adapter, const u8 *addr)
  409. {
  410. struct list_head *head;
  411. struct qlcnic_mac_list_s *cur;
  412. int err = -EINVAL;
  413. /* Delete MAC from the existing list */
  414. list_for_each(head, &adapter->mac_list) {
  415. cur = list_entry(head, struct qlcnic_mac_list_s, list);
  416. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  417. err = qlcnic_sre_macaddr_change(adapter, cur->mac_addr,
  418. 0, QLCNIC_MAC_DEL);
  419. if (err)
  420. return err;
  421. list_del(&cur->list);
  422. kfree(cur);
  423. return err;
  424. }
  425. }
  426. return err;
  427. }
  428. int qlcnic_nic_add_mac(struct qlcnic_adapter *adapter, const u8 *addr, u16 vlan)
  429. {
  430. struct list_head *head;
  431. struct qlcnic_mac_list_s *cur;
  432. /* look up if already exists */
  433. list_for_each(head, &adapter->mac_list) {
  434. cur = list_entry(head, struct qlcnic_mac_list_s, list);
  435. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
  436. return 0;
  437. }
  438. cur = kzalloc(sizeof(struct qlcnic_mac_list_s), GFP_ATOMIC);
  439. if (cur == NULL)
  440. return -ENOMEM;
  441. memcpy(cur->mac_addr, addr, ETH_ALEN);
  442. if (qlcnic_sre_macaddr_change(adapter,
  443. cur->mac_addr, vlan, QLCNIC_MAC_ADD)) {
  444. kfree(cur);
  445. return -EIO;
  446. }
  447. list_add_tail(&cur->list, &adapter->mac_list);
  448. return 0;
  449. }
  450. void __qlcnic_set_multi(struct net_device *netdev, u16 vlan)
  451. {
  452. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  453. struct qlcnic_hardware_context *ahw = adapter->ahw;
  454. struct netdev_hw_addr *ha;
  455. static const u8 bcast_addr[ETH_ALEN] = {
  456. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  457. };
  458. u32 mode = VPORT_MISS_MODE_DROP;
  459. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  460. return;
  461. if (!qlcnic_sriov_vf_check(adapter))
  462. qlcnic_nic_add_mac(adapter, adapter->mac_addr, vlan);
  463. qlcnic_nic_add_mac(adapter, bcast_addr, vlan);
  464. if (netdev->flags & IFF_PROMISC) {
  465. if (!(adapter->flags & QLCNIC_PROMISC_DISABLED))
  466. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  467. } else if ((netdev->flags & IFF_ALLMULTI) ||
  468. (netdev_mc_count(netdev) > ahw->max_mc_count)) {
  469. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  470. } else if (!netdev_mc_empty(netdev) &&
  471. !qlcnic_sriov_vf_check(adapter)) {
  472. netdev_for_each_mc_addr(ha, netdev)
  473. qlcnic_nic_add_mac(adapter, ha->addr, vlan);
  474. }
  475. if (qlcnic_sriov_vf_check(adapter))
  476. qlcnic_vf_add_mc_list(netdev, vlan);
  477. /* configure unicast MAC address, if there is not sufficient space
  478. * to store all the unicast addresses then enable promiscuous mode
  479. */
  480. if (netdev_uc_count(netdev) > ahw->max_uc_count) {
  481. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  482. } else if (!netdev_uc_empty(netdev)) {
  483. netdev_for_each_uc_addr(ha, netdev)
  484. qlcnic_nic_add_mac(adapter, ha->addr, vlan);
  485. }
  486. if (!qlcnic_sriov_vf_check(adapter)) {
  487. if (mode == VPORT_MISS_MODE_ACCEPT_ALL &&
  488. !adapter->fdb_mac_learn) {
  489. qlcnic_alloc_lb_filters_mem(adapter);
  490. adapter->drv_mac_learn = true;
  491. } else {
  492. adapter->drv_mac_learn = false;
  493. }
  494. }
  495. qlcnic_nic_set_promisc(adapter, mode);
  496. }
  497. void qlcnic_set_multi(struct net_device *netdev)
  498. {
  499. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  500. struct netdev_hw_addr *ha;
  501. struct qlcnic_mac_list_s *cur;
  502. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  503. return;
  504. if (qlcnic_sriov_vf_check(adapter)) {
  505. if (!netdev_mc_empty(netdev)) {
  506. netdev_for_each_mc_addr(ha, netdev) {
  507. cur = kzalloc(sizeof(struct qlcnic_mac_list_s),
  508. GFP_ATOMIC);
  509. if (cur == NULL)
  510. break;
  511. memcpy(cur->mac_addr,
  512. ha->addr, ETH_ALEN);
  513. list_add_tail(&cur->list, &adapter->vf_mc_list);
  514. }
  515. }
  516. qlcnic_sriov_vf_schedule_multi(adapter->netdev);
  517. return;
  518. }
  519. __qlcnic_set_multi(netdev, 0);
  520. }
  521. int qlcnic_82xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  522. {
  523. struct qlcnic_nic_req req;
  524. u64 word;
  525. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  526. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  527. word = QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE |
  528. ((u64)adapter->portnum << 16);
  529. req.req_hdr = cpu_to_le64(word);
  530. req.words[0] = cpu_to_le64(mode);
  531. return qlcnic_send_cmd_descs(adapter,
  532. (struct cmd_desc_type0 *)&req, 1);
  533. }
  534. void qlcnic_82xx_free_mac_list(struct qlcnic_adapter *adapter)
  535. {
  536. struct qlcnic_mac_list_s *cur;
  537. struct list_head *head = &adapter->mac_list;
  538. while (!list_empty(head)) {
  539. cur = list_entry(head->next, struct qlcnic_mac_list_s, list);
  540. qlcnic_sre_macaddr_change(adapter,
  541. cur->mac_addr, 0, QLCNIC_MAC_DEL);
  542. list_del(&cur->list);
  543. kfree(cur);
  544. }
  545. }
  546. void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter)
  547. {
  548. struct qlcnic_filter *tmp_fil;
  549. struct hlist_node *n;
  550. struct hlist_head *head;
  551. int i;
  552. unsigned long time;
  553. u8 cmd;
  554. for (i = 0; i < adapter->fhash.fbucket_size; i++) {
  555. head = &(adapter->fhash.fhead[i]);
  556. hlist_for_each_entry_safe(tmp_fil, n, head, fnode) {
  557. cmd = tmp_fil->vlan_id ? QLCNIC_MAC_VLAN_DEL :
  558. QLCNIC_MAC_DEL;
  559. time = tmp_fil->ftime;
  560. if (jiffies > (QLCNIC_FILTER_AGE * HZ + time)) {
  561. qlcnic_sre_macaddr_change(adapter,
  562. tmp_fil->faddr,
  563. tmp_fil->vlan_id,
  564. cmd);
  565. spin_lock_bh(&adapter->mac_learn_lock);
  566. adapter->fhash.fnum--;
  567. hlist_del(&tmp_fil->fnode);
  568. spin_unlock_bh(&adapter->mac_learn_lock);
  569. kfree(tmp_fil);
  570. }
  571. }
  572. }
  573. for (i = 0; i < adapter->rx_fhash.fbucket_size; i++) {
  574. head = &(adapter->rx_fhash.fhead[i]);
  575. hlist_for_each_entry_safe(tmp_fil, n, head, fnode)
  576. {
  577. time = tmp_fil->ftime;
  578. if (jiffies > (QLCNIC_FILTER_AGE * HZ + time)) {
  579. spin_lock_bh(&adapter->rx_mac_learn_lock);
  580. adapter->rx_fhash.fnum--;
  581. hlist_del(&tmp_fil->fnode);
  582. spin_unlock_bh(&adapter->rx_mac_learn_lock);
  583. kfree(tmp_fil);
  584. }
  585. }
  586. }
  587. }
  588. void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter)
  589. {
  590. struct qlcnic_filter *tmp_fil;
  591. struct hlist_node *n;
  592. struct hlist_head *head;
  593. int i;
  594. u8 cmd;
  595. for (i = 0; i < adapter->fhash.fbucket_size; i++) {
  596. head = &(adapter->fhash.fhead[i]);
  597. hlist_for_each_entry_safe(tmp_fil, n, head, fnode) {
  598. cmd = tmp_fil->vlan_id ? QLCNIC_MAC_VLAN_DEL :
  599. QLCNIC_MAC_DEL;
  600. qlcnic_sre_macaddr_change(adapter,
  601. tmp_fil->faddr,
  602. tmp_fil->vlan_id,
  603. cmd);
  604. spin_lock_bh(&adapter->mac_learn_lock);
  605. adapter->fhash.fnum--;
  606. hlist_del(&tmp_fil->fnode);
  607. spin_unlock_bh(&adapter->mac_learn_lock);
  608. kfree(tmp_fil);
  609. }
  610. }
  611. }
  612. static int qlcnic_set_fw_loopback(struct qlcnic_adapter *adapter, u8 flag)
  613. {
  614. struct qlcnic_nic_req req;
  615. int rv;
  616. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  617. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  618. req.req_hdr = cpu_to_le64(QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK |
  619. ((u64) adapter->portnum << 16) | ((u64) 0x1 << 32));
  620. req.words[0] = cpu_to_le64(flag);
  621. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  622. if (rv != 0)
  623. dev_err(&adapter->pdev->dev, "%sting loopback mode failed\n",
  624. flag ? "Set" : "Reset");
  625. return rv;
  626. }
  627. int qlcnic_82xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  628. {
  629. if (qlcnic_set_fw_loopback(adapter, mode))
  630. return -EIO;
  631. if (qlcnic_nic_set_promisc(adapter,
  632. VPORT_MISS_MODE_ACCEPT_ALL)) {
  633. qlcnic_set_fw_loopback(adapter, 0);
  634. return -EIO;
  635. }
  636. msleep(1000);
  637. return 0;
  638. }
  639. int qlcnic_82xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  640. {
  641. struct net_device *netdev = adapter->netdev;
  642. mode = VPORT_MISS_MODE_DROP;
  643. qlcnic_set_fw_loopback(adapter, 0);
  644. if (netdev->flags & IFF_PROMISC)
  645. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  646. else if (netdev->flags & IFF_ALLMULTI)
  647. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  648. qlcnic_nic_set_promisc(adapter, mode);
  649. msleep(1000);
  650. return 0;
  651. }
  652. int qlcnic_82xx_read_phys_port_id(struct qlcnic_adapter *adapter)
  653. {
  654. u8 mac[ETH_ALEN];
  655. int ret;
  656. ret = qlcnic_get_mac_address(adapter, mac,
  657. adapter->ahw->physical_port);
  658. if (ret)
  659. return ret;
  660. memcpy(adapter->ahw->phys_port_id, mac, ETH_ALEN);
  661. adapter->flags |= QLCNIC_HAS_PHYS_PORT_ID;
  662. return 0;
  663. }
  664. /*
  665. * Send the interrupt coalescing parameter set by ethtool to the card.
  666. */
  667. void qlcnic_82xx_config_intr_coalesce(struct qlcnic_adapter *adapter)
  668. {
  669. struct qlcnic_nic_req req;
  670. int rv;
  671. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  672. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  673. req.req_hdr = cpu_to_le64(QLCNIC_CONFIG_INTR_COALESCE |
  674. ((u64) adapter->portnum << 16));
  675. req.words[0] = cpu_to_le64(((u64) adapter->ahw->coal.flag) << 32);
  676. req.words[2] = cpu_to_le64(adapter->ahw->coal.rx_packets |
  677. ((u64) adapter->ahw->coal.rx_time_us) << 16);
  678. req.words[5] = cpu_to_le64(adapter->ahw->coal.timer_out |
  679. ((u64) adapter->ahw->coal.type) << 32 |
  680. ((u64) adapter->ahw->coal.sts_ring_mask) << 40);
  681. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  682. if (rv != 0)
  683. dev_err(&adapter->netdev->dev,
  684. "Could not send interrupt coalescing parameters\n");
  685. }
  686. #define QLCNIC_ENABLE_IPV4_LRO 1
  687. #define QLCNIC_ENABLE_IPV6_LRO 2
  688. #define QLCNIC_NO_DEST_IPV4_CHECK (1 << 8)
  689. #define QLCNIC_NO_DEST_IPV6_CHECK (2 << 8)
  690. int qlcnic_82xx_config_hw_lro(struct qlcnic_adapter *adapter, int enable)
  691. {
  692. struct qlcnic_nic_req req;
  693. u64 word;
  694. int rv;
  695. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  696. return 0;
  697. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  698. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  699. word = QLCNIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
  700. req.req_hdr = cpu_to_le64(word);
  701. word = 0;
  702. if (enable) {
  703. word = QLCNIC_ENABLE_IPV4_LRO | QLCNIC_NO_DEST_IPV4_CHECK;
  704. if (adapter->ahw->extra_capability[0] &
  705. QLCNIC_FW_CAP2_HW_LRO_IPV6)
  706. word |= QLCNIC_ENABLE_IPV6_LRO |
  707. QLCNIC_NO_DEST_IPV6_CHECK;
  708. }
  709. req.words[0] = cpu_to_le64(word);
  710. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  711. if (rv != 0)
  712. dev_err(&adapter->netdev->dev,
  713. "Could not send configure hw lro request\n");
  714. return rv;
  715. }
  716. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable)
  717. {
  718. struct qlcnic_nic_req req;
  719. u64 word;
  720. int rv;
  721. if (!!(adapter->flags & QLCNIC_BRIDGE_ENABLED) == enable)
  722. return 0;
  723. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  724. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  725. word = QLCNIC_H2C_OPCODE_CONFIG_BRIDGING |
  726. ((u64)adapter->portnum << 16);
  727. req.req_hdr = cpu_to_le64(word);
  728. req.words[0] = cpu_to_le64(enable);
  729. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  730. if (rv != 0)
  731. dev_err(&adapter->netdev->dev,
  732. "Could not send configure bridge mode request\n");
  733. adapter->flags ^= QLCNIC_BRIDGE_ENABLED;
  734. return rv;
  735. }
  736. #define QLCNIC_RSS_HASHTYPE_IP_TCP 0x3
  737. #define QLCNIC_ENABLE_TYPE_C_RSS BIT_10
  738. #define QLCNIC_RSS_FEATURE_FLAG (1ULL << 63)
  739. #define QLCNIC_RSS_IND_TABLE_MASK 0x7ULL
  740. int qlcnic_82xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  741. {
  742. struct qlcnic_nic_req req;
  743. u64 word;
  744. int i, rv;
  745. static const u64 key[] = {
  746. 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  747. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  748. 0x255b0ec26d5a56daULL
  749. };
  750. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  751. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  752. word = QLCNIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  753. req.req_hdr = cpu_to_le64(word);
  754. /*
  755. * RSS request:
  756. * bits 3-0: hash_method
  757. * 5-4: hash_type_ipv4
  758. * 7-6: hash_type_ipv6
  759. * 8: enable
  760. * 9: use indirection table
  761. * 10: type-c rss
  762. * 11: udp rss
  763. * 47-12: reserved
  764. * 62-48: indirection table mask
  765. * 63: feature flag
  766. */
  767. word = ((u64)(QLCNIC_RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  768. ((u64)(QLCNIC_RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  769. ((u64)(enable & 0x1) << 8) |
  770. ((u64)QLCNIC_RSS_IND_TABLE_MASK << 48) |
  771. (u64)QLCNIC_ENABLE_TYPE_C_RSS |
  772. (u64)QLCNIC_RSS_FEATURE_FLAG;
  773. req.words[0] = cpu_to_le64(word);
  774. for (i = 0; i < 5; i++)
  775. req.words[i+1] = cpu_to_le64(key[i]);
  776. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  777. if (rv != 0)
  778. dev_err(&adapter->netdev->dev, "could not configure RSS\n");
  779. return rv;
  780. }
  781. void qlcnic_82xx_config_ipaddr(struct qlcnic_adapter *adapter,
  782. __be32 ip, int cmd)
  783. {
  784. struct qlcnic_nic_req req;
  785. struct qlcnic_ipaddr *ipa;
  786. u64 word;
  787. int rv;
  788. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  789. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  790. word = QLCNIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
  791. req.req_hdr = cpu_to_le64(word);
  792. req.words[0] = cpu_to_le64(cmd);
  793. ipa = (struct qlcnic_ipaddr *)&req.words[1];
  794. ipa->ipv4 = ip;
  795. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  796. if (rv != 0)
  797. dev_err(&adapter->netdev->dev,
  798. "could not notify %s IP 0x%x reuqest\n",
  799. (cmd == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  800. }
  801. int qlcnic_82xx_linkevent_request(struct qlcnic_adapter *adapter, int enable)
  802. {
  803. struct qlcnic_nic_req req;
  804. u64 word;
  805. int rv;
  806. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  807. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  808. word = QLCNIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  809. req.req_hdr = cpu_to_le64(word);
  810. req.words[0] = cpu_to_le64(enable | (enable << 8));
  811. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  812. if (rv != 0)
  813. dev_err(&adapter->netdev->dev,
  814. "could not configure link notification\n");
  815. return rv;
  816. }
  817. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter)
  818. {
  819. struct qlcnic_nic_req req;
  820. u64 word;
  821. int rv;
  822. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  823. return 0;
  824. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  825. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  826. word = QLCNIC_H2C_OPCODE_LRO_REQUEST |
  827. ((u64)adapter->portnum << 16) |
  828. ((u64)QLCNIC_LRO_REQUEST_CLEANUP << 56) ;
  829. req.req_hdr = cpu_to_le64(word);
  830. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  831. if (rv != 0)
  832. dev_err(&adapter->netdev->dev,
  833. "could not cleanup lro flows\n");
  834. return rv;
  835. }
  836. /*
  837. * qlcnic_change_mtu - Change the Maximum Transfer Unit
  838. * @returns 0 on success, negative on failure
  839. */
  840. int qlcnic_change_mtu(struct net_device *netdev, int mtu)
  841. {
  842. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  843. int rc = 0;
  844. if (mtu < P3P_MIN_MTU || mtu > P3P_MAX_MTU) {
  845. dev_err(&adapter->netdev->dev, "%d bytes < mtu < %d bytes"
  846. " not supported\n", P3P_MAX_MTU, P3P_MIN_MTU);
  847. return -EINVAL;
  848. }
  849. rc = qlcnic_fw_cmd_set_mtu(adapter, mtu);
  850. if (!rc)
  851. netdev->mtu = mtu;
  852. return rc;
  853. }
  854. static netdev_features_t qlcnic_process_flags(struct qlcnic_adapter *adapter,
  855. netdev_features_t features)
  856. {
  857. u32 offload_flags = adapter->offload_flags;
  858. if (offload_flags & BIT_0) {
  859. features |= NETIF_F_RXCSUM | NETIF_F_IP_CSUM |
  860. NETIF_F_IPV6_CSUM;
  861. adapter->rx_csum = 1;
  862. if (QLCNIC_IS_TSO_CAPABLE(adapter)) {
  863. if (!(offload_flags & BIT_1))
  864. features &= ~NETIF_F_TSO;
  865. else
  866. features |= NETIF_F_TSO;
  867. if (!(offload_flags & BIT_2))
  868. features &= ~NETIF_F_TSO6;
  869. else
  870. features |= NETIF_F_TSO6;
  871. }
  872. } else {
  873. features &= ~(NETIF_F_RXCSUM |
  874. NETIF_F_IP_CSUM |
  875. NETIF_F_IPV6_CSUM);
  876. if (QLCNIC_IS_TSO_CAPABLE(adapter))
  877. features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  878. adapter->rx_csum = 0;
  879. }
  880. return features;
  881. }
  882. netdev_features_t qlcnic_fix_features(struct net_device *netdev,
  883. netdev_features_t features)
  884. {
  885. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  886. netdev_features_t changed;
  887. if (qlcnic_82xx_check(adapter) &&
  888. (adapter->flags & QLCNIC_ESWITCH_ENABLED)) {
  889. if (adapter->flags & QLCNIC_APP_CHANGED_FLAGS) {
  890. features = qlcnic_process_flags(adapter, features);
  891. } else {
  892. changed = features ^ netdev->features;
  893. features ^= changed & (NETIF_F_RXCSUM |
  894. NETIF_F_IP_CSUM |
  895. NETIF_F_IPV6_CSUM |
  896. NETIF_F_TSO |
  897. NETIF_F_TSO6);
  898. }
  899. }
  900. if (!(features & NETIF_F_RXCSUM))
  901. features &= ~NETIF_F_LRO;
  902. return features;
  903. }
  904. int qlcnic_set_features(struct net_device *netdev, netdev_features_t features)
  905. {
  906. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  907. netdev_features_t changed = netdev->features ^ features;
  908. int hw_lro = (features & NETIF_F_LRO) ? QLCNIC_LRO_ENABLED : 0;
  909. if (!(changed & NETIF_F_LRO))
  910. return 0;
  911. netdev->features ^= NETIF_F_LRO;
  912. if (qlcnic_config_hw_lro(adapter, hw_lro))
  913. return -EIO;
  914. if (!hw_lro && qlcnic_82xx_check(adapter)) {
  915. if (qlcnic_send_lro_cleanup(adapter))
  916. return -EIO;
  917. }
  918. return 0;
  919. }
  920. /*
  921. * Changes the CRB window to the specified window.
  922. */
  923. /* Returns < 0 if off is not valid,
  924. * 1 if window access is needed. 'off' is set to offset from
  925. * CRB space in 128M pci map
  926. * 0 if no window access is needed. 'off' is set to 2M addr
  927. * In: 'off' is offset from base in 128M pci map
  928. */
  929. static int qlcnic_pci_get_crb_addr_2M(struct qlcnic_hardware_context *ahw,
  930. ulong off, void __iomem **addr)
  931. {
  932. const struct crb_128M_2M_sub_block_map *m;
  933. if ((off >= QLCNIC_CRB_MAX) || (off < QLCNIC_PCI_CRBSPACE))
  934. return -EINVAL;
  935. off -= QLCNIC_PCI_CRBSPACE;
  936. /*
  937. * Try direct map
  938. */
  939. m = &crb_128M_2M_map[CRB_BLK(off)].sub_block[CRB_SUBBLK(off)];
  940. if (m->valid && (m->start_128M <= off) && (m->end_128M > off)) {
  941. *addr = ahw->pci_base0 + m->start_2M +
  942. (off - m->start_128M);
  943. return 0;
  944. }
  945. /*
  946. * Not in direct map, use crb window
  947. */
  948. *addr = ahw->pci_base0 + CRB_INDIRECT_2M + (off & MASK(16));
  949. return 1;
  950. }
  951. /*
  952. * In: 'off' is offset from CRB space in 128M pci map
  953. * Out: 'off' is 2M pci map addr
  954. * side effect: lock crb window
  955. */
  956. static int
  957. qlcnic_pci_set_crbwindow_2M(struct qlcnic_adapter *adapter, ulong off)
  958. {
  959. u32 window;
  960. void __iomem *addr = adapter->ahw->pci_base0 + CRB_WINDOW_2M;
  961. off -= QLCNIC_PCI_CRBSPACE;
  962. window = CRB_HI(off);
  963. if (window == 0) {
  964. dev_err(&adapter->pdev->dev, "Invalid offset 0x%lx\n", off);
  965. return -EIO;
  966. }
  967. writel(window, addr);
  968. if (readl(addr) != window) {
  969. if (printk_ratelimit())
  970. dev_warn(&adapter->pdev->dev,
  971. "failed to set CRB window to %d off 0x%lx\n",
  972. window, off);
  973. return -EIO;
  974. }
  975. return 0;
  976. }
  977. int qlcnic_82xx_hw_write_wx_2M(struct qlcnic_adapter *adapter, ulong off,
  978. u32 data)
  979. {
  980. unsigned long flags;
  981. int rv;
  982. void __iomem *addr = NULL;
  983. rv = qlcnic_pci_get_crb_addr_2M(adapter->ahw, off, &addr);
  984. if (rv == 0) {
  985. writel(data, addr);
  986. return 0;
  987. }
  988. if (rv > 0) {
  989. /* indirect access */
  990. write_lock_irqsave(&adapter->ahw->crb_lock, flags);
  991. crb_win_lock(adapter);
  992. rv = qlcnic_pci_set_crbwindow_2M(adapter, off);
  993. if (!rv)
  994. writel(data, addr);
  995. crb_win_unlock(adapter);
  996. write_unlock_irqrestore(&adapter->ahw->crb_lock, flags);
  997. return rv;
  998. }
  999. dev_err(&adapter->pdev->dev,
  1000. "%s: invalid offset: 0x%016lx\n", __func__, off);
  1001. dump_stack();
  1002. return -EIO;
  1003. }
  1004. int qlcnic_82xx_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off,
  1005. int *err)
  1006. {
  1007. unsigned long flags;
  1008. int rv;
  1009. u32 data = -1;
  1010. void __iomem *addr = NULL;
  1011. rv = qlcnic_pci_get_crb_addr_2M(adapter->ahw, off, &addr);
  1012. if (rv == 0)
  1013. return readl(addr);
  1014. if (rv > 0) {
  1015. /* indirect access */
  1016. write_lock_irqsave(&adapter->ahw->crb_lock, flags);
  1017. crb_win_lock(adapter);
  1018. if (!qlcnic_pci_set_crbwindow_2M(adapter, off))
  1019. data = readl(addr);
  1020. crb_win_unlock(adapter);
  1021. write_unlock_irqrestore(&adapter->ahw->crb_lock, flags);
  1022. return data;
  1023. }
  1024. dev_err(&adapter->pdev->dev,
  1025. "%s: invalid offset: 0x%016lx\n", __func__, off);
  1026. dump_stack();
  1027. return -1;
  1028. }
  1029. void __iomem *qlcnic_get_ioaddr(struct qlcnic_hardware_context *ahw,
  1030. u32 offset)
  1031. {
  1032. void __iomem *addr = NULL;
  1033. WARN_ON(qlcnic_pci_get_crb_addr_2M(ahw, offset, &addr));
  1034. return addr;
  1035. }
  1036. static int qlcnic_pci_mem_access_direct(struct qlcnic_adapter *adapter,
  1037. u32 window, u64 off, u64 *data, int op)
  1038. {
  1039. void __iomem *addr;
  1040. u32 start;
  1041. mutex_lock(&adapter->ahw->mem_lock);
  1042. writel(window, adapter->ahw->ocm_win_crb);
  1043. /* read back to flush */
  1044. readl(adapter->ahw->ocm_win_crb);
  1045. start = QLCNIC_PCI_OCM0_2M + off;
  1046. addr = adapter->ahw->pci_base0 + start;
  1047. if (op == 0) /* read */
  1048. *data = readq(addr);
  1049. else /* write */
  1050. writeq(*data, addr);
  1051. /* Set window to 0 */
  1052. writel(0, adapter->ahw->ocm_win_crb);
  1053. readl(adapter->ahw->ocm_win_crb);
  1054. mutex_unlock(&adapter->ahw->mem_lock);
  1055. return 0;
  1056. }
  1057. void
  1058. qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *adapter, u64 off, u64 *data)
  1059. {
  1060. void __iomem *addr = adapter->ahw->pci_base0 +
  1061. QLCNIC_PCI_CAMQM_2M_BASE + (off - QLCNIC_PCI_CAMQM);
  1062. mutex_lock(&adapter->ahw->mem_lock);
  1063. *data = readq(addr);
  1064. mutex_unlock(&adapter->ahw->mem_lock);
  1065. }
  1066. void
  1067. qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *adapter, u64 off, u64 data)
  1068. {
  1069. void __iomem *addr = adapter->ahw->pci_base0 +
  1070. QLCNIC_PCI_CAMQM_2M_BASE + (off - QLCNIC_PCI_CAMQM);
  1071. mutex_lock(&adapter->ahw->mem_lock);
  1072. writeq(data, addr);
  1073. mutex_unlock(&adapter->ahw->mem_lock);
  1074. }
  1075. /* Set MS memory control data for different adapters */
  1076. static void qlcnic_set_ms_controls(struct qlcnic_adapter *adapter, u64 off,
  1077. struct qlcnic_ms_reg_ctrl *ms)
  1078. {
  1079. ms->control = QLCNIC_MS_CTRL;
  1080. ms->low = QLCNIC_MS_ADDR_LO;
  1081. ms->hi = QLCNIC_MS_ADDR_HI;
  1082. if (off & 0xf) {
  1083. ms->wd[0] = QLCNIC_MS_WRTDATA_LO;
  1084. ms->rd[0] = QLCNIC_MS_RDDATA_LO;
  1085. ms->wd[1] = QLCNIC_MS_WRTDATA_HI;
  1086. ms->rd[1] = QLCNIC_MS_RDDATA_HI;
  1087. ms->wd[2] = QLCNIC_MS_WRTDATA_ULO;
  1088. ms->wd[3] = QLCNIC_MS_WRTDATA_UHI;
  1089. ms->rd[2] = QLCNIC_MS_RDDATA_ULO;
  1090. ms->rd[3] = QLCNIC_MS_RDDATA_UHI;
  1091. } else {
  1092. ms->wd[0] = QLCNIC_MS_WRTDATA_ULO;
  1093. ms->rd[0] = QLCNIC_MS_RDDATA_ULO;
  1094. ms->wd[1] = QLCNIC_MS_WRTDATA_UHI;
  1095. ms->rd[1] = QLCNIC_MS_RDDATA_UHI;
  1096. ms->wd[2] = QLCNIC_MS_WRTDATA_LO;
  1097. ms->wd[3] = QLCNIC_MS_WRTDATA_HI;
  1098. ms->rd[2] = QLCNIC_MS_RDDATA_LO;
  1099. ms->rd[3] = QLCNIC_MS_RDDATA_HI;
  1100. }
  1101. ms->ocm_window = OCM_WIN_P3P(off);
  1102. ms->off = GET_MEM_OFFS_2M(off);
  1103. }
  1104. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *adapter, u64 off, u64 data)
  1105. {
  1106. int j, ret = 0;
  1107. u32 temp, off8;
  1108. struct qlcnic_ms_reg_ctrl ms;
  1109. /* Only 64-bit aligned access */
  1110. if (off & 7)
  1111. return -EIO;
  1112. memset(&ms, 0, sizeof(struct qlcnic_ms_reg_ctrl));
  1113. if (!(ADDR_IN_RANGE(off, QLCNIC_ADDR_QDR_NET,
  1114. QLCNIC_ADDR_QDR_NET_MAX) ||
  1115. ADDR_IN_RANGE(off, QLCNIC_ADDR_DDR_NET,
  1116. QLCNIC_ADDR_DDR_NET_MAX)))
  1117. return -EIO;
  1118. qlcnic_set_ms_controls(adapter, off, &ms);
  1119. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_OCM0, QLCNIC_ADDR_OCM0_MAX))
  1120. return qlcnic_pci_mem_access_direct(adapter, ms.ocm_window,
  1121. ms.off, &data, 1);
  1122. off8 = off & ~0xf;
  1123. mutex_lock(&adapter->ahw->mem_lock);
  1124. qlcnic_ind_wr(adapter, ms.low, off8);
  1125. qlcnic_ind_wr(adapter, ms.hi, 0);
  1126. qlcnic_ind_wr(adapter, ms.control, TA_CTL_ENABLE);
  1127. qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_START_ENABLE);
  1128. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1129. temp = qlcnic_ind_rd(adapter, ms.control);
  1130. if ((temp & TA_CTL_BUSY) == 0)
  1131. break;
  1132. }
  1133. if (j >= MAX_CTL_CHECK) {
  1134. ret = -EIO;
  1135. goto done;
  1136. }
  1137. /* This is the modify part of read-modify-write */
  1138. qlcnic_ind_wr(adapter, ms.wd[0], qlcnic_ind_rd(adapter, ms.rd[0]));
  1139. qlcnic_ind_wr(adapter, ms.wd[1], qlcnic_ind_rd(adapter, ms.rd[1]));
  1140. /* This is the write part of read-modify-write */
  1141. qlcnic_ind_wr(adapter, ms.wd[2], data & 0xffffffff);
  1142. qlcnic_ind_wr(adapter, ms.wd[3], (data >> 32) & 0xffffffff);
  1143. qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_WRITE_ENABLE);
  1144. qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_WRITE_START);
  1145. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1146. temp = qlcnic_ind_rd(adapter, ms.control);
  1147. if ((temp & TA_CTL_BUSY) == 0)
  1148. break;
  1149. }
  1150. if (j >= MAX_CTL_CHECK) {
  1151. if (printk_ratelimit())
  1152. dev_err(&adapter->pdev->dev,
  1153. "failed to write through agent\n");
  1154. ret = -EIO;
  1155. } else
  1156. ret = 0;
  1157. done:
  1158. mutex_unlock(&adapter->ahw->mem_lock);
  1159. return ret;
  1160. }
  1161. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *adapter, u64 off, u64 *data)
  1162. {
  1163. int j, ret;
  1164. u32 temp, off8;
  1165. u64 val;
  1166. struct qlcnic_ms_reg_ctrl ms;
  1167. /* Only 64-bit aligned access */
  1168. if (off & 7)
  1169. return -EIO;
  1170. if (!(ADDR_IN_RANGE(off, QLCNIC_ADDR_QDR_NET,
  1171. QLCNIC_ADDR_QDR_NET_MAX) ||
  1172. ADDR_IN_RANGE(off, QLCNIC_ADDR_DDR_NET,
  1173. QLCNIC_ADDR_DDR_NET_MAX)))
  1174. return -EIO;
  1175. memset(&ms, 0, sizeof(struct qlcnic_ms_reg_ctrl));
  1176. qlcnic_set_ms_controls(adapter, off, &ms);
  1177. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_OCM0, QLCNIC_ADDR_OCM0_MAX))
  1178. return qlcnic_pci_mem_access_direct(adapter, ms.ocm_window,
  1179. ms.off, data, 0);
  1180. mutex_lock(&adapter->ahw->mem_lock);
  1181. off8 = off & ~0xf;
  1182. qlcnic_ind_wr(adapter, ms.low, off8);
  1183. qlcnic_ind_wr(adapter, ms.hi, 0);
  1184. qlcnic_ind_wr(adapter, ms.control, TA_CTL_ENABLE);
  1185. qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_START_ENABLE);
  1186. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1187. temp = qlcnic_ind_rd(adapter, ms.control);
  1188. if ((temp & TA_CTL_BUSY) == 0)
  1189. break;
  1190. }
  1191. if (j >= MAX_CTL_CHECK) {
  1192. if (printk_ratelimit())
  1193. dev_err(&adapter->pdev->dev,
  1194. "failed to read through agent\n");
  1195. ret = -EIO;
  1196. } else {
  1197. temp = qlcnic_ind_rd(adapter, ms.rd[3]);
  1198. val = (u64)temp << 32;
  1199. val |= qlcnic_ind_rd(adapter, ms.rd[2]);
  1200. *data = val;
  1201. ret = 0;
  1202. }
  1203. mutex_unlock(&adapter->ahw->mem_lock);
  1204. return ret;
  1205. }
  1206. int qlcnic_82xx_get_board_info(struct qlcnic_adapter *adapter)
  1207. {
  1208. int offset, board_type, magic, err = 0;
  1209. struct pci_dev *pdev = adapter->pdev;
  1210. offset = QLCNIC_FW_MAGIC_OFFSET;
  1211. if (qlcnic_rom_fast_read(adapter, offset, &magic))
  1212. return -EIO;
  1213. if (magic != QLCNIC_BDINFO_MAGIC) {
  1214. dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
  1215. magic);
  1216. return -EIO;
  1217. }
  1218. offset = QLCNIC_BRDTYPE_OFFSET;
  1219. if (qlcnic_rom_fast_read(adapter, offset, &board_type))
  1220. return -EIO;
  1221. adapter->ahw->board_type = board_type;
  1222. if (board_type == QLCNIC_BRDTYPE_P3P_4_GB_MM) {
  1223. u32 gpio = QLCRD32(adapter, QLCNIC_ROMUSB_GLB_PAD_GPIO_I, &err);
  1224. if (err == -EIO)
  1225. return err;
  1226. if ((gpio & 0x8000) == 0)
  1227. board_type = QLCNIC_BRDTYPE_P3P_10G_TP;
  1228. }
  1229. switch (board_type) {
  1230. case QLCNIC_BRDTYPE_P3P_HMEZ:
  1231. case QLCNIC_BRDTYPE_P3P_XG_LOM:
  1232. case QLCNIC_BRDTYPE_P3P_10G_CX4:
  1233. case QLCNIC_BRDTYPE_P3P_10G_CX4_LP:
  1234. case QLCNIC_BRDTYPE_P3P_IMEZ:
  1235. case QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS:
  1236. case QLCNIC_BRDTYPE_P3P_10G_SFP_CT:
  1237. case QLCNIC_BRDTYPE_P3P_10G_SFP_QT:
  1238. case QLCNIC_BRDTYPE_P3P_10G_XFP:
  1239. case QLCNIC_BRDTYPE_P3P_10000_BASE_T:
  1240. adapter->ahw->port_type = QLCNIC_XGBE;
  1241. break;
  1242. case QLCNIC_BRDTYPE_P3P_REF_QG:
  1243. case QLCNIC_BRDTYPE_P3P_4_GB:
  1244. case QLCNIC_BRDTYPE_P3P_4_GB_MM:
  1245. adapter->ahw->port_type = QLCNIC_GBE;
  1246. break;
  1247. case QLCNIC_BRDTYPE_P3P_10G_TP:
  1248. adapter->ahw->port_type = (adapter->portnum < 2) ?
  1249. QLCNIC_XGBE : QLCNIC_GBE;
  1250. break;
  1251. default:
  1252. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1253. adapter->ahw->port_type = QLCNIC_XGBE;
  1254. break;
  1255. }
  1256. return 0;
  1257. }
  1258. int
  1259. qlcnic_wol_supported(struct qlcnic_adapter *adapter)
  1260. {
  1261. u32 wol_cfg;
  1262. int err = 0;
  1263. wol_cfg = QLCRD32(adapter, QLCNIC_WOL_CONFIG_NV, &err);
  1264. if (wol_cfg & (1UL << adapter->portnum)) {
  1265. wol_cfg = QLCRD32(adapter, QLCNIC_WOL_CONFIG, &err);
  1266. if (err == -EIO)
  1267. return err;
  1268. if (wol_cfg & (1 << adapter->portnum))
  1269. return 1;
  1270. }
  1271. return 0;
  1272. }
  1273. int qlcnic_82xx_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate)
  1274. {
  1275. struct qlcnic_nic_req req;
  1276. int rv;
  1277. u64 word;
  1278. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  1279. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  1280. word = QLCNIC_H2C_OPCODE_CONFIG_LED | ((u64)adapter->portnum << 16);
  1281. req.req_hdr = cpu_to_le64(word);
  1282. req.words[0] = cpu_to_le64(((u64)rate << 32) | adapter->portnum);
  1283. req.words[1] = cpu_to_le64(state);
  1284. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  1285. if (rv)
  1286. dev_err(&adapter->pdev->dev, "LED configuration failed.\n");
  1287. return rv;
  1288. }
  1289. int qlcnic_get_beacon_state(struct qlcnic_adapter *adapter, u8 *h_state)
  1290. {
  1291. struct qlcnic_cmd_args cmd;
  1292. int err;
  1293. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LED_STATUS);
  1294. if (!err) {
  1295. err = qlcnic_issue_cmd(adapter, &cmd);
  1296. if (!err)
  1297. *h_state = cmd.rsp.arg[1];
  1298. }
  1299. qlcnic_free_mbx_args(&cmd);
  1300. return err;
  1301. }
  1302. void qlcnic_82xx_get_func_no(struct qlcnic_adapter *adapter)
  1303. {
  1304. void __iomem *msix_base_addr;
  1305. u32 func;
  1306. u32 msix_base;
  1307. pci_read_config_dword(adapter->pdev, QLCNIC_MSIX_TABLE_OFFSET, &func);
  1308. msix_base_addr = adapter->ahw->pci_base0 + QLCNIC_MSIX_BASE;
  1309. msix_base = readl(msix_base_addr);
  1310. func = (func - msix_base) / QLCNIC_MSIX_TBL_PGSIZE;
  1311. adapter->ahw->pci_func = func;
  1312. }
  1313. void qlcnic_82xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  1314. loff_t offset, size_t size)
  1315. {
  1316. int err = 0;
  1317. u32 data;
  1318. u64 qmdata;
  1319. if (ADDR_IN_RANGE(offset, QLCNIC_PCI_CAMQM, QLCNIC_PCI_CAMQM_END)) {
  1320. qlcnic_pci_camqm_read_2M(adapter, offset, &qmdata);
  1321. memcpy(buf, &qmdata, size);
  1322. } else {
  1323. data = QLCRD32(adapter, offset, &err);
  1324. memcpy(buf, &data, size);
  1325. }
  1326. }
  1327. void qlcnic_82xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  1328. loff_t offset, size_t size)
  1329. {
  1330. u32 data;
  1331. u64 qmdata;
  1332. if (ADDR_IN_RANGE(offset, QLCNIC_PCI_CAMQM, QLCNIC_PCI_CAMQM_END)) {
  1333. memcpy(&qmdata, buf, size);
  1334. qlcnic_pci_camqm_write_2M(adapter, offset, qmdata);
  1335. } else {
  1336. memcpy(&data, buf, size);
  1337. QLCWR32(adapter, offset, data);
  1338. }
  1339. }
  1340. int qlcnic_82xx_api_lock(struct qlcnic_adapter *adapter)
  1341. {
  1342. return qlcnic_pcie_sem_lock(adapter, 5, 0);
  1343. }
  1344. void qlcnic_82xx_api_unlock(struct qlcnic_adapter *adapter)
  1345. {
  1346. qlcnic_pcie_sem_unlock(adapter, 5);
  1347. }
  1348. int qlcnic_82xx_shutdown(struct pci_dev *pdev)
  1349. {
  1350. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  1351. struct net_device *netdev = adapter->netdev;
  1352. int retval;
  1353. netif_device_detach(netdev);
  1354. qlcnic_cancel_idc_work(adapter);
  1355. if (netif_running(netdev))
  1356. qlcnic_down(adapter, netdev);
  1357. qlcnic_clr_all_drv_state(adapter, 0);
  1358. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1359. retval = pci_save_state(pdev);
  1360. if (retval)
  1361. return retval;
  1362. if (qlcnic_wol_supported(adapter)) {
  1363. pci_enable_wake(pdev, PCI_D3cold, 1);
  1364. pci_enable_wake(pdev, PCI_D3hot, 1);
  1365. }
  1366. return 0;
  1367. }
  1368. int qlcnic_82xx_resume(struct qlcnic_adapter *adapter)
  1369. {
  1370. struct net_device *netdev = adapter->netdev;
  1371. int err;
  1372. err = qlcnic_start_firmware(adapter);
  1373. if (err) {
  1374. dev_err(&adapter->pdev->dev, "failed to start firmware\n");
  1375. return err;
  1376. }
  1377. if (netif_running(netdev)) {
  1378. err = qlcnic_up(adapter, netdev);
  1379. if (!err)
  1380. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  1381. }
  1382. netif_device_attach(netdev);
  1383. qlcnic_schedule_work(adapter, qlcnic_fw_poll_work, FW_POLL_DELAY);
  1384. return err;
  1385. }