qlcnic_83xx_hw.c 103 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_sriov.h"
  9. #include <linux/if_vlan.h>
  10. #include <linux/ipv6.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/aer.h>
  14. #define QLCNIC_MAX_TX_QUEUES 1
  15. #define RSS_HASHTYPE_IP_TCP 0x3
  16. #define QLC_83XX_FW_MBX_CMD 0
  17. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  18. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  19. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  20. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  21. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  22. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  23. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  24. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  25. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  26. {QLCNIC_CMD_SET_MTU, 3, 1},
  27. {QLCNIC_CMD_READ_PHY, 4, 2},
  28. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  29. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  30. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  31. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  32. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  33. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  34. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  35. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  36. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  37. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  38. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  39. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  40. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  41. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  42. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  43. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  44. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  45. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  46. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  47. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  48. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  49. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  50. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  51. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  52. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  53. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  54. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  55. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  56. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  57. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  58. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  59. {QLCNIC_CMD_IDC_ACK, 5, 1},
  60. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  61. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  62. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  63. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  64. {QLCNIC_CMD_83XX_SET_DRV_VER, 4, 1},
  65. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  66. {QLCNIC_CMD_CONFIG_VPORT, 4, 4},
  67. {QLCNIC_CMD_BC_EVENT_SETUP, 2, 1},
  68. {QLCNIC_CMD_DCB_QUERY_CAP, 1, 2},
  69. {QLCNIC_CMD_DCB_QUERY_PARAM, 2, 50},
  70. };
  71. const u32 qlcnic_83xx_ext_reg_tbl[] = {
  72. 0x38CC, /* Global Reset */
  73. 0x38F0, /* Wildcard */
  74. 0x38FC, /* Informant */
  75. 0x3038, /* Host MBX ctrl */
  76. 0x303C, /* FW MBX ctrl */
  77. 0x355C, /* BOOT LOADER ADDRESS REG */
  78. 0x3560, /* BOOT LOADER SIZE REG */
  79. 0x3564, /* FW IMAGE ADDR REG */
  80. 0x1000, /* MBX intr enable */
  81. 0x1200, /* Default Intr mask */
  82. 0x1204, /* Default Interrupt ID */
  83. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  84. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  85. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  86. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  87. 0x3790, /* QLC_83XX_IDC_CTRL */
  88. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  89. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  90. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  91. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  92. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  93. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  94. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  95. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  96. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  97. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  98. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  99. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  100. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  101. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  102. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  103. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  104. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  105. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  106. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  107. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  108. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  109. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  110. 0x37F4, /* QLC_83XX_VNIC_STATE */
  111. 0x3868, /* QLC_83XX_DRV_LOCK */
  112. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  113. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  114. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  115. };
  116. const u32 qlcnic_83xx_reg_tbl[] = {
  117. 0x34A8, /* PEG_HALT_STAT1 */
  118. 0x34AC, /* PEG_HALT_STAT2 */
  119. 0x34B0, /* FW_HEARTBEAT */
  120. 0x3500, /* FLASH LOCK_ID */
  121. 0x3528, /* FW_CAPABILITIES */
  122. 0x3538, /* Driver active, DRV_REG0 */
  123. 0x3540, /* Device state, DRV_REG1 */
  124. 0x3544, /* Driver state, DRV_REG2 */
  125. 0x3548, /* Driver scratch, DRV_REG3 */
  126. 0x354C, /* Device partiton info, DRV_REG4 */
  127. 0x3524, /* Driver IDC ver, DRV_REG5 */
  128. 0x3550, /* FW_VER_MAJOR */
  129. 0x3554, /* FW_VER_MINOR */
  130. 0x3558, /* FW_VER_SUB */
  131. 0x359C, /* NPAR STATE */
  132. 0x35FC, /* FW_IMG_VALID */
  133. 0x3650, /* CMD_PEG_STATE */
  134. 0x373C, /* RCV_PEG_STATE */
  135. 0x37B4, /* ASIC TEMP */
  136. 0x356C, /* FW API */
  137. 0x3570, /* DRV OP MODE */
  138. 0x3850, /* FLASH LOCK */
  139. 0x3854, /* FLASH UNLOCK */
  140. };
  141. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  142. .read_crb = qlcnic_83xx_read_crb,
  143. .write_crb = qlcnic_83xx_write_crb,
  144. .read_reg = qlcnic_83xx_rd_reg_indirect,
  145. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  146. .get_mac_address = qlcnic_83xx_get_mac_address,
  147. .setup_intr = qlcnic_83xx_setup_intr,
  148. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  149. .mbx_cmd = qlcnic_83xx_issue_cmd,
  150. .get_func_no = qlcnic_83xx_get_func_no,
  151. .api_lock = qlcnic_83xx_cam_lock,
  152. .api_unlock = qlcnic_83xx_cam_unlock,
  153. .add_sysfs = qlcnic_83xx_add_sysfs,
  154. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  155. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  156. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  157. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  158. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  159. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  160. .setup_link_event = qlcnic_83xx_setup_link_event,
  161. .get_nic_info = qlcnic_83xx_get_nic_info,
  162. .get_pci_info = qlcnic_83xx_get_pci_info,
  163. .set_nic_info = qlcnic_83xx_set_nic_info,
  164. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  165. .napi_enable = qlcnic_83xx_napi_enable,
  166. .napi_disable = qlcnic_83xx_napi_disable,
  167. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  168. .config_rss = qlcnic_83xx_config_rss,
  169. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  170. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  171. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  172. .get_board_info = qlcnic_83xx_get_port_info,
  173. .set_mac_filter_count = qlcnic_83xx_set_mac_filter_count,
  174. .free_mac_list = qlcnic_82xx_free_mac_list,
  175. .io_error_detected = qlcnic_83xx_io_error_detected,
  176. .io_slot_reset = qlcnic_83xx_io_slot_reset,
  177. .io_resume = qlcnic_83xx_io_resume,
  178. };
  179. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  180. .config_bridged_mode = qlcnic_config_bridged_mode,
  181. .config_led = qlcnic_config_led,
  182. .request_reset = qlcnic_83xx_idc_request_reset,
  183. .cancel_idc_work = qlcnic_83xx_idc_exit,
  184. .napi_add = qlcnic_83xx_napi_add,
  185. .napi_del = qlcnic_83xx_napi_del,
  186. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  187. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  188. .shutdown = qlcnic_83xx_shutdown,
  189. .resume = qlcnic_83xx_resume,
  190. };
  191. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  192. {
  193. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  194. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  195. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  196. }
  197. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  198. {
  199. u32 fw_major, fw_minor, fw_build;
  200. struct pci_dev *pdev = adapter->pdev;
  201. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  202. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  203. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  204. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  205. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  206. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  207. return adapter->fw_version;
  208. }
  209. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  210. {
  211. void __iomem *base;
  212. u32 val;
  213. base = adapter->ahw->pci_base0 +
  214. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  215. writel(addr, base);
  216. val = readl(base);
  217. if (val != addr)
  218. return -EIO;
  219. return 0;
  220. }
  221. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  222. int *err)
  223. {
  224. struct qlcnic_hardware_context *ahw = adapter->ahw;
  225. *err = __qlcnic_set_win_base(adapter, (u32) addr);
  226. if (!*err) {
  227. return QLCRDX(ahw, QLCNIC_WILDCARD);
  228. } else {
  229. dev_err(&adapter->pdev->dev,
  230. "%s failed, addr = 0x%lx\n", __func__, addr);
  231. return -EIO;
  232. }
  233. }
  234. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  235. u32 data)
  236. {
  237. int err;
  238. struct qlcnic_hardware_context *ahw = adapter->ahw;
  239. err = __qlcnic_set_win_base(adapter, (u32) addr);
  240. if (!err) {
  241. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  242. return 0;
  243. } else {
  244. dev_err(&adapter->pdev->dev,
  245. "%s failed, addr = 0x%x data = 0x%x\n",
  246. __func__, (int)addr, data);
  247. return err;
  248. }
  249. }
  250. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr, int txq)
  251. {
  252. int err, i, num_msix;
  253. struct qlcnic_hardware_context *ahw = adapter->ahw;
  254. if (!num_intr)
  255. num_intr = QLCNIC_DEF_NUM_STS_DESC_RINGS;
  256. num_msix = rounddown_pow_of_two(min_t(int, num_online_cpus(),
  257. num_intr));
  258. /* account for AEN interrupt MSI-X based interrupts */
  259. num_msix += 1;
  260. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  261. num_msix += adapter->max_drv_tx_rings;
  262. err = qlcnic_enable_msix(adapter, num_msix);
  263. if (err == -ENOMEM)
  264. return err;
  265. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  266. num_msix = adapter->ahw->num_msix;
  267. else {
  268. if (qlcnic_sriov_vf_check(adapter))
  269. return -EINVAL;
  270. num_msix = 1;
  271. }
  272. /* setup interrupt mapping table for fw */
  273. ahw->intr_tbl = vzalloc(num_msix *
  274. sizeof(struct qlcnic_intrpt_config));
  275. if (!ahw->intr_tbl)
  276. return -ENOMEM;
  277. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  278. /* MSI-X enablement failed, use legacy interrupt */
  279. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  280. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  281. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  282. adapter->msix_entries[0].vector = adapter->pdev->irq;
  283. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  284. }
  285. for (i = 0; i < num_msix; i++) {
  286. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  287. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  288. else
  289. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  290. ahw->intr_tbl[i].id = i;
  291. ahw->intr_tbl[i].src = 0;
  292. }
  293. return 0;
  294. }
  295. inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter *adapter)
  296. {
  297. writel(0, adapter->tgt_mask_reg);
  298. }
  299. inline void qlcnic_83xx_set_legacy_intr_mask(struct qlcnic_adapter *adapter)
  300. {
  301. writel(1, adapter->tgt_mask_reg);
  302. }
  303. /* Enable MSI-x and INT-x interrupts */
  304. void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  305. struct qlcnic_host_sds_ring *sds_ring)
  306. {
  307. writel(0, sds_ring->crb_intr_mask);
  308. }
  309. /* Disable MSI-x and INT-x interrupts */
  310. void qlcnic_83xx_disable_intr(struct qlcnic_adapter *adapter,
  311. struct qlcnic_host_sds_ring *sds_ring)
  312. {
  313. writel(1, sds_ring->crb_intr_mask);
  314. }
  315. inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
  316. *adapter)
  317. {
  318. u32 mask;
  319. /* Mailbox in MSI-x mode and Legacy Interrupt share the same
  320. * source register. We could be here before contexts are created
  321. * and sds_ring->crb_intr_mask has not been initialized, calculate
  322. * BAR offset for Interrupt Source Register
  323. */
  324. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  325. writel(0, adapter->ahw->pci_base0 + mask);
  326. }
  327. void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter *adapter)
  328. {
  329. u32 mask;
  330. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  331. writel(1, adapter->ahw->pci_base0 + mask);
  332. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, 0);
  333. }
  334. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  335. struct qlcnic_cmd_args *cmd)
  336. {
  337. int i;
  338. if (cmd->op_type == QLC_83XX_MBX_POST_BC_OP)
  339. return;
  340. for (i = 0; i < cmd->rsp.num; i++)
  341. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  342. }
  343. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  344. {
  345. u32 intr_val;
  346. struct qlcnic_hardware_context *ahw = adapter->ahw;
  347. int retries = 0;
  348. intr_val = readl(adapter->tgt_status_reg);
  349. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  350. return IRQ_NONE;
  351. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  352. adapter->stats.spurious_intr++;
  353. return IRQ_NONE;
  354. }
  355. /* The barrier is required to ensure writes to the registers */
  356. wmb();
  357. /* clear the interrupt trigger control register */
  358. writel(0, adapter->isr_int_vec);
  359. intr_val = readl(adapter->isr_int_vec);
  360. do {
  361. intr_val = readl(adapter->tgt_status_reg);
  362. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  363. break;
  364. retries++;
  365. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  366. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  367. return IRQ_HANDLED;
  368. }
  369. static inline void qlcnic_83xx_notify_mbx_response(struct qlcnic_mailbox *mbx)
  370. {
  371. atomic_set(&mbx->rsp_status, QLC_83XX_MBX_RESPONSE_ARRIVED);
  372. complete(&mbx->completion);
  373. }
  374. static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter *adapter)
  375. {
  376. u32 resp, event, rsp_status = QLC_83XX_MBX_RESPONSE_ARRIVED;
  377. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  378. unsigned long flags;
  379. spin_lock_irqsave(&mbx->aen_lock, flags);
  380. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  381. if (!(resp & QLCNIC_SET_OWNER))
  382. goto out;
  383. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  384. if (event & QLCNIC_MBX_ASYNC_EVENT) {
  385. __qlcnic_83xx_process_aen(adapter);
  386. } else {
  387. if (atomic_read(&mbx->rsp_status) != rsp_status)
  388. qlcnic_83xx_notify_mbx_response(mbx);
  389. }
  390. out:
  391. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  392. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  393. }
  394. irqreturn_t qlcnic_83xx_intr(int irq, void *data)
  395. {
  396. struct qlcnic_adapter *adapter = data;
  397. struct qlcnic_host_sds_ring *sds_ring;
  398. struct qlcnic_hardware_context *ahw = adapter->ahw;
  399. if (qlcnic_83xx_clear_legacy_intr(adapter) == IRQ_NONE)
  400. return IRQ_NONE;
  401. qlcnic_83xx_poll_process_aen(adapter);
  402. if (ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  403. ahw->diag_cnt++;
  404. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  405. return IRQ_HANDLED;
  406. }
  407. if (!test_bit(__QLCNIC_DEV_UP, &adapter->state)) {
  408. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  409. } else {
  410. sds_ring = &adapter->recv_ctx->sds_rings[0];
  411. napi_schedule(&sds_ring->napi);
  412. }
  413. return IRQ_HANDLED;
  414. }
  415. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  416. {
  417. struct qlcnic_host_sds_ring *sds_ring = data;
  418. struct qlcnic_adapter *adapter = sds_ring->adapter;
  419. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  420. goto done;
  421. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  422. return IRQ_NONE;
  423. done:
  424. adapter->ahw->diag_cnt++;
  425. qlcnic_83xx_enable_intr(adapter, sds_ring);
  426. return IRQ_HANDLED;
  427. }
  428. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  429. {
  430. u32 num_msix;
  431. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  432. qlcnic_83xx_set_legacy_intr_mask(adapter);
  433. qlcnic_83xx_disable_mbx_intr(adapter);
  434. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  435. num_msix = adapter->ahw->num_msix - 1;
  436. else
  437. num_msix = 0;
  438. msleep(20);
  439. synchronize_irq(adapter->msix_entries[num_msix].vector);
  440. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  441. }
  442. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  443. {
  444. irq_handler_t handler;
  445. u32 val;
  446. int err = 0;
  447. unsigned long flags = 0;
  448. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  449. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  450. flags |= IRQF_SHARED;
  451. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  452. handler = qlcnic_83xx_handle_aen;
  453. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  454. err = request_irq(val, handler, flags, "qlcnic-MB", adapter);
  455. if (err) {
  456. dev_err(&adapter->pdev->dev,
  457. "failed to register MBX interrupt\n");
  458. return err;
  459. }
  460. } else {
  461. handler = qlcnic_83xx_intr;
  462. val = adapter->msix_entries[0].vector;
  463. err = request_irq(val, handler, flags, "qlcnic", adapter);
  464. if (err) {
  465. dev_err(&adapter->pdev->dev,
  466. "failed to register INTx interrupt\n");
  467. return err;
  468. }
  469. qlcnic_83xx_clear_legacy_intr_mask(adapter);
  470. }
  471. /* Enable mailbox interrupt */
  472. qlcnic_83xx_enable_mbx_interrupt(adapter);
  473. return err;
  474. }
  475. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  476. {
  477. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  478. adapter->ahw->pci_func = (val >> 24) & 0xff;
  479. }
  480. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  481. {
  482. void __iomem *addr;
  483. u32 val, limit = 0;
  484. struct qlcnic_hardware_context *ahw = adapter->ahw;
  485. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  486. do {
  487. val = readl(addr);
  488. if (val) {
  489. /* write the function number to register */
  490. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  491. ahw->pci_func);
  492. return 0;
  493. }
  494. usleep_range(1000, 2000);
  495. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  496. return -EIO;
  497. }
  498. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  499. {
  500. void __iomem *addr;
  501. u32 val;
  502. struct qlcnic_hardware_context *ahw = adapter->ahw;
  503. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  504. val = readl(addr);
  505. }
  506. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  507. loff_t offset, size_t size)
  508. {
  509. int ret = 0;
  510. u32 data;
  511. if (qlcnic_api_lock(adapter)) {
  512. dev_err(&adapter->pdev->dev,
  513. "%s: failed to acquire lock. addr offset 0x%x\n",
  514. __func__, (u32)offset);
  515. return;
  516. }
  517. data = QLCRD32(adapter, (u32) offset, &ret);
  518. qlcnic_api_unlock(adapter);
  519. if (ret == -EIO) {
  520. dev_err(&adapter->pdev->dev,
  521. "%s: failed. addr offset 0x%x\n",
  522. __func__, (u32)offset);
  523. return;
  524. }
  525. memcpy(buf, &data, size);
  526. }
  527. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  528. loff_t offset, size_t size)
  529. {
  530. u32 data;
  531. memcpy(&data, buf, size);
  532. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  533. }
  534. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  535. {
  536. int status;
  537. status = qlcnic_83xx_get_port_config(adapter);
  538. if (status) {
  539. dev_err(&adapter->pdev->dev,
  540. "Get Port Info failed\n");
  541. } else {
  542. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  543. adapter->ahw->port_type = QLCNIC_XGBE;
  544. else
  545. adapter->ahw->port_type = QLCNIC_GBE;
  546. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  547. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  548. }
  549. return status;
  550. }
  551. void qlcnic_83xx_set_mac_filter_count(struct qlcnic_adapter *adapter)
  552. {
  553. struct qlcnic_hardware_context *ahw = adapter->ahw;
  554. u16 act_pci_fn = ahw->act_pci_func;
  555. u16 count;
  556. ahw->max_mc_count = QLC_83XX_MAX_MC_COUNT;
  557. if (act_pci_fn <= 2)
  558. count = (QLC_83XX_MAX_UC_COUNT - QLC_83XX_MAX_MC_COUNT) /
  559. act_pci_fn;
  560. else
  561. count = (QLC_83XX_LB_MAX_FILTERS - QLC_83XX_MAX_MC_COUNT) /
  562. act_pci_fn;
  563. ahw->max_uc_count = count;
  564. }
  565. void qlcnic_83xx_enable_mbx_interrupt(struct qlcnic_adapter *adapter)
  566. {
  567. u32 val;
  568. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  569. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  570. else
  571. val = BIT_2;
  572. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  573. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  574. }
  575. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  576. const struct pci_device_id *ent)
  577. {
  578. u32 op_mode, priv_level;
  579. struct qlcnic_hardware_context *ahw = adapter->ahw;
  580. ahw->fw_hal_version = 2;
  581. qlcnic_get_func_no(adapter);
  582. if (qlcnic_sriov_vf_check(adapter)) {
  583. qlcnic_sriov_vf_set_ops(adapter);
  584. return;
  585. }
  586. /* Determine function privilege level */
  587. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  588. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  589. priv_level = QLCNIC_MGMT_FUNC;
  590. else
  591. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  592. ahw->pci_func);
  593. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  594. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  595. dev_info(&adapter->pdev->dev,
  596. "HAL Version: %d Non Privileged function\n",
  597. ahw->fw_hal_version);
  598. adapter->nic_ops = &qlcnic_vf_ops;
  599. } else {
  600. if (pci_find_ext_capability(adapter->pdev,
  601. PCI_EXT_CAP_ID_SRIOV))
  602. set_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state);
  603. adapter->nic_ops = &qlcnic_83xx_ops;
  604. }
  605. }
  606. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  607. u32 data[]);
  608. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  609. u32 data[]);
  610. void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  611. struct qlcnic_cmd_args *cmd)
  612. {
  613. int i;
  614. if (cmd->op_type == QLC_83XX_MBX_POST_BC_OP)
  615. return;
  616. dev_info(&adapter->pdev->dev,
  617. "Host MBX regs(%d)\n", cmd->req.num);
  618. for (i = 0; i < cmd->req.num; i++) {
  619. if (i && !(i % 8))
  620. pr_info("\n");
  621. pr_info("%08x ", cmd->req.arg[i]);
  622. }
  623. pr_info("\n");
  624. dev_info(&adapter->pdev->dev,
  625. "FW MBX regs(%d)\n", cmd->rsp.num);
  626. for (i = 0; i < cmd->rsp.num; i++) {
  627. if (i && !(i % 8))
  628. pr_info("\n");
  629. pr_info("%08x ", cmd->rsp.arg[i]);
  630. }
  631. pr_info("\n");
  632. }
  633. static void qlcnic_83xx_poll_for_mbx_completion(struct qlcnic_adapter *adapter,
  634. struct qlcnic_cmd_args *cmd)
  635. {
  636. struct qlcnic_hardware_context *ahw = adapter->ahw;
  637. int opcode = LSW(cmd->req.arg[0]);
  638. unsigned long max_loops;
  639. max_loops = cmd->total_cmds * QLC_83XX_MBX_CMD_LOOP;
  640. for (; max_loops; max_loops--) {
  641. if (atomic_read(&cmd->rsp_status) ==
  642. QLC_83XX_MBX_RESPONSE_ARRIVED)
  643. return;
  644. udelay(1);
  645. }
  646. dev_err(&adapter->pdev->dev,
  647. "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  648. __func__, opcode, cmd->type, ahw->pci_func, ahw->op_mode);
  649. flush_workqueue(ahw->mailbox->work_q);
  650. return;
  651. }
  652. int qlcnic_83xx_issue_cmd(struct qlcnic_adapter *adapter,
  653. struct qlcnic_cmd_args *cmd)
  654. {
  655. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  656. struct qlcnic_hardware_context *ahw = adapter->ahw;
  657. int cmd_type, err, opcode;
  658. unsigned long timeout;
  659. opcode = LSW(cmd->req.arg[0]);
  660. cmd_type = cmd->type;
  661. err = mbx->ops->enqueue_cmd(adapter, cmd, &timeout);
  662. if (err) {
  663. dev_err(&adapter->pdev->dev,
  664. "%s: Mailbox not available, cmd_op=0x%x, cmd_context=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  665. __func__, opcode, cmd->type, ahw->pci_func,
  666. ahw->op_mode);
  667. return err;
  668. }
  669. switch (cmd_type) {
  670. case QLC_83XX_MBX_CMD_WAIT:
  671. if (!wait_for_completion_timeout(&cmd->completion, timeout)) {
  672. dev_err(&adapter->pdev->dev,
  673. "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  674. __func__, opcode, cmd_type, ahw->pci_func,
  675. ahw->op_mode);
  676. flush_workqueue(mbx->work_q);
  677. }
  678. break;
  679. case QLC_83XX_MBX_CMD_NO_WAIT:
  680. return 0;
  681. case QLC_83XX_MBX_CMD_BUSY_WAIT:
  682. qlcnic_83xx_poll_for_mbx_completion(adapter, cmd);
  683. break;
  684. default:
  685. dev_err(&adapter->pdev->dev,
  686. "%s: Invalid mailbox command, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  687. __func__, opcode, cmd_type, ahw->pci_func,
  688. ahw->op_mode);
  689. qlcnic_83xx_detach_mailbox_work(adapter);
  690. }
  691. return cmd->rsp_opcode;
  692. }
  693. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  694. struct qlcnic_adapter *adapter, u32 type)
  695. {
  696. int i, size;
  697. u32 temp;
  698. const struct qlcnic_mailbox_metadata *mbx_tbl;
  699. memset(mbx, 0, sizeof(struct qlcnic_cmd_args));
  700. mbx_tbl = qlcnic_83xx_mbx_tbl;
  701. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  702. for (i = 0; i < size; i++) {
  703. if (type == mbx_tbl[i].cmd) {
  704. mbx->op_type = QLC_83XX_FW_MBX_CMD;
  705. mbx->req.num = mbx_tbl[i].in_args;
  706. mbx->rsp.num = mbx_tbl[i].out_args;
  707. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  708. GFP_ATOMIC);
  709. if (!mbx->req.arg)
  710. return -ENOMEM;
  711. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  712. GFP_ATOMIC);
  713. if (!mbx->rsp.arg) {
  714. kfree(mbx->req.arg);
  715. mbx->req.arg = NULL;
  716. return -ENOMEM;
  717. }
  718. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  719. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  720. temp = adapter->ahw->fw_hal_version << 29;
  721. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  722. mbx->cmd_op = type;
  723. return 0;
  724. }
  725. }
  726. return -EINVAL;
  727. }
  728. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  729. {
  730. struct qlcnic_adapter *adapter;
  731. struct qlcnic_cmd_args cmd;
  732. int i, err = 0;
  733. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  734. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  735. if (err)
  736. return;
  737. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  738. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  739. err = qlcnic_issue_cmd(adapter, &cmd);
  740. if (err)
  741. dev_info(&adapter->pdev->dev,
  742. "%s: Mailbox IDC ACK failed.\n", __func__);
  743. qlcnic_free_mbx_args(&cmd);
  744. }
  745. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  746. u32 data[])
  747. {
  748. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  749. QLCNIC_MBX_RSP(data[0]));
  750. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  751. return;
  752. }
  753. void __qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  754. {
  755. struct qlcnic_hardware_context *ahw = adapter->ahw;
  756. u32 event[QLC_83XX_MBX_AEN_CNT];
  757. int i;
  758. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  759. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  760. switch (QLCNIC_MBX_RSP(event[0])) {
  761. case QLCNIC_MBX_LINK_EVENT:
  762. qlcnic_83xx_handle_link_aen(adapter, event);
  763. break;
  764. case QLCNIC_MBX_COMP_EVENT:
  765. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  766. break;
  767. case QLCNIC_MBX_REQUEST_EVENT:
  768. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  769. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  770. queue_delayed_work(adapter->qlcnic_wq,
  771. &adapter->idc_aen_work, 0);
  772. break;
  773. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  774. ahw->extend_lb_time = event[1] >> 8 & 0xf;
  775. break;
  776. case QLCNIC_MBX_BC_EVENT:
  777. qlcnic_sriov_handle_bc_event(adapter, event[1]);
  778. break;
  779. case QLCNIC_MBX_SFP_INSERT_EVENT:
  780. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  781. QLCNIC_MBX_RSP(event[0]));
  782. break;
  783. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  784. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  785. QLCNIC_MBX_RSP(event[0]));
  786. break;
  787. case QLCNIC_MBX_DCBX_CONFIG_CHANGE_EVENT:
  788. qlcnic_dcb_handle_aen(adapter, (void *)&event[1]);
  789. break;
  790. default:
  791. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  792. QLCNIC_MBX_RSP(event[0]));
  793. break;
  794. }
  795. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  796. }
  797. static void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  798. {
  799. u32 resp, event, rsp_status = QLC_83XX_MBX_RESPONSE_ARRIVED;
  800. struct qlcnic_hardware_context *ahw = adapter->ahw;
  801. struct qlcnic_mailbox *mbx = ahw->mailbox;
  802. unsigned long flags;
  803. spin_lock_irqsave(&mbx->aen_lock, flags);
  804. resp = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  805. if (resp & QLCNIC_SET_OWNER) {
  806. event = readl(QLCNIC_MBX_FW(ahw, 0));
  807. if (event & QLCNIC_MBX_ASYNC_EVENT) {
  808. __qlcnic_83xx_process_aen(adapter);
  809. } else {
  810. if (atomic_read(&mbx->rsp_status) != rsp_status)
  811. qlcnic_83xx_notify_mbx_response(mbx);
  812. }
  813. }
  814. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  815. }
  816. static void qlcnic_83xx_mbx_poll_work(struct work_struct *work)
  817. {
  818. struct qlcnic_adapter *adapter;
  819. adapter = container_of(work, struct qlcnic_adapter, mbx_poll_work.work);
  820. if (!test_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  821. return;
  822. qlcnic_83xx_process_aen(adapter);
  823. queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work,
  824. (HZ / 10));
  825. }
  826. void qlcnic_83xx_enable_mbx_poll(struct qlcnic_adapter *adapter)
  827. {
  828. if (test_and_set_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  829. return;
  830. INIT_DELAYED_WORK(&adapter->mbx_poll_work, qlcnic_83xx_mbx_poll_work);
  831. queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work, 0);
  832. }
  833. void qlcnic_83xx_disable_mbx_poll(struct qlcnic_adapter *adapter)
  834. {
  835. if (!test_and_clear_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  836. return;
  837. cancel_delayed_work_sync(&adapter->mbx_poll_work);
  838. }
  839. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  840. {
  841. int index, i, err, sds_mbx_size;
  842. u32 *buf, intrpt_id, intr_mask;
  843. u16 context_id;
  844. u8 num_sds;
  845. struct qlcnic_cmd_args cmd;
  846. struct qlcnic_host_sds_ring *sds;
  847. struct qlcnic_sds_mbx sds_mbx;
  848. struct qlcnic_add_rings_mbx_out *mbx_out;
  849. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  850. struct qlcnic_hardware_context *ahw = adapter->ahw;
  851. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  852. context_id = recv_ctx->context_id;
  853. num_sds = (adapter->max_sds_rings - QLCNIC_MAX_RING_SETS);
  854. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  855. QLCNIC_CMD_ADD_RCV_RINGS);
  856. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  857. /* set up status rings, mbx 2-81 */
  858. index = 2;
  859. for (i = 8; i < adapter->max_sds_rings; i++) {
  860. memset(&sds_mbx, 0, sds_mbx_size);
  861. sds = &recv_ctx->sds_rings[i];
  862. sds->consumer = 0;
  863. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  864. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  865. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  866. sds_mbx.sds_ring_size = sds->num_desc;
  867. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  868. intrpt_id = ahw->intr_tbl[i].id;
  869. else
  870. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  871. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  872. sds_mbx.intrpt_id = intrpt_id;
  873. else
  874. sds_mbx.intrpt_id = 0xffff;
  875. sds_mbx.intrpt_val = 0;
  876. buf = &cmd.req.arg[index];
  877. memcpy(buf, &sds_mbx, sds_mbx_size);
  878. index += sds_mbx_size / sizeof(u32);
  879. }
  880. /* send the mailbox command */
  881. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  882. if (err) {
  883. dev_err(&adapter->pdev->dev,
  884. "Failed to add rings %d\n", err);
  885. goto out;
  886. }
  887. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  888. index = 0;
  889. /* status descriptor ring */
  890. for (i = 8; i < adapter->max_sds_rings; i++) {
  891. sds = &recv_ctx->sds_rings[i];
  892. sds->crb_sts_consumer = ahw->pci_base0 +
  893. mbx_out->host_csmr[index];
  894. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  895. intr_mask = ahw->intr_tbl[i].src;
  896. else
  897. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  898. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  899. index++;
  900. }
  901. out:
  902. qlcnic_free_mbx_args(&cmd);
  903. return err;
  904. }
  905. void qlcnic_83xx_del_rx_ctx(struct qlcnic_adapter *adapter)
  906. {
  907. int err;
  908. u32 temp = 0;
  909. struct qlcnic_cmd_args cmd;
  910. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  911. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_RX_CTX))
  912. return;
  913. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  914. cmd.req.arg[0] |= (0x3 << 29);
  915. if (qlcnic_sriov_pf_check(adapter))
  916. qlcnic_pf_set_interface_id_del_rx_ctx(adapter, &temp);
  917. cmd.req.arg[1] = recv_ctx->context_id | temp;
  918. err = qlcnic_issue_cmd(adapter, &cmd);
  919. if (err)
  920. dev_err(&adapter->pdev->dev,
  921. "Failed to destroy rx ctx in firmware\n");
  922. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  923. qlcnic_free_mbx_args(&cmd);
  924. }
  925. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  926. {
  927. int i, err, index, sds_mbx_size, rds_mbx_size;
  928. u8 num_sds, num_rds;
  929. u32 *buf, intrpt_id, intr_mask, cap = 0;
  930. struct qlcnic_host_sds_ring *sds;
  931. struct qlcnic_host_rds_ring *rds;
  932. struct qlcnic_sds_mbx sds_mbx;
  933. struct qlcnic_rds_mbx rds_mbx;
  934. struct qlcnic_cmd_args cmd;
  935. struct qlcnic_rcv_mbx_out *mbx_out;
  936. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  937. struct qlcnic_hardware_context *ahw = adapter->ahw;
  938. num_rds = adapter->max_rds_rings;
  939. if (adapter->max_sds_rings <= QLCNIC_MAX_RING_SETS)
  940. num_sds = adapter->max_sds_rings;
  941. else
  942. num_sds = QLCNIC_MAX_RING_SETS;
  943. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  944. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  945. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  946. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  947. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  948. /* set mailbox hdr and capabilities */
  949. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  950. QLCNIC_CMD_CREATE_RX_CTX);
  951. if (err)
  952. return err;
  953. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  954. cmd.req.arg[0] |= (0x3 << 29);
  955. cmd.req.arg[1] = cap;
  956. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  957. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  958. if (qlcnic_sriov_pf_check(adapter))
  959. qlcnic_pf_set_interface_id_create_rx_ctx(adapter,
  960. &cmd.req.arg[6]);
  961. /* set up status rings, mbx 8-57/87 */
  962. index = QLC_83XX_HOST_SDS_MBX_IDX;
  963. for (i = 0; i < num_sds; i++) {
  964. memset(&sds_mbx, 0, sds_mbx_size);
  965. sds = &recv_ctx->sds_rings[i];
  966. sds->consumer = 0;
  967. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  968. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  969. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  970. sds_mbx.sds_ring_size = sds->num_desc;
  971. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  972. intrpt_id = ahw->intr_tbl[i].id;
  973. else
  974. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  975. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  976. sds_mbx.intrpt_id = intrpt_id;
  977. else
  978. sds_mbx.intrpt_id = 0xffff;
  979. sds_mbx.intrpt_val = 0;
  980. buf = &cmd.req.arg[index];
  981. memcpy(buf, &sds_mbx, sds_mbx_size);
  982. index += sds_mbx_size / sizeof(u32);
  983. }
  984. /* set up receive rings, mbx 88-111/135 */
  985. index = QLCNIC_HOST_RDS_MBX_IDX;
  986. rds = &recv_ctx->rds_rings[0];
  987. rds->producer = 0;
  988. memset(&rds_mbx, 0, rds_mbx_size);
  989. rds_mbx.phy_addr_reg_low = LSD(rds->phys_addr);
  990. rds_mbx.phy_addr_reg_high = MSD(rds->phys_addr);
  991. rds_mbx.reg_ring_sz = rds->dma_size;
  992. rds_mbx.reg_ring_len = rds->num_desc;
  993. /* Jumbo ring */
  994. rds = &recv_ctx->rds_rings[1];
  995. rds->producer = 0;
  996. rds_mbx.phy_addr_jmb_low = LSD(rds->phys_addr);
  997. rds_mbx.phy_addr_jmb_high = MSD(rds->phys_addr);
  998. rds_mbx.jmb_ring_sz = rds->dma_size;
  999. rds_mbx.jmb_ring_len = rds->num_desc;
  1000. buf = &cmd.req.arg[index];
  1001. memcpy(buf, &rds_mbx, rds_mbx_size);
  1002. /* send the mailbox command */
  1003. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  1004. if (err) {
  1005. dev_err(&adapter->pdev->dev,
  1006. "Failed to create Rx ctx in firmware%d\n", err);
  1007. goto out;
  1008. }
  1009. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  1010. recv_ctx->context_id = mbx_out->ctx_id;
  1011. recv_ctx->state = mbx_out->state;
  1012. recv_ctx->virt_port = mbx_out->vport_id;
  1013. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  1014. recv_ctx->context_id, recv_ctx->state);
  1015. /* Receive descriptor ring */
  1016. /* Standard ring */
  1017. rds = &recv_ctx->rds_rings[0];
  1018. rds->crb_rcv_producer = ahw->pci_base0 +
  1019. mbx_out->host_prod[0].reg_buf;
  1020. /* Jumbo ring */
  1021. rds = &recv_ctx->rds_rings[1];
  1022. rds->crb_rcv_producer = ahw->pci_base0 +
  1023. mbx_out->host_prod[0].jmb_buf;
  1024. /* status descriptor ring */
  1025. for (i = 0; i < num_sds; i++) {
  1026. sds = &recv_ctx->sds_rings[i];
  1027. sds->crb_sts_consumer = ahw->pci_base0 +
  1028. mbx_out->host_csmr[i];
  1029. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1030. intr_mask = ahw->intr_tbl[i].src;
  1031. else
  1032. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  1033. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1034. }
  1035. if (adapter->max_sds_rings > QLCNIC_MAX_RING_SETS)
  1036. err = qlcnic_83xx_add_rings(adapter);
  1037. out:
  1038. qlcnic_free_mbx_args(&cmd);
  1039. return err;
  1040. }
  1041. void qlcnic_83xx_del_tx_ctx(struct qlcnic_adapter *adapter,
  1042. struct qlcnic_host_tx_ring *tx_ring)
  1043. {
  1044. struct qlcnic_cmd_args cmd;
  1045. u32 temp = 0;
  1046. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_TX_CTX))
  1047. return;
  1048. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1049. cmd.req.arg[0] |= (0x3 << 29);
  1050. if (qlcnic_sriov_pf_check(adapter))
  1051. qlcnic_pf_set_interface_id_del_tx_ctx(adapter, &temp);
  1052. cmd.req.arg[1] = tx_ring->ctx_id | temp;
  1053. if (qlcnic_issue_cmd(adapter, &cmd))
  1054. dev_err(&adapter->pdev->dev,
  1055. "Failed to destroy tx ctx in firmware\n");
  1056. qlcnic_free_mbx_args(&cmd);
  1057. }
  1058. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  1059. struct qlcnic_host_tx_ring *tx, int ring)
  1060. {
  1061. int err;
  1062. u16 msix_id;
  1063. u32 *buf, intr_mask, temp = 0;
  1064. struct qlcnic_cmd_args cmd;
  1065. struct qlcnic_tx_mbx mbx;
  1066. struct qlcnic_tx_mbx_out *mbx_out;
  1067. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1068. u32 msix_vector;
  1069. /* Reset host resources */
  1070. tx->producer = 0;
  1071. tx->sw_consumer = 0;
  1072. *(tx->hw_consumer) = 0;
  1073. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1074. /* setup mailbox inbox registerss */
  1075. mbx.phys_addr_low = LSD(tx->phys_addr);
  1076. mbx.phys_addr_high = MSD(tx->phys_addr);
  1077. mbx.cnsmr_index_low = LSD(tx->hw_cons_phys_addr);
  1078. mbx.cnsmr_index_high = MSD(tx->hw_cons_phys_addr);
  1079. mbx.size = tx->num_desc;
  1080. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1081. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  1082. msix_vector = adapter->max_sds_rings + ring;
  1083. else
  1084. msix_vector = adapter->max_sds_rings - 1;
  1085. msix_id = ahw->intr_tbl[msix_vector].id;
  1086. } else {
  1087. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1088. }
  1089. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1090. mbx.intr_id = msix_id;
  1091. else
  1092. mbx.intr_id = 0xffff;
  1093. mbx.src = 0;
  1094. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1095. if (err)
  1096. return err;
  1097. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1098. cmd.req.arg[0] |= (0x3 << 29);
  1099. if (qlcnic_sriov_pf_check(adapter))
  1100. qlcnic_pf_set_interface_id_create_tx_ctx(adapter, &temp);
  1101. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1102. cmd.req.arg[5] = QLCNIC_MAX_TX_QUEUES | temp;
  1103. buf = &cmd.req.arg[6];
  1104. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1105. /* send the mailbox command*/
  1106. err = qlcnic_issue_cmd(adapter, &cmd);
  1107. if (err) {
  1108. dev_err(&adapter->pdev->dev,
  1109. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1110. goto out;
  1111. }
  1112. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1113. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1114. tx->ctx_id = mbx_out->ctx_id;
  1115. if ((adapter->flags & QLCNIC_MSIX_ENABLED) &&
  1116. !(adapter->flags & QLCNIC_TX_INTR_SHARED)) {
  1117. intr_mask = ahw->intr_tbl[adapter->max_sds_rings + ring].src;
  1118. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1119. }
  1120. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  1121. tx->ctx_id, mbx_out->state);
  1122. out:
  1123. qlcnic_free_mbx_args(&cmd);
  1124. return err;
  1125. }
  1126. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test,
  1127. int num_sds_ring)
  1128. {
  1129. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1130. struct qlcnic_host_sds_ring *sds_ring;
  1131. struct qlcnic_host_rds_ring *rds_ring;
  1132. u16 adapter_state = adapter->is_up;
  1133. u8 ring;
  1134. int ret;
  1135. netif_device_detach(netdev);
  1136. if (netif_running(netdev))
  1137. __qlcnic_down(adapter, netdev);
  1138. qlcnic_detach(adapter);
  1139. adapter->max_sds_rings = 1;
  1140. adapter->ahw->diag_test = test;
  1141. adapter->ahw->linkup = 0;
  1142. ret = qlcnic_attach(adapter);
  1143. if (ret) {
  1144. netif_device_attach(netdev);
  1145. return ret;
  1146. }
  1147. ret = qlcnic_fw_create_ctx(adapter);
  1148. if (ret) {
  1149. qlcnic_detach(adapter);
  1150. if (adapter_state == QLCNIC_ADAPTER_UP_MAGIC) {
  1151. adapter->max_sds_rings = num_sds_ring;
  1152. qlcnic_attach(adapter);
  1153. }
  1154. netif_device_attach(netdev);
  1155. return ret;
  1156. }
  1157. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1158. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1159. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1160. }
  1161. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1162. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1163. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1164. qlcnic_83xx_enable_intr(adapter, sds_ring);
  1165. }
  1166. }
  1167. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1168. /* disable and free mailbox interrupt */
  1169. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  1170. qlcnic_83xx_enable_mbx_poll(adapter);
  1171. qlcnic_83xx_free_mbx_intr(adapter);
  1172. }
  1173. adapter->ahw->loopback_state = 0;
  1174. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1175. }
  1176. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1177. return 0;
  1178. }
  1179. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1180. int max_sds_rings)
  1181. {
  1182. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1183. struct qlcnic_host_sds_ring *sds_ring;
  1184. int ring, err;
  1185. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1186. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1187. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1188. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1189. qlcnic_83xx_disable_intr(adapter, sds_ring);
  1190. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1191. qlcnic_83xx_enable_mbx_poll(adapter);
  1192. }
  1193. }
  1194. qlcnic_fw_destroy_ctx(adapter);
  1195. qlcnic_detach(adapter);
  1196. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1197. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  1198. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1199. qlcnic_83xx_disable_mbx_poll(adapter);
  1200. if (err) {
  1201. dev_err(&adapter->pdev->dev,
  1202. "%s: failed to setup mbx interrupt\n",
  1203. __func__);
  1204. goto out;
  1205. }
  1206. }
  1207. }
  1208. adapter->ahw->diag_test = 0;
  1209. adapter->max_sds_rings = max_sds_rings;
  1210. if (qlcnic_attach(adapter))
  1211. goto out;
  1212. if (netif_running(netdev))
  1213. __qlcnic_up(adapter, netdev);
  1214. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST &&
  1215. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  1216. qlcnic_83xx_disable_mbx_poll(adapter);
  1217. out:
  1218. netif_device_attach(netdev);
  1219. }
  1220. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1221. u32 beacon)
  1222. {
  1223. struct qlcnic_cmd_args cmd;
  1224. u32 mbx_in;
  1225. int i, status = 0;
  1226. if (state) {
  1227. /* Get LED configuration */
  1228. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1229. QLCNIC_CMD_GET_LED_CONFIG);
  1230. if (status)
  1231. return status;
  1232. status = qlcnic_issue_cmd(adapter, &cmd);
  1233. if (status) {
  1234. dev_err(&adapter->pdev->dev,
  1235. "Get led config failed.\n");
  1236. goto mbx_err;
  1237. } else {
  1238. for (i = 0; i < 4; i++)
  1239. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1240. }
  1241. qlcnic_free_mbx_args(&cmd);
  1242. /* Set LED Configuration */
  1243. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1244. LSW(QLC_83XX_LED_CONFIG);
  1245. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1246. QLCNIC_CMD_SET_LED_CONFIG);
  1247. if (status)
  1248. return status;
  1249. cmd.req.arg[1] = mbx_in;
  1250. cmd.req.arg[2] = mbx_in;
  1251. cmd.req.arg[3] = mbx_in;
  1252. if (beacon)
  1253. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1254. status = qlcnic_issue_cmd(adapter, &cmd);
  1255. if (status) {
  1256. dev_err(&adapter->pdev->dev,
  1257. "Set led config failed.\n");
  1258. }
  1259. mbx_err:
  1260. qlcnic_free_mbx_args(&cmd);
  1261. return status;
  1262. } else {
  1263. /* Restoring default LED configuration */
  1264. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1265. QLCNIC_CMD_SET_LED_CONFIG);
  1266. if (status)
  1267. return status;
  1268. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1269. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1270. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1271. if (beacon)
  1272. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1273. status = qlcnic_issue_cmd(adapter, &cmd);
  1274. if (status)
  1275. dev_err(&adapter->pdev->dev,
  1276. "Restoring led config failed.\n");
  1277. qlcnic_free_mbx_args(&cmd);
  1278. return status;
  1279. }
  1280. }
  1281. int qlcnic_83xx_set_led(struct net_device *netdev,
  1282. enum ethtool_phys_id_state state)
  1283. {
  1284. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1285. int err = -EIO, active = 1;
  1286. if (adapter->ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1287. netdev_warn(netdev,
  1288. "LED test is not supported in non-privileged mode\n");
  1289. return -EOPNOTSUPP;
  1290. }
  1291. switch (state) {
  1292. case ETHTOOL_ID_ACTIVE:
  1293. if (test_and_set_bit(__QLCNIC_LED_ENABLE, &adapter->state))
  1294. return -EBUSY;
  1295. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1296. break;
  1297. err = qlcnic_83xx_config_led(adapter, active, 0);
  1298. if (err)
  1299. netdev_err(netdev, "Failed to set LED blink state\n");
  1300. break;
  1301. case ETHTOOL_ID_INACTIVE:
  1302. active = 0;
  1303. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1304. break;
  1305. err = qlcnic_83xx_config_led(adapter, active, 0);
  1306. if (err)
  1307. netdev_err(netdev, "Failed to reset LED blink state\n");
  1308. break;
  1309. default:
  1310. return -EINVAL;
  1311. }
  1312. if (!active || err)
  1313. clear_bit(__QLCNIC_LED_ENABLE, &adapter->state);
  1314. return err;
  1315. }
  1316. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1317. int enable)
  1318. {
  1319. struct qlcnic_cmd_args cmd;
  1320. int status;
  1321. if (qlcnic_sriov_vf_check(adapter))
  1322. return;
  1323. if (enable) {
  1324. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1325. QLCNIC_CMD_INIT_NIC_FUNC);
  1326. if (status)
  1327. return;
  1328. cmd.req.arg[1] = BIT_0 | BIT_31;
  1329. } else {
  1330. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1331. QLCNIC_CMD_STOP_NIC_FUNC);
  1332. if (status)
  1333. return;
  1334. cmd.req.arg[1] = BIT_0 | BIT_31;
  1335. }
  1336. status = qlcnic_issue_cmd(adapter, &cmd);
  1337. if (status)
  1338. dev_err(&adapter->pdev->dev,
  1339. "Failed to %s in NIC IDC function event.\n",
  1340. (enable ? "register" : "unregister"));
  1341. qlcnic_free_mbx_args(&cmd);
  1342. }
  1343. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1344. {
  1345. struct qlcnic_cmd_args cmd;
  1346. int err;
  1347. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1348. if (err)
  1349. return err;
  1350. cmd.req.arg[1] = adapter->ahw->port_config;
  1351. err = qlcnic_issue_cmd(adapter, &cmd);
  1352. if (err)
  1353. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1354. qlcnic_free_mbx_args(&cmd);
  1355. return err;
  1356. }
  1357. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1358. {
  1359. struct qlcnic_cmd_args cmd;
  1360. int err;
  1361. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1362. if (err)
  1363. return err;
  1364. err = qlcnic_issue_cmd(adapter, &cmd);
  1365. if (err)
  1366. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1367. else
  1368. adapter->ahw->port_config = cmd.rsp.arg[1];
  1369. qlcnic_free_mbx_args(&cmd);
  1370. return err;
  1371. }
  1372. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1373. {
  1374. int err;
  1375. u32 temp;
  1376. struct qlcnic_cmd_args cmd;
  1377. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1378. if (err)
  1379. return err;
  1380. temp = adapter->recv_ctx->context_id << 16;
  1381. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1382. err = qlcnic_issue_cmd(adapter, &cmd);
  1383. if (err)
  1384. dev_info(&adapter->pdev->dev,
  1385. "Setup linkevent mailbox failed\n");
  1386. qlcnic_free_mbx_args(&cmd);
  1387. return err;
  1388. }
  1389. static void qlcnic_83xx_set_interface_id_promisc(struct qlcnic_adapter *adapter,
  1390. u32 *interface_id)
  1391. {
  1392. if (qlcnic_sriov_pf_check(adapter)) {
  1393. qlcnic_pf_set_interface_id_promisc(adapter, interface_id);
  1394. } else {
  1395. if (!qlcnic_sriov_vf_check(adapter))
  1396. *interface_id = adapter->recv_ctx->context_id << 16;
  1397. }
  1398. }
  1399. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1400. {
  1401. struct qlcnic_cmd_args *cmd = NULL;
  1402. u32 temp = 0;
  1403. int err;
  1404. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1405. return -EIO;
  1406. cmd = kzalloc(sizeof(*cmd), GFP_ATOMIC);
  1407. if (!cmd)
  1408. return -ENOMEM;
  1409. err = qlcnic_alloc_mbx_args(cmd, adapter,
  1410. QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1411. if (err)
  1412. goto out;
  1413. cmd->type = QLC_83XX_MBX_CMD_NO_WAIT;
  1414. qlcnic_83xx_set_interface_id_promisc(adapter, &temp);
  1415. cmd->req.arg[1] = (mode ? 1 : 0) | temp;
  1416. err = qlcnic_issue_cmd(adapter, cmd);
  1417. if (!err)
  1418. return err;
  1419. qlcnic_free_mbx_args(cmd);
  1420. out:
  1421. kfree(cmd);
  1422. return err;
  1423. }
  1424. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1425. {
  1426. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1427. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1428. int ret = 0, loop = 0, max_sds_rings = adapter->max_sds_rings;
  1429. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1430. netdev_warn(netdev,
  1431. "Loopback test not supported in non privileged mode\n");
  1432. return -ENOTSUPP;
  1433. }
  1434. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1435. netdev_info(netdev, "Device is resetting\n");
  1436. return -EBUSY;
  1437. }
  1438. if (qlcnic_get_diag_lock(adapter)) {
  1439. netdev_info(netdev, "Device is in diagnostics mode\n");
  1440. return -EBUSY;
  1441. }
  1442. netdev_info(netdev, "%s loopback test in progress\n",
  1443. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1444. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST,
  1445. max_sds_rings);
  1446. if (ret)
  1447. goto fail_diag_alloc;
  1448. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1449. if (ret)
  1450. goto free_diag_res;
  1451. /* Poll for link up event before running traffic */
  1452. do {
  1453. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1454. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1455. netdev_info(netdev,
  1456. "Device is resetting, free LB test resources\n");
  1457. ret = -EBUSY;
  1458. goto free_diag_res;
  1459. }
  1460. if (loop++ > QLC_83XX_LB_WAIT_COUNT) {
  1461. netdev_info(netdev,
  1462. "Firmware didn't sent link up event to loopback request\n");
  1463. ret = -ETIMEDOUT;
  1464. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1465. goto free_diag_res;
  1466. }
  1467. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1468. /* Make sure carrier is off and queue is stopped during loopback */
  1469. if (netif_running(netdev)) {
  1470. netif_carrier_off(netdev);
  1471. netif_tx_stop_all_queues(netdev);
  1472. }
  1473. ret = qlcnic_do_lb_test(adapter, mode);
  1474. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1475. free_diag_res:
  1476. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  1477. fail_diag_alloc:
  1478. adapter->max_sds_rings = max_sds_rings;
  1479. qlcnic_release_diag_lock(adapter);
  1480. return ret;
  1481. }
  1482. static void qlcnic_extend_lb_idc_cmpltn_wait(struct qlcnic_adapter *adapter,
  1483. u32 *max_wait_count)
  1484. {
  1485. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1486. int temp;
  1487. netdev_info(adapter->netdev, "Recieved loopback IDC time extend event for 0x%x seconds\n",
  1488. ahw->extend_lb_time);
  1489. temp = ahw->extend_lb_time * 1000;
  1490. *max_wait_count += temp / QLC_83XX_LB_MSLEEP_COUNT;
  1491. ahw->extend_lb_time = 0;
  1492. }
  1493. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1494. {
  1495. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1496. struct net_device *netdev = adapter->netdev;
  1497. u32 config, max_wait_count;
  1498. int status = 0, loop = 0;
  1499. ahw->extend_lb_time = 0;
  1500. max_wait_count = QLC_83XX_LB_WAIT_COUNT;
  1501. status = qlcnic_83xx_get_port_config(adapter);
  1502. if (status)
  1503. return status;
  1504. config = ahw->port_config;
  1505. /* Check if port is already in loopback mode */
  1506. if ((config & QLC_83XX_CFG_LOOPBACK_HSS) ||
  1507. (config & QLC_83XX_CFG_LOOPBACK_EXT)) {
  1508. netdev_err(netdev,
  1509. "Port already in Loopback mode.\n");
  1510. return -EINPROGRESS;
  1511. }
  1512. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1513. if (mode == QLCNIC_ILB_MODE)
  1514. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1515. if (mode == QLCNIC_ELB_MODE)
  1516. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1517. status = qlcnic_83xx_set_port_config(adapter);
  1518. if (status) {
  1519. netdev_err(netdev,
  1520. "Failed to Set Loopback Mode = 0x%x.\n",
  1521. ahw->port_config);
  1522. ahw->port_config = config;
  1523. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1524. return status;
  1525. }
  1526. /* Wait for Link and IDC Completion AEN */
  1527. do {
  1528. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1529. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1530. netdev_info(netdev,
  1531. "Device is resetting, free LB test resources\n");
  1532. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1533. return -EBUSY;
  1534. }
  1535. if (ahw->extend_lb_time)
  1536. qlcnic_extend_lb_idc_cmpltn_wait(adapter,
  1537. &max_wait_count);
  1538. if (loop++ > max_wait_count) {
  1539. netdev_err(netdev, "%s: Did not receive loopback IDC completion AEN\n",
  1540. __func__);
  1541. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1542. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1543. return -ETIMEDOUT;
  1544. }
  1545. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1546. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1547. QLCNIC_MAC_ADD);
  1548. return status;
  1549. }
  1550. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1551. {
  1552. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1553. u32 config = ahw->port_config, max_wait_count;
  1554. struct net_device *netdev = adapter->netdev;
  1555. int status = 0, loop = 0;
  1556. ahw->extend_lb_time = 0;
  1557. max_wait_count = QLC_83XX_LB_WAIT_COUNT;
  1558. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1559. if (mode == QLCNIC_ILB_MODE)
  1560. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1561. if (mode == QLCNIC_ELB_MODE)
  1562. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1563. status = qlcnic_83xx_set_port_config(adapter);
  1564. if (status) {
  1565. netdev_err(netdev,
  1566. "Failed to Clear Loopback Mode = 0x%x.\n",
  1567. ahw->port_config);
  1568. ahw->port_config = config;
  1569. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1570. return status;
  1571. }
  1572. /* Wait for Link and IDC Completion AEN */
  1573. do {
  1574. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1575. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1576. netdev_info(netdev,
  1577. "Device is resetting, free LB test resources\n");
  1578. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1579. return -EBUSY;
  1580. }
  1581. if (ahw->extend_lb_time)
  1582. qlcnic_extend_lb_idc_cmpltn_wait(adapter,
  1583. &max_wait_count);
  1584. if (loop++ > max_wait_count) {
  1585. netdev_err(netdev, "%s: Did not receive loopback IDC completion AEN\n",
  1586. __func__);
  1587. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1588. return -ETIMEDOUT;
  1589. }
  1590. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1591. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1592. QLCNIC_MAC_DEL);
  1593. return status;
  1594. }
  1595. static void qlcnic_83xx_set_interface_id_ipaddr(struct qlcnic_adapter *adapter,
  1596. u32 *interface_id)
  1597. {
  1598. if (qlcnic_sriov_pf_check(adapter)) {
  1599. qlcnic_pf_set_interface_id_ipaddr(adapter, interface_id);
  1600. } else {
  1601. if (!qlcnic_sriov_vf_check(adapter))
  1602. *interface_id = adapter->recv_ctx->context_id << 16;
  1603. }
  1604. }
  1605. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1606. int mode)
  1607. {
  1608. int err;
  1609. u32 temp = 0, temp_ip;
  1610. struct qlcnic_cmd_args cmd;
  1611. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1612. QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1613. if (err)
  1614. return;
  1615. qlcnic_83xx_set_interface_id_ipaddr(adapter, &temp);
  1616. if (mode == QLCNIC_IP_UP)
  1617. cmd.req.arg[1] = 1 | temp;
  1618. else
  1619. cmd.req.arg[1] = 2 | temp;
  1620. /*
  1621. * Adapter needs IP address in network byte order.
  1622. * But hardware mailbox registers go through writel(), hence IP address
  1623. * gets swapped on big endian architecture.
  1624. * To negate swapping of writel() on big endian architecture
  1625. * use swab32(value).
  1626. */
  1627. temp_ip = swab32(ntohl(ip));
  1628. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1629. err = qlcnic_issue_cmd(adapter, &cmd);
  1630. if (err != QLCNIC_RCODE_SUCCESS)
  1631. dev_err(&adapter->netdev->dev,
  1632. "could not notify %s IP 0x%x request\n",
  1633. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1634. qlcnic_free_mbx_args(&cmd);
  1635. }
  1636. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1637. {
  1638. int err;
  1639. u32 temp, arg1;
  1640. struct qlcnic_cmd_args cmd;
  1641. int lro_bit_mask;
  1642. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1643. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1644. return 0;
  1645. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1646. if (err)
  1647. return err;
  1648. temp = adapter->recv_ctx->context_id << 16;
  1649. arg1 = lro_bit_mask | temp;
  1650. cmd.req.arg[1] = arg1;
  1651. err = qlcnic_issue_cmd(adapter, &cmd);
  1652. if (err)
  1653. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1654. qlcnic_free_mbx_args(&cmd);
  1655. return err;
  1656. }
  1657. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1658. {
  1659. int err;
  1660. u32 word;
  1661. struct qlcnic_cmd_args cmd;
  1662. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1663. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1664. 0x255b0ec26d5a56daULL };
  1665. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1666. if (err)
  1667. return err;
  1668. /*
  1669. * RSS request:
  1670. * bits 3-0: Rsvd
  1671. * 5-4: hash_type_ipv4
  1672. * 7-6: hash_type_ipv6
  1673. * 8: enable
  1674. * 9: use indirection table
  1675. * 16-31: indirection table mask
  1676. */
  1677. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1678. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1679. ((u32)(enable & 0x1) << 8) |
  1680. ((0x7ULL) << 16);
  1681. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1682. cmd.req.arg[2] = word;
  1683. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1684. err = qlcnic_issue_cmd(adapter, &cmd);
  1685. if (err)
  1686. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1687. qlcnic_free_mbx_args(&cmd);
  1688. return err;
  1689. }
  1690. static void qlcnic_83xx_set_interface_id_macaddr(struct qlcnic_adapter *adapter,
  1691. u32 *interface_id)
  1692. {
  1693. if (qlcnic_sriov_pf_check(adapter)) {
  1694. qlcnic_pf_set_interface_id_macaddr(adapter, interface_id);
  1695. } else {
  1696. if (!qlcnic_sriov_vf_check(adapter))
  1697. *interface_id = adapter->recv_ctx->context_id << 16;
  1698. }
  1699. }
  1700. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1701. u16 vlan_id, u8 op)
  1702. {
  1703. struct qlcnic_cmd_args *cmd = NULL;
  1704. struct qlcnic_macvlan_mbx mv;
  1705. u32 *buf, temp = 0;
  1706. int err;
  1707. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1708. return -EIO;
  1709. cmd = kzalloc(sizeof(*cmd), GFP_ATOMIC);
  1710. if (!cmd)
  1711. return -ENOMEM;
  1712. err = qlcnic_alloc_mbx_args(cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1713. if (err)
  1714. goto out;
  1715. cmd->type = QLC_83XX_MBX_CMD_NO_WAIT;
  1716. if (vlan_id)
  1717. op = (op == QLCNIC_MAC_ADD || op == QLCNIC_MAC_VLAN_ADD) ?
  1718. QLCNIC_MAC_VLAN_ADD : QLCNIC_MAC_VLAN_DEL;
  1719. cmd->req.arg[1] = op | (1 << 8);
  1720. qlcnic_83xx_set_interface_id_macaddr(adapter, &temp);
  1721. cmd->req.arg[1] |= temp;
  1722. mv.vlan = vlan_id;
  1723. mv.mac_addr0 = addr[0];
  1724. mv.mac_addr1 = addr[1];
  1725. mv.mac_addr2 = addr[2];
  1726. mv.mac_addr3 = addr[3];
  1727. mv.mac_addr4 = addr[4];
  1728. mv.mac_addr5 = addr[5];
  1729. buf = &cmd->req.arg[2];
  1730. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1731. err = qlcnic_issue_cmd(adapter, cmd);
  1732. if (!err)
  1733. return err;
  1734. qlcnic_free_mbx_args(cmd);
  1735. out:
  1736. kfree(cmd);
  1737. return err;
  1738. }
  1739. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1740. u16 vlan_id)
  1741. {
  1742. u8 mac[ETH_ALEN];
  1743. memcpy(&mac, addr, ETH_ALEN);
  1744. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1745. }
  1746. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1747. u8 type, struct qlcnic_cmd_args *cmd)
  1748. {
  1749. switch (type) {
  1750. case QLCNIC_SET_STATION_MAC:
  1751. case QLCNIC_SET_FAC_DEF_MAC:
  1752. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1753. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1754. break;
  1755. }
  1756. cmd->req.arg[1] = type;
  1757. }
  1758. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac,
  1759. u8 function)
  1760. {
  1761. int err, i;
  1762. struct qlcnic_cmd_args cmd;
  1763. u32 mac_low, mac_high;
  1764. function = 0;
  1765. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1766. if (err)
  1767. return err;
  1768. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1769. err = qlcnic_issue_cmd(adapter, &cmd);
  1770. if (err == QLCNIC_RCODE_SUCCESS) {
  1771. mac_low = cmd.rsp.arg[1];
  1772. mac_high = cmd.rsp.arg[2];
  1773. for (i = 0; i < 2; i++)
  1774. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1775. for (i = 2; i < 6; i++)
  1776. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1777. } else {
  1778. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1779. err);
  1780. err = -EIO;
  1781. }
  1782. qlcnic_free_mbx_args(&cmd);
  1783. return err;
  1784. }
  1785. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1786. {
  1787. int err;
  1788. u16 temp;
  1789. struct qlcnic_cmd_args cmd;
  1790. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1791. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1792. return;
  1793. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1794. if (err)
  1795. return;
  1796. if (coal->type == QLCNIC_INTR_COAL_TYPE_RX) {
  1797. temp = adapter->recv_ctx->context_id;
  1798. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_RX | temp << 16;
  1799. temp = coal->rx_time_us;
  1800. cmd.req.arg[2] = coal->rx_packets | temp << 16;
  1801. } else if (coal->type == QLCNIC_INTR_COAL_TYPE_TX) {
  1802. temp = adapter->tx_ring->ctx_id;
  1803. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_TX | temp << 16;
  1804. temp = coal->tx_time_us;
  1805. cmd.req.arg[2] = coal->tx_packets | temp << 16;
  1806. }
  1807. cmd.req.arg[3] = coal->flag;
  1808. err = qlcnic_issue_cmd(adapter, &cmd);
  1809. if (err != QLCNIC_RCODE_SUCCESS)
  1810. dev_info(&adapter->pdev->dev,
  1811. "Failed to send interrupt coalescence parameters\n");
  1812. qlcnic_free_mbx_args(&cmd);
  1813. }
  1814. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1815. u32 data[])
  1816. {
  1817. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1818. u8 link_status, duplex;
  1819. /* link speed */
  1820. link_status = LSB(data[3]) & 1;
  1821. if (link_status) {
  1822. ahw->link_speed = MSW(data[2]);
  1823. duplex = LSB(MSW(data[3]));
  1824. if (duplex)
  1825. ahw->link_duplex = DUPLEX_FULL;
  1826. else
  1827. ahw->link_duplex = DUPLEX_HALF;
  1828. } else {
  1829. ahw->link_speed = SPEED_UNKNOWN;
  1830. ahw->link_duplex = DUPLEX_UNKNOWN;
  1831. }
  1832. ahw->link_autoneg = MSB(MSW(data[3]));
  1833. ahw->module_type = MSB(LSW(data[3]));
  1834. ahw->has_link_events = 1;
  1835. qlcnic_advert_link_change(adapter, link_status);
  1836. }
  1837. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1838. {
  1839. struct qlcnic_adapter *adapter = data;
  1840. struct qlcnic_mailbox *mbx;
  1841. u32 mask, resp, event;
  1842. unsigned long flags;
  1843. mbx = adapter->ahw->mailbox;
  1844. spin_lock_irqsave(&mbx->aen_lock, flags);
  1845. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  1846. if (!(resp & QLCNIC_SET_OWNER))
  1847. goto out;
  1848. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  1849. if (event & QLCNIC_MBX_ASYNC_EVENT)
  1850. __qlcnic_83xx_process_aen(adapter);
  1851. else
  1852. qlcnic_83xx_notify_mbx_response(mbx);
  1853. out:
  1854. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  1855. writel(0, adapter->ahw->pci_base0 + mask);
  1856. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  1857. return IRQ_HANDLED;
  1858. }
  1859. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1860. {
  1861. int err = -EIO;
  1862. struct qlcnic_cmd_args cmd;
  1863. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1864. dev_err(&adapter->pdev->dev,
  1865. "%s: Error, invoked by non management func\n",
  1866. __func__);
  1867. return err;
  1868. }
  1869. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1870. if (err)
  1871. return err;
  1872. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1873. err = qlcnic_issue_cmd(adapter, &cmd);
  1874. if (err != QLCNIC_RCODE_SUCCESS) {
  1875. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1876. err);
  1877. err = -EIO;
  1878. }
  1879. qlcnic_free_mbx_args(&cmd);
  1880. return err;
  1881. }
  1882. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1883. struct qlcnic_info *nic)
  1884. {
  1885. int i, err = -EIO;
  1886. struct qlcnic_cmd_args cmd;
  1887. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1888. dev_err(&adapter->pdev->dev,
  1889. "%s: Error, invoked by non management func\n",
  1890. __func__);
  1891. return err;
  1892. }
  1893. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1894. if (err)
  1895. return err;
  1896. cmd.req.arg[1] = (nic->pci_func << 16);
  1897. cmd.req.arg[2] = 0x1 << 16;
  1898. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1899. cmd.req.arg[4] = nic->capabilities;
  1900. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1901. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1902. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1903. for (i = 8; i < 32; i++)
  1904. cmd.req.arg[i] = 0;
  1905. err = qlcnic_issue_cmd(adapter, &cmd);
  1906. if (err != QLCNIC_RCODE_SUCCESS) {
  1907. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1908. err);
  1909. err = -EIO;
  1910. }
  1911. qlcnic_free_mbx_args(&cmd);
  1912. return err;
  1913. }
  1914. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1915. struct qlcnic_info *npar_info, u8 func_id)
  1916. {
  1917. int err;
  1918. u32 temp;
  1919. u8 op = 0;
  1920. struct qlcnic_cmd_args cmd;
  1921. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1922. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1923. if (err)
  1924. return err;
  1925. if (func_id != ahw->pci_func) {
  1926. temp = func_id << 16;
  1927. cmd.req.arg[1] = op | BIT_31 | temp;
  1928. } else {
  1929. cmd.req.arg[1] = ahw->pci_func << 16;
  1930. }
  1931. err = qlcnic_issue_cmd(adapter, &cmd);
  1932. if (err) {
  1933. dev_info(&adapter->pdev->dev,
  1934. "Failed to get nic info %d\n", err);
  1935. goto out;
  1936. }
  1937. npar_info->op_type = cmd.rsp.arg[1];
  1938. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1939. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1940. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1941. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1942. npar_info->capabilities = cmd.rsp.arg[4];
  1943. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1944. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1945. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1946. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1947. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1948. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1949. if (cmd.rsp.arg[8] & 0x1)
  1950. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1951. if (cmd.rsp.arg[8] & 0x10000) {
  1952. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1953. npar_info->max_linkspeed_reg_offset = temp;
  1954. }
  1955. if (npar_info->capabilities & QLCNIC_FW_CAPABILITY_MORE_CAPS)
  1956. memcpy(ahw->extra_capability, &cmd.rsp.arg[16],
  1957. sizeof(ahw->extra_capability));
  1958. out:
  1959. qlcnic_free_mbx_args(&cmd);
  1960. return err;
  1961. }
  1962. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1963. struct qlcnic_pci_info *pci_info)
  1964. {
  1965. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1966. struct device *dev = &adapter->pdev->dev;
  1967. struct qlcnic_cmd_args cmd;
  1968. int i, err = 0, j = 0;
  1969. u32 temp;
  1970. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1971. if (err)
  1972. return err;
  1973. err = qlcnic_issue_cmd(adapter, &cmd);
  1974. ahw->act_pci_func = 0;
  1975. if (err == QLCNIC_RCODE_SUCCESS) {
  1976. ahw->max_pci_func = cmd.rsp.arg[1] & 0xFF;
  1977. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1978. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1979. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1980. i++;
  1981. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1982. if (pci_info->type == QLCNIC_TYPE_NIC)
  1983. ahw->act_pci_func++;
  1984. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1985. pci_info->default_port = temp;
  1986. i++;
  1987. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1988. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1989. pci_info->tx_max_bw = temp;
  1990. i = i + 2;
  1991. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1992. i++;
  1993. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1994. i = i + 3;
  1995. if (ahw->op_mode == QLCNIC_MGMT_FUNC)
  1996. dev_info(dev, "id = %d active = %d type = %d\n"
  1997. "\tport = %d min bw = %d max bw = %d\n"
  1998. "\tmac_addr = %pM\n", pci_info->id,
  1999. pci_info->active, pci_info->type,
  2000. pci_info->default_port,
  2001. pci_info->tx_min_bw,
  2002. pci_info->tx_max_bw, pci_info->mac);
  2003. }
  2004. if (ahw->op_mode == QLCNIC_MGMT_FUNC)
  2005. dev_info(dev, "Max functions = %d, active functions = %d\n",
  2006. ahw->max_pci_func, ahw->act_pci_func);
  2007. } else {
  2008. dev_err(dev, "Failed to get PCI Info, error = %d\n", err);
  2009. err = -EIO;
  2010. }
  2011. qlcnic_free_mbx_args(&cmd);
  2012. return err;
  2013. }
  2014. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  2015. {
  2016. int i, index, err;
  2017. u8 max_ints;
  2018. u32 val, temp, type;
  2019. struct qlcnic_cmd_args cmd;
  2020. max_ints = adapter->ahw->num_msix - 1;
  2021. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  2022. if (err)
  2023. return err;
  2024. cmd.req.arg[1] = max_ints;
  2025. if (qlcnic_sriov_vf_check(adapter))
  2026. cmd.req.arg[1] |= (adapter->ahw->pci_func << 8) | BIT_16;
  2027. for (i = 0, index = 2; i < max_ints; i++) {
  2028. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  2029. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  2030. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  2031. val |= (adapter->ahw->intr_tbl[i].id << 16);
  2032. cmd.req.arg[index++] = val;
  2033. }
  2034. err = qlcnic_issue_cmd(adapter, &cmd);
  2035. if (err) {
  2036. dev_err(&adapter->pdev->dev,
  2037. "Failed to configure interrupts 0x%x\n", err);
  2038. goto out;
  2039. }
  2040. max_ints = cmd.rsp.arg[1];
  2041. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  2042. val = cmd.rsp.arg[index];
  2043. if (LSB(val)) {
  2044. dev_info(&adapter->pdev->dev,
  2045. "Can't configure interrupt %d\n",
  2046. adapter->ahw->intr_tbl[i].id);
  2047. continue;
  2048. }
  2049. if (op_type) {
  2050. adapter->ahw->intr_tbl[i].id = MSW(val);
  2051. adapter->ahw->intr_tbl[i].enabled = 1;
  2052. temp = cmd.rsp.arg[index + 1];
  2053. adapter->ahw->intr_tbl[i].src = temp;
  2054. } else {
  2055. adapter->ahw->intr_tbl[i].id = i;
  2056. adapter->ahw->intr_tbl[i].enabled = 0;
  2057. adapter->ahw->intr_tbl[i].src = 0;
  2058. }
  2059. }
  2060. out:
  2061. qlcnic_free_mbx_args(&cmd);
  2062. return err;
  2063. }
  2064. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  2065. {
  2066. int id, timeout = 0;
  2067. u32 status = 0;
  2068. while (status == 0) {
  2069. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  2070. if (status)
  2071. break;
  2072. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  2073. id = QLC_SHARED_REG_RD32(adapter,
  2074. QLCNIC_FLASH_LOCK_OWNER);
  2075. dev_err(&adapter->pdev->dev,
  2076. "%s: failed, lock held by %d\n", __func__, id);
  2077. return -EIO;
  2078. }
  2079. usleep_range(1000, 2000);
  2080. }
  2081. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  2082. return 0;
  2083. }
  2084. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  2085. {
  2086. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  2087. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  2088. }
  2089. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  2090. u32 flash_addr, u8 *p_data,
  2091. int count)
  2092. {
  2093. u32 word, range, flash_offset, addr = flash_addr, ret;
  2094. ulong indirect_add, direct_window;
  2095. int i, err = 0;
  2096. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  2097. if (addr & 0x3) {
  2098. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2099. return -EIO;
  2100. }
  2101. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  2102. (addr));
  2103. range = flash_offset + (count * sizeof(u32));
  2104. /* Check if data is spread across multiple sectors */
  2105. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2106. /* Multi sector read */
  2107. for (i = 0; i < count; i++) {
  2108. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2109. ret = QLCRD32(adapter, indirect_add, &err);
  2110. if (err == -EIO)
  2111. return err;
  2112. word = ret;
  2113. *(u32 *)p_data = word;
  2114. p_data = p_data + 4;
  2115. addr = addr + 4;
  2116. flash_offset = flash_offset + 4;
  2117. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2118. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  2119. /* This write is needed once for each sector */
  2120. qlcnic_83xx_wrt_reg_indirect(adapter,
  2121. direct_window,
  2122. (addr));
  2123. flash_offset = 0;
  2124. }
  2125. }
  2126. } else {
  2127. /* Single sector read */
  2128. for (i = 0; i < count; i++) {
  2129. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2130. ret = QLCRD32(adapter, indirect_add, &err);
  2131. if (err == -EIO)
  2132. return err;
  2133. word = ret;
  2134. *(u32 *)p_data = word;
  2135. p_data = p_data + 4;
  2136. addr = addr + 4;
  2137. }
  2138. }
  2139. return 0;
  2140. }
  2141. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  2142. {
  2143. u32 status;
  2144. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  2145. int err = 0;
  2146. do {
  2147. status = QLCRD32(adapter, QLC_83XX_FLASH_STATUS, &err);
  2148. if (err == -EIO)
  2149. return err;
  2150. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  2151. QLC_83XX_FLASH_STATUS_READY)
  2152. break;
  2153. msleep(QLC_83XX_FLASH_STATUS_REG_POLL_DELAY);
  2154. } while (--retries);
  2155. if (!retries)
  2156. return -EIO;
  2157. return 0;
  2158. }
  2159. int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter *adapter)
  2160. {
  2161. int ret;
  2162. u32 cmd;
  2163. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  2164. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2165. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  2166. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2167. adapter->ahw->fdt.write_enable_bits);
  2168. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2169. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2170. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2171. if (ret)
  2172. return -EIO;
  2173. return 0;
  2174. }
  2175. int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter *adapter)
  2176. {
  2177. int ret;
  2178. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2179. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  2180. adapter->ahw->fdt.write_statusreg_cmd));
  2181. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2182. adapter->ahw->fdt.write_disable_bits);
  2183. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2184. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2185. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2186. if (ret)
  2187. return -EIO;
  2188. return 0;
  2189. }
  2190. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  2191. {
  2192. int ret, err = 0;
  2193. u32 mfg_id;
  2194. if (qlcnic_83xx_lock_flash(adapter))
  2195. return -EIO;
  2196. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2197. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  2198. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2199. QLC_83XX_FLASH_READ_CTRL);
  2200. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2201. if (ret) {
  2202. qlcnic_83xx_unlock_flash(adapter);
  2203. return -EIO;
  2204. }
  2205. mfg_id = QLCRD32(adapter, QLC_83XX_FLASH_RDDATA, &err);
  2206. if (err == -EIO) {
  2207. qlcnic_83xx_unlock_flash(adapter);
  2208. return err;
  2209. }
  2210. adapter->flash_mfg_id = (mfg_id & 0xFF);
  2211. qlcnic_83xx_unlock_flash(adapter);
  2212. return 0;
  2213. }
  2214. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  2215. {
  2216. int count, fdt_size, ret = 0;
  2217. fdt_size = sizeof(struct qlcnic_fdt);
  2218. count = fdt_size / sizeof(u32);
  2219. if (qlcnic_83xx_lock_flash(adapter))
  2220. return -EIO;
  2221. memset(&adapter->ahw->fdt, 0, fdt_size);
  2222. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  2223. (u8 *)&adapter->ahw->fdt,
  2224. count);
  2225. qlcnic_83xx_unlock_flash(adapter);
  2226. return ret;
  2227. }
  2228. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  2229. u32 sector_start_addr)
  2230. {
  2231. u32 reversed_addr, addr1, addr2, cmd;
  2232. int ret = -EIO;
  2233. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2234. return -EIO;
  2235. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2236. ret = qlcnic_83xx_enable_flash_write(adapter);
  2237. if (ret) {
  2238. qlcnic_83xx_unlock_flash(adapter);
  2239. dev_err(&adapter->pdev->dev,
  2240. "%s failed at %d\n",
  2241. __func__, __LINE__);
  2242. return ret;
  2243. }
  2244. }
  2245. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2246. if (ret) {
  2247. qlcnic_83xx_unlock_flash(adapter);
  2248. dev_err(&adapter->pdev->dev,
  2249. "%s: failed at %d\n", __func__, __LINE__);
  2250. return -EIO;
  2251. }
  2252. addr1 = (sector_start_addr & 0xFF) << 16;
  2253. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  2254. reversed_addr = addr1 | addr2;
  2255. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2256. reversed_addr);
  2257. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  2258. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  2259. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  2260. else
  2261. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2262. QLC_83XX_FLASH_OEM_ERASE_SIG);
  2263. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2264. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2265. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2266. if (ret) {
  2267. qlcnic_83xx_unlock_flash(adapter);
  2268. dev_err(&adapter->pdev->dev,
  2269. "%s: failed at %d\n", __func__, __LINE__);
  2270. return -EIO;
  2271. }
  2272. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2273. ret = qlcnic_83xx_disable_flash_write(adapter);
  2274. if (ret) {
  2275. qlcnic_83xx_unlock_flash(adapter);
  2276. dev_err(&adapter->pdev->dev,
  2277. "%s: failed at %d\n", __func__, __LINE__);
  2278. return ret;
  2279. }
  2280. }
  2281. qlcnic_83xx_unlock_flash(adapter);
  2282. return 0;
  2283. }
  2284. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  2285. u32 *p_data)
  2286. {
  2287. int ret = -EIO;
  2288. u32 addr1 = 0x00800000 | (addr >> 2);
  2289. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  2290. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  2291. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2292. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2293. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2294. if (ret) {
  2295. dev_err(&adapter->pdev->dev,
  2296. "%s: failed at %d\n", __func__, __LINE__);
  2297. return -EIO;
  2298. }
  2299. return 0;
  2300. }
  2301. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  2302. u32 *p_data, int count)
  2303. {
  2304. u32 temp;
  2305. int ret = -EIO, err = 0;
  2306. if ((count < QLC_83XX_FLASH_WRITE_MIN) ||
  2307. (count > QLC_83XX_FLASH_WRITE_MAX)) {
  2308. dev_err(&adapter->pdev->dev,
  2309. "%s: Invalid word count\n", __func__);
  2310. return -EIO;
  2311. }
  2312. temp = QLCRD32(adapter, QLC_83XX_FLASH_SPI_CONTROL, &err);
  2313. if (err == -EIO)
  2314. return err;
  2315. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  2316. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2317. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2318. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  2319. /* First DWORD write */
  2320. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2321. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2322. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  2323. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2324. if (ret) {
  2325. dev_err(&adapter->pdev->dev,
  2326. "%s: failed at %d\n", __func__, __LINE__);
  2327. return -EIO;
  2328. }
  2329. count--;
  2330. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2331. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  2332. /* Second to N-1 DWORD writes */
  2333. while (count != 1) {
  2334. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2335. *p_data++);
  2336. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2337. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  2338. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2339. if (ret) {
  2340. dev_err(&adapter->pdev->dev,
  2341. "%s: failed at %d\n", __func__, __LINE__);
  2342. return -EIO;
  2343. }
  2344. count--;
  2345. }
  2346. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2347. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  2348. (addr >> 2));
  2349. /* Last DWORD write */
  2350. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2351. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2352. QLC_83XX_FLASH_LAST_MS_PATTERN);
  2353. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2354. if (ret) {
  2355. dev_err(&adapter->pdev->dev,
  2356. "%s: failed at %d\n", __func__, __LINE__);
  2357. return -EIO;
  2358. }
  2359. ret = QLCRD32(adapter, QLC_83XX_FLASH_SPI_STATUS, &err);
  2360. if (err == -EIO)
  2361. return err;
  2362. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2363. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2364. __func__, __LINE__);
  2365. /* Operation failed, clear error bit */
  2366. temp = QLCRD32(adapter, QLC_83XX_FLASH_SPI_CONTROL, &err);
  2367. if (err == -EIO)
  2368. return err;
  2369. qlcnic_83xx_wrt_reg_indirect(adapter,
  2370. QLC_83XX_FLASH_SPI_CONTROL,
  2371. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2372. }
  2373. return 0;
  2374. }
  2375. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2376. {
  2377. u32 val, id;
  2378. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2379. /* Check if recovery need to be performed by the calling function */
  2380. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2381. val = val & ~0x3F;
  2382. val = val | ((adapter->portnum << 2) |
  2383. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2384. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2385. dev_info(&adapter->pdev->dev,
  2386. "%s: lock recovery initiated\n", __func__);
  2387. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2388. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2389. id = ((val >> 2) & 0xF);
  2390. if (id == adapter->portnum) {
  2391. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2392. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2393. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2394. /* Force release the lock */
  2395. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2396. /* Clear recovery bits */
  2397. val = val & ~0x3F;
  2398. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2399. dev_info(&adapter->pdev->dev,
  2400. "%s: lock recovery completed\n", __func__);
  2401. } else {
  2402. dev_info(&adapter->pdev->dev,
  2403. "%s: func %d to resume lock recovery process\n",
  2404. __func__, id);
  2405. }
  2406. } else {
  2407. dev_info(&adapter->pdev->dev,
  2408. "%s: lock recovery initiated by other functions\n",
  2409. __func__);
  2410. }
  2411. }
  2412. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2413. {
  2414. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2415. int max_attempt = 0;
  2416. while (status == 0) {
  2417. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2418. if (status)
  2419. break;
  2420. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2421. i++;
  2422. if (i == 1)
  2423. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2424. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2425. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2426. if (val == temp) {
  2427. id = val & 0xFF;
  2428. dev_info(&adapter->pdev->dev,
  2429. "%s: lock to be recovered from %d\n",
  2430. __func__, id);
  2431. qlcnic_83xx_recover_driver_lock(adapter);
  2432. i = 0;
  2433. max_attempt++;
  2434. } else {
  2435. dev_err(&adapter->pdev->dev,
  2436. "%s: failed to get lock\n", __func__);
  2437. return -EIO;
  2438. }
  2439. }
  2440. /* Force exit from while loop after few attempts */
  2441. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2442. dev_err(&adapter->pdev->dev,
  2443. "%s: failed to get lock\n", __func__);
  2444. return -EIO;
  2445. }
  2446. }
  2447. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2448. lock_alive_counter = val >> 8;
  2449. lock_alive_counter++;
  2450. val = lock_alive_counter << 8 | adapter->portnum;
  2451. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2452. return 0;
  2453. }
  2454. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2455. {
  2456. u32 val, lock_alive_counter, id;
  2457. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2458. id = val & 0xFF;
  2459. lock_alive_counter = val >> 8;
  2460. if (id != adapter->portnum)
  2461. dev_err(&adapter->pdev->dev,
  2462. "%s:Warning func %d is unlocking lock owned by %d\n",
  2463. __func__, adapter->portnum, id);
  2464. val = (lock_alive_counter << 8) | 0xFF;
  2465. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2466. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2467. }
  2468. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2469. u32 *data, u32 count)
  2470. {
  2471. int i, j, ret = 0;
  2472. u32 temp;
  2473. int err = 0;
  2474. /* Check alignment */
  2475. if (addr & 0xF)
  2476. return -EIO;
  2477. mutex_lock(&adapter->ahw->mem_lock);
  2478. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_HI, 0);
  2479. for (i = 0; i < count; i++, addr += 16) {
  2480. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2481. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2482. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2483. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2484. mutex_unlock(&adapter->ahw->mem_lock);
  2485. return -EIO;
  2486. }
  2487. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_LO, addr);
  2488. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_LO,
  2489. *data++);
  2490. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_HI,
  2491. *data++);
  2492. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_ULO,
  2493. *data++);
  2494. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_UHI,
  2495. *data++);
  2496. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2497. QLCNIC_TA_WRITE_ENABLE);
  2498. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2499. QLCNIC_TA_WRITE_START);
  2500. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2501. temp = QLCRD32(adapter, QLCNIC_MS_CTRL, &err);
  2502. if (err == -EIO) {
  2503. mutex_unlock(&adapter->ahw->mem_lock);
  2504. return err;
  2505. }
  2506. if ((temp & TA_CTL_BUSY) == 0)
  2507. break;
  2508. }
  2509. /* Status check failure */
  2510. if (j >= MAX_CTL_CHECK) {
  2511. printk_ratelimited(KERN_WARNING
  2512. "MS memory write failed\n");
  2513. mutex_unlock(&adapter->ahw->mem_lock);
  2514. return -EIO;
  2515. }
  2516. }
  2517. mutex_unlock(&adapter->ahw->mem_lock);
  2518. return ret;
  2519. }
  2520. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2521. u8 *p_data, int count)
  2522. {
  2523. u32 word, addr = flash_addr, ret;
  2524. ulong indirect_addr;
  2525. int i, err = 0;
  2526. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2527. return -EIO;
  2528. if (addr & 0x3) {
  2529. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2530. qlcnic_83xx_unlock_flash(adapter);
  2531. return -EIO;
  2532. }
  2533. for (i = 0; i < count; i++) {
  2534. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2535. QLC_83XX_FLASH_DIRECT_WINDOW,
  2536. (addr))) {
  2537. qlcnic_83xx_unlock_flash(adapter);
  2538. return -EIO;
  2539. }
  2540. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2541. ret = QLCRD32(adapter, indirect_addr, &err);
  2542. if (err == -EIO)
  2543. return err;
  2544. word = ret;
  2545. *(u32 *)p_data = word;
  2546. p_data = p_data + 4;
  2547. addr = addr + 4;
  2548. }
  2549. qlcnic_83xx_unlock_flash(adapter);
  2550. return 0;
  2551. }
  2552. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2553. {
  2554. u8 pci_func;
  2555. int err;
  2556. u32 config = 0, state;
  2557. struct qlcnic_cmd_args cmd;
  2558. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2559. if (qlcnic_sriov_vf_check(adapter))
  2560. pci_func = adapter->portnum;
  2561. else
  2562. pci_func = ahw->pci_func;
  2563. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(pci_func));
  2564. if (!QLC_83xx_FUNC_VAL(state, pci_func)) {
  2565. dev_info(&adapter->pdev->dev, "link state down\n");
  2566. return config;
  2567. }
  2568. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2569. if (err)
  2570. return err;
  2571. err = qlcnic_issue_cmd(adapter, &cmd);
  2572. if (err) {
  2573. dev_info(&adapter->pdev->dev,
  2574. "Get Link Status Command failed: 0x%x\n", err);
  2575. goto out;
  2576. } else {
  2577. config = cmd.rsp.arg[1];
  2578. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2579. case QLC_83XX_10M_LINK:
  2580. ahw->link_speed = SPEED_10;
  2581. break;
  2582. case QLC_83XX_100M_LINK:
  2583. ahw->link_speed = SPEED_100;
  2584. break;
  2585. case QLC_83XX_1G_LINK:
  2586. ahw->link_speed = SPEED_1000;
  2587. break;
  2588. case QLC_83XX_10G_LINK:
  2589. ahw->link_speed = SPEED_10000;
  2590. break;
  2591. default:
  2592. ahw->link_speed = 0;
  2593. break;
  2594. }
  2595. config = cmd.rsp.arg[3];
  2596. if (QLC_83XX_SFP_PRESENT(config)) {
  2597. switch (ahw->module_type) {
  2598. case LINKEVENT_MODULE_OPTICAL_UNKNOWN:
  2599. case LINKEVENT_MODULE_OPTICAL_SRLR:
  2600. case LINKEVENT_MODULE_OPTICAL_LRM:
  2601. case LINKEVENT_MODULE_OPTICAL_SFP_1G:
  2602. ahw->supported_type = PORT_FIBRE;
  2603. break;
  2604. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE:
  2605. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN:
  2606. case LINKEVENT_MODULE_TWINAX:
  2607. ahw->supported_type = PORT_TP;
  2608. break;
  2609. default:
  2610. ahw->supported_type = PORT_OTHER;
  2611. }
  2612. }
  2613. if (config & 1)
  2614. err = 1;
  2615. }
  2616. out:
  2617. qlcnic_free_mbx_args(&cmd);
  2618. return config;
  2619. }
  2620. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter,
  2621. struct ethtool_cmd *ecmd)
  2622. {
  2623. u32 config = 0;
  2624. int status = 0;
  2625. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2626. /* Get port configuration info */
  2627. status = qlcnic_83xx_get_port_info(adapter);
  2628. /* Get Link Status related info */
  2629. config = qlcnic_83xx_test_link(adapter);
  2630. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2631. /* hard code until there is a way to get it from flash */
  2632. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2633. if (netif_running(adapter->netdev) && ahw->has_link_events) {
  2634. ethtool_cmd_speed_set(ecmd, ahw->link_speed);
  2635. ecmd->duplex = ahw->link_duplex;
  2636. ecmd->autoneg = ahw->link_autoneg;
  2637. } else {
  2638. ethtool_cmd_speed_set(ecmd, SPEED_UNKNOWN);
  2639. ecmd->duplex = DUPLEX_UNKNOWN;
  2640. ecmd->autoneg = AUTONEG_DISABLE;
  2641. }
  2642. if (ahw->port_type == QLCNIC_XGBE) {
  2643. ecmd->supported = SUPPORTED_10000baseT_Full;
  2644. ecmd->advertising = ADVERTISED_10000baseT_Full;
  2645. } else {
  2646. ecmd->supported = (SUPPORTED_10baseT_Half |
  2647. SUPPORTED_10baseT_Full |
  2648. SUPPORTED_100baseT_Half |
  2649. SUPPORTED_100baseT_Full |
  2650. SUPPORTED_1000baseT_Half |
  2651. SUPPORTED_1000baseT_Full);
  2652. ecmd->advertising = (ADVERTISED_100baseT_Half |
  2653. ADVERTISED_100baseT_Full |
  2654. ADVERTISED_1000baseT_Half |
  2655. ADVERTISED_1000baseT_Full);
  2656. }
  2657. switch (ahw->supported_type) {
  2658. case PORT_FIBRE:
  2659. ecmd->supported |= SUPPORTED_FIBRE;
  2660. ecmd->advertising |= ADVERTISED_FIBRE;
  2661. ecmd->port = PORT_FIBRE;
  2662. ecmd->transceiver = XCVR_EXTERNAL;
  2663. break;
  2664. case PORT_TP:
  2665. ecmd->supported |= SUPPORTED_TP;
  2666. ecmd->advertising |= ADVERTISED_TP;
  2667. ecmd->port = PORT_TP;
  2668. ecmd->transceiver = XCVR_INTERNAL;
  2669. break;
  2670. default:
  2671. ecmd->supported |= SUPPORTED_FIBRE;
  2672. ecmd->advertising |= ADVERTISED_FIBRE;
  2673. ecmd->port = PORT_OTHER;
  2674. ecmd->transceiver = XCVR_EXTERNAL;
  2675. break;
  2676. }
  2677. ecmd->phy_address = ahw->physical_port;
  2678. return status;
  2679. }
  2680. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2681. struct ethtool_cmd *ecmd)
  2682. {
  2683. int status = 0;
  2684. u32 config = adapter->ahw->port_config;
  2685. if (ecmd->autoneg)
  2686. adapter->ahw->port_config |= BIT_15;
  2687. switch (ethtool_cmd_speed(ecmd)) {
  2688. case SPEED_10:
  2689. adapter->ahw->port_config |= BIT_8;
  2690. break;
  2691. case SPEED_100:
  2692. adapter->ahw->port_config |= BIT_9;
  2693. break;
  2694. case SPEED_1000:
  2695. adapter->ahw->port_config |= BIT_10;
  2696. break;
  2697. case SPEED_10000:
  2698. adapter->ahw->port_config |= BIT_11;
  2699. break;
  2700. default:
  2701. return -EINVAL;
  2702. }
  2703. status = qlcnic_83xx_set_port_config(adapter);
  2704. if (status) {
  2705. dev_info(&adapter->pdev->dev,
  2706. "Failed to Set Link Speed and autoneg.\n");
  2707. adapter->ahw->port_config = config;
  2708. }
  2709. return status;
  2710. }
  2711. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2712. u64 *data, int index)
  2713. {
  2714. u32 low, hi;
  2715. u64 val;
  2716. low = cmd->rsp.arg[index];
  2717. hi = cmd->rsp.arg[index + 1];
  2718. val = (((u64) low) | (((u64) hi) << 32));
  2719. *data++ = val;
  2720. return data;
  2721. }
  2722. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2723. struct qlcnic_cmd_args *cmd, u64 *data,
  2724. int type, int *ret)
  2725. {
  2726. int err, k, total_regs;
  2727. *ret = 0;
  2728. err = qlcnic_issue_cmd(adapter, cmd);
  2729. if (err != QLCNIC_RCODE_SUCCESS) {
  2730. dev_info(&adapter->pdev->dev,
  2731. "Error in get statistics mailbox command\n");
  2732. *ret = -EIO;
  2733. return data;
  2734. }
  2735. total_regs = cmd->rsp.num;
  2736. switch (type) {
  2737. case QLC_83XX_STAT_MAC:
  2738. /* fill in MAC tx counters */
  2739. for (k = 2; k < 28; k += 2)
  2740. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2741. /* skip 24 bytes of reserved area */
  2742. /* fill in MAC rx counters */
  2743. for (k += 6; k < 60; k += 2)
  2744. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2745. /* skip 24 bytes of reserved area */
  2746. /* fill in MAC rx frame stats */
  2747. for (k += 6; k < 80; k += 2)
  2748. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2749. /* fill in eSwitch stats */
  2750. for (; k < total_regs; k += 2)
  2751. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2752. break;
  2753. case QLC_83XX_STAT_RX:
  2754. for (k = 2; k < 8; k += 2)
  2755. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2756. /* skip 8 bytes of reserved data */
  2757. for (k += 2; k < 24; k += 2)
  2758. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2759. /* skip 8 bytes containing RE1FBQ error data */
  2760. for (k += 2; k < total_regs; k += 2)
  2761. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2762. break;
  2763. case QLC_83XX_STAT_TX:
  2764. for (k = 2; k < 10; k += 2)
  2765. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2766. /* skip 8 bytes of reserved data */
  2767. for (k += 2; k < total_regs; k += 2)
  2768. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2769. break;
  2770. default:
  2771. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2772. *ret = -EIO;
  2773. }
  2774. return data;
  2775. }
  2776. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2777. {
  2778. struct qlcnic_cmd_args cmd;
  2779. struct net_device *netdev = adapter->netdev;
  2780. int ret = 0;
  2781. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2782. if (ret)
  2783. return;
  2784. /* Get Tx stats */
  2785. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2786. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2787. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2788. QLC_83XX_STAT_TX, &ret);
  2789. if (ret) {
  2790. netdev_err(netdev, "Error getting Tx stats\n");
  2791. goto out;
  2792. }
  2793. /* Get MAC stats */
  2794. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  2795. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  2796. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2797. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2798. QLC_83XX_STAT_MAC, &ret);
  2799. if (ret) {
  2800. netdev_err(netdev, "Error getting MAC stats\n");
  2801. goto out;
  2802. }
  2803. /* Get Rx stats */
  2804. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  2805. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  2806. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2807. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2808. QLC_83XX_STAT_RX, &ret);
  2809. if (ret)
  2810. netdev_err(netdev, "Error getting Rx stats\n");
  2811. out:
  2812. qlcnic_free_mbx_args(&cmd);
  2813. }
  2814. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  2815. {
  2816. u32 major, minor, sub;
  2817. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  2818. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  2819. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  2820. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  2821. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  2822. __func__);
  2823. return 1;
  2824. }
  2825. return 0;
  2826. }
  2827. int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  2828. {
  2829. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  2830. sizeof(adapter->ahw->ext_reg_tbl)) +
  2831. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) +
  2832. sizeof(adapter->ahw->reg_tbl));
  2833. }
  2834. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  2835. {
  2836. int i, j = 0;
  2837. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  2838. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  2839. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  2840. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  2841. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  2842. return i;
  2843. }
  2844. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  2845. {
  2846. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  2847. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2848. struct qlcnic_cmd_args cmd;
  2849. u32 data;
  2850. u16 intrpt_id, id;
  2851. u8 val;
  2852. int ret, max_sds_rings = adapter->max_sds_rings;
  2853. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  2854. netdev_info(netdev, "Device is resetting\n");
  2855. return -EBUSY;
  2856. }
  2857. if (qlcnic_get_diag_lock(adapter)) {
  2858. netdev_info(netdev, "Device in diagnostics mode\n");
  2859. return -EBUSY;
  2860. }
  2861. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST,
  2862. max_sds_rings);
  2863. if (ret)
  2864. goto fail_diag_irq;
  2865. ahw->diag_cnt = 0;
  2866. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  2867. if (ret)
  2868. goto fail_diag_irq;
  2869. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  2870. intrpt_id = ahw->intr_tbl[0].id;
  2871. else
  2872. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  2873. cmd.req.arg[1] = 1;
  2874. cmd.req.arg[2] = intrpt_id;
  2875. cmd.req.arg[3] = BIT_0;
  2876. ret = qlcnic_issue_cmd(adapter, &cmd);
  2877. data = cmd.rsp.arg[2];
  2878. id = LSW(data);
  2879. val = LSB(MSW(data));
  2880. if (id != intrpt_id)
  2881. dev_info(&adapter->pdev->dev,
  2882. "Interrupt generated: 0x%x, requested:0x%x\n",
  2883. id, intrpt_id);
  2884. if (val)
  2885. dev_err(&adapter->pdev->dev,
  2886. "Interrupt test error: 0x%x\n", val);
  2887. if (ret)
  2888. goto done;
  2889. msleep(20);
  2890. ret = !ahw->diag_cnt;
  2891. done:
  2892. qlcnic_free_mbx_args(&cmd);
  2893. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  2894. fail_diag_irq:
  2895. adapter->max_sds_rings = max_sds_rings;
  2896. qlcnic_release_diag_lock(adapter);
  2897. return ret;
  2898. }
  2899. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  2900. struct ethtool_pauseparam *pause)
  2901. {
  2902. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2903. int status = 0;
  2904. u32 config;
  2905. status = qlcnic_83xx_get_port_config(adapter);
  2906. if (status) {
  2907. dev_err(&adapter->pdev->dev,
  2908. "%s: Get Pause Config failed\n", __func__);
  2909. return;
  2910. }
  2911. config = ahw->port_config;
  2912. if (config & QLC_83XX_CFG_STD_PAUSE) {
  2913. if (config & QLC_83XX_CFG_STD_TX_PAUSE)
  2914. pause->tx_pause = 1;
  2915. if (config & QLC_83XX_CFG_STD_RX_PAUSE)
  2916. pause->rx_pause = 1;
  2917. }
  2918. if (QLC_83XX_AUTONEG(config))
  2919. pause->autoneg = 1;
  2920. }
  2921. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  2922. struct ethtool_pauseparam *pause)
  2923. {
  2924. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2925. int status = 0;
  2926. u32 config;
  2927. status = qlcnic_83xx_get_port_config(adapter);
  2928. if (status) {
  2929. dev_err(&adapter->pdev->dev,
  2930. "%s: Get Pause Config failed.\n", __func__);
  2931. return status;
  2932. }
  2933. config = ahw->port_config;
  2934. if (ahw->port_type == QLCNIC_GBE) {
  2935. if (pause->autoneg)
  2936. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  2937. if (!pause->autoneg)
  2938. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  2939. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  2940. return -EOPNOTSUPP;
  2941. }
  2942. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  2943. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  2944. if (pause->rx_pause && pause->tx_pause) {
  2945. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2946. } else if (pause->rx_pause && !pause->tx_pause) {
  2947. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  2948. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  2949. } else if (pause->tx_pause && !pause->rx_pause) {
  2950. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  2951. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  2952. } else if (!pause->rx_pause && !pause->tx_pause) {
  2953. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2954. }
  2955. status = qlcnic_83xx_set_port_config(adapter);
  2956. if (status) {
  2957. dev_err(&adapter->pdev->dev,
  2958. "%s: Set Pause Config failed.\n", __func__);
  2959. ahw->port_config = config;
  2960. }
  2961. return status;
  2962. }
  2963. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  2964. {
  2965. int ret, err = 0;
  2966. u32 temp;
  2967. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2968. QLC_83XX_FLASH_OEM_READ_SIG);
  2969. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2970. QLC_83XX_FLASH_READ_CTRL);
  2971. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2972. if (ret)
  2973. return -EIO;
  2974. temp = QLCRD32(adapter, QLC_83XX_FLASH_RDDATA, &err);
  2975. if (err == -EIO)
  2976. return err;
  2977. return temp & 0xFF;
  2978. }
  2979. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  2980. {
  2981. int status;
  2982. status = qlcnic_83xx_read_flash_status_reg(adapter);
  2983. if (status == -EIO) {
  2984. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  2985. __func__);
  2986. return 1;
  2987. }
  2988. return 0;
  2989. }
  2990. int qlcnic_83xx_shutdown(struct pci_dev *pdev)
  2991. {
  2992. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  2993. struct net_device *netdev = adapter->netdev;
  2994. int retval;
  2995. netif_device_detach(netdev);
  2996. qlcnic_cancel_idc_work(adapter);
  2997. if (netif_running(netdev))
  2998. qlcnic_down(adapter, netdev);
  2999. qlcnic_83xx_disable_mbx_intr(adapter);
  3000. cancel_delayed_work_sync(&adapter->idc_aen_work);
  3001. retval = pci_save_state(pdev);
  3002. if (retval)
  3003. return retval;
  3004. return 0;
  3005. }
  3006. int qlcnic_83xx_resume(struct qlcnic_adapter *adapter)
  3007. {
  3008. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3009. struct qlc_83xx_idc *idc = &ahw->idc;
  3010. int err = 0;
  3011. err = qlcnic_83xx_idc_init(adapter);
  3012. if (err)
  3013. return err;
  3014. if (ahw->nic_mode == QLC_83XX_VIRTUAL_NIC_MODE) {
  3015. if (ahw->op_mode == QLCNIC_MGMT_FUNC) {
  3016. qlcnic_83xx_set_vnic_opmode(adapter);
  3017. } else {
  3018. err = qlcnic_83xx_check_vnic_state(adapter);
  3019. if (err)
  3020. return err;
  3021. }
  3022. }
  3023. err = qlcnic_83xx_idc_reattach_driver(adapter);
  3024. if (err)
  3025. return err;
  3026. qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state,
  3027. idc->delay);
  3028. return err;
  3029. }
  3030. void qlcnic_83xx_reinit_mbx_work(struct qlcnic_mailbox *mbx)
  3031. {
  3032. INIT_COMPLETION(mbx->completion);
  3033. set_bit(QLC_83XX_MBX_READY, &mbx->status);
  3034. }
  3035. void qlcnic_83xx_free_mailbox(struct qlcnic_mailbox *mbx)
  3036. {
  3037. destroy_workqueue(mbx->work_q);
  3038. kfree(mbx);
  3039. }
  3040. static inline void
  3041. qlcnic_83xx_notify_cmd_completion(struct qlcnic_adapter *adapter,
  3042. struct qlcnic_cmd_args *cmd)
  3043. {
  3044. atomic_set(&cmd->rsp_status, QLC_83XX_MBX_RESPONSE_ARRIVED);
  3045. if (cmd->type == QLC_83XX_MBX_CMD_NO_WAIT) {
  3046. qlcnic_free_mbx_args(cmd);
  3047. kfree(cmd);
  3048. return;
  3049. }
  3050. complete(&cmd->completion);
  3051. }
  3052. static void qlcnic_83xx_flush_mbx_queue(struct qlcnic_adapter *adapter)
  3053. {
  3054. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3055. struct list_head *head = &mbx->cmd_q;
  3056. struct qlcnic_cmd_args *cmd = NULL;
  3057. spin_lock(&mbx->queue_lock);
  3058. while (!list_empty(head)) {
  3059. cmd = list_entry(head->next, struct qlcnic_cmd_args, list);
  3060. dev_info(&adapter->pdev->dev, "%s: Mailbox command 0x%x\n",
  3061. __func__, cmd->cmd_op);
  3062. list_del(&cmd->list);
  3063. mbx->num_cmds--;
  3064. qlcnic_83xx_notify_cmd_completion(adapter, cmd);
  3065. }
  3066. spin_unlock(&mbx->queue_lock);
  3067. }
  3068. static int qlcnic_83xx_check_mbx_status(struct qlcnic_adapter *adapter)
  3069. {
  3070. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3071. struct qlcnic_mailbox *mbx = ahw->mailbox;
  3072. u32 host_mbx_ctrl;
  3073. if (!test_bit(QLC_83XX_MBX_READY, &mbx->status))
  3074. return -EBUSY;
  3075. host_mbx_ctrl = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  3076. if (host_mbx_ctrl) {
  3077. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3078. ahw->idc.collect_dump = 1;
  3079. return -EIO;
  3080. }
  3081. return 0;
  3082. }
  3083. static inline void qlcnic_83xx_signal_mbx_cmd(struct qlcnic_adapter *adapter,
  3084. u8 issue_cmd)
  3085. {
  3086. if (issue_cmd)
  3087. QLCWRX(adapter->ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  3088. else
  3089. QLCWRX(adapter->ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  3090. }
  3091. static void qlcnic_83xx_dequeue_mbx_cmd(struct qlcnic_adapter *adapter,
  3092. struct qlcnic_cmd_args *cmd)
  3093. {
  3094. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3095. spin_lock(&mbx->queue_lock);
  3096. list_del(&cmd->list);
  3097. mbx->num_cmds--;
  3098. spin_unlock(&mbx->queue_lock);
  3099. qlcnic_83xx_notify_cmd_completion(adapter, cmd);
  3100. }
  3101. static void qlcnic_83xx_encode_mbx_cmd(struct qlcnic_adapter *adapter,
  3102. struct qlcnic_cmd_args *cmd)
  3103. {
  3104. u32 mbx_cmd, fw_hal_version, hdr_size, total_size, tmp;
  3105. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3106. int i, j;
  3107. if (cmd->op_type != QLC_83XX_MBX_POST_BC_OP) {
  3108. mbx_cmd = cmd->req.arg[0];
  3109. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  3110. for (i = 1; i < cmd->req.num; i++)
  3111. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  3112. } else {
  3113. fw_hal_version = ahw->fw_hal_version;
  3114. hdr_size = sizeof(struct qlcnic_bc_hdr) / sizeof(u32);
  3115. total_size = cmd->pay_size + hdr_size;
  3116. tmp = QLCNIC_CMD_BC_EVENT_SETUP | total_size << 16;
  3117. mbx_cmd = tmp | fw_hal_version << 29;
  3118. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  3119. /* Back channel specific operations bits */
  3120. mbx_cmd = 0x1 | 1 << 4;
  3121. if (qlcnic_sriov_pf_check(adapter))
  3122. mbx_cmd |= cmd->func_num << 5;
  3123. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 1));
  3124. for (i = 2, j = 0; j < hdr_size; i++, j++)
  3125. writel(*(cmd->hdr++), QLCNIC_MBX_HOST(ahw, i));
  3126. for (j = 0; j < cmd->pay_size; j++, i++)
  3127. writel(*(cmd->pay++), QLCNIC_MBX_HOST(ahw, i));
  3128. }
  3129. }
  3130. void qlcnic_83xx_detach_mailbox_work(struct qlcnic_adapter *adapter)
  3131. {
  3132. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3133. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3134. complete(&mbx->completion);
  3135. cancel_work_sync(&mbx->work);
  3136. flush_workqueue(mbx->work_q);
  3137. qlcnic_83xx_flush_mbx_queue(adapter);
  3138. }
  3139. static int qlcnic_83xx_enqueue_mbx_cmd(struct qlcnic_adapter *adapter,
  3140. struct qlcnic_cmd_args *cmd,
  3141. unsigned long *timeout)
  3142. {
  3143. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3144. if (test_bit(QLC_83XX_MBX_READY, &mbx->status)) {
  3145. atomic_set(&cmd->rsp_status, QLC_83XX_MBX_RESPONSE_WAIT);
  3146. init_completion(&cmd->completion);
  3147. cmd->rsp_opcode = QLC_83XX_MBX_RESPONSE_UNKNOWN;
  3148. spin_lock(&mbx->queue_lock);
  3149. list_add_tail(&cmd->list, &mbx->cmd_q);
  3150. mbx->num_cmds++;
  3151. cmd->total_cmds = mbx->num_cmds;
  3152. *timeout = cmd->total_cmds * QLC_83XX_MBX_TIMEOUT;
  3153. queue_work(mbx->work_q, &mbx->work);
  3154. spin_unlock(&mbx->queue_lock);
  3155. return 0;
  3156. }
  3157. return -EBUSY;
  3158. }
  3159. static int qlcnic_83xx_check_mac_rcode(struct qlcnic_adapter *adapter,
  3160. struct qlcnic_cmd_args *cmd)
  3161. {
  3162. u8 mac_cmd_rcode;
  3163. u32 fw_data;
  3164. if (cmd->cmd_op == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  3165. fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
  3166. mac_cmd_rcode = (u8)fw_data;
  3167. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  3168. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  3169. mac_cmd_rcode == QLC_83XX_MAC_ABSENT) {
  3170. cmd->rsp_opcode = QLCNIC_RCODE_SUCCESS;
  3171. return QLCNIC_RCODE_SUCCESS;
  3172. }
  3173. }
  3174. return -EINVAL;
  3175. }
  3176. static void qlcnic_83xx_decode_mbx_rsp(struct qlcnic_adapter *adapter,
  3177. struct qlcnic_cmd_args *cmd)
  3178. {
  3179. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3180. struct device *dev = &adapter->pdev->dev;
  3181. u8 mbx_err_code;
  3182. u32 fw_data;
  3183. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  3184. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  3185. qlcnic_83xx_get_mbx_data(adapter, cmd);
  3186. switch (mbx_err_code) {
  3187. case QLCNIC_MBX_RSP_OK:
  3188. case QLCNIC_MBX_PORT_RSP_OK:
  3189. cmd->rsp_opcode = QLCNIC_RCODE_SUCCESS;
  3190. break;
  3191. default:
  3192. if (!qlcnic_83xx_check_mac_rcode(adapter, cmd))
  3193. break;
  3194. dev_err(dev, "%s: Mailbox command failed, opcode=0x%x, cmd_type=0x%x, func=0x%x, op_mode=0x%x, error=0x%x\n",
  3195. __func__, cmd->cmd_op, cmd->type, ahw->pci_func,
  3196. ahw->op_mode, mbx_err_code);
  3197. cmd->rsp_opcode = QLC_83XX_MBX_RESPONSE_FAILED;
  3198. qlcnic_dump_mbx(adapter, cmd);
  3199. }
  3200. return;
  3201. }
  3202. static void qlcnic_83xx_mailbox_worker(struct work_struct *work)
  3203. {
  3204. struct qlcnic_mailbox *mbx = container_of(work, struct qlcnic_mailbox,
  3205. work);
  3206. struct qlcnic_adapter *adapter = mbx->adapter;
  3207. struct qlcnic_mbx_ops *mbx_ops = mbx->ops;
  3208. struct device *dev = &adapter->pdev->dev;
  3209. atomic_t *rsp_status = &mbx->rsp_status;
  3210. struct list_head *head = &mbx->cmd_q;
  3211. struct qlcnic_hardware_context *ahw;
  3212. struct qlcnic_cmd_args *cmd = NULL;
  3213. ahw = adapter->ahw;
  3214. while (true) {
  3215. if (qlcnic_83xx_check_mbx_status(adapter)) {
  3216. qlcnic_83xx_flush_mbx_queue(adapter);
  3217. return;
  3218. }
  3219. atomic_set(rsp_status, QLC_83XX_MBX_RESPONSE_WAIT);
  3220. spin_lock(&mbx->queue_lock);
  3221. if (list_empty(head)) {
  3222. spin_unlock(&mbx->queue_lock);
  3223. return;
  3224. }
  3225. cmd = list_entry(head->next, struct qlcnic_cmd_args, list);
  3226. spin_unlock(&mbx->queue_lock);
  3227. mbx_ops->encode_cmd(adapter, cmd);
  3228. mbx_ops->nofity_fw(adapter, QLC_83XX_MBX_REQUEST);
  3229. if (wait_for_completion_timeout(&mbx->completion,
  3230. QLC_83XX_MBX_TIMEOUT)) {
  3231. mbx_ops->decode_resp(adapter, cmd);
  3232. mbx_ops->nofity_fw(adapter, QLC_83XX_MBX_COMPLETION);
  3233. } else {
  3234. dev_err(dev, "%s: Mailbox command timeout, opcode=0x%x, cmd_type=0x%x, func=0x%x, op_mode=0x%x\n",
  3235. __func__, cmd->cmd_op, cmd->type, ahw->pci_func,
  3236. ahw->op_mode);
  3237. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3238. qlcnic_dump_mbx(adapter, cmd);
  3239. qlcnic_83xx_idc_request_reset(adapter,
  3240. QLCNIC_FORCE_FW_DUMP_KEY);
  3241. cmd->rsp_opcode = QLCNIC_RCODE_TIMEOUT;
  3242. }
  3243. mbx_ops->dequeue_cmd(adapter, cmd);
  3244. }
  3245. }
  3246. static struct qlcnic_mbx_ops qlcnic_83xx_mbx_ops = {
  3247. .enqueue_cmd = qlcnic_83xx_enqueue_mbx_cmd,
  3248. .dequeue_cmd = qlcnic_83xx_dequeue_mbx_cmd,
  3249. .decode_resp = qlcnic_83xx_decode_mbx_rsp,
  3250. .encode_cmd = qlcnic_83xx_encode_mbx_cmd,
  3251. .nofity_fw = qlcnic_83xx_signal_mbx_cmd,
  3252. };
  3253. int qlcnic_83xx_init_mailbox_work(struct qlcnic_adapter *adapter)
  3254. {
  3255. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3256. struct qlcnic_mailbox *mbx;
  3257. ahw->mailbox = kzalloc(sizeof(*mbx), GFP_KERNEL);
  3258. if (!ahw->mailbox)
  3259. return -ENOMEM;
  3260. mbx = ahw->mailbox;
  3261. mbx->ops = &qlcnic_83xx_mbx_ops;
  3262. mbx->adapter = adapter;
  3263. spin_lock_init(&mbx->queue_lock);
  3264. spin_lock_init(&mbx->aen_lock);
  3265. INIT_LIST_HEAD(&mbx->cmd_q);
  3266. init_completion(&mbx->completion);
  3267. mbx->work_q = create_singlethread_workqueue("qlcnic_mailbox");
  3268. if (mbx->work_q == NULL) {
  3269. kfree(mbx);
  3270. return -ENOMEM;
  3271. }
  3272. INIT_WORK(&mbx->work, qlcnic_83xx_mailbox_worker);
  3273. set_bit(QLC_83XX_MBX_READY, &mbx->status);
  3274. return 0;
  3275. }
  3276. pci_ers_result_t qlcnic_83xx_io_error_detected(struct pci_dev *pdev,
  3277. pci_channel_state_t state)
  3278. {
  3279. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  3280. if (state == pci_channel_io_perm_failure)
  3281. return PCI_ERS_RESULT_DISCONNECT;
  3282. if (state == pci_channel_io_normal)
  3283. return PCI_ERS_RESULT_RECOVERED;
  3284. set_bit(__QLCNIC_AER, &adapter->state);
  3285. set_bit(__QLCNIC_RESETTING, &adapter->state);
  3286. qlcnic_83xx_aer_stop_poll_work(adapter);
  3287. pci_save_state(pdev);
  3288. pci_disable_device(pdev);
  3289. return PCI_ERS_RESULT_NEED_RESET;
  3290. }
  3291. pci_ers_result_t qlcnic_83xx_io_slot_reset(struct pci_dev *pdev)
  3292. {
  3293. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  3294. int err = 0;
  3295. pdev->error_state = pci_channel_io_normal;
  3296. err = pci_enable_device(pdev);
  3297. if (err)
  3298. goto disconnect;
  3299. pci_set_power_state(pdev, PCI_D0);
  3300. pci_set_master(pdev);
  3301. pci_restore_state(pdev);
  3302. err = qlcnic_83xx_aer_reset(adapter);
  3303. if (err == 0)
  3304. return PCI_ERS_RESULT_RECOVERED;
  3305. disconnect:
  3306. clear_bit(__QLCNIC_AER, &adapter->state);
  3307. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  3308. return PCI_ERS_RESULT_DISCONNECT;
  3309. }
  3310. void qlcnic_83xx_io_resume(struct pci_dev *pdev)
  3311. {
  3312. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  3313. pci_cleanup_aer_uncorrect_error_status(pdev);
  3314. if (test_and_clear_bit(__QLCNIC_AER, &adapter->state))
  3315. qlcnic_83xx_aer_start_poll_work(adapter);
  3316. }