resource_tracker.c 94 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies.
  4. * All rights reserved.
  5. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/sched.h>
  36. #include <linux/pci.h>
  37. #include <linux/errno.h>
  38. #include <linux/kernel.h>
  39. #include <linux/io.h>
  40. #include <linux/slab.h>
  41. #include <linux/mlx4/cmd.h>
  42. #include <linux/mlx4/qp.h>
  43. #include <linux/if_ether.h>
  44. #include <linux/etherdevice.h>
  45. #include "mlx4.h"
  46. #include "fw.h"
  47. #define MLX4_MAC_VALID (1ull << 63)
  48. struct mac_res {
  49. struct list_head list;
  50. u64 mac;
  51. u8 port;
  52. };
  53. struct res_common {
  54. struct list_head list;
  55. struct rb_node node;
  56. u64 res_id;
  57. int owner;
  58. int state;
  59. int from_state;
  60. int to_state;
  61. int removing;
  62. };
  63. enum {
  64. RES_ANY_BUSY = 1
  65. };
  66. struct res_gid {
  67. struct list_head list;
  68. u8 gid[16];
  69. enum mlx4_protocol prot;
  70. enum mlx4_steer_type steer;
  71. u64 reg_id;
  72. };
  73. enum res_qp_states {
  74. RES_QP_BUSY = RES_ANY_BUSY,
  75. /* QP number was allocated */
  76. RES_QP_RESERVED,
  77. /* ICM memory for QP context was mapped */
  78. RES_QP_MAPPED,
  79. /* QP is in hw ownership */
  80. RES_QP_HW
  81. };
  82. struct res_qp {
  83. struct res_common com;
  84. struct res_mtt *mtt;
  85. struct res_cq *rcq;
  86. struct res_cq *scq;
  87. struct res_srq *srq;
  88. struct list_head mcg_list;
  89. spinlock_t mcg_spl;
  90. int local_qpn;
  91. atomic_t ref_count;
  92. u32 qpc_flags;
  93. u8 sched_queue;
  94. };
  95. enum res_mtt_states {
  96. RES_MTT_BUSY = RES_ANY_BUSY,
  97. RES_MTT_ALLOCATED,
  98. };
  99. static inline const char *mtt_states_str(enum res_mtt_states state)
  100. {
  101. switch (state) {
  102. case RES_MTT_BUSY: return "RES_MTT_BUSY";
  103. case RES_MTT_ALLOCATED: return "RES_MTT_ALLOCATED";
  104. default: return "Unknown";
  105. }
  106. }
  107. struct res_mtt {
  108. struct res_common com;
  109. int order;
  110. atomic_t ref_count;
  111. };
  112. enum res_mpt_states {
  113. RES_MPT_BUSY = RES_ANY_BUSY,
  114. RES_MPT_RESERVED,
  115. RES_MPT_MAPPED,
  116. RES_MPT_HW,
  117. };
  118. struct res_mpt {
  119. struct res_common com;
  120. struct res_mtt *mtt;
  121. int key;
  122. };
  123. enum res_eq_states {
  124. RES_EQ_BUSY = RES_ANY_BUSY,
  125. RES_EQ_RESERVED,
  126. RES_EQ_HW,
  127. };
  128. struct res_eq {
  129. struct res_common com;
  130. struct res_mtt *mtt;
  131. };
  132. enum res_cq_states {
  133. RES_CQ_BUSY = RES_ANY_BUSY,
  134. RES_CQ_ALLOCATED,
  135. RES_CQ_HW,
  136. };
  137. struct res_cq {
  138. struct res_common com;
  139. struct res_mtt *mtt;
  140. atomic_t ref_count;
  141. };
  142. enum res_srq_states {
  143. RES_SRQ_BUSY = RES_ANY_BUSY,
  144. RES_SRQ_ALLOCATED,
  145. RES_SRQ_HW,
  146. };
  147. struct res_srq {
  148. struct res_common com;
  149. struct res_mtt *mtt;
  150. struct res_cq *cq;
  151. atomic_t ref_count;
  152. };
  153. enum res_counter_states {
  154. RES_COUNTER_BUSY = RES_ANY_BUSY,
  155. RES_COUNTER_ALLOCATED,
  156. };
  157. struct res_counter {
  158. struct res_common com;
  159. int port;
  160. };
  161. enum res_xrcdn_states {
  162. RES_XRCD_BUSY = RES_ANY_BUSY,
  163. RES_XRCD_ALLOCATED,
  164. };
  165. struct res_xrcdn {
  166. struct res_common com;
  167. int port;
  168. };
  169. enum res_fs_rule_states {
  170. RES_FS_RULE_BUSY = RES_ANY_BUSY,
  171. RES_FS_RULE_ALLOCATED,
  172. };
  173. struct res_fs_rule {
  174. struct res_common com;
  175. int qpn;
  176. };
  177. static void *res_tracker_lookup(struct rb_root *root, u64 res_id)
  178. {
  179. struct rb_node *node = root->rb_node;
  180. while (node) {
  181. struct res_common *res = container_of(node, struct res_common,
  182. node);
  183. if (res_id < res->res_id)
  184. node = node->rb_left;
  185. else if (res_id > res->res_id)
  186. node = node->rb_right;
  187. else
  188. return res;
  189. }
  190. return NULL;
  191. }
  192. static int res_tracker_insert(struct rb_root *root, struct res_common *res)
  193. {
  194. struct rb_node **new = &(root->rb_node), *parent = NULL;
  195. /* Figure out where to put new node */
  196. while (*new) {
  197. struct res_common *this = container_of(*new, struct res_common,
  198. node);
  199. parent = *new;
  200. if (res->res_id < this->res_id)
  201. new = &((*new)->rb_left);
  202. else if (res->res_id > this->res_id)
  203. new = &((*new)->rb_right);
  204. else
  205. return -EEXIST;
  206. }
  207. /* Add new node and rebalance tree. */
  208. rb_link_node(&res->node, parent, new);
  209. rb_insert_color(&res->node, root);
  210. return 0;
  211. }
  212. enum qp_transition {
  213. QP_TRANS_INIT2RTR,
  214. QP_TRANS_RTR2RTS,
  215. QP_TRANS_RTS2RTS,
  216. QP_TRANS_SQERR2RTS,
  217. QP_TRANS_SQD2SQD,
  218. QP_TRANS_SQD2RTS
  219. };
  220. /* For Debug uses */
  221. static const char *ResourceType(enum mlx4_resource rt)
  222. {
  223. switch (rt) {
  224. case RES_QP: return "RES_QP";
  225. case RES_CQ: return "RES_CQ";
  226. case RES_SRQ: return "RES_SRQ";
  227. case RES_MPT: return "RES_MPT";
  228. case RES_MTT: return "RES_MTT";
  229. case RES_MAC: return "RES_MAC";
  230. case RES_EQ: return "RES_EQ";
  231. case RES_COUNTER: return "RES_COUNTER";
  232. case RES_FS_RULE: return "RES_FS_RULE";
  233. case RES_XRCD: return "RES_XRCD";
  234. default: return "Unknown resource type !!!";
  235. };
  236. }
  237. int mlx4_init_resource_tracker(struct mlx4_dev *dev)
  238. {
  239. struct mlx4_priv *priv = mlx4_priv(dev);
  240. int i;
  241. int t;
  242. priv->mfunc.master.res_tracker.slave_list =
  243. kzalloc(dev->num_slaves * sizeof(struct slave_list),
  244. GFP_KERNEL);
  245. if (!priv->mfunc.master.res_tracker.slave_list)
  246. return -ENOMEM;
  247. for (i = 0 ; i < dev->num_slaves; i++) {
  248. for (t = 0; t < MLX4_NUM_OF_RESOURCE_TYPE; ++t)
  249. INIT_LIST_HEAD(&priv->mfunc.master.res_tracker.
  250. slave_list[i].res_list[t]);
  251. mutex_init(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  252. }
  253. mlx4_dbg(dev, "Started init_resource_tracker: %ld slaves\n",
  254. dev->num_slaves);
  255. for (i = 0 ; i < MLX4_NUM_OF_RESOURCE_TYPE; i++)
  256. priv->mfunc.master.res_tracker.res_tree[i] = RB_ROOT;
  257. spin_lock_init(&priv->mfunc.master.res_tracker.lock);
  258. return 0 ;
  259. }
  260. void mlx4_free_resource_tracker(struct mlx4_dev *dev,
  261. enum mlx4_res_tracker_free_type type)
  262. {
  263. struct mlx4_priv *priv = mlx4_priv(dev);
  264. int i;
  265. if (priv->mfunc.master.res_tracker.slave_list) {
  266. if (type != RES_TR_FREE_STRUCTS_ONLY)
  267. for (i = 0 ; i < dev->num_slaves; i++)
  268. if (type == RES_TR_FREE_ALL ||
  269. dev->caps.function != i)
  270. mlx4_delete_all_resources_for_slave(dev, i);
  271. if (type != RES_TR_FREE_SLAVES_ONLY) {
  272. kfree(priv->mfunc.master.res_tracker.slave_list);
  273. priv->mfunc.master.res_tracker.slave_list = NULL;
  274. }
  275. }
  276. }
  277. static void update_pkey_index(struct mlx4_dev *dev, int slave,
  278. struct mlx4_cmd_mailbox *inbox)
  279. {
  280. u8 sched = *(u8 *)(inbox->buf + 64);
  281. u8 orig_index = *(u8 *)(inbox->buf + 35);
  282. u8 new_index;
  283. struct mlx4_priv *priv = mlx4_priv(dev);
  284. int port;
  285. port = (sched >> 6 & 1) + 1;
  286. new_index = priv->virt2phys_pkey[slave][port - 1][orig_index];
  287. *(u8 *)(inbox->buf + 35) = new_index;
  288. }
  289. static void update_gid(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *inbox,
  290. u8 slave)
  291. {
  292. struct mlx4_qp_context *qp_ctx = inbox->buf + 8;
  293. enum mlx4_qp_optpar optpar = be32_to_cpu(*(__be32 *) inbox->buf);
  294. u32 ts = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
  295. if (MLX4_QP_ST_UD == ts)
  296. qp_ctx->pri_path.mgid_index = 0x80 | slave;
  297. if (MLX4_QP_ST_RC == ts || MLX4_QP_ST_UC == ts) {
  298. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH)
  299. qp_ctx->pri_path.mgid_index = slave & 0x7F;
  300. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH)
  301. qp_ctx->alt_path.mgid_index = slave & 0x7F;
  302. }
  303. }
  304. static int update_vport_qp_param(struct mlx4_dev *dev,
  305. struct mlx4_cmd_mailbox *inbox,
  306. u8 slave, u32 qpn)
  307. {
  308. struct mlx4_qp_context *qpc = inbox->buf + 8;
  309. struct mlx4_vport_oper_state *vp_oper;
  310. struct mlx4_priv *priv;
  311. u32 qp_type;
  312. int port;
  313. port = (qpc->pri_path.sched_queue & 0x40) ? 2 : 1;
  314. priv = mlx4_priv(dev);
  315. vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
  316. if (MLX4_VGT != vp_oper->state.default_vlan) {
  317. qp_type = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  318. if (MLX4_QP_ST_RC == qp_type ||
  319. (MLX4_QP_ST_UD == qp_type &&
  320. !mlx4_is_qp_reserved(dev, qpn)))
  321. return -EINVAL;
  322. /* the reserved QPs (special, proxy, tunnel)
  323. * do not operate over vlans
  324. */
  325. if (mlx4_is_qp_reserved(dev, qpn))
  326. return 0;
  327. /* force strip vlan by clear vsd */
  328. qpc->param3 &= ~cpu_to_be32(MLX4_STRIP_VLAN);
  329. if (vp_oper->state.link_state == IFLA_VF_LINK_STATE_DISABLE &&
  330. dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP) {
  331. qpc->pri_path.vlan_control =
  332. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  333. MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
  334. MLX4_VLAN_CTRL_ETH_TX_BLOCK_UNTAGGED |
  335. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  336. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED |
  337. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  338. } else if (0 != vp_oper->state.default_vlan) {
  339. qpc->pri_path.vlan_control =
  340. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  341. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  342. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
  343. } else { /* priority tagged */
  344. qpc->pri_path.vlan_control =
  345. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  346. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  347. }
  348. qpc->pri_path.fvl_rx |= MLX4_FVL_RX_FORCE_ETH_VLAN;
  349. qpc->pri_path.vlan_index = vp_oper->vlan_idx;
  350. qpc->pri_path.fl |= MLX4_FL_CV | MLX4_FL_ETH_HIDE_CQE_VLAN;
  351. qpc->pri_path.feup |= MLX4_FEUP_FORCE_ETH_UP | MLX4_FVL_FORCE_ETH_VLAN;
  352. qpc->pri_path.sched_queue &= 0xC7;
  353. qpc->pri_path.sched_queue |= (vp_oper->state.default_qos) << 3;
  354. }
  355. if (vp_oper->state.spoofchk) {
  356. qpc->pri_path.feup |= MLX4_FSM_FORCE_ETH_SRC_MAC;
  357. qpc->pri_path.grh_mylmc = (0x80 & qpc->pri_path.grh_mylmc) + vp_oper->mac_idx;
  358. }
  359. return 0;
  360. }
  361. static int mpt_mask(struct mlx4_dev *dev)
  362. {
  363. return dev->caps.num_mpts - 1;
  364. }
  365. static void *find_res(struct mlx4_dev *dev, u64 res_id,
  366. enum mlx4_resource type)
  367. {
  368. struct mlx4_priv *priv = mlx4_priv(dev);
  369. return res_tracker_lookup(&priv->mfunc.master.res_tracker.res_tree[type],
  370. res_id);
  371. }
  372. static int get_res(struct mlx4_dev *dev, int slave, u64 res_id,
  373. enum mlx4_resource type,
  374. void *res)
  375. {
  376. struct res_common *r;
  377. int err = 0;
  378. spin_lock_irq(mlx4_tlock(dev));
  379. r = find_res(dev, res_id, type);
  380. if (!r) {
  381. err = -ENONET;
  382. goto exit;
  383. }
  384. if (r->state == RES_ANY_BUSY) {
  385. err = -EBUSY;
  386. goto exit;
  387. }
  388. if (r->owner != slave) {
  389. err = -EPERM;
  390. goto exit;
  391. }
  392. r->from_state = r->state;
  393. r->state = RES_ANY_BUSY;
  394. if (res)
  395. *((struct res_common **)res) = r;
  396. exit:
  397. spin_unlock_irq(mlx4_tlock(dev));
  398. return err;
  399. }
  400. int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
  401. enum mlx4_resource type,
  402. u64 res_id, int *slave)
  403. {
  404. struct res_common *r;
  405. int err = -ENOENT;
  406. int id = res_id;
  407. if (type == RES_QP)
  408. id &= 0x7fffff;
  409. spin_lock(mlx4_tlock(dev));
  410. r = find_res(dev, id, type);
  411. if (r) {
  412. *slave = r->owner;
  413. err = 0;
  414. }
  415. spin_unlock(mlx4_tlock(dev));
  416. return err;
  417. }
  418. static void put_res(struct mlx4_dev *dev, int slave, u64 res_id,
  419. enum mlx4_resource type)
  420. {
  421. struct res_common *r;
  422. spin_lock_irq(mlx4_tlock(dev));
  423. r = find_res(dev, res_id, type);
  424. if (r)
  425. r->state = r->from_state;
  426. spin_unlock_irq(mlx4_tlock(dev));
  427. }
  428. static struct res_common *alloc_qp_tr(int id)
  429. {
  430. struct res_qp *ret;
  431. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  432. if (!ret)
  433. return NULL;
  434. ret->com.res_id = id;
  435. ret->com.state = RES_QP_RESERVED;
  436. ret->local_qpn = id;
  437. INIT_LIST_HEAD(&ret->mcg_list);
  438. spin_lock_init(&ret->mcg_spl);
  439. atomic_set(&ret->ref_count, 0);
  440. return &ret->com;
  441. }
  442. static struct res_common *alloc_mtt_tr(int id, int order)
  443. {
  444. struct res_mtt *ret;
  445. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  446. if (!ret)
  447. return NULL;
  448. ret->com.res_id = id;
  449. ret->order = order;
  450. ret->com.state = RES_MTT_ALLOCATED;
  451. atomic_set(&ret->ref_count, 0);
  452. return &ret->com;
  453. }
  454. static struct res_common *alloc_mpt_tr(int id, int key)
  455. {
  456. struct res_mpt *ret;
  457. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  458. if (!ret)
  459. return NULL;
  460. ret->com.res_id = id;
  461. ret->com.state = RES_MPT_RESERVED;
  462. ret->key = key;
  463. return &ret->com;
  464. }
  465. static struct res_common *alloc_eq_tr(int id)
  466. {
  467. struct res_eq *ret;
  468. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  469. if (!ret)
  470. return NULL;
  471. ret->com.res_id = id;
  472. ret->com.state = RES_EQ_RESERVED;
  473. return &ret->com;
  474. }
  475. static struct res_common *alloc_cq_tr(int id)
  476. {
  477. struct res_cq *ret;
  478. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  479. if (!ret)
  480. return NULL;
  481. ret->com.res_id = id;
  482. ret->com.state = RES_CQ_ALLOCATED;
  483. atomic_set(&ret->ref_count, 0);
  484. return &ret->com;
  485. }
  486. static struct res_common *alloc_srq_tr(int id)
  487. {
  488. struct res_srq *ret;
  489. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  490. if (!ret)
  491. return NULL;
  492. ret->com.res_id = id;
  493. ret->com.state = RES_SRQ_ALLOCATED;
  494. atomic_set(&ret->ref_count, 0);
  495. return &ret->com;
  496. }
  497. static struct res_common *alloc_counter_tr(int id)
  498. {
  499. struct res_counter *ret;
  500. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  501. if (!ret)
  502. return NULL;
  503. ret->com.res_id = id;
  504. ret->com.state = RES_COUNTER_ALLOCATED;
  505. return &ret->com;
  506. }
  507. static struct res_common *alloc_xrcdn_tr(int id)
  508. {
  509. struct res_xrcdn *ret;
  510. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  511. if (!ret)
  512. return NULL;
  513. ret->com.res_id = id;
  514. ret->com.state = RES_XRCD_ALLOCATED;
  515. return &ret->com;
  516. }
  517. static struct res_common *alloc_fs_rule_tr(u64 id, int qpn)
  518. {
  519. struct res_fs_rule *ret;
  520. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  521. if (!ret)
  522. return NULL;
  523. ret->com.res_id = id;
  524. ret->com.state = RES_FS_RULE_ALLOCATED;
  525. ret->qpn = qpn;
  526. return &ret->com;
  527. }
  528. static struct res_common *alloc_tr(u64 id, enum mlx4_resource type, int slave,
  529. int extra)
  530. {
  531. struct res_common *ret;
  532. switch (type) {
  533. case RES_QP:
  534. ret = alloc_qp_tr(id);
  535. break;
  536. case RES_MPT:
  537. ret = alloc_mpt_tr(id, extra);
  538. break;
  539. case RES_MTT:
  540. ret = alloc_mtt_tr(id, extra);
  541. break;
  542. case RES_EQ:
  543. ret = alloc_eq_tr(id);
  544. break;
  545. case RES_CQ:
  546. ret = alloc_cq_tr(id);
  547. break;
  548. case RES_SRQ:
  549. ret = alloc_srq_tr(id);
  550. break;
  551. case RES_MAC:
  552. printk(KERN_ERR "implementation missing\n");
  553. return NULL;
  554. case RES_COUNTER:
  555. ret = alloc_counter_tr(id);
  556. break;
  557. case RES_XRCD:
  558. ret = alloc_xrcdn_tr(id);
  559. break;
  560. case RES_FS_RULE:
  561. ret = alloc_fs_rule_tr(id, extra);
  562. break;
  563. default:
  564. return NULL;
  565. }
  566. if (ret)
  567. ret->owner = slave;
  568. return ret;
  569. }
  570. static int add_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
  571. enum mlx4_resource type, int extra)
  572. {
  573. int i;
  574. int err;
  575. struct mlx4_priv *priv = mlx4_priv(dev);
  576. struct res_common **res_arr;
  577. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  578. struct rb_root *root = &tracker->res_tree[type];
  579. res_arr = kzalloc(count * sizeof *res_arr, GFP_KERNEL);
  580. if (!res_arr)
  581. return -ENOMEM;
  582. for (i = 0; i < count; ++i) {
  583. res_arr[i] = alloc_tr(base + i, type, slave, extra);
  584. if (!res_arr[i]) {
  585. for (--i; i >= 0; --i)
  586. kfree(res_arr[i]);
  587. kfree(res_arr);
  588. return -ENOMEM;
  589. }
  590. }
  591. spin_lock_irq(mlx4_tlock(dev));
  592. for (i = 0; i < count; ++i) {
  593. if (find_res(dev, base + i, type)) {
  594. err = -EEXIST;
  595. goto undo;
  596. }
  597. err = res_tracker_insert(root, res_arr[i]);
  598. if (err)
  599. goto undo;
  600. list_add_tail(&res_arr[i]->list,
  601. &tracker->slave_list[slave].res_list[type]);
  602. }
  603. spin_unlock_irq(mlx4_tlock(dev));
  604. kfree(res_arr);
  605. return 0;
  606. undo:
  607. for (--i; i >= base; --i)
  608. rb_erase(&res_arr[i]->node, root);
  609. spin_unlock_irq(mlx4_tlock(dev));
  610. for (i = 0; i < count; ++i)
  611. kfree(res_arr[i]);
  612. kfree(res_arr);
  613. return err;
  614. }
  615. static int remove_qp_ok(struct res_qp *res)
  616. {
  617. if (res->com.state == RES_QP_BUSY || atomic_read(&res->ref_count) ||
  618. !list_empty(&res->mcg_list)) {
  619. pr_err("resource tracker: fail to remove qp, state %d, ref_count %d\n",
  620. res->com.state, atomic_read(&res->ref_count));
  621. return -EBUSY;
  622. } else if (res->com.state != RES_QP_RESERVED) {
  623. return -EPERM;
  624. }
  625. return 0;
  626. }
  627. static int remove_mtt_ok(struct res_mtt *res, int order)
  628. {
  629. if (res->com.state == RES_MTT_BUSY ||
  630. atomic_read(&res->ref_count)) {
  631. printk(KERN_DEBUG "%s-%d: state %s, ref_count %d\n",
  632. __func__, __LINE__,
  633. mtt_states_str(res->com.state),
  634. atomic_read(&res->ref_count));
  635. return -EBUSY;
  636. } else if (res->com.state != RES_MTT_ALLOCATED)
  637. return -EPERM;
  638. else if (res->order != order)
  639. return -EINVAL;
  640. return 0;
  641. }
  642. static int remove_mpt_ok(struct res_mpt *res)
  643. {
  644. if (res->com.state == RES_MPT_BUSY)
  645. return -EBUSY;
  646. else if (res->com.state != RES_MPT_RESERVED)
  647. return -EPERM;
  648. return 0;
  649. }
  650. static int remove_eq_ok(struct res_eq *res)
  651. {
  652. if (res->com.state == RES_MPT_BUSY)
  653. return -EBUSY;
  654. else if (res->com.state != RES_MPT_RESERVED)
  655. return -EPERM;
  656. return 0;
  657. }
  658. static int remove_counter_ok(struct res_counter *res)
  659. {
  660. if (res->com.state == RES_COUNTER_BUSY)
  661. return -EBUSY;
  662. else if (res->com.state != RES_COUNTER_ALLOCATED)
  663. return -EPERM;
  664. return 0;
  665. }
  666. static int remove_xrcdn_ok(struct res_xrcdn *res)
  667. {
  668. if (res->com.state == RES_XRCD_BUSY)
  669. return -EBUSY;
  670. else if (res->com.state != RES_XRCD_ALLOCATED)
  671. return -EPERM;
  672. return 0;
  673. }
  674. static int remove_fs_rule_ok(struct res_fs_rule *res)
  675. {
  676. if (res->com.state == RES_FS_RULE_BUSY)
  677. return -EBUSY;
  678. else if (res->com.state != RES_FS_RULE_ALLOCATED)
  679. return -EPERM;
  680. return 0;
  681. }
  682. static int remove_cq_ok(struct res_cq *res)
  683. {
  684. if (res->com.state == RES_CQ_BUSY)
  685. return -EBUSY;
  686. else if (res->com.state != RES_CQ_ALLOCATED)
  687. return -EPERM;
  688. return 0;
  689. }
  690. static int remove_srq_ok(struct res_srq *res)
  691. {
  692. if (res->com.state == RES_SRQ_BUSY)
  693. return -EBUSY;
  694. else if (res->com.state != RES_SRQ_ALLOCATED)
  695. return -EPERM;
  696. return 0;
  697. }
  698. static int remove_ok(struct res_common *res, enum mlx4_resource type, int extra)
  699. {
  700. switch (type) {
  701. case RES_QP:
  702. return remove_qp_ok((struct res_qp *)res);
  703. case RES_CQ:
  704. return remove_cq_ok((struct res_cq *)res);
  705. case RES_SRQ:
  706. return remove_srq_ok((struct res_srq *)res);
  707. case RES_MPT:
  708. return remove_mpt_ok((struct res_mpt *)res);
  709. case RES_MTT:
  710. return remove_mtt_ok((struct res_mtt *)res, extra);
  711. case RES_MAC:
  712. return -ENOSYS;
  713. case RES_EQ:
  714. return remove_eq_ok((struct res_eq *)res);
  715. case RES_COUNTER:
  716. return remove_counter_ok((struct res_counter *)res);
  717. case RES_XRCD:
  718. return remove_xrcdn_ok((struct res_xrcdn *)res);
  719. case RES_FS_RULE:
  720. return remove_fs_rule_ok((struct res_fs_rule *)res);
  721. default:
  722. return -EINVAL;
  723. }
  724. }
  725. static int rem_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
  726. enum mlx4_resource type, int extra)
  727. {
  728. u64 i;
  729. int err;
  730. struct mlx4_priv *priv = mlx4_priv(dev);
  731. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  732. struct res_common *r;
  733. spin_lock_irq(mlx4_tlock(dev));
  734. for (i = base; i < base + count; ++i) {
  735. r = res_tracker_lookup(&tracker->res_tree[type], i);
  736. if (!r) {
  737. err = -ENOENT;
  738. goto out;
  739. }
  740. if (r->owner != slave) {
  741. err = -EPERM;
  742. goto out;
  743. }
  744. err = remove_ok(r, type, extra);
  745. if (err)
  746. goto out;
  747. }
  748. for (i = base; i < base + count; ++i) {
  749. r = res_tracker_lookup(&tracker->res_tree[type], i);
  750. rb_erase(&r->node, &tracker->res_tree[type]);
  751. list_del(&r->list);
  752. kfree(r);
  753. }
  754. err = 0;
  755. out:
  756. spin_unlock_irq(mlx4_tlock(dev));
  757. return err;
  758. }
  759. static int qp_res_start_move_to(struct mlx4_dev *dev, int slave, int qpn,
  760. enum res_qp_states state, struct res_qp **qp,
  761. int alloc)
  762. {
  763. struct mlx4_priv *priv = mlx4_priv(dev);
  764. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  765. struct res_qp *r;
  766. int err = 0;
  767. spin_lock_irq(mlx4_tlock(dev));
  768. r = res_tracker_lookup(&tracker->res_tree[RES_QP], qpn);
  769. if (!r)
  770. err = -ENOENT;
  771. else if (r->com.owner != slave)
  772. err = -EPERM;
  773. else {
  774. switch (state) {
  775. case RES_QP_BUSY:
  776. mlx4_dbg(dev, "%s: failed RES_QP, 0x%llx\n",
  777. __func__, r->com.res_id);
  778. err = -EBUSY;
  779. break;
  780. case RES_QP_RESERVED:
  781. if (r->com.state == RES_QP_MAPPED && !alloc)
  782. break;
  783. mlx4_dbg(dev, "failed RES_QP, 0x%llx\n", r->com.res_id);
  784. err = -EINVAL;
  785. break;
  786. case RES_QP_MAPPED:
  787. if ((r->com.state == RES_QP_RESERVED && alloc) ||
  788. r->com.state == RES_QP_HW)
  789. break;
  790. else {
  791. mlx4_dbg(dev, "failed RES_QP, 0x%llx\n",
  792. r->com.res_id);
  793. err = -EINVAL;
  794. }
  795. break;
  796. case RES_QP_HW:
  797. if (r->com.state != RES_QP_MAPPED)
  798. err = -EINVAL;
  799. break;
  800. default:
  801. err = -EINVAL;
  802. }
  803. if (!err) {
  804. r->com.from_state = r->com.state;
  805. r->com.to_state = state;
  806. r->com.state = RES_QP_BUSY;
  807. if (qp)
  808. *qp = r;
  809. }
  810. }
  811. spin_unlock_irq(mlx4_tlock(dev));
  812. return err;
  813. }
  814. static int mr_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  815. enum res_mpt_states state, struct res_mpt **mpt)
  816. {
  817. struct mlx4_priv *priv = mlx4_priv(dev);
  818. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  819. struct res_mpt *r;
  820. int err = 0;
  821. spin_lock_irq(mlx4_tlock(dev));
  822. r = res_tracker_lookup(&tracker->res_tree[RES_MPT], index);
  823. if (!r)
  824. err = -ENOENT;
  825. else if (r->com.owner != slave)
  826. err = -EPERM;
  827. else {
  828. switch (state) {
  829. case RES_MPT_BUSY:
  830. err = -EINVAL;
  831. break;
  832. case RES_MPT_RESERVED:
  833. if (r->com.state != RES_MPT_MAPPED)
  834. err = -EINVAL;
  835. break;
  836. case RES_MPT_MAPPED:
  837. if (r->com.state != RES_MPT_RESERVED &&
  838. r->com.state != RES_MPT_HW)
  839. err = -EINVAL;
  840. break;
  841. case RES_MPT_HW:
  842. if (r->com.state != RES_MPT_MAPPED)
  843. err = -EINVAL;
  844. break;
  845. default:
  846. err = -EINVAL;
  847. }
  848. if (!err) {
  849. r->com.from_state = r->com.state;
  850. r->com.to_state = state;
  851. r->com.state = RES_MPT_BUSY;
  852. if (mpt)
  853. *mpt = r;
  854. }
  855. }
  856. spin_unlock_irq(mlx4_tlock(dev));
  857. return err;
  858. }
  859. static int eq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  860. enum res_eq_states state, struct res_eq **eq)
  861. {
  862. struct mlx4_priv *priv = mlx4_priv(dev);
  863. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  864. struct res_eq *r;
  865. int err = 0;
  866. spin_lock_irq(mlx4_tlock(dev));
  867. r = res_tracker_lookup(&tracker->res_tree[RES_EQ], index);
  868. if (!r)
  869. err = -ENOENT;
  870. else if (r->com.owner != slave)
  871. err = -EPERM;
  872. else {
  873. switch (state) {
  874. case RES_EQ_BUSY:
  875. err = -EINVAL;
  876. break;
  877. case RES_EQ_RESERVED:
  878. if (r->com.state != RES_EQ_HW)
  879. err = -EINVAL;
  880. break;
  881. case RES_EQ_HW:
  882. if (r->com.state != RES_EQ_RESERVED)
  883. err = -EINVAL;
  884. break;
  885. default:
  886. err = -EINVAL;
  887. }
  888. if (!err) {
  889. r->com.from_state = r->com.state;
  890. r->com.to_state = state;
  891. r->com.state = RES_EQ_BUSY;
  892. if (eq)
  893. *eq = r;
  894. }
  895. }
  896. spin_unlock_irq(mlx4_tlock(dev));
  897. return err;
  898. }
  899. static int cq_res_start_move_to(struct mlx4_dev *dev, int slave, int cqn,
  900. enum res_cq_states state, struct res_cq **cq)
  901. {
  902. struct mlx4_priv *priv = mlx4_priv(dev);
  903. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  904. struct res_cq *r;
  905. int err;
  906. spin_lock_irq(mlx4_tlock(dev));
  907. r = res_tracker_lookup(&tracker->res_tree[RES_CQ], cqn);
  908. if (!r)
  909. err = -ENOENT;
  910. else if (r->com.owner != slave)
  911. err = -EPERM;
  912. else {
  913. switch (state) {
  914. case RES_CQ_BUSY:
  915. err = -EBUSY;
  916. break;
  917. case RES_CQ_ALLOCATED:
  918. if (r->com.state != RES_CQ_HW)
  919. err = -EINVAL;
  920. else if (atomic_read(&r->ref_count))
  921. err = -EBUSY;
  922. else
  923. err = 0;
  924. break;
  925. case RES_CQ_HW:
  926. if (r->com.state != RES_CQ_ALLOCATED)
  927. err = -EINVAL;
  928. else
  929. err = 0;
  930. break;
  931. default:
  932. err = -EINVAL;
  933. }
  934. if (!err) {
  935. r->com.from_state = r->com.state;
  936. r->com.to_state = state;
  937. r->com.state = RES_CQ_BUSY;
  938. if (cq)
  939. *cq = r;
  940. }
  941. }
  942. spin_unlock_irq(mlx4_tlock(dev));
  943. return err;
  944. }
  945. static int srq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  946. enum res_cq_states state, struct res_srq **srq)
  947. {
  948. struct mlx4_priv *priv = mlx4_priv(dev);
  949. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  950. struct res_srq *r;
  951. int err = 0;
  952. spin_lock_irq(mlx4_tlock(dev));
  953. r = res_tracker_lookup(&tracker->res_tree[RES_SRQ], index);
  954. if (!r)
  955. err = -ENOENT;
  956. else if (r->com.owner != slave)
  957. err = -EPERM;
  958. else {
  959. switch (state) {
  960. case RES_SRQ_BUSY:
  961. err = -EINVAL;
  962. break;
  963. case RES_SRQ_ALLOCATED:
  964. if (r->com.state != RES_SRQ_HW)
  965. err = -EINVAL;
  966. else if (atomic_read(&r->ref_count))
  967. err = -EBUSY;
  968. break;
  969. case RES_SRQ_HW:
  970. if (r->com.state != RES_SRQ_ALLOCATED)
  971. err = -EINVAL;
  972. break;
  973. default:
  974. err = -EINVAL;
  975. }
  976. if (!err) {
  977. r->com.from_state = r->com.state;
  978. r->com.to_state = state;
  979. r->com.state = RES_SRQ_BUSY;
  980. if (srq)
  981. *srq = r;
  982. }
  983. }
  984. spin_unlock_irq(mlx4_tlock(dev));
  985. return err;
  986. }
  987. static void res_abort_move(struct mlx4_dev *dev, int slave,
  988. enum mlx4_resource type, int id)
  989. {
  990. struct mlx4_priv *priv = mlx4_priv(dev);
  991. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  992. struct res_common *r;
  993. spin_lock_irq(mlx4_tlock(dev));
  994. r = res_tracker_lookup(&tracker->res_tree[type], id);
  995. if (r && (r->owner == slave))
  996. r->state = r->from_state;
  997. spin_unlock_irq(mlx4_tlock(dev));
  998. }
  999. static void res_end_move(struct mlx4_dev *dev, int slave,
  1000. enum mlx4_resource type, int id)
  1001. {
  1002. struct mlx4_priv *priv = mlx4_priv(dev);
  1003. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1004. struct res_common *r;
  1005. spin_lock_irq(mlx4_tlock(dev));
  1006. r = res_tracker_lookup(&tracker->res_tree[type], id);
  1007. if (r && (r->owner == slave))
  1008. r->state = r->to_state;
  1009. spin_unlock_irq(mlx4_tlock(dev));
  1010. }
  1011. static int valid_reserved(struct mlx4_dev *dev, int slave, int qpn)
  1012. {
  1013. return mlx4_is_qp_reserved(dev, qpn) &&
  1014. (mlx4_is_master(dev) || mlx4_is_guest_proxy(dev, slave, qpn));
  1015. }
  1016. static int fw_reserved(struct mlx4_dev *dev, int qpn)
  1017. {
  1018. return qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
  1019. }
  1020. static int qp_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1021. u64 in_param, u64 *out_param)
  1022. {
  1023. int err;
  1024. int count;
  1025. int align;
  1026. int base;
  1027. int qpn;
  1028. switch (op) {
  1029. case RES_OP_RESERVE:
  1030. count = get_param_l(&in_param);
  1031. align = get_param_h(&in_param);
  1032. err = __mlx4_qp_reserve_range(dev, count, align, &base);
  1033. if (err)
  1034. return err;
  1035. err = add_res_range(dev, slave, base, count, RES_QP, 0);
  1036. if (err) {
  1037. __mlx4_qp_release_range(dev, base, count);
  1038. return err;
  1039. }
  1040. set_param_l(out_param, base);
  1041. break;
  1042. case RES_OP_MAP_ICM:
  1043. qpn = get_param_l(&in_param) & 0x7fffff;
  1044. if (valid_reserved(dev, slave, qpn)) {
  1045. err = add_res_range(dev, slave, qpn, 1, RES_QP, 0);
  1046. if (err)
  1047. return err;
  1048. }
  1049. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED,
  1050. NULL, 1);
  1051. if (err)
  1052. return err;
  1053. if (!fw_reserved(dev, qpn)) {
  1054. err = __mlx4_qp_alloc_icm(dev, qpn);
  1055. if (err) {
  1056. res_abort_move(dev, slave, RES_QP, qpn);
  1057. return err;
  1058. }
  1059. }
  1060. res_end_move(dev, slave, RES_QP, qpn);
  1061. break;
  1062. default:
  1063. err = -EINVAL;
  1064. break;
  1065. }
  1066. return err;
  1067. }
  1068. static int mtt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1069. u64 in_param, u64 *out_param)
  1070. {
  1071. int err = -EINVAL;
  1072. int base;
  1073. int order;
  1074. if (op != RES_OP_RESERVE_AND_MAP)
  1075. return err;
  1076. order = get_param_l(&in_param);
  1077. base = __mlx4_alloc_mtt_range(dev, order);
  1078. if (base == -1)
  1079. return -ENOMEM;
  1080. err = add_res_range(dev, slave, base, 1, RES_MTT, order);
  1081. if (err)
  1082. __mlx4_free_mtt_range(dev, base, order);
  1083. else
  1084. set_param_l(out_param, base);
  1085. return err;
  1086. }
  1087. static int mpt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1088. u64 in_param, u64 *out_param)
  1089. {
  1090. int err = -EINVAL;
  1091. int index;
  1092. int id;
  1093. struct res_mpt *mpt;
  1094. switch (op) {
  1095. case RES_OP_RESERVE:
  1096. index = __mlx4_mpt_reserve(dev);
  1097. if (index == -1)
  1098. break;
  1099. id = index & mpt_mask(dev);
  1100. err = add_res_range(dev, slave, id, 1, RES_MPT, index);
  1101. if (err) {
  1102. __mlx4_mpt_release(dev, index);
  1103. break;
  1104. }
  1105. set_param_l(out_param, index);
  1106. break;
  1107. case RES_OP_MAP_ICM:
  1108. index = get_param_l(&in_param);
  1109. id = index & mpt_mask(dev);
  1110. err = mr_res_start_move_to(dev, slave, id,
  1111. RES_MPT_MAPPED, &mpt);
  1112. if (err)
  1113. return err;
  1114. err = __mlx4_mpt_alloc_icm(dev, mpt->key);
  1115. if (err) {
  1116. res_abort_move(dev, slave, RES_MPT, id);
  1117. return err;
  1118. }
  1119. res_end_move(dev, slave, RES_MPT, id);
  1120. break;
  1121. }
  1122. return err;
  1123. }
  1124. static int cq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1125. u64 in_param, u64 *out_param)
  1126. {
  1127. int cqn;
  1128. int err;
  1129. switch (op) {
  1130. case RES_OP_RESERVE_AND_MAP:
  1131. err = __mlx4_cq_alloc_icm(dev, &cqn);
  1132. if (err)
  1133. break;
  1134. err = add_res_range(dev, slave, cqn, 1, RES_CQ, 0);
  1135. if (err) {
  1136. __mlx4_cq_free_icm(dev, cqn);
  1137. break;
  1138. }
  1139. set_param_l(out_param, cqn);
  1140. break;
  1141. default:
  1142. err = -EINVAL;
  1143. }
  1144. return err;
  1145. }
  1146. static int srq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1147. u64 in_param, u64 *out_param)
  1148. {
  1149. int srqn;
  1150. int err;
  1151. switch (op) {
  1152. case RES_OP_RESERVE_AND_MAP:
  1153. err = __mlx4_srq_alloc_icm(dev, &srqn);
  1154. if (err)
  1155. break;
  1156. err = add_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
  1157. if (err) {
  1158. __mlx4_srq_free_icm(dev, srqn);
  1159. break;
  1160. }
  1161. set_param_l(out_param, srqn);
  1162. break;
  1163. default:
  1164. err = -EINVAL;
  1165. }
  1166. return err;
  1167. }
  1168. static int mac_add_to_slave(struct mlx4_dev *dev, int slave, u64 mac, int port)
  1169. {
  1170. struct mlx4_priv *priv = mlx4_priv(dev);
  1171. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1172. struct mac_res *res;
  1173. res = kzalloc(sizeof *res, GFP_KERNEL);
  1174. if (!res)
  1175. return -ENOMEM;
  1176. res->mac = mac;
  1177. res->port = (u8) port;
  1178. list_add_tail(&res->list,
  1179. &tracker->slave_list[slave].res_list[RES_MAC]);
  1180. return 0;
  1181. }
  1182. static void mac_del_from_slave(struct mlx4_dev *dev, int slave, u64 mac,
  1183. int port)
  1184. {
  1185. struct mlx4_priv *priv = mlx4_priv(dev);
  1186. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1187. struct list_head *mac_list =
  1188. &tracker->slave_list[slave].res_list[RES_MAC];
  1189. struct mac_res *res, *tmp;
  1190. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1191. if (res->mac == mac && res->port == (u8) port) {
  1192. list_del(&res->list);
  1193. kfree(res);
  1194. break;
  1195. }
  1196. }
  1197. }
  1198. static void rem_slave_macs(struct mlx4_dev *dev, int slave)
  1199. {
  1200. struct mlx4_priv *priv = mlx4_priv(dev);
  1201. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1202. struct list_head *mac_list =
  1203. &tracker->slave_list[slave].res_list[RES_MAC];
  1204. struct mac_res *res, *tmp;
  1205. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1206. list_del(&res->list);
  1207. __mlx4_unregister_mac(dev, res->port, res->mac);
  1208. kfree(res);
  1209. }
  1210. }
  1211. static int mac_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1212. u64 in_param, u64 *out_param)
  1213. {
  1214. int err = -EINVAL;
  1215. int port;
  1216. u64 mac;
  1217. if (op != RES_OP_RESERVE_AND_MAP)
  1218. return err;
  1219. port = get_param_l(out_param);
  1220. mac = in_param;
  1221. err = __mlx4_register_mac(dev, port, mac);
  1222. if (err >= 0) {
  1223. set_param_l(out_param, err);
  1224. err = 0;
  1225. }
  1226. if (!err) {
  1227. err = mac_add_to_slave(dev, slave, mac, port);
  1228. if (err)
  1229. __mlx4_unregister_mac(dev, port, mac);
  1230. }
  1231. return err;
  1232. }
  1233. static int vlan_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1234. u64 in_param, u64 *out_param)
  1235. {
  1236. return 0;
  1237. }
  1238. static int counter_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1239. u64 in_param, u64 *out_param)
  1240. {
  1241. u32 index;
  1242. int err;
  1243. if (op != RES_OP_RESERVE)
  1244. return -EINVAL;
  1245. err = __mlx4_counter_alloc(dev, &index);
  1246. if (err)
  1247. return err;
  1248. err = add_res_range(dev, slave, index, 1, RES_COUNTER, 0);
  1249. if (err)
  1250. __mlx4_counter_free(dev, index);
  1251. else
  1252. set_param_l(out_param, index);
  1253. return err;
  1254. }
  1255. static int xrcdn_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1256. u64 in_param, u64 *out_param)
  1257. {
  1258. u32 xrcdn;
  1259. int err;
  1260. if (op != RES_OP_RESERVE)
  1261. return -EINVAL;
  1262. err = __mlx4_xrcd_alloc(dev, &xrcdn);
  1263. if (err)
  1264. return err;
  1265. err = add_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
  1266. if (err)
  1267. __mlx4_xrcd_free(dev, xrcdn);
  1268. else
  1269. set_param_l(out_param, xrcdn);
  1270. return err;
  1271. }
  1272. int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
  1273. struct mlx4_vhcr *vhcr,
  1274. struct mlx4_cmd_mailbox *inbox,
  1275. struct mlx4_cmd_mailbox *outbox,
  1276. struct mlx4_cmd_info *cmd)
  1277. {
  1278. int err;
  1279. int alop = vhcr->op_modifier;
  1280. switch (vhcr->in_modifier) {
  1281. case RES_QP:
  1282. err = qp_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1283. vhcr->in_param, &vhcr->out_param);
  1284. break;
  1285. case RES_MTT:
  1286. err = mtt_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1287. vhcr->in_param, &vhcr->out_param);
  1288. break;
  1289. case RES_MPT:
  1290. err = mpt_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1291. vhcr->in_param, &vhcr->out_param);
  1292. break;
  1293. case RES_CQ:
  1294. err = cq_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1295. vhcr->in_param, &vhcr->out_param);
  1296. break;
  1297. case RES_SRQ:
  1298. err = srq_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1299. vhcr->in_param, &vhcr->out_param);
  1300. break;
  1301. case RES_MAC:
  1302. err = mac_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1303. vhcr->in_param, &vhcr->out_param);
  1304. break;
  1305. case RES_VLAN:
  1306. err = vlan_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1307. vhcr->in_param, &vhcr->out_param);
  1308. break;
  1309. case RES_COUNTER:
  1310. err = counter_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1311. vhcr->in_param, &vhcr->out_param);
  1312. break;
  1313. case RES_XRCD:
  1314. err = xrcdn_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1315. vhcr->in_param, &vhcr->out_param);
  1316. break;
  1317. default:
  1318. err = -EINVAL;
  1319. break;
  1320. }
  1321. return err;
  1322. }
  1323. static int qp_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1324. u64 in_param)
  1325. {
  1326. int err;
  1327. int count;
  1328. int base;
  1329. int qpn;
  1330. switch (op) {
  1331. case RES_OP_RESERVE:
  1332. base = get_param_l(&in_param) & 0x7fffff;
  1333. count = get_param_h(&in_param);
  1334. err = rem_res_range(dev, slave, base, count, RES_QP, 0);
  1335. if (err)
  1336. break;
  1337. __mlx4_qp_release_range(dev, base, count);
  1338. break;
  1339. case RES_OP_MAP_ICM:
  1340. qpn = get_param_l(&in_param) & 0x7fffff;
  1341. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_RESERVED,
  1342. NULL, 0);
  1343. if (err)
  1344. return err;
  1345. if (!fw_reserved(dev, qpn))
  1346. __mlx4_qp_free_icm(dev, qpn);
  1347. res_end_move(dev, slave, RES_QP, qpn);
  1348. if (valid_reserved(dev, slave, qpn))
  1349. err = rem_res_range(dev, slave, qpn, 1, RES_QP, 0);
  1350. break;
  1351. default:
  1352. err = -EINVAL;
  1353. break;
  1354. }
  1355. return err;
  1356. }
  1357. static int mtt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1358. u64 in_param, u64 *out_param)
  1359. {
  1360. int err = -EINVAL;
  1361. int base;
  1362. int order;
  1363. if (op != RES_OP_RESERVE_AND_MAP)
  1364. return err;
  1365. base = get_param_l(&in_param);
  1366. order = get_param_h(&in_param);
  1367. err = rem_res_range(dev, slave, base, 1, RES_MTT, order);
  1368. if (!err)
  1369. __mlx4_free_mtt_range(dev, base, order);
  1370. return err;
  1371. }
  1372. static int mpt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1373. u64 in_param)
  1374. {
  1375. int err = -EINVAL;
  1376. int index;
  1377. int id;
  1378. struct res_mpt *mpt;
  1379. switch (op) {
  1380. case RES_OP_RESERVE:
  1381. index = get_param_l(&in_param);
  1382. id = index & mpt_mask(dev);
  1383. err = get_res(dev, slave, id, RES_MPT, &mpt);
  1384. if (err)
  1385. break;
  1386. index = mpt->key;
  1387. put_res(dev, slave, id, RES_MPT);
  1388. err = rem_res_range(dev, slave, id, 1, RES_MPT, 0);
  1389. if (err)
  1390. break;
  1391. __mlx4_mpt_release(dev, index);
  1392. break;
  1393. case RES_OP_MAP_ICM:
  1394. index = get_param_l(&in_param);
  1395. id = index & mpt_mask(dev);
  1396. err = mr_res_start_move_to(dev, slave, id,
  1397. RES_MPT_RESERVED, &mpt);
  1398. if (err)
  1399. return err;
  1400. __mlx4_mpt_free_icm(dev, mpt->key);
  1401. res_end_move(dev, slave, RES_MPT, id);
  1402. return err;
  1403. break;
  1404. default:
  1405. err = -EINVAL;
  1406. break;
  1407. }
  1408. return err;
  1409. }
  1410. static int cq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1411. u64 in_param, u64 *out_param)
  1412. {
  1413. int cqn;
  1414. int err;
  1415. switch (op) {
  1416. case RES_OP_RESERVE_AND_MAP:
  1417. cqn = get_param_l(&in_param);
  1418. err = rem_res_range(dev, slave, cqn, 1, RES_CQ, 0);
  1419. if (err)
  1420. break;
  1421. __mlx4_cq_free_icm(dev, cqn);
  1422. break;
  1423. default:
  1424. err = -EINVAL;
  1425. break;
  1426. }
  1427. return err;
  1428. }
  1429. static int srq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1430. u64 in_param, u64 *out_param)
  1431. {
  1432. int srqn;
  1433. int err;
  1434. switch (op) {
  1435. case RES_OP_RESERVE_AND_MAP:
  1436. srqn = get_param_l(&in_param);
  1437. err = rem_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
  1438. if (err)
  1439. break;
  1440. __mlx4_srq_free_icm(dev, srqn);
  1441. break;
  1442. default:
  1443. err = -EINVAL;
  1444. break;
  1445. }
  1446. return err;
  1447. }
  1448. static int mac_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1449. u64 in_param, u64 *out_param)
  1450. {
  1451. int port;
  1452. int err = 0;
  1453. switch (op) {
  1454. case RES_OP_RESERVE_AND_MAP:
  1455. port = get_param_l(out_param);
  1456. mac_del_from_slave(dev, slave, in_param, port);
  1457. __mlx4_unregister_mac(dev, port, in_param);
  1458. break;
  1459. default:
  1460. err = -EINVAL;
  1461. break;
  1462. }
  1463. return err;
  1464. }
  1465. static int vlan_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1466. u64 in_param, u64 *out_param)
  1467. {
  1468. return 0;
  1469. }
  1470. static int counter_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1471. u64 in_param, u64 *out_param)
  1472. {
  1473. int index;
  1474. int err;
  1475. if (op != RES_OP_RESERVE)
  1476. return -EINVAL;
  1477. index = get_param_l(&in_param);
  1478. err = rem_res_range(dev, slave, index, 1, RES_COUNTER, 0);
  1479. if (err)
  1480. return err;
  1481. __mlx4_counter_free(dev, index);
  1482. return err;
  1483. }
  1484. static int xrcdn_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1485. u64 in_param, u64 *out_param)
  1486. {
  1487. int xrcdn;
  1488. int err;
  1489. if (op != RES_OP_RESERVE)
  1490. return -EINVAL;
  1491. xrcdn = get_param_l(&in_param);
  1492. err = rem_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
  1493. if (err)
  1494. return err;
  1495. __mlx4_xrcd_free(dev, xrcdn);
  1496. return err;
  1497. }
  1498. int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
  1499. struct mlx4_vhcr *vhcr,
  1500. struct mlx4_cmd_mailbox *inbox,
  1501. struct mlx4_cmd_mailbox *outbox,
  1502. struct mlx4_cmd_info *cmd)
  1503. {
  1504. int err = -EINVAL;
  1505. int alop = vhcr->op_modifier;
  1506. switch (vhcr->in_modifier) {
  1507. case RES_QP:
  1508. err = qp_free_res(dev, slave, vhcr->op_modifier, alop,
  1509. vhcr->in_param);
  1510. break;
  1511. case RES_MTT:
  1512. err = mtt_free_res(dev, slave, vhcr->op_modifier, alop,
  1513. vhcr->in_param, &vhcr->out_param);
  1514. break;
  1515. case RES_MPT:
  1516. err = mpt_free_res(dev, slave, vhcr->op_modifier, alop,
  1517. vhcr->in_param);
  1518. break;
  1519. case RES_CQ:
  1520. err = cq_free_res(dev, slave, vhcr->op_modifier, alop,
  1521. vhcr->in_param, &vhcr->out_param);
  1522. break;
  1523. case RES_SRQ:
  1524. err = srq_free_res(dev, slave, vhcr->op_modifier, alop,
  1525. vhcr->in_param, &vhcr->out_param);
  1526. break;
  1527. case RES_MAC:
  1528. err = mac_free_res(dev, slave, vhcr->op_modifier, alop,
  1529. vhcr->in_param, &vhcr->out_param);
  1530. break;
  1531. case RES_VLAN:
  1532. err = vlan_free_res(dev, slave, vhcr->op_modifier, alop,
  1533. vhcr->in_param, &vhcr->out_param);
  1534. break;
  1535. case RES_COUNTER:
  1536. err = counter_free_res(dev, slave, vhcr->op_modifier, alop,
  1537. vhcr->in_param, &vhcr->out_param);
  1538. break;
  1539. case RES_XRCD:
  1540. err = xrcdn_free_res(dev, slave, vhcr->op_modifier, alop,
  1541. vhcr->in_param, &vhcr->out_param);
  1542. default:
  1543. break;
  1544. }
  1545. return err;
  1546. }
  1547. /* ugly but other choices are uglier */
  1548. static int mr_phys_mpt(struct mlx4_mpt_entry *mpt)
  1549. {
  1550. return (be32_to_cpu(mpt->flags) >> 9) & 1;
  1551. }
  1552. static int mr_get_mtt_addr(struct mlx4_mpt_entry *mpt)
  1553. {
  1554. return (int)be64_to_cpu(mpt->mtt_addr) & 0xfffffff8;
  1555. }
  1556. static int mr_get_mtt_size(struct mlx4_mpt_entry *mpt)
  1557. {
  1558. return be32_to_cpu(mpt->mtt_sz);
  1559. }
  1560. static u32 mr_get_pd(struct mlx4_mpt_entry *mpt)
  1561. {
  1562. return be32_to_cpu(mpt->pd_flags) & 0x00ffffff;
  1563. }
  1564. static int mr_is_fmr(struct mlx4_mpt_entry *mpt)
  1565. {
  1566. return be32_to_cpu(mpt->pd_flags) & MLX4_MPT_PD_FLAG_FAST_REG;
  1567. }
  1568. static int mr_is_bind_enabled(struct mlx4_mpt_entry *mpt)
  1569. {
  1570. return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_BIND_ENABLE;
  1571. }
  1572. static int mr_is_region(struct mlx4_mpt_entry *mpt)
  1573. {
  1574. return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_REGION;
  1575. }
  1576. static int qp_get_mtt_addr(struct mlx4_qp_context *qpc)
  1577. {
  1578. return be32_to_cpu(qpc->mtt_base_addr_l) & 0xfffffff8;
  1579. }
  1580. static int srq_get_mtt_addr(struct mlx4_srq_context *srqc)
  1581. {
  1582. return be32_to_cpu(srqc->mtt_base_addr_l) & 0xfffffff8;
  1583. }
  1584. static int qp_get_mtt_size(struct mlx4_qp_context *qpc)
  1585. {
  1586. int page_shift = (qpc->log_page_size & 0x3f) + 12;
  1587. int log_sq_size = (qpc->sq_size_stride >> 3) & 0xf;
  1588. int log_sq_sride = qpc->sq_size_stride & 7;
  1589. int log_rq_size = (qpc->rq_size_stride >> 3) & 0xf;
  1590. int log_rq_stride = qpc->rq_size_stride & 7;
  1591. int srq = (be32_to_cpu(qpc->srqn) >> 24) & 1;
  1592. int rss = (be32_to_cpu(qpc->flags) >> 13) & 1;
  1593. u32 ts = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  1594. int xrc = (ts == MLX4_QP_ST_XRC) ? 1 : 0;
  1595. int sq_size;
  1596. int rq_size;
  1597. int total_pages;
  1598. int total_mem;
  1599. int page_offset = (be32_to_cpu(qpc->params2) >> 6) & 0x3f;
  1600. sq_size = 1 << (log_sq_size + log_sq_sride + 4);
  1601. rq_size = (srq|rss|xrc) ? 0 : (1 << (log_rq_size + log_rq_stride + 4));
  1602. total_mem = sq_size + rq_size;
  1603. total_pages =
  1604. roundup_pow_of_two((total_mem + (page_offset << 6)) >>
  1605. page_shift);
  1606. return total_pages;
  1607. }
  1608. static int check_mtt_range(struct mlx4_dev *dev, int slave, int start,
  1609. int size, struct res_mtt *mtt)
  1610. {
  1611. int res_start = mtt->com.res_id;
  1612. int res_size = (1 << mtt->order);
  1613. if (start < res_start || start + size > res_start + res_size)
  1614. return -EPERM;
  1615. return 0;
  1616. }
  1617. int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  1618. struct mlx4_vhcr *vhcr,
  1619. struct mlx4_cmd_mailbox *inbox,
  1620. struct mlx4_cmd_mailbox *outbox,
  1621. struct mlx4_cmd_info *cmd)
  1622. {
  1623. int err;
  1624. int index = vhcr->in_modifier;
  1625. struct res_mtt *mtt;
  1626. struct res_mpt *mpt;
  1627. int mtt_base = mr_get_mtt_addr(inbox->buf) / dev->caps.mtt_entry_sz;
  1628. int phys;
  1629. int id;
  1630. u32 pd;
  1631. int pd_slave;
  1632. id = index & mpt_mask(dev);
  1633. err = mr_res_start_move_to(dev, slave, id, RES_MPT_HW, &mpt);
  1634. if (err)
  1635. return err;
  1636. /* Disable memory windows for VFs. */
  1637. if (!mr_is_region(inbox->buf)) {
  1638. err = -EPERM;
  1639. goto ex_abort;
  1640. }
  1641. /* Make sure that the PD bits related to the slave id are zeros. */
  1642. pd = mr_get_pd(inbox->buf);
  1643. pd_slave = (pd >> 17) & 0x7f;
  1644. if (pd_slave != 0 && pd_slave != slave) {
  1645. err = -EPERM;
  1646. goto ex_abort;
  1647. }
  1648. if (mr_is_fmr(inbox->buf)) {
  1649. /* FMR and Bind Enable are forbidden in slave devices. */
  1650. if (mr_is_bind_enabled(inbox->buf)) {
  1651. err = -EPERM;
  1652. goto ex_abort;
  1653. }
  1654. /* FMR and Memory Windows are also forbidden. */
  1655. if (!mr_is_region(inbox->buf)) {
  1656. err = -EPERM;
  1657. goto ex_abort;
  1658. }
  1659. }
  1660. phys = mr_phys_mpt(inbox->buf);
  1661. if (!phys) {
  1662. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  1663. if (err)
  1664. goto ex_abort;
  1665. err = check_mtt_range(dev, slave, mtt_base,
  1666. mr_get_mtt_size(inbox->buf), mtt);
  1667. if (err)
  1668. goto ex_put;
  1669. mpt->mtt = mtt;
  1670. }
  1671. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1672. if (err)
  1673. goto ex_put;
  1674. if (!phys) {
  1675. atomic_inc(&mtt->ref_count);
  1676. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  1677. }
  1678. res_end_move(dev, slave, RES_MPT, id);
  1679. return 0;
  1680. ex_put:
  1681. if (!phys)
  1682. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  1683. ex_abort:
  1684. res_abort_move(dev, slave, RES_MPT, id);
  1685. return err;
  1686. }
  1687. int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  1688. struct mlx4_vhcr *vhcr,
  1689. struct mlx4_cmd_mailbox *inbox,
  1690. struct mlx4_cmd_mailbox *outbox,
  1691. struct mlx4_cmd_info *cmd)
  1692. {
  1693. int err;
  1694. int index = vhcr->in_modifier;
  1695. struct res_mpt *mpt;
  1696. int id;
  1697. id = index & mpt_mask(dev);
  1698. err = mr_res_start_move_to(dev, slave, id, RES_MPT_MAPPED, &mpt);
  1699. if (err)
  1700. return err;
  1701. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1702. if (err)
  1703. goto ex_abort;
  1704. if (mpt->mtt)
  1705. atomic_dec(&mpt->mtt->ref_count);
  1706. res_end_move(dev, slave, RES_MPT, id);
  1707. return 0;
  1708. ex_abort:
  1709. res_abort_move(dev, slave, RES_MPT, id);
  1710. return err;
  1711. }
  1712. int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
  1713. struct mlx4_vhcr *vhcr,
  1714. struct mlx4_cmd_mailbox *inbox,
  1715. struct mlx4_cmd_mailbox *outbox,
  1716. struct mlx4_cmd_info *cmd)
  1717. {
  1718. int err;
  1719. int index = vhcr->in_modifier;
  1720. struct res_mpt *mpt;
  1721. int id;
  1722. id = index & mpt_mask(dev);
  1723. err = get_res(dev, slave, id, RES_MPT, &mpt);
  1724. if (err)
  1725. return err;
  1726. if (mpt->com.from_state != RES_MPT_HW) {
  1727. err = -EBUSY;
  1728. goto out;
  1729. }
  1730. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1731. out:
  1732. put_res(dev, slave, id, RES_MPT);
  1733. return err;
  1734. }
  1735. static int qp_get_rcqn(struct mlx4_qp_context *qpc)
  1736. {
  1737. return be32_to_cpu(qpc->cqn_recv) & 0xffffff;
  1738. }
  1739. static int qp_get_scqn(struct mlx4_qp_context *qpc)
  1740. {
  1741. return be32_to_cpu(qpc->cqn_send) & 0xffffff;
  1742. }
  1743. static u32 qp_get_srqn(struct mlx4_qp_context *qpc)
  1744. {
  1745. return be32_to_cpu(qpc->srqn) & 0x1ffffff;
  1746. }
  1747. static void adjust_proxy_tun_qkey(struct mlx4_dev *dev, struct mlx4_vhcr *vhcr,
  1748. struct mlx4_qp_context *context)
  1749. {
  1750. u32 qpn = vhcr->in_modifier & 0xffffff;
  1751. u32 qkey = 0;
  1752. if (mlx4_get_parav_qkey(dev, qpn, &qkey))
  1753. return;
  1754. /* adjust qkey in qp context */
  1755. context->qkey = cpu_to_be32(qkey);
  1756. }
  1757. int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  1758. struct mlx4_vhcr *vhcr,
  1759. struct mlx4_cmd_mailbox *inbox,
  1760. struct mlx4_cmd_mailbox *outbox,
  1761. struct mlx4_cmd_info *cmd)
  1762. {
  1763. int err;
  1764. int qpn = vhcr->in_modifier & 0x7fffff;
  1765. struct res_mtt *mtt;
  1766. struct res_qp *qp;
  1767. struct mlx4_qp_context *qpc = inbox->buf + 8;
  1768. int mtt_base = qp_get_mtt_addr(qpc) / dev->caps.mtt_entry_sz;
  1769. int mtt_size = qp_get_mtt_size(qpc);
  1770. struct res_cq *rcq;
  1771. struct res_cq *scq;
  1772. int rcqn = qp_get_rcqn(qpc);
  1773. int scqn = qp_get_scqn(qpc);
  1774. u32 srqn = qp_get_srqn(qpc) & 0xffffff;
  1775. int use_srq = (qp_get_srqn(qpc) >> 24) & 1;
  1776. struct res_srq *srq;
  1777. int local_qpn = be32_to_cpu(qpc->local_qpn) & 0xffffff;
  1778. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_HW, &qp, 0);
  1779. if (err)
  1780. return err;
  1781. qp->local_qpn = local_qpn;
  1782. qp->sched_queue = 0;
  1783. qp->qpc_flags = be32_to_cpu(qpc->flags);
  1784. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  1785. if (err)
  1786. goto ex_abort;
  1787. err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
  1788. if (err)
  1789. goto ex_put_mtt;
  1790. err = get_res(dev, slave, rcqn, RES_CQ, &rcq);
  1791. if (err)
  1792. goto ex_put_mtt;
  1793. if (scqn != rcqn) {
  1794. err = get_res(dev, slave, scqn, RES_CQ, &scq);
  1795. if (err)
  1796. goto ex_put_rcq;
  1797. } else
  1798. scq = rcq;
  1799. if (use_srq) {
  1800. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  1801. if (err)
  1802. goto ex_put_scq;
  1803. }
  1804. adjust_proxy_tun_qkey(dev, vhcr, qpc);
  1805. update_pkey_index(dev, slave, inbox);
  1806. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1807. if (err)
  1808. goto ex_put_srq;
  1809. atomic_inc(&mtt->ref_count);
  1810. qp->mtt = mtt;
  1811. atomic_inc(&rcq->ref_count);
  1812. qp->rcq = rcq;
  1813. atomic_inc(&scq->ref_count);
  1814. qp->scq = scq;
  1815. if (scqn != rcqn)
  1816. put_res(dev, slave, scqn, RES_CQ);
  1817. if (use_srq) {
  1818. atomic_inc(&srq->ref_count);
  1819. put_res(dev, slave, srqn, RES_SRQ);
  1820. qp->srq = srq;
  1821. }
  1822. put_res(dev, slave, rcqn, RES_CQ);
  1823. put_res(dev, slave, mtt_base, RES_MTT);
  1824. res_end_move(dev, slave, RES_QP, qpn);
  1825. return 0;
  1826. ex_put_srq:
  1827. if (use_srq)
  1828. put_res(dev, slave, srqn, RES_SRQ);
  1829. ex_put_scq:
  1830. if (scqn != rcqn)
  1831. put_res(dev, slave, scqn, RES_CQ);
  1832. ex_put_rcq:
  1833. put_res(dev, slave, rcqn, RES_CQ);
  1834. ex_put_mtt:
  1835. put_res(dev, slave, mtt_base, RES_MTT);
  1836. ex_abort:
  1837. res_abort_move(dev, slave, RES_QP, qpn);
  1838. return err;
  1839. }
  1840. static int eq_get_mtt_addr(struct mlx4_eq_context *eqc)
  1841. {
  1842. return be32_to_cpu(eqc->mtt_base_addr_l) & 0xfffffff8;
  1843. }
  1844. static int eq_get_mtt_size(struct mlx4_eq_context *eqc)
  1845. {
  1846. int log_eq_size = eqc->log_eq_size & 0x1f;
  1847. int page_shift = (eqc->log_page_size & 0x3f) + 12;
  1848. if (log_eq_size + 5 < page_shift)
  1849. return 1;
  1850. return 1 << (log_eq_size + 5 - page_shift);
  1851. }
  1852. static int cq_get_mtt_addr(struct mlx4_cq_context *cqc)
  1853. {
  1854. return be32_to_cpu(cqc->mtt_base_addr_l) & 0xfffffff8;
  1855. }
  1856. static int cq_get_mtt_size(struct mlx4_cq_context *cqc)
  1857. {
  1858. int log_cq_size = (be32_to_cpu(cqc->logsize_usrpage) >> 24) & 0x1f;
  1859. int page_shift = (cqc->log_page_size & 0x3f) + 12;
  1860. if (log_cq_size + 5 < page_shift)
  1861. return 1;
  1862. return 1 << (log_cq_size + 5 - page_shift);
  1863. }
  1864. int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  1865. struct mlx4_vhcr *vhcr,
  1866. struct mlx4_cmd_mailbox *inbox,
  1867. struct mlx4_cmd_mailbox *outbox,
  1868. struct mlx4_cmd_info *cmd)
  1869. {
  1870. int err;
  1871. int eqn = vhcr->in_modifier;
  1872. int res_id = (slave << 8) | eqn;
  1873. struct mlx4_eq_context *eqc = inbox->buf;
  1874. int mtt_base = eq_get_mtt_addr(eqc) / dev->caps.mtt_entry_sz;
  1875. int mtt_size = eq_get_mtt_size(eqc);
  1876. struct res_eq *eq;
  1877. struct res_mtt *mtt;
  1878. err = add_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  1879. if (err)
  1880. return err;
  1881. err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_HW, &eq);
  1882. if (err)
  1883. goto out_add;
  1884. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  1885. if (err)
  1886. goto out_move;
  1887. err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
  1888. if (err)
  1889. goto out_put;
  1890. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1891. if (err)
  1892. goto out_put;
  1893. atomic_inc(&mtt->ref_count);
  1894. eq->mtt = mtt;
  1895. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  1896. res_end_move(dev, slave, RES_EQ, res_id);
  1897. return 0;
  1898. out_put:
  1899. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  1900. out_move:
  1901. res_abort_move(dev, slave, RES_EQ, res_id);
  1902. out_add:
  1903. rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  1904. return err;
  1905. }
  1906. static int get_containing_mtt(struct mlx4_dev *dev, int slave, int start,
  1907. int len, struct res_mtt **res)
  1908. {
  1909. struct mlx4_priv *priv = mlx4_priv(dev);
  1910. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1911. struct res_mtt *mtt;
  1912. int err = -EINVAL;
  1913. spin_lock_irq(mlx4_tlock(dev));
  1914. list_for_each_entry(mtt, &tracker->slave_list[slave].res_list[RES_MTT],
  1915. com.list) {
  1916. if (!check_mtt_range(dev, slave, start, len, mtt)) {
  1917. *res = mtt;
  1918. mtt->com.from_state = mtt->com.state;
  1919. mtt->com.state = RES_MTT_BUSY;
  1920. err = 0;
  1921. break;
  1922. }
  1923. }
  1924. spin_unlock_irq(mlx4_tlock(dev));
  1925. return err;
  1926. }
  1927. static int verify_qp_parameters(struct mlx4_dev *dev,
  1928. struct mlx4_cmd_mailbox *inbox,
  1929. enum qp_transition transition, u8 slave)
  1930. {
  1931. u32 qp_type;
  1932. struct mlx4_qp_context *qp_ctx;
  1933. enum mlx4_qp_optpar optpar;
  1934. qp_ctx = inbox->buf + 8;
  1935. qp_type = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
  1936. optpar = be32_to_cpu(*(__be32 *) inbox->buf);
  1937. switch (qp_type) {
  1938. case MLX4_QP_ST_RC:
  1939. case MLX4_QP_ST_UC:
  1940. switch (transition) {
  1941. case QP_TRANS_INIT2RTR:
  1942. case QP_TRANS_RTR2RTS:
  1943. case QP_TRANS_RTS2RTS:
  1944. case QP_TRANS_SQD2SQD:
  1945. case QP_TRANS_SQD2RTS:
  1946. if (slave != mlx4_master_func_num(dev))
  1947. /* slaves have only gid index 0 */
  1948. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH)
  1949. if (qp_ctx->pri_path.mgid_index)
  1950. return -EINVAL;
  1951. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH)
  1952. if (qp_ctx->alt_path.mgid_index)
  1953. return -EINVAL;
  1954. break;
  1955. default:
  1956. break;
  1957. }
  1958. break;
  1959. default:
  1960. break;
  1961. }
  1962. return 0;
  1963. }
  1964. int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
  1965. struct mlx4_vhcr *vhcr,
  1966. struct mlx4_cmd_mailbox *inbox,
  1967. struct mlx4_cmd_mailbox *outbox,
  1968. struct mlx4_cmd_info *cmd)
  1969. {
  1970. struct mlx4_mtt mtt;
  1971. __be64 *page_list = inbox->buf;
  1972. u64 *pg_list = (u64 *)page_list;
  1973. int i;
  1974. struct res_mtt *rmtt = NULL;
  1975. int start = be64_to_cpu(page_list[0]);
  1976. int npages = vhcr->in_modifier;
  1977. int err;
  1978. err = get_containing_mtt(dev, slave, start, npages, &rmtt);
  1979. if (err)
  1980. return err;
  1981. /* Call the SW implementation of write_mtt:
  1982. * - Prepare a dummy mtt struct
  1983. * - Translate inbox contents to simple addresses in host endianess */
  1984. mtt.offset = 0; /* TBD this is broken but I don't handle it since
  1985. we don't really use it */
  1986. mtt.order = 0;
  1987. mtt.page_shift = 0;
  1988. for (i = 0; i < npages; ++i)
  1989. pg_list[i + 2] = (be64_to_cpu(page_list[i + 2]) & ~1ULL);
  1990. err = __mlx4_write_mtt(dev, &mtt, be64_to_cpu(page_list[0]), npages,
  1991. ((u64 *)page_list + 2));
  1992. if (rmtt)
  1993. put_res(dev, slave, rmtt->com.res_id, RES_MTT);
  1994. return err;
  1995. }
  1996. int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  1997. struct mlx4_vhcr *vhcr,
  1998. struct mlx4_cmd_mailbox *inbox,
  1999. struct mlx4_cmd_mailbox *outbox,
  2000. struct mlx4_cmd_info *cmd)
  2001. {
  2002. int eqn = vhcr->in_modifier;
  2003. int res_id = eqn | (slave << 8);
  2004. struct res_eq *eq;
  2005. int err;
  2006. err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_RESERVED, &eq);
  2007. if (err)
  2008. return err;
  2009. err = get_res(dev, slave, eq->mtt->com.res_id, RES_MTT, NULL);
  2010. if (err)
  2011. goto ex_abort;
  2012. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2013. if (err)
  2014. goto ex_put;
  2015. atomic_dec(&eq->mtt->ref_count);
  2016. put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
  2017. res_end_move(dev, slave, RES_EQ, res_id);
  2018. rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  2019. return 0;
  2020. ex_put:
  2021. put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
  2022. ex_abort:
  2023. res_abort_move(dev, slave, RES_EQ, res_id);
  2024. return err;
  2025. }
  2026. int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe)
  2027. {
  2028. struct mlx4_priv *priv = mlx4_priv(dev);
  2029. struct mlx4_slave_event_eq_info *event_eq;
  2030. struct mlx4_cmd_mailbox *mailbox;
  2031. u32 in_modifier = 0;
  2032. int err;
  2033. int res_id;
  2034. struct res_eq *req;
  2035. if (!priv->mfunc.master.slave_state)
  2036. return -EINVAL;
  2037. event_eq = &priv->mfunc.master.slave_state[slave].event_eq[eqe->type];
  2038. /* Create the event only if the slave is registered */
  2039. if (event_eq->eqn < 0)
  2040. return 0;
  2041. mutex_lock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2042. res_id = (slave << 8) | event_eq->eqn;
  2043. err = get_res(dev, slave, res_id, RES_EQ, &req);
  2044. if (err)
  2045. goto unlock;
  2046. if (req->com.from_state != RES_EQ_HW) {
  2047. err = -EINVAL;
  2048. goto put;
  2049. }
  2050. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2051. if (IS_ERR(mailbox)) {
  2052. err = PTR_ERR(mailbox);
  2053. goto put;
  2054. }
  2055. if (eqe->type == MLX4_EVENT_TYPE_CMD) {
  2056. ++event_eq->token;
  2057. eqe->event.cmd.token = cpu_to_be16(event_eq->token);
  2058. }
  2059. memcpy(mailbox->buf, (u8 *) eqe, 28);
  2060. in_modifier = (slave & 0xff) | ((event_eq->eqn & 0xff) << 16);
  2061. err = mlx4_cmd(dev, mailbox->dma, in_modifier, 0,
  2062. MLX4_CMD_GEN_EQE, MLX4_CMD_TIME_CLASS_B,
  2063. MLX4_CMD_NATIVE);
  2064. put_res(dev, slave, res_id, RES_EQ);
  2065. mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2066. mlx4_free_cmd_mailbox(dev, mailbox);
  2067. return err;
  2068. put:
  2069. put_res(dev, slave, res_id, RES_EQ);
  2070. unlock:
  2071. mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2072. return err;
  2073. }
  2074. int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2075. struct mlx4_vhcr *vhcr,
  2076. struct mlx4_cmd_mailbox *inbox,
  2077. struct mlx4_cmd_mailbox *outbox,
  2078. struct mlx4_cmd_info *cmd)
  2079. {
  2080. int eqn = vhcr->in_modifier;
  2081. int res_id = eqn | (slave << 8);
  2082. struct res_eq *eq;
  2083. int err;
  2084. err = get_res(dev, slave, res_id, RES_EQ, &eq);
  2085. if (err)
  2086. return err;
  2087. if (eq->com.from_state != RES_EQ_HW) {
  2088. err = -EINVAL;
  2089. goto ex_put;
  2090. }
  2091. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2092. ex_put:
  2093. put_res(dev, slave, res_id, RES_EQ);
  2094. return err;
  2095. }
  2096. int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2097. struct mlx4_vhcr *vhcr,
  2098. struct mlx4_cmd_mailbox *inbox,
  2099. struct mlx4_cmd_mailbox *outbox,
  2100. struct mlx4_cmd_info *cmd)
  2101. {
  2102. int err;
  2103. int cqn = vhcr->in_modifier;
  2104. struct mlx4_cq_context *cqc = inbox->buf;
  2105. int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
  2106. struct res_cq *cq;
  2107. struct res_mtt *mtt;
  2108. err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_HW, &cq);
  2109. if (err)
  2110. return err;
  2111. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2112. if (err)
  2113. goto out_move;
  2114. err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
  2115. if (err)
  2116. goto out_put;
  2117. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2118. if (err)
  2119. goto out_put;
  2120. atomic_inc(&mtt->ref_count);
  2121. cq->mtt = mtt;
  2122. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2123. res_end_move(dev, slave, RES_CQ, cqn);
  2124. return 0;
  2125. out_put:
  2126. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2127. out_move:
  2128. res_abort_move(dev, slave, RES_CQ, cqn);
  2129. return err;
  2130. }
  2131. int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2132. struct mlx4_vhcr *vhcr,
  2133. struct mlx4_cmd_mailbox *inbox,
  2134. struct mlx4_cmd_mailbox *outbox,
  2135. struct mlx4_cmd_info *cmd)
  2136. {
  2137. int err;
  2138. int cqn = vhcr->in_modifier;
  2139. struct res_cq *cq;
  2140. err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_ALLOCATED, &cq);
  2141. if (err)
  2142. return err;
  2143. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2144. if (err)
  2145. goto out_move;
  2146. atomic_dec(&cq->mtt->ref_count);
  2147. res_end_move(dev, slave, RES_CQ, cqn);
  2148. return 0;
  2149. out_move:
  2150. res_abort_move(dev, slave, RES_CQ, cqn);
  2151. return err;
  2152. }
  2153. int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2154. struct mlx4_vhcr *vhcr,
  2155. struct mlx4_cmd_mailbox *inbox,
  2156. struct mlx4_cmd_mailbox *outbox,
  2157. struct mlx4_cmd_info *cmd)
  2158. {
  2159. int cqn = vhcr->in_modifier;
  2160. struct res_cq *cq;
  2161. int err;
  2162. err = get_res(dev, slave, cqn, RES_CQ, &cq);
  2163. if (err)
  2164. return err;
  2165. if (cq->com.from_state != RES_CQ_HW)
  2166. goto ex_put;
  2167. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2168. ex_put:
  2169. put_res(dev, slave, cqn, RES_CQ);
  2170. return err;
  2171. }
  2172. static int handle_resize(struct mlx4_dev *dev, int slave,
  2173. struct mlx4_vhcr *vhcr,
  2174. struct mlx4_cmd_mailbox *inbox,
  2175. struct mlx4_cmd_mailbox *outbox,
  2176. struct mlx4_cmd_info *cmd,
  2177. struct res_cq *cq)
  2178. {
  2179. int err;
  2180. struct res_mtt *orig_mtt;
  2181. struct res_mtt *mtt;
  2182. struct mlx4_cq_context *cqc = inbox->buf;
  2183. int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
  2184. err = get_res(dev, slave, cq->mtt->com.res_id, RES_MTT, &orig_mtt);
  2185. if (err)
  2186. return err;
  2187. if (orig_mtt != cq->mtt) {
  2188. err = -EINVAL;
  2189. goto ex_put;
  2190. }
  2191. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2192. if (err)
  2193. goto ex_put;
  2194. err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
  2195. if (err)
  2196. goto ex_put1;
  2197. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2198. if (err)
  2199. goto ex_put1;
  2200. atomic_dec(&orig_mtt->ref_count);
  2201. put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
  2202. atomic_inc(&mtt->ref_count);
  2203. cq->mtt = mtt;
  2204. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2205. return 0;
  2206. ex_put1:
  2207. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2208. ex_put:
  2209. put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
  2210. return err;
  2211. }
  2212. int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2213. struct mlx4_vhcr *vhcr,
  2214. struct mlx4_cmd_mailbox *inbox,
  2215. struct mlx4_cmd_mailbox *outbox,
  2216. struct mlx4_cmd_info *cmd)
  2217. {
  2218. int cqn = vhcr->in_modifier;
  2219. struct res_cq *cq;
  2220. int err;
  2221. err = get_res(dev, slave, cqn, RES_CQ, &cq);
  2222. if (err)
  2223. return err;
  2224. if (cq->com.from_state != RES_CQ_HW)
  2225. goto ex_put;
  2226. if (vhcr->op_modifier == 0) {
  2227. err = handle_resize(dev, slave, vhcr, inbox, outbox, cmd, cq);
  2228. goto ex_put;
  2229. }
  2230. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2231. ex_put:
  2232. put_res(dev, slave, cqn, RES_CQ);
  2233. return err;
  2234. }
  2235. static int srq_get_mtt_size(struct mlx4_srq_context *srqc)
  2236. {
  2237. int log_srq_size = (be32_to_cpu(srqc->state_logsize_srqn) >> 24) & 0xf;
  2238. int log_rq_stride = srqc->logstride & 7;
  2239. int page_shift = (srqc->log_page_size & 0x3f) + 12;
  2240. if (log_srq_size + log_rq_stride + 4 < page_shift)
  2241. return 1;
  2242. return 1 << (log_srq_size + log_rq_stride + 4 - page_shift);
  2243. }
  2244. int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2245. struct mlx4_vhcr *vhcr,
  2246. struct mlx4_cmd_mailbox *inbox,
  2247. struct mlx4_cmd_mailbox *outbox,
  2248. struct mlx4_cmd_info *cmd)
  2249. {
  2250. int err;
  2251. int srqn = vhcr->in_modifier;
  2252. struct res_mtt *mtt;
  2253. struct res_srq *srq;
  2254. struct mlx4_srq_context *srqc = inbox->buf;
  2255. int mtt_base = srq_get_mtt_addr(srqc) / dev->caps.mtt_entry_sz;
  2256. if (srqn != (be32_to_cpu(srqc->state_logsize_srqn) & 0xffffff))
  2257. return -EINVAL;
  2258. err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_HW, &srq);
  2259. if (err)
  2260. return err;
  2261. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2262. if (err)
  2263. goto ex_abort;
  2264. err = check_mtt_range(dev, slave, mtt_base, srq_get_mtt_size(srqc),
  2265. mtt);
  2266. if (err)
  2267. goto ex_put_mtt;
  2268. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2269. if (err)
  2270. goto ex_put_mtt;
  2271. atomic_inc(&mtt->ref_count);
  2272. srq->mtt = mtt;
  2273. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2274. res_end_move(dev, slave, RES_SRQ, srqn);
  2275. return 0;
  2276. ex_put_mtt:
  2277. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2278. ex_abort:
  2279. res_abort_move(dev, slave, RES_SRQ, srqn);
  2280. return err;
  2281. }
  2282. int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2283. struct mlx4_vhcr *vhcr,
  2284. struct mlx4_cmd_mailbox *inbox,
  2285. struct mlx4_cmd_mailbox *outbox,
  2286. struct mlx4_cmd_info *cmd)
  2287. {
  2288. int err;
  2289. int srqn = vhcr->in_modifier;
  2290. struct res_srq *srq;
  2291. err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_ALLOCATED, &srq);
  2292. if (err)
  2293. return err;
  2294. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2295. if (err)
  2296. goto ex_abort;
  2297. atomic_dec(&srq->mtt->ref_count);
  2298. if (srq->cq)
  2299. atomic_dec(&srq->cq->ref_count);
  2300. res_end_move(dev, slave, RES_SRQ, srqn);
  2301. return 0;
  2302. ex_abort:
  2303. res_abort_move(dev, slave, RES_SRQ, srqn);
  2304. return err;
  2305. }
  2306. int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2307. struct mlx4_vhcr *vhcr,
  2308. struct mlx4_cmd_mailbox *inbox,
  2309. struct mlx4_cmd_mailbox *outbox,
  2310. struct mlx4_cmd_info *cmd)
  2311. {
  2312. int err;
  2313. int srqn = vhcr->in_modifier;
  2314. struct res_srq *srq;
  2315. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2316. if (err)
  2317. return err;
  2318. if (srq->com.from_state != RES_SRQ_HW) {
  2319. err = -EBUSY;
  2320. goto out;
  2321. }
  2322. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2323. out:
  2324. put_res(dev, slave, srqn, RES_SRQ);
  2325. return err;
  2326. }
  2327. int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2328. struct mlx4_vhcr *vhcr,
  2329. struct mlx4_cmd_mailbox *inbox,
  2330. struct mlx4_cmd_mailbox *outbox,
  2331. struct mlx4_cmd_info *cmd)
  2332. {
  2333. int err;
  2334. int srqn = vhcr->in_modifier;
  2335. struct res_srq *srq;
  2336. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2337. if (err)
  2338. return err;
  2339. if (srq->com.from_state != RES_SRQ_HW) {
  2340. err = -EBUSY;
  2341. goto out;
  2342. }
  2343. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2344. out:
  2345. put_res(dev, slave, srqn, RES_SRQ);
  2346. return err;
  2347. }
  2348. int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
  2349. struct mlx4_vhcr *vhcr,
  2350. struct mlx4_cmd_mailbox *inbox,
  2351. struct mlx4_cmd_mailbox *outbox,
  2352. struct mlx4_cmd_info *cmd)
  2353. {
  2354. int err;
  2355. int qpn = vhcr->in_modifier & 0x7fffff;
  2356. struct res_qp *qp;
  2357. err = get_res(dev, slave, qpn, RES_QP, &qp);
  2358. if (err)
  2359. return err;
  2360. if (qp->com.from_state != RES_QP_HW) {
  2361. err = -EBUSY;
  2362. goto out;
  2363. }
  2364. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2365. out:
  2366. put_res(dev, slave, qpn, RES_QP);
  2367. return err;
  2368. }
  2369. int mlx4_INIT2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  2370. struct mlx4_vhcr *vhcr,
  2371. struct mlx4_cmd_mailbox *inbox,
  2372. struct mlx4_cmd_mailbox *outbox,
  2373. struct mlx4_cmd_info *cmd)
  2374. {
  2375. struct mlx4_qp_context *context = inbox->buf + 8;
  2376. adjust_proxy_tun_qkey(dev, vhcr, context);
  2377. update_pkey_index(dev, slave, inbox);
  2378. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2379. }
  2380. int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
  2381. struct mlx4_vhcr *vhcr,
  2382. struct mlx4_cmd_mailbox *inbox,
  2383. struct mlx4_cmd_mailbox *outbox,
  2384. struct mlx4_cmd_info *cmd)
  2385. {
  2386. int err;
  2387. struct mlx4_qp_context *qpc = inbox->buf + 8;
  2388. int qpn = vhcr->in_modifier & 0x7fffff;
  2389. struct res_qp *qp;
  2390. u8 orig_sched_queue;
  2391. err = verify_qp_parameters(dev, inbox, QP_TRANS_INIT2RTR, slave);
  2392. if (err)
  2393. return err;
  2394. update_pkey_index(dev, slave, inbox);
  2395. update_gid(dev, inbox, (u8)slave);
  2396. adjust_proxy_tun_qkey(dev, vhcr, qpc);
  2397. orig_sched_queue = qpc->pri_path.sched_queue;
  2398. err = update_vport_qp_param(dev, inbox, slave, qpn);
  2399. if (err)
  2400. return err;
  2401. err = get_res(dev, slave, qpn, RES_QP, &qp);
  2402. if (err)
  2403. return err;
  2404. if (qp->com.from_state != RES_QP_HW) {
  2405. err = -EBUSY;
  2406. goto out;
  2407. }
  2408. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2409. out:
  2410. /* if no error, save sched queue value passed in by VF. This is
  2411. * essentially the QOS value provided by the VF. This will be useful
  2412. * if we allow dynamic changes from VST back to VGT
  2413. */
  2414. if (!err)
  2415. qp->sched_queue = orig_sched_queue;
  2416. put_res(dev, slave, qpn, RES_QP);
  2417. return err;
  2418. }
  2419. int mlx4_RTR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2420. struct mlx4_vhcr *vhcr,
  2421. struct mlx4_cmd_mailbox *inbox,
  2422. struct mlx4_cmd_mailbox *outbox,
  2423. struct mlx4_cmd_info *cmd)
  2424. {
  2425. int err;
  2426. struct mlx4_qp_context *context = inbox->buf + 8;
  2427. err = verify_qp_parameters(dev, inbox, QP_TRANS_RTR2RTS, slave);
  2428. if (err)
  2429. return err;
  2430. update_pkey_index(dev, slave, inbox);
  2431. update_gid(dev, inbox, (u8)slave);
  2432. adjust_proxy_tun_qkey(dev, vhcr, context);
  2433. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2434. }
  2435. int mlx4_RTS2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2436. struct mlx4_vhcr *vhcr,
  2437. struct mlx4_cmd_mailbox *inbox,
  2438. struct mlx4_cmd_mailbox *outbox,
  2439. struct mlx4_cmd_info *cmd)
  2440. {
  2441. int err;
  2442. struct mlx4_qp_context *context = inbox->buf + 8;
  2443. err = verify_qp_parameters(dev, inbox, QP_TRANS_RTS2RTS, slave);
  2444. if (err)
  2445. return err;
  2446. update_pkey_index(dev, slave, inbox);
  2447. update_gid(dev, inbox, (u8)slave);
  2448. adjust_proxy_tun_qkey(dev, vhcr, context);
  2449. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2450. }
  2451. int mlx4_SQERR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2452. struct mlx4_vhcr *vhcr,
  2453. struct mlx4_cmd_mailbox *inbox,
  2454. struct mlx4_cmd_mailbox *outbox,
  2455. struct mlx4_cmd_info *cmd)
  2456. {
  2457. struct mlx4_qp_context *context = inbox->buf + 8;
  2458. adjust_proxy_tun_qkey(dev, vhcr, context);
  2459. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2460. }
  2461. int mlx4_SQD2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
  2462. struct mlx4_vhcr *vhcr,
  2463. struct mlx4_cmd_mailbox *inbox,
  2464. struct mlx4_cmd_mailbox *outbox,
  2465. struct mlx4_cmd_info *cmd)
  2466. {
  2467. int err;
  2468. struct mlx4_qp_context *context = inbox->buf + 8;
  2469. err = verify_qp_parameters(dev, inbox, QP_TRANS_SQD2SQD, slave);
  2470. if (err)
  2471. return err;
  2472. adjust_proxy_tun_qkey(dev, vhcr, context);
  2473. update_gid(dev, inbox, (u8)slave);
  2474. update_pkey_index(dev, slave, inbox);
  2475. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2476. }
  2477. int mlx4_SQD2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2478. struct mlx4_vhcr *vhcr,
  2479. struct mlx4_cmd_mailbox *inbox,
  2480. struct mlx4_cmd_mailbox *outbox,
  2481. struct mlx4_cmd_info *cmd)
  2482. {
  2483. int err;
  2484. struct mlx4_qp_context *context = inbox->buf + 8;
  2485. err = verify_qp_parameters(dev, inbox, QP_TRANS_SQD2RTS, slave);
  2486. if (err)
  2487. return err;
  2488. adjust_proxy_tun_qkey(dev, vhcr, context);
  2489. update_gid(dev, inbox, (u8)slave);
  2490. update_pkey_index(dev, slave, inbox);
  2491. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2492. }
  2493. int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
  2494. struct mlx4_vhcr *vhcr,
  2495. struct mlx4_cmd_mailbox *inbox,
  2496. struct mlx4_cmd_mailbox *outbox,
  2497. struct mlx4_cmd_info *cmd)
  2498. {
  2499. int err;
  2500. int qpn = vhcr->in_modifier & 0x7fffff;
  2501. struct res_qp *qp;
  2502. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED, &qp, 0);
  2503. if (err)
  2504. return err;
  2505. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2506. if (err)
  2507. goto ex_abort;
  2508. atomic_dec(&qp->mtt->ref_count);
  2509. atomic_dec(&qp->rcq->ref_count);
  2510. atomic_dec(&qp->scq->ref_count);
  2511. if (qp->srq)
  2512. atomic_dec(&qp->srq->ref_count);
  2513. res_end_move(dev, slave, RES_QP, qpn);
  2514. return 0;
  2515. ex_abort:
  2516. res_abort_move(dev, slave, RES_QP, qpn);
  2517. return err;
  2518. }
  2519. static struct res_gid *find_gid(struct mlx4_dev *dev, int slave,
  2520. struct res_qp *rqp, u8 *gid)
  2521. {
  2522. struct res_gid *res;
  2523. list_for_each_entry(res, &rqp->mcg_list, list) {
  2524. if (!memcmp(res->gid, gid, 16))
  2525. return res;
  2526. }
  2527. return NULL;
  2528. }
  2529. static int add_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
  2530. u8 *gid, enum mlx4_protocol prot,
  2531. enum mlx4_steer_type steer, u64 reg_id)
  2532. {
  2533. struct res_gid *res;
  2534. int err;
  2535. res = kzalloc(sizeof *res, GFP_KERNEL);
  2536. if (!res)
  2537. return -ENOMEM;
  2538. spin_lock_irq(&rqp->mcg_spl);
  2539. if (find_gid(dev, slave, rqp, gid)) {
  2540. kfree(res);
  2541. err = -EEXIST;
  2542. } else {
  2543. memcpy(res->gid, gid, 16);
  2544. res->prot = prot;
  2545. res->steer = steer;
  2546. res->reg_id = reg_id;
  2547. list_add_tail(&res->list, &rqp->mcg_list);
  2548. err = 0;
  2549. }
  2550. spin_unlock_irq(&rqp->mcg_spl);
  2551. return err;
  2552. }
  2553. static int rem_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
  2554. u8 *gid, enum mlx4_protocol prot,
  2555. enum mlx4_steer_type steer, u64 *reg_id)
  2556. {
  2557. struct res_gid *res;
  2558. int err;
  2559. spin_lock_irq(&rqp->mcg_spl);
  2560. res = find_gid(dev, slave, rqp, gid);
  2561. if (!res || res->prot != prot || res->steer != steer)
  2562. err = -EINVAL;
  2563. else {
  2564. *reg_id = res->reg_id;
  2565. list_del(&res->list);
  2566. kfree(res);
  2567. err = 0;
  2568. }
  2569. spin_unlock_irq(&rqp->mcg_spl);
  2570. return err;
  2571. }
  2572. static int qp_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  2573. int block_loopback, enum mlx4_protocol prot,
  2574. enum mlx4_steer_type type, u64 *reg_id)
  2575. {
  2576. switch (dev->caps.steering_mode) {
  2577. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  2578. return mlx4_trans_to_dmfs_attach(dev, qp, gid, gid[5],
  2579. block_loopback, prot,
  2580. reg_id);
  2581. case MLX4_STEERING_MODE_B0:
  2582. return mlx4_qp_attach_common(dev, qp, gid,
  2583. block_loopback, prot, type);
  2584. default:
  2585. return -EINVAL;
  2586. }
  2587. }
  2588. static int qp_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  2589. enum mlx4_protocol prot, enum mlx4_steer_type type,
  2590. u64 reg_id)
  2591. {
  2592. switch (dev->caps.steering_mode) {
  2593. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  2594. return mlx4_flow_detach(dev, reg_id);
  2595. case MLX4_STEERING_MODE_B0:
  2596. return mlx4_qp_detach_common(dev, qp, gid, prot, type);
  2597. default:
  2598. return -EINVAL;
  2599. }
  2600. }
  2601. int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  2602. struct mlx4_vhcr *vhcr,
  2603. struct mlx4_cmd_mailbox *inbox,
  2604. struct mlx4_cmd_mailbox *outbox,
  2605. struct mlx4_cmd_info *cmd)
  2606. {
  2607. struct mlx4_qp qp; /* dummy for calling attach/detach */
  2608. u8 *gid = inbox->buf;
  2609. enum mlx4_protocol prot = (vhcr->in_modifier >> 28) & 0x7;
  2610. int err;
  2611. int qpn;
  2612. struct res_qp *rqp;
  2613. u64 reg_id = 0;
  2614. int attach = vhcr->op_modifier;
  2615. int block_loopback = vhcr->in_modifier >> 31;
  2616. u8 steer_type_mask = 2;
  2617. enum mlx4_steer_type type = (gid[7] & steer_type_mask) >> 1;
  2618. qpn = vhcr->in_modifier & 0xffffff;
  2619. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  2620. if (err)
  2621. return err;
  2622. qp.qpn = qpn;
  2623. if (attach) {
  2624. err = qp_attach(dev, &qp, gid, block_loopback, prot,
  2625. type, &reg_id);
  2626. if (err) {
  2627. pr_err("Fail to attach rule to qp 0x%x\n", qpn);
  2628. goto ex_put;
  2629. }
  2630. err = add_mcg_res(dev, slave, rqp, gid, prot, type, reg_id);
  2631. if (err)
  2632. goto ex_detach;
  2633. } else {
  2634. err = rem_mcg_res(dev, slave, rqp, gid, prot, type, &reg_id);
  2635. if (err)
  2636. goto ex_put;
  2637. err = qp_detach(dev, &qp, gid, prot, type, reg_id);
  2638. if (err)
  2639. pr_err("Fail to detach rule from qp 0x%x reg_id = 0x%llx\n",
  2640. qpn, reg_id);
  2641. }
  2642. put_res(dev, slave, qpn, RES_QP);
  2643. return err;
  2644. ex_detach:
  2645. qp_detach(dev, &qp, gid, prot, type, reg_id);
  2646. ex_put:
  2647. put_res(dev, slave, qpn, RES_QP);
  2648. return err;
  2649. }
  2650. /*
  2651. * MAC validation for Flow Steering rules.
  2652. * VF can attach rules only with a mac address which is assigned to it.
  2653. */
  2654. static int validate_eth_header_mac(int slave, struct _rule_hw *eth_header,
  2655. struct list_head *rlist)
  2656. {
  2657. struct mac_res *res, *tmp;
  2658. __be64 be_mac;
  2659. /* make sure it isn't multicast or broadcast mac*/
  2660. if (!is_multicast_ether_addr(eth_header->eth.dst_mac) &&
  2661. !is_broadcast_ether_addr(eth_header->eth.dst_mac)) {
  2662. list_for_each_entry_safe(res, tmp, rlist, list) {
  2663. be_mac = cpu_to_be64(res->mac << 16);
  2664. if (!memcmp(&be_mac, eth_header->eth.dst_mac, ETH_ALEN))
  2665. return 0;
  2666. }
  2667. pr_err("MAC %pM doesn't belong to VF %d, Steering rule rejected\n",
  2668. eth_header->eth.dst_mac, slave);
  2669. return -EINVAL;
  2670. }
  2671. return 0;
  2672. }
  2673. /*
  2674. * In case of missing eth header, append eth header with a MAC address
  2675. * assigned to the VF.
  2676. */
  2677. static int add_eth_header(struct mlx4_dev *dev, int slave,
  2678. struct mlx4_cmd_mailbox *inbox,
  2679. struct list_head *rlist, int header_id)
  2680. {
  2681. struct mac_res *res, *tmp;
  2682. u8 port;
  2683. struct mlx4_net_trans_rule_hw_ctrl *ctrl;
  2684. struct mlx4_net_trans_rule_hw_eth *eth_header;
  2685. struct mlx4_net_trans_rule_hw_ipv4 *ip_header;
  2686. struct mlx4_net_trans_rule_hw_tcp_udp *l4_header;
  2687. __be64 be_mac = 0;
  2688. __be64 mac_msk = cpu_to_be64(MLX4_MAC_MASK << 16);
  2689. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
  2690. port = ctrl->port;
  2691. eth_header = (struct mlx4_net_trans_rule_hw_eth *)(ctrl + 1);
  2692. /* Clear a space in the inbox for eth header */
  2693. switch (header_id) {
  2694. case MLX4_NET_TRANS_RULE_ID_IPV4:
  2695. ip_header =
  2696. (struct mlx4_net_trans_rule_hw_ipv4 *)(eth_header + 1);
  2697. memmove(ip_header, eth_header,
  2698. sizeof(*ip_header) + sizeof(*l4_header));
  2699. break;
  2700. case MLX4_NET_TRANS_RULE_ID_TCP:
  2701. case MLX4_NET_TRANS_RULE_ID_UDP:
  2702. l4_header = (struct mlx4_net_trans_rule_hw_tcp_udp *)
  2703. (eth_header + 1);
  2704. memmove(l4_header, eth_header, sizeof(*l4_header));
  2705. break;
  2706. default:
  2707. return -EINVAL;
  2708. }
  2709. list_for_each_entry_safe(res, tmp, rlist, list) {
  2710. if (port == res->port) {
  2711. be_mac = cpu_to_be64(res->mac << 16);
  2712. break;
  2713. }
  2714. }
  2715. if (!be_mac) {
  2716. pr_err("Failed adding eth header to FS rule, Can't find matching MAC for port %d .\n",
  2717. port);
  2718. return -EINVAL;
  2719. }
  2720. memset(eth_header, 0, sizeof(*eth_header));
  2721. eth_header->size = sizeof(*eth_header) >> 2;
  2722. eth_header->id = cpu_to_be16(__sw_id_hw[MLX4_NET_TRANS_RULE_ID_ETH]);
  2723. memcpy(eth_header->dst_mac, &be_mac, ETH_ALEN);
  2724. memcpy(eth_header->dst_mac_msk, &mac_msk, ETH_ALEN);
  2725. return 0;
  2726. }
  2727. int mlx4_QP_FLOW_STEERING_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  2728. struct mlx4_vhcr *vhcr,
  2729. struct mlx4_cmd_mailbox *inbox,
  2730. struct mlx4_cmd_mailbox *outbox,
  2731. struct mlx4_cmd_info *cmd)
  2732. {
  2733. struct mlx4_priv *priv = mlx4_priv(dev);
  2734. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2735. struct list_head *rlist = &tracker->slave_list[slave].res_list[RES_MAC];
  2736. int err;
  2737. int qpn;
  2738. struct res_qp *rqp;
  2739. struct mlx4_net_trans_rule_hw_ctrl *ctrl;
  2740. struct _rule_hw *rule_header;
  2741. int header_id;
  2742. if (dev->caps.steering_mode !=
  2743. MLX4_STEERING_MODE_DEVICE_MANAGED)
  2744. return -EOPNOTSUPP;
  2745. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
  2746. qpn = be32_to_cpu(ctrl->qpn) & 0xffffff;
  2747. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  2748. if (err) {
  2749. pr_err("Steering rule with qpn 0x%x rejected.\n", qpn);
  2750. return err;
  2751. }
  2752. rule_header = (struct _rule_hw *)(ctrl + 1);
  2753. header_id = map_hw_to_sw_id(be16_to_cpu(rule_header->id));
  2754. switch (header_id) {
  2755. case MLX4_NET_TRANS_RULE_ID_ETH:
  2756. if (validate_eth_header_mac(slave, rule_header, rlist)) {
  2757. err = -EINVAL;
  2758. goto err_put;
  2759. }
  2760. break;
  2761. case MLX4_NET_TRANS_RULE_ID_IB:
  2762. break;
  2763. case MLX4_NET_TRANS_RULE_ID_IPV4:
  2764. case MLX4_NET_TRANS_RULE_ID_TCP:
  2765. case MLX4_NET_TRANS_RULE_ID_UDP:
  2766. pr_warn("Can't attach FS rule without L2 headers, adding L2 header.\n");
  2767. if (add_eth_header(dev, slave, inbox, rlist, header_id)) {
  2768. err = -EINVAL;
  2769. goto err_put;
  2770. }
  2771. vhcr->in_modifier +=
  2772. sizeof(struct mlx4_net_trans_rule_hw_eth) >> 2;
  2773. break;
  2774. default:
  2775. pr_err("Corrupted mailbox.\n");
  2776. err = -EINVAL;
  2777. goto err_put;
  2778. }
  2779. err = mlx4_cmd_imm(dev, inbox->dma, &vhcr->out_param,
  2780. vhcr->in_modifier, 0,
  2781. MLX4_QP_FLOW_STEERING_ATTACH, MLX4_CMD_TIME_CLASS_A,
  2782. MLX4_CMD_NATIVE);
  2783. if (err)
  2784. goto err_put;
  2785. err = add_res_range(dev, slave, vhcr->out_param, 1, RES_FS_RULE, qpn);
  2786. if (err) {
  2787. mlx4_err(dev, "Fail to add flow steering resources.\n ");
  2788. /* detach rule*/
  2789. mlx4_cmd(dev, vhcr->out_param, 0, 0,
  2790. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  2791. MLX4_CMD_NATIVE);
  2792. goto err_put;
  2793. }
  2794. atomic_inc(&rqp->ref_count);
  2795. err_put:
  2796. put_res(dev, slave, qpn, RES_QP);
  2797. return err;
  2798. }
  2799. int mlx4_QP_FLOW_STEERING_DETACH_wrapper(struct mlx4_dev *dev, int slave,
  2800. struct mlx4_vhcr *vhcr,
  2801. struct mlx4_cmd_mailbox *inbox,
  2802. struct mlx4_cmd_mailbox *outbox,
  2803. struct mlx4_cmd_info *cmd)
  2804. {
  2805. int err;
  2806. struct res_qp *rqp;
  2807. struct res_fs_rule *rrule;
  2808. if (dev->caps.steering_mode !=
  2809. MLX4_STEERING_MODE_DEVICE_MANAGED)
  2810. return -EOPNOTSUPP;
  2811. err = get_res(dev, slave, vhcr->in_param, RES_FS_RULE, &rrule);
  2812. if (err)
  2813. return err;
  2814. /* Release the rule form busy state before removal */
  2815. put_res(dev, slave, vhcr->in_param, RES_FS_RULE);
  2816. err = get_res(dev, slave, rrule->qpn, RES_QP, &rqp);
  2817. if (err)
  2818. return err;
  2819. err = rem_res_range(dev, slave, vhcr->in_param, 1, RES_FS_RULE, 0);
  2820. if (err) {
  2821. mlx4_err(dev, "Fail to remove flow steering resources.\n ");
  2822. goto out;
  2823. }
  2824. err = mlx4_cmd(dev, vhcr->in_param, 0, 0,
  2825. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  2826. MLX4_CMD_NATIVE);
  2827. if (!err)
  2828. atomic_dec(&rqp->ref_count);
  2829. out:
  2830. put_res(dev, slave, rrule->qpn, RES_QP);
  2831. return err;
  2832. }
  2833. enum {
  2834. BUSY_MAX_RETRIES = 10
  2835. };
  2836. int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
  2837. struct mlx4_vhcr *vhcr,
  2838. struct mlx4_cmd_mailbox *inbox,
  2839. struct mlx4_cmd_mailbox *outbox,
  2840. struct mlx4_cmd_info *cmd)
  2841. {
  2842. int err;
  2843. int index = vhcr->in_modifier & 0xffff;
  2844. err = get_res(dev, slave, index, RES_COUNTER, NULL);
  2845. if (err)
  2846. return err;
  2847. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2848. put_res(dev, slave, index, RES_COUNTER);
  2849. return err;
  2850. }
  2851. static void detach_qp(struct mlx4_dev *dev, int slave, struct res_qp *rqp)
  2852. {
  2853. struct res_gid *rgid;
  2854. struct res_gid *tmp;
  2855. struct mlx4_qp qp; /* dummy for calling attach/detach */
  2856. list_for_each_entry_safe(rgid, tmp, &rqp->mcg_list, list) {
  2857. switch (dev->caps.steering_mode) {
  2858. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  2859. mlx4_flow_detach(dev, rgid->reg_id);
  2860. break;
  2861. case MLX4_STEERING_MODE_B0:
  2862. qp.qpn = rqp->local_qpn;
  2863. (void) mlx4_qp_detach_common(dev, &qp, rgid->gid,
  2864. rgid->prot, rgid->steer);
  2865. break;
  2866. }
  2867. list_del(&rgid->list);
  2868. kfree(rgid);
  2869. }
  2870. }
  2871. static int _move_all_busy(struct mlx4_dev *dev, int slave,
  2872. enum mlx4_resource type, int print)
  2873. {
  2874. struct mlx4_priv *priv = mlx4_priv(dev);
  2875. struct mlx4_resource_tracker *tracker =
  2876. &priv->mfunc.master.res_tracker;
  2877. struct list_head *rlist = &tracker->slave_list[slave].res_list[type];
  2878. struct res_common *r;
  2879. struct res_common *tmp;
  2880. int busy;
  2881. busy = 0;
  2882. spin_lock_irq(mlx4_tlock(dev));
  2883. list_for_each_entry_safe(r, tmp, rlist, list) {
  2884. if (r->owner == slave) {
  2885. if (!r->removing) {
  2886. if (r->state == RES_ANY_BUSY) {
  2887. if (print)
  2888. mlx4_dbg(dev,
  2889. "%s id 0x%llx is busy\n",
  2890. ResourceType(type),
  2891. r->res_id);
  2892. ++busy;
  2893. } else {
  2894. r->from_state = r->state;
  2895. r->state = RES_ANY_BUSY;
  2896. r->removing = 1;
  2897. }
  2898. }
  2899. }
  2900. }
  2901. spin_unlock_irq(mlx4_tlock(dev));
  2902. return busy;
  2903. }
  2904. static int move_all_busy(struct mlx4_dev *dev, int slave,
  2905. enum mlx4_resource type)
  2906. {
  2907. unsigned long begin;
  2908. int busy;
  2909. begin = jiffies;
  2910. do {
  2911. busy = _move_all_busy(dev, slave, type, 0);
  2912. if (time_after(jiffies, begin + 5 * HZ))
  2913. break;
  2914. if (busy)
  2915. cond_resched();
  2916. } while (busy);
  2917. if (busy)
  2918. busy = _move_all_busy(dev, slave, type, 1);
  2919. return busy;
  2920. }
  2921. static void rem_slave_qps(struct mlx4_dev *dev, int slave)
  2922. {
  2923. struct mlx4_priv *priv = mlx4_priv(dev);
  2924. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2925. struct list_head *qp_list =
  2926. &tracker->slave_list[slave].res_list[RES_QP];
  2927. struct res_qp *qp;
  2928. struct res_qp *tmp;
  2929. int state;
  2930. u64 in_param;
  2931. int qpn;
  2932. int err;
  2933. err = move_all_busy(dev, slave, RES_QP);
  2934. if (err)
  2935. mlx4_warn(dev, "rem_slave_qps: Could not move all qps to busy"
  2936. "for slave %d\n", slave);
  2937. spin_lock_irq(mlx4_tlock(dev));
  2938. list_for_each_entry_safe(qp, tmp, qp_list, com.list) {
  2939. spin_unlock_irq(mlx4_tlock(dev));
  2940. if (qp->com.owner == slave) {
  2941. qpn = qp->com.res_id;
  2942. detach_qp(dev, slave, qp);
  2943. state = qp->com.from_state;
  2944. while (state != 0) {
  2945. switch (state) {
  2946. case RES_QP_RESERVED:
  2947. spin_lock_irq(mlx4_tlock(dev));
  2948. rb_erase(&qp->com.node,
  2949. &tracker->res_tree[RES_QP]);
  2950. list_del(&qp->com.list);
  2951. spin_unlock_irq(mlx4_tlock(dev));
  2952. kfree(qp);
  2953. state = 0;
  2954. break;
  2955. case RES_QP_MAPPED:
  2956. if (!valid_reserved(dev, slave, qpn))
  2957. __mlx4_qp_free_icm(dev, qpn);
  2958. state = RES_QP_RESERVED;
  2959. break;
  2960. case RES_QP_HW:
  2961. in_param = slave;
  2962. err = mlx4_cmd(dev, in_param,
  2963. qp->local_qpn, 2,
  2964. MLX4_CMD_2RST_QP,
  2965. MLX4_CMD_TIME_CLASS_A,
  2966. MLX4_CMD_NATIVE);
  2967. if (err)
  2968. mlx4_dbg(dev, "rem_slave_qps: failed"
  2969. " to move slave %d qpn %d to"
  2970. " reset\n", slave,
  2971. qp->local_qpn);
  2972. atomic_dec(&qp->rcq->ref_count);
  2973. atomic_dec(&qp->scq->ref_count);
  2974. atomic_dec(&qp->mtt->ref_count);
  2975. if (qp->srq)
  2976. atomic_dec(&qp->srq->ref_count);
  2977. state = RES_QP_MAPPED;
  2978. break;
  2979. default:
  2980. state = 0;
  2981. }
  2982. }
  2983. }
  2984. spin_lock_irq(mlx4_tlock(dev));
  2985. }
  2986. spin_unlock_irq(mlx4_tlock(dev));
  2987. }
  2988. static void rem_slave_srqs(struct mlx4_dev *dev, int slave)
  2989. {
  2990. struct mlx4_priv *priv = mlx4_priv(dev);
  2991. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2992. struct list_head *srq_list =
  2993. &tracker->slave_list[slave].res_list[RES_SRQ];
  2994. struct res_srq *srq;
  2995. struct res_srq *tmp;
  2996. int state;
  2997. u64 in_param;
  2998. LIST_HEAD(tlist);
  2999. int srqn;
  3000. int err;
  3001. err = move_all_busy(dev, slave, RES_SRQ);
  3002. if (err)
  3003. mlx4_warn(dev, "rem_slave_srqs: Could not move all srqs to "
  3004. "busy for slave %d\n", slave);
  3005. spin_lock_irq(mlx4_tlock(dev));
  3006. list_for_each_entry_safe(srq, tmp, srq_list, com.list) {
  3007. spin_unlock_irq(mlx4_tlock(dev));
  3008. if (srq->com.owner == slave) {
  3009. srqn = srq->com.res_id;
  3010. state = srq->com.from_state;
  3011. while (state != 0) {
  3012. switch (state) {
  3013. case RES_SRQ_ALLOCATED:
  3014. __mlx4_srq_free_icm(dev, srqn);
  3015. spin_lock_irq(mlx4_tlock(dev));
  3016. rb_erase(&srq->com.node,
  3017. &tracker->res_tree[RES_SRQ]);
  3018. list_del(&srq->com.list);
  3019. spin_unlock_irq(mlx4_tlock(dev));
  3020. kfree(srq);
  3021. state = 0;
  3022. break;
  3023. case RES_SRQ_HW:
  3024. in_param = slave;
  3025. err = mlx4_cmd(dev, in_param, srqn, 1,
  3026. MLX4_CMD_HW2SW_SRQ,
  3027. MLX4_CMD_TIME_CLASS_A,
  3028. MLX4_CMD_NATIVE);
  3029. if (err)
  3030. mlx4_dbg(dev, "rem_slave_srqs: failed"
  3031. " to move slave %d srq %d to"
  3032. " SW ownership\n",
  3033. slave, srqn);
  3034. atomic_dec(&srq->mtt->ref_count);
  3035. if (srq->cq)
  3036. atomic_dec(&srq->cq->ref_count);
  3037. state = RES_SRQ_ALLOCATED;
  3038. break;
  3039. default:
  3040. state = 0;
  3041. }
  3042. }
  3043. }
  3044. spin_lock_irq(mlx4_tlock(dev));
  3045. }
  3046. spin_unlock_irq(mlx4_tlock(dev));
  3047. }
  3048. static void rem_slave_cqs(struct mlx4_dev *dev, int slave)
  3049. {
  3050. struct mlx4_priv *priv = mlx4_priv(dev);
  3051. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3052. struct list_head *cq_list =
  3053. &tracker->slave_list[slave].res_list[RES_CQ];
  3054. struct res_cq *cq;
  3055. struct res_cq *tmp;
  3056. int state;
  3057. u64 in_param;
  3058. LIST_HEAD(tlist);
  3059. int cqn;
  3060. int err;
  3061. err = move_all_busy(dev, slave, RES_CQ);
  3062. if (err)
  3063. mlx4_warn(dev, "rem_slave_cqs: Could not move all cqs to "
  3064. "busy for slave %d\n", slave);
  3065. spin_lock_irq(mlx4_tlock(dev));
  3066. list_for_each_entry_safe(cq, tmp, cq_list, com.list) {
  3067. spin_unlock_irq(mlx4_tlock(dev));
  3068. if (cq->com.owner == slave && !atomic_read(&cq->ref_count)) {
  3069. cqn = cq->com.res_id;
  3070. state = cq->com.from_state;
  3071. while (state != 0) {
  3072. switch (state) {
  3073. case RES_CQ_ALLOCATED:
  3074. __mlx4_cq_free_icm(dev, cqn);
  3075. spin_lock_irq(mlx4_tlock(dev));
  3076. rb_erase(&cq->com.node,
  3077. &tracker->res_tree[RES_CQ]);
  3078. list_del(&cq->com.list);
  3079. spin_unlock_irq(mlx4_tlock(dev));
  3080. kfree(cq);
  3081. state = 0;
  3082. break;
  3083. case RES_CQ_HW:
  3084. in_param = slave;
  3085. err = mlx4_cmd(dev, in_param, cqn, 1,
  3086. MLX4_CMD_HW2SW_CQ,
  3087. MLX4_CMD_TIME_CLASS_A,
  3088. MLX4_CMD_NATIVE);
  3089. if (err)
  3090. mlx4_dbg(dev, "rem_slave_cqs: failed"
  3091. " to move slave %d cq %d to"
  3092. " SW ownership\n",
  3093. slave, cqn);
  3094. atomic_dec(&cq->mtt->ref_count);
  3095. state = RES_CQ_ALLOCATED;
  3096. break;
  3097. default:
  3098. state = 0;
  3099. }
  3100. }
  3101. }
  3102. spin_lock_irq(mlx4_tlock(dev));
  3103. }
  3104. spin_unlock_irq(mlx4_tlock(dev));
  3105. }
  3106. static void rem_slave_mrs(struct mlx4_dev *dev, int slave)
  3107. {
  3108. struct mlx4_priv *priv = mlx4_priv(dev);
  3109. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3110. struct list_head *mpt_list =
  3111. &tracker->slave_list[slave].res_list[RES_MPT];
  3112. struct res_mpt *mpt;
  3113. struct res_mpt *tmp;
  3114. int state;
  3115. u64 in_param;
  3116. LIST_HEAD(tlist);
  3117. int mptn;
  3118. int err;
  3119. err = move_all_busy(dev, slave, RES_MPT);
  3120. if (err)
  3121. mlx4_warn(dev, "rem_slave_mrs: Could not move all mpts to "
  3122. "busy for slave %d\n", slave);
  3123. spin_lock_irq(mlx4_tlock(dev));
  3124. list_for_each_entry_safe(mpt, tmp, mpt_list, com.list) {
  3125. spin_unlock_irq(mlx4_tlock(dev));
  3126. if (mpt->com.owner == slave) {
  3127. mptn = mpt->com.res_id;
  3128. state = mpt->com.from_state;
  3129. while (state != 0) {
  3130. switch (state) {
  3131. case RES_MPT_RESERVED:
  3132. __mlx4_mpt_release(dev, mpt->key);
  3133. spin_lock_irq(mlx4_tlock(dev));
  3134. rb_erase(&mpt->com.node,
  3135. &tracker->res_tree[RES_MPT]);
  3136. list_del(&mpt->com.list);
  3137. spin_unlock_irq(mlx4_tlock(dev));
  3138. kfree(mpt);
  3139. state = 0;
  3140. break;
  3141. case RES_MPT_MAPPED:
  3142. __mlx4_mpt_free_icm(dev, mpt->key);
  3143. state = RES_MPT_RESERVED;
  3144. break;
  3145. case RES_MPT_HW:
  3146. in_param = slave;
  3147. err = mlx4_cmd(dev, in_param, mptn, 0,
  3148. MLX4_CMD_HW2SW_MPT,
  3149. MLX4_CMD_TIME_CLASS_A,
  3150. MLX4_CMD_NATIVE);
  3151. if (err)
  3152. mlx4_dbg(dev, "rem_slave_mrs: failed"
  3153. " to move slave %d mpt %d to"
  3154. " SW ownership\n",
  3155. slave, mptn);
  3156. if (mpt->mtt)
  3157. atomic_dec(&mpt->mtt->ref_count);
  3158. state = RES_MPT_MAPPED;
  3159. break;
  3160. default:
  3161. state = 0;
  3162. }
  3163. }
  3164. }
  3165. spin_lock_irq(mlx4_tlock(dev));
  3166. }
  3167. spin_unlock_irq(mlx4_tlock(dev));
  3168. }
  3169. static void rem_slave_mtts(struct mlx4_dev *dev, int slave)
  3170. {
  3171. struct mlx4_priv *priv = mlx4_priv(dev);
  3172. struct mlx4_resource_tracker *tracker =
  3173. &priv->mfunc.master.res_tracker;
  3174. struct list_head *mtt_list =
  3175. &tracker->slave_list[slave].res_list[RES_MTT];
  3176. struct res_mtt *mtt;
  3177. struct res_mtt *tmp;
  3178. int state;
  3179. LIST_HEAD(tlist);
  3180. int base;
  3181. int err;
  3182. err = move_all_busy(dev, slave, RES_MTT);
  3183. if (err)
  3184. mlx4_warn(dev, "rem_slave_mtts: Could not move all mtts to "
  3185. "busy for slave %d\n", slave);
  3186. spin_lock_irq(mlx4_tlock(dev));
  3187. list_for_each_entry_safe(mtt, tmp, mtt_list, com.list) {
  3188. spin_unlock_irq(mlx4_tlock(dev));
  3189. if (mtt->com.owner == slave) {
  3190. base = mtt->com.res_id;
  3191. state = mtt->com.from_state;
  3192. while (state != 0) {
  3193. switch (state) {
  3194. case RES_MTT_ALLOCATED:
  3195. __mlx4_free_mtt_range(dev, base,
  3196. mtt->order);
  3197. spin_lock_irq(mlx4_tlock(dev));
  3198. rb_erase(&mtt->com.node,
  3199. &tracker->res_tree[RES_MTT]);
  3200. list_del(&mtt->com.list);
  3201. spin_unlock_irq(mlx4_tlock(dev));
  3202. kfree(mtt);
  3203. state = 0;
  3204. break;
  3205. default:
  3206. state = 0;
  3207. }
  3208. }
  3209. }
  3210. spin_lock_irq(mlx4_tlock(dev));
  3211. }
  3212. spin_unlock_irq(mlx4_tlock(dev));
  3213. }
  3214. static void rem_slave_fs_rule(struct mlx4_dev *dev, int slave)
  3215. {
  3216. struct mlx4_priv *priv = mlx4_priv(dev);
  3217. struct mlx4_resource_tracker *tracker =
  3218. &priv->mfunc.master.res_tracker;
  3219. struct list_head *fs_rule_list =
  3220. &tracker->slave_list[slave].res_list[RES_FS_RULE];
  3221. struct res_fs_rule *fs_rule;
  3222. struct res_fs_rule *tmp;
  3223. int state;
  3224. u64 base;
  3225. int err;
  3226. err = move_all_busy(dev, slave, RES_FS_RULE);
  3227. if (err)
  3228. mlx4_warn(dev, "rem_slave_fs_rule: Could not move all mtts to busy for slave %d\n",
  3229. slave);
  3230. spin_lock_irq(mlx4_tlock(dev));
  3231. list_for_each_entry_safe(fs_rule, tmp, fs_rule_list, com.list) {
  3232. spin_unlock_irq(mlx4_tlock(dev));
  3233. if (fs_rule->com.owner == slave) {
  3234. base = fs_rule->com.res_id;
  3235. state = fs_rule->com.from_state;
  3236. while (state != 0) {
  3237. switch (state) {
  3238. case RES_FS_RULE_ALLOCATED:
  3239. /* detach rule */
  3240. err = mlx4_cmd(dev, base, 0, 0,
  3241. MLX4_QP_FLOW_STEERING_DETACH,
  3242. MLX4_CMD_TIME_CLASS_A,
  3243. MLX4_CMD_NATIVE);
  3244. spin_lock_irq(mlx4_tlock(dev));
  3245. rb_erase(&fs_rule->com.node,
  3246. &tracker->res_tree[RES_FS_RULE]);
  3247. list_del(&fs_rule->com.list);
  3248. spin_unlock_irq(mlx4_tlock(dev));
  3249. kfree(fs_rule);
  3250. state = 0;
  3251. break;
  3252. default:
  3253. state = 0;
  3254. }
  3255. }
  3256. }
  3257. spin_lock_irq(mlx4_tlock(dev));
  3258. }
  3259. spin_unlock_irq(mlx4_tlock(dev));
  3260. }
  3261. static void rem_slave_eqs(struct mlx4_dev *dev, int slave)
  3262. {
  3263. struct mlx4_priv *priv = mlx4_priv(dev);
  3264. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3265. struct list_head *eq_list =
  3266. &tracker->slave_list[slave].res_list[RES_EQ];
  3267. struct res_eq *eq;
  3268. struct res_eq *tmp;
  3269. int err;
  3270. int state;
  3271. LIST_HEAD(tlist);
  3272. int eqn;
  3273. struct mlx4_cmd_mailbox *mailbox;
  3274. err = move_all_busy(dev, slave, RES_EQ);
  3275. if (err)
  3276. mlx4_warn(dev, "rem_slave_eqs: Could not move all eqs to "
  3277. "busy for slave %d\n", slave);
  3278. spin_lock_irq(mlx4_tlock(dev));
  3279. list_for_each_entry_safe(eq, tmp, eq_list, com.list) {
  3280. spin_unlock_irq(mlx4_tlock(dev));
  3281. if (eq->com.owner == slave) {
  3282. eqn = eq->com.res_id;
  3283. state = eq->com.from_state;
  3284. while (state != 0) {
  3285. switch (state) {
  3286. case RES_EQ_RESERVED:
  3287. spin_lock_irq(mlx4_tlock(dev));
  3288. rb_erase(&eq->com.node,
  3289. &tracker->res_tree[RES_EQ]);
  3290. list_del(&eq->com.list);
  3291. spin_unlock_irq(mlx4_tlock(dev));
  3292. kfree(eq);
  3293. state = 0;
  3294. break;
  3295. case RES_EQ_HW:
  3296. mailbox = mlx4_alloc_cmd_mailbox(dev);
  3297. if (IS_ERR(mailbox)) {
  3298. cond_resched();
  3299. continue;
  3300. }
  3301. err = mlx4_cmd_box(dev, slave, 0,
  3302. eqn & 0xff, 0,
  3303. MLX4_CMD_HW2SW_EQ,
  3304. MLX4_CMD_TIME_CLASS_A,
  3305. MLX4_CMD_NATIVE);
  3306. if (err)
  3307. mlx4_dbg(dev, "rem_slave_eqs: failed"
  3308. " to move slave %d eqs %d to"
  3309. " SW ownership\n", slave, eqn);
  3310. mlx4_free_cmd_mailbox(dev, mailbox);
  3311. atomic_dec(&eq->mtt->ref_count);
  3312. state = RES_EQ_RESERVED;
  3313. break;
  3314. default:
  3315. state = 0;
  3316. }
  3317. }
  3318. }
  3319. spin_lock_irq(mlx4_tlock(dev));
  3320. }
  3321. spin_unlock_irq(mlx4_tlock(dev));
  3322. }
  3323. static void rem_slave_counters(struct mlx4_dev *dev, int slave)
  3324. {
  3325. struct mlx4_priv *priv = mlx4_priv(dev);
  3326. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3327. struct list_head *counter_list =
  3328. &tracker->slave_list[slave].res_list[RES_COUNTER];
  3329. struct res_counter *counter;
  3330. struct res_counter *tmp;
  3331. int err;
  3332. int index;
  3333. err = move_all_busy(dev, slave, RES_COUNTER);
  3334. if (err)
  3335. mlx4_warn(dev, "rem_slave_counters: Could not move all counters to "
  3336. "busy for slave %d\n", slave);
  3337. spin_lock_irq(mlx4_tlock(dev));
  3338. list_for_each_entry_safe(counter, tmp, counter_list, com.list) {
  3339. if (counter->com.owner == slave) {
  3340. index = counter->com.res_id;
  3341. rb_erase(&counter->com.node,
  3342. &tracker->res_tree[RES_COUNTER]);
  3343. list_del(&counter->com.list);
  3344. kfree(counter);
  3345. __mlx4_counter_free(dev, index);
  3346. }
  3347. }
  3348. spin_unlock_irq(mlx4_tlock(dev));
  3349. }
  3350. static void rem_slave_xrcdns(struct mlx4_dev *dev, int slave)
  3351. {
  3352. struct mlx4_priv *priv = mlx4_priv(dev);
  3353. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3354. struct list_head *xrcdn_list =
  3355. &tracker->slave_list[slave].res_list[RES_XRCD];
  3356. struct res_xrcdn *xrcd;
  3357. struct res_xrcdn *tmp;
  3358. int err;
  3359. int xrcdn;
  3360. err = move_all_busy(dev, slave, RES_XRCD);
  3361. if (err)
  3362. mlx4_warn(dev, "rem_slave_xrcdns: Could not move all xrcdns to "
  3363. "busy for slave %d\n", slave);
  3364. spin_lock_irq(mlx4_tlock(dev));
  3365. list_for_each_entry_safe(xrcd, tmp, xrcdn_list, com.list) {
  3366. if (xrcd->com.owner == slave) {
  3367. xrcdn = xrcd->com.res_id;
  3368. rb_erase(&xrcd->com.node, &tracker->res_tree[RES_XRCD]);
  3369. list_del(&xrcd->com.list);
  3370. kfree(xrcd);
  3371. __mlx4_xrcd_free(dev, xrcdn);
  3372. }
  3373. }
  3374. spin_unlock_irq(mlx4_tlock(dev));
  3375. }
  3376. void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave)
  3377. {
  3378. struct mlx4_priv *priv = mlx4_priv(dev);
  3379. mutex_lock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
  3380. /*VLAN*/
  3381. rem_slave_macs(dev, slave);
  3382. rem_slave_fs_rule(dev, slave);
  3383. rem_slave_qps(dev, slave);
  3384. rem_slave_srqs(dev, slave);
  3385. rem_slave_cqs(dev, slave);
  3386. rem_slave_mrs(dev, slave);
  3387. rem_slave_eqs(dev, slave);
  3388. rem_slave_mtts(dev, slave);
  3389. rem_slave_counters(dev, slave);
  3390. rem_slave_xrcdns(dev, slave);
  3391. mutex_unlock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
  3392. }
  3393. void mlx4_vf_immed_vlan_work_handler(struct work_struct *_work)
  3394. {
  3395. struct mlx4_vf_immed_vlan_work *work =
  3396. container_of(_work, struct mlx4_vf_immed_vlan_work, work);
  3397. struct mlx4_cmd_mailbox *mailbox;
  3398. struct mlx4_update_qp_context *upd_context;
  3399. struct mlx4_dev *dev = &work->priv->dev;
  3400. struct mlx4_resource_tracker *tracker =
  3401. &work->priv->mfunc.master.res_tracker;
  3402. struct list_head *qp_list =
  3403. &tracker->slave_list[work->slave].res_list[RES_QP];
  3404. struct res_qp *qp;
  3405. struct res_qp *tmp;
  3406. u64 qp_mask = ((1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_UNTAGGED) |
  3407. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_1P) |
  3408. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_TAGGED) |
  3409. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_UNTAGGED) |
  3410. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_1P) |
  3411. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_TAGGED) |
  3412. (1ULL << MLX4_UPD_QP_PATH_MASK_VLAN_INDEX) |
  3413. (1ULL << MLX4_UPD_QP_PATH_MASK_SCHED_QUEUE));
  3414. int err;
  3415. int port, errors = 0;
  3416. u8 vlan_control;
  3417. if (mlx4_is_slave(dev)) {
  3418. mlx4_warn(dev, "Trying to update-qp in slave %d\n",
  3419. work->slave);
  3420. goto out;
  3421. }
  3422. mailbox = mlx4_alloc_cmd_mailbox(dev);
  3423. if (IS_ERR(mailbox))
  3424. goto out;
  3425. if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_LINK_DISABLE) /* block all */
  3426. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  3427. MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
  3428. MLX4_VLAN_CTRL_ETH_TX_BLOCK_UNTAGGED |
  3429. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  3430. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED |
  3431. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  3432. else if (!work->vlan_id)
  3433. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  3434. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  3435. else
  3436. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  3437. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  3438. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
  3439. upd_context = mailbox->buf;
  3440. upd_context->primary_addr_path_mask = cpu_to_be64(qp_mask);
  3441. upd_context->qp_context.pri_path.vlan_control = vlan_control;
  3442. upd_context->qp_context.pri_path.vlan_index = work->vlan_ix;
  3443. spin_lock_irq(mlx4_tlock(dev));
  3444. list_for_each_entry_safe(qp, tmp, qp_list, com.list) {
  3445. spin_unlock_irq(mlx4_tlock(dev));
  3446. if (qp->com.owner == work->slave) {
  3447. if (qp->com.from_state != RES_QP_HW ||
  3448. !qp->sched_queue || /* no INIT2RTR trans yet */
  3449. mlx4_is_qp_reserved(dev, qp->local_qpn) ||
  3450. qp->qpc_flags & (1 << MLX4_RSS_QPC_FLAG_OFFSET)) {
  3451. spin_lock_irq(mlx4_tlock(dev));
  3452. continue;
  3453. }
  3454. port = (qp->sched_queue >> 6 & 1) + 1;
  3455. if (port != work->port) {
  3456. spin_lock_irq(mlx4_tlock(dev));
  3457. continue;
  3458. }
  3459. upd_context->qp_context.pri_path.sched_queue =
  3460. qp->sched_queue & 0xC7;
  3461. upd_context->qp_context.pri_path.sched_queue |=
  3462. ((work->qos & 0x7) << 3);
  3463. err = mlx4_cmd(dev, mailbox->dma,
  3464. qp->local_qpn & 0xffffff,
  3465. 0, MLX4_CMD_UPDATE_QP,
  3466. MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
  3467. if (err) {
  3468. mlx4_info(dev, "UPDATE_QP failed for slave %d, "
  3469. "port %d, qpn %d (%d)\n",
  3470. work->slave, port, qp->local_qpn,
  3471. err);
  3472. errors++;
  3473. }
  3474. }
  3475. spin_lock_irq(mlx4_tlock(dev));
  3476. }
  3477. spin_unlock_irq(mlx4_tlock(dev));
  3478. mlx4_free_cmd_mailbox(dev, mailbox);
  3479. if (errors)
  3480. mlx4_err(dev, "%d UPDATE_QP failures for slave %d, port %d\n",
  3481. errors, work->slave, work->port);
  3482. /* unregister previous vlan_id if needed and we had no errors
  3483. * while updating the QPs
  3484. */
  3485. if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_VLAN && !errors &&
  3486. NO_INDX != work->orig_vlan_ix)
  3487. __mlx4_unregister_vlan(&work->priv->dev, work->port,
  3488. work->orig_vlan_ix);
  3489. out:
  3490. kfree(work);
  3491. return;
  3492. }