mlx4_en.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828
  1. /*
  2. * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. *
  32. */
  33. #ifndef _MLX4_EN_H_
  34. #define _MLX4_EN_H_
  35. #include <linux/bitops.h>
  36. #include <linux/compiler.h>
  37. #include <linux/list.h>
  38. #include <linux/mutex.h>
  39. #include <linux/netdevice.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/net_tstamp.h>
  42. #ifdef CONFIG_MLX4_EN_DCB
  43. #include <linux/dcbnl.h>
  44. #endif
  45. #include <linux/cpu_rmap.h>
  46. #include <linux/mlx4/device.h>
  47. #include <linux/mlx4/qp.h>
  48. #include <linux/mlx4/cq.h>
  49. #include <linux/mlx4/srq.h>
  50. #include <linux/mlx4/doorbell.h>
  51. #include <linux/mlx4/cmd.h>
  52. #include "en_port.h"
  53. #define DRV_NAME "mlx4_en"
  54. #define DRV_VERSION "2.0"
  55. #define DRV_RELDATE "Dec 2011"
  56. #define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
  57. /*
  58. * Device constants
  59. */
  60. #define MLX4_EN_PAGE_SHIFT 12
  61. #define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT)
  62. #define DEF_RX_RINGS 16
  63. #define MAX_RX_RINGS 128
  64. #define MIN_RX_RINGS 4
  65. #define TXBB_SIZE 64
  66. #define HEADROOM (2048 / TXBB_SIZE + 1)
  67. #define STAMP_STRIDE 64
  68. #define STAMP_DWORDS (STAMP_STRIDE / 4)
  69. #define STAMP_SHIFT 31
  70. #define STAMP_VAL 0x7fffffff
  71. #define STATS_DELAY (HZ / 4)
  72. #define SERVICE_TASK_DELAY (HZ / 4)
  73. #define MAX_NUM_OF_FS_RULES 256
  74. #define MLX4_EN_FILTER_HASH_SHIFT 4
  75. #define MLX4_EN_FILTER_EXPIRY_QUOTA 60
  76. /* Typical TSO descriptor with 16 gather entries is 352 bytes... */
  77. #define MAX_DESC_SIZE 512
  78. #define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE)
  79. /*
  80. * OS related constants and tunables
  81. */
  82. #define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ)
  83. /* Use the maximum between 16384 and a single page */
  84. #define MLX4_EN_ALLOC_SIZE PAGE_ALIGN(16384)
  85. #define MLX4_EN_ALLOC_PREFER_ORDER PAGE_ALLOC_COSTLY_ORDER
  86. /* Receive fragment sizes; we use at most 3 fragments (for 9600 byte MTU
  87. * and 4K allocations) */
  88. enum {
  89. FRAG_SZ0 = 1536 - NET_IP_ALIGN,
  90. FRAG_SZ1 = 4096,
  91. FRAG_SZ2 = 4096,
  92. FRAG_SZ3 = MLX4_EN_ALLOC_SIZE
  93. };
  94. #define MLX4_EN_MAX_RX_FRAGS 4
  95. /* Maximum ring sizes */
  96. #define MLX4_EN_MAX_TX_SIZE 8192
  97. #define MLX4_EN_MAX_RX_SIZE 8192
  98. /* Minimum ring size for our page-allocation scheme to work */
  99. #define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
  100. #define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE)
  101. #define MLX4_EN_SMALL_PKT_SIZE 64
  102. #define MLX4_EN_MAX_TX_RING_P_UP 32
  103. #define MLX4_EN_NUM_UP 8
  104. #define MLX4_EN_DEF_TX_RING_SIZE 512
  105. #define MLX4_EN_DEF_RX_RING_SIZE 1024
  106. #define MAX_TX_RINGS (MLX4_EN_MAX_TX_RING_P_UP * \
  107. MLX4_EN_NUM_UP)
  108. /* Target number of packets to coalesce with interrupt moderation */
  109. #define MLX4_EN_RX_COAL_TARGET 44
  110. #define MLX4_EN_RX_COAL_TIME 0x10
  111. #define MLX4_EN_TX_COAL_PKTS 16
  112. #define MLX4_EN_TX_COAL_TIME 0x10
  113. #define MLX4_EN_RX_RATE_LOW 400000
  114. #define MLX4_EN_RX_COAL_TIME_LOW 0
  115. #define MLX4_EN_RX_RATE_HIGH 450000
  116. #define MLX4_EN_RX_COAL_TIME_HIGH 128
  117. #define MLX4_EN_RX_SIZE_THRESH 1024
  118. #define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
  119. #define MLX4_EN_SAMPLE_INTERVAL 0
  120. #define MLX4_EN_AVG_PKT_SMALL 256
  121. #define MLX4_EN_AUTO_CONF 0xffff
  122. #define MLX4_EN_DEF_RX_PAUSE 1
  123. #define MLX4_EN_DEF_TX_PAUSE 1
  124. /* Interval between successive polls in the Tx routine when polling is used
  125. instead of interrupts (in per-core Tx rings) - should be power of 2 */
  126. #define MLX4_EN_TX_POLL_MODER 16
  127. #define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4)
  128. #define ETH_LLC_SNAP_SIZE 8
  129. #define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN)
  130. #define HEADER_COPY_SIZE (128 - NET_IP_ALIGN)
  131. #define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN)
  132. #define MLX4_EN_MIN_MTU 46
  133. #define ETH_BCAST 0xffffffffffffULL
  134. #define MLX4_EN_LOOPBACK_RETRIES 5
  135. #define MLX4_EN_LOOPBACK_TIMEOUT 100
  136. #ifdef MLX4_EN_PERF_STAT
  137. /* Number of samples to 'average' */
  138. #define AVG_SIZE 128
  139. #define AVG_FACTOR 1024
  140. #define NUM_PERF_STATS NUM_PERF_COUNTERS
  141. #define INC_PERF_COUNTER(cnt) (++(cnt))
  142. #define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add))
  143. #define AVG_PERF_COUNTER(cnt, sample) \
  144. ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
  145. #define GET_PERF_COUNTER(cnt) (cnt)
  146. #define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR)
  147. #else
  148. #define NUM_PERF_STATS 0
  149. #define INC_PERF_COUNTER(cnt) do {} while (0)
  150. #define ADD_PERF_COUNTER(cnt, add) do {} while (0)
  151. #define AVG_PERF_COUNTER(cnt, sample) do {} while (0)
  152. #define GET_PERF_COUNTER(cnt) (0)
  153. #define GET_AVG_PERF_COUNTER(cnt) (0)
  154. #endif /* MLX4_EN_PERF_STAT */
  155. /*
  156. * Configurables
  157. */
  158. enum cq_type {
  159. RX = 0,
  160. TX = 1,
  161. };
  162. /*
  163. * Useful macros
  164. */
  165. #define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x))
  166. #define XNOR(x, y) (!(x) == !(y))
  167. struct mlx4_en_tx_info {
  168. struct sk_buff *skb;
  169. u32 nr_txbb;
  170. u32 nr_bytes;
  171. u8 linear;
  172. u8 data_offset;
  173. u8 inl;
  174. u8 ts_requested;
  175. };
  176. #define MLX4_EN_BIT_DESC_OWN 0x80000000
  177. #define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg)
  178. #define MLX4_EN_MEMTYPE_PAD 0x100
  179. #define DS_SIZE sizeof(struct mlx4_wqe_data_seg)
  180. struct mlx4_en_tx_desc {
  181. struct mlx4_wqe_ctrl_seg ctrl;
  182. union {
  183. struct mlx4_wqe_data_seg data; /* at least one data segment */
  184. struct mlx4_wqe_lso_seg lso;
  185. struct mlx4_wqe_inline_seg inl;
  186. };
  187. };
  188. #define MLX4_EN_USE_SRQ 0x01000000
  189. #define MLX4_EN_CX3_LOW_ID 0x1000
  190. #define MLX4_EN_CX3_HIGH_ID 0x1005
  191. struct mlx4_en_rx_alloc {
  192. struct page *page;
  193. dma_addr_t dma;
  194. u32 offset;
  195. u32 size;
  196. };
  197. struct mlx4_en_tx_ring {
  198. struct mlx4_hwq_resources wqres;
  199. u32 size ; /* number of TXBBs */
  200. u32 size_mask;
  201. u16 stride;
  202. u16 cqn; /* index of port CQ associated with this ring */
  203. u32 prod;
  204. u32 cons;
  205. u32 buf_size;
  206. u32 doorbell_qpn;
  207. void *buf;
  208. u16 poll_cnt;
  209. struct mlx4_en_tx_info *tx_info;
  210. u8 *bounce_buf;
  211. u32 last_nr_txbb;
  212. struct mlx4_qp qp;
  213. struct mlx4_qp_context context;
  214. int qpn;
  215. enum mlx4_qp_state qp_state;
  216. struct mlx4_srq dummy;
  217. unsigned long bytes;
  218. unsigned long packets;
  219. unsigned long tx_csum;
  220. struct mlx4_bf bf;
  221. bool bf_enabled;
  222. struct netdev_queue *tx_queue;
  223. int hwtstamp_tx_type;
  224. };
  225. struct mlx4_en_rx_desc {
  226. /* actual number of entries depends on rx ring stride */
  227. struct mlx4_wqe_data_seg data[0];
  228. };
  229. struct mlx4_en_rx_ring {
  230. struct mlx4_hwq_resources wqres;
  231. struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
  232. u32 size ; /* number of Rx descs*/
  233. u32 actual_size;
  234. u32 size_mask;
  235. u16 stride;
  236. u16 log_stride;
  237. u16 cqn; /* index of port CQ associated with this ring */
  238. u32 prod;
  239. u32 cons;
  240. u32 buf_size;
  241. u8 fcs_del;
  242. void *buf;
  243. void *rx_info;
  244. unsigned long bytes;
  245. unsigned long packets;
  246. #ifdef CONFIG_NET_RX_BUSY_POLL
  247. unsigned long yields;
  248. unsigned long misses;
  249. unsigned long cleaned;
  250. #endif
  251. unsigned long csum_ok;
  252. unsigned long csum_none;
  253. int hwtstamp_rx_filter;
  254. };
  255. struct mlx4_en_cq {
  256. struct mlx4_cq mcq;
  257. struct mlx4_hwq_resources wqres;
  258. int ring;
  259. spinlock_t lock;
  260. struct net_device *dev;
  261. struct napi_struct napi;
  262. int size;
  263. int buf_size;
  264. unsigned vector;
  265. enum cq_type is_tx;
  266. u16 moder_time;
  267. u16 moder_cnt;
  268. struct mlx4_cqe *buf;
  269. #define MLX4_EN_OPCODE_ERROR 0x1e
  270. #ifdef CONFIG_NET_RX_BUSY_POLL
  271. unsigned int state;
  272. #define MLX4_EN_CQ_STATE_IDLE 0
  273. #define MLX4_EN_CQ_STATE_NAPI 1 /* NAPI owns this CQ */
  274. #define MLX4_EN_CQ_STATE_POLL 2 /* poll owns this CQ */
  275. #define MLX4_CQ_LOCKED (MLX4_EN_CQ_STATE_NAPI | MLX4_EN_CQ_STATE_POLL)
  276. #define MLX4_EN_CQ_STATE_NAPI_YIELD 4 /* NAPI yielded this CQ */
  277. #define MLX4_EN_CQ_STATE_POLL_YIELD 8 /* poll yielded this CQ */
  278. #define CQ_YIELD (MLX4_EN_CQ_STATE_NAPI_YIELD | MLX4_EN_CQ_STATE_POLL_YIELD)
  279. #define CQ_USER_PEND (MLX4_EN_CQ_STATE_POLL | MLX4_EN_CQ_STATE_POLL_YIELD)
  280. spinlock_t poll_lock; /* protects from LLS/napi conflicts */
  281. #endif /* CONFIG_NET_RX_BUSY_POLL */
  282. };
  283. struct mlx4_en_port_profile {
  284. u32 flags;
  285. u32 tx_ring_num;
  286. u32 rx_ring_num;
  287. u32 tx_ring_size;
  288. u32 rx_ring_size;
  289. u8 rx_pause;
  290. u8 rx_ppp;
  291. u8 tx_pause;
  292. u8 tx_ppp;
  293. int rss_rings;
  294. };
  295. struct mlx4_en_profile {
  296. int rss_xor;
  297. int udp_rss;
  298. u8 rss_mask;
  299. u32 active_ports;
  300. u32 small_pkt_int;
  301. u8 no_reset;
  302. u8 num_tx_rings_p_up;
  303. struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
  304. };
  305. struct mlx4_en_dev {
  306. struct mlx4_dev *dev;
  307. struct pci_dev *pdev;
  308. struct mutex state_lock;
  309. struct net_device *pndev[MLX4_MAX_PORTS + 1];
  310. u32 port_cnt;
  311. bool device_up;
  312. struct mlx4_en_profile profile;
  313. u32 LSO_support;
  314. struct workqueue_struct *workqueue;
  315. struct device *dma_device;
  316. void __iomem *uar_map;
  317. struct mlx4_uar priv_uar;
  318. struct mlx4_mr mr;
  319. u32 priv_pdn;
  320. spinlock_t uar_lock;
  321. u8 mac_removed[MLX4_MAX_PORTS + 1];
  322. struct cyclecounter cycles;
  323. struct timecounter clock;
  324. unsigned long last_overflow_check;
  325. unsigned long overflow_period;
  326. };
  327. struct mlx4_en_rss_map {
  328. int base_qpn;
  329. struct mlx4_qp qps[MAX_RX_RINGS];
  330. enum mlx4_qp_state state[MAX_RX_RINGS];
  331. struct mlx4_qp indir_qp;
  332. enum mlx4_qp_state indir_state;
  333. };
  334. struct mlx4_en_port_state {
  335. int link_state;
  336. int link_speed;
  337. int transciver;
  338. };
  339. struct mlx4_en_pkt_stats {
  340. unsigned long broadcast;
  341. unsigned long rx_prio[8];
  342. unsigned long tx_prio[8];
  343. #define NUM_PKT_STATS 17
  344. };
  345. struct mlx4_en_port_stats {
  346. unsigned long tso_packets;
  347. unsigned long queue_stopped;
  348. unsigned long wake_queue;
  349. unsigned long tx_timeout;
  350. unsigned long rx_alloc_failed;
  351. unsigned long rx_chksum_good;
  352. unsigned long rx_chksum_none;
  353. unsigned long tx_chksum_offload;
  354. #define NUM_PORT_STATS 8
  355. };
  356. struct mlx4_en_perf_stats {
  357. u32 tx_poll;
  358. u64 tx_pktsz_avg;
  359. u32 inflight_avg;
  360. u16 tx_coal_avg;
  361. u16 rx_coal_avg;
  362. u32 napi_quota;
  363. #define NUM_PERF_COUNTERS 6
  364. };
  365. enum mlx4_en_mclist_act {
  366. MCLIST_NONE,
  367. MCLIST_REM,
  368. MCLIST_ADD,
  369. };
  370. struct mlx4_en_mc_list {
  371. struct list_head list;
  372. enum mlx4_en_mclist_act action;
  373. u8 addr[ETH_ALEN];
  374. u64 reg_id;
  375. };
  376. struct mlx4_en_frag_info {
  377. u16 frag_size;
  378. u16 frag_prefix_size;
  379. u16 frag_stride;
  380. u16 frag_align;
  381. };
  382. #ifdef CONFIG_MLX4_EN_DCB
  383. /* Minimal TC BW - setting to 0 will block traffic */
  384. #define MLX4_EN_BW_MIN 1
  385. #define MLX4_EN_BW_MAX 100 /* Utilize 100% of the line */
  386. #define MLX4_EN_TC_ETS 7
  387. #endif
  388. struct ethtool_flow_id {
  389. struct list_head list;
  390. struct ethtool_rx_flow_spec flow_spec;
  391. u64 id;
  392. };
  393. enum {
  394. MLX4_EN_FLAG_PROMISC = (1 << 0),
  395. MLX4_EN_FLAG_MC_PROMISC = (1 << 1),
  396. /* whether we need to enable hardware loopback by putting dmac
  397. * in Tx WQE
  398. */
  399. MLX4_EN_FLAG_ENABLE_HW_LOOPBACK = (1 << 2),
  400. /* whether we need to drop packets that hardware loopback-ed */
  401. MLX4_EN_FLAG_RX_FILTER_NEEDED = (1 << 3),
  402. MLX4_EN_FLAG_FORCE_PROMISC = (1 << 4)
  403. };
  404. #define MLX4_EN_MAC_HASH_SIZE (1 << BITS_PER_BYTE)
  405. #define MLX4_EN_MAC_HASH_IDX 5
  406. struct mlx4_en_priv {
  407. struct mlx4_en_dev *mdev;
  408. struct mlx4_en_port_profile *prof;
  409. struct net_device *dev;
  410. unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
  411. struct net_device_stats stats;
  412. struct net_device_stats ret_stats;
  413. struct mlx4_en_port_state port_state;
  414. spinlock_t stats_lock;
  415. struct ethtool_flow_id ethtool_rules[MAX_NUM_OF_FS_RULES];
  416. /* To allow rules removal while port is going down */
  417. struct list_head ethtool_list;
  418. unsigned long last_moder_packets[MAX_RX_RINGS];
  419. unsigned long last_moder_tx_packets;
  420. unsigned long last_moder_bytes[MAX_RX_RINGS];
  421. unsigned long last_moder_jiffies;
  422. int last_moder_time[MAX_RX_RINGS];
  423. u16 rx_usecs;
  424. u16 rx_frames;
  425. u16 tx_usecs;
  426. u16 tx_frames;
  427. u32 pkt_rate_low;
  428. u16 rx_usecs_low;
  429. u32 pkt_rate_high;
  430. u16 rx_usecs_high;
  431. u16 sample_interval;
  432. u16 adaptive_rx_coal;
  433. u32 msg_enable;
  434. u32 loopback_ok;
  435. u32 validate_loopback;
  436. struct mlx4_hwq_resources res;
  437. int link_state;
  438. int last_link_state;
  439. bool port_up;
  440. int port;
  441. int registered;
  442. int allocated;
  443. int stride;
  444. unsigned char prev_mac[ETH_ALEN + 2];
  445. int mac_index;
  446. unsigned max_mtu;
  447. int base_qpn;
  448. int cqe_factor;
  449. struct mlx4_en_rss_map rss_map;
  450. __be32 ctrl_flags;
  451. u32 flags;
  452. u8 num_tx_rings_p_up;
  453. u32 tx_ring_num;
  454. u32 rx_ring_num;
  455. u32 rx_skb_size;
  456. struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
  457. u16 num_frags;
  458. u16 log_rx_info;
  459. struct mlx4_en_tx_ring *tx_ring;
  460. struct mlx4_en_rx_ring rx_ring[MAX_RX_RINGS];
  461. struct mlx4_en_cq *tx_cq;
  462. struct mlx4_en_cq rx_cq[MAX_RX_RINGS];
  463. struct mlx4_qp drop_qp;
  464. struct work_struct rx_mode_task;
  465. struct work_struct watchdog_task;
  466. struct work_struct linkstate_task;
  467. struct delayed_work stats_task;
  468. struct delayed_work service_task;
  469. struct mlx4_en_perf_stats pstats;
  470. struct mlx4_en_pkt_stats pkstats;
  471. struct mlx4_en_port_stats port_stats;
  472. u64 stats_bitmap;
  473. struct list_head mc_list;
  474. struct list_head curr_list;
  475. u64 broadcast_id;
  476. struct mlx4_en_stat_out_mbox hw_stats;
  477. int vids[128];
  478. bool wol;
  479. struct device *ddev;
  480. int base_tx_qpn;
  481. struct hlist_head mac_hash[MLX4_EN_MAC_HASH_SIZE];
  482. struct hwtstamp_config hwtstamp_config;
  483. #ifdef CONFIG_MLX4_EN_DCB
  484. struct ieee_ets ets;
  485. u16 maxrate[IEEE_8021QAZ_MAX_TCS];
  486. #endif
  487. #ifdef CONFIG_RFS_ACCEL
  488. spinlock_t filters_lock;
  489. int last_filter_id;
  490. struct list_head filters;
  491. struct hlist_head filter_hash[1 << MLX4_EN_FILTER_HASH_SHIFT];
  492. #endif
  493. };
  494. enum mlx4_en_wol {
  495. MLX4_EN_WOL_MAGIC = (1ULL << 61),
  496. MLX4_EN_WOL_ENABLED = (1ULL << 62),
  497. };
  498. struct mlx4_mac_entry {
  499. struct hlist_node hlist;
  500. unsigned char mac[ETH_ALEN + 2];
  501. u64 reg_id;
  502. struct rcu_head rcu;
  503. };
  504. #ifdef CONFIG_NET_RX_BUSY_POLL
  505. static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq)
  506. {
  507. spin_lock_init(&cq->poll_lock);
  508. cq->state = MLX4_EN_CQ_STATE_IDLE;
  509. }
  510. /* called from the device poll rutine to get ownership of a cq */
  511. static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq)
  512. {
  513. int rc = true;
  514. spin_lock(&cq->poll_lock);
  515. if (cq->state & MLX4_CQ_LOCKED) {
  516. WARN_ON(cq->state & MLX4_EN_CQ_STATE_NAPI);
  517. cq->state |= MLX4_EN_CQ_STATE_NAPI_YIELD;
  518. rc = false;
  519. } else
  520. /* we don't care if someone yielded */
  521. cq->state = MLX4_EN_CQ_STATE_NAPI;
  522. spin_unlock(&cq->poll_lock);
  523. return rc;
  524. }
  525. /* returns true is someone tried to get the cq while napi had it */
  526. static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq)
  527. {
  528. int rc = false;
  529. spin_lock(&cq->poll_lock);
  530. WARN_ON(cq->state & (MLX4_EN_CQ_STATE_POLL |
  531. MLX4_EN_CQ_STATE_NAPI_YIELD));
  532. if (cq->state & MLX4_EN_CQ_STATE_POLL_YIELD)
  533. rc = true;
  534. cq->state = MLX4_EN_CQ_STATE_IDLE;
  535. spin_unlock(&cq->poll_lock);
  536. return rc;
  537. }
  538. /* called from mlx4_en_low_latency_poll() */
  539. static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq)
  540. {
  541. int rc = true;
  542. spin_lock_bh(&cq->poll_lock);
  543. if ((cq->state & MLX4_CQ_LOCKED)) {
  544. struct net_device *dev = cq->dev;
  545. struct mlx4_en_priv *priv = netdev_priv(dev);
  546. struct mlx4_en_rx_ring *rx_ring = &priv->rx_ring[cq->ring];
  547. cq->state |= MLX4_EN_CQ_STATE_POLL_YIELD;
  548. rc = false;
  549. rx_ring->yields++;
  550. } else
  551. /* preserve yield marks */
  552. cq->state |= MLX4_EN_CQ_STATE_POLL;
  553. spin_unlock_bh(&cq->poll_lock);
  554. return rc;
  555. }
  556. /* returns true if someone tried to get the cq while it was locked */
  557. static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq)
  558. {
  559. int rc = false;
  560. spin_lock_bh(&cq->poll_lock);
  561. WARN_ON(cq->state & (MLX4_EN_CQ_STATE_NAPI));
  562. if (cq->state & MLX4_EN_CQ_STATE_POLL_YIELD)
  563. rc = true;
  564. cq->state = MLX4_EN_CQ_STATE_IDLE;
  565. spin_unlock_bh(&cq->poll_lock);
  566. return rc;
  567. }
  568. /* true if a socket is polling, even if it did not get the lock */
  569. static inline bool mlx4_en_cq_ll_polling(struct mlx4_en_cq *cq)
  570. {
  571. WARN_ON(!(cq->state & MLX4_CQ_LOCKED));
  572. return cq->state & CQ_USER_PEND;
  573. }
  574. #else
  575. static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq)
  576. {
  577. }
  578. static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq)
  579. {
  580. return true;
  581. }
  582. static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq)
  583. {
  584. return false;
  585. }
  586. static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq)
  587. {
  588. return false;
  589. }
  590. static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq)
  591. {
  592. return false;
  593. }
  594. static inline bool mlx4_en_cq_ll_polling(struct mlx4_en_cq *cq)
  595. {
  596. return false;
  597. }
  598. #endif /* CONFIG_NET_RX_BUSY_POLL */
  599. #define MLX4_EN_WOL_DO_MODIFY (1ULL << 63)
  600. void mlx4_en_update_loopback_state(struct net_device *dev,
  601. netdev_features_t features);
  602. void mlx4_en_destroy_netdev(struct net_device *dev);
  603. int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
  604. struct mlx4_en_port_profile *prof);
  605. int mlx4_en_start_port(struct net_device *dev);
  606. void mlx4_en_stop_port(struct net_device *dev, int detach);
  607. void mlx4_en_free_resources(struct mlx4_en_priv *priv);
  608. int mlx4_en_alloc_resources(struct mlx4_en_priv *priv);
  609. int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
  610. int entries, int ring, enum cq_type mode);
  611. void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
  612. int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
  613. int cq_idx);
  614. void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
  615. int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
  616. int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
  617. void mlx4_en_tx_irq(struct mlx4_cq *mcq);
  618. u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb);
  619. netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
  620. int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv, struct mlx4_en_tx_ring *ring,
  621. int qpn, u32 size, u16 stride);
  622. void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv, struct mlx4_en_tx_ring *ring);
  623. int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
  624. struct mlx4_en_tx_ring *ring,
  625. int cq, int user_prio);
  626. void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
  627. struct mlx4_en_tx_ring *ring);
  628. int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
  629. struct mlx4_en_rx_ring *ring,
  630. u32 size, u16 stride);
  631. void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
  632. struct mlx4_en_rx_ring *ring,
  633. u32 size, u16 stride);
  634. int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
  635. void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
  636. struct mlx4_en_rx_ring *ring);
  637. int mlx4_en_process_rx_cq(struct net_device *dev,
  638. struct mlx4_en_cq *cq,
  639. int budget);
  640. int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
  641. void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
  642. int is_tx, int rss, int qpn, int cqn, int user_prio,
  643. struct mlx4_qp_context *context);
  644. void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
  645. int mlx4_en_map_buffer(struct mlx4_buf *buf);
  646. void mlx4_en_unmap_buffer(struct mlx4_buf *buf);
  647. void mlx4_en_calc_rx_buf(struct net_device *dev);
  648. int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
  649. void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
  650. int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv);
  651. void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv);
  652. int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
  653. void mlx4_en_rx_irq(struct mlx4_cq *mcq);
  654. int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
  655. int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv);
  656. int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
  657. int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);
  658. #ifdef CONFIG_MLX4_EN_DCB
  659. extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_ops;
  660. extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_pfc_ops;
  661. #endif
  662. int mlx4_en_setup_tc(struct net_device *dev, u8 up);
  663. #ifdef CONFIG_RFS_ACCEL
  664. void mlx4_en_cleanup_filters(struct mlx4_en_priv *priv,
  665. struct mlx4_en_rx_ring *rx_ring);
  666. #endif
  667. #define MLX4_EN_NUM_SELF_TEST 5
  668. void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
  669. u64 mlx4_en_mac_to_u64(u8 *addr);
  670. void mlx4_en_ptp_overflow_check(struct mlx4_en_dev *mdev);
  671. /*
  672. * Functions for time stamping
  673. */
  674. u64 mlx4_en_get_cqe_ts(struct mlx4_cqe *cqe);
  675. void mlx4_en_fill_hwtstamps(struct mlx4_en_dev *mdev,
  676. struct skb_shared_hwtstamps *hwts,
  677. u64 timestamp);
  678. void mlx4_en_init_timestamp(struct mlx4_en_dev *mdev);
  679. int mlx4_en_timestamp_config(struct net_device *dev,
  680. int tx_type,
  681. int rx_filter);
  682. /* Globals
  683. */
  684. extern const struct ethtool_ops mlx4_en_ethtool_ops;
  685. /*
  686. * printk / logging functions
  687. */
  688. __printf(3, 4)
  689. int en_print(const char *level, const struct mlx4_en_priv *priv,
  690. const char *format, ...);
  691. #define en_dbg(mlevel, priv, format, arg...) \
  692. do { \
  693. if (NETIF_MSG_##mlevel & priv->msg_enable) \
  694. en_print(KERN_DEBUG, priv, format, ##arg); \
  695. } while (0)
  696. #define en_warn(priv, format, arg...) \
  697. en_print(KERN_WARNING, priv, format, ##arg)
  698. #define en_err(priv, format, arg...) \
  699. en_print(KERN_ERR, priv, format, ##arg)
  700. #define en_info(priv, format, arg...) \
  701. en_print(KERN_INFO, priv, format, ## arg)
  702. #define mlx4_err(mdev, format, arg...) \
  703. pr_err("%s %s: " format, DRV_NAME, \
  704. dev_name(&mdev->pdev->dev), ##arg)
  705. #define mlx4_info(mdev, format, arg...) \
  706. pr_info("%s %s: " format, DRV_NAME, \
  707. dev_name(&mdev->pdev->dev), ##arg)
  708. #define mlx4_warn(mdev, format, arg...) \
  709. pr_warning("%s %s: " format, DRV_NAME, \
  710. dev_name(&mdev->pdev->dev), ##arg)
  711. #endif