fw.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/etherdevice.h>
  35. #include <linux/mlx4/cmd.h>
  36. #include <linux/module.h>
  37. #include <linux/cache.h>
  38. #include "fw.h"
  39. #include "icm.h"
  40. enum {
  41. MLX4_COMMAND_INTERFACE_MIN_REV = 2,
  42. MLX4_COMMAND_INTERFACE_MAX_REV = 3,
  43. MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
  44. };
  45. extern void __buggy_use_of_MLX4_GET(void);
  46. extern void __buggy_use_of_MLX4_PUT(void);
  47. static bool enable_qos;
  48. module_param(enable_qos, bool, 0444);
  49. MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
  50. #define MLX4_GET(dest, source, offset) \
  51. do { \
  52. void *__p = (char *) (source) + (offset); \
  53. switch (sizeof (dest)) { \
  54. case 1: (dest) = *(u8 *) __p; break; \
  55. case 2: (dest) = be16_to_cpup(__p); break; \
  56. case 4: (dest) = be32_to_cpup(__p); break; \
  57. case 8: (dest) = be64_to_cpup(__p); break; \
  58. default: __buggy_use_of_MLX4_GET(); \
  59. } \
  60. } while (0)
  61. #define MLX4_PUT(dest, source, offset) \
  62. do { \
  63. void *__d = ((char *) (dest) + (offset)); \
  64. switch (sizeof(source)) { \
  65. case 1: *(u8 *) __d = (source); break; \
  66. case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
  67. case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
  68. case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
  69. default: __buggy_use_of_MLX4_PUT(); \
  70. } \
  71. } while (0)
  72. static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
  73. {
  74. static const char *fname[] = {
  75. [ 0] = "RC transport",
  76. [ 1] = "UC transport",
  77. [ 2] = "UD transport",
  78. [ 3] = "XRC transport",
  79. [ 4] = "reliable multicast",
  80. [ 5] = "FCoIB support",
  81. [ 6] = "SRQ support",
  82. [ 7] = "IPoIB checksum offload",
  83. [ 8] = "P_Key violation counter",
  84. [ 9] = "Q_Key violation counter",
  85. [10] = "VMM",
  86. [12] = "Dual Port Different Protocol (DPDP) support",
  87. [15] = "Big LSO headers",
  88. [16] = "MW support",
  89. [17] = "APM support",
  90. [18] = "Atomic ops support",
  91. [19] = "Raw multicast support",
  92. [20] = "Address vector port checking support",
  93. [21] = "UD multicast support",
  94. [24] = "Demand paging support",
  95. [25] = "Router support",
  96. [30] = "IBoE support",
  97. [32] = "Unicast loopback support",
  98. [34] = "FCS header control",
  99. [38] = "Wake On LAN support",
  100. [40] = "UDP RSS support",
  101. [41] = "Unicast VEP steering support",
  102. [42] = "Multicast VEP steering support",
  103. [48] = "Counters support",
  104. [53] = "Port ETS Scheduler support",
  105. [55] = "Port link type sensing support",
  106. [59] = "Port management change event support",
  107. [61] = "64 byte EQE support",
  108. [62] = "64 byte CQE support",
  109. };
  110. int i;
  111. mlx4_dbg(dev, "DEV_CAP flags:\n");
  112. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  113. if (fname[i] && (flags & (1LL << i)))
  114. mlx4_dbg(dev, " %s\n", fname[i]);
  115. }
  116. static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
  117. {
  118. static const char * const fname[] = {
  119. [0] = "RSS support",
  120. [1] = "RSS Toeplitz Hash Function support",
  121. [2] = "RSS XOR Hash Function support",
  122. [3] = "Device manage flow steering support",
  123. [4] = "Automatic MAC reassignment support",
  124. [5] = "Time stamping support",
  125. [6] = "VST (control vlan insertion/stripping) support",
  126. [7] = "FSM (MAC anti-spoofing) support",
  127. [8] = "Dynamic QP updates support"
  128. };
  129. int i;
  130. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  131. if (fname[i] && (flags & (1LL << i)))
  132. mlx4_dbg(dev, " %s\n", fname[i]);
  133. }
  134. int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
  135. {
  136. struct mlx4_cmd_mailbox *mailbox;
  137. u32 *inbox;
  138. int err = 0;
  139. #define MOD_STAT_CFG_IN_SIZE 0x100
  140. #define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
  141. #define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
  142. mailbox = mlx4_alloc_cmd_mailbox(dev);
  143. if (IS_ERR(mailbox))
  144. return PTR_ERR(mailbox);
  145. inbox = mailbox->buf;
  146. memset(inbox, 0, MOD_STAT_CFG_IN_SIZE);
  147. MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
  148. MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
  149. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
  150. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  151. mlx4_free_cmd_mailbox(dev, mailbox);
  152. return err;
  153. }
  154. int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
  155. struct mlx4_vhcr *vhcr,
  156. struct mlx4_cmd_mailbox *inbox,
  157. struct mlx4_cmd_mailbox *outbox,
  158. struct mlx4_cmd_info *cmd)
  159. {
  160. u8 field;
  161. u32 size;
  162. int err = 0;
  163. #define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
  164. #define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
  165. #define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
  166. #define QUERY_FUNC_CAP_FMR_OFFSET 0x8
  167. #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x10
  168. #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x14
  169. #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x18
  170. #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x20
  171. #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x24
  172. #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x28
  173. #define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
  174. #define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0x30
  175. #define QUERY_FUNC_CAP_FMR_FLAG 0x80
  176. #define QUERY_FUNC_CAP_FLAG_RDMA 0x40
  177. #define QUERY_FUNC_CAP_FLAG_ETH 0x80
  178. /* when opcode modifier = 1 */
  179. #define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
  180. #define QUERY_FUNC_CAP_RDMA_PROPS_OFFSET 0x8
  181. #define QUERY_FUNC_CAP_ETH_PROPS_OFFSET 0xc
  182. #define QUERY_FUNC_CAP_QP0_TUNNEL 0x10
  183. #define QUERY_FUNC_CAP_QP0_PROXY 0x14
  184. #define QUERY_FUNC_CAP_QP1_TUNNEL 0x18
  185. #define QUERY_FUNC_CAP_QP1_PROXY 0x1c
  186. #define QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC 0x40
  187. #define QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN 0x80
  188. #define QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID 0x80
  189. if (vhcr->op_modifier == 1) {
  190. field = 0;
  191. /* ensure force vlan and force mac bits are not set */
  192. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  193. /* ensure that phy_wqe_gid bit is not set */
  194. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
  195. field = vhcr->in_modifier; /* phys-port = logical-port */
  196. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  197. /* size is now the QP number */
  198. size = dev->phys_caps.base_tunnel_sqpn + 8 * slave + field - 1;
  199. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_TUNNEL);
  200. size += 2;
  201. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_TUNNEL);
  202. size = dev->phys_caps.base_proxy_sqpn + 8 * slave + field - 1;
  203. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_PROXY);
  204. size += 2;
  205. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_PROXY);
  206. } else if (vhcr->op_modifier == 0) {
  207. /* enable rdma and ethernet interfaces */
  208. field = (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA);
  209. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
  210. field = dev->caps.num_ports;
  211. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  212. size = dev->caps.function_caps; /* set PF behaviours */
  213. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  214. field = 0; /* protected FMR support not available as yet */
  215. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FMR_OFFSET);
  216. size = dev->caps.num_qps;
  217. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  218. size = dev->caps.num_srqs;
  219. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  220. size = dev->caps.num_cqs;
  221. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  222. size = dev->caps.num_eqs;
  223. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  224. size = dev->caps.reserved_eqs;
  225. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  226. size = dev->caps.num_mpts;
  227. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  228. size = dev->caps.num_mtts;
  229. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  230. size = dev->caps.num_mgms + dev->caps.num_amgms;
  231. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  232. } else
  233. err = -EINVAL;
  234. return err;
  235. }
  236. int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, u32 gen_or_port,
  237. struct mlx4_func_cap *func_cap)
  238. {
  239. struct mlx4_cmd_mailbox *mailbox;
  240. u32 *outbox;
  241. u8 field, op_modifier;
  242. u32 size;
  243. int err = 0;
  244. op_modifier = !!gen_or_port; /* 0 = general, 1 = logical port */
  245. mailbox = mlx4_alloc_cmd_mailbox(dev);
  246. if (IS_ERR(mailbox))
  247. return PTR_ERR(mailbox);
  248. err = mlx4_cmd_box(dev, 0, mailbox->dma, gen_or_port, op_modifier,
  249. MLX4_CMD_QUERY_FUNC_CAP,
  250. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  251. if (err)
  252. goto out;
  253. outbox = mailbox->buf;
  254. if (!op_modifier) {
  255. MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
  256. if (!(field & (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA))) {
  257. mlx4_err(dev, "The host supports neither eth nor rdma interfaces\n");
  258. err = -EPROTONOSUPPORT;
  259. goto out;
  260. }
  261. func_cap->flags = field;
  262. MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  263. func_cap->num_ports = field;
  264. MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  265. func_cap->pf_context_behaviour = size;
  266. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  267. func_cap->qp_quota = size & 0xFFFFFF;
  268. MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  269. func_cap->srq_quota = size & 0xFFFFFF;
  270. MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  271. func_cap->cq_quota = size & 0xFFFFFF;
  272. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  273. func_cap->max_eq = size & 0xFFFFFF;
  274. MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  275. func_cap->reserved_eq = size & 0xFFFFFF;
  276. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  277. func_cap->mpt_quota = size & 0xFFFFFF;
  278. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  279. func_cap->mtt_quota = size & 0xFFFFFF;
  280. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  281. func_cap->mcg_quota = size & 0xFFFFFF;
  282. goto out;
  283. }
  284. /* logical port query */
  285. if (gen_or_port > dev->caps.num_ports) {
  286. err = -EINVAL;
  287. goto out;
  288. }
  289. if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_ETH) {
  290. MLX4_GET(field, outbox, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  291. if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN) {
  292. mlx4_err(dev, "VLAN is enforced on this port\n");
  293. err = -EPROTONOSUPPORT;
  294. goto out;
  295. }
  296. if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC) {
  297. mlx4_err(dev, "Force mac is enabled on this port\n");
  298. err = -EPROTONOSUPPORT;
  299. goto out;
  300. }
  301. } else if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_IB) {
  302. MLX4_GET(field, outbox, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
  303. if (field & QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID) {
  304. mlx4_err(dev, "phy_wqe_gid is "
  305. "enforced on this ib port\n");
  306. err = -EPROTONOSUPPORT;
  307. goto out;
  308. }
  309. }
  310. MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  311. func_cap->physical_port = field;
  312. if (func_cap->physical_port != gen_or_port) {
  313. err = -ENOSYS;
  314. goto out;
  315. }
  316. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_TUNNEL);
  317. func_cap->qp0_tunnel_qpn = size & 0xFFFFFF;
  318. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_PROXY);
  319. func_cap->qp0_proxy_qpn = size & 0xFFFFFF;
  320. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_TUNNEL);
  321. func_cap->qp1_tunnel_qpn = size & 0xFFFFFF;
  322. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_PROXY);
  323. func_cap->qp1_proxy_qpn = size & 0xFFFFFF;
  324. /* All other resources are allocated by the master, but we still report
  325. * 'num' and 'reserved' capabilities as follows:
  326. * - num remains the maximum resource index
  327. * - 'num - reserved' is the total available objects of a resource, but
  328. * resource indices may be less than 'reserved'
  329. * TODO: set per-resource quotas */
  330. out:
  331. mlx4_free_cmd_mailbox(dev, mailbox);
  332. return err;
  333. }
  334. int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  335. {
  336. struct mlx4_cmd_mailbox *mailbox;
  337. u32 *outbox;
  338. u8 field;
  339. u32 field32, flags, ext_flags;
  340. u16 size;
  341. u16 stat_rate;
  342. int err;
  343. int i;
  344. #define QUERY_DEV_CAP_OUT_SIZE 0x100
  345. #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
  346. #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
  347. #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
  348. #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
  349. #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
  350. #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
  351. #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
  352. #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
  353. #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
  354. #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
  355. #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
  356. #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
  357. #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
  358. #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
  359. #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
  360. #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
  361. #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
  362. #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
  363. #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
  364. #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
  365. #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
  366. #define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
  367. #define QUERY_DEV_CAP_RSS_OFFSET 0x2e
  368. #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
  369. #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
  370. #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
  371. #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
  372. #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
  373. #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
  374. #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
  375. #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
  376. #define QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET 0x3e
  377. #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
  378. #define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
  379. #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
  380. #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
  381. #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
  382. #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
  383. #define QUERY_DEV_CAP_BF_OFFSET 0x4c
  384. #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
  385. #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
  386. #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
  387. #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
  388. #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
  389. #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
  390. #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
  391. #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
  392. #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
  393. #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
  394. #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
  395. #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
  396. #define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
  397. #define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
  398. #define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
  399. #define QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET 0x70
  400. #define QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET 0x76
  401. #define QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET 0x77
  402. #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
  403. #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
  404. #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
  405. #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
  406. #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
  407. #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
  408. #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
  409. #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
  410. #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
  411. #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
  412. #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
  413. #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
  414. #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
  415. #define QUERY_DEV_CAP_FW_REASSIGN_MAC 0x9d
  416. dev_cap->flags2 = 0;
  417. mailbox = mlx4_alloc_cmd_mailbox(dev);
  418. if (IS_ERR(mailbox))
  419. return PTR_ERR(mailbox);
  420. outbox = mailbox->buf;
  421. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  422. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  423. if (err)
  424. goto out;
  425. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
  426. dev_cap->reserved_qps = 1 << (field & 0xf);
  427. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
  428. dev_cap->max_qps = 1 << (field & 0x1f);
  429. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
  430. dev_cap->reserved_srqs = 1 << (field >> 4);
  431. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
  432. dev_cap->max_srqs = 1 << (field & 0x1f);
  433. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
  434. dev_cap->max_cq_sz = 1 << field;
  435. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
  436. dev_cap->reserved_cqs = 1 << (field & 0xf);
  437. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
  438. dev_cap->max_cqs = 1 << (field & 0x1f);
  439. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
  440. dev_cap->max_mpts = 1 << (field & 0x3f);
  441. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
  442. dev_cap->reserved_eqs = field & 0xf;
  443. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
  444. dev_cap->max_eqs = 1 << (field & 0xf);
  445. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
  446. dev_cap->reserved_mtts = 1 << (field >> 4);
  447. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
  448. dev_cap->max_mrw_sz = 1 << field;
  449. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
  450. dev_cap->reserved_mrws = 1 << (field & 0xf);
  451. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
  452. dev_cap->max_mtt_seg = 1 << (field & 0x3f);
  453. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
  454. dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
  455. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
  456. dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
  457. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
  458. field &= 0x1f;
  459. if (!field)
  460. dev_cap->max_gso_sz = 0;
  461. else
  462. dev_cap->max_gso_sz = 1 << field;
  463. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
  464. if (field & 0x20)
  465. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
  466. if (field & 0x10)
  467. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
  468. field &= 0xf;
  469. if (field) {
  470. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
  471. dev_cap->max_rss_tbl_sz = 1 << field;
  472. } else
  473. dev_cap->max_rss_tbl_sz = 0;
  474. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
  475. dev_cap->max_rdma_global = 1 << (field & 0x3f);
  476. MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
  477. dev_cap->local_ca_ack_delay = field & 0x1f;
  478. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  479. dev_cap->num_ports = field & 0xf;
  480. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
  481. dev_cap->max_msg_sz = 1 << (field & 0x1f);
  482. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  483. if (field & 0x80)
  484. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FS_EN;
  485. dev_cap->fs_log_max_ucast_qp_range_size = field & 0x1f;
  486. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET);
  487. dev_cap->fs_max_num_qp_per_entry = field;
  488. MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
  489. dev_cap->stat_rate_support = stat_rate;
  490. MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  491. if (field & 0x80)
  492. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_TS;
  493. MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  494. MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
  495. dev_cap->flags = flags | (u64)ext_flags << 32;
  496. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
  497. dev_cap->reserved_uars = field >> 4;
  498. MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
  499. dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
  500. MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
  501. dev_cap->min_page_sz = 1 << field;
  502. MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
  503. if (field & 0x80) {
  504. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
  505. dev_cap->bf_reg_size = 1 << (field & 0x1f);
  506. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
  507. if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
  508. field = 3;
  509. dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
  510. mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
  511. dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
  512. } else {
  513. dev_cap->bf_reg_size = 0;
  514. mlx4_dbg(dev, "BlueFlame not available\n");
  515. }
  516. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
  517. dev_cap->max_sq_sg = field;
  518. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
  519. dev_cap->max_sq_desc_sz = size;
  520. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
  521. dev_cap->max_qp_per_mcg = 1 << field;
  522. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
  523. dev_cap->reserved_mgms = field & 0xf;
  524. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
  525. dev_cap->max_mcgs = 1 << field;
  526. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
  527. dev_cap->reserved_pds = field >> 4;
  528. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  529. dev_cap->max_pds = 1 << (field & 0x3f);
  530. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
  531. dev_cap->reserved_xrcds = field >> 4;
  532. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_XRC_OFFSET);
  533. dev_cap->max_xrcds = 1 << (field & 0x1f);
  534. MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
  535. dev_cap->rdmarc_entry_sz = size;
  536. MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
  537. dev_cap->qpc_entry_sz = size;
  538. MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
  539. dev_cap->aux_entry_sz = size;
  540. MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
  541. dev_cap->altc_entry_sz = size;
  542. MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
  543. dev_cap->eqc_entry_sz = size;
  544. MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
  545. dev_cap->cqc_entry_sz = size;
  546. MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
  547. dev_cap->srq_entry_sz = size;
  548. MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
  549. dev_cap->cmpt_entry_sz = size;
  550. MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
  551. dev_cap->mtt_entry_sz = size;
  552. MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
  553. dev_cap->dmpt_entry_sz = size;
  554. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
  555. dev_cap->max_srq_sz = 1 << field;
  556. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
  557. dev_cap->max_qp_sz = 1 << field;
  558. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
  559. dev_cap->resize_srq = field & 1;
  560. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
  561. dev_cap->max_rq_sg = field;
  562. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
  563. dev_cap->max_rq_desc_sz = size;
  564. MLX4_GET(dev_cap->bmme_flags, outbox,
  565. QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  566. MLX4_GET(dev_cap->reserved_lkey, outbox,
  567. QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
  568. MLX4_GET(field, outbox, QUERY_DEV_CAP_FW_REASSIGN_MAC);
  569. if (field & 1<<6)
  570. dev_cap->flags2 |= MLX4_DEV_CAP_FLAGS2_REASSIGN_MAC_EN;
  571. MLX4_GET(dev_cap->max_icm_sz, outbox,
  572. QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
  573. if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  574. MLX4_GET(dev_cap->max_counters, outbox,
  575. QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
  576. MLX4_GET(field32, outbox, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
  577. if (field32 & (1 << 16))
  578. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_UPDATE_QP;
  579. if (field32 & (1 << 26))
  580. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VLAN_CONTROL;
  581. if (field32 & (1 << 20))
  582. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FSM;
  583. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  584. for (i = 1; i <= dev_cap->num_ports; ++i) {
  585. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  586. dev_cap->max_vl[i] = field >> 4;
  587. MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
  588. dev_cap->ib_mtu[i] = field >> 4;
  589. dev_cap->max_port_width[i] = field & 0xf;
  590. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
  591. dev_cap->max_gids[i] = 1 << (field & 0xf);
  592. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
  593. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  594. }
  595. } else {
  596. #define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
  597. #define QUERY_PORT_MTU_OFFSET 0x01
  598. #define QUERY_PORT_ETH_MTU_OFFSET 0x02
  599. #define QUERY_PORT_WIDTH_OFFSET 0x06
  600. #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
  601. #define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
  602. #define QUERY_PORT_MAX_VL_OFFSET 0x0b
  603. #define QUERY_PORT_MAC_OFFSET 0x10
  604. #define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
  605. #define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
  606. #define QUERY_PORT_TRANS_CODE_OFFSET 0x20
  607. for (i = 1; i <= dev_cap->num_ports; ++i) {
  608. err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
  609. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  610. if (err)
  611. goto out;
  612. MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  613. dev_cap->supported_port_types[i] = field & 3;
  614. dev_cap->suggested_type[i] = (field >> 3) & 1;
  615. dev_cap->default_sense[i] = (field >> 4) & 1;
  616. MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
  617. dev_cap->ib_mtu[i] = field & 0xf;
  618. MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
  619. dev_cap->max_port_width[i] = field & 0xf;
  620. MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
  621. dev_cap->max_gids[i] = 1 << (field >> 4);
  622. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  623. MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
  624. dev_cap->max_vl[i] = field & 0xf;
  625. MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
  626. dev_cap->log_max_macs[i] = field & 0xf;
  627. dev_cap->log_max_vlans[i] = field >> 4;
  628. MLX4_GET(dev_cap->eth_mtu[i], outbox, QUERY_PORT_ETH_MTU_OFFSET);
  629. MLX4_GET(dev_cap->def_mac[i], outbox, QUERY_PORT_MAC_OFFSET);
  630. MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
  631. dev_cap->trans_type[i] = field32 >> 24;
  632. dev_cap->vendor_oui[i] = field32 & 0xffffff;
  633. MLX4_GET(dev_cap->wavelength[i], outbox, QUERY_PORT_WAVELENGTH_OFFSET);
  634. MLX4_GET(dev_cap->trans_code[i], outbox, QUERY_PORT_TRANS_CODE_OFFSET);
  635. }
  636. }
  637. mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
  638. dev_cap->bmme_flags, dev_cap->reserved_lkey);
  639. /*
  640. * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
  641. * we can't use any EQs whose doorbell falls on that page,
  642. * even if the EQ itself isn't reserved.
  643. */
  644. dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
  645. dev_cap->reserved_eqs);
  646. mlx4_dbg(dev, "Max ICM size %lld MB\n",
  647. (unsigned long long) dev_cap->max_icm_sz >> 20);
  648. mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  649. dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
  650. mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  651. dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
  652. mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  653. dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
  654. mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  655. dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
  656. mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  657. dev_cap->reserved_mrws, dev_cap->reserved_mtts);
  658. mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  659. dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
  660. mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  661. dev_cap->max_pds, dev_cap->reserved_mgms);
  662. mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  663. dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
  664. mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
  665. dev_cap->local_ca_ack_delay, 128 << dev_cap->ib_mtu[1],
  666. dev_cap->max_port_width[1]);
  667. mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
  668. dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
  669. mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
  670. dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
  671. mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
  672. mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
  673. mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
  674. dump_dev_cap_flags(dev, dev_cap->flags);
  675. dump_dev_cap_flags2(dev, dev_cap->flags2);
  676. out:
  677. mlx4_free_cmd_mailbox(dev, mailbox);
  678. return err;
  679. }
  680. int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
  681. struct mlx4_vhcr *vhcr,
  682. struct mlx4_cmd_mailbox *inbox,
  683. struct mlx4_cmd_mailbox *outbox,
  684. struct mlx4_cmd_info *cmd)
  685. {
  686. u64 flags;
  687. int err = 0;
  688. u8 field;
  689. u32 bmme_flags;
  690. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  691. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  692. if (err)
  693. return err;
  694. /* add port mng change event capability and disable mw type 1
  695. * unconditionally to slaves
  696. */
  697. MLX4_GET(flags, outbox->buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  698. flags |= MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV;
  699. flags &= ~MLX4_DEV_CAP_FLAG_MEM_WINDOW;
  700. MLX4_PUT(outbox->buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  701. /* For guests, disable timestamp */
  702. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  703. field &= 0x7f;
  704. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  705. /* For guests, report Blueflame disabled */
  706. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
  707. field &= 0x7f;
  708. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
  709. /* For guests, disable mw type 2 */
  710. MLX4_GET(bmme_flags, outbox, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  711. bmme_flags &= ~MLX4_BMME_FLAG_TYPE_2_WIN;
  712. MLX4_PUT(outbox->buf, bmme_flags, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  713. /* turn off device-managed steering capability if not enabled */
  714. if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED) {
  715. MLX4_GET(field, outbox->buf,
  716. QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  717. field &= 0x7f;
  718. MLX4_PUT(outbox->buf, field,
  719. QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  720. }
  721. return 0;
  722. }
  723. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  724. struct mlx4_vhcr *vhcr,
  725. struct mlx4_cmd_mailbox *inbox,
  726. struct mlx4_cmd_mailbox *outbox,
  727. struct mlx4_cmd_info *cmd)
  728. {
  729. struct mlx4_priv *priv = mlx4_priv(dev);
  730. u64 def_mac;
  731. u8 port_type;
  732. u16 short_field;
  733. int err;
  734. int admin_link_state;
  735. #define MLX4_VF_PORT_NO_LINK_SENSE_MASK 0xE0
  736. #define MLX4_PORT_LINK_UP_MASK 0x80
  737. #define QUERY_PORT_CUR_MAX_PKEY_OFFSET 0x0c
  738. #define QUERY_PORT_CUR_MAX_GID_OFFSET 0x0e
  739. err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
  740. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  741. MLX4_CMD_NATIVE);
  742. if (!err && dev->caps.function != slave) {
  743. def_mac = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.mac;
  744. MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
  745. /* get port type - currently only eth is enabled */
  746. MLX4_GET(port_type, outbox->buf,
  747. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  748. /* No link sensing allowed */
  749. port_type &= MLX4_VF_PORT_NO_LINK_SENSE_MASK;
  750. /* set port type to currently operating port type */
  751. port_type |= (dev->caps.port_type[vhcr->in_modifier] & 0x3);
  752. admin_link_state = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.link_state;
  753. if (IFLA_VF_LINK_STATE_ENABLE == admin_link_state)
  754. port_type |= MLX4_PORT_LINK_UP_MASK;
  755. else if (IFLA_VF_LINK_STATE_DISABLE == admin_link_state)
  756. port_type &= ~MLX4_PORT_LINK_UP_MASK;
  757. MLX4_PUT(outbox->buf, port_type,
  758. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  759. short_field = 1; /* slave max gids */
  760. MLX4_PUT(outbox->buf, short_field,
  761. QUERY_PORT_CUR_MAX_GID_OFFSET);
  762. short_field = dev->caps.pkey_table_len[vhcr->in_modifier];
  763. MLX4_PUT(outbox->buf, short_field,
  764. QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  765. }
  766. return err;
  767. }
  768. int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
  769. int *gid_tbl_len, int *pkey_tbl_len)
  770. {
  771. struct mlx4_cmd_mailbox *mailbox;
  772. u32 *outbox;
  773. u16 field;
  774. int err;
  775. mailbox = mlx4_alloc_cmd_mailbox(dev);
  776. if (IS_ERR(mailbox))
  777. return PTR_ERR(mailbox);
  778. err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0,
  779. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  780. MLX4_CMD_WRAPPED);
  781. if (err)
  782. goto out;
  783. outbox = mailbox->buf;
  784. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_GID_OFFSET);
  785. *gid_tbl_len = field;
  786. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  787. *pkey_tbl_len = field;
  788. out:
  789. mlx4_free_cmd_mailbox(dev, mailbox);
  790. return err;
  791. }
  792. EXPORT_SYMBOL(mlx4_get_slave_pkey_gid_tbl_len);
  793. int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
  794. {
  795. struct mlx4_cmd_mailbox *mailbox;
  796. struct mlx4_icm_iter iter;
  797. __be64 *pages;
  798. int lg;
  799. int nent = 0;
  800. int i;
  801. int err = 0;
  802. int ts = 0, tc = 0;
  803. mailbox = mlx4_alloc_cmd_mailbox(dev);
  804. if (IS_ERR(mailbox))
  805. return PTR_ERR(mailbox);
  806. memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
  807. pages = mailbox->buf;
  808. for (mlx4_icm_first(icm, &iter);
  809. !mlx4_icm_last(&iter);
  810. mlx4_icm_next(&iter)) {
  811. /*
  812. * We have to pass pages that are aligned to their
  813. * size, so find the least significant 1 in the
  814. * address or size and use that as our log2 size.
  815. */
  816. lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
  817. if (lg < MLX4_ICM_PAGE_SHIFT) {
  818. mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  819. MLX4_ICM_PAGE_SIZE,
  820. (unsigned long long) mlx4_icm_addr(&iter),
  821. mlx4_icm_size(&iter));
  822. err = -EINVAL;
  823. goto out;
  824. }
  825. for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
  826. if (virt != -1) {
  827. pages[nent * 2] = cpu_to_be64(virt);
  828. virt += 1 << lg;
  829. }
  830. pages[nent * 2 + 1] =
  831. cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
  832. (lg - MLX4_ICM_PAGE_SHIFT));
  833. ts += 1 << (lg - 10);
  834. ++tc;
  835. if (++nent == MLX4_MAILBOX_SIZE / 16) {
  836. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  837. MLX4_CMD_TIME_CLASS_B,
  838. MLX4_CMD_NATIVE);
  839. if (err)
  840. goto out;
  841. nent = 0;
  842. }
  843. }
  844. }
  845. if (nent)
  846. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  847. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  848. if (err)
  849. goto out;
  850. switch (op) {
  851. case MLX4_CMD_MAP_FA:
  852. mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  853. break;
  854. case MLX4_CMD_MAP_ICM_AUX:
  855. mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  856. break;
  857. case MLX4_CMD_MAP_ICM:
  858. mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  859. tc, ts, (unsigned long long) virt - (ts << 10));
  860. break;
  861. }
  862. out:
  863. mlx4_free_cmd_mailbox(dev, mailbox);
  864. return err;
  865. }
  866. int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
  867. {
  868. return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
  869. }
  870. int mlx4_UNMAP_FA(struct mlx4_dev *dev)
  871. {
  872. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
  873. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  874. }
  875. int mlx4_RUN_FW(struct mlx4_dev *dev)
  876. {
  877. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
  878. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  879. }
  880. int mlx4_QUERY_FW(struct mlx4_dev *dev)
  881. {
  882. struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
  883. struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
  884. struct mlx4_cmd_mailbox *mailbox;
  885. u32 *outbox;
  886. int err = 0;
  887. u64 fw_ver;
  888. u16 cmd_if_rev;
  889. u8 lg;
  890. #define QUERY_FW_OUT_SIZE 0x100
  891. #define QUERY_FW_VER_OFFSET 0x00
  892. #define QUERY_FW_PPF_ID 0x09
  893. #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
  894. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  895. #define QUERY_FW_ERR_START_OFFSET 0x30
  896. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  897. #define QUERY_FW_ERR_BAR_OFFSET 0x3c
  898. #define QUERY_FW_SIZE_OFFSET 0x00
  899. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  900. #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
  901. #define QUERY_FW_COMM_BASE_OFFSET 0x40
  902. #define QUERY_FW_COMM_BAR_OFFSET 0x48
  903. #define QUERY_FW_CLOCK_OFFSET 0x50
  904. #define QUERY_FW_CLOCK_BAR 0x58
  905. mailbox = mlx4_alloc_cmd_mailbox(dev);
  906. if (IS_ERR(mailbox))
  907. return PTR_ERR(mailbox);
  908. outbox = mailbox->buf;
  909. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  910. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  911. if (err)
  912. goto out;
  913. MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
  914. /*
  915. * FW subminor version is at more significant bits than minor
  916. * version, so swap here.
  917. */
  918. dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
  919. ((fw_ver & 0xffff0000ull) >> 16) |
  920. ((fw_ver & 0x0000ffffull) << 16);
  921. MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
  922. dev->caps.function = lg;
  923. if (mlx4_is_slave(dev))
  924. goto out;
  925. MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
  926. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
  927. cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
  928. mlx4_err(dev, "Installed FW has unsupported "
  929. "command interface revision %d.\n",
  930. cmd_if_rev);
  931. mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
  932. (int) (dev->caps.fw_ver >> 32),
  933. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  934. (int) dev->caps.fw_ver & 0xffff);
  935. mlx4_err(dev, "This driver version supports only revisions %d to %d.\n",
  936. MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
  937. err = -ENODEV;
  938. goto out;
  939. }
  940. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
  941. dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
  942. MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  943. cmd->max_cmds = 1 << lg;
  944. mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
  945. (int) (dev->caps.fw_ver >> 32),
  946. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  947. (int) dev->caps.fw_ver & 0xffff,
  948. cmd_if_rev, cmd->max_cmds);
  949. MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
  950. MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  951. MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
  952. fw->catas_bar = (fw->catas_bar >> 6) * 2;
  953. mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
  954. (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
  955. MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  956. MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  957. MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
  958. fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
  959. MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
  960. MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
  961. fw->comm_bar = (fw->comm_bar >> 6) * 2;
  962. mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
  963. fw->comm_bar, fw->comm_base);
  964. mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
  965. MLX4_GET(fw->clock_offset, outbox, QUERY_FW_CLOCK_OFFSET);
  966. MLX4_GET(fw->clock_bar, outbox, QUERY_FW_CLOCK_BAR);
  967. fw->clock_bar = (fw->clock_bar >> 6) * 2;
  968. mlx4_dbg(dev, "Internal clock bar:%d offset:0x%llx\n",
  969. fw->clock_bar, fw->clock_offset);
  970. /*
  971. * Round up number of system pages needed in case
  972. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  973. */
  974. fw->fw_pages =
  975. ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  976. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  977. mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
  978. (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
  979. out:
  980. mlx4_free_cmd_mailbox(dev, mailbox);
  981. return err;
  982. }
  983. int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
  984. struct mlx4_vhcr *vhcr,
  985. struct mlx4_cmd_mailbox *inbox,
  986. struct mlx4_cmd_mailbox *outbox,
  987. struct mlx4_cmd_info *cmd)
  988. {
  989. u8 *outbuf;
  990. int err;
  991. outbuf = outbox->buf;
  992. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  993. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  994. if (err)
  995. return err;
  996. /* for slaves, set pci PPF ID to invalid and zero out everything
  997. * else except FW version */
  998. outbuf[0] = outbuf[1] = 0;
  999. memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
  1000. outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
  1001. return 0;
  1002. }
  1003. static void get_board_id(void *vsd, char *board_id)
  1004. {
  1005. int i;
  1006. #define VSD_OFFSET_SIG1 0x00
  1007. #define VSD_OFFSET_SIG2 0xde
  1008. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  1009. #define VSD_OFFSET_TS_BOARD_ID 0x20
  1010. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  1011. memset(board_id, 0, MLX4_BOARD_ID_LEN);
  1012. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  1013. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  1014. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
  1015. } else {
  1016. /*
  1017. * The board ID is a string but the firmware byte
  1018. * swaps each 4-byte word before passing it back to
  1019. * us. Therefore we need to swab it before printing.
  1020. */
  1021. for (i = 0; i < 4; ++i)
  1022. ((u32 *) board_id)[i] =
  1023. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  1024. }
  1025. }
  1026. int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
  1027. {
  1028. struct mlx4_cmd_mailbox *mailbox;
  1029. u32 *outbox;
  1030. int err;
  1031. #define QUERY_ADAPTER_OUT_SIZE 0x100
  1032. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  1033. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  1034. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1035. if (IS_ERR(mailbox))
  1036. return PTR_ERR(mailbox);
  1037. outbox = mailbox->buf;
  1038. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
  1039. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1040. if (err)
  1041. goto out;
  1042. MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  1043. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  1044. adapter->board_id);
  1045. out:
  1046. mlx4_free_cmd_mailbox(dev, mailbox);
  1047. return err;
  1048. }
  1049. int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
  1050. {
  1051. struct mlx4_cmd_mailbox *mailbox;
  1052. __be32 *inbox;
  1053. int err;
  1054. #define INIT_HCA_IN_SIZE 0x200
  1055. #define INIT_HCA_VERSION_OFFSET 0x000
  1056. #define INIT_HCA_VERSION 2
  1057. #define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
  1058. #define INIT_HCA_FLAGS_OFFSET 0x014
  1059. #define INIT_HCA_QPC_OFFSET 0x020
  1060. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  1061. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  1062. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  1063. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  1064. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  1065. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  1066. #define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
  1067. #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  1068. #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  1069. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  1070. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  1071. #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  1072. #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
  1073. #define INIT_HCA_MCAST_OFFSET 0x0c0
  1074. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  1075. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  1076. #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  1077. #define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
  1078. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  1079. #define INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN 0x6
  1080. #define INIT_HCA_FS_PARAM_OFFSET 0x1d0
  1081. #define INIT_HCA_FS_BASE_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x00)
  1082. #define INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x12)
  1083. #define INIT_HCA_FS_LOG_TABLE_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x1b)
  1084. #define INIT_HCA_FS_ETH_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x21)
  1085. #define INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x22)
  1086. #define INIT_HCA_FS_IB_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x25)
  1087. #define INIT_HCA_FS_IB_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x26)
  1088. #define INIT_HCA_TPT_OFFSET 0x0f0
  1089. #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  1090. #define INIT_HCA_TPT_MW_OFFSET (INIT_HCA_TPT_OFFSET + 0x08)
  1091. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1092. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1093. #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
  1094. #define INIT_HCA_UAR_OFFSET 0x120
  1095. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1096. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1097. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1098. if (IS_ERR(mailbox))
  1099. return PTR_ERR(mailbox);
  1100. inbox = mailbox->buf;
  1101. memset(inbox, 0, INIT_HCA_IN_SIZE);
  1102. *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
  1103. *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
  1104. (ilog2(cache_line_size()) - 4) << 5;
  1105. #if defined(__LITTLE_ENDIAN)
  1106. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1107. #elif defined(__BIG_ENDIAN)
  1108. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1109. #else
  1110. #error Host endianness not defined
  1111. #endif
  1112. /* Check port for UD address vector: */
  1113. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  1114. /* Enable IPoIB checksumming if we can: */
  1115. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
  1116. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
  1117. /* Enable QoS support if module parameter set */
  1118. if (enable_qos)
  1119. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
  1120. /* enable counters */
  1121. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  1122. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
  1123. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1124. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_EQE) {
  1125. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 29);
  1126. dev->caps.eqe_size = 64;
  1127. dev->caps.eqe_factor = 1;
  1128. } else {
  1129. dev->caps.eqe_size = 32;
  1130. dev->caps.eqe_factor = 0;
  1131. }
  1132. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_CQE) {
  1133. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 30);
  1134. dev->caps.cqe_size = 64;
  1135. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_64B_CQE;
  1136. } else {
  1137. dev->caps.cqe_size = 32;
  1138. }
  1139. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1140. MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1141. MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1142. MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1143. MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1144. MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1145. MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1146. MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
  1147. MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
  1148. MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1149. MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1150. MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
  1151. MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
  1152. /* steering attributes */
  1153. if (dev->caps.steering_mode ==
  1154. MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1155. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |=
  1156. cpu_to_be32(1 <<
  1157. INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN);
  1158. MLX4_PUT(inbox, param->mc_base, INIT_HCA_FS_BASE_OFFSET);
  1159. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1160. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1161. MLX4_PUT(inbox, param->log_mc_table_sz,
  1162. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1163. /* Enable Ethernet flow steering
  1164. * with udp unicast and tcp unicast
  1165. */
  1166. MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
  1167. INIT_HCA_FS_ETH_BITS_OFFSET);
  1168. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1169. INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET);
  1170. /* Enable IPoIB flow steering
  1171. * with udp unicast and tcp unicast
  1172. */
  1173. MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
  1174. INIT_HCA_FS_IB_BITS_OFFSET);
  1175. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1176. INIT_HCA_FS_IB_NUM_ADDRS_OFFSET);
  1177. } else {
  1178. MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1179. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1180. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1181. MLX4_PUT(inbox, param->log_mc_hash_sz,
  1182. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1183. MLX4_PUT(inbox, param->log_mc_table_sz,
  1184. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1185. if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0)
  1186. MLX4_PUT(inbox, (u8) (1 << 3),
  1187. INIT_HCA_UC_STEERING_OFFSET);
  1188. }
  1189. /* TPT attributes */
  1190. MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
  1191. MLX4_PUT(inbox, param->mw_enabled, INIT_HCA_TPT_MW_OFFSET);
  1192. MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1193. MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1194. MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
  1195. /* UAR attributes */
  1196. MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1197. MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1198. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000,
  1199. MLX4_CMD_NATIVE);
  1200. if (err)
  1201. mlx4_err(dev, "INIT_HCA returns %d\n", err);
  1202. mlx4_free_cmd_mailbox(dev, mailbox);
  1203. return err;
  1204. }
  1205. int mlx4_QUERY_HCA(struct mlx4_dev *dev,
  1206. struct mlx4_init_hca_param *param)
  1207. {
  1208. struct mlx4_cmd_mailbox *mailbox;
  1209. __be32 *outbox;
  1210. u32 dword_field;
  1211. int err;
  1212. u8 byte_field;
  1213. #define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
  1214. #define QUERY_HCA_CORE_CLOCK_OFFSET 0x0c
  1215. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1216. if (IS_ERR(mailbox))
  1217. return PTR_ERR(mailbox);
  1218. outbox = mailbox->buf;
  1219. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  1220. MLX4_CMD_QUERY_HCA,
  1221. MLX4_CMD_TIME_CLASS_B,
  1222. !mlx4_is_slave(dev));
  1223. if (err)
  1224. goto out;
  1225. MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
  1226. MLX4_GET(param->hca_core_clock, outbox, QUERY_HCA_CORE_CLOCK_OFFSET);
  1227. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1228. MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
  1229. MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
  1230. MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
  1231. MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
  1232. MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
  1233. MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
  1234. MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
  1235. MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
  1236. MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
  1237. MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
  1238. MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
  1239. MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
  1240. MLX4_GET(dword_field, outbox, INIT_HCA_FLAGS_OFFSET);
  1241. if (dword_field & (1 << INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN)) {
  1242. param->steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
  1243. } else {
  1244. MLX4_GET(byte_field, outbox, INIT_HCA_UC_STEERING_OFFSET);
  1245. if (byte_field & 0x8)
  1246. param->steering_mode = MLX4_STEERING_MODE_B0;
  1247. else
  1248. param->steering_mode = MLX4_STEERING_MODE_A0;
  1249. }
  1250. /* steering attributes */
  1251. if (param->steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1252. MLX4_GET(param->mc_base, outbox, INIT_HCA_FS_BASE_OFFSET);
  1253. MLX4_GET(param->log_mc_entry_sz, outbox,
  1254. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1255. MLX4_GET(param->log_mc_table_sz, outbox,
  1256. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1257. } else {
  1258. MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
  1259. MLX4_GET(param->log_mc_entry_sz, outbox,
  1260. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1261. MLX4_GET(param->log_mc_hash_sz, outbox,
  1262. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1263. MLX4_GET(param->log_mc_table_sz, outbox,
  1264. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1265. }
  1266. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1267. MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_OFFSETS);
  1268. if (byte_field & 0x20) /* 64-bytes eqe enabled */
  1269. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_EQE_ENABLED;
  1270. if (byte_field & 0x40) /* 64-bytes cqe enabled */
  1271. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_CQE_ENABLED;
  1272. /* TPT attributes */
  1273. MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
  1274. MLX4_GET(param->mw_enabled, outbox, INIT_HCA_TPT_MW_OFFSET);
  1275. MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1276. MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
  1277. MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
  1278. /* UAR attributes */
  1279. MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1280. MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1281. out:
  1282. mlx4_free_cmd_mailbox(dev, mailbox);
  1283. return err;
  1284. }
  1285. /* for IB-type ports only in SRIOV mode. Checks that both proxy QP0
  1286. * and real QP0 are active, so that the paravirtualized QP0 is ready
  1287. * to operate */
  1288. static int check_qp0_state(struct mlx4_dev *dev, int function, int port)
  1289. {
  1290. struct mlx4_priv *priv = mlx4_priv(dev);
  1291. /* irrelevant if not infiniband */
  1292. if (priv->mfunc.master.qp0_state[port].proxy_qp0_active &&
  1293. priv->mfunc.master.qp0_state[port].qp0_active)
  1294. return 1;
  1295. return 0;
  1296. }
  1297. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1298. struct mlx4_vhcr *vhcr,
  1299. struct mlx4_cmd_mailbox *inbox,
  1300. struct mlx4_cmd_mailbox *outbox,
  1301. struct mlx4_cmd_info *cmd)
  1302. {
  1303. struct mlx4_priv *priv = mlx4_priv(dev);
  1304. int port = vhcr->in_modifier;
  1305. int err;
  1306. if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
  1307. return 0;
  1308. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1309. /* Enable port only if it was previously disabled */
  1310. if (!priv->mfunc.master.init_port_ref[port]) {
  1311. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1312. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1313. if (err)
  1314. return err;
  1315. }
  1316. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1317. } else {
  1318. if (slave == mlx4_master_func_num(dev)) {
  1319. if (check_qp0_state(dev, slave, port) &&
  1320. !priv->mfunc.master.qp0_state[port].port_active) {
  1321. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1322. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1323. if (err)
  1324. return err;
  1325. priv->mfunc.master.qp0_state[port].port_active = 1;
  1326. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1327. }
  1328. } else
  1329. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1330. }
  1331. ++priv->mfunc.master.init_port_ref[port];
  1332. return 0;
  1333. }
  1334. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
  1335. {
  1336. struct mlx4_cmd_mailbox *mailbox;
  1337. u32 *inbox;
  1338. int err;
  1339. u32 flags;
  1340. u16 field;
  1341. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  1342. #define INIT_PORT_IN_SIZE 256
  1343. #define INIT_PORT_FLAGS_OFFSET 0x00
  1344. #define INIT_PORT_FLAG_SIG (1 << 18)
  1345. #define INIT_PORT_FLAG_NG (1 << 17)
  1346. #define INIT_PORT_FLAG_G0 (1 << 16)
  1347. #define INIT_PORT_VL_SHIFT 4
  1348. #define INIT_PORT_PORT_WIDTH_SHIFT 8
  1349. #define INIT_PORT_MTU_OFFSET 0x04
  1350. #define INIT_PORT_MAX_GID_OFFSET 0x06
  1351. #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
  1352. #define INIT_PORT_GUID0_OFFSET 0x10
  1353. #define INIT_PORT_NODE_GUID_OFFSET 0x18
  1354. #define INIT_PORT_SI_GUID_OFFSET 0x20
  1355. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1356. if (IS_ERR(mailbox))
  1357. return PTR_ERR(mailbox);
  1358. inbox = mailbox->buf;
  1359. memset(inbox, 0, INIT_PORT_IN_SIZE);
  1360. flags = 0;
  1361. flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
  1362. flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
  1363. MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
  1364. field = 128 << dev->caps.ib_mtu_cap[port];
  1365. MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
  1366. field = dev->caps.gid_table_len[port];
  1367. MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
  1368. field = dev->caps.pkey_table_len[port];
  1369. MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
  1370. err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
  1371. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1372. mlx4_free_cmd_mailbox(dev, mailbox);
  1373. } else
  1374. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1375. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1376. return err;
  1377. }
  1378. EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
  1379. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1380. struct mlx4_vhcr *vhcr,
  1381. struct mlx4_cmd_mailbox *inbox,
  1382. struct mlx4_cmd_mailbox *outbox,
  1383. struct mlx4_cmd_info *cmd)
  1384. {
  1385. struct mlx4_priv *priv = mlx4_priv(dev);
  1386. int port = vhcr->in_modifier;
  1387. int err;
  1388. if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
  1389. (1 << port)))
  1390. return 0;
  1391. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1392. if (priv->mfunc.master.init_port_ref[port] == 1) {
  1393. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1394. 1000, MLX4_CMD_NATIVE);
  1395. if (err)
  1396. return err;
  1397. }
  1398. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1399. } else {
  1400. /* infiniband port */
  1401. if (slave == mlx4_master_func_num(dev)) {
  1402. if (!priv->mfunc.master.qp0_state[port].qp0_active &&
  1403. priv->mfunc.master.qp0_state[port].port_active) {
  1404. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1405. 1000, MLX4_CMD_NATIVE);
  1406. if (err)
  1407. return err;
  1408. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1409. priv->mfunc.master.qp0_state[port].port_active = 0;
  1410. }
  1411. } else
  1412. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1413. }
  1414. --priv->mfunc.master.init_port_ref[port];
  1415. return 0;
  1416. }
  1417. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
  1418. {
  1419. return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
  1420. MLX4_CMD_WRAPPED);
  1421. }
  1422. EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
  1423. int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
  1424. {
  1425. return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000,
  1426. MLX4_CMD_NATIVE);
  1427. }
  1428. int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
  1429. {
  1430. int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
  1431. MLX4_CMD_SET_ICM_SIZE,
  1432. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1433. if (ret)
  1434. return ret;
  1435. /*
  1436. * Round up number of system pages needed in case
  1437. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  1438. */
  1439. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  1440. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  1441. return 0;
  1442. }
  1443. int mlx4_NOP(struct mlx4_dev *dev)
  1444. {
  1445. /* Input modifier of 0x1f means "finish as soon as possible." */
  1446. return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100, MLX4_CMD_NATIVE);
  1447. }
  1448. #define MLX4_WOL_SETUP_MODE (5 << 28)
  1449. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
  1450. {
  1451. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1452. return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
  1453. MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
  1454. MLX4_CMD_NATIVE);
  1455. }
  1456. EXPORT_SYMBOL_GPL(mlx4_wol_read);
  1457. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
  1458. {
  1459. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1460. return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
  1461. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1462. }
  1463. EXPORT_SYMBOL_GPL(mlx4_wol_write);
  1464. enum {
  1465. ADD_TO_MCG = 0x26,
  1466. };
  1467. void mlx4_opreq_action(struct work_struct *work)
  1468. {
  1469. struct mlx4_priv *priv = container_of(work, struct mlx4_priv,
  1470. opreq_task);
  1471. struct mlx4_dev *dev = &priv->dev;
  1472. int num_tasks = atomic_read(&priv->opreq_count);
  1473. struct mlx4_cmd_mailbox *mailbox;
  1474. struct mlx4_mgm *mgm;
  1475. u32 *outbox;
  1476. u32 modifier;
  1477. u16 token;
  1478. u16 type_m;
  1479. u16 type;
  1480. int err;
  1481. u32 num_qps;
  1482. struct mlx4_qp qp;
  1483. int i;
  1484. u8 rem_mcg;
  1485. u8 prot;
  1486. #define GET_OP_REQ_MODIFIER_OFFSET 0x08
  1487. #define GET_OP_REQ_TOKEN_OFFSET 0x14
  1488. #define GET_OP_REQ_TYPE_OFFSET 0x1a
  1489. #define GET_OP_REQ_DATA_OFFSET 0x20
  1490. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1491. if (IS_ERR(mailbox)) {
  1492. mlx4_err(dev, "Failed to allocate mailbox for GET_OP_REQ\n");
  1493. return;
  1494. }
  1495. outbox = mailbox->buf;
  1496. while (num_tasks) {
  1497. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  1498. MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
  1499. MLX4_CMD_NATIVE);
  1500. if (err) {
  1501. mlx4_err(dev, "Failed to retreive required operation: %d\n",
  1502. err);
  1503. return;
  1504. }
  1505. MLX4_GET(modifier, outbox, GET_OP_REQ_MODIFIER_OFFSET);
  1506. MLX4_GET(token, outbox, GET_OP_REQ_TOKEN_OFFSET);
  1507. MLX4_GET(type, outbox, GET_OP_REQ_TYPE_OFFSET);
  1508. type_m = type >> 12;
  1509. type &= 0xfff;
  1510. switch (type) {
  1511. case ADD_TO_MCG:
  1512. if (dev->caps.steering_mode ==
  1513. MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1514. mlx4_warn(dev, "ADD MCG operation is not supported in DEVICE_MANAGED steering mode\n");
  1515. err = EPERM;
  1516. break;
  1517. }
  1518. mgm = (struct mlx4_mgm *)((u8 *)(outbox) +
  1519. GET_OP_REQ_DATA_OFFSET);
  1520. num_qps = be32_to_cpu(mgm->members_count) &
  1521. MGM_QPN_MASK;
  1522. rem_mcg = ((u8 *)(&mgm->members_count))[0] & 1;
  1523. prot = ((u8 *)(&mgm->members_count))[0] >> 6;
  1524. for (i = 0; i < num_qps; i++) {
  1525. qp.qpn = be32_to_cpu(mgm->qp[i]);
  1526. if (rem_mcg)
  1527. err = mlx4_multicast_detach(dev, &qp,
  1528. mgm->gid,
  1529. prot, 0);
  1530. else
  1531. err = mlx4_multicast_attach(dev, &qp,
  1532. mgm->gid,
  1533. mgm->gid[5]
  1534. , 0, prot,
  1535. NULL);
  1536. if (err)
  1537. break;
  1538. }
  1539. break;
  1540. default:
  1541. mlx4_warn(dev, "Bad type for required operation\n");
  1542. err = EINVAL;
  1543. break;
  1544. }
  1545. err = mlx4_cmd(dev, 0, ((u32) err | cpu_to_be32(token) << 16),
  1546. 1, MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
  1547. MLX4_CMD_NATIVE);
  1548. if (err) {
  1549. mlx4_err(dev, "Failed to acknowledge required request: %d\n",
  1550. err);
  1551. goto out;
  1552. }
  1553. memset(outbox, 0, 0xffc);
  1554. num_tasks = atomic_dec_return(&priv->opreq_count);
  1555. }
  1556. out:
  1557. mlx4_free_cmd_mailbox(dev, mailbox);
  1558. }