eq.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384
  1. /*
  2. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/init.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/slab.h>
  36. #include <linux/export.h>
  37. #include <linux/mm.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/mlx4/cmd.h>
  40. #include <linux/cpu_rmap.h>
  41. #include "mlx4.h"
  42. #include "fw.h"
  43. enum {
  44. MLX4_IRQNAME_SIZE = 32
  45. };
  46. enum {
  47. MLX4_NUM_ASYNC_EQE = 0x100,
  48. MLX4_NUM_SPARE_EQE = 0x80,
  49. MLX4_EQ_ENTRY_SIZE = 0x20
  50. };
  51. #define MLX4_EQ_STATUS_OK ( 0 << 28)
  52. #define MLX4_EQ_STATUS_WRITE_FAIL (10 << 28)
  53. #define MLX4_EQ_OWNER_SW ( 0 << 24)
  54. #define MLX4_EQ_OWNER_HW ( 1 << 24)
  55. #define MLX4_EQ_FLAG_EC ( 1 << 18)
  56. #define MLX4_EQ_FLAG_OI ( 1 << 17)
  57. #define MLX4_EQ_STATE_ARMED ( 9 << 8)
  58. #define MLX4_EQ_STATE_FIRED (10 << 8)
  59. #define MLX4_EQ_STATE_ALWAYS_ARMED (11 << 8)
  60. #define MLX4_ASYNC_EVENT_MASK ((1ull << MLX4_EVENT_TYPE_PATH_MIG) | \
  61. (1ull << MLX4_EVENT_TYPE_COMM_EST) | \
  62. (1ull << MLX4_EVENT_TYPE_SQ_DRAINED) | \
  63. (1ull << MLX4_EVENT_TYPE_CQ_ERROR) | \
  64. (1ull << MLX4_EVENT_TYPE_WQ_CATAS_ERROR) | \
  65. (1ull << MLX4_EVENT_TYPE_EEC_CATAS_ERROR) | \
  66. (1ull << MLX4_EVENT_TYPE_PATH_MIG_FAILED) | \
  67. (1ull << MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR) | \
  68. (1ull << MLX4_EVENT_TYPE_WQ_ACCESS_ERROR) | \
  69. (1ull << MLX4_EVENT_TYPE_PORT_CHANGE) | \
  70. (1ull << MLX4_EVENT_TYPE_ECC_DETECT) | \
  71. (1ull << MLX4_EVENT_TYPE_SRQ_CATAS_ERROR) | \
  72. (1ull << MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE) | \
  73. (1ull << MLX4_EVENT_TYPE_SRQ_LIMIT) | \
  74. (1ull << MLX4_EVENT_TYPE_CMD) | \
  75. (1ull << MLX4_EVENT_TYPE_OP_REQUIRED) | \
  76. (1ull << MLX4_EVENT_TYPE_COMM_CHANNEL) | \
  77. (1ull << MLX4_EVENT_TYPE_FLR_EVENT) | \
  78. (1ull << MLX4_EVENT_TYPE_FATAL_WARNING))
  79. static u64 get_async_ev_mask(struct mlx4_dev *dev)
  80. {
  81. u64 async_ev_mask = MLX4_ASYNC_EVENT_MASK;
  82. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV)
  83. async_ev_mask |= (1ull << MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT);
  84. return async_ev_mask;
  85. }
  86. static void eq_set_ci(struct mlx4_eq *eq, int req_not)
  87. {
  88. __raw_writel((__force u32) cpu_to_be32((eq->cons_index & 0xffffff) |
  89. req_not << 31),
  90. eq->doorbell);
  91. /* We still want ordering, just not swabbing, so add a barrier */
  92. mb();
  93. }
  94. static struct mlx4_eqe *get_eqe(struct mlx4_eq *eq, u32 entry, u8 eqe_factor)
  95. {
  96. /* (entry & (eq->nent - 1)) gives us a cyclic array */
  97. unsigned long offset = (entry & (eq->nent - 1)) * (MLX4_EQ_ENTRY_SIZE << eqe_factor);
  98. /* CX3 is capable of extending the EQE from 32 to 64 bytes.
  99. * When this feature is enabled, the first (in the lower addresses)
  100. * 32 bytes in the 64 byte EQE are reserved and the next 32 bytes
  101. * contain the legacy EQE information.
  102. */
  103. return eq->page_list[offset / PAGE_SIZE].buf + (offset + (eqe_factor ? MLX4_EQ_ENTRY_SIZE : 0)) % PAGE_SIZE;
  104. }
  105. static struct mlx4_eqe *next_eqe_sw(struct mlx4_eq *eq, u8 eqe_factor)
  106. {
  107. struct mlx4_eqe *eqe = get_eqe(eq, eq->cons_index, eqe_factor);
  108. return !!(eqe->owner & 0x80) ^ !!(eq->cons_index & eq->nent) ? NULL : eqe;
  109. }
  110. static struct mlx4_eqe *next_slave_event_eqe(struct mlx4_slave_event_eq *slave_eq)
  111. {
  112. struct mlx4_eqe *eqe =
  113. &slave_eq->event_eqe[slave_eq->cons & (SLAVE_EVENT_EQ_SIZE - 1)];
  114. return (!!(eqe->owner & 0x80) ^
  115. !!(slave_eq->cons & SLAVE_EVENT_EQ_SIZE)) ?
  116. eqe : NULL;
  117. }
  118. void mlx4_gen_slave_eqe(struct work_struct *work)
  119. {
  120. struct mlx4_mfunc_master_ctx *master =
  121. container_of(work, struct mlx4_mfunc_master_ctx,
  122. slave_event_work);
  123. struct mlx4_mfunc *mfunc =
  124. container_of(master, struct mlx4_mfunc, master);
  125. struct mlx4_priv *priv = container_of(mfunc, struct mlx4_priv, mfunc);
  126. struct mlx4_dev *dev = &priv->dev;
  127. struct mlx4_slave_event_eq *slave_eq = &mfunc->master.slave_eq;
  128. struct mlx4_eqe *eqe;
  129. u8 slave;
  130. int i;
  131. for (eqe = next_slave_event_eqe(slave_eq); eqe;
  132. eqe = next_slave_event_eqe(slave_eq)) {
  133. slave = eqe->slave_id;
  134. /* All active slaves need to receive the event */
  135. if (slave == ALL_SLAVES) {
  136. for (i = 0; i < dev->num_slaves; i++) {
  137. if (i != dev->caps.function &&
  138. master->slave_state[i].active)
  139. if (mlx4_GEN_EQE(dev, i, eqe))
  140. mlx4_warn(dev, "Failed to "
  141. " generate event "
  142. "for slave %d\n", i);
  143. }
  144. } else {
  145. if (mlx4_GEN_EQE(dev, slave, eqe))
  146. mlx4_warn(dev, "Failed to generate event "
  147. "for slave %d\n", slave);
  148. }
  149. ++slave_eq->cons;
  150. }
  151. }
  152. static void slave_event(struct mlx4_dev *dev, u8 slave, struct mlx4_eqe *eqe)
  153. {
  154. struct mlx4_priv *priv = mlx4_priv(dev);
  155. struct mlx4_slave_event_eq *slave_eq = &priv->mfunc.master.slave_eq;
  156. struct mlx4_eqe *s_eqe;
  157. unsigned long flags;
  158. spin_lock_irqsave(&slave_eq->event_lock, flags);
  159. s_eqe = &slave_eq->event_eqe[slave_eq->prod & (SLAVE_EVENT_EQ_SIZE - 1)];
  160. if ((!!(s_eqe->owner & 0x80)) ^
  161. (!!(slave_eq->prod & SLAVE_EVENT_EQ_SIZE))) {
  162. mlx4_warn(dev, "Master failed to generate an EQE for slave: %d. "
  163. "No free EQE on slave events queue\n", slave);
  164. spin_unlock_irqrestore(&slave_eq->event_lock, flags);
  165. return;
  166. }
  167. memcpy(s_eqe, eqe, dev->caps.eqe_size - 1);
  168. s_eqe->slave_id = slave;
  169. /* ensure all information is written before setting the ownersip bit */
  170. wmb();
  171. s_eqe->owner = !!(slave_eq->prod & SLAVE_EVENT_EQ_SIZE) ? 0x0 : 0x80;
  172. ++slave_eq->prod;
  173. queue_work(priv->mfunc.master.comm_wq,
  174. &priv->mfunc.master.slave_event_work);
  175. spin_unlock_irqrestore(&slave_eq->event_lock, flags);
  176. }
  177. static void mlx4_slave_event(struct mlx4_dev *dev, int slave,
  178. struct mlx4_eqe *eqe)
  179. {
  180. struct mlx4_priv *priv = mlx4_priv(dev);
  181. struct mlx4_slave_state *s_slave =
  182. &priv->mfunc.master.slave_state[slave];
  183. if (!s_slave->active) {
  184. /*mlx4_warn(dev, "Trying to pass event to inactive slave\n");*/
  185. return;
  186. }
  187. slave_event(dev, slave, eqe);
  188. }
  189. int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port)
  190. {
  191. struct mlx4_eqe eqe;
  192. struct mlx4_priv *priv = mlx4_priv(dev);
  193. struct mlx4_slave_state *s_slave = &priv->mfunc.master.slave_state[slave];
  194. if (!s_slave->active)
  195. return 0;
  196. memset(&eqe, 0, sizeof eqe);
  197. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  198. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE;
  199. eqe.event.port_mgmt_change.port = port;
  200. return mlx4_GEN_EQE(dev, slave, &eqe);
  201. }
  202. EXPORT_SYMBOL(mlx4_gen_pkey_eqe);
  203. int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port)
  204. {
  205. struct mlx4_eqe eqe;
  206. /*don't send if we don't have the that slave */
  207. if (dev->num_vfs < slave)
  208. return 0;
  209. memset(&eqe, 0, sizeof eqe);
  210. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  211. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_GUID_INFO;
  212. eqe.event.port_mgmt_change.port = port;
  213. return mlx4_GEN_EQE(dev, slave, &eqe);
  214. }
  215. EXPORT_SYMBOL(mlx4_gen_guid_change_eqe);
  216. int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port,
  217. u8 port_subtype_change)
  218. {
  219. struct mlx4_eqe eqe;
  220. /*don't send if we don't have the that slave */
  221. if (dev->num_vfs < slave)
  222. return 0;
  223. memset(&eqe, 0, sizeof eqe);
  224. eqe.type = MLX4_EVENT_TYPE_PORT_CHANGE;
  225. eqe.subtype = port_subtype_change;
  226. eqe.event.port_change.port = cpu_to_be32(port << 28);
  227. mlx4_dbg(dev, "%s: sending: %d to slave: %d on port: %d\n", __func__,
  228. port_subtype_change, slave, port);
  229. return mlx4_GEN_EQE(dev, slave, &eqe);
  230. }
  231. EXPORT_SYMBOL(mlx4_gen_port_state_change_eqe);
  232. enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port)
  233. {
  234. struct mlx4_priv *priv = mlx4_priv(dev);
  235. struct mlx4_slave_state *s_state = priv->mfunc.master.slave_state;
  236. if (slave >= dev->num_slaves || port > MLX4_MAX_PORTS) {
  237. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  238. __func__, slave, port);
  239. return SLAVE_PORT_DOWN;
  240. }
  241. return s_state[slave].port_state[port];
  242. }
  243. EXPORT_SYMBOL(mlx4_get_slave_port_state);
  244. static int mlx4_set_slave_port_state(struct mlx4_dev *dev, int slave, u8 port,
  245. enum slave_port_state state)
  246. {
  247. struct mlx4_priv *priv = mlx4_priv(dev);
  248. struct mlx4_slave_state *s_state = priv->mfunc.master.slave_state;
  249. if (slave >= dev->num_slaves || port > MLX4_MAX_PORTS || port == 0) {
  250. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  251. __func__, slave, port);
  252. return -1;
  253. }
  254. s_state[slave].port_state[port] = state;
  255. return 0;
  256. }
  257. static void set_all_slave_state(struct mlx4_dev *dev, u8 port, int event)
  258. {
  259. int i;
  260. enum slave_port_gen_event gen_event;
  261. for (i = 0; i < dev->num_slaves; i++)
  262. set_and_calc_slave_port_state(dev, i, port, event, &gen_event);
  263. }
  264. /**************************************************************************
  265. The function get as input the new event to that port,
  266. and according to the prev state change the slave's port state.
  267. The events are:
  268. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  269. MLX4_PORT_STATE_DEV_EVENT_PORT_UP
  270. MLX4_PORT_STATE_IB_EVENT_GID_VALID
  271. MLX4_PORT_STATE_IB_EVENT_GID_INVALID
  272. ***************************************************************************/
  273. int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave,
  274. u8 port, int event,
  275. enum slave_port_gen_event *gen_event)
  276. {
  277. struct mlx4_priv *priv = mlx4_priv(dev);
  278. struct mlx4_slave_state *ctx = NULL;
  279. unsigned long flags;
  280. int ret = -1;
  281. enum slave_port_state cur_state =
  282. mlx4_get_slave_port_state(dev, slave, port);
  283. *gen_event = SLAVE_PORT_GEN_EVENT_NONE;
  284. if (slave >= dev->num_slaves || port > MLX4_MAX_PORTS || port == 0) {
  285. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  286. __func__, slave, port);
  287. return ret;
  288. }
  289. ctx = &priv->mfunc.master.slave_state[slave];
  290. spin_lock_irqsave(&ctx->lock, flags);
  291. switch (cur_state) {
  292. case SLAVE_PORT_DOWN:
  293. if (MLX4_PORT_STATE_DEV_EVENT_PORT_UP == event)
  294. mlx4_set_slave_port_state(dev, slave, port,
  295. SLAVE_PENDING_UP);
  296. break;
  297. case SLAVE_PENDING_UP:
  298. if (MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN == event)
  299. mlx4_set_slave_port_state(dev, slave, port,
  300. SLAVE_PORT_DOWN);
  301. else if (MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID == event) {
  302. mlx4_set_slave_port_state(dev, slave, port,
  303. SLAVE_PORT_UP);
  304. *gen_event = SLAVE_PORT_GEN_EVENT_UP;
  305. }
  306. break;
  307. case SLAVE_PORT_UP:
  308. if (MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN == event) {
  309. mlx4_set_slave_port_state(dev, slave, port,
  310. SLAVE_PORT_DOWN);
  311. *gen_event = SLAVE_PORT_GEN_EVENT_DOWN;
  312. } else if (MLX4_PORT_STATE_IB_EVENT_GID_INVALID ==
  313. event) {
  314. mlx4_set_slave_port_state(dev, slave, port,
  315. SLAVE_PENDING_UP);
  316. *gen_event = SLAVE_PORT_GEN_EVENT_DOWN;
  317. }
  318. break;
  319. default:
  320. pr_err("%s: BUG!!! UNKNOWN state: "
  321. "slave:%d, port:%d\n", __func__, slave, port);
  322. goto out;
  323. }
  324. ret = mlx4_get_slave_port_state(dev, slave, port);
  325. out:
  326. spin_unlock_irqrestore(&ctx->lock, flags);
  327. return ret;
  328. }
  329. EXPORT_SYMBOL(set_and_calc_slave_port_state);
  330. int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr)
  331. {
  332. struct mlx4_eqe eqe;
  333. memset(&eqe, 0, sizeof eqe);
  334. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  335. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_PORT_INFO;
  336. eqe.event.port_mgmt_change.port = port;
  337. eqe.event.port_mgmt_change.params.port_info.changed_attr =
  338. cpu_to_be32((u32) attr);
  339. slave_event(dev, ALL_SLAVES, &eqe);
  340. return 0;
  341. }
  342. EXPORT_SYMBOL(mlx4_gen_slaves_port_mgt_ev);
  343. void mlx4_master_handle_slave_flr(struct work_struct *work)
  344. {
  345. struct mlx4_mfunc_master_ctx *master =
  346. container_of(work, struct mlx4_mfunc_master_ctx,
  347. slave_flr_event_work);
  348. struct mlx4_mfunc *mfunc =
  349. container_of(master, struct mlx4_mfunc, master);
  350. struct mlx4_priv *priv =
  351. container_of(mfunc, struct mlx4_priv, mfunc);
  352. struct mlx4_dev *dev = &priv->dev;
  353. struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
  354. int i;
  355. int err;
  356. unsigned long flags;
  357. mlx4_dbg(dev, "mlx4_handle_slave_flr\n");
  358. for (i = 0 ; i < dev->num_slaves; i++) {
  359. if (MLX4_COMM_CMD_FLR == slave_state[i].last_cmd) {
  360. mlx4_dbg(dev, "mlx4_handle_slave_flr: "
  361. "clean slave: %d\n", i);
  362. mlx4_delete_all_resources_for_slave(dev, i);
  363. /*return the slave to running mode*/
  364. spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags);
  365. slave_state[i].last_cmd = MLX4_COMM_CMD_RESET;
  366. slave_state[i].is_slave_going_down = 0;
  367. spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags);
  368. /*notify the FW:*/
  369. err = mlx4_cmd(dev, 0, i, 0, MLX4_CMD_INFORM_FLR_DONE,
  370. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  371. if (err)
  372. mlx4_warn(dev, "Failed to notify FW on "
  373. "FLR done (slave:%d)\n", i);
  374. }
  375. }
  376. }
  377. static int mlx4_eq_int(struct mlx4_dev *dev, struct mlx4_eq *eq)
  378. {
  379. struct mlx4_priv *priv = mlx4_priv(dev);
  380. struct mlx4_eqe *eqe;
  381. int cqn;
  382. int eqes_found = 0;
  383. int set_ci = 0;
  384. int port;
  385. int slave = 0;
  386. int ret;
  387. u32 flr_slave;
  388. u8 update_slave_state;
  389. int i;
  390. enum slave_port_gen_event gen_event;
  391. unsigned long flags;
  392. struct mlx4_vport_state *s_info;
  393. while ((eqe = next_eqe_sw(eq, dev->caps.eqe_factor))) {
  394. /*
  395. * Make sure we read EQ entry contents after we've
  396. * checked the ownership bit.
  397. */
  398. rmb();
  399. switch (eqe->type) {
  400. case MLX4_EVENT_TYPE_COMP:
  401. cqn = be32_to_cpu(eqe->event.comp.cqn) & 0xffffff;
  402. mlx4_cq_completion(dev, cqn);
  403. break;
  404. case MLX4_EVENT_TYPE_PATH_MIG:
  405. case MLX4_EVENT_TYPE_COMM_EST:
  406. case MLX4_EVENT_TYPE_SQ_DRAINED:
  407. case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
  408. case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
  409. case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
  410. case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  411. case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
  412. mlx4_dbg(dev, "event %d arrived\n", eqe->type);
  413. if (mlx4_is_master(dev)) {
  414. /* forward only to slave owning the QP */
  415. ret = mlx4_get_slave_from_resource_id(dev,
  416. RES_QP,
  417. be32_to_cpu(eqe->event.qp.qpn)
  418. & 0xffffff, &slave);
  419. if (ret && ret != -ENOENT) {
  420. mlx4_dbg(dev, "QP event %02x(%02x) on "
  421. "EQ %d at index %u: could "
  422. "not get slave id (%d)\n",
  423. eqe->type, eqe->subtype,
  424. eq->eqn, eq->cons_index, ret);
  425. break;
  426. }
  427. if (!ret && slave != dev->caps.function) {
  428. mlx4_slave_event(dev, slave, eqe);
  429. break;
  430. }
  431. }
  432. mlx4_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) &
  433. 0xffffff, eqe->type);
  434. break;
  435. case MLX4_EVENT_TYPE_SRQ_LIMIT:
  436. mlx4_dbg(dev, "%s: MLX4_EVENT_TYPE_SRQ_LIMIT\n",
  437. __func__);
  438. case MLX4_EVENT_TYPE_SRQ_CATAS_ERROR:
  439. if (mlx4_is_master(dev)) {
  440. /* forward only to slave owning the SRQ */
  441. ret = mlx4_get_slave_from_resource_id(dev,
  442. RES_SRQ,
  443. be32_to_cpu(eqe->event.srq.srqn)
  444. & 0xffffff,
  445. &slave);
  446. if (ret && ret != -ENOENT) {
  447. mlx4_warn(dev, "SRQ event %02x(%02x) "
  448. "on EQ %d at index %u: could"
  449. " not get slave id (%d)\n",
  450. eqe->type, eqe->subtype,
  451. eq->eqn, eq->cons_index, ret);
  452. break;
  453. }
  454. mlx4_warn(dev, "%s: slave:%d, srq_no:0x%x,"
  455. " event: %02x(%02x)\n", __func__,
  456. slave,
  457. be32_to_cpu(eqe->event.srq.srqn),
  458. eqe->type, eqe->subtype);
  459. if (!ret && slave != dev->caps.function) {
  460. mlx4_warn(dev, "%s: sending event "
  461. "%02x(%02x) to slave:%d\n",
  462. __func__, eqe->type,
  463. eqe->subtype, slave);
  464. mlx4_slave_event(dev, slave, eqe);
  465. break;
  466. }
  467. }
  468. mlx4_srq_event(dev, be32_to_cpu(eqe->event.srq.srqn) &
  469. 0xffffff, eqe->type);
  470. break;
  471. case MLX4_EVENT_TYPE_CMD:
  472. mlx4_cmd_event(dev,
  473. be16_to_cpu(eqe->event.cmd.token),
  474. eqe->event.cmd.status,
  475. be64_to_cpu(eqe->event.cmd.out_param));
  476. break;
  477. case MLX4_EVENT_TYPE_PORT_CHANGE:
  478. port = be32_to_cpu(eqe->event.port_change.port) >> 28;
  479. if (eqe->subtype == MLX4_PORT_CHANGE_SUBTYPE_DOWN) {
  480. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_DOWN,
  481. port);
  482. mlx4_priv(dev)->sense.do_sense_port[port] = 1;
  483. if (!mlx4_is_master(dev))
  484. break;
  485. for (i = 0; i < dev->num_slaves; i++) {
  486. if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH) {
  487. if (i == mlx4_master_func_num(dev))
  488. continue;
  489. mlx4_dbg(dev, "%s: Sending MLX4_PORT_CHANGE_SUBTYPE_DOWN"
  490. " to slave: %d, port:%d\n",
  491. __func__, i, port);
  492. s_info = &priv->mfunc.master.vf_oper[slave].vport[port].state;
  493. if (IFLA_VF_LINK_STATE_AUTO == s_info->link_state)
  494. mlx4_slave_event(dev, i, eqe);
  495. } else { /* IB port */
  496. set_and_calc_slave_port_state(dev, i, port,
  497. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  498. &gen_event);
  499. /*we can be in pending state, then do not send port_down event*/
  500. if (SLAVE_PORT_GEN_EVENT_DOWN == gen_event) {
  501. if (i == mlx4_master_func_num(dev))
  502. continue;
  503. mlx4_slave_event(dev, i, eqe);
  504. }
  505. }
  506. }
  507. } else {
  508. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_UP, port);
  509. mlx4_priv(dev)->sense.do_sense_port[port] = 0;
  510. if (!mlx4_is_master(dev))
  511. break;
  512. if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
  513. for (i = 0; i < dev->num_slaves; i++) {
  514. if (i == mlx4_master_func_num(dev))
  515. continue;
  516. s_info = &priv->mfunc.master.vf_oper[slave].vport[port].state;
  517. if (IFLA_VF_LINK_STATE_AUTO == s_info->link_state)
  518. mlx4_slave_event(dev, i, eqe);
  519. }
  520. else /* IB port */
  521. /* port-up event will be sent to a slave when the
  522. * slave's alias-guid is set. This is done in alias_GUID.c
  523. */
  524. set_all_slave_state(dev, port, MLX4_DEV_EVENT_PORT_UP);
  525. }
  526. break;
  527. case MLX4_EVENT_TYPE_CQ_ERROR:
  528. mlx4_warn(dev, "CQ %s on CQN %06x\n",
  529. eqe->event.cq_err.syndrome == 1 ?
  530. "overrun" : "access violation",
  531. be32_to_cpu(eqe->event.cq_err.cqn) & 0xffffff);
  532. if (mlx4_is_master(dev)) {
  533. ret = mlx4_get_slave_from_resource_id(dev,
  534. RES_CQ,
  535. be32_to_cpu(eqe->event.cq_err.cqn)
  536. & 0xffffff, &slave);
  537. if (ret && ret != -ENOENT) {
  538. mlx4_dbg(dev, "CQ event %02x(%02x) on "
  539. "EQ %d at index %u: could "
  540. "not get slave id (%d)\n",
  541. eqe->type, eqe->subtype,
  542. eq->eqn, eq->cons_index, ret);
  543. break;
  544. }
  545. if (!ret && slave != dev->caps.function) {
  546. mlx4_slave_event(dev, slave, eqe);
  547. break;
  548. }
  549. }
  550. mlx4_cq_event(dev,
  551. be32_to_cpu(eqe->event.cq_err.cqn)
  552. & 0xffffff,
  553. eqe->type);
  554. break;
  555. case MLX4_EVENT_TYPE_EQ_OVERFLOW:
  556. mlx4_warn(dev, "EQ overrun on EQN %d\n", eq->eqn);
  557. break;
  558. case MLX4_EVENT_TYPE_OP_REQUIRED:
  559. atomic_inc(&priv->opreq_count);
  560. /* FW commands can't be executed from interrupt context
  561. * working in deferred task
  562. */
  563. queue_work(mlx4_wq, &priv->opreq_task);
  564. break;
  565. case MLX4_EVENT_TYPE_COMM_CHANNEL:
  566. if (!mlx4_is_master(dev)) {
  567. mlx4_warn(dev, "Received comm channel event "
  568. "for non master device\n");
  569. break;
  570. }
  571. memcpy(&priv->mfunc.master.comm_arm_bit_vector,
  572. eqe->event.comm_channel_arm.bit_vec,
  573. sizeof eqe->event.comm_channel_arm.bit_vec);
  574. queue_work(priv->mfunc.master.comm_wq,
  575. &priv->mfunc.master.comm_work);
  576. break;
  577. case MLX4_EVENT_TYPE_FLR_EVENT:
  578. flr_slave = be32_to_cpu(eqe->event.flr_event.slave_id);
  579. if (!mlx4_is_master(dev)) {
  580. mlx4_warn(dev, "Non-master function received"
  581. "FLR event\n");
  582. break;
  583. }
  584. mlx4_dbg(dev, "FLR event for slave: %d\n", flr_slave);
  585. if (flr_slave >= dev->num_slaves) {
  586. mlx4_warn(dev,
  587. "Got FLR for unknown function: %d\n",
  588. flr_slave);
  589. update_slave_state = 0;
  590. } else
  591. update_slave_state = 1;
  592. spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags);
  593. if (update_slave_state) {
  594. priv->mfunc.master.slave_state[flr_slave].active = false;
  595. priv->mfunc.master.slave_state[flr_slave].last_cmd = MLX4_COMM_CMD_FLR;
  596. priv->mfunc.master.slave_state[flr_slave].is_slave_going_down = 1;
  597. }
  598. spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags);
  599. queue_work(priv->mfunc.master.comm_wq,
  600. &priv->mfunc.master.slave_flr_event_work);
  601. break;
  602. case MLX4_EVENT_TYPE_FATAL_WARNING:
  603. if (eqe->subtype == MLX4_FATAL_WARNING_SUBTYPE_WARMING) {
  604. if (mlx4_is_master(dev))
  605. for (i = 0; i < dev->num_slaves; i++) {
  606. mlx4_dbg(dev, "%s: Sending "
  607. "MLX4_FATAL_WARNING_SUBTYPE_WARMING"
  608. " to slave: %d\n", __func__, i);
  609. if (i == dev->caps.function)
  610. continue;
  611. mlx4_slave_event(dev, i, eqe);
  612. }
  613. mlx4_err(dev, "Temperature Threshold was reached! "
  614. "Threshold: %d celsius degrees; "
  615. "Current Temperature: %d\n",
  616. be16_to_cpu(eqe->event.warming.warning_threshold),
  617. be16_to_cpu(eqe->event.warming.current_temperature));
  618. } else
  619. mlx4_warn(dev, "Unhandled event FATAL WARNING (%02x), "
  620. "subtype %02x on EQ %d at index %u. owner=%x, "
  621. "nent=0x%x, slave=%x, ownership=%s\n",
  622. eqe->type, eqe->subtype, eq->eqn,
  623. eq->cons_index, eqe->owner, eq->nent,
  624. eqe->slave_id,
  625. !!(eqe->owner & 0x80) ^
  626. !!(eq->cons_index & eq->nent) ? "HW" : "SW");
  627. break;
  628. case MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT:
  629. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_MGMT_CHANGE,
  630. (unsigned long) eqe);
  631. break;
  632. case MLX4_EVENT_TYPE_EEC_CATAS_ERROR:
  633. case MLX4_EVENT_TYPE_ECC_DETECT:
  634. default:
  635. mlx4_warn(dev, "Unhandled event %02x(%02x) on EQ %d at "
  636. "index %u. owner=%x, nent=0x%x, slave=%x, "
  637. "ownership=%s\n",
  638. eqe->type, eqe->subtype, eq->eqn,
  639. eq->cons_index, eqe->owner, eq->nent,
  640. eqe->slave_id,
  641. !!(eqe->owner & 0x80) ^
  642. !!(eq->cons_index & eq->nent) ? "HW" : "SW");
  643. break;
  644. };
  645. ++eq->cons_index;
  646. eqes_found = 1;
  647. ++set_ci;
  648. /*
  649. * The HCA will think the queue has overflowed if we
  650. * don't tell it we've been processing events. We
  651. * create our EQs with MLX4_NUM_SPARE_EQE extra
  652. * entries, so we must update our consumer index at
  653. * least that often.
  654. */
  655. if (unlikely(set_ci >= MLX4_NUM_SPARE_EQE)) {
  656. eq_set_ci(eq, 0);
  657. set_ci = 0;
  658. }
  659. }
  660. eq_set_ci(eq, 1);
  661. return eqes_found;
  662. }
  663. static irqreturn_t mlx4_interrupt(int irq, void *dev_ptr)
  664. {
  665. struct mlx4_dev *dev = dev_ptr;
  666. struct mlx4_priv *priv = mlx4_priv(dev);
  667. int work = 0;
  668. int i;
  669. writel(priv->eq_table.clr_mask, priv->eq_table.clr_int);
  670. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  671. work |= mlx4_eq_int(dev, &priv->eq_table.eq[i]);
  672. return IRQ_RETVAL(work);
  673. }
  674. static irqreturn_t mlx4_msi_x_interrupt(int irq, void *eq_ptr)
  675. {
  676. struct mlx4_eq *eq = eq_ptr;
  677. struct mlx4_dev *dev = eq->dev;
  678. mlx4_eq_int(dev, eq);
  679. /* MSI-X vectors always belong to us */
  680. return IRQ_HANDLED;
  681. }
  682. int mlx4_MAP_EQ_wrapper(struct mlx4_dev *dev, int slave,
  683. struct mlx4_vhcr *vhcr,
  684. struct mlx4_cmd_mailbox *inbox,
  685. struct mlx4_cmd_mailbox *outbox,
  686. struct mlx4_cmd_info *cmd)
  687. {
  688. struct mlx4_priv *priv = mlx4_priv(dev);
  689. struct mlx4_slave_event_eq_info *event_eq =
  690. priv->mfunc.master.slave_state[slave].event_eq;
  691. u32 in_modifier = vhcr->in_modifier;
  692. u32 eqn = in_modifier & 0x3FF;
  693. u64 in_param = vhcr->in_param;
  694. int err = 0;
  695. int i;
  696. if (slave == dev->caps.function)
  697. err = mlx4_cmd(dev, in_param, (in_modifier & 0x80000000) | eqn,
  698. 0, MLX4_CMD_MAP_EQ, MLX4_CMD_TIME_CLASS_B,
  699. MLX4_CMD_NATIVE);
  700. if (!err)
  701. for (i = 0; i < MLX4_EVENT_TYPES_NUM; ++i)
  702. if (in_param & (1LL << i))
  703. event_eq[i].eqn = in_modifier >> 31 ? -1 : eqn;
  704. return err;
  705. }
  706. static int mlx4_MAP_EQ(struct mlx4_dev *dev, u64 event_mask, int unmap,
  707. int eq_num)
  708. {
  709. return mlx4_cmd(dev, event_mask, (unmap << 31) | eq_num,
  710. 0, MLX4_CMD_MAP_EQ, MLX4_CMD_TIME_CLASS_B,
  711. MLX4_CMD_WRAPPED);
  712. }
  713. static int mlx4_SW2HW_EQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  714. int eq_num)
  715. {
  716. return mlx4_cmd(dev, mailbox->dma, eq_num, 0,
  717. MLX4_CMD_SW2HW_EQ, MLX4_CMD_TIME_CLASS_A,
  718. MLX4_CMD_WRAPPED);
  719. }
  720. static int mlx4_HW2SW_EQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  721. int eq_num)
  722. {
  723. return mlx4_cmd_box(dev, 0, mailbox->dma, eq_num,
  724. 0, MLX4_CMD_HW2SW_EQ, MLX4_CMD_TIME_CLASS_A,
  725. MLX4_CMD_WRAPPED);
  726. }
  727. static int mlx4_num_eq_uar(struct mlx4_dev *dev)
  728. {
  729. /*
  730. * Each UAR holds 4 EQ doorbells. To figure out how many UARs
  731. * we need to map, take the difference of highest index and
  732. * the lowest index we'll use and add 1.
  733. */
  734. return (dev->caps.num_comp_vectors + 1 + dev->caps.reserved_eqs +
  735. dev->caps.comp_pool)/4 - dev->caps.reserved_eqs/4 + 1;
  736. }
  737. static void __iomem *mlx4_get_eq_uar(struct mlx4_dev *dev, struct mlx4_eq *eq)
  738. {
  739. struct mlx4_priv *priv = mlx4_priv(dev);
  740. int index;
  741. index = eq->eqn / 4 - dev->caps.reserved_eqs / 4;
  742. if (!priv->eq_table.uar_map[index]) {
  743. priv->eq_table.uar_map[index] =
  744. ioremap(pci_resource_start(dev->pdev, 2) +
  745. ((eq->eqn / 4) << PAGE_SHIFT),
  746. PAGE_SIZE);
  747. if (!priv->eq_table.uar_map[index]) {
  748. mlx4_err(dev, "Couldn't map EQ doorbell for EQN 0x%06x\n",
  749. eq->eqn);
  750. return NULL;
  751. }
  752. }
  753. return priv->eq_table.uar_map[index] + 0x800 + 8 * (eq->eqn % 4);
  754. }
  755. static void mlx4_unmap_uar(struct mlx4_dev *dev)
  756. {
  757. struct mlx4_priv *priv = mlx4_priv(dev);
  758. int i;
  759. for (i = 0; i < mlx4_num_eq_uar(dev); ++i)
  760. if (priv->eq_table.uar_map[i]) {
  761. iounmap(priv->eq_table.uar_map[i]);
  762. priv->eq_table.uar_map[i] = NULL;
  763. }
  764. }
  765. static int mlx4_create_eq(struct mlx4_dev *dev, int nent,
  766. u8 intr, struct mlx4_eq *eq)
  767. {
  768. struct mlx4_priv *priv = mlx4_priv(dev);
  769. struct mlx4_cmd_mailbox *mailbox;
  770. struct mlx4_eq_context *eq_context;
  771. int npages;
  772. u64 *dma_list = NULL;
  773. dma_addr_t t;
  774. u64 mtt_addr;
  775. int err = -ENOMEM;
  776. int i;
  777. eq->dev = dev;
  778. eq->nent = roundup_pow_of_two(max(nent, 2));
  779. /* CX3 is capable of extending the CQE/EQE from 32 to 64 bytes */
  780. npages = PAGE_ALIGN(eq->nent * (MLX4_EQ_ENTRY_SIZE << dev->caps.eqe_factor)) / PAGE_SIZE;
  781. eq->page_list = kmalloc(npages * sizeof *eq->page_list,
  782. GFP_KERNEL);
  783. if (!eq->page_list)
  784. goto err_out;
  785. for (i = 0; i < npages; ++i)
  786. eq->page_list[i].buf = NULL;
  787. dma_list = kmalloc(npages * sizeof *dma_list, GFP_KERNEL);
  788. if (!dma_list)
  789. goto err_out_free;
  790. mailbox = mlx4_alloc_cmd_mailbox(dev);
  791. if (IS_ERR(mailbox))
  792. goto err_out_free;
  793. eq_context = mailbox->buf;
  794. for (i = 0; i < npages; ++i) {
  795. eq->page_list[i].buf = dma_alloc_coherent(&dev->pdev->dev,
  796. PAGE_SIZE, &t, GFP_KERNEL);
  797. if (!eq->page_list[i].buf)
  798. goto err_out_free_pages;
  799. dma_list[i] = t;
  800. eq->page_list[i].map = t;
  801. memset(eq->page_list[i].buf, 0, PAGE_SIZE);
  802. }
  803. eq->eqn = mlx4_bitmap_alloc(&priv->eq_table.bitmap);
  804. if (eq->eqn == -1)
  805. goto err_out_free_pages;
  806. eq->doorbell = mlx4_get_eq_uar(dev, eq);
  807. if (!eq->doorbell) {
  808. err = -ENOMEM;
  809. goto err_out_free_eq;
  810. }
  811. err = mlx4_mtt_init(dev, npages, PAGE_SHIFT, &eq->mtt);
  812. if (err)
  813. goto err_out_free_eq;
  814. err = mlx4_write_mtt(dev, &eq->mtt, 0, npages, dma_list);
  815. if (err)
  816. goto err_out_free_mtt;
  817. memset(eq_context, 0, sizeof *eq_context);
  818. eq_context->flags = cpu_to_be32(MLX4_EQ_STATUS_OK |
  819. MLX4_EQ_STATE_ARMED);
  820. eq_context->log_eq_size = ilog2(eq->nent);
  821. eq_context->intr = intr;
  822. eq_context->log_page_size = PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT;
  823. mtt_addr = mlx4_mtt_addr(dev, &eq->mtt);
  824. eq_context->mtt_base_addr_h = mtt_addr >> 32;
  825. eq_context->mtt_base_addr_l = cpu_to_be32(mtt_addr & 0xffffffff);
  826. err = mlx4_SW2HW_EQ(dev, mailbox, eq->eqn);
  827. if (err) {
  828. mlx4_warn(dev, "SW2HW_EQ failed (%d)\n", err);
  829. goto err_out_free_mtt;
  830. }
  831. kfree(dma_list);
  832. mlx4_free_cmd_mailbox(dev, mailbox);
  833. eq->cons_index = 0;
  834. return err;
  835. err_out_free_mtt:
  836. mlx4_mtt_cleanup(dev, &eq->mtt);
  837. err_out_free_eq:
  838. mlx4_bitmap_free(&priv->eq_table.bitmap, eq->eqn);
  839. err_out_free_pages:
  840. for (i = 0; i < npages; ++i)
  841. if (eq->page_list[i].buf)
  842. dma_free_coherent(&dev->pdev->dev, PAGE_SIZE,
  843. eq->page_list[i].buf,
  844. eq->page_list[i].map);
  845. mlx4_free_cmd_mailbox(dev, mailbox);
  846. err_out_free:
  847. kfree(eq->page_list);
  848. kfree(dma_list);
  849. err_out:
  850. return err;
  851. }
  852. static void mlx4_free_eq(struct mlx4_dev *dev,
  853. struct mlx4_eq *eq)
  854. {
  855. struct mlx4_priv *priv = mlx4_priv(dev);
  856. struct mlx4_cmd_mailbox *mailbox;
  857. int err;
  858. int i;
  859. /* CX3 is capable of extending the CQE/EQE from 32 to 64 bytes */
  860. int npages = PAGE_ALIGN((MLX4_EQ_ENTRY_SIZE << dev->caps.eqe_factor) * eq->nent) / PAGE_SIZE;
  861. mailbox = mlx4_alloc_cmd_mailbox(dev);
  862. if (IS_ERR(mailbox))
  863. return;
  864. err = mlx4_HW2SW_EQ(dev, mailbox, eq->eqn);
  865. if (err)
  866. mlx4_warn(dev, "HW2SW_EQ failed (%d)\n", err);
  867. if (0) {
  868. mlx4_dbg(dev, "Dumping EQ context %02x:\n", eq->eqn);
  869. for (i = 0; i < sizeof (struct mlx4_eq_context) / 4; ++i) {
  870. if (i % 4 == 0)
  871. pr_cont("[%02x] ", i * 4);
  872. pr_cont(" %08x", be32_to_cpup(mailbox->buf + i * 4));
  873. if ((i + 1) % 4 == 0)
  874. pr_cont("\n");
  875. }
  876. }
  877. mlx4_mtt_cleanup(dev, &eq->mtt);
  878. for (i = 0; i < npages; ++i)
  879. dma_free_coherent(&dev->pdev->dev, PAGE_SIZE,
  880. eq->page_list[i].buf,
  881. eq->page_list[i].map);
  882. kfree(eq->page_list);
  883. mlx4_bitmap_free(&priv->eq_table.bitmap, eq->eqn);
  884. mlx4_free_cmd_mailbox(dev, mailbox);
  885. }
  886. static void mlx4_free_irqs(struct mlx4_dev *dev)
  887. {
  888. struct mlx4_eq_table *eq_table = &mlx4_priv(dev)->eq_table;
  889. struct mlx4_priv *priv = mlx4_priv(dev);
  890. int i, vec;
  891. if (eq_table->have_irq)
  892. free_irq(dev->pdev->irq, dev);
  893. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  894. if (eq_table->eq[i].have_irq) {
  895. free_irq(eq_table->eq[i].irq, eq_table->eq + i);
  896. eq_table->eq[i].have_irq = 0;
  897. }
  898. for (i = 0; i < dev->caps.comp_pool; i++) {
  899. /*
  900. * Freeing the assigned irq's
  901. * all bits should be 0, but we need to validate
  902. */
  903. if (priv->msix_ctl.pool_bm & 1ULL << i) {
  904. /* NO need protecting*/
  905. vec = dev->caps.num_comp_vectors + 1 + i;
  906. free_irq(priv->eq_table.eq[vec].irq,
  907. &priv->eq_table.eq[vec]);
  908. }
  909. }
  910. kfree(eq_table->irq_names);
  911. }
  912. static int mlx4_map_clr_int(struct mlx4_dev *dev)
  913. {
  914. struct mlx4_priv *priv = mlx4_priv(dev);
  915. priv->clr_base = ioremap(pci_resource_start(dev->pdev, priv->fw.clr_int_bar) +
  916. priv->fw.clr_int_base, MLX4_CLR_INT_SIZE);
  917. if (!priv->clr_base) {
  918. mlx4_err(dev, "Couldn't map interrupt clear register, aborting.\n");
  919. return -ENOMEM;
  920. }
  921. return 0;
  922. }
  923. static void mlx4_unmap_clr_int(struct mlx4_dev *dev)
  924. {
  925. struct mlx4_priv *priv = mlx4_priv(dev);
  926. iounmap(priv->clr_base);
  927. }
  928. int mlx4_alloc_eq_table(struct mlx4_dev *dev)
  929. {
  930. struct mlx4_priv *priv = mlx4_priv(dev);
  931. priv->eq_table.eq = kcalloc(dev->caps.num_eqs - dev->caps.reserved_eqs,
  932. sizeof *priv->eq_table.eq, GFP_KERNEL);
  933. if (!priv->eq_table.eq)
  934. return -ENOMEM;
  935. return 0;
  936. }
  937. void mlx4_free_eq_table(struct mlx4_dev *dev)
  938. {
  939. kfree(mlx4_priv(dev)->eq_table.eq);
  940. }
  941. int mlx4_init_eq_table(struct mlx4_dev *dev)
  942. {
  943. struct mlx4_priv *priv = mlx4_priv(dev);
  944. int err;
  945. int i;
  946. priv->eq_table.uar_map = kcalloc(mlx4_num_eq_uar(dev),
  947. sizeof *priv->eq_table.uar_map,
  948. GFP_KERNEL);
  949. if (!priv->eq_table.uar_map) {
  950. err = -ENOMEM;
  951. goto err_out_free;
  952. }
  953. err = mlx4_bitmap_init(&priv->eq_table.bitmap, dev->caps.num_eqs,
  954. dev->caps.num_eqs - 1, dev->caps.reserved_eqs, 0);
  955. if (err)
  956. goto err_out_free;
  957. for (i = 0; i < mlx4_num_eq_uar(dev); ++i)
  958. priv->eq_table.uar_map[i] = NULL;
  959. if (!mlx4_is_slave(dev)) {
  960. err = mlx4_map_clr_int(dev);
  961. if (err)
  962. goto err_out_bitmap;
  963. priv->eq_table.clr_mask =
  964. swab32(1 << (priv->eq_table.inta_pin & 31));
  965. priv->eq_table.clr_int = priv->clr_base +
  966. (priv->eq_table.inta_pin < 32 ? 4 : 0);
  967. }
  968. priv->eq_table.irq_names =
  969. kmalloc(MLX4_IRQNAME_SIZE * (dev->caps.num_comp_vectors + 1 +
  970. dev->caps.comp_pool),
  971. GFP_KERNEL);
  972. if (!priv->eq_table.irq_names) {
  973. err = -ENOMEM;
  974. goto err_out_bitmap;
  975. }
  976. for (i = 0; i < dev->caps.num_comp_vectors; ++i) {
  977. err = mlx4_create_eq(dev, dev->caps.num_cqs -
  978. dev->caps.reserved_cqs +
  979. MLX4_NUM_SPARE_EQE,
  980. (dev->flags & MLX4_FLAG_MSI_X) ? i : 0,
  981. &priv->eq_table.eq[i]);
  982. if (err) {
  983. --i;
  984. goto err_out_unmap;
  985. }
  986. }
  987. err = mlx4_create_eq(dev, MLX4_NUM_ASYNC_EQE + MLX4_NUM_SPARE_EQE,
  988. (dev->flags & MLX4_FLAG_MSI_X) ? dev->caps.num_comp_vectors : 0,
  989. &priv->eq_table.eq[dev->caps.num_comp_vectors]);
  990. if (err)
  991. goto err_out_comp;
  992. /*if additional completion vectors poolsize is 0 this loop will not run*/
  993. for (i = dev->caps.num_comp_vectors + 1;
  994. i < dev->caps.num_comp_vectors + dev->caps.comp_pool + 1; ++i) {
  995. err = mlx4_create_eq(dev, dev->caps.num_cqs -
  996. dev->caps.reserved_cqs +
  997. MLX4_NUM_SPARE_EQE,
  998. (dev->flags & MLX4_FLAG_MSI_X) ? i : 0,
  999. &priv->eq_table.eq[i]);
  1000. if (err) {
  1001. --i;
  1002. goto err_out_unmap;
  1003. }
  1004. }
  1005. if (dev->flags & MLX4_FLAG_MSI_X) {
  1006. const char *eq_name;
  1007. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i) {
  1008. if (i < dev->caps.num_comp_vectors) {
  1009. snprintf(priv->eq_table.irq_names +
  1010. i * MLX4_IRQNAME_SIZE,
  1011. MLX4_IRQNAME_SIZE,
  1012. "mlx4-comp-%d@pci:%s", i,
  1013. pci_name(dev->pdev));
  1014. } else {
  1015. snprintf(priv->eq_table.irq_names +
  1016. i * MLX4_IRQNAME_SIZE,
  1017. MLX4_IRQNAME_SIZE,
  1018. "mlx4-async@pci:%s",
  1019. pci_name(dev->pdev));
  1020. }
  1021. eq_name = priv->eq_table.irq_names +
  1022. i * MLX4_IRQNAME_SIZE;
  1023. err = request_irq(priv->eq_table.eq[i].irq,
  1024. mlx4_msi_x_interrupt, 0, eq_name,
  1025. priv->eq_table.eq + i);
  1026. if (err)
  1027. goto err_out_async;
  1028. priv->eq_table.eq[i].have_irq = 1;
  1029. }
  1030. } else {
  1031. snprintf(priv->eq_table.irq_names,
  1032. MLX4_IRQNAME_SIZE,
  1033. DRV_NAME "@pci:%s",
  1034. pci_name(dev->pdev));
  1035. err = request_irq(dev->pdev->irq, mlx4_interrupt,
  1036. IRQF_SHARED, priv->eq_table.irq_names, dev);
  1037. if (err)
  1038. goto err_out_async;
  1039. priv->eq_table.have_irq = 1;
  1040. }
  1041. err = mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1042. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
  1043. if (err)
  1044. mlx4_warn(dev, "MAP_EQ for async EQ %d failed (%d)\n",
  1045. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn, err);
  1046. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  1047. eq_set_ci(&priv->eq_table.eq[i], 1);
  1048. return 0;
  1049. err_out_async:
  1050. mlx4_free_eq(dev, &priv->eq_table.eq[dev->caps.num_comp_vectors]);
  1051. err_out_comp:
  1052. i = dev->caps.num_comp_vectors - 1;
  1053. err_out_unmap:
  1054. while (i >= 0) {
  1055. mlx4_free_eq(dev, &priv->eq_table.eq[i]);
  1056. --i;
  1057. }
  1058. if (!mlx4_is_slave(dev))
  1059. mlx4_unmap_clr_int(dev);
  1060. mlx4_free_irqs(dev);
  1061. err_out_bitmap:
  1062. mlx4_unmap_uar(dev);
  1063. mlx4_bitmap_cleanup(&priv->eq_table.bitmap);
  1064. err_out_free:
  1065. kfree(priv->eq_table.uar_map);
  1066. return err;
  1067. }
  1068. void mlx4_cleanup_eq_table(struct mlx4_dev *dev)
  1069. {
  1070. struct mlx4_priv *priv = mlx4_priv(dev);
  1071. int i;
  1072. mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 1,
  1073. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
  1074. mlx4_free_irqs(dev);
  1075. for (i = 0; i < dev->caps.num_comp_vectors + dev->caps.comp_pool + 1; ++i)
  1076. mlx4_free_eq(dev, &priv->eq_table.eq[i]);
  1077. if (!mlx4_is_slave(dev))
  1078. mlx4_unmap_clr_int(dev);
  1079. mlx4_unmap_uar(dev);
  1080. mlx4_bitmap_cleanup(&priv->eq_table.bitmap);
  1081. kfree(priv->eq_table.uar_map);
  1082. }
  1083. /* A test that verifies that we can accept interrupts on all
  1084. * the irq vectors of the device.
  1085. * Interrupts are checked using the NOP command.
  1086. */
  1087. int mlx4_test_interrupts(struct mlx4_dev *dev)
  1088. {
  1089. struct mlx4_priv *priv = mlx4_priv(dev);
  1090. int i;
  1091. int err;
  1092. err = mlx4_NOP(dev);
  1093. /* When not in MSI_X, there is only one irq to check */
  1094. if (!(dev->flags & MLX4_FLAG_MSI_X) || mlx4_is_slave(dev))
  1095. return err;
  1096. /* A loop over all completion vectors, for each vector we will check
  1097. * whether it works by mapping command completions to that vector
  1098. * and performing a NOP command
  1099. */
  1100. for(i = 0; !err && (i < dev->caps.num_comp_vectors); ++i) {
  1101. /* Temporary use polling for command completions */
  1102. mlx4_cmd_use_polling(dev);
  1103. /* Map the new eq to handle all asynchronous events */
  1104. err = mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1105. priv->eq_table.eq[i].eqn);
  1106. if (err) {
  1107. mlx4_warn(dev, "Failed mapping eq for interrupt test\n");
  1108. mlx4_cmd_use_events(dev);
  1109. break;
  1110. }
  1111. /* Go back to using events */
  1112. mlx4_cmd_use_events(dev);
  1113. err = mlx4_NOP(dev);
  1114. }
  1115. /* Return to default */
  1116. mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1117. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
  1118. return err;
  1119. }
  1120. EXPORT_SYMBOL(mlx4_test_interrupts);
  1121. int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
  1122. int *vector)
  1123. {
  1124. struct mlx4_priv *priv = mlx4_priv(dev);
  1125. int vec = 0, err = 0, i;
  1126. mutex_lock(&priv->msix_ctl.pool_lock);
  1127. for (i = 0; !vec && i < dev->caps.comp_pool; i++) {
  1128. if (~priv->msix_ctl.pool_bm & 1ULL << i) {
  1129. priv->msix_ctl.pool_bm |= 1ULL << i;
  1130. vec = dev->caps.num_comp_vectors + 1 + i;
  1131. snprintf(priv->eq_table.irq_names +
  1132. vec * MLX4_IRQNAME_SIZE,
  1133. MLX4_IRQNAME_SIZE, "%s", name);
  1134. #ifdef CONFIG_RFS_ACCEL
  1135. if (rmap) {
  1136. err = irq_cpu_rmap_add(rmap,
  1137. priv->eq_table.eq[vec].irq);
  1138. if (err)
  1139. mlx4_warn(dev, "Failed adding irq rmap\n");
  1140. }
  1141. #endif
  1142. err = request_irq(priv->eq_table.eq[vec].irq,
  1143. mlx4_msi_x_interrupt, 0,
  1144. &priv->eq_table.irq_names[vec<<5],
  1145. priv->eq_table.eq + vec);
  1146. if (err) {
  1147. /*zero out bit by fliping it*/
  1148. priv->msix_ctl.pool_bm ^= 1 << i;
  1149. vec = 0;
  1150. continue;
  1151. /*we dont want to break here*/
  1152. }
  1153. eq_set_ci(&priv->eq_table.eq[vec], 1);
  1154. }
  1155. }
  1156. mutex_unlock(&priv->msix_ctl.pool_lock);
  1157. if (vec) {
  1158. *vector = vec;
  1159. } else {
  1160. *vector = 0;
  1161. err = (i == dev->caps.comp_pool) ? -ENOSPC : err;
  1162. }
  1163. return err;
  1164. }
  1165. EXPORT_SYMBOL(mlx4_assign_eq);
  1166. void mlx4_release_eq(struct mlx4_dev *dev, int vec)
  1167. {
  1168. struct mlx4_priv *priv = mlx4_priv(dev);
  1169. /*bm index*/
  1170. int i = vec - dev->caps.num_comp_vectors - 1;
  1171. if (likely(i >= 0)) {
  1172. /*sanity check , making sure were not trying to free irq's
  1173. Belonging to a legacy EQ*/
  1174. mutex_lock(&priv->msix_ctl.pool_lock);
  1175. if (priv->msix_ctl.pool_bm & 1ULL << i) {
  1176. free_irq(priv->eq_table.eq[vec].irq,
  1177. &priv->eq_table.eq[vec]);
  1178. priv->msix_ctl.pool_bm &= ~(1ULL << i);
  1179. }
  1180. mutex_unlock(&priv->msix_ctl.pool_lock);
  1181. }
  1182. }
  1183. EXPORT_SYMBOL(mlx4_release_eq);