mv643xx_eth.c 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045
  1. /*
  2. * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
  7. * Rabeeh Khoury <rabeeh@marvell.com>
  8. *
  9. * Copyright (C) 2003 PMC-Sierra, Inc.,
  10. * written by Manish Lachwani
  11. *
  12. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  13. *
  14. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  15. * Dale Farnsworth <dale@farnsworth.org>
  16. *
  17. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  18. * <sjhill@realitydiluted.com>
  19. *
  20. * Copyright (C) 2007-2008 Marvell Semiconductor
  21. * Lennert Buytenhek <buytenh@marvell.com>
  22. *
  23. * Copyright (C) 2013 Michael Stapelberg <michael@stapelberg.de>
  24. *
  25. * This program is free software; you can redistribute it and/or
  26. * modify it under the terms of the GNU General Public License
  27. * as published by the Free Software Foundation; either version 2
  28. * of the License, or (at your option) any later version.
  29. *
  30. * This program is distributed in the hope that it will be useful,
  31. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  32. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  33. * GNU General Public License for more details.
  34. *
  35. * You should have received a copy of the GNU General Public License
  36. * along with this program; if not, write to the Free Software
  37. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  38. */
  39. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  40. #include <linux/init.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/in.h>
  43. #include <linux/ip.h>
  44. #include <linux/tcp.h>
  45. #include <linux/udp.h>
  46. #include <linux/etherdevice.h>
  47. #include <linux/delay.h>
  48. #include <linux/ethtool.h>
  49. #include <linux/platform_device.h>
  50. #include <linux/module.h>
  51. #include <linux/kernel.h>
  52. #include <linux/spinlock.h>
  53. #include <linux/workqueue.h>
  54. #include <linux/phy.h>
  55. #include <linux/mv643xx_eth.h>
  56. #include <linux/io.h>
  57. #include <linux/interrupt.h>
  58. #include <linux/types.h>
  59. #include <linux/slab.h>
  60. #include <linux/clk.h>
  61. #include <linux/of.h>
  62. #include <linux/of_irq.h>
  63. #include <linux/of_net.h>
  64. #include <linux/of_mdio.h>
  65. static char mv643xx_eth_driver_name[] = "mv643xx_eth";
  66. static char mv643xx_eth_driver_version[] = "1.4";
  67. /*
  68. * Registers shared between all ports.
  69. */
  70. #define PHY_ADDR 0x0000
  71. #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
  72. #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
  73. #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
  74. #define WINDOW_BAR_ENABLE 0x0290
  75. #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
  76. /*
  77. * Main per-port registers. These live at offset 0x0400 for
  78. * port #0, 0x0800 for port #1, and 0x0c00 for port #2.
  79. */
  80. #define PORT_CONFIG 0x0000
  81. #define UNICAST_PROMISCUOUS_MODE 0x00000001
  82. #define PORT_CONFIG_EXT 0x0004
  83. #define MAC_ADDR_LOW 0x0014
  84. #define MAC_ADDR_HIGH 0x0018
  85. #define SDMA_CONFIG 0x001c
  86. #define TX_BURST_SIZE_16_64BIT 0x01000000
  87. #define TX_BURST_SIZE_4_64BIT 0x00800000
  88. #define BLM_TX_NO_SWAP 0x00000020
  89. #define BLM_RX_NO_SWAP 0x00000010
  90. #define RX_BURST_SIZE_16_64BIT 0x00000008
  91. #define RX_BURST_SIZE_4_64BIT 0x00000004
  92. #define PORT_SERIAL_CONTROL 0x003c
  93. #define SET_MII_SPEED_TO_100 0x01000000
  94. #define SET_GMII_SPEED_TO_1000 0x00800000
  95. #define SET_FULL_DUPLEX_MODE 0x00200000
  96. #define MAX_RX_PACKET_9700BYTE 0x000a0000
  97. #define DISABLE_AUTO_NEG_SPEED_GMII 0x00002000
  98. #define DO_NOT_FORCE_LINK_FAIL 0x00000400
  99. #define SERIAL_PORT_CONTROL_RESERVED 0x00000200
  100. #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL 0x00000008
  101. #define DISABLE_AUTO_NEG_FOR_DUPLEX 0x00000004
  102. #define FORCE_LINK_PASS 0x00000002
  103. #define SERIAL_PORT_ENABLE 0x00000001
  104. #define PORT_STATUS 0x0044
  105. #define TX_FIFO_EMPTY 0x00000400
  106. #define TX_IN_PROGRESS 0x00000080
  107. #define PORT_SPEED_MASK 0x00000030
  108. #define PORT_SPEED_1000 0x00000010
  109. #define PORT_SPEED_100 0x00000020
  110. #define PORT_SPEED_10 0x00000000
  111. #define FLOW_CONTROL_ENABLED 0x00000008
  112. #define FULL_DUPLEX 0x00000004
  113. #define LINK_UP 0x00000002
  114. #define TXQ_COMMAND 0x0048
  115. #define TXQ_FIX_PRIO_CONF 0x004c
  116. #define PORT_SERIAL_CONTROL1 0x004c
  117. #define CLK125_BYPASS_EN 0x00000010
  118. #define TX_BW_RATE 0x0050
  119. #define TX_BW_MTU 0x0058
  120. #define TX_BW_BURST 0x005c
  121. #define INT_CAUSE 0x0060
  122. #define INT_TX_END 0x07f80000
  123. #define INT_TX_END_0 0x00080000
  124. #define INT_RX 0x000003fc
  125. #define INT_RX_0 0x00000004
  126. #define INT_EXT 0x00000002
  127. #define INT_CAUSE_EXT 0x0064
  128. #define INT_EXT_LINK_PHY 0x00110000
  129. #define INT_EXT_TX 0x000000ff
  130. #define INT_MASK 0x0068
  131. #define INT_MASK_EXT 0x006c
  132. #define TX_FIFO_URGENT_THRESHOLD 0x0074
  133. #define RX_DISCARD_FRAME_CNT 0x0084
  134. #define RX_OVERRUN_FRAME_CNT 0x0088
  135. #define TXQ_FIX_PRIO_CONF_MOVED 0x00dc
  136. #define TX_BW_RATE_MOVED 0x00e0
  137. #define TX_BW_MTU_MOVED 0x00e8
  138. #define TX_BW_BURST_MOVED 0x00ec
  139. #define RXQ_CURRENT_DESC_PTR(q) (0x020c + ((q) << 4))
  140. #define RXQ_COMMAND 0x0280
  141. #define TXQ_CURRENT_DESC_PTR(q) (0x02c0 + ((q) << 2))
  142. #define TXQ_BW_TOKENS(q) (0x0300 + ((q) << 4))
  143. #define TXQ_BW_CONF(q) (0x0304 + ((q) << 4))
  144. #define TXQ_BW_WRR_CONF(q) (0x0308 + ((q) << 4))
  145. /*
  146. * Misc per-port registers.
  147. */
  148. #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
  149. #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
  150. #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
  151. #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
  152. /*
  153. * SDMA configuration register default value.
  154. */
  155. #if defined(__BIG_ENDIAN)
  156. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  157. (RX_BURST_SIZE_4_64BIT | \
  158. TX_BURST_SIZE_4_64BIT)
  159. #elif defined(__LITTLE_ENDIAN)
  160. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  161. (RX_BURST_SIZE_4_64BIT | \
  162. BLM_RX_NO_SWAP | \
  163. BLM_TX_NO_SWAP | \
  164. TX_BURST_SIZE_4_64BIT)
  165. #else
  166. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  167. #endif
  168. /*
  169. * Misc definitions.
  170. */
  171. #define DEFAULT_RX_QUEUE_SIZE 128
  172. #define DEFAULT_TX_QUEUE_SIZE 256
  173. #define SKB_DMA_REALIGN ((PAGE_SIZE - NET_SKB_PAD) % SMP_CACHE_BYTES)
  174. /*
  175. * RX/TX descriptors.
  176. */
  177. #if defined(__BIG_ENDIAN)
  178. struct rx_desc {
  179. u16 byte_cnt; /* Descriptor buffer byte count */
  180. u16 buf_size; /* Buffer size */
  181. u32 cmd_sts; /* Descriptor command status */
  182. u32 next_desc_ptr; /* Next descriptor pointer */
  183. u32 buf_ptr; /* Descriptor buffer pointer */
  184. };
  185. struct tx_desc {
  186. u16 byte_cnt; /* buffer byte count */
  187. u16 l4i_chk; /* CPU provided TCP checksum */
  188. u32 cmd_sts; /* Command/status field */
  189. u32 next_desc_ptr; /* Pointer to next descriptor */
  190. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  191. };
  192. #elif defined(__LITTLE_ENDIAN)
  193. struct rx_desc {
  194. u32 cmd_sts; /* Descriptor command status */
  195. u16 buf_size; /* Buffer size */
  196. u16 byte_cnt; /* Descriptor buffer byte count */
  197. u32 buf_ptr; /* Descriptor buffer pointer */
  198. u32 next_desc_ptr; /* Next descriptor pointer */
  199. };
  200. struct tx_desc {
  201. u32 cmd_sts; /* Command/status field */
  202. u16 l4i_chk; /* CPU provided TCP checksum */
  203. u16 byte_cnt; /* buffer byte count */
  204. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  205. u32 next_desc_ptr; /* Pointer to next descriptor */
  206. };
  207. #else
  208. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  209. #endif
  210. /* RX & TX descriptor command */
  211. #define BUFFER_OWNED_BY_DMA 0x80000000
  212. /* RX & TX descriptor status */
  213. #define ERROR_SUMMARY 0x00000001
  214. /* RX descriptor status */
  215. #define LAYER_4_CHECKSUM_OK 0x40000000
  216. #define RX_ENABLE_INTERRUPT 0x20000000
  217. #define RX_FIRST_DESC 0x08000000
  218. #define RX_LAST_DESC 0x04000000
  219. #define RX_IP_HDR_OK 0x02000000
  220. #define RX_PKT_IS_IPV4 0x01000000
  221. #define RX_PKT_IS_ETHERNETV2 0x00800000
  222. #define RX_PKT_LAYER4_TYPE_MASK 0x00600000
  223. #define RX_PKT_LAYER4_TYPE_TCP_IPV4 0x00000000
  224. #define RX_PKT_IS_VLAN_TAGGED 0x00080000
  225. /* TX descriptor command */
  226. #define TX_ENABLE_INTERRUPT 0x00800000
  227. #define GEN_CRC 0x00400000
  228. #define TX_FIRST_DESC 0x00200000
  229. #define TX_LAST_DESC 0x00100000
  230. #define ZERO_PADDING 0x00080000
  231. #define GEN_IP_V4_CHECKSUM 0x00040000
  232. #define GEN_TCP_UDP_CHECKSUM 0x00020000
  233. #define UDP_FRAME 0x00010000
  234. #define MAC_HDR_EXTRA_4_BYTES 0x00008000
  235. #define MAC_HDR_EXTRA_8_BYTES 0x00000200
  236. #define TX_IHL_SHIFT 11
  237. /* global *******************************************************************/
  238. struct mv643xx_eth_shared_private {
  239. /*
  240. * Ethernet controller base address.
  241. */
  242. void __iomem *base;
  243. /*
  244. * Per-port MBUS window access register value.
  245. */
  246. u32 win_protect;
  247. /*
  248. * Hardware-specific parameters.
  249. */
  250. int extended_rx_coal_limit;
  251. int tx_bw_control;
  252. int tx_csum_limit;
  253. struct clk *clk;
  254. };
  255. #define TX_BW_CONTROL_ABSENT 0
  256. #define TX_BW_CONTROL_OLD_LAYOUT 1
  257. #define TX_BW_CONTROL_NEW_LAYOUT 2
  258. static int mv643xx_eth_open(struct net_device *dev);
  259. static int mv643xx_eth_stop(struct net_device *dev);
  260. /* per-port *****************************************************************/
  261. struct mib_counters {
  262. u64 good_octets_received;
  263. u32 bad_octets_received;
  264. u32 internal_mac_transmit_err;
  265. u32 good_frames_received;
  266. u32 bad_frames_received;
  267. u32 broadcast_frames_received;
  268. u32 multicast_frames_received;
  269. u32 frames_64_octets;
  270. u32 frames_65_to_127_octets;
  271. u32 frames_128_to_255_octets;
  272. u32 frames_256_to_511_octets;
  273. u32 frames_512_to_1023_octets;
  274. u32 frames_1024_to_max_octets;
  275. u64 good_octets_sent;
  276. u32 good_frames_sent;
  277. u32 excessive_collision;
  278. u32 multicast_frames_sent;
  279. u32 broadcast_frames_sent;
  280. u32 unrec_mac_control_received;
  281. u32 fc_sent;
  282. u32 good_fc_received;
  283. u32 bad_fc_received;
  284. u32 undersize_received;
  285. u32 fragments_received;
  286. u32 oversize_received;
  287. u32 jabber_received;
  288. u32 mac_receive_error;
  289. u32 bad_crc_event;
  290. u32 collision;
  291. u32 late_collision;
  292. /* Non MIB hardware counters */
  293. u32 rx_discard;
  294. u32 rx_overrun;
  295. };
  296. struct rx_queue {
  297. int index;
  298. int rx_ring_size;
  299. int rx_desc_count;
  300. int rx_curr_desc;
  301. int rx_used_desc;
  302. struct rx_desc *rx_desc_area;
  303. dma_addr_t rx_desc_dma;
  304. int rx_desc_area_size;
  305. struct sk_buff **rx_skb;
  306. };
  307. struct tx_queue {
  308. int index;
  309. int tx_ring_size;
  310. int tx_desc_count;
  311. int tx_curr_desc;
  312. int tx_used_desc;
  313. struct tx_desc *tx_desc_area;
  314. dma_addr_t tx_desc_dma;
  315. int tx_desc_area_size;
  316. struct sk_buff_head tx_skb;
  317. unsigned long tx_packets;
  318. unsigned long tx_bytes;
  319. unsigned long tx_dropped;
  320. };
  321. struct mv643xx_eth_private {
  322. struct mv643xx_eth_shared_private *shared;
  323. void __iomem *base;
  324. int port_num;
  325. struct net_device *dev;
  326. struct phy_device *phy;
  327. struct timer_list mib_counters_timer;
  328. spinlock_t mib_counters_lock;
  329. struct mib_counters mib_counters;
  330. struct work_struct tx_timeout_task;
  331. struct napi_struct napi;
  332. u32 int_mask;
  333. u8 oom;
  334. u8 work_link;
  335. u8 work_tx;
  336. u8 work_tx_end;
  337. u8 work_rx;
  338. u8 work_rx_refill;
  339. int skb_size;
  340. /*
  341. * RX state.
  342. */
  343. int rx_ring_size;
  344. unsigned long rx_desc_sram_addr;
  345. int rx_desc_sram_size;
  346. int rxq_count;
  347. struct timer_list rx_oom;
  348. struct rx_queue rxq[8];
  349. /*
  350. * TX state.
  351. */
  352. int tx_ring_size;
  353. unsigned long tx_desc_sram_addr;
  354. int tx_desc_sram_size;
  355. int txq_count;
  356. struct tx_queue txq[8];
  357. /*
  358. * Hardware-specific parameters.
  359. */
  360. struct clk *clk;
  361. unsigned int t_clk;
  362. };
  363. /* port register accessors **************************************************/
  364. static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
  365. {
  366. return readl(mp->shared->base + offset);
  367. }
  368. static inline u32 rdlp(struct mv643xx_eth_private *mp, int offset)
  369. {
  370. return readl(mp->base + offset);
  371. }
  372. static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
  373. {
  374. writel(data, mp->shared->base + offset);
  375. }
  376. static inline void wrlp(struct mv643xx_eth_private *mp, int offset, u32 data)
  377. {
  378. writel(data, mp->base + offset);
  379. }
  380. /* rxq/txq helper functions *************************************************/
  381. static struct mv643xx_eth_private *rxq_to_mp(struct rx_queue *rxq)
  382. {
  383. return container_of(rxq, struct mv643xx_eth_private, rxq[rxq->index]);
  384. }
  385. static struct mv643xx_eth_private *txq_to_mp(struct tx_queue *txq)
  386. {
  387. return container_of(txq, struct mv643xx_eth_private, txq[txq->index]);
  388. }
  389. static void rxq_enable(struct rx_queue *rxq)
  390. {
  391. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  392. wrlp(mp, RXQ_COMMAND, 1 << rxq->index);
  393. }
  394. static void rxq_disable(struct rx_queue *rxq)
  395. {
  396. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  397. u8 mask = 1 << rxq->index;
  398. wrlp(mp, RXQ_COMMAND, mask << 8);
  399. while (rdlp(mp, RXQ_COMMAND) & mask)
  400. udelay(10);
  401. }
  402. static void txq_reset_hw_ptr(struct tx_queue *txq)
  403. {
  404. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  405. u32 addr;
  406. addr = (u32)txq->tx_desc_dma;
  407. addr += txq->tx_curr_desc * sizeof(struct tx_desc);
  408. wrlp(mp, TXQ_CURRENT_DESC_PTR(txq->index), addr);
  409. }
  410. static void txq_enable(struct tx_queue *txq)
  411. {
  412. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  413. wrlp(mp, TXQ_COMMAND, 1 << txq->index);
  414. }
  415. static void txq_disable(struct tx_queue *txq)
  416. {
  417. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  418. u8 mask = 1 << txq->index;
  419. wrlp(mp, TXQ_COMMAND, mask << 8);
  420. while (rdlp(mp, TXQ_COMMAND) & mask)
  421. udelay(10);
  422. }
  423. static void txq_maybe_wake(struct tx_queue *txq)
  424. {
  425. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  426. struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
  427. if (netif_tx_queue_stopped(nq)) {
  428. __netif_tx_lock(nq, smp_processor_id());
  429. if (txq->tx_ring_size - txq->tx_desc_count >= MAX_SKB_FRAGS + 1)
  430. netif_tx_wake_queue(nq);
  431. __netif_tx_unlock(nq);
  432. }
  433. }
  434. static int rxq_process(struct rx_queue *rxq, int budget)
  435. {
  436. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  437. struct net_device_stats *stats = &mp->dev->stats;
  438. int rx;
  439. rx = 0;
  440. while (rx < budget && rxq->rx_desc_count) {
  441. struct rx_desc *rx_desc;
  442. unsigned int cmd_sts;
  443. struct sk_buff *skb;
  444. u16 byte_cnt;
  445. rx_desc = &rxq->rx_desc_area[rxq->rx_curr_desc];
  446. cmd_sts = rx_desc->cmd_sts;
  447. if (cmd_sts & BUFFER_OWNED_BY_DMA)
  448. break;
  449. rmb();
  450. skb = rxq->rx_skb[rxq->rx_curr_desc];
  451. rxq->rx_skb[rxq->rx_curr_desc] = NULL;
  452. rxq->rx_curr_desc++;
  453. if (rxq->rx_curr_desc == rxq->rx_ring_size)
  454. rxq->rx_curr_desc = 0;
  455. dma_unmap_single(mp->dev->dev.parent, rx_desc->buf_ptr,
  456. rx_desc->buf_size, DMA_FROM_DEVICE);
  457. rxq->rx_desc_count--;
  458. rx++;
  459. mp->work_rx_refill |= 1 << rxq->index;
  460. byte_cnt = rx_desc->byte_cnt;
  461. /*
  462. * Update statistics.
  463. *
  464. * Note that the descriptor byte count includes 2 dummy
  465. * bytes automatically inserted by the hardware at the
  466. * start of the packet (which we don't count), and a 4
  467. * byte CRC at the end of the packet (which we do count).
  468. */
  469. stats->rx_packets++;
  470. stats->rx_bytes += byte_cnt - 2;
  471. /*
  472. * In case we received a packet without first / last bits
  473. * on, or the error summary bit is set, the packet needs
  474. * to be dropped.
  475. */
  476. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC | ERROR_SUMMARY))
  477. != (RX_FIRST_DESC | RX_LAST_DESC))
  478. goto err;
  479. /*
  480. * The -4 is for the CRC in the trailer of the
  481. * received packet
  482. */
  483. skb_put(skb, byte_cnt - 2 - 4);
  484. if (cmd_sts & LAYER_4_CHECKSUM_OK)
  485. skb->ip_summed = CHECKSUM_UNNECESSARY;
  486. skb->protocol = eth_type_trans(skb, mp->dev);
  487. napi_gro_receive(&mp->napi, skb);
  488. continue;
  489. err:
  490. stats->rx_dropped++;
  491. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  492. (RX_FIRST_DESC | RX_LAST_DESC)) {
  493. if (net_ratelimit())
  494. netdev_err(mp->dev,
  495. "received packet spanning multiple descriptors\n");
  496. }
  497. if (cmd_sts & ERROR_SUMMARY)
  498. stats->rx_errors++;
  499. dev_kfree_skb(skb);
  500. }
  501. if (rx < budget)
  502. mp->work_rx &= ~(1 << rxq->index);
  503. return rx;
  504. }
  505. static int rxq_refill(struct rx_queue *rxq, int budget)
  506. {
  507. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  508. int refilled;
  509. refilled = 0;
  510. while (refilled < budget && rxq->rx_desc_count < rxq->rx_ring_size) {
  511. struct sk_buff *skb;
  512. int rx;
  513. struct rx_desc *rx_desc;
  514. int size;
  515. skb = netdev_alloc_skb(mp->dev, mp->skb_size);
  516. if (skb == NULL) {
  517. mp->oom = 1;
  518. goto oom;
  519. }
  520. if (SKB_DMA_REALIGN)
  521. skb_reserve(skb, SKB_DMA_REALIGN);
  522. refilled++;
  523. rxq->rx_desc_count++;
  524. rx = rxq->rx_used_desc++;
  525. if (rxq->rx_used_desc == rxq->rx_ring_size)
  526. rxq->rx_used_desc = 0;
  527. rx_desc = rxq->rx_desc_area + rx;
  528. size = skb_end_pointer(skb) - skb->data;
  529. rx_desc->buf_ptr = dma_map_single(mp->dev->dev.parent,
  530. skb->data, size,
  531. DMA_FROM_DEVICE);
  532. rx_desc->buf_size = size;
  533. rxq->rx_skb[rx] = skb;
  534. wmb();
  535. rx_desc->cmd_sts = BUFFER_OWNED_BY_DMA | RX_ENABLE_INTERRUPT;
  536. wmb();
  537. /*
  538. * The hardware automatically prepends 2 bytes of
  539. * dummy data to each received packet, so that the
  540. * IP header ends up 16-byte aligned.
  541. */
  542. skb_reserve(skb, 2);
  543. }
  544. if (refilled < budget)
  545. mp->work_rx_refill &= ~(1 << rxq->index);
  546. oom:
  547. return refilled;
  548. }
  549. /* tx ***********************************************************************/
  550. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  551. {
  552. int frag;
  553. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  554. const skb_frag_t *fragp = &skb_shinfo(skb)->frags[frag];
  555. if (skb_frag_size(fragp) <= 8 && fragp->page_offset & 7)
  556. return 1;
  557. }
  558. return 0;
  559. }
  560. static void txq_submit_frag_skb(struct tx_queue *txq, struct sk_buff *skb)
  561. {
  562. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  563. int nr_frags = skb_shinfo(skb)->nr_frags;
  564. int frag;
  565. for (frag = 0; frag < nr_frags; frag++) {
  566. skb_frag_t *this_frag;
  567. int tx_index;
  568. struct tx_desc *desc;
  569. this_frag = &skb_shinfo(skb)->frags[frag];
  570. tx_index = txq->tx_curr_desc++;
  571. if (txq->tx_curr_desc == txq->tx_ring_size)
  572. txq->tx_curr_desc = 0;
  573. desc = &txq->tx_desc_area[tx_index];
  574. /*
  575. * The last fragment will generate an interrupt
  576. * which will free the skb on TX completion.
  577. */
  578. if (frag == nr_frags - 1) {
  579. desc->cmd_sts = BUFFER_OWNED_BY_DMA |
  580. ZERO_PADDING | TX_LAST_DESC |
  581. TX_ENABLE_INTERRUPT;
  582. } else {
  583. desc->cmd_sts = BUFFER_OWNED_BY_DMA;
  584. }
  585. desc->l4i_chk = 0;
  586. desc->byte_cnt = skb_frag_size(this_frag);
  587. desc->buf_ptr = skb_frag_dma_map(mp->dev->dev.parent,
  588. this_frag, 0,
  589. skb_frag_size(this_frag),
  590. DMA_TO_DEVICE);
  591. }
  592. }
  593. static inline __be16 sum16_as_be(__sum16 sum)
  594. {
  595. return (__force __be16)sum;
  596. }
  597. static int txq_submit_skb(struct tx_queue *txq, struct sk_buff *skb)
  598. {
  599. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  600. int nr_frags = skb_shinfo(skb)->nr_frags;
  601. int tx_index;
  602. struct tx_desc *desc;
  603. u32 cmd_sts;
  604. u16 l4i_chk;
  605. int length;
  606. cmd_sts = TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
  607. l4i_chk = 0;
  608. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  609. int hdr_len;
  610. int tag_bytes;
  611. BUG_ON(skb->protocol != htons(ETH_P_IP) &&
  612. skb->protocol != htons(ETH_P_8021Q));
  613. hdr_len = (void *)ip_hdr(skb) - (void *)skb->data;
  614. tag_bytes = hdr_len - ETH_HLEN;
  615. if (skb->len - hdr_len > mp->shared->tx_csum_limit ||
  616. unlikely(tag_bytes & ~12)) {
  617. if (skb_checksum_help(skb) == 0)
  618. goto no_csum;
  619. kfree_skb(skb);
  620. return 1;
  621. }
  622. if (tag_bytes & 4)
  623. cmd_sts |= MAC_HDR_EXTRA_4_BYTES;
  624. if (tag_bytes & 8)
  625. cmd_sts |= MAC_HDR_EXTRA_8_BYTES;
  626. cmd_sts |= GEN_TCP_UDP_CHECKSUM |
  627. GEN_IP_V4_CHECKSUM |
  628. ip_hdr(skb)->ihl << TX_IHL_SHIFT;
  629. switch (ip_hdr(skb)->protocol) {
  630. case IPPROTO_UDP:
  631. cmd_sts |= UDP_FRAME;
  632. l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
  633. break;
  634. case IPPROTO_TCP:
  635. l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
  636. break;
  637. default:
  638. BUG();
  639. }
  640. } else {
  641. no_csum:
  642. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  643. cmd_sts |= 5 << TX_IHL_SHIFT;
  644. }
  645. tx_index = txq->tx_curr_desc++;
  646. if (txq->tx_curr_desc == txq->tx_ring_size)
  647. txq->tx_curr_desc = 0;
  648. desc = &txq->tx_desc_area[tx_index];
  649. if (nr_frags) {
  650. txq_submit_frag_skb(txq, skb);
  651. length = skb_headlen(skb);
  652. } else {
  653. cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
  654. length = skb->len;
  655. }
  656. desc->l4i_chk = l4i_chk;
  657. desc->byte_cnt = length;
  658. desc->buf_ptr = dma_map_single(mp->dev->dev.parent, skb->data,
  659. length, DMA_TO_DEVICE);
  660. __skb_queue_tail(&txq->tx_skb, skb);
  661. skb_tx_timestamp(skb);
  662. /* ensure all other descriptors are written before first cmd_sts */
  663. wmb();
  664. desc->cmd_sts = cmd_sts;
  665. /* clear TX_END status */
  666. mp->work_tx_end &= ~(1 << txq->index);
  667. /* ensure all descriptors are written before poking hardware */
  668. wmb();
  669. txq_enable(txq);
  670. txq->tx_desc_count += nr_frags + 1;
  671. return 0;
  672. }
  673. static netdev_tx_t mv643xx_eth_xmit(struct sk_buff *skb, struct net_device *dev)
  674. {
  675. struct mv643xx_eth_private *mp = netdev_priv(dev);
  676. int length, queue;
  677. struct tx_queue *txq;
  678. struct netdev_queue *nq;
  679. queue = skb_get_queue_mapping(skb);
  680. txq = mp->txq + queue;
  681. nq = netdev_get_tx_queue(dev, queue);
  682. if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
  683. txq->tx_dropped++;
  684. netdev_printk(KERN_DEBUG, dev,
  685. "failed to linearize skb with tiny unaligned fragment\n");
  686. return NETDEV_TX_BUSY;
  687. }
  688. if (txq->tx_ring_size - txq->tx_desc_count < MAX_SKB_FRAGS + 1) {
  689. if (net_ratelimit())
  690. netdev_err(dev, "tx queue full?!\n");
  691. kfree_skb(skb);
  692. return NETDEV_TX_OK;
  693. }
  694. length = skb->len;
  695. if (!txq_submit_skb(txq, skb)) {
  696. int entries_left;
  697. txq->tx_bytes += length;
  698. txq->tx_packets++;
  699. entries_left = txq->tx_ring_size - txq->tx_desc_count;
  700. if (entries_left < MAX_SKB_FRAGS + 1)
  701. netif_tx_stop_queue(nq);
  702. }
  703. return NETDEV_TX_OK;
  704. }
  705. /* tx napi ******************************************************************/
  706. static void txq_kick(struct tx_queue *txq)
  707. {
  708. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  709. struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
  710. u32 hw_desc_ptr;
  711. u32 expected_ptr;
  712. __netif_tx_lock(nq, smp_processor_id());
  713. if (rdlp(mp, TXQ_COMMAND) & (1 << txq->index))
  714. goto out;
  715. hw_desc_ptr = rdlp(mp, TXQ_CURRENT_DESC_PTR(txq->index));
  716. expected_ptr = (u32)txq->tx_desc_dma +
  717. txq->tx_curr_desc * sizeof(struct tx_desc);
  718. if (hw_desc_ptr != expected_ptr)
  719. txq_enable(txq);
  720. out:
  721. __netif_tx_unlock(nq);
  722. mp->work_tx_end &= ~(1 << txq->index);
  723. }
  724. static int txq_reclaim(struct tx_queue *txq, int budget, int force)
  725. {
  726. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  727. struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
  728. int reclaimed;
  729. __netif_tx_lock_bh(nq);
  730. reclaimed = 0;
  731. while (reclaimed < budget && txq->tx_desc_count > 0) {
  732. int tx_index;
  733. struct tx_desc *desc;
  734. u32 cmd_sts;
  735. struct sk_buff *skb;
  736. tx_index = txq->tx_used_desc;
  737. desc = &txq->tx_desc_area[tx_index];
  738. cmd_sts = desc->cmd_sts;
  739. if (cmd_sts & BUFFER_OWNED_BY_DMA) {
  740. if (!force)
  741. break;
  742. desc->cmd_sts = cmd_sts & ~BUFFER_OWNED_BY_DMA;
  743. }
  744. txq->tx_used_desc = tx_index + 1;
  745. if (txq->tx_used_desc == txq->tx_ring_size)
  746. txq->tx_used_desc = 0;
  747. reclaimed++;
  748. txq->tx_desc_count--;
  749. skb = NULL;
  750. if (cmd_sts & TX_LAST_DESC)
  751. skb = __skb_dequeue(&txq->tx_skb);
  752. if (cmd_sts & ERROR_SUMMARY) {
  753. netdev_info(mp->dev, "tx error\n");
  754. mp->dev->stats.tx_errors++;
  755. }
  756. if (cmd_sts & TX_FIRST_DESC) {
  757. dma_unmap_single(mp->dev->dev.parent, desc->buf_ptr,
  758. desc->byte_cnt, DMA_TO_DEVICE);
  759. } else {
  760. dma_unmap_page(mp->dev->dev.parent, desc->buf_ptr,
  761. desc->byte_cnt, DMA_TO_DEVICE);
  762. }
  763. dev_kfree_skb(skb);
  764. }
  765. __netif_tx_unlock_bh(nq);
  766. if (reclaimed < budget)
  767. mp->work_tx &= ~(1 << txq->index);
  768. return reclaimed;
  769. }
  770. /* tx rate control **********************************************************/
  771. /*
  772. * Set total maximum TX rate (shared by all TX queues for this port)
  773. * to 'rate' bits per second, with a maximum burst of 'burst' bytes.
  774. */
  775. static void tx_set_rate(struct mv643xx_eth_private *mp, int rate, int burst)
  776. {
  777. int token_rate;
  778. int mtu;
  779. int bucket_size;
  780. token_rate = ((rate / 1000) * 64) / (mp->t_clk / 1000);
  781. if (token_rate > 1023)
  782. token_rate = 1023;
  783. mtu = (mp->dev->mtu + 255) >> 8;
  784. if (mtu > 63)
  785. mtu = 63;
  786. bucket_size = (burst + 255) >> 8;
  787. if (bucket_size > 65535)
  788. bucket_size = 65535;
  789. switch (mp->shared->tx_bw_control) {
  790. case TX_BW_CONTROL_OLD_LAYOUT:
  791. wrlp(mp, TX_BW_RATE, token_rate);
  792. wrlp(mp, TX_BW_MTU, mtu);
  793. wrlp(mp, TX_BW_BURST, bucket_size);
  794. break;
  795. case TX_BW_CONTROL_NEW_LAYOUT:
  796. wrlp(mp, TX_BW_RATE_MOVED, token_rate);
  797. wrlp(mp, TX_BW_MTU_MOVED, mtu);
  798. wrlp(mp, TX_BW_BURST_MOVED, bucket_size);
  799. break;
  800. }
  801. }
  802. static void txq_set_rate(struct tx_queue *txq, int rate, int burst)
  803. {
  804. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  805. int token_rate;
  806. int bucket_size;
  807. token_rate = ((rate / 1000) * 64) / (mp->t_clk / 1000);
  808. if (token_rate > 1023)
  809. token_rate = 1023;
  810. bucket_size = (burst + 255) >> 8;
  811. if (bucket_size > 65535)
  812. bucket_size = 65535;
  813. wrlp(mp, TXQ_BW_TOKENS(txq->index), token_rate << 14);
  814. wrlp(mp, TXQ_BW_CONF(txq->index), (bucket_size << 10) | token_rate);
  815. }
  816. static void txq_set_fixed_prio_mode(struct tx_queue *txq)
  817. {
  818. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  819. int off;
  820. u32 val;
  821. /*
  822. * Turn on fixed priority mode.
  823. */
  824. off = 0;
  825. switch (mp->shared->tx_bw_control) {
  826. case TX_BW_CONTROL_OLD_LAYOUT:
  827. off = TXQ_FIX_PRIO_CONF;
  828. break;
  829. case TX_BW_CONTROL_NEW_LAYOUT:
  830. off = TXQ_FIX_PRIO_CONF_MOVED;
  831. break;
  832. }
  833. if (off) {
  834. val = rdlp(mp, off);
  835. val |= 1 << txq->index;
  836. wrlp(mp, off, val);
  837. }
  838. }
  839. /* mii management interface *************************************************/
  840. static void mv643xx_adjust_pscr(struct mv643xx_eth_private *mp)
  841. {
  842. u32 pscr = rdlp(mp, PORT_SERIAL_CONTROL);
  843. u32 autoneg_disable = FORCE_LINK_PASS |
  844. DISABLE_AUTO_NEG_SPEED_GMII |
  845. DISABLE_AUTO_NEG_FOR_FLOW_CTRL |
  846. DISABLE_AUTO_NEG_FOR_DUPLEX;
  847. if (mp->phy->autoneg == AUTONEG_ENABLE) {
  848. /* enable auto negotiation */
  849. pscr &= ~autoneg_disable;
  850. goto out_write;
  851. }
  852. pscr |= autoneg_disable;
  853. if (mp->phy->speed == SPEED_1000) {
  854. /* force gigabit, half duplex not supported */
  855. pscr |= SET_GMII_SPEED_TO_1000;
  856. pscr |= SET_FULL_DUPLEX_MODE;
  857. goto out_write;
  858. }
  859. pscr &= ~SET_GMII_SPEED_TO_1000;
  860. if (mp->phy->speed == SPEED_100)
  861. pscr |= SET_MII_SPEED_TO_100;
  862. else
  863. pscr &= ~SET_MII_SPEED_TO_100;
  864. if (mp->phy->duplex == DUPLEX_FULL)
  865. pscr |= SET_FULL_DUPLEX_MODE;
  866. else
  867. pscr &= ~SET_FULL_DUPLEX_MODE;
  868. out_write:
  869. wrlp(mp, PORT_SERIAL_CONTROL, pscr);
  870. }
  871. /* statistics ***************************************************************/
  872. static struct net_device_stats *mv643xx_eth_get_stats(struct net_device *dev)
  873. {
  874. struct mv643xx_eth_private *mp = netdev_priv(dev);
  875. struct net_device_stats *stats = &dev->stats;
  876. unsigned long tx_packets = 0;
  877. unsigned long tx_bytes = 0;
  878. unsigned long tx_dropped = 0;
  879. int i;
  880. for (i = 0; i < mp->txq_count; i++) {
  881. struct tx_queue *txq = mp->txq + i;
  882. tx_packets += txq->tx_packets;
  883. tx_bytes += txq->tx_bytes;
  884. tx_dropped += txq->tx_dropped;
  885. }
  886. stats->tx_packets = tx_packets;
  887. stats->tx_bytes = tx_bytes;
  888. stats->tx_dropped = tx_dropped;
  889. return stats;
  890. }
  891. static inline u32 mib_read(struct mv643xx_eth_private *mp, int offset)
  892. {
  893. return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
  894. }
  895. static void mib_counters_clear(struct mv643xx_eth_private *mp)
  896. {
  897. int i;
  898. for (i = 0; i < 0x80; i += 4)
  899. mib_read(mp, i);
  900. /* Clear non MIB hw counters also */
  901. rdlp(mp, RX_DISCARD_FRAME_CNT);
  902. rdlp(mp, RX_OVERRUN_FRAME_CNT);
  903. }
  904. static void mib_counters_update(struct mv643xx_eth_private *mp)
  905. {
  906. struct mib_counters *p = &mp->mib_counters;
  907. spin_lock_bh(&mp->mib_counters_lock);
  908. p->good_octets_received += mib_read(mp, 0x00);
  909. p->bad_octets_received += mib_read(mp, 0x08);
  910. p->internal_mac_transmit_err += mib_read(mp, 0x0c);
  911. p->good_frames_received += mib_read(mp, 0x10);
  912. p->bad_frames_received += mib_read(mp, 0x14);
  913. p->broadcast_frames_received += mib_read(mp, 0x18);
  914. p->multicast_frames_received += mib_read(mp, 0x1c);
  915. p->frames_64_octets += mib_read(mp, 0x20);
  916. p->frames_65_to_127_octets += mib_read(mp, 0x24);
  917. p->frames_128_to_255_octets += mib_read(mp, 0x28);
  918. p->frames_256_to_511_octets += mib_read(mp, 0x2c);
  919. p->frames_512_to_1023_octets += mib_read(mp, 0x30);
  920. p->frames_1024_to_max_octets += mib_read(mp, 0x34);
  921. p->good_octets_sent += mib_read(mp, 0x38);
  922. p->good_frames_sent += mib_read(mp, 0x40);
  923. p->excessive_collision += mib_read(mp, 0x44);
  924. p->multicast_frames_sent += mib_read(mp, 0x48);
  925. p->broadcast_frames_sent += mib_read(mp, 0x4c);
  926. p->unrec_mac_control_received += mib_read(mp, 0x50);
  927. p->fc_sent += mib_read(mp, 0x54);
  928. p->good_fc_received += mib_read(mp, 0x58);
  929. p->bad_fc_received += mib_read(mp, 0x5c);
  930. p->undersize_received += mib_read(mp, 0x60);
  931. p->fragments_received += mib_read(mp, 0x64);
  932. p->oversize_received += mib_read(mp, 0x68);
  933. p->jabber_received += mib_read(mp, 0x6c);
  934. p->mac_receive_error += mib_read(mp, 0x70);
  935. p->bad_crc_event += mib_read(mp, 0x74);
  936. p->collision += mib_read(mp, 0x78);
  937. p->late_collision += mib_read(mp, 0x7c);
  938. /* Non MIB hardware counters */
  939. p->rx_discard += rdlp(mp, RX_DISCARD_FRAME_CNT);
  940. p->rx_overrun += rdlp(mp, RX_OVERRUN_FRAME_CNT);
  941. spin_unlock_bh(&mp->mib_counters_lock);
  942. mod_timer(&mp->mib_counters_timer, jiffies + 30 * HZ);
  943. }
  944. static void mib_counters_timer_wrapper(unsigned long _mp)
  945. {
  946. struct mv643xx_eth_private *mp = (void *)_mp;
  947. mib_counters_update(mp);
  948. }
  949. /* interrupt coalescing *****************************************************/
  950. /*
  951. * Hardware coalescing parameters are set in units of 64 t_clk
  952. * cycles. I.e.:
  953. *
  954. * coal_delay_in_usec = 64000000 * register_value / t_clk_rate
  955. *
  956. * register_value = coal_delay_in_usec * t_clk_rate / 64000000
  957. *
  958. * In the ->set*() methods, we round the computed register value
  959. * to the nearest integer.
  960. */
  961. static unsigned int get_rx_coal(struct mv643xx_eth_private *mp)
  962. {
  963. u32 val = rdlp(mp, SDMA_CONFIG);
  964. u64 temp;
  965. if (mp->shared->extended_rx_coal_limit)
  966. temp = ((val & 0x02000000) >> 10) | ((val & 0x003fff80) >> 7);
  967. else
  968. temp = (val & 0x003fff00) >> 8;
  969. temp *= 64000000;
  970. do_div(temp, mp->t_clk);
  971. return (unsigned int)temp;
  972. }
  973. static void set_rx_coal(struct mv643xx_eth_private *mp, unsigned int usec)
  974. {
  975. u64 temp;
  976. u32 val;
  977. temp = (u64)usec * mp->t_clk;
  978. temp += 31999999;
  979. do_div(temp, 64000000);
  980. val = rdlp(mp, SDMA_CONFIG);
  981. if (mp->shared->extended_rx_coal_limit) {
  982. if (temp > 0xffff)
  983. temp = 0xffff;
  984. val &= ~0x023fff80;
  985. val |= (temp & 0x8000) << 10;
  986. val |= (temp & 0x7fff) << 7;
  987. } else {
  988. if (temp > 0x3fff)
  989. temp = 0x3fff;
  990. val &= ~0x003fff00;
  991. val |= (temp & 0x3fff) << 8;
  992. }
  993. wrlp(mp, SDMA_CONFIG, val);
  994. }
  995. static unsigned int get_tx_coal(struct mv643xx_eth_private *mp)
  996. {
  997. u64 temp;
  998. temp = (rdlp(mp, TX_FIFO_URGENT_THRESHOLD) & 0x3fff0) >> 4;
  999. temp *= 64000000;
  1000. do_div(temp, mp->t_clk);
  1001. return (unsigned int)temp;
  1002. }
  1003. static void set_tx_coal(struct mv643xx_eth_private *mp, unsigned int usec)
  1004. {
  1005. u64 temp;
  1006. temp = (u64)usec * mp->t_clk;
  1007. temp += 31999999;
  1008. do_div(temp, 64000000);
  1009. if (temp > 0x3fff)
  1010. temp = 0x3fff;
  1011. wrlp(mp, TX_FIFO_URGENT_THRESHOLD, temp << 4);
  1012. }
  1013. /* ethtool ******************************************************************/
  1014. struct mv643xx_eth_stats {
  1015. char stat_string[ETH_GSTRING_LEN];
  1016. int sizeof_stat;
  1017. int netdev_off;
  1018. int mp_off;
  1019. };
  1020. #define SSTAT(m) \
  1021. { #m, FIELD_SIZEOF(struct net_device_stats, m), \
  1022. offsetof(struct net_device, stats.m), -1 }
  1023. #define MIBSTAT(m) \
  1024. { #m, FIELD_SIZEOF(struct mib_counters, m), \
  1025. -1, offsetof(struct mv643xx_eth_private, mib_counters.m) }
  1026. static const struct mv643xx_eth_stats mv643xx_eth_stats[] = {
  1027. SSTAT(rx_packets),
  1028. SSTAT(tx_packets),
  1029. SSTAT(rx_bytes),
  1030. SSTAT(tx_bytes),
  1031. SSTAT(rx_errors),
  1032. SSTAT(tx_errors),
  1033. SSTAT(rx_dropped),
  1034. SSTAT(tx_dropped),
  1035. MIBSTAT(good_octets_received),
  1036. MIBSTAT(bad_octets_received),
  1037. MIBSTAT(internal_mac_transmit_err),
  1038. MIBSTAT(good_frames_received),
  1039. MIBSTAT(bad_frames_received),
  1040. MIBSTAT(broadcast_frames_received),
  1041. MIBSTAT(multicast_frames_received),
  1042. MIBSTAT(frames_64_octets),
  1043. MIBSTAT(frames_65_to_127_octets),
  1044. MIBSTAT(frames_128_to_255_octets),
  1045. MIBSTAT(frames_256_to_511_octets),
  1046. MIBSTAT(frames_512_to_1023_octets),
  1047. MIBSTAT(frames_1024_to_max_octets),
  1048. MIBSTAT(good_octets_sent),
  1049. MIBSTAT(good_frames_sent),
  1050. MIBSTAT(excessive_collision),
  1051. MIBSTAT(multicast_frames_sent),
  1052. MIBSTAT(broadcast_frames_sent),
  1053. MIBSTAT(unrec_mac_control_received),
  1054. MIBSTAT(fc_sent),
  1055. MIBSTAT(good_fc_received),
  1056. MIBSTAT(bad_fc_received),
  1057. MIBSTAT(undersize_received),
  1058. MIBSTAT(fragments_received),
  1059. MIBSTAT(oversize_received),
  1060. MIBSTAT(jabber_received),
  1061. MIBSTAT(mac_receive_error),
  1062. MIBSTAT(bad_crc_event),
  1063. MIBSTAT(collision),
  1064. MIBSTAT(late_collision),
  1065. MIBSTAT(rx_discard),
  1066. MIBSTAT(rx_overrun),
  1067. };
  1068. static int
  1069. mv643xx_eth_get_settings_phy(struct mv643xx_eth_private *mp,
  1070. struct ethtool_cmd *cmd)
  1071. {
  1072. int err;
  1073. err = phy_read_status(mp->phy);
  1074. if (err == 0)
  1075. err = phy_ethtool_gset(mp->phy, cmd);
  1076. /*
  1077. * The MAC does not support 1000baseT_Half.
  1078. */
  1079. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  1080. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1081. return err;
  1082. }
  1083. static int
  1084. mv643xx_eth_get_settings_phyless(struct mv643xx_eth_private *mp,
  1085. struct ethtool_cmd *cmd)
  1086. {
  1087. u32 port_status;
  1088. port_status = rdlp(mp, PORT_STATUS);
  1089. cmd->supported = SUPPORTED_MII;
  1090. cmd->advertising = ADVERTISED_MII;
  1091. switch (port_status & PORT_SPEED_MASK) {
  1092. case PORT_SPEED_10:
  1093. ethtool_cmd_speed_set(cmd, SPEED_10);
  1094. break;
  1095. case PORT_SPEED_100:
  1096. ethtool_cmd_speed_set(cmd, SPEED_100);
  1097. break;
  1098. case PORT_SPEED_1000:
  1099. ethtool_cmd_speed_set(cmd, SPEED_1000);
  1100. break;
  1101. default:
  1102. cmd->speed = -1;
  1103. break;
  1104. }
  1105. cmd->duplex = (port_status & FULL_DUPLEX) ? DUPLEX_FULL : DUPLEX_HALF;
  1106. cmd->port = PORT_MII;
  1107. cmd->phy_address = 0;
  1108. cmd->transceiver = XCVR_INTERNAL;
  1109. cmd->autoneg = AUTONEG_DISABLE;
  1110. cmd->maxtxpkt = 1;
  1111. cmd->maxrxpkt = 1;
  1112. return 0;
  1113. }
  1114. static void
  1115. mv643xx_eth_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  1116. {
  1117. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1118. wol->supported = 0;
  1119. wol->wolopts = 0;
  1120. if (mp->phy)
  1121. phy_ethtool_get_wol(mp->phy, wol);
  1122. }
  1123. static int
  1124. mv643xx_eth_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  1125. {
  1126. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1127. int err;
  1128. if (mp->phy == NULL)
  1129. return -EOPNOTSUPP;
  1130. err = phy_ethtool_set_wol(mp->phy, wol);
  1131. /* Given that mv643xx_eth works without the marvell-specific PHY driver,
  1132. * this debugging hint is useful to have.
  1133. */
  1134. if (err == -EOPNOTSUPP)
  1135. netdev_info(dev, "The PHY does not support set_wol, was CONFIG_MARVELL_PHY enabled?\n");
  1136. return err;
  1137. }
  1138. static int
  1139. mv643xx_eth_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1140. {
  1141. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1142. if (mp->phy != NULL)
  1143. return mv643xx_eth_get_settings_phy(mp, cmd);
  1144. else
  1145. return mv643xx_eth_get_settings_phyless(mp, cmd);
  1146. }
  1147. static int
  1148. mv643xx_eth_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1149. {
  1150. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1151. int ret;
  1152. if (mp->phy == NULL)
  1153. return -EINVAL;
  1154. /*
  1155. * The MAC does not support 1000baseT_Half.
  1156. */
  1157. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1158. ret = phy_ethtool_sset(mp->phy, cmd);
  1159. if (!ret)
  1160. mv643xx_adjust_pscr(mp);
  1161. return ret;
  1162. }
  1163. static void mv643xx_eth_get_drvinfo(struct net_device *dev,
  1164. struct ethtool_drvinfo *drvinfo)
  1165. {
  1166. strlcpy(drvinfo->driver, mv643xx_eth_driver_name,
  1167. sizeof(drvinfo->driver));
  1168. strlcpy(drvinfo->version, mv643xx_eth_driver_version,
  1169. sizeof(drvinfo->version));
  1170. strlcpy(drvinfo->fw_version, "N/A", sizeof(drvinfo->fw_version));
  1171. strlcpy(drvinfo->bus_info, "platform", sizeof(drvinfo->bus_info));
  1172. drvinfo->n_stats = ARRAY_SIZE(mv643xx_eth_stats);
  1173. }
  1174. static int mv643xx_eth_nway_reset(struct net_device *dev)
  1175. {
  1176. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1177. if (mp->phy == NULL)
  1178. return -EINVAL;
  1179. return genphy_restart_aneg(mp->phy);
  1180. }
  1181. static int
  1182. mv643xx_eth_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  1183. {
  1184. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1185. ec->rx_coalesce_usecs = get_rx_coal(mp);
  1186. ec->tx_coalesce_usecs = get_tx_coal(mp);
  1187. return 0;
  1188. }
  1189. static int
  1190. mv643xx_eth_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  1191. {
  1192. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1193. set_rx_coal(mp, ec->rx_coalesce_usecs);
  1194. set_tx_coal(mp, ec->tx_coalesce_usecs);
  1195. return 0;
  1196. }
  1197. static void
  1198. mv643xx_eth_get_ringparam(struct net_device *dev, struct ethtool_ringparam *er)
  1199. {
  1200. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1201. er->rx_max_pending = 4096;
  1202. er->tx_max_pending = 4096;
  1203. er->rx_pending = mp->rx_ring_size;
  1204. er->tx_pending = mp->tx_ring_size;
  1205. }
  1206. static int
  1207. mv643xx_eth_set_ringparam(struct net_device *dev, struct ethtool_ringparam *er)
  1208. {
  1209. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1210. if (er->rx_mini_pending || er->rx_jumbo_pending)
  1211. return -EINVAL;
  1212. mp->rx_ring_size = er->rx_pending < 4096 ? er->rx_pending : 4096;
  1213. mp->tx_ring_size = er->tx_pending < 4096 ? er->tx_pending : 4096;
  1214. if (netif_running(dev)) {
  1215. mv643xx_eth_stop(dev);
  1216. if (mv643xx_eth_open(dev)) {
  1217. netdev_err(dev,
  1218. "fatal error on re-opening device after ring param change\n");
  1219. return -ENOMEM;
  1220. }
  1221. }
  1222. return 0;
  1223. }
  1224. static int
  1225. mv643xx_eth_set_features(struct net_device *dev, netdev_features_t features)
  1226. {
  1227. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1228. bool rx_csum = features & NETIF_F_RXCSUM;
  1229. wrlp(mp, PORT_CONFIG, rx_csum ? 0x02000000 : 0x00000000);
  1230. return 0;
  1231. }
  1232. static void mv643xx_eth_get_strings(struct net_device *dev,
  1233. uint32_t stringset, uint8_t *data)
  1234. {
  1235. int i;
  1236. if (stringset == ETH_SS_STATS) {
  1237. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  1238. memcpy(data + i * ETH_GSTRING_LEN,
  1239. mv643xx_eth_stats[i].stat_string,
  1240. ETH_GSTRING_LEN);
  1241. }
  1242. }
  1243. }
  1244. static void mv643xx_eth_get_ethtool_stats(struct net_device *dev,
  1245. struct ethtool_stats *stats,
  1246. uint64_t *data)
  1247. {
  1248. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1249. int i;
  1250. mv643xx_eth_get_stats(dev);
  1251. mib_counters_update(mp);
  1252. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  1253. const struct mv643xx_eth_stats *stat;
  1254. void *p;
  1255. stat = mv643xx_eth_stats + i;
  1256. if (stat->netdev_off >= 0)
  1257. p = ((void *)mp->dev) + stat->netdev_off;
  1258. else
  1259. p = ((void *)mp) + stat->mp_off;
  1260. data[i] = (stat->sizeof_stat == 8) ?
  1261. *(uint64_t *)p : *(uint32_t *)p;
  1262. }
  1263. }
  1264. static int mv643xx_eth_get_sset_count(struct net_device *dev, int sset)
  1265. {
  1266. if (sset == ETH_SS_STATS)
  1267. return ARRAY_SIZE(mv643xx_eth_stats);
  1268. return -EOPNOTSUPP;
  1269. }
  1270. static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
  1271. .get_settings = mv643xx_eth_get_settings,
  1272. .set_settings = mv643xx_eth_set_settings,
  1273. .get_drvinfo = mv643xx_eth_get_drvinfo,
  1274. .nway_reset = mv643xx_eth_nway_reset,
  1275. .get_link = ethtool_op_get_link,
  1276. .get_coalesce = mv643xx_eth_get_coalesce,
  1277. .set_coalesce = mv643xx_eth_set_coalesce,
  1278. .get_ringparam = mv643xx_eth_get_ringparam,
  1279. .set_ringparam = mv643xx_eth_set_ringparam,
  1280. .get_strings = mv643xx_eth_get_strings,
  1281. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  1282. .get_sset_count = mv643xx_eth_get_sset_count,
  1283. .get_ts_info = ethtool_op_get_ts_info,
  1284. .get_wol = mv643xx_eth_get_wol,
  1285. .set_wol = mv643xx_eth_set_wol,
  1286. };
  1287. /* address handling *********************************************************/
  1288. static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
  1289. {
  1290. unsigned int mac_h = rdlp(mp, MAC_ADDR_HIGH);
  1291. unsigned int mac_l = rdlp(mp, MAC_ADDR_LOW);
  1292. addr[0] = (mac_h >> 24) & 0xff;
  1293. addr[1] = (mac_h >> 16) & 0xff;
  1294. addr[2] = (mac_h >> 8) & 0xff;
  1295. addr[3] = mac_h & 0xff;
  1296. addr[4] = (mac_l >> 8) & 0xff;
  1297. addr[5] = mac_l & 0xff;
  1298. }
  1299. static void uc_addr_set(struct mv643xx_eth_private *mp, unsigned char *addr)
  1300. {
  1301. wrlp(mp, MAC_ADDR_HIGH,
  1302. (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3]);
  1303. wrlp(mp, MAC_ADDR_LOW, (addr[4] << 8) | addr[5]);
  1304. }
  1305. static u32 uc_addr_filter_mask(struct net_device *dev)
  1306. {
  1307. struct netdev_hw_addr *ha;
  1308. u32 nibbles;
  1309. if (dev->flags & IFF_PROMISC)
  1310. return 0;
  1311. nibbles = 1 << (dev->dev_addr[5] & 0x0f);
  1312. netdev_for_each_uc_addr(ha, dev) {
  1313. if (memcmp(dev->dev_addr, ha->addr, 5))
  1314. return 0;
  1315. if ((dev->dev_addr[5] ^ ha->addr[5]) & 0xf0)
  1316. return 0;
  1317. nibbles |= 1 << (ha->addr[5] & 0x0f);
  1318. }
  1319. return nibbles;
  1320. }
  1321. static void mv643xx_eth_program_unicast_filter(struct net_device *dev)
  1322. {
  1323. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1324. u32 port_config;
  1325. u32 nibbles;
  1326. int i;
  1327. uc_addr_set(mp, dev->dev_addr);
  1328. port_config = rdlp(mp, PORT_CONFIG) & ~UNICAST_PROMISCUOUS_MODE;
  1329. nibbles = uc_addr_filter_mask(dev);
  1330. if (!nibbles) {
  1331. port_config |= UNICAST_PROMISCUOUS_MODE;
  1332. nibbles = 0xffff;
  1333. }
  1334. for (i = 0; i < 16; i += 4) {
  1335. int off = UNICAST_TABLE(mp->port_num) + i;
  1336. u32 v;
  1337. v = 0;
  1338. if (nibbles & 1)
  1339. v |= 0x00000001;
  1340. if (nibbles & 2)
  1341. v |= 0x00000100;
  1342. if (nibbles & 4)
  1343. v |= 0x00010000;
  1344. if (nibbles & 8)
  1345. v |= 0x01000000;
  1346. nibbles >>= 4;
  1347. wrl(mp, off, v);
  1348. }
  1349. wrlp(mp, PORT_CONFIG, port_config);
  1350. }
  1351. static int addr_crc(unsigned char *addr)
  1352. {
  1353. int crc = 0;
  1354. int i;
  1355. for (i = 0; i < 6; i++) {
  1356. int j;
  1357. crc = (crc ^ addr[i]) << 8;
  1358. for (j = 7; j >= 0; j--) {
  1359. if (crc & (0x100 << j))
  1360. crc ^= 0x107 << j;
  1361. }
  1362. }
  1363. return crc;
  1364. }
  1365. static void mv643xx_eth_program_multicast_filter(struct net_device *dev)
  1366. {
  1367. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1368. u32 *mc_spec;
  1369. u32 *mc_other;
  1370. struct netdev_hw_addr *ha;
  1371. int i;
  1372. if (dev->flags & (IFF_PROMISC | IFF_ALLMULTI)) {
  1373. int port_num;
  1374. u32 accept;
  1375. oom:
  1376. port_num = mp->port_num;
  1377. accept = 0x01010101;
  1378. for (i = 0; i < 0x100; i += 4) {
  1379. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + i, accept);
  1380. wrl(mp, OTHER_MCAST_TABLE(port_num) + i, accept);
  1381. }
  1382. return;
  1383. }
  1384. mc_spec = kmalloc(0x200, GFP_ATOMIC);
  1385. if (mc_spec == NULL)
  1386. goto oom;
  1387. mc_other = mc_spec + (0x100 >> 2);
  1388. memset(mc_spec, 0, 0x100);
  1389. memset(mc_other, 0, 0x100);
  1390. netdev_for_each_mc_addr(ha, dev) {
  1391. u8 *a = ha->addr;
  1392. u32 *table;
  1393. int entry;
  1394. if (memcmp(a, "\x01\x00\x5e\x00\x00", 5) == 0) {
  1395. table = mc_spec;
  1396. entry = a[5];
  1397. } else {
  1398. table = mc_other;
  1399. entry = addr_crc(a);
  1400. }
  1401. table[entry >> 2] |= 1 << (8 * (entry & 3));
  1402. }
  1403. for (i = 0; i < 0x100; i += 4) {
  1404. wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i, mc_spec[i >> 2]);
  1405. wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i, mc_other[i >> 2]);
  1406. }
  1407. kfree(mc_spec);
  1408. }
  1409. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  1410. {
  1411. mv643xx_eth_program_unicast_filter(dev);
  1412. mv643xx_eth_program_multicast_filter(dev);
  1413. }
  1414. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  1415. {
  1416. struct sockaddr *sa = addr;
  1417. if (!is_valid_ether_addr(sa->sa_data))
  1418. return -EADDRNOTAVAIL;
  1419. memcpy(dev->dev_addr, sa->sa_data, ETH_ALEN);
  1420. netif_addr_lock_bh(dev);
  1421. mv643xx_eth_program_unicast_filter(dev);
  1422. netif_addr_unlock_bh(dev);
  1423. return 0;
  1424. }
  1425. /* rx/tx queue initialisation ***********************************************/
  1426. static int rxq_init(struct mv643xx_eth_private *mp, int index)
  1427. {
  1428. struct rx_queue *rxq = mp->rxq + index;
  1429. struct rx_desc *rx_desc;
  1430. int size;
  1431. int i;
  1432. rxq->index = index;
  1433. rxq->rx_ring_size = mp->rx_ring_size;
  1434. rxq->rx_desc_count = 0;
  1435. rxq->rx_curr_desc = 0;
  1436. rxq->rx_used_desc = 0;
  1437. size = rxq->rx_ring_size * sizeof(struct rx_desc);
  1438. if (index == 0 && size <= mp->rx_desc_sram_size) {
  1439. rxq->rx_desc_area = ioremap(mp->rx_desc_sram_addr,
  1440. mp->rx_desc_sram_size);
  1441. rxq->rx_desc_dma = mp->rx_desc_sram_addr;
  1442. } else {
  1443. rxq->rx_desc_area = dma_alloc_coherent(mp->dev->dev.parent,
  1444. size, &rxq->rx_desc_dma,
  1445. GFP_KERNEL);
  1446. }
  1447. if (rxq->rx_desc_area == NULL) {
  1448. netdev_err(mp->dev,
  1449. "can't allocate rx ring (%d bytes)\n", size);
  1450. goto out;
  1451. }
  1452. memset(rxq->rx_desc_area, 0, size);
  1453. rxq->rx_desc_area_size = size;
  1454. rxq->rx_skb = kcalloc(rxq->rx_ring_size, sizeof(*rxq->rx_skb),
  1455. GFP_KERNEL);
  1456. if (rxq->rx_skb == NULL)
  1457. goto out_free;
  1458. rx_desc = rxq->rx_desc_area;
  1459. for (i = 0; i < rxq->rx_ring_size; i++) {
  1460. int nexti;
  1461. nexti = i + 1;
  1462. if (nexti == rxq->rx_ring_size)
  1463. nexti = 0;
  1464. rx_desc[i].next_desc_ptr = rxq->rx_desc_dma +
  1465. nexti * sizeof(struct rx_desc);
  1466. }
  1467. return 0;
  1468. out_free:
  1469. if (index == 0 && size <= mp->rx_desc_sram_size)
  1470. iounmap(rxq->rx_desc_area);
  1471. else
  1472. dma_free_coherent(mp->dev->dev.parent, size,
  1473. rxq->rx_desc_area,
  1474. rxq->rx_desc_dma);
  1475. out:
  1476. return -ENOMEM;
  1477. }
  1478. static void rxq_deinit(struct rx_queue *rxq)
  1479. {
  1480. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  1481. int i;
  1482. rxq_disable(rxq);
  1483. for (i = 0; i < rxq->rx_ring_size; i++) {
  1484. if (rxq->rx_skb[i]) {
  1485. dev_kfree_skb(rxq->rx_skb[i]);
  1486. rxq->rx_desc_count--;
  1487. }
  1488. }
  1489. if (rxq->rx_desc_count) {
  1490. netdev_err(mp->dev, "error freeing rx ring -- %d skbs stuck\n",
  1491. rxq->rx_desc_count);
  1492. }
  1493. if (rxq->index == 0 &&
  1494. rxq->rx_desc_area_size <= mp->rx_desc_sram_size)
  1495. iounmap(rxq->rx_desc_area);
  1496. else
  1497. dma_free_coherent(mp->dev->dev.parent, rxq->rx_desc_area_size,
  1498. rxq->rx_desc_area, rxq->rx_desc_dma);
  1499. kfree(rxq->rx_skb);
  1500. }
  1501. static int txq_init(struct mv643xx_eth_private *mp, int index)
  1502. {
  1503. struct tx_queue *txq = mp->txq + index;
  1504. struct tx_desc *tx_desc;
  1505. int size;
  1506. int i;
  1507. txq->index = index;
  1508. txq->tx_ring_size = mp->tx_ring_size;
  1509. txq->tx_desc_count = 0;
  1510. txq->tx_curr_desc = 0;
  1511. txq->tx_used_desc = 0;
  1512. size = txq->tx_ring_size * sizeof(struct tx_desc);
  1513. if (index == 0 && size <= mp->tx_desc_sram_size) {
  1514. txq->tx_desc_area = ioremap(mp->tx_desc_sram_addr,
  1515. mp->tx_desc_sram_size);
  1516. txq->tx_desc_dma = mp->tx_desc_sram_addr;
  1517. } else {
  1518. txq->tx_desc_area = dma_alloc_coherent(mp->dev->dev.parent,
  1519. size, &txq->tx_desc_dma,
  1520. GFP_KERNEL);
  1521. }
  1522. if (txq->tx_desc_area == NULL) {
  1523. netdev_err(mp->dev,
  1524. "can't allocate tx ring (%d bytes)\n", size);
  1525. return -ENOMEM;
  1526. }
  1527. memset(txq->tx_desc_area, 0, size);
  1528. txq->tx_desc_area_size = size;
  1529. tx_desc = txq->tx_desc_area;
  1530. for (i = 0; i < txq->tx_ring_size; i++) {
  1531. struct tx_desc *txd = tx_desc + i;
  1532. int nexti;
  1533. nexti = i + 1;
  1534. if (nexti == txq->tx_ring_size)
  1535. nexti = 0;
  1536. txd->cmd_sts = 0;
  1537. txd->next_desc_ptr = txq->tx_desc_dma +
  1538. nexti * sizeof(struct tx_desc);
  1539. }
  1540. skb_queue_head_init(&txq->tx_skb);
  1541. return 0;
  1542. }
  1543. static void txq_deinit(struct tx_queue *txq)
  1544. {
  1545. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  1546. txq_disable(txq);
  1547. txq_reclaim(txq, txq->tx_ring_size, 1);
  1548. BUG_ON(txq->tx_used_desc != txq->tx_curr_desc);
  1549. if (txq->index == 0 &&
  1550. txq->tx_desc_area_size <= mp->tx_desc_sram_size)
  1551. iounmap(txq->tx_desc_area);
  1552. else
  1553. dma_free_coherent(mp->dev->dev.parent, txq->tx_desc_area_size,
  1554. txq->tx_desc_area, txq->tx_desc_dma);
  1555. }
  1556. /* netdev ops and related ***************************************************/
  1557. static int mv643xx_eth_collect_events(struct mv643xx_eth_private *mp)
  1558. {
  1559. u32 int_cause;
  1560. u32 int_cause_ext;
  1561. int_cause = rdlp(mp, INT_CAUSE) & mp->int_mask;
  1562. if (int_cause == 0)
  1563. return 0;
  1564. int_cause_ext = 0;
  1565. if (int_cause & INT_EXT) {
  1566. int_cause &= ~INT_EXT;
  1567. int_cause_ext = rdlp(mp, INT_CAUSE_EXT);
  1568. }
  1569. if (int_cause) {
  1570. wrlp(mp, INT_CAUSE, ~int_cause);
  1571. mp->work_tx_end |= ((int_cause & INT_TX_END) >> 19) &
  1572. ~(rdlp(mp, TXQ_COMMAND) & 0xff);
  1573. mp->work_rx |= (int_cause & INT_RX) >> 2;
  1574. }
  1575. int_cause_ext &= INT_EXT_LINK_PHY | INT_EXT_TX;
  1576. if (int_cause_ext) {
  1577. wrlp(mp, INT_CAUSE_EXT, ~int_cause_ext);
  1578. if (int_cause_ext & INT_EXT_LINK_PHY)
  1579. mp->work_link = 1;
  1580. mp->work_tx |= int_cause_ext & INT_EXT_TX;
  1581. }
  1582. return 1;
  1583. }
  1584. static irqreturn_t mv643xx_eth_irq(int irq, void *dev_id)
  1585. {
  1586. struct net_device *dev = (struct net_device *)dev_id;
  1587. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1588. if (unlikely(!mv643xx_eth_collect_events(mp)))
  1589. return IRQ_NONE;
  1590. wrlp(mp, INT_MASK, 0);
  1591. napi_schedule(&mp->napi);
  1592. return IRQ_HANDLED;
  1593. }
  1594. static void handle_link_event(struct mv643xx_eth_private *mp)
  1595. {
  1596. struct net_device *dev = mp->dev;
  1597. u32 port_status;
  1598. int speed;
  1599. int duplex;
  1600. int fc;
  1601. port_status = rdlp(mp, PORT_STATUS);
  1602. if (!(port_status & LINK_UP)) {
  1603. if (netif_carrier_ok(dev)) {
  1604. int i;
  1605. netdev_info(dev, "link down\n");
  1606. netif_carrier_off(dev);
  1607. for (i = 0; i < mp->txq_count; i++) {
  1608. struct tx_queue *txq = mp->txq + i;
  1609. txq_reclaim(txq, txq->tx_ring_size, 1);
  1610. txq_reset_hw_ptr(txq);
  1611. }
  1612. }
  1613. return;
  1614. }
  1615. switch (port_status & PORT_SPEED_MASK) {
  1616. case PORT_SPEED_10:
  1617. speed = 10;
  1618. break;
  1619. case PORT_SPEED_100:
  1620. speed = 100;
  1621. break;
  1622. case PORT_SPEED_1000:
  1623. speed = 1000;
  1624. break;
  1625. default:
  1626. speed = -1;
  1627. break;
  1628. }
  1629. duplex = (port_status & FULL_DUPLEX) ? 1 : 0;
  1630. fc = (port_status & FLOW_CONTROL_ENABLED) ? 1 : 0;
  1631. netdev_info(dev, "link up, %d Mb/s, %s duplex, flow control %sabled\n",
  1632. speed, duplex ? "full" : "half", fc ? "en" : "dis");
  1633. if (!netif_carrier_ok(dev))
  1634. netif_carrier_on(dev);
  1635. }
  1636. static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
  1637. {
  1638. struct mv643xx_eth_private *mp;
  1639. int work_done;
  1640. mp = container_of(napi, struct mv643xx_eth_private, napi);
  1641. if (unlikely(mp->oom)) {
  1642. mp->oom = 0;
  1643. del_timer(&mp->rx_oom);
  1644. }
  1645. work_done = 0;
  1646. while (work_done < budget) {
  1647. u8 queue_mask;
  1648. int queue;
  1649. int work_tbd;
  1650. if (mp->work_link) {
  1651. mp->work_link = 0;
  1652. handle_link_event(mp);
  1653. work_done++;
  1654. continue;
  1655. }
  1656. queue_mask = mp->work_tx | mp->work_tx_end | mp->work_rx;
  1657. if (likely(!mp->oom))
  1658. queue_mask |= mp->work_rx_refill;
  1659. if (!queue_mask) {
  1660. if (mv643xx_eth_collect_events(mp))
  1661. continue;
  1662. break;
  1663. }
  1664. queue = fls(queue_mask) - 1;
  1665. queue_mask = 1 << queue;
  1666. work_tbd = budget - work_done;
  1667. if (work_tbd > 16)
  1668. work_tbd = 16;
  1669. if (mp->work_tx_end & queue_mask) {
  1670. txq_kick(mp->txq + queue);
  1671. } else if (mp->work_tx & queue_mask) {
  1672. work_done += txq_reclaim(mp->txq + queue, work_tbd, 0);
  1673. txq_maybe_wake(mp->txq + queue);
  1674. } else if (mp->work_rx & queue_mask) {
  1675. work_done += rxq_process(mp->rxq + queue, work_tbd);
  1676. } else if (!mp->oom && (mp->work_rx_refill & queue_mask)) {
  1677. work_done += rxq_refill(mp->rxq + queue, work_tbd);
  1678. } else {
  1679. BUG();
  1680. }
  1681. }
  1682. if (work_done < budget) {
  1683. if (mp->oom)
  1684. mod_timer(&mp->rx_oom, jiffies + (HZ / 10));
  1685. napi_complete(napi);
  1686. wrlp(mp, INT_MASK, mp->int_mask);
  1687. }
  1688. return work_done;
  1689. }
  1690. static inline void oom_timer_wrapper(unsigned long data)
  1691. {
  1692. struct mv643xx_eth_private *mp = (void *)data;
  1693. napi_schedule(&mp->napi);
  1694. }
  1695. static void phy_reset(struct mv643xx_eth_private *mp)
  1696. {
  1697. int data;
  1698. data = phy_read(mp->phy, MII_BMCR);
  1699. if (data < 0)
  1700. return;
  1701. data |= BMCR_RESET;
  1702. if (phy_write(mp->phy, MII_BMCR, data) < 0)
  1703. return;
  1704. do {
  1705. data = phy_read(mp->phy, MII_BMCR);
  1706. } while (data >= 0 && data & BMCR_RESET);
  1707. }
  1708. static void port_start(struct mv643xx_eth_private *mp)
  1709. {
  1710. u32 pscr;
  1711. int i;
  1712. /*
  1713. * Perform PHY reset, if there is a PHY.
  1714. */
  1715. if (mp->phy != NULL) {
  1716. struct ethtool_cmd cmd;
  1717. mv643xx_eth_get_settings(mp->dev, &cmd);
  1718. phy_reset(mp);
  1719. mv643xx_eth_set_settings(mp->dev, &cmd);
  1720. }
  1721. /*
  1722. * Configure basic link parameters.
  1723. */
  1724. pscr = rdlp(mp, PORT_SERIAL_CONTROL);
  1725. pscr |= SERIAL_PORT_ENABLE;
  1726. wrlp(mp, PORT_SERIAL_CONTROL, pscr);
  1727. pscr |= DO_NOT_FORCE_LINK_FAIL;
  1728. if (mp->phy == NULL)
  1729. pscr |= FORCE_LINK_PASS;
  1730. wrlp(mp, PORT_SERIAL_CONTROL, pscr);
  1731. /*
  1732. * Configure TX path and queues.
  1733. */
  1734. tx_set_rate(mp, 1000000000, 16777216);
  1735. for (i = 0; i < mp->txq_count; i++) {
  1736. struct tx_queue *txq = mp->txq + i;
  1737. txq_reset_hw_ptr(txq);
  1738. txq_set_rate(txq, 1000000000, 16777216);
  1739. txq_set_fixed_prio_mode(txq);
  1740. }
  1741. /*
  1742. * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
  1743. * frames to RX queue #0, and include the pseudo-header when
  1744. * calculating receive checksums.
  1745. */
  1746. mv643xx_eth_set_features(mp->dev, mp->dev->features);
  1747. /*
  1748. * Treat BPDUs as normal multicasts, and disable partition mode.
  1749. */
  1750. wrlp(mp, PORT_CONFIG_EXT, 0x00000000);
  1751. /*
  1752. * Add configured unicast addresses to address filter table.
  1753. */
  1754. mv643xx_eth_program_unicast_filter(mp->dev);
  1755. /*
  1756. * Enable the receive queues.
  1757. */
  1758. for (i = 0; i < mp->rxq_count; i++) {
  1759. struct rx_queue *rxq = mp->rxq + i;
  1760. u32 addr;
  1761. addr = (u32)rxq->rx_desc_dma;
  1762. addr += rxq->rx_curr_desc * sizeof(struct rx_desc);
  1763. wrlp(mp, RXQ_CURRENT_DESC_PTR(i), addr);
  1764. rxq_enable(rxq);
  1765. }
  1766. }
  1767. static void mv643xx_eth_recalc_skb_size(struct mv643xx_eth_private *mp)
  1768. {
  1769. int skb_size;
  1770. /*
  1771. * Reserve 2+14 bytes for an ethernet header (the hardware
  1772. * automatically prepends 2 bytes of dummy data to each
  1773. * received packet), 16 bytes for up to four VLAN tags, and
  1774. * 4 bytes for the trailing FCS -- 36 bytes total.
  1775. */
  1776. skb_size = mp->dev->mtu + 36;
  1777. /*
  1778. * Make sure that the skb size is a multiple of 8 bytes, as
  1779. * the lower three bits of the receive descriptor's buffer
  1780. * size field are ignored by the hardware.
  1781. */
  1782. mp->skb_size = (skb_size + 7) & ~7;
  1783. /*
  1784. * If NET_SKB_PAD is smaller than a cache line,
  1785. * netdev_alloc_skb() will cause skb->data to be misaligned
  1786. * to a cache line boundary. If this is the case, include
  1787. * some extra space to allow re-aligning the data area.
  1788. */
  1789. mp->skb_size += SKB_DMA_REALIGN;
  1790. }
  1791. static int mv643xx_eth_open(struct net_device *dev)
  1792. {
  1793. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1794. int err;
  1795. int i;
  1796. wrlp(mp, INT_CAUSE, 0);
  1797. wrlp(mp, INT_CAUSE_EXT, 0);
  1798. rdlp(mp, INT_CAUSE_EXT);
  1799. err = request_irq(dev->irq, mv643xx_eth_irq,
  1800. IRQF_SHARED, dev->name, dev);
  1801. if (err) {
  1802. netdev_err(dev, "can't assign irq\n");
  1803. return -EAGAIN;
  1804. }
  1805. mv643xx_eth_recalc_skb_size(mp);
  1806. napi_enable(&mp->napi);
  1807. mp->int_mask = INT_EXT;
  1808. for (i = 0; i < mp->rxq_count; i++) {
  1809. err = rxq_init(mp, i);
  1810. if (err) {
  1811. while (--i >= 0)
  1812. rxq_deinit(mp->rxq + i);
  1813. goto out;
  1814. }
  1815. rxq_refill(mp->rxq + i, INT_MAX);
  1816. mp->int_mask |= INT_RX_0 << i;
  1817. }
  1818. if (mp->oom) {
  1819. mp->rx_oom.expires = jiffies + (HZ / 10);
  1820. add_timer(&mp->rx_oom);
  1821. }
  1822. for (i = 0; i < mp->txq_count; i++) {
  1823. err = txq_init(mp, i);
  1824. if (err) {
  1825. while (--i >= 0)
  1826. txq_deinit(mp->txq + i);
  1827. goto out_free;
  1828. }
  1829. mp->int_mask |= INT_TX_END_0 << i;
  1830. }
  1831. port_start(mp);
  1832. wrlp(mp, INT_MASK_EXT, INT_EXT_LINK_PHY | INT_EXT_TX);
  1833. wrlp(mp, INT_MASK, mp->int_mask);
  1834. return 0;
  1835. out_free:
  1836. for (i = 0; i < mp->rxq_count; i++)
  1837. rxq_deinit(mp->rxq + i);
  1838. out:
  1839. free_irq(dev->irq, dev);
  1840. return err;
  1841. }
  1842. static void port_reset(struct mv643xx_eth_private *mp)
  1843. {
  1844. unsigned int data;
  1845. int i;
  1846. for (i = 0; i < mp->rxq_count; i++)
  1847. rxq_disable(mp->rxq + i);
  1848. for (i = 0; i < mp->txq_count; i++)
  1849. txq_disable(mp->txq + i);
  1850. while (1) {
  1851. u32 ps = rdlp(mp, PORT_STATUS);
  1852. if ((ps & (TX_IN_PROGRESS | TX_FIFO_EMPTY)) == TX_FIFO_EMPTY)
  1853. break;
  1854. udelay(10);
  1855. }
  1856. /* Reset the Enable bit in the Configuration Register */
  1857. data = rdlp(mp, PORT_SERIAL_CONTROL);
  1858. data &= ~(SERIAL_PORT_ENABLE |
  1859. DO_NOT_FORCE_LINK_FAIL |
  1860. FORCE_LINK_PASS);
  1861. wrlp(mp, PORT_SERIAL_CONTROL, data);
  1862. }
  1863. static int mv643xx_eth_stop(struct net_device *dev)
  1864. {
  1865. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1866. int i;
  1867. wrlp(mp, INT_MASK_EXT, 0x00000000);
  1868. wrlp(mp, INT_MASK, 0x00000000);
  1869. rdlp(mp, INT_MASK);
  1870. napi_disable(&mp->napi);
  1871. del_timer_sync(&mp->rx_oom);
  1872. netif_carrier_off(dev);
  1873. free_irq(dev->irq, dev);
  1874. port_reset(mp);
  1875. mv643xx_eth_get_stats(dev);
  1876. mib_counters_update(mp);
  1877. del_timer_sync(&mp->mib_counters_timer);
  1878. for (i = 0; i < mp->rxq_count; i++)
  1879. rxq_deinit(mp->rxq + i);
  1880. for (i = 0; i < mp->txq_count; i++)
  1881. txq_deinit(mp->txq + i);
  1882. return 0;
  1883. }
  1884. static int mv643xx_eth_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1885. {
  1886. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1887. int ret;
  1888. if (mp->phy == NULL)
  1889. return -ENOTSUPP;
  1890. ret = phy_mii_ioctl(mp->phy, ifr, cmd);
  1891. if (!ret)
  1892. mv643xx_adjust_pscr(mp);
  1893. return ret;
  1894. }
  1895. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  1896. {
  1897. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1898. if (new_mtu < 64 || new_mtu > 9500)
  1899. return -EINVAL;
  1900. dev->mtu = new_mtu;
  1901. mv643xx_eth_recalc_skb_size(mp);
  1902. tx_set_rate(mp, 1000000000, 16777216);
  1903. if (!netif_running(dev))
  1904. return 0;
  1905. /*
  1906. * Stop and then re-open the interface. This will allocate RX
  1907. * skbs of the new MTU.
  1908. * There is a possible danger that the open will not succeed,
  1909. * due to memory being full.
  1910. */
  1911. mv643xx_eth_stop(dev);
  1912. if (mv643xx_eth_open(dev)) {
  1913. netdev_err(dev,
  1914. "fatal error on re-opening device after MTU change\n");
  1915. }
  1916. return 0;
  1917. }
  1918. static void tx_timeout_task(struct work_struct *ugly)
  1919. {
  1920. struct mv643xx_eth_private *mp;
  1921. mp = container_of(ugly, struct mv643xx_eth_private, tx_timeout_task);
  1922. if (netif_running(mp->dev)) {
  1923. netif_tx_stop_all_queues(mp->dev);
  1924. port_reset(mp);
  1925. port_start(mp);
  1926. netif_tx_wake_all_queues(mp->dev);
  1927. }
  1928. }
  1929. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  1930. {
  1931. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1932. netdev_info(dev, "tx timeout\n");
  1933. schedule_work(&mp->tx_timeout_task);
  1934. }
  1935. #ifdef CONFIG_NET_POLL_CONTROLLER
  1936. static void mv643xx_eth_netpoll(struct net_device *dev)
  1937. {
  1938. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1939. wrlp(mp, INT_MASK, 0x00000000);
  1940. rdlp(mp, INT_MASK);
  1941. mv643xx_eth_irq(dev->irq, dev);
  1942. wrlp(mp, INT_MASK, mp->int_mask);
  1943. }
  1944. #endif
  1945. /* platform glue ************************************************************/
  1946. static void
  1947. mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
  1948. const struct mbus_dram_target_info *dram)
  1949. {
  1950. void __iomem *base = msp->base;
  1951. u32 win_enable;
  1952. u32 win_protect;
  1953. int i;
  1954. for (i = 0; i < 6; i++) {
  1955. writel(0, base + WINDOW_BASE(i));
  1956. writel(0, base + WINDOW_SIZE(i));
  1957. if (i < 4)
  1958. writel(0, base + WINDOW_REMAP_HIGH(i));
  1959. }
  1960. win_enable = 0x3f;
  1961. win_protect = 0;
  1962. for (i = 0; i < dram->num_cs; i++) {
  1963. const struct mbus_dram_window *cs = dram->cs + i;
  1964. writel((cs->base & 0xffff0000) |
  1965. (cs->mbus_attr << 8) |
  1966. dram->mbus_dram_target_id, base + WINDOW_BASE(i));
  1967. writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
  1968. win_enable &= ~(1 << i);
  1969. win_protect |= 3 << (2 * i);
  1970. }
  1971. writel(win_enable, base + WINDOW_BAR_ENABLE);
  1972. msp->win_protect = win_protect;
  1973. }
  1974. static void infer_hw_params(struct mv643xx_eth_shared_private *msp)
  1975. {
  1976. /*
  1977. * Check whether we have a 14-bit coal limit field in bits
  1978. * [21:8], or a 16-bit coal limit in bits [25,21:7] of the
  1979. * SDMA config register.
  1980. */
  1981. writel(0x02000000, msp->base + 0x0400 + SDMA_CONFIG);
  1982. if (readl(msp->base + 0x0400 + SDMA_CONFIG) & 0x02000000)
  1983. msp->extended_rx_coal_limit = 1;
  1984. else
  1985. msp->extended_rx_coal_limit = 0;
  1986. /*
  1987. * Check whether the MAC supports TX rate control, and if
  1988. * yes, whether its associated registers are in the old or
  1989. * the new place.
  1990. */
  1991. writel(1, msp->base + 0x0400 + TX_BW_MTU_MOVED);
  1992. if (readl(msp->base + 0x0400 + TX_BW_MTU_MOVED) & 1) {
  1993. msp->tx_bw_control = TX_BW_CONTROL_NEW_LAYOUT;
  1994. } else {
  1995. writel(7, msp->base + 0x0400 + TX_BW_RATE);
  1996. if (readl(msp->base + 0x0400 + TX_BW_RATE) & 7)
  1997. msp->tx_bw_control = TX_BW_CONTROL_OLD_LAYOUT;
  1998. else
  1999. msp->tx_bw_control = TX_BW_CONTROL_ABSENT;
  2000. }
  2001. }
  2002. #if defined(CONFIG_OF)
  2003. static const struct of_device_id mv643xx_eth_shared_ids[] = {
  2004. { .compatible = "marvell,orion-eth", },
  2005. { .compatible = "marvell,kirkwood-eth", },
  2006. { }
  2007. };
  2008. MODULE_DEVICE_TABLE(of, mv643xx_eth_shared_ids);
  2009. #endif
  2010. #if defined(CONFIG_OF) && !defined(CONFIG_MV64X60)
  2011. #define mv643xx_eth_property(_np, _name, _v) \
  2012. do { \
  2013. u32 tmp; \
  2014. if (!of_property_read_u32(_np, "marvell," _name, &tmp)) \
  2015. _v = tmp; \
  2016. } while (0)
  2017. static struct platform_device *port_platdev[3];
  2018. static int mv643xx_eth_shared_of_add_port(struct platform_device *pdev,
  2019. struct device_node *pnp)
  2020. {
  2021. struct platform_device *ppdev;
  2022. struct mv643xx_eth_platform_data ppd;
  2023. struct resource res;
  2024. const char *mac_addr;
  2025. int ret;
  2026. int dev_num = 0;
  2027. memset(&ppd, 0, sizeof(ppd));
  2028. ppd.shared = pdev;
  2029. memset(&res, 0, sizeof(res));
  2030. if (!of_irq_to_resource(pnp, 0, &res)) {
  2031. dev_err(&pdev->dev, "missing interrupt on %s\n", pnp->name);
  2032. return -EINVAL;
  2033. }
  2034. if (of_property_read_u32(pnp, "reg", &ppd.port_number)) {
  2035. dev_err(&pdev->dev, "missing reg property on %s\n", pnp->name);
  2036. return -EINVAL;
  2037. }
  2038. if (ppd.port_number >= 3) {
  2039. dev_err(&pdev->dev, "invalid reg property on %s\n", pnp->name);
  2040. return -EINVAL;
  2041. }
  2042. while (dev_num < 3 && port_platdev[dev_num])
  2043. dev_num++;
  2044. if (dev_num == 3) {
  2045. dev_err(&pdev->dev, "too many ports registered\n");
  2046. return -EINVAL;
  2047. }
  2048. mac_addr = of_get_mac_address(pnp);
  2049. if (mac_addr)
  2050. memcpy(ppd.mac_addr, mac_addr, 6);
  2051. mv643xx_eth_property(pnp, "tx-queue-size", ppd.tx_queue_size);
  2052. mv643xx_eth_property(pnp, "tx-sram-addr", ppd.tx_sram_addr);
  2053. mv643xx_eth_property(pnp, "tx-sram-size", ppd.tx_sram_size);
  2054. mv643xx_eth_property(pnp, "rx-queue-size", ppd.rx_queue_size);
  2055. mv643xx_eth_property(pnp, "rx-sram-addr", ppd.rx_sram_addr);
  2056. mv643xx_eth_property(pnp, "rx-sram-size", ppd.rx_sram_size);
  2057. ppd.phy_node = of_parse_phandle(pnp, "phy-handle", 0);
  2058. if (!ppd.phy_node) {
  2059. ppd.phy_addr = MV643XX_ETH_PHY_NONE;
  2060. of_property_read_u32(pnp, "speed", &ppd.speed);
  2061. of_property_read_u32(pnp, "duplex", &ppd.duplex);
  2062. }
  2063. ppdev = platform_device_alloc(MV643XX_ETH_NAME, dev_num);
  2064. if (!ppdev)
  2065. return -ENOMEM;
  2066. ppdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
  2067. ret = platform_device_add_resources(ppdev, &res, 1);
  2068. if (ret)
  2069. goto port_err;
  2070. ret = platform_device_add_data(ppdev, &ppd, sizeof(ppd));
  2071. if (ret)
  2072. goto port_err;
  2073. ret = platform_device_add(ppdev);
  2074. if (ret)
  2075. goto port_err;
  2076. port_platdev[dev_num] = ppdev;
  2077. return 0;
  2078. port_err:
  2079. platform_device_put(ppdev);
  2080. return ret;
  2081. }
  2082. static int mv643xx_eth_shared_of_probe(struct platform_device *pdev)
  2083. {
  2084. struct mv643xx_eth_shared_platform_data *pd;
  2085. struct device_node *pnp, *np = pdev->dev.of_node;
  2086. int ret;
  2087. /* bail out if not registered from DT */
  2088. if (!np)
  2089. return 0;
  2090. pd = devm_kzalloc(&pdev->dev, sizeof(*pd), GFP_KERNEL);
  2091. if (!pd)
  2092. return -ENOMEM;
  2093. pdev->dev.platform_data = pd;
  2094. mv643xx_eth_property(np, "tx-checksum-limit", pd->tx_csum_limit);
  2095. for_each_available_child_of_node(np, pnp) {
  2096. ret = mv643xx_eth_shared_of_add_port(pdev, pnp);
  2097. if (ret)
  2098. return ret;
  2099. }
  2100. return 0;
  2101. }
  2102. static void mv643xx_eth_shared_of_remove(void)
  2103. {
  2104. int n;
  2105. for (n = 0; n < 3; n++) {
  2106. platform_device_del(port_platdev[n]);
  2107. port_platdev[n] = NULL;
  2108. }
  2109. }
  2110. #else
  2111. static inline int mv643xx_eth_shared_of_probe(struct platform_device *pdev)
  2112. {
  2113. return 0;
  2114. }
  2115. static inline void mv643xx_eth_shared_of_remove(void)
  2116. {
  2117. }
  2118. #endif
  2119. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  2120. {
  2121. static int mv643xx_eth_version_printed;
  2122. struct mv643xx_eth_shared_platform_data *pd;
  2123. struct mv643xx_eth_shared_private *msp;
  2124. const struct mbus_dram_target_info *dram;
  2125. struct resource *res;
  2126. int ret;
  2127. if (!mv643xx_eth_version_printed++)
  2128. pr_notice("MV-643xx 10/100/1000 ethernet driver version %s\n",
  2129. mv643xx_eth_driver_version);
  2130. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2131. if (res == NULL)
  2132. return -EINVAL;
  2133. msp = devm_kzalloc(&pdev->dev, sizeof(*msp), GFP_KERNEL);
  2134. if (msp == NULL)
  2135. return -ENOMEM;
  2136. platform_set_drvdata(pdev, msp);
  2137. msp->base = devm_ioremap(&pdev->dev, res->start, resource_size(res));
  2138. if (msp->base == NULL)
  2139. return -ENOMEM;
  2140. msp->clk = devm_clk_get(&pdev->dev, NULL);
  2141. if (!IS_ERR(msp->clk))
  2142. clk_prepare_enable(msp->clk);
  2143. /*
  2144. * (Re-)program MBUS remapping windows if we are asked to.
  2145. */
  2146. dram = mv_mbus_dram_info();
  2147. if (dram)
  2148. mv643xx_eth_conf_mbus_windows(msp, dram);
  2149. ret = mv643xx_eth_shared_of_probe(pdev);
  2150. if (ret)
  2151. return ret;
  2152. pd = dev_get_platdata(&pdev->dev);
  2153. msp->tx_csum_limit = (pd != NULL && pd->tx_csum_limit) ?
  2154. pd->tx_csum_limit : 9 * 1024;
  2155. infer_hw_params(msp);
  2156. return 0;
  2157. }
  2158. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  2159. {
  2160. struct mv643xx_eth_shared_private *msp = platform_get_drvdata(pdev);
  2161. mv643xx_eth_shared_of_remove();
  2162. if (!IS_ERR(msp->clk))
  2163. clk_disable_unprepare(msp->clk);
  2164. return 0;
  2165. }
  2166. static struct platform_driver mv643xx_eth_shared_driver = {
  2167. .probe = mv643xx_eth_shared_probe,
  2168. .remove = mv643xx_eth_shared_remove,
  2169. .driver = {
  2170. .name = MV643XX_ETH_SHARED_NAME,
  2171. .owner = THIS_MODULE,
  2172. .of_match_table = of_match_ptr(mv643xx_eth_shared_ids),
  2173. },
  2174. };
  2175. static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
  2176. {
  2177. int addr_shift = 5 * mp->port_num;
  2178. u32 data;
  2179. data = rdl(mp, PHY_ADDR);
  2180. data &= ~(0x1f << addr_shift);
  2181. data |= (phy_addr & 0x1f) << addr_shift;
  2182. wrl(mp, PHY_ADDR, data);
  2183. }
  2184. static int phy_addr_get(struct mv643xx_eth_private *mp)
  2185. {
  2186. unsigned int data;
  2187. data = rdl(mp, PHY_ADDR);
  2188. return (data >> (5 * mp->port_num)) & 0x1f;
  2189. }
  2190. static void set_params(struct mv643xx_eth_private *mp,
  2191. struct mv643xx_eth_platform_data *pd)
  2192. {
  2193. struct net_device *dev = mp->dev;
  2194. if (is_valid_ether_addr(pd->mac_addr))
  2195. memcpy(dev->dev_addr, pd->mac_addr, 6);
  2196. else
  2197. uc_addr_get(mp, dev->dev_addr);
  2198. mp->rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
  2199. if (pd->rx_queue_size)
  2200. mp->rx_ring_size = pd->rx_queue_size;
  2201. mp->rx_desc_sram_addr = pd->rx_sram_addr;
  2202. mp->rx_desc_sram_size = pd->rx_sram_size;
  2203. mp->rxq_count = pd->rx_queue_count ? : 1;
  2204. mp->tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
  2205. if (pd->tx_queue_size)
  2206. mp->tx_ring_size = pd->tx_queue_size;
  2207. mp->tx_desc_sram_addr = pd->tx_sram_addr;
  2208. mp->tx_desc_sram_size = pd->tx_sram_size;
  2209. mp->txq_count = pd->tx_queue_count ? : 1;
  2210. }
  2211. static void mv643xx_eth_adjust_link(struct net_device *dev)
  2212. {
  2213. struct mv643xx_eth_private *mp = netdev_priv(dev);
  2214. mv643xx_adjust_pscr(mp);
  2215. }
  2216. static struct phy_device *phy_scan(struct mv643xx_eth_private *mp,
  2217. int phy_addr)
  2218. {
  2219. struct phy_device *phydev;
  2220. int start;
  2221. int num;
  2222. int i;
  2223. char phy_id[MII_BUS_ID_SIZE + 3];
  2224. if (phy_addr == MV643XX_ETH_PHY_ADDR_DEFAULT) {
  2225. start = phy_addr_get(mp) & 0x1f;
  2226. num = 32;
  2227. } else {
  2228. start = phy_addr & 0x1f;
  2229. num = 1;
  2230. }
  2231. /* Attempt to connect to the PHY using orion-mdio */
  2232. phydev = ERR_PTR(-ENODEV);
  2233. for (i = 0; i < num; i++) {
  2234. int addr = (start + i) & 0x1f;
  2235. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  2236. "orion-mdio-mii", addr);
  2237. phydev = phy_connect(mp->dev, phy_id, mv643xx_eth_adjust_link,
  2238. PHY_INTERFACE_MODE_GMII);
  2239. if (!IS_ERR(phydev)) {
  2240. phy_addr_set(mp, addr);
  2241. break;
  2242. }
  2243. }
  2244. return phydev;
  2245. }
  2246. static void phy_init(struct mv643xx_eth_private *mp, int speed, int duplex)
  2247. {
  2248. struct phy_device *phy = mp->phy;
  2249. phy_reset(mp);
  2250. if (speed == 0) {
  2251. phy->autoneg = AUTONEG_ENABLE;
  2252. phy->speed = 0;
  2253. phy->duplex = 0;
  2254. phy->advertising = phy->supported | ADVERTISED_Autoneg;
  2255. } else {
  2256. phy->autoneg = AUTONEG_DISABLE;
  2257. phy->advertising = 0;
  2258. phy->speed = speed;
  2259. phy->duplex = duplex;
  2260. }
  2261. phy_start_aneg(phy);
  2262. }
  2263. static void init_pscr(struct mv643xx_eth_private *mp, int speed, int duplex)
  2264. {
  2265. u32 pscr;
  2266. pscr = rdlp(mp, PORT_SERIAL_CONTROL);
  2267. if (pscr & SERIAL_PORT_ENABLE) {
  2268. pscr &= ~SERIAL_PORT_ENABLE;
  2269. wrlp(mp, PORT_SERIAL_CONTROL, pscr);
  2270. }
  2271. pscr = MAX_RX_PACKET_9700BYTE | SERIAL_PORT_CONTROL_RESERVED;
  2272. if (mp->phy == NULL) {
  2273. pscr |= DISABLE_AUTO_NEG_SPEED_GMII;
  2274. if (speed == SPEED_1000)
  2275. pscr |= SET_GMII_SPEED_TO_1000;
  2276. else if (speed == SPEED_100)
  2277. pscr |= SET_MII_SPEED_TO_100;
  2278. pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL;
  2279. pscr |= DISABLE_AUTO_NEG_FOR_DUPLEX;
  2280. if (duplex == DUPLEX_FULL)
  2281. pscr |= SET_FULL_DUPLEX_MODE;
  2282. }
  2283. wrlp(mp, PORT_SERIAL_CONTROL, pscr);
  2284. }
  2285. static const struct net_device_ops mv643xx_eth_netdev_ops = {
  2286. .ndo_open = mv643xx_eth_open,
  2287. .ndo_stop = mv643xx_eth_stop,
  2288. .ndo_start_xmit = mv643xx_eth_xmit,
  2289. .ndo_set_rx_mode = mv643xx_eth_set_rx_mode,
  2290. .ndo_set_mac_address = mv643xx_eth_set_mac_address,
  2291. .ndo_validate_addr = eth_validate_addr,
  2292. .ndo_do_ioctl = mv643xx_eth_ioctl,
  2293. .ndo_change_mtu = mv643xx_eth_change_mtu,
  2294. .ndo_set_features = mv643xx_eth_set_features,
  2295. .ndo_tx_timeout = mv643xx_eth_tx_timeout,
  2296. .ndo_get_stats = mv643xx_eth_get_stats,
  2297. #ifdef CONFIG_NET_POLL_CONTROLLER
  2298. .ndo_poll_controller = mv643xx_eth_netpoll,
  2299. #endif
  2300. };
  2301. static int mv643xx_eth_probe(struct platform_device *pdev)
  2302. {
  2303. struct mv643xx_eth_platform_data *pd;
  2304. struct mv643xx_eth_private *mp;
  2305. struct net_device *dev;
  2306. struct resource *res;
  2307. int err;
  2308. pd = dev_get_platdata(&pdev->dev);
  2309. if (pd == NULL) {
  2310. dev_err(&pdev->dev, "no mv643xx_eth_platform_data\n");
  2311. return -ENODEV;
  2312. }
  2313. if (pd->shared == NULL) {
  2314. dev_err(&pdev->dev, "no mv643xx_eth_platform_data->shared\n");
  2315. return -ENODEV;
  2316. }
  2317. dev = alloc_etherdev_mq(sizeof(struct mv643xx_eth_private), 8);
  2318. if (!dev)
  2319. return -ENOMEM;
  2320. mp = netdev_priv(dev);
  2321. platform_set_drvdata(pdev, mp);
  2322. mp->shared = platform_get_drvdata(pd->shared);
  2323. mp->base = mp->shared->base + 0x0400 + (pd->port_number << 10);
  2324. mp->port_num = pd->port_number;
  2325. mp->dev = dev;
  2326. /* Kirkwood resets some registers on gated clocks. Especially
  2327. * CLK125_BYPASS_EN must be cleared but is not available on
  2328. * all other SoCs/System Controllers using this driver.
  2329. */
  2330. if (of_device_is_compatible(pdev->dev.of_node,
  2331. "marvell,kirkwood-eth-port"))
  2332. wrlp(mp, PORT_SERIAL_CONTROL1,
  2333. rdlp(mp, PORT_SERIAL_CONTROL1) & ~CLK125_BYPASS_EN);
  2334. /*
  2335. * Start with a default rate, and if there is a clock, allow
  2336. * it to override the default.
  2337. */
  2338. mp->t_clk = 133000000;
  2339. mp->clk = devm_clk_get(&pdev->dev, NULL);
  2340. if (!IS_ERR(mp->clk)) {
  2341. clk_prepare_enable(mp->clk);
  2342. mp->t_clk = clk_get_rate(mp->clk);
  2343. } else if (!IS_ERR(mp->shared->clk)) {
  2344. mp->t_clk = clk_get_rate(mp->shared->clk);
  2345. }
  2346. set_params(mp, pd);
  2347. netif_set_real_num_tx_queues(dev, mp->txq_count);
  2348. netif_set_real_num_rx_queues(dev, mp->rxq_count);
  2349. err = 0;
  2350. if (pd->phy_node) {
  2351. mp->phy = of_phy_connect(mp->dev, pd->phy_node,
  2352. mv643xx_eth_adjust_link, 0,
  2353. PHY_INTERFACE_MODE_GMII);
  2354. if (!mp->phy)
  2355. err = -ENODEV;
  2356. } else if (pd->phy_addr != MV643XX_ETH_PHY_NONE) {
  2357. mp->phy = phy_scan(mp, pd->phy_addr);
  2358. if (IS_ERR(mp->phy))
  2359. err = PTR_ERR(mp->phy);
  2360. else
  2361. phy_init(mp, pd->speed, pd->duplex);
  2362. }
  2363. if (err == -ENODEV) {
  2364. err = -EPROBE_DEFER;
  2365. goto out;
  2366. }
  2367. if (err)
  2368. goto out;
  2369. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops);
  2370. init_pscr(mp, pd->speed, pd->duplex);
  2371. mib_counters_clear(mp);
  2372. init_timer(&mp->mib_counters_timer);
  2373. mp->mib_counters_timer.data = (unsigned long)mp;
  2374. mp->mib_counters_timer.function = mib_counters_timer_wrapper;
  2375. mp->mib_counters_timer.expires = jiffies + 30 * HZ;
  2376. add_timer(&mp->mib_counters_timer);
  2377. spin_lock_init(&mp->mib_counters_lock);
  2378. INIT_WORK(&mp->tx_timeout_task, tx_timeout_task);
  2379. netif_napi_add(dev, &mp->napi, mv643xx_eth_poll, NAPI_POLL_WEIGHT);
  2380. init_timer(&mp->rx_oom);
  2381. mp->rx_oom.data = (unsigned long)mp;
  2382. mp->rx_oom.function = oom_timer_wrapper;
  2383. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  2384. BUG_ON(!res);
  2385. dev->irq = res->start;
  2386. dev->netdev_ops = &mv643xx_eth_netdev_ops;
  2387. dev->watchdog_timeo = 2 * HZ;
  2388. dev->base_addr = 0;
  2389. dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  2390. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  2391. dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM;
  2392. dev->priv_flags |= IFF_UNICAST_FLT;
  2393. SET_NETDEV_DEV(dev, &pdev->dev);
  2394. if (mp->shared->win_protect)
  2395. wrl(mp, WINDOW_PROTECT(mp->port_num), mp->shared->win_protect);
  2396. netif_carrier_off(dev);
  2397. wrlp(mp, SDMA_CONFIG, PORT_SDMA_CONFIG_DEFAULT_VALUE);
  2398. set_rx_coal(mp, 250);
  2399. set_tx_coal(mp, 0);
  2400. err = register_netdev(dev);
  2401. if (err)
  2402. goto out;
  2403. netdev_notice(dev, "port %d with MAC address %pM\n",
  2404. mp->port_num, dev->dev_addr);
  2405. if (mp->tx_desc_sram_size > 0)
  2406. netdev_notice(dev, "configured with sram\n");
  2407. return 0;
  2408. out:
  2409. if (!IS_ERR(mp->clk))
  2410. clk_disable_unprepare(mp->clk);
  2411. free_netdev(dev);
  2412. return err;
  2413. }
  2414. static int mv643xx_eth_remove(struct platform_device *pdev)
  2415. {
  2416. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  2417. unregister_netdev(mp->dev);
  2418. if (mp->phy != NULL)
  2419. phy_disconnect(mp->phy);
  2420. cancel_work_sync(&mp->tx_timeout_task);
  2421. if (!IS_ERR(mp->clk))
  2422. clk_disable_unprepare(mp->clk);
  2423. free_netdev(mp->dev);
  2424. return 0;
  2425. }
  2426. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  2427. {
  2428. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  2429. /* Mask all interrupts on ethernet port */
  2430. wrlp(mp, INT_MASK, 0);
  2431. rdlp(mp, INT_MASK);
  2432. if (netif_running(mp->dev))
  2433. port_reset(mp);
  2434. }
  2435. static struct platform_driver mv643xx_eth_driver = {
  2436. .probe = mv643xx_eth_probe,
  2437. .remove = mv643xx_eth_remove,
  2438. .shutdown = mv643xx_eth_shutdown,
  2439. .driver = {
  2440. .name = MV643XX_ETH_NAME,
  2441. .owner = THIS_MODULE,
  2442. },
  2443. };
  2444. static int __init mv643xx_eth_init_module(void)
  2445. {
  2446. int rc;
  2447. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  2448. if (!rc) {
  2449. rc = platform_driver_register(&mv643xx_eth_driver);
  2450. if (rc)
  2451. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2452. }
  2453. return rc;
  2454. }
  2455. module_init(mv643xx_eth_init_module);
  2456. static void __exit mv643xx_eth_cleanup_module(void)
  2457. {
  2458. platform_driver_unregister(&mv643xx_eth_driver);
  2459. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2460. }
  2461. module_exit(mv643xx_eth_cleanup_module);
  2462. MODULE_AUTHOR("Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, "
  2463. "Manish Lachwani, Dale Farnsworth and Lennert Buytenhek");
  2464. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  2465. MODULE_LICENSE("GPL");
  2466. MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);
  2467. MODULE_ALIAS("platform:" MV643XX_ETH_NAME);