be_cmds.c 87 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599
  1. /*
  2. * Copyright (C) 2005 - 2013 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static struct be_cmd_priv_map cmd_priv_map[] = {
  21. {
  22. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  23. CMD_SUBSYSTEM_ETH,
  24. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  25. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  26. },
  27. {
  28. OPCODE_COMMON_GET_FLOW_CONTROL,
  29. CMD_SUBSYSTEM_COMMON,
  30. BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
  31. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  32. },
  33. {
  34. OPCODE_COMMON_SET_FLOW_CONTROL,
  35. CMD_SUBSYSTEM_COMMON,
  36. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  37. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  38. },
  39. {
  40. OPCODE_ETH_GET_PPORT_STATS,
  41. CMD_SUBSYSTEM_ETH,
  42. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  43. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  44. },
  45. {
  46. OPCODE_COMMON_GET_PHY_DETAILS,
  47. CMD_SUBSYSTEM_COMMON,
  48. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  49. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  50. }
  51. };
  52. static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
  53. u8 subsystem)
  54. {
  55. int i;
  56. int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
  57. u32 cmd_privileges = adapter->cmd_privileges;
  58. for (i = 0; i < num_entries; i++)
  59. if (opcode == cmd_priv_map[i].opcode &&
  60. subsystem == cmd_priv_map[i].subsystem)
  61. if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
  62. return false;
  63. return true;
  64. }
  65. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  66. {
  67. return wrb->payload.embedded_payload;
  68. }
  69. static void be_mcc_notify(struct be_adapter *adapter)
  70. {
  71. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  72. u32 val = 0;
  73. if (be_error(adapter))
  74. return;
  75. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  76. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  77. wmb();
  78. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  79. }
  80. /* To check if valid bit is set, check the entire word as we don't know
  81. * the endianness of the data (old entry is host endian while a new entry is
  82. * little endian) */
  83. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  84. {
  85. u32 flags;
  86. if (compl->flags != 0) {
  87. flags = le32_to_cpu(compl->flags);
  88. if (flags & CQE_FLAGS_VALID_MASK) {
  89. compl->flags = flags;
  90. return true;
  91. }
  92. }
  93. return false;
  94. }
  95. /* Need to reset the entire word that houses the valid bit */
  96. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  97. {
  98. compl->flags = 0;
  99. }
  100. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  101. {
  102. unsigned long addr;
  103. addr = tag1;
  104. addr = ((addr << 16) << 16) | tag0;
  105. return (void *)addr;
  106. }
  107. static int be_mcc_compl_process(struct be_adapter *adapter,
  108. struct be_mcc_compl *compl)
  109. {
  110. u16 compl_status, extd_status;
  111. struct be_cmd_resp_hdr *resp_hdr;
  112. u8 opcode = 0, subsystem = 0;
  113. /* Just swap the status to host endian; mcc tag is opaquely copied
  114. * from mcc_wrb */
  115. be_dws_le_to_cpu(compl, 4);
  116. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  117. CQE_STATUS_COMPL_MASK;
  118. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  119. if (resp_hdr) {
  120. opcode = resp_hdr->opcode;
  121. subsystem = resp_hdr->subsystem;
  122. }
  123. if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
  124. (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
  125. (subsystem == CMD_SUBSYSTEM_COMMON)) {
  126. adapter->flash_status = compl_status;
  127. complete(&adapter->flash_compl);
  128. }
  129. if (compl_status == MCC_STATUS_SUCCESS) {
  130. if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
  131. (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
  132. (subsystem == CMD_SUBSYSTEM_ETH)) {
  133. be_parse_stats(adapter);
  134. adapter->stats_cmd_sent = false;
  135. }
  136. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  137. subsystem == CMD_SUBSYSTEM_COMMON) {
  138. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  139. (void *)resp_hdr;
  140. adapter->drv_stats.be_on_die_temperature =
  141. resp->on_die_temperature;
  142. }
  143. } else {
  144. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  145. adapter->be_get_temp_freq = 0;
  146. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  147. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  148. goto done;
  149. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  150. dev_warn(&adapter->pdev->dev,
  151. "VF is not privileged to issue opcode %d-%d\n",
  152. opcode, subsystem);
  153. } else {
  154. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  155. CQE_STATUS_EXTD_MASK;
  156. dev_err(&adapter->pdev->dev,
  157. "opcode %d-%d failed:status %d-%d\n",
  158. opcode, subsystem, compl_status, extd_status);
  159. }
  160. }
  161. done:
  162. return compl_status;
  163. }
  164. /* Link state evt is a string of bytes; no need for endian swapping */
  165. static void be_async_link_state_process(struct be_adapter *adapter,
  166. struct be_async_event_link_state *evt)
  167. {
  168. /* When link status changes, link speed must be re-queried from FW */
  169. adapter->phy.link_speed = -1;
  170. /* Ignore physical link event */
  171. if (lancer_chip(adapter) &&
  172. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  173. return;
  174. /* For the initial link status do not rely on the ASYNC event as
  175. * it may not be received in some cases.
  176. */
  177. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  178. be_link_status_update(adapter, evt->port_link_status);
  179. }
  180. /* Grp5 CoS Priority evt */
  181. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  182. struct be_async_event_grp5_cos_priority *evt)
  183. {
  184. if (evt->valid) {
  185. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  186. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  187. adapter->recommended_prio =
  188. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  189. }
  190. }
  191. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  192. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  193. struct be_async_event_grp5_qos_link_speed *evt)
  194. {
  195. if (adapter->phy.link_speed >= 0 &&
  196. evt->physical_port == adapter->port_num)
  197. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  198. }
  199. /*Grp5 PVID evt*/
  200. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  201. struct be_async_event_grp5_pvid_state *evt)
  202. {
  203. if (evt->enabled)
  204. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  205. else
  206. adapter->pvid = 0;
  207. }
  208. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  209. u32 trailer, struct be_mcc_compl *evt)
  210. {
  211. u8 event_type = 0;
  212. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  213. ASYNC_TRAILER_EVENT_TYPE_MASK;
  214. switch (event_type) {
  215. case ASYNC_EVENT_COS_PRIORITY:
  216. be_async_grp5_cos_priority_process(adapter,
  217. (struct be_async_event_grp5_cos_priority *)evt);
  218. break;
  219. case ASYNC_EVENT_QOS_SPEED:
  220. be_async_grp5_qos_speed_process(adapter,
  221. (struct be_async_event_grp5_qos_link_speed *)evt);
  222. break;
  223. case ASYNC_EVENT_PVID_STATE:
  224. be_async_grp5_pvid_state_process(adapter,
  225. (struct be_async_event_grp5_pvid_state *)evt);
  226. break;
  227. default:
  228. dev_warn(&adapter->pdev->dev, "Unknown grp5 event 0x%x!\n",
  229. event_type);
  230. break;
  231. }
  232. }
  233. static void be_async_dbg_evt_process(struct be_adapter *adapter,
  234. u32 trailer, struct be_mcc_compl *cmp)
  235. {
  236. u8 event_type = 0;
  237. struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;
  238. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  239. ASYNC_TRAILER_EVENT_TYPE_MASK;
  240. switch (event_type) {
  241. case ASYNC_DEBUG_EVENT_TYPE_QNQ:
  242. if (evt->valid)
  243. adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
  244. adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
  245. break;
  246. default:
  247. dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
  248. event_type);
  249. break;
  250. }
  251. }
  252. static inline bool is_link_state_evt(u32 trailer)
  253. {
  254. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  255. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  256. ASYNC_EVENT_CODE_LINK_STATE;
  257. }
  258. static inline bool is_grp5_evt(u32 trailer)
  259. {
  260. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  261. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  262. ASYNC_EVENT_CODE_GRP_5);
  263. }
  264. static inline bool is_dbg_evt(u32 trailer)
  265. {
  266. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  267. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  268. ASYNC_EVENT_CODE_QNQ);
  269. }
  270. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  271. {
  272. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  273. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  274. if (be_mcc_compl_is_new(compl)) {
  275. queue_tail_inc(mcc_cq);
  276. return compl;
  277. }
  278. return NULL;
  279. }
  280. void be_async_mcc_enable(struct be_adapter *adapter)
  281. {
  282. spin_lock_bh(&adapter->mcc_cq_lock);
  283. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  284. adapter->mcc_obj.rearm_cq = true;
  285. spin_unlock_bh(&adapter->mcc_cq_lock);
  286. }
  287. void be_async_mcc_disable(struct be_adapter *adapter)
  288. {
  289. spin_lock_bh(&adapter->mcc_cq_lock);
  290. adapter->mcc_obj.rearm_cq = false;
  291. be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
  292. spin_unlock_bh(&adapter->mcc_cq_lock);
  293. }
  294. int be_process_mcc(struct be_adapter *adapter)
  295. {
  296. struct be_mcc_compl *compl;
  297. int num = 0, status = 0;
  298. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  299. spin_lock(&adapter->mcc_cq_lock);
  300. while ((compl = be_mcc_compl_get(adapter))) {
  301. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  302. /* Interpret flags as an async trailer */
  303. if (is_link_state_evt(compl->flags))
  304. be_async_link_state_process(adapter,
  305. (struct be_async_event_link_state *) compl);
  306. else if (is_grp5_evt(compl->flags))
  307. be_async_grp5_evt_process(adapter,
  308. compl->flags, compl);
  309. else if (is_dbg_evt(compl->flags))
  310. be_async_dbg_evt_process(adapter,
  311. compl->flags, compl);
  312. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  313. status = be_mcc_compl_process(adapter, compl);
  314. atomic_dec(&mcc_obj->q.used);
  315. }
  316. be_mcc_compl_use(compl);
  317. num++;
  318. }
  319. if (num)
  320. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  321. spin_unlock(&adapter->mcc_cq_lock);
  322. return status;
  323. }
  324. /* Wait till no more pending mcc requests are present */
  325. static int be_mcc_wait_compl(struct be_adapter *adapter)
  326. {
  327. #define mcc_timeout 120000 /* 12s timeout */
  328. int i, status = 0;
  329. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  330. for (i = 0; i < mcc_timeout; i++) {
  331. if (be_error(adapter))
  332. return -EIO;
  333. local_bh_disable();
  334. status = be_process_mcc(adapter);
  335. local_bh_enable();
  336. if (atomic_read(&mcc_obj->q.used) == 0)
  337. break;
  338. udelay(100);
  339. }
  340. if (i == mcc_timeout) {
  341. dev_err(&adapter->pdev->dev, "FW not responding\n");
  342. adapter->fw_timeout = true;
  343. return -EIO;
  344. }
  345. return status;
  346. }
  347. /* Notify MCC requests and wait for completion */
  348. static int be_mcc_notify_wait(struct be_adapter *adapter)
  349. {
  350. int status;
  351. struct be_mcc_wrb *wrb;
  352. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  353. u16 index = mcc_obj->q.head;
  354. struct be_cmd_resp_hdr *resp;
  355. index_dec(&index, mcc_obj->q.len);
  356. wrb = queue_index_node(&mcc_obj->q, index);
  357. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  358. be_mcc_notify(adapter);
  359. status = be_mcc_wait_compl(adapter);
  360. if (status == -EIO)
  361. goto out;
  362. status = resp->status;
  363. out:
  364. return status;
  365. }
  366. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  367. {
  368. int msecs = 0;
  369. u32 ready;
  370. do {
  371. if (be_error(adapter))
  372. return -EIO;
  373. ready = ioread32(db);
  374. if (ready == 0xffffffff)
  375. return -1;
  376. ready &= MPU_MAILBOX_DB_RDY_MASK;
  377. if (ready)
  378. break;
  379. if (msecs > 4000) {
  380. dev_err(&adapter->pdev->dev, "FW not responding\n");
  381. adapter->fw_timeout = true;
  382. be_detect_error(adapter);
  383. return -1;
  384. }
  385. msleep(1);
  386. msecs++;
  387. } while (true);
  388. return 0;
  389. }
  390. /*
  391. * Insert the mailbox address into the doorbell in two steps
  392. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  393. */
  394. static int be_mbox_notify_wait(struct be_adapter *adapter)
  395. {
  396. int status;
  397. u32 val = 0;
  398. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  399. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  400. struct be_mcc_mailbox *mbox = mbox_mem->va;
  401. struct be_mcc_compl *compl = &mbox->compl;
  402. /* wait for ready to be set */
  403. status = be_mbox_db_ready_wait(adapter, db);
  404. if (status != 0)
  405. return status;
  406. val |= MPU_MAILBOX_DB_HI_MASK;
  407. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  408. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  409. iowrite32(val, db);
  410. /* wait for ready to be set */
  411. status = be_mbox_db_ready_wait(adapter, db);
  412. if (status != 0)
  413. return status;
  414. val = 0;
  415. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  416. val |= (u32)(mbox_mem->dma >> 4) << 2;
  417. iowrite32(val, db);
  418. status = be_mbox_db_ready_wait(adapter, db);
  419. if (status != 0)
  420. return status;
  421. /* A cq entry has been made now */
  422. if (be_mcc_compl_is_new(compl)) {
  423. status = be_mcc_compl_process(adapter, &mbox->compl);
  424. be_mcc_compl_use(compl);
  425. if (status)
  426. return status;
  427. } else {
  428. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  429. return -1;
  430. }
  431. return 0;
  432. }
  433. static u16 be_POST_stage_get(struct be_adapter *adapter)
  434. {
  435. u32 sem;
  436. if (BEx_chip(adapter))
  437. sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
  438. else
  439. pci_read_config_dword(adapter->pdev,
  440. SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
  441. return sem & POST_STAGE_MASK;
  442. }
  443. int lancer_wait_ready(struct be_adapter *adapter)
  444. {
  445. #define SLIPORT_READY_TIMEOUT 30
  446. u32 sliport_status;
  447. int status = 0, i;
  448. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  449. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  450. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  451. break;
  452. msleep(1000);
  453. }
  454. if (i == SLIPORT_READY_TIMEOUT)
  455. status = -1;
  456. return status;
  457. }
  458. static bool lancer_provisioning_error(struct be_adapter *adapter)
  459. {
  460. u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
  461. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  462. if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
  463. sliport_err1 = ioread32(adapter->db +
  464. SLIPORT_ERROR1_OFFSET);
  465. sliport_err2 = ioread32(adapter->db +
  466. SLIPORT_ERROR2_OFFSET);
  467. if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
  468. sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
  469. return true;
  470. }
  471. return false;
  472. }
  473. int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
  474. {
  475. int status;
  476. u32 sliport_status, err, reset_needed;
  477. bool resource_error;
  478. resource_error = lancer_provisioning_error(adapter);
  479. if (resource_error)
  480. return -EAGAIN;
  481. status = lancer_wait_ready(adapter);
  482. if (!status) {
  483. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  484. err = sliport_status & SLIPORT_STATUS_ERR_MASK;
  485. reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
  486. if (err && reset_needed) {
  487. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  488. adapter->db + SLIPORT_CONTROL_OFFSET);
  489. /* check adapter has corrected the error */
  490. status = lancer_wait_ready(adapter);
  491. sliport_status = ioread32(adapter->db +
  492. SLIPORT_STATUS_OFFSET);
  493. sliport_status &= (SLIPORT_STATUS_ERR_MASK |
  494. SLIPORT_STATUS_RN_MASK);
  495. if (status || sliport_status)
  496. status = -1;
  497. } else if (err || reset_needed) {
  498. status = -1;
  499. }
  500. }
  501. /* Stop error recovery if error is not recoverable.
  502. * No resource error is temporary errors and will go away
  503. * when PF provisions resources.
  504. */
  505. resource_error = lancer_provisioning_error(adapter);
  506. if (resource_error)
  507. status = -EAGAIN;
  508. return status;
  509. }
  510. int be_fw_wait_ready(struct be_adapter *adapter)
  511. {
  512. u16 stage;
  513. int status, timeout = 0;
  514. struct device *dev = &adapter->pdev->dev;
  515. if (lancer_chip(adapter)) {
  516. status = lancer_wait_ready(adapter);
  517. return status;
  518. }
  519. do {
  520. stage = be_POST_stage_get(adapter);
  521. if (stage == POST_STAGE_ARMFW_RDY)
  522. return 0;
  523. dev_info(dev, "Waiting for POST, %ds elapsed\n",
  524. timeout);
  525. if (msleep_interruptible(2000)) {
  526. dev_err(dev, "Waiting for POST aborted\n");
  527. return -EINTR;
  528. }
  529. timeout += 2;
  530. } while (timeout < 60);
  531. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  532. return -1;
  533. }
  534. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  535. {
  536. return &wrb->payload.sgl[0];
  537. }
  538. static inline void fill_wrb_tags(struct be_mcc_wrb *wrb,
  539. unsigned long addr)
  540. {
  541. wrb->tag0 = addr & 0xFFFFFFFF;
  542. wrb->tag1 = upper_32_bits(addr);
  543. }
  544. /* Don't touch the hdr after it's prepared */
  545. /* mem will be NULL for embedded commands */
  546. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  547. u8 subsystem, u8 opcode, int cmd_len,
  548. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  549. {
  550. struct be_sge *sge;
  551. req_hdr->opcode = opcode;
  552. req_hdr->subsystem = subsystem;
  553. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  554. req_hdr->version = 0;
  555. fill_wrb_tags(wrb, (ulong) req_hdr);
  556. wrb->payload_length = cmd_len;
  557. if (mem) {
  558. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  559. MCC_WRB_SGE_CNT_SHIFT;
  560. sge = nonembedded_sgl(wrb);
  561. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  562. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  563. sge->len = cpu_to_le32(mem->size);
  564. } else
  565. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  566. be_dws_cpu_to_le(wrb, 8);
  567. }
  568. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  569. struct be_dma_mem *mem)
  570. {
  571. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  572. u64 dma = (u64)mem->dma;
  573. for (i = 0; i < buf_pages; i++) {
  574. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  575. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  576. dma += PAGE_SIZE_4K;
  577. }
  578. }
  579. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  580. {
  581. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  582. struct be_mcc_wrb *wrb
  583. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  584. memset(wrb, 0, sizeof(*wrb));
  585. return wrb;
  586. }
  587. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  588. {
  589. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  590. struct be_mcc_wrb *wrb;
  591. if (!mccq->created)
  592. return NULL;
  593. if (atomic_read(&mccq->used) >= mccq->len)
  594. return NULL;
  595. wrb = queue_head_node(mccq);
  596. queue_head_inc(mccq);
  597. atomic_inc(&mccq->used);
  598. memset(wrb, 0, sizeof(*wrb));
  599. return wrb;
  600. }
  601. static bool use_mcc(struct be_adapter *adapter)
  602. {
  603. return adapter->mcc_obj.q.created;
  604. }
  605. /* Must be used only in process context */
  606. static int be_cmd_lock(struct be_adapter *adapter)
  607. {
  608. if (use_mcc(adapter)) {
  609. spin_lock_bh(&adapter->mcc_lock);
  610. return 0;
  611. } else {
  612. return mutex_lock_interruptible(&adapter->mbox_lock);
  613. }
  614. }
  615. /* Must be used only in process context */
  616. static void be_cmd_unlock(struct be_adapter *adapter)
  617. {
  618. if (use_mcc(adapter))
  619. spin_unlock_bh(&adapter->mcc_lock);
  620. else
  621. return mutex_unlock(&adapter->mbox_lock);
  622. }
  623. static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
  624. struct be_mcc_wrb *wrb)
  625. {
  626. struct be_mcc_wrb *dest_wrb;
  627. if (use_mcc(adapter)) {
  628. dest_wrb = wrb_from_mccq(adapter);
  629. if (!dest_wrb)
  630. return NULL;
  631. } else {
  632. dest_wrb = wrb_from_mbox(adapter);
  633. }
  634. memcpy(dest_wrb, wrb, sizeof(*wrb));
  635. if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
  636. fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
  637. return dest_wrb;
  638. }
  639. /* Must be used only in process context */
  640. static int be_cmd_notify_wait(struct be_adapter *adapter,
  641. struct be_mcc_wrb *wrb)
  642. {
  643. struct be_mcc_wrb *dest_wrb;
  644. int status;
  645. status = be_cmd_lock(adapter);
  646. if (status)
  647. return status;
  648. dest_wrb = be_cmd_copy(adapter, wrb);
  649. if (!dest_wrb)
  650. return -EBUSY;
  651. if (use_mcc(adapter))
  652. status = be_mcc_notify_wait(adapter);
  653. else
  654. status = be_mbox_notify_wait(adapter);
  655. if (!status)
  656. memcpy(wrb, dest_wrb, sizeof(*wrb));
  657. be_cmd_unlock(adapter);
  658. return status;
  659. }
  660. /* Tell fw we're about to start firing cmds by writing a
  661. * special pattern across the wrb hdr; uses mbox
  662. */
  663. int be_cmd_fw_init(struct be_adapter *adapter)
  664. {
  665. u8 *wrb;
  666. int status;
  667. if (lancer_chip(adapter))
  668. return 0;
  669. if (mutex_lock_interruptible(&adapter->mbox_lock))
  670. return -1;
  671. wrb = (u8 *)wrb_from_mbox(adapter);
  672. *wrb++ = 0xFF;
  673. *wrb++ = 0x12;
  674. *wrb++ = 0x34;
  675. *wrb++ = 0xFF;
  676. *wrb++ = 0xFF;
  677. *wrb++ = 0x56;
  678. *wrb++ = 0x78;
  679. *wrb = 0xFF;
  680. status = be_mbox_notify_wait(adapter);
  681. mutex_unlock(&adapter->mbox_lock);
  682. return status;
  683. }
  684. /* Tell fw we're done with firing cmds by writing a
  685. * special pattern across the wrb hdr; uses mbox
  686. */
  687. int be_cmd_fw_clean(struct be_adapter *adapter)
  688. {
  689. u8 *wrb;
  690. int status;
  691. if (lancer_chip(adapter))
  692. return 0;
  693. if (mutex_lock_interruptible(&adapter->mbox_lock))
  694. return -1;
  695. wrb = (u8 *)wrb_from_mbox(adapter);
  696. *wrb++ = 0xFF;
  697. *wrb++ = 0xAA;
  698. *wrb++ = 0xBB;
  699. *wrb++ = 0xFF;
  700. *wrb++ = 0xFF;
  701. *wrb++ = 0xCC;
  702. *wrb++ = 0xDD;
  703. *wrb = 0xFF;
  704. status = be_mbox_notify_wait(adapter);
  705. mutex_unlock(&adapter->mbox_lock);
  706. return status;
  707. }
  708. int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
  709. {
  710. struct be_mcc_wrb *wrb;
  711. struct be_cmd_req_eq_create *req;
  712. struct be_dma_mem *q_mem = &eqo->q.dma_mem;
  713. int status, ver = 0;
  714. if (mutex_lock_interruptible(&adapter->mbox_lock))
  715. return -1;
  716. wrb = wrb_from_mbox(adapter);
  717. req = embedded_payload(wrb);
  718. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  719. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  720. /* Support for EQ_CREATEv2 available only SH-R onwards */
  721. if (!(BEx_chip(adapter) || lancer_chip(adapter)))
  722. ver = 2;
  723. req->hdr.version = ver;
  724. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  725. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  726. /* 4byte eqe*/
  727. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  728. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  729. __ilog2_u32(eqo->q.len / 256));
  730. be_dws_cpu_to_le(req->context, sizeof(req->context));
  731. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  732. status = be_mbox_notify_wait(adapter);
  733. if (!status) {
  734. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  735. eqo->q.id = le16_to_cpu(resp->eq_id);
  736. eqo->msix_idx =
  737. (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
  738. eqo->q.created = true;
  739. }
  740. mutex_unlock(&adapter->mbox_lock);
  741. return status;
  742. }
  743. /* Use MCC */
  744. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  745. bool permanent, u32 if_handle, u32 pmac_id)
  746. {
  747. struct be_mcc_wrb *wrb;
  748. struct be_cmd_req_mac_query *req;
  749. int status;
  750. spin_lock_bh(&adapter->mcc_lock);
  751. wrb = wrb_from_mccq(adapter);
  752. if (!wrb) {
  753. status = -EBUSY;
  754. goto err;
  755. }
  756. req = embedded_payload(wrb);
  757. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  758. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  759. req->type = MAC_ADDRESS_TYPE_NETWORK;
  760. if (permanent) {
  761. req->permanent = 1;
  762. } else {
  763. req->if_id = cpu_to_le16((u16) if_handle);
  764. req->pmac_id = cpu_to_le32(pmac_id);
  765. req->permanent = 0;
  766. }
  767. status = be_mcc_notify_wait(adapter);
  768. if (!status) {
  769. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  770. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  771. }
  772. err:
  773. spin_unlock_bh(&adapter->mcc_lock);
  774. return status;
  775. }
  776. /* Uses synchronous MCCQ */
  777. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  778. u32 if_id, u32 *pmac_id, u32 domain)
  779. {
  780. struct be_mcc_wrb *wrb;
  781. struct be_cmd_req_pmac_add *req;
  782. int status;
  783. spin_lock_bh(&adapter->mcc_lock);
  784. wrb = wrb_from_mccq(adapter);
  785. if (!wrb) {
  786. status = -EBUSY;
  787. goto err;
  788. }
  789. req = embedded_payload(wrb);
  790. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  791. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  792. req->hdr.domain = domain;
  793. req->if_id = cpu_to_le32(if_id);
  794. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  795. status = be_mcc_notify_wait(adapter);
  796. if (!status) {
  797. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  798. *pmac_id = le32_to_cpu(resp->pmac_id);
  799. }
  800. err:
  801. spin_unlock_bh(&adapter->mcc_lock);
  802. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  803. status = -EPERM;
  804. return status;
  805. }
  806. /* Uses synchronous MCCQ */
  807. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  808. {
  809. struct be_mcc_wrb *wrb;
  810. struct be_cmd_req_pmac_del *req;
  811. int status;
  812. if (pmac_id == -1)
  813. return 0;
  814. spin_lock_bh(&adapter->mcc_lock);
  815. wrb = wrb_from_mccq(adapter);
  816. if (!wrb) {
  817. status = -EBUSY;
  818. goto err;
  819. }
  820. req = embedded_payload(wrb);
  821. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  822. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  823. req->hdr.domain = dom;
  824. req->if_id = cpu_to_le32(if_id);
  825. req->pmac_id = cpu_to_le32(pmac_id);
  826. status = be_mcc_notify_wait(adapter);
  827. err:
  828. spin_unlock_bh(&adapter->mcc_lock);
  829. return status;
  830. }
  831. /* Uses Mbox */
  832. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  833. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  834. {
  835. struct be_mcc_wrb *wrb;
  836. struct be_cmd_req_cq_create *req;
  837. struct be_dma_mem *q_mem = &cq->dma_mem;
  838. void *ctxt;
  839. int status;
  840. if (mutex_lock_interruptible(&adapter->mbox_lock))
  841. return -1;
  842. wrb = wrb_from_mbox(adapter);
  843. req = embedded_payload(wrb);
  844. ctxt = &req->context;
  845. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  846. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  847. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  848. if (BEx_chip(adapter)) {
  849. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  850. coalesce_wm);
  851. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  852. ctxt, no_delay);
  853. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  854. __ilog2_u32(cq->len/256));
  855. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  856. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  857. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  858. } else {
  859. req->hdr.version = 2;
  860. req->page_size = 1; /* 1 for 4K */
  861. AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
  862. no_delay);
  863. AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
  864. __ilog2_u32(cq->len/256));
  865. AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
  866. AMAP_SET_BITS(struct amap_cq_context_v2, eventable,
  867. ctxt, 1);
  868. AMAP_SET_BITS(struct amap_cq_context_v2, eqid,
  869. ctxt, eq->id);
  870. }
  871. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  872. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  873. status = be_mbox_notify_wait(adapter);
  874. if (!status) {
  875. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  876. cq->id = le16_to_cpu(resp->cq_id);
  877. cq->created = true;
  878. }
  879. mutex_unlock(&adapter->mbox_lock);
  880. return status;
  881. }
  882. static u32 be_encoded_q_len(int q_len)
  883. {
  884. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  885. if (len_encoded == 16)
  886. len_encoded = 0;
  887. return len_encoded;
  888. }
  889. static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  890. struct be_queue_info *mccq,
  891. struct be_queue_info *cq)
  892. {
  893. struct be_mcc_wrb *wrb;
  894. struct be_cmd_req_mcc_ext_create *req;
  895. struct be_dma_mem *q_mem = &mccq->dma_mem;
  896. void *ctxt;
  897. int status;
  898. if (mutex_lock_interruptible(&adapter->mbox_lock))
  899. return -1;
  900. wrb = wrb_from_mbox(adapter);
  901. req = embedded_payload(wrb);
  902. ctxt = &req->context;
  903. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  904. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  905. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  906. if (lancer_chip(adapter)) {
  907. req->hdr.version = 1;
  908. req->cq_id = cpu_to_le16(cq->id);
  909. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  910. be_encoded_q_len(mccq->len));
  911. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  912. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  913. ctxt, cq->id);
  914. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  915. ctxt, 1);
  916. } else {
  917. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  918. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  919. be_encoded_q_len(mccq->len));
  920. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  921. }
  922. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  923. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  924. req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
  925. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  926. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  927. status = be_mbox_notify_wait(adapter);
  928. if (!status) {
  929. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  930. mccq->id = le16_to_cpu(resp->id);
  931. mccq->created = true;
  932. }
  933. mutex_unlock(&adapter->mbox_lock);
  934. return status;
  935. }
  936. static int be_cmd_mccq_org_create(struct be_adapter *adapter,
  937. struct be_queue_info *mccq,
  938. struct be_queue_info *cq)
  939. {
  940. struct be_mcc_wrb *wrb;
  941. struct be_cmd_req_mcc_create *req;
  942. struct be_dma_mem *q_mem = &mccq->dma_mem;
  943. void *ctxt;
  944. int status;
  945. if (mutex_lock_interruptible(&adapter->mbox_lock))
  946. return -1;
  947. wrb = wrb_from_mbox(adapter);
  948. req = embedded_payload(wrb);
  949. ctxt = &req->context;
  950. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  951. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  952. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  953. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  954. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  955. be_encoded_q_len(mccq->len));
  956. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  957. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  958. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  959. status = be_mbox_notify_wait(adapter);
  960. if (!status) {
  961. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  962. mccq->id = le16_to_cpu(resp->id);
  963. mccq->created = true;
  964. }
  965. mutex_unlock(&adapter->mbox_lock);
  966. return status;
  967. }
  968. int be_cmd_mccq_create(struct be_adapter *adapter,
  969. struct be_queue_info *mccq,
  970. struct be_queue_info *cq)
  971. {
  972. int status;
  973. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  974. if (status && !lancer_chip(adapter)) {
  975. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  976. "or newer to avoid conflicting priorities between NIC "
  977. "and FCoE traffic");
  978. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  979. }
  980. return status;
  981. }
  982. int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
  983. {
  984. struct be_mcc_wrb wrb = {0};
  985. struct be_cmd_req_eth_tx_create *req;
  986. struct be_queue_info *txq = &txo->q;
  987. struct be_queue_info *cq = &txo->cq;
  988. struct be_dma_mem *q_mem = &txq->dma_mem;
  989. int status, ver = 0;
  990. req = embedded_payload(&wrb);
  991. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  992. OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
  993. if (lancer_chip(adapter)) {
  994. req->hdr.version = 1;
  995. req->if_id = cpu_to_le16(adapter->if_handle);
  996. } else if (BEx_chip(adapter)) {
  997. if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
  998. req->hdr.version = 2;
  999. } else { /* For SH */
  1000. req->hdr.version = 2;
  1001. }
  1002. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  1003. req->ulp_num = BE_ULP1_NUM;
  1004. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  1005. req->cq_id = cpu_to_le16(cq->id);
  1006. req->queue_size = be_encoded_q_len(txq->len);
  1007. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1008. ver = req->hdr.version;
  1009. status = be_cmd_notify_wait(adapter, &wrb);
  1010. if (!status) {
  1011. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
  1012. txq->id = le16_to_cpu(resp->cid);
  1013. if (ver == 2)
  1014. txo->db_offset = le32_to_cpu(resp->db_offset);
  1015. else
  1016. txo->db_offset = DB_TXULP1_OFFSET;
  1017. txq->created = true;
  1018. }
  1019. return status;
  1020. }
  1021. /* Uses MCC */
  1022. int be_cmd_rxq_create(struct be_adapter *adapter,
  1023. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  1024. u32 if_id, u32 rss, u8 *rss_id)
  1025. {
  1026. struct be_mcc_wrb *wrb;
  1027. struct be_cmd_req_eth_rx_create *req;
  1028. struct be_dma_mem *q_mem = &rxq->dma_mem;
  1029. int status;
  1030. spin_lock_bh(&adapter->mcc_lock);
  1031. wrb = wrb_from_mccq(adapter);
  1032. if (!wrb) {
  1033. status = -EBUSY;
  1034. goto err;
  1035. }
  1036. req = embedded_payload(wrb);
  1037. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1038. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  1039. req->cq_id = cpu_to_le16(cq_id);
  1040. req->frag_size = fls(frag_size) - 1;
  1041. req->num_pages = 2;
  1042. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1043. req->interface_id = cpu_to_le32(if_id);
  1044. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  1045. req->rss_queue = cpu_to_le32(rss);
  1046. status = be_mcc_notify_wait(adapter);
  1047. if (!status) {
  1048. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  1049. rxq->id = le16_to_cpu(resp->id);
  1050. rxq->created = true;
  1051. *rss_id = resp->rss_id;
  1052. }
  1053. err:
  1054. spin_unlock_bh(&adapter->mcc_lock);
  1055. return status;
  1056. }
  1057. /* Generic destroyer function for all types of queues
  1058. * Uses Mbox
  1059. */
  1060. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  1061. int queue_type)
  1062. {
  1063. struct be_mcc_wrb *wrb;
  1064. struct be_cmd_req_q_destroy *req;
  1065. u8 subsys = 0, opcode = 0;
  1066. int status;
  1067. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1068. return -1;
  1069. wrb = wrb_from_mbox(adapter);
  1070. req = embedded_payload(wrb);
  1071. switch (queue_type) {
  1072. case QTYPE_EQ:
  1073. subsys = CMD_SUBSYSTEM_COMMON;
  1074. opcode = OPCODE_COMMON_EQ_DESTROY;
  1075. break;
  1076. case QTYPE_CQ:
  1077. subsys = CMD_SUBSYSTEM_COMMON;
  1078. opcode = OPCODE_COMMON_CQ_DESTROY;
  1079. break;
  1080. case QTYPE_TXQ:
  1081. subsys = CMD_SUBSYSTEM_ETH;
  1082. opcode = OPCODE_ETH_TX_DESTROY;
  1083. break;
  1084. case QTYPE_RXQ:
  1085. subsys = CMD_SUBSYSTEM_ETH;
  1086. opcode = OPCODE_ETH_RX_DESTROY;
  1087. break;
  1088. case QTYPE_MCCQ:
  1089. subsys = CMD_SUBSYSTEM_COMMON;
  1090. opcode = OPCODE_COMMON_MCC_DESTROY;
  1091. break;
  1092. default:
  1093. BUG();
  1094. }
  1095. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  1096. NULL);
  1097. req->id = cpu_to_le16(q->id);
  1098. status = be_mbox_notify_wait(adapter);
  1099. q->created = false;
  1100. mutex_unlock(&adapter->mbox_lock);
  1101. return status;
  1102. }
  1103. /* Uses MCC */
  1104. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  1105. {
  1106. struct be_mcc_wrb *wrb;
  1107. struct be_cmd_req_q_destroy *req;
  1108. int status;
  1109. spin_lock_bh(&adapter->mcc_lock);
  1110. wrb = wrb_from_mccq(adapter);
  1111. if (!wrb) {
  1112. status = -EBUSY;
  1113. goto err;
  1114. }
  1115. req = embedded_payload(wrb);
  1116. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1117. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  1118. req->id = cpu_to_le16(q->id);
  1119. status = be_mcc_notify_wait(adapter);
  1120. q->created = false;
  1121. err:
  1122. spin_unlock_bh(&adapter->mcc_lock);
  1123. return status;
  1124. }
  1125. /* Create an rx filtering policy configuration on an i/f
  1126. * Will use MBOX only if MCCQ has not been created.
  1127. */
  1128. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  1129. u32 *if_handle, u32 domain)
  1130. {
  1131. struct be_mcc_wrb wrb = {0};
  1132. struct be_cmd_req_if_create *req;
  1133. int status;
  1134. req = embedded_payload(&wrb);
  1135. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1136. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), &wrb, NULL);
  1137. req->hdr.domain = domain;
  1138. req->capability_flags = cpu_to_le32(cap_flags);
  1139. req->enable_flags = cpu_to_le32(en_flags);
  1140. req->pmac_invalid = true;
  1141. status = be_cmd_notify_wait(adapter, &wrb);
  1142. if (!status) {
  1143. struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
  1144. *if_handle = le32_to_cpu(resp->interface_id);
  1145. /* Hack to retrieve VF's pmac-id on BE3 */
  1146. if (BE3_chip(adapter) && !be_physfn(adapter))
  1147. adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
  1148. }
  1149. return status;
  1150. }
  1151. /* Uses MCCQ */
  1152. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1153. {
  1154. struct be_mcc_wrb *wrb;
  1155. struct be_cmd_req_if_destroy *req;
  1156. int status;
  1157. if (interface_id == -1)
  1158. return 0;
  1159. spin_lock_bh(&adapter->mcc_lock);
  1160. wrb = wrb_from_mccq(adapter);
  1161. if (!wrb) {
  1162. status = -EBUSY;
  1163. goto err;
  1164. }
  1165. req = embedded_payload(wrb);
  1166. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1167. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  1168. req->hdr.domain = domain;
  1169. req->interface_id = cpu_to_le32(interface_id);
  1170. status = be_mcc_notify_wait(adapter);
  1171. err:
  1172. spin_unlock_bh(&adapter->mcc_lock);
  1173. return status;
  1174. }
  1175. /* Get stats is a non embedded command: the request is not embedded inside
  1176. * WRB but is a separate dma memory block
  1177. * Uses asynchronous MCC
  1178. */
  1179. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1180. {
  1181. struct be_mcc_wrb *wrb;
  1182. struct be_cmd_req_hdr *hdr;
  1183. int status = 0;
  1184. spin_lock_bh(&adapter->mcc_lock);
  1185. wrb = wrb_from_mccq(adapter);
  1186. if (!wrb) {
  1187. status = -EBUSY;
  1188. goto err;
  1189. }
  1190. hdr = nonemb_cmd->va;
  1191. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1192. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  1193. /* version 1 of the cmd is not supported only by BE2 */
  1194. if (!BE2_chip(adapter))
  1195. hdr->version = 1;
  1196. be_mcc_notify(adapter);
  1197. adapter->stats_cmd_sent = true;
  1198. err:
  1199. spin_unlock_bh(&adapter->mcc_lock);
  1200. return status;
  1201. }
  1202. /* Lancer Stats */
  1203. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1204. struct be_dma_mem *nonemb_cmd)
  1205. {
  1206. struct be_mcc_wrb *wrb;
  1207. struct lancer_cmd_req_pport_stats *req;
  1208. int status = 0;
  1209. if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
  1210. CMD_SUBSYSTEM_ETH))
  1211. return -EPERM;
  1212. spin_lock_bh(&adapter->mcc_lock);
  1213. wrb = wrb_from_mccq(adapter);
  1214. if (!wrb) {
  1215. status = -EBUSY;
  1216. goto err;
  1217. }
  1218. req = nonemb_cmd->va;
  1219. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1220. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1221. nonemb_cmd);
  1222. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1223. req->cmd_params.params.reset_stats = 0;
  1224. be_mcc_notify(adapter);
  1225. adapter->stats_cmd_sent = true;
  1226. err:
  1227. spin_unlock_bh(&adapter->mcc_lock);
  1228. return status;
  1229. }
  1230. static int be_mac_to_link_speed(int mac_speed)
  1231. {
  1232. switch (mac_speed) {
  1233. case PHY_LINK_SPEED_ZERO:
  1234. return 0;
  1235. case PHY_LINK_SPEED_10MBPS:
  1236. return 10;
  1237. case PHY_LINK_SPEED_100MBPS:
  1238. return 100;
  1239. case PHY_LINK_SPEED_1GBPS:
  1240. return 1000;
  1241. case PHY_LINK_SPEED_10GBPS:
  1242. return 10000;
  1243. case PHY_LINK_SPEED_20GBPS:
  1244. return 20000;
  1245. case PHY_LINK_SPEED_25GBPS:
  1246. return 25000;
  1247. case PHY_LINK_SPEED_40GBPS:
  1248. return 40000;
  1249. }
  1250. return 0;
  1251. }
  1252. /* Uses synchronous mcc
  1253. * Returns link_speed in Mbps
  1254. */
  1255. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1256. u8 *link_status, u32 dom)
  1257. {
  1258. struct be_mcc_wrb *wrb;
  1259. struct be_cmd_req_link_status *req;
  1260. int status;
  1261. spin_lock_bh(&adapter->mcc_lock);
  1262. if (link_status)
  1263. *link_status = LINK_DOWN;
  1264. wrb = wrb_from_mccq(adapter);
  1265. if (!wrb) {
  1266. status = -EBUSY;
  1267. goto err;
  1268. }
  1269. req = embedded_payload(wrb);
  1270. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1271. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1272. /* version 1 of the cmd is not supported only by BE2 */
  1273. if (!BE2_chip(adapter))
  1274. req->hdr.version = 1;
  1275. req->hdr.domain = dom;
  1276. status = be_mcc_notify_wait(adapter);
  1277. if (!status) {
  1278. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1279. if (link_speed) {
  1280. *link_speed = resp->link_speed ?
  1281. le16_to_cpu(resp->link_speed) * 10 :
  1282. be_mac_to_link_speed(resp->mac_speed);
  1283. if (!resp->logical_link_status)
  1284. *link_speed = 0;
  1285. }
  1286. if (link_status)
  1287. *link_status = resp->logical_link_status;
  1288. }
  1289. err:
  1290. spin_unlock_bh(&adapter->mcc_lock);
  1291. return status;
  1292. }
  1293. /* Uses synchronous mcc */
  1294. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1295. {
  1296. struct be_mcc_wrb *wrb;
  1297. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1298. int status = 0;
  1299. spin_lock_bh(&adapter->mcc_lock);
  1300. wrb = wrb_from_mccq(adapter);
  1301. if (!wrb) {
  1302. status = -EBUSY;
  1303. goto err;
  1304. }
  1305. req = embedded_payload(wrb);
  1306. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1307. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1308. wrb, NULL);
  1309. be_mcc_notify(adapter);
  1310. err:
  1311. spin_unlock_bh(&adapter->mcc_lock);
  1312. return status;
  1313. }
  1314. /* Uses synchronous mcc */
  1315. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1316. {
  1317. struct be_mcc_wrb *wrb;
  1318. struct be_cmd_req_get_fat *req;
  1319. int status;
  1320. spin_lock_bh(&adapter->mcc_lock);
  1321. wrb = wrb_from_mccq(adapter);
  1322. if (!wrb) {
  1323. status = -EBUSY;
  1324. goto err;
  1325. }
  1326. req = embedded_payload(wrb);
  1327. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1328. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1329. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1330. status = be_mcc_notify_wait(adapter);
  1331. if (!status) {
  1332. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1333. if (log_size && resp->log_size)
  1334. *log_size = le32_to_cpu(resp->log_size) -
  1335. sizeof(u32);
  1336. }
  1337. err:
  1338. spin_unlock_bh(&adapter->mcc_lock);
  1339. return status;
  1340. }
  1341. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1342. {
  1343. struct be_dma_mem get_fat_cmd;
  1344. struct be_mcc_wrb *wrb;
  1345. struct be_cmd_req_get_fat *req;
  1346. u32 offset = 0, total_size, buf_size,
  1347. log_offset = sizeof(u32), payload_len;
  1348. int status;
  1349. if (buf_len == 0)
  1350. return;
  1351. total_size = buf_len;
  1352. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1353. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1354. get_fat_cmd.size,
  1355. &get_fat_cmd.dma);
  1356. if (!get_fat_cmd.va) {
  1357. status = -ENOMEM;
  1358. dev_err(&adapter->pdev->dev,
  1359. "Memory allocation failure while retrieving FAT data\n");
  1360. return;
  1361. }
  1362. spin_lock_bh(&adapter->mcc_lock);
  1363. while (total_size) {
  1364. buf_size = min(total_size, (u32)60*1024);
  1365. total_size -= buf_size;
  1366. wrb = wrb_from_mccq(adapter);
  1367. if (!wrb) {
  1368. status = -EBUSY;
  1369. goto err;
  1370. }
  1371. req = get_fat_cmd.va;
  1372. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1373. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1374. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1375. &get_fat_cmd);
  1376. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1377. req->read_log_offset = cpu_to_le32(log_offset);
  1378. req->read_log_length = cpu_to_le32(buf_size);
  1379. req->data_buffer_size = cpu_to_le32(buf_size);
  1380. status = be_mcc_notify_wait(adapter);
  1381. if (!status) {
  1382. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1383. memcpy(buf + offset,
  1384. resp->data_buffer,
  1385. le32_to_cpu(resp->read_log_length));
  1386. } else {
  1387. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1388. goto err;
  1389. }
  1390. offset += buf_size;
  1391. log_offset += buf_size;
  1392. }
  1393. err:
  1394. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1395. get_fat_cmd.va,
  1396. get_fat_cmd.dma);
  1397. spin_unlock_bh(&adapter->mcc_lock);
  1398. }
  1399. /* Uses synchronous mcc */
  1400. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1401. char *fw_on_flash)
  1402. {
  1403. struct be_mcc_wrb *wrb;
  1404. struct be_cmd_req_get_fw_version *req;
  1405. int status;
  1406. spin_lock_bh(&adapter->mcc_lock);
  1407. wrb = wrb_from_mccq(adapter);
  1408. if (!wrb) {
  1409. status = -EBUSY;
  1410. goto err;
  1411. }
  1412. req = embedded_payload(wrb);
  1413. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1414. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1415. status = be_mcc_notify_wait(adapter);
  1416. if (!status) {
  1417. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1418. strcpy(fw_ver, resp->firmware_version_string);
  1419. if (fw_on_flash)
  1420. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1421. }
  1422. err:
  1423. spin_unlock_bh(&adapter->mcc_lock);
  1424. return status;
  1425. }
  1426. /* set the EQ delay interval of an EQ to specified value
  1427. * Uses async mcc
  1428. */
  1429. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1430. {
  1431. struct be_mcc_wrb *wrb;
  1432. struct be_cmd_req_modify_eq_delay *req;
  1433. int status = 0;
  1434. spin_lock_bh(&adapter->mcc_lock);
  1435. wrb = wrb_from_mccq(adapter);
  1436. if (!wrb) {
  1437. status = -EBUSY;
  1438. goto err;
  1439. }
  1440. req = embedded_payload(wrb);
  1441. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1442. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1443. req->num_eq = cpu_to_le32(1);
  1444. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1445. req->delay[0].phase = 0;
  1446. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1447. be_mcc_notify(adapter);
  1448. err:
  1449. spin_unlock_bh(&adapter->mcc_lock);
  1450. return status;
  1451. }
  1452. /* Uses sycnhronous mcc */
  1453. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1454. u32 num, bool untagged, bool promiscuous)
  1455. {
  1456. struct be_mcc_wrb *wrb;
  1457. struct be_cmd_req_vlan_config *req;
  1458. int status;
  1459. spin_lock_bh(&adapter->mcc_lock);
  1460. wrb = wrb_from_mccq(adapter);
  1461. if (!wrb) {
  1462. status = -EBUSY;
  1463. goto err;
  1464. }
  1465. req = embedded_payload(wrb);
  1466. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1467. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1468. req->interface_id = if_id;
  1469. req->promiscuous = promiscuous;
  1470. req->untagged = untagged;
  1471. req->num_vlan = num;
  1472. if (!promiscuous) {
  1473. memcpy(req->normal_vlan, vtag_array,
  1474. req->num_vlan * sizeof(vtag_array[0]));
  1475. }
  1476. status = be_mcc_notify_wait(adapter);
  1477. err:
  1478. spin_unlock_bh(&adapter->mcc_lock);
  1479. return status;
  1480. }
  1481. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1482. {
  1483. struct be_mcc_wrb *wrb;
  1484. struct be_dma_mem *mem = &adapter->rx_filter;
  1485. struct be_cmd_req_rx_filter *req = mem->va;
  1486. int status;
  1487. spin_lock_bh(&adapter->mcc_lock);
  1488. wrb = wrb_from_mccq(adapter);
  1489. if (!wrb) {
  1490. status = -EBUSY;
  1491. goto err;
  1492. }
  1493. memset(req, 0, sizeof(*req));
  1494. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1495. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1496. wrb, mem);
  1497. req->if_id = cpu_to_le32(adapter->if_handle);
  1498. if (flags & IFF_PROMISC) {
  1499. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1500. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1501. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1502. if (value == ON)
  1503. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1504. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1505. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1506. } else if (flags & IFF_ALLMULTI) {
  1507. req->if_flags_mask = req->if_flags =
  1508. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1509. } else {
  1510. struct netdev_hw_addr *ha;
  1511. int i = 0;
  1512. req->if_flags_mask = req->if_flags =
  1513. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1514. /* Reset mcast promisc mode if already set by setting mask
  1515. * and not setting flags field
  1516. */
  1517. req->if_flags_mask |=
  1518. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1519. be_if_cap_flags(adapter));
  1520. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1521. netdev_for_each_mc_addr(ha, adapter->netdev)
  1522. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1523. }
  1524. status = be_mcc_notify_wait(adapter);
  1525. err:
  1526. spin_unlock_bh(&adapter->mcc_lock);
  1527. return status;
  1528. }
  1529. /* Uses synchrounous mcc */
  1530. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1531. {
  1532. struct be_mcc_wrb *wrb;
  1533. struct be_cmd_req_set_flow_control *req;
  1534. int status;
  1535. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
  1536. CMD_SUBSYSTEM_COMMON))
  1537. return -EPERM;
  1538. spin_lock_bh(&adapter->mcc_lock);
  1539. wrb = wrb_from_mccq(adapter);
  1540. if (!wrb) {
  1541. status = -EBUSY;
  1542. goto err;
  1543. }
  1544. req = embedded_payload(wrb);
  1545. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1546. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1547. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1548. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1549. status = be_mcc_notify_wait(adapter);
  1550. err:
  1551. spin_unlock_bh(&adapter->mcc_lock);
  1552. return status;
  1553. }
  1554. /* Uses sycn mcc */
  1555. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1556. {
  1557. struct be_mcc_wrb *wrb;
  1558. struct be_cmd_req_get_flow_control *req;
  1559. int status;
  1560. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
  1561. CMD_SUBSYSTEM_COMMON))
  1562. return -EPERM;
  1563. spin_lock_bh(&adapter->mcc_lock);
  1564. wrb = wrb_from_mccq(adapter);
  1565. if (!wrb) {
  1566. status = -EBUSY;
  1567. goto err;
  1568. }
  1569. req = embedded_payload(wrb);
  1570. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1571. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1572. status = be_mcc_notify_wait(adapter);
  1573. if (!status) {
  1574. struct be_cmd_resp_get_flow_control *resp =
  1575. embedded_payload(wrb);
  1576. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1577. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1578. }
  1579. err:
  1580. spin_unlock_bh(&adapter->mcc_lock);
  1581. return status;
  1582. }
  1583. /* Uses mbox */
  1584. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1585. u32 *mode, u32 *caps, u16 *asic_rev)
  1586. {
  1587. struct be_mcc_wrb *wrb;
  1588. struct be_cmd_req_query_fw_cfg *req;
  1589. int status;
  1590. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1591. return -1;
  1592. wrb = wrb_from_mbox(adapter);
  1593. req = embedded_payload(wrb);
  1594. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1595. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1596. status = be_mbox_notify_wait(adapter);
  1597. if (!status) {
  1598. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1599. *port_num = le32_to_cpu(resp->phys_port);
  1600. *mode = le32_to_cpu(resp->function_mode);
  1601. *caps = le32_to_cpu(resp->function_caps);
  1602. *asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
  1603. }
  1604. mutex_unlock(&adapter->mbox_lock);
  1605. return status;
  1606. }
  1607. /* Uses mbox */
  1608. int be_cmd_reset_function(struct be_adapter *adapter)
  1609. {
  1610. struct be_mcc_wrb *wrb;
  1611. struct be_cmd_req_hdr *req;
  1612. int status;
  1613. if (lancer_chip(adapter)) {
  1614. status = lancer_wait_ready(adapter);
  1615. if (!status) {
  1616. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1617. adapter->db + SLIPORT_CONTROL_OFFSET);
  1618. status = lancer_test_and_set_rdy_state(adapter);
  1619. }
  1620. if (status) {
  1621. dev_err(&adapter->pdev->dev,
  1622. "Adapter in non recoverable error\n");
  1623. }
  1624. return status;
  1625. }
  1626. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1627. return -1;
  1628. wrb = wrb_from_mbox(adapter);
  1629. req = embedded_payload(wrb);
  1630. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1631. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1632. status = be_mbox_notify_wait(adapter);
  1633. mutex_unlock(&adapter->mbox_lock);
  1634. return status;
  1635. }
  1636. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  1637. u32 rss_hash_opts, u16 table_size)
  1638. {
  1639. struct be_mcc_wrb *wrb;
  1640. struct be_cmd_req_rss_config *req;
  1641. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1642. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1643. 0x3ea83c02, 0x4a110304};
  1644. int status;
  1645. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1646. return -1;
  1647. wrb = wrb_from_mbox(adapter);
  1648. req = embedded_payload(wrb);
  1649. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1650. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1651. req->if_id = cpu_to_le32(adapter->if_handle);
  1652. req->enable_rss = cpu_to_le16(rss_hash_opts);
  1653. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1654. if (lancer_chip(adapter) || skyhawk_chip(adapter))
  1655. req->hdr.version = 1;
  1656. memcpy(req->cpu_table, rsstable, table_size);
  1657. memcpy(req->hash, myhash, sizeof(myhash));
  1658. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1659. status = be_mbox_notify_wait(adapter);
  1660. mutex_unlock(&adapter->mbox_lock);
  1661. return status;
  1662. }
  1663. /* Uses sync mcc */
  1664. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1665. u8 bcn, u8 sts, u8 state)
  1666. {
  1667. struct be_mcc_wrb *wrb;
  1668. struct be_cmd_req_enable_disable_beacon *req;
  1669. int status;
  1670. spin_lock_bh(&adapter->mcc_lock);
  1671. wrb = wrb_from_mccq(adapter);
  1672. if (!wrb) {
  1673. status = -EBUSY;
  1674. goto err;
  1675. }
  1676. req = embedded_payload(wrb);
  1677. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1678. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1679. req->port_num = port_num;
  1680. req->beacon_state = state;
  1681. req->beacon_duration = bcn;
  1682. req->status_duration = sts;
  1683. status = be_mcc_notify_wait(adapter);
  1684. err:
  1685. spin_unlock_bh(&adapter->mcc_lock);
  1686. return status;
  1687. }
  1688. /* Uses sync mcc */
  1689. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1690. {
  1691. struct be_mcc_wrb *wrb;
  1692. struct be_cmd_req_get_beacon_state *req;
  1693. int status;
  1694. spin_lock_bh(&adapter->mcc_lock);
  1695. wrb = wrb_from_mccq(adapter);
  1696. if (!wrb) {
  1697. status = -EBUSY;
  1698. goto err;
  1699. }
  1700. req = embedded_payload(wrb);
  1701. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1702. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1703. req->port_num = port_num;
  1704. status = be_mcc_notify_wait(adapter);
  1705. if (!status) {
  1706. struct be_cmd_resp_get_beacon_state *resp =
  1707. embedded_payload(wrb);
  1708. *state = resp->beacon_state;
  1709. }
  1710. err:
  1711. spin_unlock_bh(&adapter->mcc_lock);
  1712. return status;
  1713. }
  1714. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1715. u32 data_size, u32 data_offset,
  1716. const char *obj_name, u32 *data_written,
  1717. u8 *change_status, u8 *addn_status)
  1718. {
  1719. struct be_mcc_wrb *wrb;
  1720. struct lancer_cmd_req_write_object *req;
  1721. struct lancer_cmd_resp_write_object *resp;
  1722. void *ctxt = NULL;
  1723. int status;
  1724. spin_lock_bh(&adapter->mcc_lock);
  1725. adapter->flash_status = 0;
  1726. wrb = wrb_from_mccq(adapter);
  1727. if (!wrb) {
  1728. status = -EBUSY;
  1729. goto err_unlock;
  1730. }
  1731. req = embedded_payload(wrb);
  1732. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1733. OPCODE_COMMON_WRITE_OBJECT,
  1734. sizeof(struct lancer_cmd_req_write_object), wrb,
  1735. NULL);
  1736. ctxt = &req->context;
  1737. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1738. write_length, ctxt, data_size);
  1739. if (data_size == 0)
  1740. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1741. eof, ctxt, 1);
  1742. else
  1743. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1744. eof, ctxt, 0);
  1745. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1746. req->write_offset = cpu_to_le32(data_offset);
  1747. strcpy(req->object_name, obj_name);
  1748. req->descriptor_count = cpu_to_le32(1);
  1749. req->buf_len = cpu_to_le32(data_size);
  1750. req->addr_low = cpu_to_le32((cmd->dma +
  1751. sizeof(struct lancer_cmd_req_write_object))
  1752. & 0xFFFFFFFF);
  1753. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1754. sizeof(struct lancer_cmd_req_write_object)));
  1755. be_mcc_notify(adapter);
  1756. spin_unlock_bh(&adapter->mcc_lock);
  1757. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1758. msecs_to_jiffies(60000)))
  1759. status = -1;
  1760. else
  1761. status = adapter->flash_status;
  1762. resp = embedded_payload(wrb);
  1763. if (!status) {
  1764. *data_written = le32_to_cpu(resp->actual_write_len);
  1765. *change_status = resp->change_status;
  1766. } else {
  1767. *addn_status = resp->additional_status;
  1768. }
  1769. return status;
  1770. err_unlock:
  1771. spin_unlock_bh(&adapter->mcc_lock);
  1772. return status;
  1773. }
  1774. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1775. u32 data_size, u32 data_offset, const char *obj_name,
  1776. u32 *data_read, u32 *eof, u8 *addn_status)
  1777. {
  1778. struct be_mcc_wrb *wrb;
  1779. struct lancer_cmd_req_read_object *req;
  1780. struct lancer_cmd_resp_read_object *resp;
  1781. int status;
  1782. spin_lock_bh(&adapter->mcc_lock);
  1783. wrb = wrb_from_mccq(adapter);
  1784. if (!wrb) {
  1785. status = -EBUSY;
  1786. goto err_unlock;
  1787. }
  1788. req = embedded_payload(wrb);
  1789. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1790. OPCODE_COMMON_READ_OBJECT,
  1791. sizeof(struct lancer_cmd_req_read_object), wrb,
  1792. NULL);
  1793. req->desired_read_len = cpu_to_le32(data_size);
  1794. req->read_offset = cpu_to_le32(data_offset);
  1795. strcpy(req->object_name, obj_name);
  1796. req->descriptor_count = cpu_to_le32(1);
  1797. req->buf_len = cpu_to_le32(data_size);
  1798. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1799. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1800. status = be_mcc_notify_wait(adapter);
  1801. resp = embedded_payload(wrb);
  1802. if (!status) {
  1803. *data_read = le32_to_cpu(resp->actual_read_len);
  1804. *eof = le32_to_cpu(resp->eof);
  1805. } else {
  1806. *addn_status = resp->additional_status;
  1807. }
  1808. err_unlock:
  1809. spin_unlock_bh(&adapter->mcc_lock);
  1810. return status;
  1811. }
  1812. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1813. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1814. {
  1815. struct be_mcc_wrb *wrb;
  1816. struct be_cmd_write_flashrom *req;
  1817. int status;
  1818. spin_lock_bh(&adapter->mcc_lock);
  1819. adapter->flash_status = 0;
  1820. wrb = wrb_from_mccq(adapter);
  1821. if (!wrb) {
  1822. status = -EBUSY;
  1823. goto err_unlock;
  1824. }
  1825. req = cmd->va;
  1826. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1827. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1828. req->params.op_type = cpu_to_le32(flash_type);
  1829. req->params.op_code = cpu_to_le32(flash_opcode);
  1830. req->params.data_buf_size = cpu_to_le32(buf_size);
  1831. be_mcc_notify(adapter);
  1832. spin_unlock_bh(&adapter->mcc_lock);
  1833. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1834. msecs_to_jiffies(40000)))
  1835. status = -1;
  1836. else
  1837. status = adapter->flash_status;
  1838. return status;
  1839. err_unlock:
  1840. spin_unlock_bh(&adapter->mcc_lock);
  1841. return status;
  1842. }
  1843. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1844. int offset)
  1845. {
  1846. struct be_mcc_wrb *wrb;
  1847. struct be_cmd_read_flash_crc *req;
  1848. int status;
  1849. spin_lock_bh(&adapter->mcc_lock);
  1850. wrb = wrb_from_mccq(adapter);
  1851. if (!wrb) {
  1852. status = -EBUSY;
  1853. goto err;
  1854. }
  1855. req = embedded_payload(wrb);
  1856. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1857. OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
  1858. wrb, NULL);
  1859. req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
  1860. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1861. req->params.offset = cpu_to_le32(offset);
  1862. req->params.data_buf_size = cpu_to_le32(0x4);
  1863. status = be_mcc_notify_wait(adapter);
  1864. if (!status)
  1865. memcpy(flashed_crc, req->crc, 4);
  1866. err:
  1867. spin_unlock_bh(&adapter->mcc_lock);
  1868. return status;
  1869. }
  1870. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1871. struct be_dma_mem *nonemb_cmd)
  1872. {
  1873. struct be_mcc_wrb *wrb;
  1874. struct be_cmd_req_acpi_wol_magic_config *req;
  1875. int status;
  1876. spin_lock_bh(&adapter->mcc_lock);
  1877. wrb = wrb_from_mccq(adapter);
  1878. if (!wrb) {
  1879. status = -EBUSY;
  1880. goto err;
  1881. }
  1882. req = nonemb_cmd->va;
  1883. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1884. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1885. nonemb_cmd);
  1886. memcpy(req->magic_mac, mac, ETH_ALEN);
  1887. status = be_mcc_notify_wait(adapter);
  1888. err:
  1889. spin_unlock_bh(&adapter->mcc_lock);
  1890. return status;
  1891. }
  1892. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1893. u8 loopback_type, u8 enable)
  1894. {
  1895. struct be_mcc_wrb *wrb;
  1896. struct be_cmd_req_set_lmode *req;
  1897. int status;
  1898. spin_lock_bh(&adapter->mcc_lock);
  1899. wrb = wrb_from_mccq(adapter);
  1900. if (!wrb) {
  1901. status = -EBUSY;
  1902. goto err;
  1903. }
  1904. req = embedded_payload(wrb);
  1905. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1906. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1907. NULL);
  1908. req->src_port = port_num;
  1909. req->dest_port = port_num;
  1910. req->loopback_type = loopback_type;
  1911. req->loopback_state = enable;
  1912. status = be_mcc_notify_wait(adapter);
  1913. err:
  1914. spin_unlock_bh(&adapter->mcc_lock);
  1915. return status;
  1916. }
  1917. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1918. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1919. {
  1920. struct be_mcc_wrb *wrb;
  1921. struct be_cmd_req_loopback_test *req;
  1922. int status;
  1923. spin_lock_bh(&adapter->mcc_lock);
  1924. wrb = wrb_from_mccq(adapter);
  1925. if (!wrb) {
  1926. status = -EBUSY;
  1927. goto err;
  1928. }
  1929. req = embedded_payload(wrb);
  1930. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1931. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1932. req->hdr.timeout = cpu_to_le32(4);
  1933. req->pattern = cpu_to_le64(pattern);
  1934. req->src_port = cpu_to_le32(port_num);
  1935. req->dest_port = cpu_to_le32(port_num);
  1936. req->pkt_size = cpu_to_le32(pkt_size);
  1937. req->num_pkts = cpu_to_le32(num_pkts);
  1938. req->loopback_type = cpu_to_le32(loopback_type);
  1939. status = be_mcc_notify_wait(adapter);
  1940. if (!status) {
  1941. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1942. status = le32_to_cpu(resp->status);
  1943. }
  1944. err:
  1945. spin_unlock_bh(&adapter->mcc_lock);
  1946. return status;
  1947. }
  1948. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1949. u32 byte_cnt, struct be_dma_mem *cmd)
  1950. {
  1951. struct be_mcc_wrb *wrb;
  1952. struct be_cmd_req_ddrdma_test *req;
  1953. int status;
  1954. int i, j = 0;
  1955. spin_lock_bh(&adapter->mcc_lock);
  1956. wrb = wrb_from_mccq(adapter);
  1957. if (!wrb) {
  1958. status = -EBUSY;
  1959. goto err;
  1960. }
  1961. req = cmd->va;
  1962. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1963. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1964. req->pattern = cpu_to_le64(pattern);
  1965. req->byte_count = cpu_to_le32(byte_cnt);
  1966. for (i = 0; i < byte_cnt; i++) {
  1967. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1968. j++;
  1969. if (j > 7)
  1970. j = 0;
  1971. }
  1972. status = be_mcc_notify_wait(adapter);
  1973. if (!status) {
  1974. struct be_cmd_resp_ddrdma_test *resp;
  1975. resp = cmd->va;
  1976. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1977. resp->snd_err) {
  1978. status = -1;
  1979. }
  1980. }
  1981. err:
  1982. spin_unlock_bh(&adapter->mcc_lock);
  1983. return status;
  1984. }
  1985. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1986. struct be_dma_mem *nonemb_cmd)
  1987. {
  1988. struct be_mcc_wrb *wrb;
  1989. struct be_cmd_req_seeprom_read *req;
  1990. int status;
  1991. spin_lock_bh(&adapter->mcc_lock);
  1992. wrb = wrb_from_mccq(adapter);
  1993. if (!wrb) {
  1994. status = -EBUSY;
  1995. goto err;
  1996. }
  1997. req = nonemb_cmd->va;
  1998. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1999. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  2000. nonemb_cmd);
  2001. status = be_mcc_notify_wait(adapter);
  2002. err:
  2003. spin_unlock_bh(&adapter->mcc_lock);
  2004. return status;
  2005. }
  2006. int be_cmd_get_phy_info(struct be_adapter *adapter)
  2007. {
  2008. struct be_mcc_wrb *wrb;
  2009. struct be_cmd_req_get_phy_info *req;
  2010. struct be_dma_mem cmd;
  2011. int status;
  2012. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
  2013. CMD_SUBSYSTEM_COMMON))
  2014. return -EPERM;
  2015. spin_lock_bh(&adapter->mcc_lock);
  2016. wrb = wrb_from_mccq(adapter);
  2017. if (!wrb) {
  2018. status = -EBUSY;
  2019. goto err;
  2020. }
  2021. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  2022. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2023. &cmd.dma);
  2024. if (!cmd.va) {
  2025. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2026. status = -ENOMEM;
  2027. goto err;
  2028. }
  2029. req = cmd.va;
  2030. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2031. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  2032. wrb, &cmd);
  2033. status = be_mcc_notify_wait(adapter);
  2034. if (!status) {
  2035. struct be_phy_info *resp_phy_info =
  2036. cmd.va + sizeof(struct be_cmd_req_hdr);
  2037. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  2038. adapter->phy.interface_type =
  2039. le16_to_cpu(resp_phy_info->interface_type);
  2040. adapter->phy.auto_speeds_supported =
  2041. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  2042. adapter->phy.fixed_speeds_supported =
  2043. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  2044. adapter->phy.misc_params =
  2045. le32_to_cpu(resp_phy_info->misc_params);
  2046. if (BE2_chip(adapter)) {
  2047. adapter->phy.fixed_speeds_supported =
  2048. BE_SUPPORTED_SPEED_10GBPS |
  2049. BE_SUPPORTED_SPEED_1GBPS;
  2050. }
  2051. }
  2052. pci_free_consistent(adapter->pdev, cmd.size,
  2053. cmd.va, cmd.dma);
  2054. err:
  2055. spin_unlock_bh(&adapter->mcc_lock);
  2056. return status;
  2057. }
  2058. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  2059. {
  2060. struct be_mcc_wrb *wrb;
  2061. struct be_cmd_req_set_qos *req;
  2062. int status;
  2063. spin_lock_bh(&adapter->mcc_lock);
  2064. wrb = wrb_from_mccq(adapter);
  2065. if (!wrb) {
  2066. status = -EBUSY;
  2067. goto err;
  2068. }
  2069. req = embedded_payload(wrb);
  2070. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2071. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  2072. req->hdr.domain = domain;
  2073. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  2074. req->max_bps_nic = cpu_to_le32(bps);
  2075. status = be_mcc_notify_wait(adapter);
  2076. err:
  2077. spin_unlock_bh(&adapter->mcc_lock);
  2078. return status;
  2079. }
  2080. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  2081. {
  2082. struct be_mcc_wrb *wrb;
  2083. struct be_cmd_req_cntl_attribs *req;
  2084. struct be_cmd_resp_cntl_attribs *resp;
  2085. int status;
  2086. int payload_len = max(sizeof(*req), sizeof(*resp));
  2087. struct mgmt_controller_attrib *attribs;
  2088. struct be_dma_mem attribs_cmd;
  2089. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2090. return -1;
  2091. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  2092. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  2093. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  2094. &attribs_cmd.dma);
  2095. if (!attribs_cmd.va) {
  2096. dev_err(&adapter->pdev->dev,
  2097. "Memory allocation failure\n");
  2098. status = -ENOMEM;
  2099. goto err;
  2100. }
  2101. wrb = wrb_from_mbox(adapter);
  2102. if (!wrb) {
  2103. status = -EBUSY;
  2104. goto err;
  2105. }
  2106. req = attribs_cmd.va;
  2107. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2108. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  2109. &attribs_cmd);
  2110. status = be_mbox_notify_wait(adapter);
  2111. if (!status) {
  2112. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  2113. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  2114. }
  2115. err:
  2116. mutex_unlock(&adapter->mbox_lock);
  2117. if (attribs_cmd.va)
  2118. pci_free_consistent(adapter->pdev, attribs_cmd.size,
  2119. attribs_cmd.va, attribs_cmd.dma);
  2120. return status;
  2121. }
  2122. /* Uses mbox */
  2123. int be_cmd_req_native_mode(struct be_adapter *adapter)
  2124. {
  2125. struct be_mcc_wrb *wrb;
  2126. struct be_cmd_req_set_func_cap *req;
  2127. int status;
  2128. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2129. return -1;
  2130. wrb = wrb_from_mbox(adapter);
  2131. if (!wrb) {
  2132. status = -EBUSY;
  2133. goto err;
  2134. }
  2135. req = embedded_payload(wrb);
  2136. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2137. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  2138. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  2139. CAPABILITY_BE3_NATIVE_ERX_API);
  2140. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  2141. status = be_mbox_notify_wait(adapter);
  2142. if (!status) {
  2143. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  2144. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  2145. CAPABILITY_BE3_NATIVE_ERX_API;
  2146. if (!adapter->be3_native)
  2147. dev_warn(&adapter->pdev->dev,
  2148. "adapter not in advanced mode\n");
  2149. }
  2150. err:
  2151. mutex_unlock(&adapter->mbox_lock);
  2152. return status;
  2153. }
  2154. /* Get privilege(s) for a function */
  2155. int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
  2156. u32 domain)
  2157. {
  2158. struct be_mcc_wrb *wrb;
  2159. struct be_cmd_req_get_fn_privileges *req;
  2160. int status;
  2161. spin_lock_bh(&adapter->mcc_lock);
  2162. wrb = wrb_from_mccq(adapter);
  2163. if (!wrb) {
  2164. status = -EBUSY;
  2165. goto err;
  2166. }
  2167. req = embedded_payload(wrb);
  2168. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2169. OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
  2170. wrb, NULL);
  2171. req->hdr.domain = domain;
  2172. status = be_mcc_notify_wait(adapter);
  2173. if (!status) {
  2174. struct be_cmd_resp_get_fn_privileges *resp =
  2175. embedded_payload(wrb);
  2176. *privilege = le32_to_cpu(resp->privilege_mask);
  2177. }
  2178. err:
  2179. spin_unlock_bh(&adapter->mcc_lock);
  2180. return status;
  2181. }
  2182. /* Set privilege(s) for a function */
  2183. int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
  2184. u32 domain)
  2185. {
  2186. struct be_mcc_wrb *wrb;
  2187. struct be_cmd_req_set_fn_privileges *req;
  2188. int status;
  2189. spin_lock_bh(&adapter->mcc_lock);
  2190. wrb = wrb_from_mccq(adapter);
  2191. if (!wrb) {
  2192. status = -EBUSY;
  2193. goto err;
  2194. }
  2195. req = embedded_payload(wrb);
  2196. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2197. OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
  2198. wrb, NULL);
  2199. req->hdr.domain = domain;
  2200. if (lancer_chip(adapter))
  2201. req->privileges_lancer = cpu_to_le32(privileges);
  2202. else
  2203. req->privileges = cpu_to_le32(privileges);
  2204. status = be_mcc_notify_wait(adapter);
  2205. err:
  2206. spin_unlock_bh(&adapter->mcc_lock);
  2207. return status;
  2208. }
  2209. /* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
  2210. * pmac_id_valid: false => pmac_id or MAC address is requested.
  2211. * If pmac_id is returned, pmac_id_valid is returned as true
  2212. */
  2213. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  2214. bool *pmac_id_valid, u32 *pmac_id, u8 domain)
  2215. {
  2216. struct be_mcc_wrb *wrb;
  2217. struct be_cmd_req_get_mac_list *req;
  2218. int status;
  2219. int mac_count;
  2220. struct be_dma_mem get_mac_list_cmd;
  2221. int i;
  2222. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  2223. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  2224. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  2225. get_mac_list_cmd.size,
  2226. &get_mac_list_cmd.dma);
  2227. if (!get_mac_list_cmd.va) {
  2228. dev_err(&adapter->pdev->dev,
  2229. "Memory allocation failure during GET_MAC_LIST\n");
  2230. return -ENOMEM;
  2231. }
  2232. spin_lock_bh(&adapter->mcc_lock);
  2233. wrb = wrb_from_mccq(adapter);
  2234. if (!wrb) {
  2235. status = -EBUSY;
  2236. goto out;
  2237. }
  2238. req = get_mac_list_cmd.va;
  2239. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2240. OPCODE_COMMON_GET_MAC_LIST,
  2241. get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
  2242. req->hdr.domain = domain;
  2243. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  2244. if (*pmac_id_valid) {
  2245. req->mac_id = cpu_to_le32(*pmac_id);
  2246. req->iface_id = cpu_to_le16(adapter->if_handle);
  2247. req->perm_override = 0;
  2248. } else {
  2249. req->perm_override = 1;
  2250. }
  2251. status = be_mcc_notify_wait(adapter);
  2252. if (!status) {
  2253. struct be_cmd_resp_get_mac_list *resp =
  2254. get_mac_list_cmd.va;
  2255. if (*pmac_id_valid) {
  2256. memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
  2257. ETH_ALEN);
  2258. goto out;
  2259. }
  2260. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2261. /* Mac list returned could contain one or more active mac_ids
  2262. * or one or more true or pseudo permanant mac addresses.
  2263. * If an active mac_id is present, return first active mac_id
  2264. * found.
  2265. */
  2266. for (i = 0; i < mac_count; i++) {
  2267. struct get_list_macaddr *mac_entry;
  2268. u16 mac_addr_size;
  2269. u32 mac_id;
  2270. mac_entry = &resp->macaddr_list[i];
  2271. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2272. /* mac_id is a 32 bit value and mac_addr size
  2273. * is 6 bytes
  2274. */
  2275. if (mac_addr_size == sizeof(u32)) {
  2276. *pmac_id_valid = true;
  2277. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2278. *pmac_id = le32_to_cpu(mac_id);
  2279. goto out;
  2280. }
  2281. }
  2282. /* If no active mac_id found, return first mac addr */
  2283. *pmac_id_valid = false;
  2284. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2285. ETH_ALEN);
  2286. }
  2287. out:
  2288. spin_unlock_bh(&adapter->mcc_lock);
  2289. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  2290. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2291. return status;
  2292. }
  2293. int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id, u8 *mac)
  2294. {
  2295. bool active = true;
  2296. if (BEx_chip(adapter))
  2297. return be_cmd_mac_addr_query(adapter, mac, false,
  2298. adapter->if_handle, curr_pmac_id);
  2299. else
  2300. /* Fetch the MAC address using pmac_id */
  2301. return be_cmd_get_mac_from_list(adapter, mac, &active,
  2302. &curr_pmac_id, 0);
  2303. }
  2304. int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
  2305. {
  2306. int status;
  2307. bool pmac_valid = false;
  2308. memset(mac, 0, ETH_ALEN);
  2309. if (BEx_chip(adapter)) {
  2310. if (be_physfn(adapter))
  2311. status = be_cmd_mac_addr_query(adapter, mac, true, 0,
  2312. 0);
  2313. else
  2314. status = be_cmd_mac_addr_query(adapter, mac, false,
  2315. adapter->if_handle, 0);
  2316. } else {
  2317. status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
  2318. NULL, 0);
  2319. }
  2320. return status;
  2321. }
  2322. /* Uses synchronous MCCQ */
  2323. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2324. u8 mac_count, u32 domain)
  2325. {
  2326. struct be_mcc_wrb *wrb;
  2327. struct be_cmd_req_set_mac_list *req;
  2328. int status;
  2329. struct be_dma_mem cmd;
  2330. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2331. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2332. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  2333. &cmd.dma, GFP_KERNEL);
  2334. if (!cmd.va)
  2335. return -ENOMEM;
  2336. spin_lock_bh(&adapter->mcc_lock);
  2337. wrb = wrb_from_mccq(adapter);
  2338. if (!wrb) {
  2339. status = -EBUSY;
  2340. goto err;
  2341. }
  2342. req = cmd.va;
  2343. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2344. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2345. wrb, &cmd);
  2346. req->hdr.domain = domain;
  2347. req->mac_count = mac_count;
  2348. if (mac_count)
  2349. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2350. status = be_mcc_notify_wait(adapter);
  2351. err:
  2352. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  2353. cmd.va, cmd.dma);
  2354. spin_unlock_bh(&adapter->mcc_lock);
  2355. return status;
  2356. }
  2357. /* Wrapper to delete any active MACs and provision the new mac.
  2358. * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
  2359. * current list are active.
  2360. */
  2361. int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
  2362. {
  2363. bool active_mac = false;
  2364. u8 old_mac[ETH_ALEN];
  2365. u32 pmac_id;
  2366. int status;
  2367. status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
  2368. &pmac_id, dom);
  2369. if (!status && active_mac)
  2370. be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
  2371. return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
  2372. }
  2373. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2374. u32 domain, u16 intf_id, u16 hsw_mode)
  2375. {
  2376. struct be_mcc_wrb *wrb;
  2377. struct be_cmd_req_set_hsw_config *req;
  2378. void *ctxt;
  2379. int status;
  2380. spin_lock_bh(&adapter->mcc_lock);
  2381. wrb = wrb_from_mccq(adapter);
  2382. if (!wrb) {
  2383. status = -EBUSY;
  2384. goto err;
  2385. }
  2386. req = embedded_payload(wrb);
  2387. ctxt = &req->context;
  2388. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2389. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2390. req->hdr.domain = domain;
  2391. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2392. if (pvid) {
  2393. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2394. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2395. }
  2396. if (!BEx_chip(adapter) && hsw_mode) {
  2397. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
  2398. ctxt, adapter->hba_port_num);
  2399. AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
  2400. AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
  2401. ctxt, hsw_mode);
  2402. }
  2403. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2404. status = be_mcc_notify_wait(adapter);
  2405. err:
  2406. spin_unlock_bh(&adapter->mcc_lock);
  2407. return status;
  2408. }
  2409. /* Get Hyper switch config */
  2410. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2411. u32 domain, u16 intf_id, u8 *mode)
  2412. {
  2413. struct be_mcc_wrb *wrb;
  2414. struct be_cmd_req_get_hsw_config *req;
  2415. void *ctxt;
  2416. int status;
  2417. u16 vid;
  2418. spin_lock_bh(&adapter->mcc_lock);
  2419. wrb = wrb_from_mccq(adapter);
  2420. if (!wrb) {
  2421. status = -EBUSY;
  2422. goto err;
  2423. }
  2424. req = embedded_payload(wrb);
  2425. ctxt = &req->context;
  2426. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2427. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2428. req->hdr.domain = domain;
  2429. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2430. ctxt, intf_id);
  2431. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2432. if (!BEx_chip(adapter)) {
  2433. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2434. ctxt, adapter->hba_port_num);
  2435. AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
  2436. }
  2437. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2438. status = be_mcc_notify_wait(adapter);
  2439. if (!status) {
  2440. struct be_cmd_resp_get_hsw_config *resp =
  2441. embedded_payload(wrb);
  2442. be_dws_le_to_cpu(&resp->context,
  2443. sizeof(resp->context));
  2444. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2445. pvid, &resp->context);
  2446. if (pvid)
  2447. *pvid = le16_to_cpu(vid);
  2448. if (mode)
  2449. *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2450. port_fwd_type, &resp->context);
  2451. }
  2452. err:
  2453. spin_unlock_bh(&adapter->mcc_lock);
  2454. return status;
  2455. }
  2456. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2457. {
  2458. struct be_mcc_wrb *wrb;
  2459. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2460. int status;
  2461. int payload_len = sizeof(*req);
  2462. struct be_dma_mem cmd;
  2463. if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2464. CMD_SUBSYSTEM_ETH))
  2465. return -EPERM;
  2466. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2467. return -1;
  2468. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2469. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2470. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2471. &cmd.dma);
  2472. if (!cmd.va) {
  2473. dev_err(&adapter->pdev->dev,
  2474. "Memory allocation failure\n");
  2475. status = -ENOMEM;
  2476. goto err;
  2477. }
  2478. wrb = wrb_from_mbox(adapter);
  2479. if (!wrb) {
  2480. status = -EBUSY;
  2481. goto err;
  2482. }
  2483. req = cmd.va;
  2484. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2485. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2486. payload_len, wrb, &cmd);
  2487. req->hdr.version = 1;
  2488. req->query_options = BE_GET_WOL_CAP;
  2489. status = be_mbox_notify_wait(adapter);
  2490. if (!status) {
  2491. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2492. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
  2493. /* the command could succeed misleadingly on old f/w
  2494. * which is not aware of the V1 version. fake an error. */
  2495. if (resp->hdr.response_length < payload_len) {
  2496. status = -1;
  2497. goto err;
  2498. }
  2499. adapter->wol_cap = resp->wol_settings;
  2500. }
  2501. err:
  2502. mutex_unlock(&adapter->mbox_lock);
  2503. if (cmd.va)
  2504. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2505. return status;
  2506. }
  2507. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2508. struct be_dma_mem *cmd)
  2509. {
  2510. struct be_mcc_wrb *wrb;
  2511. struct be_cmd_req_get_ext_fat_caps *req;
  2512. int status;
  2513. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2514. return -1;
  2515. wrb = wrb_from_mbox(adapter);
  2516. if (!wrb) {
  2517. status = -EBUSY;
  2518. goto err;
  2519. }
  2520. req = cmd->va;
  2521. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2522. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2523. cmd->size, wrb, cmd);
  2524. req->parameter_type = cpu_to_le32(1);
  2525. status = be_mbox_notify_wait(adapter);
  2526. err:
  2527. mutex_unlock(&adapter->mbox_lock);
  2528. return status;
  2529. }
  2530. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2531. struct be_dma_mem *cmd,
  2532. struct be_fat_conf_params *configs)
  2533. {
  2534. struct be_mcc_wrb *wrb;
  2535. struct be_cmd_req_set_ext_fat_caps *req;
  2536. int status;
  2537. spin_lock_bh(&adapter->mcc_lock);
  2538. wrb = wrb_from_mccq(adapter);
  2539. if (!wrb) {
  2540. status = -EBUSY;
  2541. goto err;
  2542. }
  2543. req = cmd->va;
  2544. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2545. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2546. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2547. cmd->size, wrb, cmd);
  2548. status = be_mcc_notify_wait(adapter);
  2549. err:
  2550. spin_unlock_bh(&adapter->mcc_lock);
  2551. return status;
  2552. }
  2553. int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
  2554. {
  2555. struct be_mcc_wrb *wrb;
  2556. struct be_cmd_req_get_port_name *req;
  2557. int status;
  2558. if (!lancer_chip(adapter)) {
  2559. *port_name = adapter->hba_port_num + '0';
  2560. return 0;
  2561. }
  2562. spin_lock_bh(&adapter->mcc_lock);
  2563. wrb = wrb_from_mccq(adapter);
  2564. if (!wrb) {
  2565. status = -EBUSY;
  2566. goto err;
  2567. }
  2568. req = embedded_payload(wrb);
  2569. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2570. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2571. NULL);
  2572. req->hdr.version = 1;
  2573. status = be_mcc_notify_wait(adapter);
  2574. if (!status) {
  2575. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2576. *port_name = resp->port_name[adapter->hba_port_num];
  2577. } else {
  2578. *port_name = adapter->hba_port_num + '0';
  2579. }
  2580. err:
  2581. spin_unlock_bh(&adapter->mcc_lock);
  2582. return status;
  2583. }
  2584. static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count)
  2585. {
  2586. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2587. int i;
  2588. for (i = 0; i < desc_count; i++) {
  2589. if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
  2590. hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1)
  2591. return (struct be_nic_res_desc *)hdr;
  2592. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2593. hdr = (void *)hdr + hdr->desc_len;
  2594. }
  2595. return NULL;
  2596. }
  2597. static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
  2598. u32 desc_count)
  2599. {
  2600. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2601. struct be_pcie_res_desc *pcie;
  2602. int i;
  2603. for (i = 0; i < desc_count; i++) {
  2604. if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
  2605. hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
  2606. pcie = (struct be_pcie_res_desc *)hdr;
  2607. if (pcie->pf_num == devfn)
  2608. return pcie;
  2609. }
  2610. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2611. hdr = (void *)hdr + hdr->desc_len;
  2612. }
  2613. return NULL;
  2614. }
  2615. static void be_copy_nic_desc(struct be_resources *res,
  2616. struct be_nic_res_desc *desc)
  2617. {
  2618. res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
  2619. res->max_vlans = le16_to_cpu(desc->vlan_count);
  2620. res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  2621. res->max_tx_qs = le16_to_cpu(desc->txq_count);
  2622. res->max_rss_qs = le16_to_cpu(desc->rssq_count);
  2623. res->max_rx_qs = le16_to_cpu(desc->rq_count);
  2624. res->max_evt_qs = le16_to_cpu(desc->eq_count);
  2625. /* Clear flags that driver is not interested in */
  2626. res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
  2627. BE_IF_CAP_FLAGS_WANT;
  2628. /* Need 1 RXQ as the default RXQ */
  2629. if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
  2630. res->max_rss_qs -= 1;
  2631. }
  2632. /* Uses Mbox */
  2633. int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
  2634. {
  2635. struct be_mcc_wrb *wrb;
  2636. struct be_cmd_req_get_func_config *req;
  2637. int status;
  2638. struct be_dma_mem cmd;
  2639. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2640. return -1;
  2641. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2642. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  2643. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2644. &cmd.dma);
  2645. if (!cmd.va) {
  2646. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2647. status = -ENOMEM;
  2648. goto err;
  2649. }
  2650. wrb = wrb_from_mbox(adapter);
  2651. if (!wrb) {
  2652. status = -EBUSY;
  2653. goto err;
  2654. }
  2655. req = cmd.va;
  2656. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2657. OPCODE_COMMON_GET_FUNC_CONFIG,
  2658. cmd.size, wrb, &cmd);
  2659. if (skyhawk_chip(adapter))
  2660. req->hdr.version = 1;
  2661. status = be_mbox_notify_wait(adapter);
  2662. if (!status) {
  2663. struct be_cmd_resp_get_func_config *resp = cmd.va;
  2664. u32 desc_count = le32_to_cpu(resp->desc_count);
  2665. struct be_nic_res_desc *desc;
  2666. desc = be_get_nic_desc(resp->func_param, desc_count);
  2667. if (!desc) {
  2668. status = -EINVAL;
  2669. goto err;
  2670. }
  2671. adapter->pf_number = desc->pf_num;
  2672. be_copy_nic_desc(res, desc);
  2673. }
  2674. err:
  2675. mutex_unlock(&adapter->mbox_lock);
  2676. if (cmd.va)
  2677. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2678. return status;
  2679. }
  2680. /* Uses mbox */
  2681. static int be_cmd_get_profile_config_mbox(struct be_adapter *adapter,
  2682. u8 domain, struct be_dma_mem *cmd)
  2683. {
  2684. struct be_mcc_wrb *wrb;
  2685. struct be_cmd_req_get_profile_config *req;
  2686. int status;
  2687. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2688. return -1;
  2689. wrb = wrb_from_mbox(adapter);
  2690. req = cmd->va;
  2691. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2692. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2693. cmd->size, wrb, cmd);
  2694. req->type = ACTIVE_PROFILE_TYPE;
  2695. req->hdr.domain = domain;
  2696. if (!lancer_chip(adapter))
  2697. req->hdr.version = 1;
  2698. status = be_mbox_notify_wait(adapter);
  2699. mutex_unlock(&adapter->mbox_lock);
  2700. return status;
  2701. }
  2702. /* Uses sync mcc */
  2703. static int be_cmd_get_profile_config_mccq(struct be_adapter *adapter,
  2704. u8 domain, struct be_dma_mem *cmd)
  2705. {
  2706. struct be_mcc_wrb *wrb;
  2707. struct be_cmd_req_get_profile_config *req;
  2708. int status;
  2709. spin_lock_bh(&adapter->mcc_lock);
  2710. wrb = wrb_from_mccq(adapter);
  2711. if (!wrb) {
  2712. status = -EBUSY;
  2713. goto err;
  2714. }
  2715. req = cmd->va;
  2716. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2717. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2718. cmd->size, wrb, cmd);
  2719. req->type = ACTIVE_PROFILE_TYPE;
  2720. req->hdr.domain = domain;
  2721. if (!lancer_chip(adapter))
  2722. req->hdr.version = 1;
  2723. status = be_mcc_notify_wait(adapter);
  2724. err:
  2725. spin_unlock_bh(&adapter->mcc_lock);
  2726. return status;
  2727. }
  2728. /* Uses sync mcc, if MCCQ is already created otherwise mbox */
  2729. int be_cmd_get_profile_config(struct be_adapter *adapter,
  2730. struct be_resources *res, u8 domain)
  2731. {
  2732. struct be_cmd_resp_get_profile_config *resp;
  2733. struct be_pcie_res_desc *pcie;
  2734. struct be_nic_res_desc *nic;
  2735. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  2736. struct be_dma_mem cmd;
  2737. u32 desc_count;
  2738. int status;
  2739. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2740. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  2741. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  2742. if (!cmd.va)
  2743. return -ENOMEM;
  2744. if (!mccq->created)
  2745. status = be_cmd_get_profile_config_mbox(adapter, domain, &cmd);
  2746. else
  2747. status = be_cmd_get_profile_config_mccq(adapter, domain, &cmd);
  2748. if (status)
  2749. goto err;
  2750. resp = cmd.va;
  2751. desc_count = le32_to_cpu(resp->desc_count);
  2752. pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
  2753. desc_count);
  2754. if (pcie)
  2755. res->max_vfs = le16_to_cpu(pcie->num_vfs);
  2756. nic = be_get_nic_desc(resp->func_param, desc_count);
  2757. if (nic)
  2758. be_copy_nic_desc(res, nic);
  2759. err:
  2760. if (cmd.va)
  2761. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2762. return status;
  2763. }
  2764. /* Currently only Lancer uses this command and it supports version 0 only
  2765. * Uses sync mcc
  2766. */
  2767. int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
  2768. u8 domain)
  2769. {
  2770. struct be_mcc_wrb *wrb;
  2771. struct be_cmd_req_set_profile_config *req;
  2772. int status;
  2773. spin_lock_bh(&adapter->mcc_lock);
  2774. wrb = wrb_from_mccq(adapter);
  2775. if (!wrb) {
  2776. status = -EBUSY;
  2777. goto err;
  2778. }
  2779. req = embedded_payload(wrb);
  2780. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2781. OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
  2782. wrb, NULL);
  2783. req->hdr.domain = domain;
  2784. req->desc_count = cpu_to_le32(1);
  2785. req->nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
  2786. req->nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
  2787. req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
  2788. req->nic_desc.pf_num = adapter->pf_number;
  2789. req->nic_desc.vf_num = domain;
  2790. /* Mark fields invalid */
  2791. req->nic_desc.unicast_mac_count = 0xFFFF;
  2792. req->nic_desc.mcc_count = 0xFFFF;
  2793. req->nic_desc.vlan_count = 0xFFFF;
  2794. req->nic_desc.mcast_mac_count = 0xFFFF;
  2795. req->nic_desc.txq_count = 0xFFFF;
  2796. req->nic_desc.rq_count = 0xFFFF;
  2797. req->nic_desc.rssq_count = 0xFFFF;
  2798. req->nic_desc.lro_count = 0xFFFF;
  2799. req->nic_desc.cq_count = 0xFFFF;
  2800. req->nic_desc.toe_conn_count = 0xFFFF;
  2801. req->nic_desc.eq_count = 0xFFFF;
  2802. req->nic_desc.link_param = 0xFF;
  2803. req->nic_desc.bw_min = 0xFFFFFFFF;
  2804. req->nic_desc.acpi_params = 0xFF;
  2805. req->nic_desc.wol_param = 0x0F;
  2806. /* Change BW */
  2807. req->nic_desc.bw_min = cpu_to_le32(bps);
  2808. req->nic_desc.bw_max = cpu_to_le32(bps);
  2809. status = be_mcc_notify_wait(adapter);
  2810. err:
  2811. spin_unlock_bh(&adapter->mcc_lock);
  2812. return status;
  2813. }
  2814. int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
  2815. int vf_num)
  2816. {
  2817. struct be_mcc_wrb *wrb;
  2818. struct be_cmd_req_get_iface_list *req;
  2819. struct be_cmd_resp_get_iface_list *resp;
  2820. int status;
  2821. spin_lock_bh(&adapter->mcc_lock);
  2822. wrb = wrb_from_mccq(adapter);
  2823. if (!wrb) {
  2824. status = -EBUSY;
  2825. goto err;
  2826. }
  2827. req = embedded_payload(wrb);
  2828. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2829. OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
  2830. wrb, NULL);
  2831. req->hdr.domain = vf_num + 1;
  2832. status = be_mcc_notify_wait(adapter);
  2833. if (!status) {
  2834. resp = (struct be_cmd_resp_get_iface_list *)req;
  2835. vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
  2836. }
  2837. err:
  2838. spin_unlock_bh(&adapter->mcc_lock);
  2839. return status;
  2840. }
  2841. static int lancer_wait_idle(struct be_adapter *adapter)
  2842. {
  2843. #define SLIPORT_IDLE_TIMEOUT 30
  2844. u32 reg_val;
  2845. int status = 0, i;
  2846. for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
  2847. reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
  2848. if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
  2849. break;
  2850. ssleep(1);
  2851. }
  2852. if (i == SLIPORT_IDLE_TIMEOUT)
  2853. status = -1;
  2854. return status;
  2855. }
  2856. int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
  2857. {
  2858. int status = 0;
  2859. status = lancer_wait_idle(adapter);
  2860. if (status)
  2861. return status;
  2862. iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
  2863. return status;
  2864. }
  2865. /* Routine to check whether dump image is present or not */
  2866. bool dump_present(struct be_adapter *adapter)
  2867. {
  2868. u32 sliport_status = 0;
  2869. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  2870. return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
  2871. }
  2872. int lancer_initiate_dump(struct be_adapter *adapter)
  2873. {
  2874. int status;
  2875. /* give firmware reset and diagnostic dump */
  2876. status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
  2877. PHYSDEV_CONTROL_DD_MASK);
  2878. if (status < 0) {
  2879. dev_err(&adapter->pdev->dev, "Firmware reset failed\n");
  2880. return status;
  2881. }
  2882. status = lancer_wait_idle(adapter);
  2883. if (status)
  2884. return status;
  2885. if (!dump_present(adapter)) {
  2886. dev_err(&adapter->pdev->dev, "Dump image not present\n");
  2887. return -1;
  2888. }
  2889. return 0;
  2890. }
  2891. /* Uses sync mcc */
  2892. int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
  2893. {
  2894. struct be_mcc_wrb *wrb;
  2895. struct be_cmd_enable_disable_vf *req;
  2896. int status;
  2897. if (!lancer_chip(adapter))
  2898. return 0;
  2899. spin_lock_bh(&adapter->mcc_lock);
  2900. wrb = wrb_from_mccq(adapter);
  2901. if (!wrb) {
  2902. status = -EBUSY;
  2903. goto err;
  2904. }
  2905. req = embedded_payload(wrb);
  2906. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2907. OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
  2908. wrb, NULL);
  2909. req->hdr.domain = domain;
  2910. req->enable = 1;
  2911. status = be_mcc_notify_wait(adapter);
  2912. err:
  2913. spin_unlock_bh(&adapter->mcc_lock);
  2914. return status;
  2915. }
  2916. int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
  2917. {
  2918. struct be_mcc_wrb *wrb;
  2919. struct be_cmd_req_intr_set *req;
  2920. int status;
  2921. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2922. return -1;
  2923. wrb = wrb_from_mbox(adapter);
  2924. req = embedded_payload(wrb);
  2925. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2926. OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
  2927. wrb, NULL);
  2928. req->intr_enabled = intr_enable;
  2929. status = be_mbox_notify_wait(adapter);
  2930. mutex_unlock(&adapter->mbox_lock);
  2931. return status;
  2932. }
  2933. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  2934. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  2935. {
  2936. struct be_adapter *adapter = netdev_priv(netdev_handle);
  2937. struct be_mcc_wrb *wrb;
  2938. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
  2939. struct be_cmd_req_hdr *req;
  2940. struct be_cmd_resp_hdr *resp;
  2941. int status;
  2942. spin_lock_bh(&adapter->mcc_lock);
  2943. wrb = wrb_from_mccq(adapter);
  2944. if (!wrb) {
  2945. status = -EBUSY;
  2946. goto err;
  2947. }
  2948. req = embedded_payload(wrb);
  2949. resp = embedded_payload(wrb);
  2950. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  2951. hdr->opcode, wrb_payload_size, wrb, NULL);
  2952. memcpy(req, wrb_payload, wrb_payload_size);
  2953. be_dws_cpu_to_le(req, wrb_payload_size);
  2954. status = be_mcc_notify_wait(adapter);
  2955. if (cmd_status)
  2956. *cmd_status = (status & 0xffff);
  2957. if (ext_status)
  2958. *ext_status = 0;
  2959. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  2960. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  2961. err:
  2962. spin_unlock_bh(&adapter->mcc_lock);
  2963. return status;
  2964. }
  2965. EXPORT_SYMBOL(be_roce_mcc_cmd);