vnic_wq.h 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175
  1. /*
  2. * Copyright 2008-2010 Cisco Systems, Inc. All rights reserved.
  3. * Copyright 2007 Nuova Systems, Inc. All rights reserved.
  4. *
  5. * This program is free software; you may redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; version 2 of the License.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  10. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  11. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  12. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  13. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  14. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  15. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  16. * SOFTWARE.
  17. *
  18. */
  19. #ifndef _VNIC_WQ_H_
  20. #define _VNIC_WQ_H_
  21. #include <linux/pci.h>
  22. #include "vnic_dev.h"
  23. #include "vnic_cq.h"
  24. /* Work queue control */
  25. struct vnic_wq_ctrl {
  26. u64 ring_base; /* 0x00 */
  27. u32 ring_size; /* 0x08 */
  28. u32 pad0;
  29. u32 posted_index; /* 0x10 */
  30. u32 pad1;
  31. u32 cq_index; /* 0x18 */
  32. u32 pad2;
  33. u32 enable; /* 0x20 */
  34. u32 pad3;
  35. u32 running; /* 0x28 */
  36. u32 pad4;
  37. u32 fetch_index; /* 0x30 */
  38. u32 pad5;
  39. u32 dca_value; /* 0x38 */
  40. u32 pad6;
  41. u32 error_interrupt_enable; /* 0x40 */
  42. u32 pad7;
  43. u32 error_interrupt_offset; /* 0x48 */
  44. u32 pad8;
  45. u32 error_status; /* 0x50 */
  46. u32 pad9;
  47. };
  48. struct vnic_wq_buf {
  49. struct vnic_wq_buf *next;
  50. dma_addr_t dma_addr;
  51. void *os_buf;
  52. unsigned int len;
  53. unsigned int index;
  54. int sop;
  55. void *desc;
  56. uint64_t wr_id; /* Cookie */
  57. uint8_t cq_entry; /* Gets completion event from hw */
  58. uint8_t desc_skip_cnt; /* Num descs to occupy */
  59. uint8_t compressed_send; /* Both hdr and payload in one desc */
  60. };
  61. /* Break the vnic_wq_buf allocations into blocks of 32/64 entries */
  62. #define VNIC_WQ_BUF_MIN_BLK_ENTRIES 32
  63. #define VNIC_WQ_BUF_DFLT_BLK_ENTRIES 64
  64. #define VNIC_WQ_BUF_BLK_ENTRIES(entries) \
  65. ((unsigned int)((entries < VNIC_WQ_BUF_DFLT_BLK_ENTRIES) ? \
  66. VNIC_WQ_BUF_MIN_BLK_ENTRIES : VNIC_WQ_BUF_DFLT_BLK_ENTRIES))
  67. #define VNIC_WQ_BUF_BLK_SZ(entries) \
  68. (VNIC_WQ_BUF_BLK_ENTRIES(entries) * sizeof(struct vnic_wq_buf))
  69. #define VNIC_WQ_BUF_BLKS_NEEDED(entries) \
  70. DIV_ROUND_UP(entries, VNIC_WQ_BUF_BLK_ENTRIES(entries))
  71. #define VNIC_WQ_BUF_BLKS_MAX VNIC_WQ_BUF_BLKS_NEEDED(4096)
  72. struct vnic_wq {
  73. unsigned int index;
  74. struct vnic_dev *vdev;
  75. struct vnic_wq_ctrl __iomem *ctrl; /* memory-mapped */
  76. struct vnic_dev_ring ring;
  77. struct vnic_wq_buf *bufs[VNIC_WQ_BUF_BLKS_MAX];
  78. struct vnic_wq_buf *to_use;
  79. struct vnic_wq_buf *to_clean;
  80. unsigned int pkts_outstanding;
  81. };
  82. static inline unsigned int vnic_wq_desc_avail(struct vnic_wq *wq)
  83. {
  84. /* how many does SW own? */
  85. return wq->ring.desc_avail;
  86. }
  87. static inline unsigned int vnic_wq_desc_used(struct vnic_wq *wq)
  88. {
  89. /* how many does HW own? */
  90. return wq->ring.desc_count - wq->ring.desc_avail - 1;
  91. }
  92. static inline void *vnic_wq_next_desc(struct vnic_wq *wq)
  93. {
  94. return wq->to_use->desc;
  95. }
  96. static inline void vnic_wq_post(struct vnic_wq *wq,
  97. void *os_buf, dma_addr_t dma_addr,
  98. unsigned int len, int sop, int eop,
  99. uint8_t desc_skip_cnt, uint8_t cq_entry,
  100. uint8_t compressed_send, uint64_t wrid)
  101. {
  102. struct vnic_wq_buf *buf = wq->to_use;
  103. buf->sop = sop;
  104. buf->cq_entry = cq_entry;
  105. buf->compressed_send = compressed_send;
  106. buf->desc_skip_cnt = desc_skip_cnt;
  107. buf->os_buf = eop ? os_buf : NULL;
  108. buf->dma_addr = dma_addr;
  109. buf->len = len;
  110. buf->wr_id = wrid;
  111. buf = buf->next;
  112. if (eop) {
  113. /* Adding write memory barrier prevents compiler and/or CPU
  114. * reordering, thus avoiding descriptor posting before
  115. * descriptor is initialized. Otherwise, hardware can read
  116. * stale descriptor fields.
  117. */
  118. wmb();
  119. iowrite32(buf->index, &wq->ctrl->posted_index);
  120. }
  121. wq->to_use = buf;
  122. wq->ring.desc_avail -= desc_skip_cnt;
  123. }
  124. static inline void vnic_wq_service(struct vnic_wq *wq,
  125. struct cq_desc *cq_desc, u16 completed_index,
  126. void (*buf_service)(struct vnic_wq *wq,
  127. struct cq_desc *cq_desc, struct vnic_wq_buf *buf, void *opaque),
  128. void *opaque)
  129. {
  130. struct vnic_wq_buf *buf;
  131. buf = wq->to_clean;
  132. while (1) {
  133. (*buf_service)(wq, cq_desc, buf, opaque);
  134. wq->ring.desc_avail++;
  135. wq->to_clean = buf->next;
  136. if (buf->index == completed_index)
  137. break;
  138. buf = wq->to_clean;
  139. }
  140. }
  141. void vnic_wq_free(struct vnic_wq *wq);
  142. int vnic_wq_alloc(struct vnic_dev *vdev, struct vnic_wq *wq, unsigned int index,
  143. unsigned int desc_count, unsigned int desc_size);
  144. void vnic_wq_init(struct vnic_wq *wq, unsigned int cq_index,
  145. unsigned int error_interrupt_enable,
  146. unsigned int error_interrupt_offset);
  147. unsigned int vnic_wq_error_status(struct vnic_wq *wq);
  148. void vnic_wq_enable(struct vnic_wq *wq);
  149. int vnic_wq_disable(struct vnic_wq *wq);
  150. void vnic_wq_clean(struct vnic_wq *wq,
  151. void (*buf_clean)(struct vnic_wq *wq, struct vnic_wq_buf *buf));
  152. #endif /* _VNIC_WQ_H_ */