bnx2x_link.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551
  1. /* Copyright 2008-2013 Broadcom Corporation
  2. *
  3. * Unless you and Broadcom execute a separate written software license
  4. * agreement governing use of this software, this software is licensed to you
  5. * under the terms of the GNU General Public License version 2, available
  6. * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
  7. *
  8. * Notwithstanding the above, under no circumstances may you combine this
  9. * software in any way with any other Broadcom software provided under a
  10. * license other than the GPL, without Broadcom's express prior written
  11. * consent.
  12. *
  13. * Written by Yaniv Rosner
  14. *
  15. */
  16. #ifndef BNX2X_LINK_H
  17. #define BNX2X_LINK_H
  18. /***********************************************************/
  19. /* Defines */
  20. /***********************************************************/
  21. #define DEFAULT_PHY_DEV_ADDR 3
  22. #define E2_DEFAULT_PHY_DEV_ADDR 5
  23. #define BNX2X_FLOW_CTRL_AUTO PORT_FEATURE_FLOW_CONTROL_AUTO
  24. #define BNX2X_FLOW_CTRL_TX PORT_FEATURE_FLOW_CONTROL_TX
  25. #define BNX2X_FLOW_CTRL_RX PORT_FEATURE_FLOW_CONTROL_RX
  26. #define BNX2X_FLOW_CTRL_BOTH PORT_FEATURE_FLOW_CONTROL_BOTH
  27. #define BNX2X_FLOW_CTRL_NONE PORT_FEATURE_FLOW_CONTROL_NONE
  28. #define NET_SERDES_IF_XFI 1
  29. #define NET_SERDES_IF_SFI 2
  30. #define NET_SERDES_IF_KR 3
  31. #define NET_SERDES_IF_DXGXS 4
  32. #define SPEED_AUTO_NEG 0
  33. #define SPEED_20000 20000
  34. #define I2C_DEV_ADDR_A0 0xa0
  35. #define I2C_DEV_ADDR_A2 0xa2
  36. #define SFP_EEPROM_PAGE_SIZE 16
  37. #define SFP_EEPROM_VENDOR_NAME_ADDR 0x14
  38. #define SFP_EEPROM_VENDOR_NAME_SIZE 16
  39. #define SFP_EEPROM_VENDOR_OUI_ADDR 0x25
  40. #define SFP_EEPROM_VENDOR_OUI_SIZE 3
  41. #define SFP_EEPROM_PART_NO_ADDR 0x28
  42. #define SFP_EEPROM_PART_NO_SIZE 16
  43. #define SFP_EEPROM_REVISION_ADDR 0x38
  44. #define SFP_EEPROM_REVISION_SIZE 4
  45. #define SFP_EEPROM_SERIAL_ADDR 0x44
  46. #define SFP_EEPROM_SERIAL_SIZE 16
  47. #define SFP_EEPROM_DATE_ADDR 0x54 /* ASCII YYMMDD */
  48. #define SFP_EEPROM_DATE_SIZE 6
  49. #define SFP_EEPROM_DIAG_TYPE_ADDR 0x5c
  50. #define SFP_EEPROM_DIAG_TYPE_SIZE 1
  51. #define SFP_EEPROM_DIAG_ADDR_CHANGE_REQ (1<<2)
  52. #define SFP_EEPROM_SFF_8472_COMP_ADDR 0x5e
  53. #define SFP_EEPROM_SFF_8472_COMP_SIZE 1
  54. #define SFP_EEPROM_A2_CHECKSUM_RANGE 0x5e
  55. #define SFP_EEPROM_A2_CC_DMI_ADDR 0x5f
  56. #define PWR_FLT_ERR_MSG_LEN 250
  57. #define XGXS_EXT_PHY_TYPE(ext_phy_config) \
  58. ((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK)
  59. #define XGXS_EXT_PHY_ADDR(ext_phy_config) \
  60. (((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >> \
  61. PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT)
  62. #define SERDES_EXT_PHY_TYPE(ext_phy_config) \
  63. ((ext_phy_config) & PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK)
  64. /* Single Media Direct board is the plain 577xx board with CX4/RJ45 jacks */
  65. #define SINGLE_MEDIA_DIRECT(params) (params->num_phys == 1)
  66. /* Single Media board contains single external phy */
  67. #define SINGLE_MEDIA(params) (params->num_phys == 2)
  68. /* Dual Media board contains two external phy with different media */
  69. #define DUAL_MEDIA(params) (params->num_phys == 3)
  70. #define FW_PARAM_PHY_ADDR_MASK 0x000000FF
  71. #define FW_PARAM_PHY_TYPE_MASK 0x0000FF00
  72. #define FW_PARAM_MDIO_CTRL_MASK 0xFFFF0000
  73. #define FW_PARAM_MDIO_CTRL_OFFSET 16
  74. #define FW_PARAM_PHY_ADDR(fw_param) (fw_param & \
  75. FW_PARAM_PHY_ADDR_MASK)
  76. #define FW_PARAM_PHY_TYPE(fw_param) (fw_param & \
  77. FW_PARAM_PHY_TYPE_MASK)
  78. #define FW_PARAM_MDIO_CTRL(fw_param) ((fw_param & \
  79. FW_PARAM_MDIO_CTRL_MASK) >> \
  80. FW_PARAM_MDIO_CTRL_OFFSET)
  81. #define FW_PARAM_SET(phy_addr, phy_type, mdio_access) \
  82. (phy_addr | phy_type | mdio_access << FW_PARAM_MDIO_CTRL_OFFSET)
  83. #define PFC_BRB_FULL_LB_XOFF_THRESHOLD 170
  84. #define PFC_BRB_FULL_LB_XON_THRESHOLD 250
  85. #define MAXVAL(a, b) (((a) > (b)) ? (a) : (b))
  86. #define BMAC_CONTROL_RX_ENABLE 2
  87. /***********************************************************/
  88. /* Structs */
  89. /***********************************************************/
  90. #define INT_PHY 0
  91. #define EXT_PHY1 1
  92. #define EXT_PHY2 2
  93. #define MAX_PHYS 3
  94. /* Same configuration is shared between the XGXS and the first external phy */
  95. #define LINK_CONFIG_SIZE (MAX_PHYS - 1)
  96. #define LINK_CONFIG_IDX(_phy_idx) ((_phy_idx == INT_PHY) ? \
  97. 0 : (_phy_idx - 1))
  98. /***********************************************************/
  99. /* bnx2x_phy struct */
  100. /* Defines the required arguments and function per phy */
  101. /***********************************************************/
  102. struct link_vars;
  103. struct link_params;
  104. struct bnx2x_phy;
  105. typedef u8 (*config_init_t)(struct bnx2x_phy *phy, struct link_params *params,
  106. struct link_vars *vars);
  107. typedef u8 (*read_status_t)(struct bnx2x_phy *phy, struct link_params *params,
  108. struct link_vars *vars);
  109. typedef void (*link_reset_t)(struct bnx2x_phy *phy,
  110. struct link_params *params);
  111. typedef void (*config_loopback_t)(struct bnx2x_phy *phy,
  112. struct link_params *params);
  113. typedef u8 (*format_fw_ver_t)(u32 raw, u8 *str, u16 *len);
  114. typedef void (*hw_reset_t)(struct bnx2x_phy *phy, struct link_params *params);
  115. typedef void (*set_link_led_t)(struct bnx2x_phy *phy,
  116. struct link_params *params, u8 mode);
  117. typedef void (*phy_specific_func_t)(struct bnx2x_phy *phy,
  118. struct link_params *params, u32 action);
  119. struct bnx2x_reg_set {
  120. u8 devad;
  121. u16 reg;
  122. u16 val;
  123. };
  124. struct bnx2x_phy {
  125. u32 type;
  126. /* Loaded during init */
  127. u8 addr;
  128. u8 def_md_devad;
  129. u16 flags;
  130. /* No Over-Current detection */
  131. #define FLAGS_NOC (1<<1)
  132. /* Fan failure detection required */
  133. #define FLAGS_FAN_FAILURE_DET_REQ (1<<2)
  134. /* Initialize first the XGXS and only then the phy itself */
  135. #define FLAGS_INIT_XGXS_FIRST (1<<3)
  136. #define FLAGS_WC_DUAL_MODE (1<<4)
  137. #define FLAGS_4_PORT_MODE (1<<5)
  138. #define FLAGS_REARM_LATCH_SIGNAL (1<<6)
  139. #define FLAGS_SFP_NOT_APPROVED (1<<7)
  140. #define FLAGS_MDC_MDIO_WA (1<<8)
  141. #define FLAGS_DUMMY_READ (1<<9)
  142. #define FLAGS_MDC_MDIO_WA_B0 (1<<10)
  143. #define FLAGS_TX_ERROR_CHECK (1<<12)
  144. #define FLAGS_EEE (1<<13)
  145. #define FLAGS_MDC_MDIO_WA_G (1<<15)
  146. /* preemphasis values for the rx side */
  147. u16 rx_preemphasis[4];
  148. /* preemphasis values for the tx side */
  149. u16 tx_preemphasis[4];
  150. /* EMAC address for access MDIO */
  151. u32 mdio_ctrl;
  152. u32 supported;
  153. u32 media_type;
  154. #define ETH_PHY_UNSPECIFIED 0x0
  155. #define ETH_PHY_SFPP_10G_FIBER 0x1
  156. #define ETH_PHY_XFP_FIBER 0x2
  157. #define ETH_PHY_DA_TWINAX 0x3
  158. #define ETH_PHY_BASE_T 0x4
  159. #define ETH_PHY_SFP_1G_FIBER 0x5
  160. #define ETH_PHY_KR 0xf0
  161. #define ETH_PHY_CX4 0xf1
  162. #define ETH_PHY_NOT_PRESENT 0xff
  163. /* The address in which version is located*/
  164. u32 ver_addr;
  165. u16 req_flow_ctrl;
  166. u16 req_line_speed;
  167. u32 speed_cap_mask;
  168. u16 req_duplex;
  169. u16 rsrv;
  170. /* Called per phy/port init, and it configures LASI, speed, autoneg,
  171. duplex, flow control negotiation, etc. */
  172. config_init_t config_init;
  173. /* Called due to interrupt. It determines the link, speed */
  174. read_status_t read_status;
  175. /* Called when driver is unloading. Should reset the phy */
  176. link_reset_t link_reset;
  177. /* Set the loopback configuration for the phy */
  178. config_loopback_t config_loopback;
  179. /* Format the given raw number into str up to len */
  180. format_fw_ver_t format_fw_ver;
  181. /* Reset the phy (both ports) */
  182. hw_reset_t hw_reset;
  183. /* Set link led mode (on/off/oper)*/
  184. set_link_led_t set_link_led;
  185. /* PHY Specific tasks */
  186. phy_specific_func_t phy_specific_func;
  187. #define DISABLE_TX 1
  188. #define ENABLE_TX 2
  189. #define PHY_INIT 3
  190. };
  191. /* Inputs parameters to the CLC */
  192. struct link_params {
  193. u8 port;
  194. /* Default / User Configuration */
  195. u8 loopback_mode;
  196. #define LOOPBACK_NONE 0
  197. #define LOOPBACK_EMAC 1
  198. #define LOOPBACK_BMAC 2
  199. #define LOOPBACK_XGXS 3
  200. #define LOOPBACK_EXT_PHY 4
  201. #define LOOPBACK_EXT 5
  202. #define LOOPBACK_UMAC 6
  203. #define LOOPBACK_XMAC 7
  204. /* Device parameters */
  205. u8 mac_addr[6];
  206. u16 req_duplex[LINK_CONFIG_SIZE];
  207. u16 req_flow_ctrl[LINK_CONFIG_SIZE];
  208. u16 req_line_speed[LINK_CONFIG_SIZE]; /* Also determine AutoNeg */
  209. /* shmem parameters */
  210. u32 shmem_base;
  211. u32 shmem2_base;
  212. u32 speed_cap_mask[LINK_CONFIG_SIZE];
  213. u32 switch_cfg;
  214. #define SWITCH_CFG_1G PORT_FEATURE_CON_SWITCH_1G_SWITCH
  215. #define SWITCH_CFG_10G PORT_FEATURE_CON_SWITCH_10G_SWITCH
  216. #define SWITCH_CFG_AUTO_DETECT PORT_FEATURE_CON_SWITCH_AUTO_DETECT
  217. u32 lane_config;
  218. /* Phy register parameter */
  219. u32 chip_id;
  220. /* features */
  221. u32 feature_config_flags;
  222. #define FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED (1<<0)
  223. #define FEATURE_CONFIG_PFC_ENABLED (1<<1)
  224. #define FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY (1<<2)
  225. #define FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY (1<<3)
  226. #define FEATURE_CONFIG_BC_SUPPORTS_AFEX (1<<8)
  227. #define FEATURE_CONFIG_AUTOGREEEN_ENABLED (1<<9)
  228. #define FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED (1<<10)
  229. #define FEATURE_CONFIG_DISABLE_REMOTE_FAULT_DET (1<<11)
  230. #define FEATURE_CONFIG_MT_SUPPORT (1<<13)
  231. #define FEATURE_CONFIG_BOOT_FROM_SAN (1<<14)
  232. /* Will be populated during common init */
  233. struct bnx2x_phy phy[MAX_PHYS];
  234. /* Will be populated during common init */
  235. u8 num_phys;
  236. u8 rsrv;
  237. /* Used to configure the EEE Tx LPI timer, has several modes of
  238. * operation, according to bits 29:28 -
  239. * 2'b00: Timer will be configured by nvram, output will be the value
  240. * from nvram.
  241. * 2'b01: Timer will be configured by nvram, output will be in
  242. * microseconds.
  243. * 2'b10: bits 1:0 contain an nvram value which will be used instead
  244. * of the one located in the nvram. Output will be that value.
  245. * 2'b11: bits 19:0 contain the idle timer in microseconds; output
  246. * will be in microseconds.
  247. * Bits 31:30 should be 2'b11 in order for EEE to be enabled.
  248. */
  249. u32 eee_mode;
  250. #define EEE_MODE_NVRAM_BALANCED_TIME (0xa00)
  251. #define EEE_MODE_NVRAM_AGGRESSIVE_TIME (0x100)
  252. #define EEE_MODE_NVRAM_LATENCY_TIME (0x6000)
  253. #define EEE_MODE_NVRAM_MASK (0x3)
  254. #define EEE_MODE_TIMER_MASK (0xfffff)
  255. #define EEE_MODE_OUTPUT_TIME (1<<28)
  256. #define EEE_MODE_OVERRIDE_NVRAM (1<<29)
  257. #define EEE_MODE_ENABLE_LPI (1<<30)
  258. #define EEE_MODE_ADV_LPI (1<<31)
  259. u16 hw_led_mode; /* part of the hw_config read from the shmem */
  260. u32 multi_phy_config;
  261. /* Device pointer passed to all callback functions */
  262. struct bnx2x *bp;
  263. u16 req_fc_auto_adv; /* Should be set to TX / BOTH when
  264. req_flow_ctrl is set to AUTO */
  265. u16 link_flags;
  266. #define LINK_FLAGS_INT_DISABLED (1<<0)
  267. #define PHY_INITIALIZED (1<<1)
  268. u32 lfa_base;
  269. };
  270. /* Output parameters */
  271. struct link_vars {
  272. u8 phy_flags;
  273. #define PHY_XGXS_FLAG (1<<0)
  274. #define PHY_SGMII_FLAG (1<<1)
  275. #define PHY_PHYSICAL_LINK_FLAG (1<<2)
  276. #define PHY_HALF_OPEN_CONN_FLAG (1<<3)
  277. #define PHY_OVER_CURRENT_FLAG (1<<4)
  278. #define PHY_SFP_TX_FAULT_FLAG (1<<5)
  279. u8 mac_type;
  280. #define MAC_TYPE_NONE 0
  281. #define MAC_TYPE_EMAC 1
  282. #define MAC_TYPE_BMAC 2
  283. #define MAC_TYPE_UMAC 3
  284. #define MAC_TYPE_XMAC 4
  285. u8 phy_link_up; /* internal phy link indication */
  286. u8 link_up;
  287. u16 line_speed;
  288. u16 duplex;
  289. u16 flow_ctrl;
  290. u16 ieee_fc;
  291. /* The same definitions as the shmem parameter */
  292. u32 link_status;
  293. u32 eee_status;
  294. u8 fault_detected;
  295. u8 check_kr2_recovery_cnt;
  296. #define CHECK_KR2_RECOVERY_CNT 5
  297. u16 periodic_flags;
  298. #define PERIODIC_FLAGS_LINK_EVENT 0x0001
  299. u32 aeu_int_mask;
  300. u8 rx_tx_asic_rst;
  301. u8 turn_to_run_wc_rt;
  302. u16 rsrv2;
  303. /* The same definitions as the shmem2 parameter */
  304. u32 link_attr_sync;
  305. };
  306. /***********************************************************/
  307. /* Functions */
  308. /***********************************************************/
  309. int bnx2x_phy_init(struct link_params *params, struct link_vars *vars);
  310. /* Reset the link. Should be called when driver or interface goes down
  311. Before calling phy firmware upgrade, the reset_ext_phy should be set
  312. to 0 */
  313. int bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
  314. u8 reset_ext_phy);
  315. int bnx2x_lfa_reset(struct link_params *params, struct link_vars *vars);
  316. /* bnx2x_link_update should be called upon link interrupt */
  317. int bnx2x_link_update(struct link_params *params, struct link_vars *vars);
  318. /* use the following phy functions to read/write from external_phy
  319. In order to use it to read/write internal phy registers, use
  320. DEFAULT_PHY_DEV_ADDR as devad, and (_bank + (_addr & 0xf)) as
  321. the register */
  322. int bnx2x_phy_read(struct link_params *params, u8 phy_addr,
  323. u8 devad, u16 reg, u16 *ret_val);
  324. int bnx2x_phy_write(struct link_params *params, u8 phy_addr,
  325. u8 devad, u16 reg, u16 val);
  326. /* Reads the link_status from the shmem,
  327. and update the link vars accordingly */
  328. void bnx2x_link_status_update(struct link_params *input,
  329. struct link_vars *output);
  330. /* returns string representing the fw_version of the external phy */
  331. int bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 *version,
  332. u16 len);
  333. /* Set/Unset the led
  334. Basically, the CLC takes care of the led for the link, but in case one needs
  335. to set/unset the led unnaturally, set the "mode" to LED_MODE_OPER to
  336. blink the led, and LED_MODE_OFF to set the led off.*/
  337. int bnx2x_set_led(struct link_params *params,
  338. struct link_vars *vars, u8 mode, u32 speed);
  339. #define LED_MODE_OFF 0
  340. #define LED_MODE_ON 1
  341. #define LED_MODE_OPER 2
  342. #define LED_MODE_FRONT_PANEL_OFF 3
  343. /* bnx2x_handle_module_detect_int should be called upon module detection
  344. interrupt */
  345. void bnx2x_handle_module_detect_int(struct link_params *params);
  346. /* Get the actual link status. In case it returns 0, link is up,
  347. otherwise link is down*/
  348. int bnx2x_test_link(struct link_params *params, struct link_vars *vars,
  349. u8 is_serdes);
  350. /* One-time initialization for external phy after power up */
  351. int bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
  352. u32 shmem2_base_path[], u32 chip_id);
  353. /* Reset the external PHY using GPIO */
  354. void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port);
  355. /* Reset the external of SFX7101 */
  356. void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy);
  357. /* Read "byte_cnt" bytes from address "addr" from the SFP+ EEPROM */
  358. int bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  359. struct link_params *params, u8 dev_addr,
  360. u16 addr, u16 byte_cnt, u8 *o_buf);
  361. void bnx2x_hw_reset_phy(struct link_params *params);
  362. /* Check swap bit and adjust PHY order */
  363. u32 bnx2x_phy_selection(struct link_params *params);
  364. /* Probe the phys on board, and populate them in "params" */
  365. int bnx2x_phy_probe(struct link_params *params);
  366. /* Checks if fan failure detection is required on one of the phys on board */
  367. u8 bnx2x_fan_failure_det_req(struct bnx2x *bp, u32 shmem_base,
  368. u32 shmem2_base, u8 port);
  369. /* Open / close the gate between the NIG and the BRB */
  370. void bnx2x_set_rx_filter(struct link_params *params, u8 en);
  371. /* DCBX structs */
  372. /* Number of maximum COS per chip */
  373. #define DCBX_E2E3_MAX_NUM_COS (2)
  374. #define DCBX_E3B0_MAX_NUM_COS_PORT0 (6)
  375. #define DCBX_E3B0_MAX_NUM_COS_PORT1 (3)
  376. #define DCBX_E3B0_MAX_NUM_COS ( \
  377. MAXVAL(DCBX_E3B0_MAX_NUM_COS_PORT0, \
  378. DCBX_E3B0_MAX_NUM_COS_PORT1))
  379. #define DCBX_MAX_NUM_COS ( \
  380. MAXVAL(DCBX_E3B0_MAX_NUM_COS, \
  381. DCBX_E2E3_MAX_NUM_COS))
  382. /* PFC port configuration params */
  383. struct bnx2x_nig_brb_pfc_port_params {
  384. /* NIG */
  385. u32 pause_enable;
  386. u32 llfc_out_en;
  387. u32 llfc_enable;
  388. u32 pkt_priority_to_cos;
  389. u8 num_of_rx_cos_priority_mask;
  390. u32 rx_cos_priority_mask[DCBX_MAX_NUM_COS];
  391. u32 llfc_high_priority_classes;
  392. u32 llfc_low_priority_classes;
  393. };
  394. /* ETS port configuration params */
  395. struct bnx2x_ets_bw_params {
  396. u8 bw;
  397. };
  398. struct bnx2x_ets_sp_params {
  399. /**
  400. * valid values are 0 - 5. 0 is highest strict priority.
  401. * There can't be two COS's with the same pri.
  402. */
  403. u8 pri;
  404. };
  405. enum bnx2x_cos_state {
  406. bnx2x_cos_state_strict = 0,
  407. bnx2x_cos_state_bw = 1,
  408. };
  409. struct bnx2x_ets_cos_params {
  410. enum bnx2x_cos_state state ;
  411. union {
  412. struct bnx2x_ets_bw_params bw_params;
  413. struct bnx2x_ets_sp_params sp_params;
  414. } params;
  415. };
  416. struct bnx2x_ets_params {
  417. u8 num_of_cos; /* Number of valid COS entries*/
  418. struct bnx2x_ets_cos_params cos[DCBX_MAX_NUM_COS];
  419. };
  420. /* Used to update the PFC attributes in EMAC, BMAC, NIG and BRB
  421. * when link is already up
  422. */
  423. int bnx2x_update_pfc(struct link_params *params,
  424. struct link_vars *vars,
  425. struct bnx2x_nig_brb_pfc_port_params *pfc_params);
  426. /* Used to configure the ETS to disable */
  427. int bnx2x_ets_disabled(struct link_params *params,
  428. struct link_vars *vars);
  429. /* Used to configure the ETS to BW limited */
  430. void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw,
  431. const u32 cos1_bw);
  432. /* Used to configure the ETS to strict */
  433. int bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos);
  434. /* Configure the COS to ETS according to BW and SP settings.*/
  435. int bnx2x_ets_e3b0_config(const struct link_params *params,
  436. const struct link_vars *vars,
  437. struct bnx2x_ets_params *ets_params);
  438. /* Read pfc statistic*/
  439. void bnx2x_pfc_statistic(struct link_params *params, struct link_vars *vars,
  440. u32 pfc_frames_sent[2],
  441. u32 pfc_frames_received[2]);
  442. void bnx2x_init_mod_abs_int(struct bnx2x *bp, struct link_vars *vars,
  443. u32 chip_id, u32 shmem_base, u32 shmem2_base,
  444. u8 port);
  445. int bnx2x_sfp_module_detection(struct bnx2x_phy *phy,
  446. struct link_params *params);
  447. void bnx2x_period_func(struct link_params *params, struct link_vars *vars);
  448. int bnx2x_check_half_open_conn(struct link_params *params,
  449. struct link_vars *vars, u8 notify);
  450. #endif /* BNX2X_LINK_H */