bnx2x_link.c 399 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706
  1. /* Copyright 2008-2013 Broadcom Corporation
  2. *
  3. * Unless you and Broadcom execute a separate written software license
  4. * agreement governing use of this software, this software is licensed to you
  5. * under the terms of the GNU General Public License version 2, available
  6. * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
  7. *
  8. * Notwithstanding the above, under no circumstances may you combine this
  9. * software in any way with any other Broadcom software provided under a
  10. * license other than the GPL, without Broadcom's express prior written
  11. * consent.
  12. *
  13. * Written by Yaniv Rosner
  14. *
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/kernel.h>
  18. #include <linux/errno.h>
  19. #include <linux/pci.h>
  20. #include <linux/netdevice.h>
  21. #include <linux/delay.h>
  22. #include <linux/ethtool.h>
  23. #include <linux/mutex.h>
  24. #include "bnx2x.h"
  25. #include "bnx2x_cmn.h"
  26. typedef int (*read_sfp_module_eeprom_func_p)(struct bnx2x_phy *phy,
  27. struct link_params *params,
  28. u8 dev_addr, u16 addr, u8 byte_cnt,
  29. u8 *o_buf, u8);
  30. /********************************************************/
  31. #define ETH_HLEN 14
  32. /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
  33. #define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
  34. #define ETH_MIN_PACKET_SIZE 60
  35. #define ETH_MAX_PACKET_SIZE 1500
  36. #define ETH_MAX_JUMBO_PACKET_SIZE 9600
  37. #define MDIO_ACCESS_TIMEOUT 1000
  38. #define WC_LANE_MAX 4
  39. #define I2C_SWITCH_WIDTH 2
  40. #define I2C_BSC0 0
  41. #define I2C_BSC1 1
  42. #define I2C_WA_RETRY_CNT 3
  43. #define I2C_WA_PWR_ITER (I2C_WA_RETRY_CNT - 1)
  44. #define MCPR_IMC_COMMAND_READ_OP 1
  45. #define MCPR_IMC_COMMAND_WRITE_OP 2
  46. /* LED Blink rate that will achieve ~15.9Hz */
  47. #define LED_BLINK_RATE_VAL_E3 354
  48. #define LED_BLINK_RATE_VAL_E1X_E2 480
  49. /***********************************************************/
  50. /* Shortcut definitions */
  51. /***********************************************************/
  52. #define NIG_LATCH_BC_ENABLE_MI_INT 0
  53. #define NIG_STATUS_EMAC0_MI_INT \
  54. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_EMAC0_MISC_MI_INT
  55. #define NIG_STATUS_XGXS0_LINK10G \
  56. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK10G
  57. #define NIG_STATUS_XGXS0_LINK_STATUS \
  58. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS
  59. #define NIG_STATUS_XGXS0_LINK_STATUS_SIZE \
  60. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS_SIZE
  61. #define NIG_STATUS_SERDES0_LINK_STATUS \
  62. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_SERDES0_LINK_STATUS
  63. #define NIG_MASK_MI_INT \
  64. NIG_MASK_INTERRUPT_PORT0_REG_MASK_EMAC0_MISC_MI_INT
  65. #define NIG_MASK_XGXS0_LINK10G \
  66. NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK10G
  67. #define NIG_MASK_XGXS0_LINK_STATUS \
  68. NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK_STATUS
  69. #define NIG_MASK_SERDES0_LINK_STATUS \
  70. NIG_MASK_INTERRUPT_PORT0_REG_MASK_SERDES0_LINK_STATUS
  71. #define MDIO_AN_CL73_OR_37_COMPLETE \
  72. (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE | \
  73. MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE)
  74. #define XGXS_RESET_BITS \
  75. (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_RSTB_HW | \
  76. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_IDDQ | \
  77. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN | \
  78. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN_SD | \
  79. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_TXD_FIFO_RSTB)
  80. #define SERDES_RESET_BITS \
  81. (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_RSTB_HW | \
  82. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_IDDQ | \
  83. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN | \
  84. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN_SD)
  85. #define AUTONEG_CL37 SHARED_HW_CFG_AN_ENABLE_CL37
  86. #define AUTONEG_CL73 SHARED_HW_CFG_AN_ENABLE_CL73
  87. #define AUTONEG_BAM SHARED_HW_CFG_AN_ENABLE_BAM
  88. #define AUTONEG_PARALLEL \
  89. SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION
  90. #define AUTONEG_SGMII_FIBER_AUTODET \
  91. SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT
  92. #define AUTONEG_REMOTE_PHY SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY
  93. #define GP_STATUS_PAUSE_RSOLUTION_TXSIDE \
  94. MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE
  95. #define GP_STATUS_PAUSE_RSOLUTION_RXSIDE \
  96. MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE
  97. #define GP_STATUS_SPEED_MASK \
  98. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK
  99. #define GP_STATUS_10M MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M
  100. #define GP_STATUS_100M MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M
  101. #define GP_STATUS_1G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G
  102. #define GP_STATUS_2_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G
  103. #define GP_STATUS_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G
  104. #define GP_STATUS_6G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G
  105. #define GP_STATUS_10G_HIG \
  106. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG
  107. #define GP_STATUS_10G_CX4 \
  108. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4
  109. #define GP_STATUS_1G_KX MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX
  110. #define GP_STATUS_10G_KX4 \
  111. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4
  112. #define GP_STATUS_10G_KR MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KR
  113. #define GP_STATUS_10G_XFI MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_XFI
  114. #define GP_STATUS_20G_DXGXS MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_20G_DXGXS
  115. #define GP_STATUS_10G_SFI MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_SFI
  116. #define GP_STATUS_20G_KR2 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_20G_KR2
  117. #define LINK_10THD LINK_STATUS_SPEED_AND_DUPLEX_10THD
  118. #define LINK_10TFD LINK_STATUS_SPEED_AND_DUPLEX_10TFD
  119. #define LINK_100TXHD LINK_STATUS_SPEED_AND_DUPLEX_100TXHD
  120. #define LINK_100T4 LINK_STATUS_SPEED_AND_DUPLEX_100T4
  121. #define LINK_100TXFD LINK_STATUS_SPEED_AND_DUPLEX_100TXFD
  122. #define LINK_1000THD LINK_STATUS_SPEED_AND_DUPLEX_1000THD
  123. #define LINK_1000TFD LINK_STATUS_SPEED_AND_DUPLEX_1000TFD
  124. #define LINK_1000XFD LINK_STATUS_SPEED_AND_DUPLEX_1000XFD
  125. #define LINK_2500THD LINK_STATUS_SPEED_AND_DUPLEX_2500THD
  126. #define LINK_2500TFD LINK_STATUS_SPEED_AND_DUPLEX_2500TFD
  127. #define LINK_2500XFD LINK_STATUS_SPEED_AND_DUPLEX_2500XFD
  128. #define LINK_10GTFD LINK_STATUS_SPEED_AND_DUPLEX_10GTFD
  129. #define LINK_10GXFD LINK_STATUS_SPEED_AND_DUPLEX_10GXFD
  130. #define LINK_20GTFD LINK_STATUS_SPEED_AND_DUPLEX_20GTFD
  131. #define LINK_20GXFD LINK_STATUS_SPEED_AND_DUPLEX_20GXFD
  132. #define LINK_UPDATE_MASK \
  133. (LINK_STATUS_SPEED_AND_DUPLEX_MASK | \
  134. LINK_STATUS_LINK_UP | \
  135. LINK_STATUS_PHYSICAL_LINK_FLAG | \
  136. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE | \
  137. LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK | \
  138. LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK | \
  139. LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK | \
  140. LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE | \
  141. LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE)
  142. #define SFP_EEPROM_CON_TYPE_ADDR 0x2
  143. #define SFP_EEPROM_CON_TYPE_VAL_LC 0x7
  144. #define SFP_EEPROM_CON_TYPE_VAL_COPPER 0x21
  145. #define SFP_EEPROM_CON_TYPE_VAL_RJ45 0x22
  146. #define SFP_EEPROM_COMP_CODE_ADDR 0x3
  147. #define SFP_EEPROM_COMP_CODE_SR_MASK (1<<4)
  148. #define SFP_EEPROM_COMP_CODE_LR_MASK (1<<5)
  149. #define SFP_EEPROM_COMP_CODE_LRM_MASK (1<<6)
  150. #define SFP_EEPROM_FC_TX_TECH_ADDR 0x8
  151. #define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE 0x4
  152. #define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE 0x8
  153. #define SFP_EEPROM_OPTIONS_ADDR 0x40
  154. #define SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK 0x1
  155. #define SFP_EEPROM_OPTIONS_SIZE 2
  156. #define EDC_MODE_LINEAR 0x0022
  157. #define EDC_MODE_LIMITING 0x0044
  158. #define EDC_MODE_PASSIVE_DAC 0x0055
  159. /* ETS defines*/
  160. #define DCBX_INVALID_COS (0xFF)
  161. #define ETS_BW_LIMIT_CREDIT_UPPER_BOUND (0x5000)
  162. #define ETS_BW_LIMIT_CREDIT_WEIGHT (0x5000)
  163. #define ETS_E3B0_NIG_MIN_W_VAL_UP_TO_10GBPS (1360)
  164. #define ETS_E3B0_NIG_MIN_W_VAL_20GBPS (2720)
  165. #define ETS_E3B0_PBF_MIN_W_VAL (10000)
  166. #define MAX_PACKET_SIZE (9700)
  167. #define MAX_KR_LINK_RETRY 4
  168. /**********************************************************/
  169. /* INTERFACE */
  170. /**********************************************************/
  171. #define CL22_WR_OVER_CL45(_bp, _phy, _bank, _addr, _val) \
  172. bnx2x_cl45_write(_bp, _phy, \
  173. (_phy)->def_md_devad, \
  174. (_bank + (_addr & 0xf)), \
  175. _val)
  176. #define CL22_RD_OVER_CL45(_bp, _phy, _bank, _addr, _val) \
  177. bnx2x_cl45_read(_bp, _phy, \
  178. (_phy)->def_md_devad, \
  179. (_bank + (_addr & 0xf)), \
  180. _val)
  181. static u32 bnx2x_bits_en(struct bnx2x *bp, u32 reg, u32 bits)
  182. {
  183. u32 val = REG_RD(bp, reg);
  184. val |= bits;
  185. REG_WR(bp, reg, val);
  186. return val;
  187. }
  188. static u32 bnx2x_bits_dis(struct bnx2x *bp, u32 reg, u32 bits)
  189. {
  190. u32 val = REG_RD(bp, reg);
  191. val &= ~bits;
  192. REG_WR(bp, reg, val);
  193. return val;
  194. }
  195. /*
  196. * bnx2x_check_lfa - This function checks if link reinitialization is required,
  197. * or link flap can be avoided.
  198. *
  199. * @params: link parameters
  200. * Returns 0 if Link Flap Avoidance conditions are met otherwise, the failed
  201. * condition code.
  202. */
  203. static int bnx2x_check_lfa(struct link_params *params)
  204. {
  205. u32 link_status, cfg_idx, lfa_mask, cfg_size;
  206. u32 cur_speed_cap_mask, cur_req_fc_auto_adv, additional_config;
  207. u32 saved_val, req_val, eee_status;
  208. struct bnx2x *bp = params->bp;
  209. additional_config =
  210. REG_RD(bp, params->lfa_base +
  211. offsetof(struct shmem_lfa, additional_config));
  212. /* NOTE: must be first condition checked -
  213. * to verify DCC bit is cleared in any case!
  214. */
  215. if (additional_config & NO_LFA_DUE_TO_DCC_MASK) {
  216. DP(NETIF_MSG_LINK, "No LFA due to DCC flap after clp exit\n");
  217. REG_WR(bp, params->lfa_base +
  218. offsetof(struct shmem_lfa, additional_config),
  219. additional_config & ~NO_LFA_DUE_TO_DCC_MASK);
  220. return LFA_DCC_LFA_DISABLED;
  221. }
  222. /* Verify that link is up */
  223. link_status = REG_RD(bp, params->shmem_base +
  224. offsetof(struct shmem_region,
  225. port_mb[params->port].link_status));
  226. if (!(link_status & LINK_STATUS_LINK_UP))
  227. return LFA_LINK_DOWN;
  228. /* if loaded after BOOT from SAN, don't flap the link in any case and
  229. * rely on link set by preboot driver
  230. */
  231. if (params->feature_config_flags & FEATURE_CONFIG_BOOT_FROM_SAN)
  232. return 0;
  233. /* Verify that loopback mode is not set */
  234. if (params->loopback_mode)
  235. return LFA_LOOPBACK_ENABLED;
  236. /* Verify that MFW supports LFA */
  237. if (!params->lfa_base)
  238. return LFA_MFW_IS_TOO_OLD;
  239. if (params->num_phys == 3) {
  240. cfg_size = 2;
  241. lfa_mask = 0xffffffff;
  242. } else {
  243. cfg_size = 1;
  244. lfa_mask = 0xffff;
  245. }
  246. /* Compare Duplex */
  247. saved_val = REG_RD(bp, params->lfa_base +
  248. offsetof(struct shmem_lfa, req_duplex));
  249. req_val = params->req_duplex[0] | (params->req_duplex[1] << 16);
  250. if ((saved_val & lfa_mask) != (req_val & lfa_mask)) {
  251. DP(NETIF_MSG_LINK, "Duplex mismatch %x vs. %x\n",
  252. (saved_val & lfa_mask), (req_val & lfa_mask));
  253. return LFA_DUPLEX_MISMATCH;
  254. }
  255. /* Compare Flow Control */
  256. saved_val = REG_RD(bp, params->lfa_base +
  257. offsetof(struct shmem_lfa, req_flow_ctrl));
  258. req_val = params->req_flow_ctrl[0] | (params->req_flow_ctrl[1] << 16);
  259. if ((saved_val & lfa_mask) != (req_val & lfa_mask)) {
  260. DP(NETIF_MSG_LINK, "Flow control mismatch %x vs. %x\n",
  261. (saved_val & lfa_mask), (req_val & lfa_mask));
  262. return LFA_FLOW_CTRL_MISMATCH;
  263. }
  264. /* Compare Link Speed */
  265. saved_val = REG_RD(bp, params->lfa_base +
  266. offsetof(struct shmem_lfa, req_line_speed));
  267. req_val = params->req_line_speed[0] | (params->req_line_speed[1] << 16);
  268. if ((saved_val & lfa_mask) != (req_val & lfa_mask)) {
  269. DP(NETIF_MSG_LINK, "Link speed mismatch %x vs. %x\n",
  270. (saved_val & lfa_mask), (req_val & lfa_mask));
  271. return LFA_LINK_SPEED_MISMATCH;
  272. }
  273. for (cfg_idx = 0; cfg_idx < cfg_size; cfg_idx++) {
  274. cur_speed_cap_mask = REG_RD(bp, params->lfa_base +
  275. offsetof(struct shmem_lfa,
  276. speed_cap_mask[cfg_idx]));
  277. if (cur_speed_cap_mask != params->speed_cap_mask[cfg_idx]) {
  278. DP(NETIF_MSG_LINK, "Speed Cap mismatch %x vs. %x\n",
  279. cur_speed_cap_mask,
  280. params->speed_cap_mask[cfg_idx]);
  281. return LFA_SPEED_CAP_MISMATCH;
  282. }
  283. }
  284. cur_req_fc_auto_adv =
  285. REG_RD(bp, params->lfa_base +
  286. offsetof(struct shmem_lfa, additional_config)) &
  287. REQ_FC_AUTO_ADV_MASK;
  288. if ((u16)cur_req_fc_auto_adv != params->req_fc_auto_adv) {
  289. DP(NETIF_MSG_LINK, "Flow Ctrl AN mismatch %x vs. %x\n",
  290. cur_req_fc_auto_adv, params->req_fc_auto_adv);
  291. return LFA_FLOW_CTRL_MISMATCH;
  292. }
  293. eee_status = REG_RD(bp, params->shmem2_base +
  294. offsetof(struct shmem2_region,
  295. eee_status[params->port]));
  296. if (((eee_status & SHMEM_EEE_LPI_REQUESTED_BIT) ^
  297. (params->eee_mode & EEE_MODE_ENABLE_LPI)) ||
  298. ((eee_status & SHMEM_EEE_REQUESTED_BIT) ^
  299. (params->eee_mode & EEE_MODE_ADV_LPI))) {
  300. DP(NETIF_MSG_LINK, "EEE mismatch %x vs. %x\n", params->eee_mode,
  301. eee_status);
  302. return LFA_EEE_MISMATCH;
  303. }
  304. /* LFA conditions are met */
  305. return 0;
  306. }
  307. /******************************************************************/
  308. /* EPIO/GPIO section */
  309. /******************************************************************/
  310. static void bnx2x_get_epio(struct bnx2x *bp, u32 epio_pin, u32 *en)
  311. {
  312. u32 epio_mask, gp_oenable;
  313. *en = 0;
  314. /* Sanity check */
  315. if (epio_pin > 31) {
  316. DP(NETIF_MSG_LINK, "Invalid EPIO pin %d to get\n", epio_pin);
  317. return;
  318. }
  319. epio_mask = 1 << epio_pin;
  320. /* Set this EPIO to output */
  321. gp_oenable = REG_RD(bp, MCP_REG_MCPR_GP_OENABLE);
  322. REG_WR(bp, MCP_REG_MCPR_GP_OENABLE, gp_oenable & ~epio_mask);
  323. *en = (REG_RD(bp, MCP_REG_MCPR_GP_INPUTS) & epio_mask) >> epio_pin;
  324. }
  325. static void bnx2x_set_epio(struct bnx2x *bp, u32 epio_pin, u32 en)
  326. {
  327. u32 epio_mask, gp_output, gp_oenable;
  328. /* Sanity check */
  329. if (epio_pin > 31) {
  330. DP(NETIF_MSG_LINK, "Invalid EPIO pin %d to set\n", epio_pin);
  331. return;
  332. }
  333. DP(NETIF_MSG_LINK, "Setting EPIO pin %d to %d\n", epio_pin, en);
  334. epio_mask = 1 << epio_pin;
  335. /* Set this EPIO to output */
  336. gp_output = REG_RD(bp, MCP_REG_MCPR_GP_OUTPUTS);
  337. if (en)
  338. gp_output |= epio_mask;
  339. else
  340. gp_output &= ~epio_mask;
  341. REG_WR(bp, MCP_REG_MCPR_GP_OUTPUTS, gp_output);
  342. /* Set the value for this EPIO */
  343. gp_oenable = REG_RD(bp, MCP_REG_MCPR_GP_OENABLE);
  344. REG_WR(bp, MCP_REG_MCPR_GP_OENABLE, gp_oenable | epio_mask);
  345. }
  346. static void bnx2x_set_cfg_pin(struct bnx2x *bp, u32 pin_cfg, u32 val)
  347. {
  348. if (pin_cfg == PIN_CFG_NA)
  349. return;
  350. if (pin_cfg >= PIN_CFG_EPIO0) {
  351. bnx2x_set_epio(bp, pin_cfg - PIN_CFG_EPIO0, val);
  352. } else {
  353. u8 gpio_num = (pin_cfg - PIN_CFG_GPIO0_P0) & 0x3;
  354. u8 gpio_port = (pin_cfg - PIN_CFG_GPIO0_P0) >> 2;
  355. bnx2x_set_gpio(bp, gpio_num, (u8)val, gpio_port);
  356. }
  357. }
  358. static u32 bnx2x_get_cfg_pin(struct bnx2x *bp, u32 pin_cfg, u32 *val)
  359. {
  360. if (pin_cfg == PIN_CFG_NA)
  361. return -EINVAL;
  362. if (pin_cfg >= PIN_CFG_EPIO0) {
  363. bnx2x_get_epio(bp, pin_cfg - PIN_CFG_EPIO0, val);
  364. } else {
  365. u8 gpio_num = (pin_cfg - PIN_CFG_GPIO0_P0) & 0x3;
  366. u8 gpio_port = (pin_cfg - PIN_CFG_GPIO0_P0) >> 2;
  367. *val = bnx2x_get_gpio(bp, gpio_num, gpio_port);
  368. }
  369. return 0;
  370. }
  371. /******************************************************************/
  372. /* ETS section */
  373. /******************************************************************/
  374. static void bnx2x_ets_e2e3a0_disabled(struct link_params *params)
  375. {
  376. /* ETS disabled configuration*/
  377. struct bnx2x *bp = params->bp;
  378. DP(NETIF_MSG_LINK, "ETS E2E3 disabled configuration\n");
  379. /* mapping between entry priority to client number (0,1,2 -debug and
  380. * management clients, 3 - COS0 client, 4 - COS client)(HIGHEST)
  381. * 3bits client num.
  382. * PRI4 | PRI3 | PRI2 | PRI1 | PRI0
  383. * cos1-100 cos0-011 dbg1-010 dbg0-001 MCP-000
  384. */
  385. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT, 0x4688);
  386. /* Bitmap of 5bits length. Each bit specifies whether the entry behaves
  387. * as strict. Bits 0,1,2 - debug and management entries, 3 -
  388. * COS0 entry, 4 - COS1 entry.
  389. * COS1 | COS0 | DEBUG1 | DEBUG0 | MGMT
  390. * bit4 bit3 bit2 bit1 bit0
  391. * MCP and debug are strict
  392. */
  393. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x7);
  394. /* defines which entries (clients) are subjected to WFQ arbitration */
  395. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0);
  396. /* For strict priority entries defines the number of consecutive
  397. * slots for the highest priority.
  398. */
  399. REG_WR(bp, NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
  400. /* mapping between the CREDIT_WEIGHT registers and actual client
  401. * numbers
  402. */
  403. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP, 0);
  404. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, 0);
  405. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, 0);
  406. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0, 0);
  407. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1, 0);
  408. REG_WR(bp, PBF_REG_HIGH_PRIORITY_COS_NUM, 0);
  409. /* ETS mode disable */
  410. REG_WR(bp, PBF_REG_ETS_ENABLED, 0);
  411. /* If ETS mode is enabled (there is no strict priority) defines a WFQ
  412. * weight for COS0/COS1.
  413. */
  414. REG_WR(bp, PBF_REG_COS0_WEIGHT, 0x2710);
  415. REG_WR(bp, PBF_REG_COS1_WEIGHT, 0x2710);
  416. /* Upper bound that COS0_WEIGHT can reach in the WFQ arbiter */
  417. REG_WR(bp, PBF_REG_COS0_UPPER_BOUND, 0x989680);
  418. REG_WR(bp, PBF_REG_COS1_UPPER_BOUND, 0x989680);
  419. /* Defines the number of consecutive slots for the strict priority */
  420. REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0);
  421. }
  422. /******************************************************************************
  423. * Description:
  424. * Getting min_w_val will be set according to line speed .
  425. *.
  426. ******************************************************************************/
  427. static u32 bnx2x_ets_get_min_w_val_nig(const struct link_vars *vars)
  428. {
  429. u32 min_w_val = 0;
  430. /* Calculate min_w_val.*/
  431. if (vars->link_up) {
  432. if (vars->line_speed == SPEED_20000)
  433. min_w_val = ETS_E3B0_NIG_MIN_W_VAL_20GBPS;
  434. else
  435. min_w_val = ETS_E3B0_NIG_MIN_W_VAL_UP_TO_10GBPS;
  436. } else
  437. min_w_val = ETS_E3B0_NIG_MIN_W_VAL_20GBPS;
  438. /* If the link isn't up (static configuration for example ) The
  439. * link will be according to 20GBPS.
  440. */
  441. return min_w_val;
  442. }
  443. /******************************************************************************
  444. * Description:
  445. * Getting credit upper bound form min_w_val.
  446. *.
  447. ******************************************************************************/
  448. static u32 bnx2x_ets_get_credit_upper_bound(const u32 min_w_val)
  449. {
  450. const u32 credit_upper_bound = (u32)MAXVAL((150 * min_w_val),
  451. MAX_PACKET_SIZE);
  452. return credit_upper_bound;
  453. }
  454. /******************************************************************************
  455. * Description:
  456. * Set credit upper bound for NIG.
  457. *.
  458. ******************************************************************************/
  459. static void bnx2x_ets_e3b0_set_credit_upper_bound_nig(
  460. const struct link_params *params,
  461. const u32 min_w_val)
  462. {
  463. struct bnx2x *bp = params->bp;
  464. const u8 port = params->port;
  465. const u32 credit_upper_bound =
  466. bnx2x_ets_get_credit_upper_bound(min_w_val);
  467. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_0 :
  468. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0, credit_upper_bound);
  469. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_1 :
  470. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1, credit_upper_bound);
  471. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_2 :
  472. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_2, credit_upper_bound);
  473. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_3 :
  474. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_3, credit_upper_bound);
  475. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_4 :
  476. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_4, credit_upper_bound);
  477. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_5 :
  478. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_5, credit_upper_bound);
  479. if (!port) {
  480. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_6,
  481. credit_upper_bound);
  482. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_7,
  483. credit_upper_bound);
  484. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_8,
  485. credit_upper_bound);
  486. }
  487. }
  488. /******************************************************************************
  489. * Description:
  490. * Will return the NIG ETS registers to init values.Except
  491. * credit_upper_bound.
  492. * That isn't used in this configuration (No WFQ is enabled) and will be
  493. * configured acording to spec
  494. *.
  495. ******************************************************************************/
  496. static void bnx2x_ets_e3b0_nig_disabled(const struct link_params *params,
  497. const struct link_vars *vars)
  498. {
  499. struct bnx2x *bp = params->bp;
  500. const u8 port = params->port;
  501. const u32 min_w_val = bnx2x_ets_get_min_w_val_nig(vars);
  502. /* Mapping between entry priority to client number (0,1,2 -debug and
  503. * management clients, 3 - COS0 client, 4 - COS1, ... 8 -
  504. * COS5)(HIGHEST) 4bits client num.TODO_ETS - Should be done by
  505. * reset value or init tool
  506. */
  507. if (port) {
  508. REG_WR(bp, NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_LSB, 0x543210);
  509. REG_WR(bp, NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_MSB, 0x0);
  510. } else {
  511. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_LSB, 0x76543210);
  512. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_MSB, 0x8);
  513. }
  514. /* For strict priority entries defines the number of consecutive
  515. * slots for the highest priority.
  516. */
  517. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_NUM_STRICT_ARB_SLOTS :
  518. NIG_REG_P1_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
  519. /* Mapping between the CREDIT_WEIGHT registers and actual client
  520. * numbers
  521. */
  522. if (port) {
  523. /*Port 1 has 6 COS*/
  524. REG_WR(bp, NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_LSB, 0x210543);
  525. REG_WR(bp, NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_MSB, 0x0);
  526. } else {
  527. /*Port 0 has 9 COS*/
  528. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_LSB,
  529. 0x43210876);
  530. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_MSB, 0x5);
  531. }
  532. /* Bitmap of 5bits length. Each bit specifies whether the entry behaves
  533. * as strict. Bits 0,1,2 - debug and management entries, 3 -
  534. * COS0 entry, 4 - COS1 entry.
  535. * COS1 | COS0 | DEBUG1 | DEBUG0 | MGMT
  536. * bit4 bit3 bit2 bit1 bit0
  537. * MCP and debug are strict
  538. */
  539. if (port)
  540. REG_WR(bp, NIG_REG_P1_TX_ARB_CLIENT_IS_STRICT, 0x3f);
  541. else
  542. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x1ff);
  543. /* defines which entries (clients) are subjected to WFQ arbitration */
  544. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CLIENT_IS_SUBJECT2WFQ :
  545. NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0);
  546. /* Please notice the register address are note continuous and a
  547. * for here is note appropriate.In 2 port mode port0 only COS0-5
  548. * can be used. DEBUG1,DEBUG1,MGMT are never used for WFQ* In 4
  549. * port mode port1 only COS0-2 can be used. DEBUG1,DEBUG1,MGMT
  550. * are never used for WFQ
  551. */
  552. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_0 :
  553. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, 0x0);
  554. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_1 :
  555. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, 0x0);
  556. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_2 :
  557. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_2, 0x0);
  558. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_3 :
  559. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_3, 0x0);
  560. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_4 :
  561. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_4, 0x0);
  562. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_5 :
  563. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_5, 0x0);
  564. if (!port) {
  565. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_6, 0x0);
  566. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_7, 0x0);
  567. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_8, 0x0);
  568. }
  569. bnx2x_ets_e3b0_set_credit_upper_bound_nig(params, min_w_val);
  570. }
  571. /******************************************************************************
  572. * Description:
  573. * Set credit upper bound for PBF.
  574. *.
  575. ******************************************************************************/
  576. static void bnx2x_ets_e3b0_set_credit_upper_bound_pbf(
  577. const struct link_params *params,
  578. const u32 min_w_val)
  579. {
  580. struct bnx2x *bp = params->bp;
  581. const u32 credit_upper_bound =
  582. bnx2x_ets_get_credit_upper_bound(min_w_val);
  583. const u8 port = params->port;
  584. u32 base_upper_bound = 0;
  585. u8 max_cos = 0;
  586. u8 i = 0;
  587. /* In 2 port mode port0 has COS0-5 that can be used for WFQ.In 4
  588. * port mode port1 has COS0-2 that can be used for WFQ.
  589. */
  590. if (!port) {
  591. base_upper_bound = PBF_REG_COS0_UPPER_BOUND_P0;
  592. max_cos = DCBX_E3B0_MAX_NUM_COS_PORT0;
  593. } else {
  594. base_upper_bound = PBF_REG_COS0_UPPER_BOUND_P1;
  595. max_cos = DCBX_E3B0_MAX_NUM_COS_PORT1;
  596. }
  597. for (i = 0; i < max_cos; i++)
  598. REG_WR(bp, base_upper_bound + (i << 2), credit_upper_bound);
  599. }
  600. /******************************************************************************
  601. * Description:
  602. * Will return the PBF ETS registers to init values.Except
  603. * credit_upper_bound.
  604. * That isn't used in this configuration (No WFQ is enabled) and will be
  605. * configured acording to spec
  606. *.
  607. ******************************************************************************/
  608. static void bnx2x_ets_e3b0_pbf_disabled(const struct link_params *params)
  609. {
  610. struct bnx2x *bp = params->bp;
  611. const u8 port = params->port;
  612. const u32 min_w_val_pbf = ETS_E3B0_PBF_MIN_W_VAL;
  613. u8 i = 0;
  614. u32 base_weight = 0;
  615. u8 max_cos = 0;
  616. /* Mapping between entry priority to client number 0 - COS0
  617. * client, 2 - COS1, ... 5 - COS5)(HIGHEST) 4bits client num.
  618. * TODO_ETS - Should be done by reset value or init tool
  619. */
  620. if (port)
  621. /* 0x688 (|011|0 10|00 1|000) */
  622. REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P1 , 0x688);
  623. else
  624. /* (10 1|100 |011|0 10|00 1|000) */
  625. REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P0 , 0x2C688);
  626. /* TODO_ETS - Should be done by reset value or init tool */
  627. if (port)
  628. /* 0x688 (|011|0 10|00 1|000)*/
  629. REG_WR(bp, PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P1, 0x688);
  630. else
  631. /* 0x2C688 (10 1|100 |011|0 10|00 1|000) */
  632. REG_WR(bp, PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P0, 0x2C688);
  633. REG_WR(bp, (port) ? PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P1 :
  634. PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P0 , 0x100);
  635. REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P1 :
  636. PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P0 , 0);
  637. REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P1 :
  638. PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P0 , 0);
  639. /* In 2 port mode port0 has COS0-5 that can be used for WFQ.
  640. * In 4 port mode port1 has COS0-2 that can be used for WFQ.
  641. */
  642. if (!port) {
  643. base_weight = PBF_REG_COS0_WEIGHT_P0;
  644. max_cos = DCBX_E3B0_MAX_NUM_COS_PORT0;
  645. } else {
  646. base_weight = PBF_REG_COS0_WEIGHT_P1;
  647. max_cos = DCBX_E3B0_MAX_NUM_COS_PORT1;
  648. }
  649. for (i = 0; i < max_cos; i++)
  650. REG_WR(bp, base_weight + (0x4 * i), 0);
  651. bnx2x_ets_e3b0_set_credit_upper_bound_pbf(params, min_w_val_pbf);
  652. }
  653. /******************************************************************************
  654. * Description:
  655. * E3B0 disable will return basicly the values to init values.
  656. *.
  657. ******************************************************************************/
  658. static int bnx2x_ets_e3b0_disabled(const struct link_params *params,
  659. const struct link_vars *vars)
  660. {
  661. struct bnx2x *bp = params->bp;
  662. if (!CHIP_IS_E3B0(bp)) {
  663. DP(NETIF_MSG_LINK,
  664. "bnx2x_ets_e3b0_disabled the chip isn't E3B0\n");
  665. return -EINVAL;
  666. }
  667. bnx2x_ets_e3b0_nig_disabled(params, vars);
  668. bnx2x_ets_e3b0_pbf_disabled(params);
  669. return 0;
  670. }
  671. /******************************************************************************
  672. * Description:
  673. * Disable will return basicly the values to init values.
  674. *
  675. ******************************************************************************/
  676. int bnx2x_ets_disabled(struct link_params *params,
  677. struct link_vars *vars)
  678. {
  679. struct bnx2x *bp = params->bp;
  680. int bnx2x_status = 0;
  681. if ((CHIP_IS_E2(bp)) || (CHIP_IS_E3A0(bp)))
  682. bnx2x_ets_e2e3a0_disabled(params);
  683. else if (CHIP_IS_E3B0(bp))
  684. bnx2x_status = bnx2x_ets_e3b0_disabled(params, vars);
  685. else {
  686. DP(NETIF_MSG_LINK, "bnx2x_ets_disabled - chip not supported\n");
  687. return -EINVAL;
  688. }
  689. return bnx2x_status;
  690. }
  691. /******************************************************************************
  692. * Description
  693. * Set the COS mappimg to SP and BW until this point all the COS are not
  694. * set as SP or BW.
  695. ******************************************************************************/
  696. static int bnx2x_ets_e3b0_cli_map(const struct link_params *params,
  697. const struct bnx2x_ets_params *ets_params,
  698. const u8 cos_sp_bitmap,
  699. const u8 cos_bw_bitmap)
  700. {
  701. struct bnx2x *bp = params->bp;
  702. const u8 port = params->port;
  703. const u8 nig_cli_sp_bitmap = 0x7 | (cos_sp_bitmap << 3);
  704. const u8 pbf_cli_sp_bitmap = cos_sp_bitmap;
  705. const u8 nig_cli_subject2wfq_bitmap = cos_bw_bitmap << 3;
  706. const u8 pbf_cli_subject2wfq_bitmap = cos_bw_bitmap;
  707. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CLIENT_IS_STRICT :
  708. NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, nig_cli_sp_bitmap);
  709. REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P1 :
  710. PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P0 , pbf_cli_sp_bitmap);
  711. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CLIENT_IS_SUBJECT2WFQ :
  712. NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ,
  713. nig_cli_subject2wfq_bitmap);
  714. REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P1 :
  715. PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P0,
  716. pbf_cli_subject2wfq_bitmap);
  717. return 0;
  718. }
  719. /******************************************************************************
  720. * Description:
  721. * This function is needed because NIG ARB_CREDIT_WEIGHT_X are
  722. * not continues and ARB_CREDIT_WEIGHT_0 + offset is suitable.
  723. ******************************************************************************/
  724. static int bnx2x_ets_e3b0_set_cos_bw(struct bnx2x *bp,
  725. const u8 cos_entry,
  726. const u32 min_w_val_nig,
  727. const u32 min_w_val_pbf,
  728. const u16 total_bw,
  729. const u8 bw,
  730. const u8 port)
  731. {
  732. u32 nig_reg_adress_crd_weight = 0;
  733. u32 pbf_reg_adress_crd_weight = 0;
  734. /* Calculate and set BW for this COS - use 1 instead of 0 for BW */
  735. const u32 cos_bw_nig = ((bw ? bw : 1) * min_w_val_nig) / total_bw;
  736. const u32 cos_bw_pbf = ((bw ? bw : 1) * min_w_val_pbf) / total_bw;
  737. switch (cos_entry) {
  738. case 0:
  739. nig_reg_adress_crd_weight =
  740. (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_0 :
  741. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0;
  742. pbf_reg_adress_crd_weight = (port) ?
  743. PBF_REG_COS0_WEIGHT_P1 : PBF_REG_COS0_WEIGHT_P0;
  744. break;
  745. case 1:
  746. nig_reg_adress_crd_weight = (port) ?
  747. NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_1 :
  748. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1;
  749. pbf_reg_adress_crd_weight = (port) ?
  750. PBF_REG_COS1_WEIGHT_P1 : PBF_REG_COS1_WEIGHT_P0;
  751. break;
  752. case 2:
  753. nig_reg_adress_crd_weight = (port) ?
  754. NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_2 :
  755. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_2;
  756. pbf_reg_adress_crd_weight = (port) ?
  757. PBF_REG_COS2_WEIGHT_P1 : PBF_REG_COS2_WEIGHT_P0;
  758. break;
  759. case 3:
  760. if (port)
  761. return -EINVAL;
  762. nig_reg_adress_crd_weight =
  763. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_3;
  764. pbf_reg_adress_crd_weight =
  765. PBF_REG_COS3_WEIGHT_P0;
  766. break;
  767. case 4:
  768. if (port)
  769. return -EINVAL;
  770. nig_reg_adress_crd_weight =
  771. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_4;
  772. pbf_reg_adress_crd_weight = PBF_REG_COS4_WEIGHT_P0;
  773. break;
  774. case 5:
  775. if (port)
  776. return -EINVAL;
  777. nig_reg_adress_crd_weight =
  778. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_5;
  779. pbf_reg_adress_crd_weight = PBF_REG_COS5_WEIGHT_P0;
  780. break;
  781. }
  782. REG_WR(bp, nig_reg_adress_crd_weight, cos_bw_nig);
  783. REG_WR(bp, pbf_reg_adress_crd_weight, cos_bw_pbf);
  784. return 0;
  785. }
  786. /******************************************************************************
  787. * Description:
  788. * Calculate the total BW.A value of 0 isn't legal.
  789. *
  790. ******************************************************************************/
  791. static int bnx2x_ets_e3b0_get_total_bw(
  792. const struct link_params *params,
  793. struct bnx2x_ets_params *ets_params,
  794. u16 *total_bw)
  795. {
  796. struct bnx2x *bp = params->bp;
  797. u8 cos_idx = 0;
  798. u8 is_bw_cos_exist = 0;
  799. *total_bw = 0 ;
  800. /* Calculate total BW requested */
  801. for (cos_idx = 0; cos_idx < ets_params->num_of_cos; cos_idx++) {
  802. if (ets_params->cos[cos_idx].state == bnx2x_cos_state_bw) {
  803. is_bw_cos_exist = 1;
  804. if (!ets_params->cos[cos_idx].params.bw_params.bw) {
  805. DP(NETIF_MSG_LINK, "bnx2x_ets_E3B0_config BW"
  806. "was set to 0\n");
  807. /* This is to prevent a state when ramrods
  808. * can't be sent
  809. */
  810. ets_params->cos[cos_idx].params.bw_params.bw
  811. = 1;
  812. }
  813. *total_bw +=
  814. ets_params->cos[cos_idx].params.bw_params.bw;
  815. }
  816. }
  817. /* Check total BW is valid */
  818. if ((is_bw_cos_exist == 1) && (*total_bw != 100)) {
  819. if (*total_bw == 0) {
  820. DP(NETIF_MSG_LINK,
  821. "bnx2x_ets_E3B0_config total BW shouldn't be 0\n");
  822. return -EINVAL;
  823. }
  824. DP(NETIF_MSG_LINK,
  825. "bnx2x_ets_E3B0_config total BW should be 100\n");
  826. /* We can handle a case whre the BW isn't 100 this can happen
  827. * if the TC are joined.
  828. */
  829. }
  830. return 0;
  831. }
  832. /******************************************************************************
  833. * Description:
  834. * Invalidate all the sp_pri_to_cos.
  835. *
  836. ******************************************************************************/
  837. static void bnx2x_ets_e3b0_sp_pri_to_cos_init(u8 *sp_pri_to_cos)
  838. {
  839. u8 pri = 0;
  840. for (pri = 0; pri < DCBX_MAX_NUM_COS; pri++)
  841. sp_pri_to_cos[pri] = DCBX_INVALID_COS;
  842. }
  843. /******************************************************************************
  844. * Description:
  845. * Calculate and set the SP (ARB_PRIORITY_CLIENT) NIG and PBF registers
  846. * according to sp_pri_to_cos.
  847. *
  848. ******************************************************************************/
  849. static int bnx2x_ets_e3b0_sp_pri_to_cos_set(const struct link_params *params,
  850. u8 *sp_pri_to_cos, const u8 pri,
  851. const u8 cos_entry)
  852. {
  853. struct bnx2x *bp = params->bp;
  854. const u8 port = params->port;
  855. const u8 max_num_of_cos = (port) ? DCBX_E3B0_MAX_NUM_COS_PORT1 :
  856. DCBX_E3B0_MAX_NUM_COS_PORT0;
  857. if (pri >= max_num_of_cos) {
  858. DP(NETIF_MSG_LINK, "bnx2x_ets_e3b0_sp_pri_to_cos_set invalid "
  859. "parameter Illegal strict priority\n");
  860. return -EINVAL;
  861. }
  862. if (sp_pri_to_cos[pri] != DCBX_INVALID_COS) {
  863. DP(NETIF_MSG_LINK, "bnx2x_ets_e3b0_sp_pri_to_cos_set invalid "
  864. "parameter There can't be two COS's with "
  865. "the same strict pri\n");
  866. return -EINVAL;
  867. }
  868. sp_pri_to_cos[pri] = cos_entry;
  869. return 0;
  870. }
  871. /******************************************************************************
  872. * Description:
  873. * Returns the correct value according to COS and priority in
  874. * the sp_pri_cli register.
  875. *
  876. ******************************************************************************/
  877. static u64 bnx2x_e3b0_sp_get_pri_cli_reg(const u8 cos, const u8 cos_offset,
  878. const u8 pri_set,
  879. const u8 pri_offset,
  880. const u8 entry_size)
  881. {
  882. u64 pri_cli_nig = 0;
  883. pri_cli_nig = ((u64)(cos + cos_offset)) << (entry_size *
  884. (pri_set + pri_offset));
  885. return pri_cli_nig;
  886. }
  887. /******************************************************************************
  888. * Description:
  889. * Returns the correct value according to COS and priority in the
  890. * sp_pri_cli register for NIG.
  891. *
  892. ******************************************************************************/
  893. static u64 bnx2x_e3b0_sp_get_pri_cli_reg_nig(const u8 cos, const u8 pri_set)
  894. {
  895. /* MCP Dbg0 and dbg1 are always with higher strict pri*/
  896. const u8 nig_cos_offset = 3;
  897. const u8 nig_pri_offset = 3;
  898. return bnx2x_e3b0_sp_get_pri_cli_reg(cos, nig_cos_offset, pri_set,
  899. nig_pri_offset, 4);
  900. }
  901. /******************************************************************************
  902. * Description:
  903. * Returns the correct value according to COS and priority in the
  904. * sp_pri_cli register for PBF.
  905. *
  906. ******************************************************************************/
  907. static u64 bnx2x_e3b0_sp_get_pri_cli_reg_pbf(const u8 cos, const u8 pri_set)
  908. {
  909. const u8 pbf_cos_offset = 0;
  910. const u8 pbf_pri_offset = 0;
  911. return bnx2x_e3b0_sp_get_pri_cli_reg(cos, pbf_cos_offset, pri_set,
  912. pbf_pri_offset, 3);
  913. }
  914. /******************************************************************************
  915. * Description:
  916. * Calculate and set the SP (ARB_PRIORITY_CLIENT) NIG and PBF registers
  917. * according to sp_pri_to_cos.(which COS has higher priority)
  918. *
  919. ******************************************************************************/
  920. static int bnx2x_ets_e3b0_sp_set_pri_cli_reg(const struct link_params *params,
  921. u8 *sp_pri_to_cos)
  922. {
  923. struct bnx2x *bp = params->bp;
  924. u8 i = 0;
  925. const u8 port = params->port;
  926. /* MCP Dbg0 and dbg1 are always with higher strict pri*/
  927. u64 pri_cli_nig = 0x210;
  928. u32 pri_cli_pbf = 0x0;
  929. u8 pri_set = 0;
  930. u8 pri_bitmask = 0;
  931. const u8 max_num_of_cos = (port) ? DCBX_E3B0_MAX_NUM_COS_PORT1 :
  932. DCBX_E3B0_MAX_NUM_COS_PORT0;
  933. u8 cos_bit_to_set = (1 << max_num_of_cos) - 1;
  934. /* Set all the strict priority first */
  935. for (i = 0; i < max_num_of_cos; i++) {
  936. if (sp_pri_to_cos[i] != DCBX_INVALID_COS) {
  937. if (sp_pri_to_cos[i] >= DCBX_MAX_NUM_COS) {
  938. DP(NETIF_MSG_LINK,
  939. "bnx2x_ets_e3b0_sp_set_pri_cli_reg "
  940. "invalid cos entry\n");
  941. return -EINVAL;
  942. }
  943. pri_cli_nig |= bnx2x_e3b0_sp_get_pri_cli_reg_nig(
  944. sp_pri_to_cos[i], pri_set);
  945. pri_cli_pbf |= bnx2x_e3b0_sp_get_pri_cli_reg_pbf(
  946. sp_pri_to_cos[i], pri_set);
  947. pri_bitmask = 1 << sp_pri_to_cos[i];
  948. /* COS is used remove it from bitmap.*/
  949. if (!(pri_bitmask & cos_bit_to_set)) {
  950. DP(NETIF_MSG_LINK,
  951. "bnx2x_ets_e3b0_sp_set_pri_cli_reg "
  952. "invalid There can't be two COS's with"
  953. " the same strict pri\n");
  954. return -EINVAL;
  955. }
  956. cos_bit_to_set &= ~pri_bitmask;
  957. pri_set++;
  958. }
  959. }
  960. /* Set all the Non strict priority i= COS*/
  961. for (i = 0; i < max_num_of_cos; i++) {
  962. pri_bitmask = 1 << i;
  963. /* Check if COS was already used for SP */
  964. if (pri_bitmask & cos_bit_to_set) {
  965. /* COS wasn't used for SP */
  966. pri_cli_nig |= bnx2x_e3b0_sp_get_pri_cli_reg_nig(
  967. i, pri_set);
  968. pri_cli_pbf |= bnx2x_e3b0_sp_get_pri_cli_reg_pbf(
  969. i, pri_set);
  970. /* COS is used remove it from bitmap.*/
  971. cos_bit_to_set &= ~pri_bitmask;
  972. pri_set++;
  973. }
  974. }
  975. if (pri_set != max_num_of_cos) {
  976. DP(NETIF_MSG_LINK, "bnx2x_ets_e3b0_sp_set_pri_cli_reg not all "
  977. "entries were set\n");
  978. return -EINVAL;
  979. }
  980. if (port) {
  981. /* Only 6 usable clients*/
  982. REG_WR(bp, NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_LSB,
  983. (u32)pri_cli_nig);
  984. REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P1 , pri_cli_pbf);
  985. } else {
  986. /* Only 9 usable clients*/
  987. const u32 pri_cli_nig_lsb = (u32) (pri_cli_nig);
  988. const u32 pri_cli_nig_msb = (u32) ((pri_cli_nig >> 32) & 0xF);
  989. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_LSB,
  990. pri_cli_nig_lsb);
  991. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_MSB,
  992. pri_cli_nig_msb);
  993. REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P0 , pri_cli_pbf);
  994. }
  995. return 0;
  996. }
  997. /******************************************************************************
  998. * Description:
  999. * Configure the COS to ETS according to BW and SP settings.
  1000. ******************************************************************************/
  1001. int bnx2x_ets_e3b0_config(const struct link_params *params,
  1002. const struct link_vars *vars,
  1003. struct bnx2x_ets_params *ets_params)
  1004. {
  1005. struct bnx2x *bp = params->bp;
  1006. int bnx2x_status = 0;
  1007. const u8 port = params->port;
  1008. u16 total_bw = 0;
  1009. const u32 min_w_val_nig = bnx2x_ets_get_min_w_val_nig(vars);
  1010. const u32 min_w_val_pbf = ETS_E3B0_PBF_MIN_W_VAL;
  1011. u8 cos_bw_bitmap = 0;
  1012. u8 cos_sp_bitmap = 0;
  1013. u8 sp_pri_to_cos[DCBX_MAX_NUM_COS] = {0};
  1014. const u8 max_num_of_cos = (port) ? DCBX_E3B0_MAX_NUM_COS_PORT1 :
  1015. DCBX_E3B0_MAX_NUM_COS_PORT0;
  1016. u8 cos_entry = 0;
  1017. if (!CHIP_IS_E3B0(bp)) {
  1018. DP(NETIF_MSG_LINK,
  1019. "bnx2x_ets_e3b0_disabled the chip isn't E3B0\n");
  1020. return -EINVAL;
  1021. }
  1022. if ((ets_params->num_of_cos > max_num_of_cos)) {
  1023. DP(NETIF_MSG_LINK, "bnx2x_ets_E3B0_config the number of COS "
  1024. "isn't supported\n");
  1025. return -EINVAL;
  1026. }
  1027. /* Prepare sp strict priority parameters*/
  1028. bnx2x_ets_e3b0_sp_pri_to_cos_init(sp_pri_to_cos);
  1029. /* Prepare BW parameters*/
  1030. bnx2x_status = bnx2x_ets_e3b0_get_total_bw(params, ets_params,
  1031. &total_bw);
  1032. if (bnx2x_status) {
  1033. DP(NETIF_MSG_LINK,
  1034. "bnx2x_ets_E3B0_config get_total_bw failed\n");
  1035. return -EINVAL;
  1036. }
  1037. /* Upper bound is set according to current link speed (min_w_val
  1038. * should be the same for upper bound and COS credit val).
  1039. */
  1040. bnx2x_ets_e3b0_set_credit_upper_bound_nig(params, min_w_val_nig);
  1041. bnx2x_ets_e3b0_set_credit_upper_bound_pbf(params, min_w_val_pbf);
  1042. for (cos_entry = 0; cos_entry < ets_params->num_of_cos; cos_entry++) {
  1043. if (bnx2x_cos_state_bw == ets_params->cos[cos_entry].state) {
  1044. cos_bw_bitmap |= (1 << cos_entry);
  1045. /* The function also sets the BW in HW(not the mappin
  1046. * yet)
  1047. */
  1048. bnx2x_status = bnx2x_ets_e3b0_set_cos_bw(
  1049. bp, cos_entry, min_w_val_nig, min_w_val_pbf,
  1050. total_bw,
  1051. ets_params->cos[cos_entry].params.bw_params.bw,
  1052. port);
  1053. } else if (bnx2x_cos_state_strict ==
  1054. ets_params->cos[cos_entry].state){
  1055. cos_sp_bitmap |= (1 << cos_entry);
  1056. bnx2x_status = bnx2x_ets_e3b0_sp_pri_to_cos_set(
  1057. params,
  1058. sp_pri_to_cos,
  1059. ets_params->cos[cos_entry].params.sp_params.pri,
  1060. cos_entry);
  1061. } else {
  1062. DP(NETIF_MSG_LINK,
  1063. "bnx2x_ets_e3b0_config cos state not valid\n");
  1064. return -EINVAL;
  1065. }
  1066. if (bnx2x_status) {
  1067. DP(NETIF_MSG_LINK,
  1068. "bnx2x_ets_e3b0_config set cos bw failed\n");
  1069. return bnx2x_status;
  1070. }
  1071. }
  1072. /* Set SP register (which COS has higher priority) */
  1073. bnx2x_status = bnx2x_ets_e3b0_sp_set_pri_cli_reg(params,
  1074. sp_pri_to_cos);
  1075. if (bnx2x_status) {
  1076. DP(NETIF_MSG_LINK,
  1077. "bnx2x_ets_E3B0_config set_pri_cli_reg failed\n");
  1078. return bnx2x_status;
  1079. }
  1080. /* Set client mapping of BW and strict */
  1081. bnx2x_status = bnx2x_ets_e3b0_cli_map(params, ets_params,
  1082. cos_sp_bitmap,
  1083. cos_bw_bitmap);
  1084. if (bnx2x_status) {
  1085. DP(NETIF_MSG_LINK, "bnx2x_ets_E3B0_config SP failed\n");
  1086. return bnx2x_status;
  1087. }
  1088. return 0;
  1089. }
  1090. static void bnx2x_ets_bw_limit_common(const struct link_params *params)
  1091. {
  1092. /* ETS disabled configuration */
  1093. struct bnx2x *bp = params->bp;
  1094. DP(NETIF_MSG_LINK, "ETS enabled BW limit configuration\n");
  1095. /* Defines which entries (clients) are subjected to WFQ arbitration
  1096. * COS0 0x8
  1097. * COS1 0x10
  1098. */
  1099. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0x18);
  1100. /* Mapping between the ARB_CREDIT_WEIGHT registers and actual
  1101. * client numbers (WEIGHT_0 does not actually have to represent
  1102. * client 0)
  1103. * PRI4 | PRI3 | PRI2 | PRI1 | PRI0
  1104. * cos1-001 cos0-000 dbg1-100 dbg0-011 MCP-010
  1105. */
  1106. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP, 0x111A);
  1107. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0,
  1108. ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
  1109. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1,
  1110. ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
  1111. /* ETS mode enabled*/
  1112. REG_WR(bp, PBF_REG_ETS_ENABLED, 1);
  1113. /* Defines the number of consecutive slots for the strict priority */
  1114. REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0);
  1115. /* Bitmap of 5bits length. Each bit specifies whether the entry behaves
  1116. * as strict. Bits 0,1,2 - debug and management entries, 3 - COS0
  1117. * entry, 4 - COS1 entry.
  1118. * COS1 | COS0 | DEBUG21 | DEBUG0 | MGMT
  1119. * bit4 bit3 bit2 bit1 bit0
  1120. * MCP and debug are strict
  1121. */
  1122. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x7);
  1123. /* Upper bound that COS0_WEIGHT can reach in the WFQ arbiter.*/
  1124. REG_WR(bp, PBF_REG_COS0_UPPER_BOUND,
  1125. ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
  1126. REG_WR(bp, PBF_REG_COS1_UPPER_BOUND,
  1127. ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
  1128. }
  1129. void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw,
  1130. const u32 cos1_bw)
  1131. {
  1132. /* ETS disabled configuration*/
  1133. struct bnx2x *bp = params->bp;
  1134. const u32 total_bw = cos0_bw + cos1_bw;
  1135. u32 cos0_credit_weight = 0;
  1136. u32 cos1_credit_weight = 0;
  1137. DP(NETIF_MSG_LINK, "ETS enabled BW limit configuration\n");
  1138. if ((!total_bw) ||
  1139. (!cos0_bw) ||
  1140. (!cos1_bw)) {
  1141. DP(NETIF_MSG_LINK, "Total BW can't be zero\n");
  1142. return;
  1143. }
  1144. cos0_credit_weight = (cos0_bw * ETS_BW_LIMIT_CREDIT_WEIGHT)/
  1145. total_bw;
  1146. cos1_credit_weight = (cos1_bw * ETS_BW_LIMIT_CREDIT_WEIGHT)/
  1147. total_bw;
  1148. bnx2x_ets_bw_limit_common(params);
  1149. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, cos0_credit_weight);
  1150. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, cos1_credit_weight);
  1151. REG_WR(bp, PBF_REG_COS0_WEIGHT, cos0_credit_weight);
  1152. REG_WR(bp, PBF_REG_COS1_WEIGHT, cos1_credit_weight);
  1153. }
  1154. int bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos)
  1155. {
  1156. /* ETS disabled configuration*/
  1157. struct bnx2x *bp = params->bp;
  1158. u32 val = 0;
  1159. DP(NETIF_MSG_LINK, "ETS enabled strict configuration\n");
  1160. /* Bitmap of 5bits length. Each bit specifies whether the entry behaves
  1161. * as strict. Bits 0,1,2 - debug and management entries,
  1162. * 3 - COS0 entry, 4 - COS1 entry.
  1163. * COS1 | COS0 | DEBUG21 | DEBUG0 | MGMT
  1164. * bit4 bit3 bit2 bit1 bit0
  1165. * MCP and debug are strict
  1166. */
  1167. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x1F);
  1168. /* For strict priority entries defines the number of consecutive slots
  1169. * for the highest priority.
  1170. */
  1171. REG_WR(bp, NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
  1172. /* ETS mode disable */
  1173. REG_WR(bp, PBF_REG_ETS_ENABLED, 0);
  1174. /* Defines the number of consecutive slots for the strict priority */
  1175. REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0x100);
  1176. /* Defines the number of consecutive slots for the strict priority */
  1177. REG_WR(bp, PBF_REG_HIGH_PRIORITY_COS_NUM, strict_cos);
  1178. /* Mapping between entry priority to client number (0,1,2 -debug and
  1179. * management clients, 3 - COS0 client, 4 - COS client)(HIGHEST)
  1180. * 3bits client num.
  1181. * PRI4 | PRI3 | PRI2 | PRI1 | PRI0
  1182. * dbg0-010 dbg1-001 cos1-100 cos0-011 MCP-000
  1183. * dbg0-010 dbg1-001 cos0-011 cos1-100 MCP-000
  1184. */
  1185. val = (!strict_cos) ? 0x2318 : 0x22E0;
  1186. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT, val);
  1187. return 0;
  1188. }
  1189. /******************************************************************/
  1190. /* PFC section */
  1191. /******************************************************************/
  1192. static void bnx2x_update_pfc_xmac(struct link_params *params,
  1193. struct link_vars *vars,
  1194. u8 is_lb)
  1195. {
  1196. struct bnx2x *bp = params->bp;
  1197. u32 xmac_base;
  1198. u32 pause_val, pfc0_val, pfc1_val;
  1199. /* XMAC base adrr */
  1200. xmac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  1201. /* Initialize pause and pfc registers */
  1202. pause_val = 0x18000;
  1203. pfc0_val = 0xFFFF8000;
  1204. pfc1_val = 0x2;
  1205. /* No PFC support */
  1206. if (!(params->feature_config_flags &
  1207. FEATURE_CONFIG_PFC_ENABLED)) {
  1208. /* RX flow control - Process pause frame in receive direction
  1209. */
  1210. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
  1211. pause_val |= XMAC_PAUSE_CTRL_REG_RX_PAUSE_EN;
  1212. /* TX flow control - Send pause packet when buffer is full */
  1213. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
  1214. pause_val |= XMAC_PAUSE_CTRL_REG_TX_PAUSE_EN;
  1215. } else {/* PFC support */
  1216. pfc1_val |= XMAC_PFC_CTRL_HI_REG_PFC_REFRESH_EN |
  1217. XMAC_PFC_CTRL_HI_REG_PFC_STATS_EN |
  1218. XMAC_PFC_CTRL_HI_REG_RX_PFC_EN |
  1219. XMAC_PFC_CTRL_HI_REG_TX_PFC_EN |
  1220. XMAC_PFC_CTRL_HI_REG_FORCE_PFC_XON;
  1221. /* Write pause and PFC registers */
  1222. REG_WR(bp, xmac_base + XMAC_REG_PAUSE_CTRL, pause_val);
  1223. REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL, pfc0_val);
  1224. REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL_HI, pfc1_val);
  1225. pfc1_val &= ~XMAC_PFC_CTRL_HI_REG_FORCE_PFC_XON;
  1226. }
  1227. /* Write pause and PFC registers */
  1228. REG_WR(bp, xmac_base + XMAC_REG_PAUSE_CTRL, pause_val);
  1229. REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL, pfc0_val);
  1230. REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL_HI, pfc1_val);
  1231. /* Set MAC address for source TX Pause/PFC frames */
  1232. REG_WR(bp, xmac_base + XMAC_REG_CTRL_SA_LO,
  1233. ((params->mac_addr[2] << 24) |
  1234. (params->mac_addr[3] << 16) |
  1235. (params->mac_addr[4] << 8) |
  1236. (params->mac_addr[5])));
  1237. REG_WR(bp, xmac_base + XMAC_REG_CTRL_SA_HI,
  1238. ((params->mac_addr[0] << 8) |
  1239. (params->mac_addr[1])));
  1240. udelay(30);
  1241. }
  1242. static void bnx2x_emac_get_pfc_stat(struct link_params *params,
  1243. u32 pfc_frames_sent[2],
  1244. u32 pfc_frames_received[2])
  1245. {
  1246. /* Read pfc statistic */
  1247. struct bnx2x *bp = params->bp;
  1248. u32 emac_base = params->port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  1249. u32 val_xon = 0;
  1250. u32 val_xoff = 0;
  1251. DP(NETIF_MSG_LINK, "pfc statistic read from EMAC\n");
  1252. /* PFC received frames */
  1253. val_xoff = REG_RD(bp, emac_base +
  1254. EMAC_REG_RX_PFC_STATS_XOFF_RCVD);
  1255. val_xoff &= EMAC_REG_RX_PFC_STATS_XOFF_RCVD_COUNT;
  1256. val_xon = REG_RD(bp, emac_base + EMAC_REG_RX_PFC_STATS_XON_RCVD);
  1257. val_xon &= EMAC_REG_RX_PFC_STATS_XON_RCVD_COUNT;
  1258. pfc_frames_received[0] = val_xon + val_xoff;
  1259. /* PFC received sent */
  1260. val_xoff = REG_RD(bp, emac_base +
  1261. EMAC_REG_RX_PFC_STATS_XOFF_SENT);
  1262. val_xoff &= EMAC_REG_RX_PFC_STATS_XOFF_SENT_COUNT;
  1263. val_xon = REG_RD(bp, emac_base + EMAC_REG_RX_PFC_STATS_XON_SENT);
  1264. val_xon &= EMAC_REG_RX_PFC_STATS_XON_SENT_COUNT;
  1265. pfc_frames_sent[0] = val_xon + val_xoff;
  1266. }
  1267. /* Read pfc statistic*/
  1268. void bnx2x_pfc_statistic(struct link_params *params, struct link_vars *vars,
  1269. u32 pfc_frames_sent[2],
  1270. u32 pfc_frames_received[2])
  1271. {
  1272. /* Read pfc statistic */
  1273. struct bnx2x *bp = params->bp;
  1274. DP(NETIF_MSG_LINK, "pfc statistic\n");
  1275. if (!vars->link_up)
  1276. return;
  1277. if (vars->mac_type == MAC_TYPE_EMAC) {
  1278. DP(NETIF_MSG_LINK, "About to read PFC stats from EMAC\n");
  1279. bnx2x_emac_get_pfc_stat(params, pfc_frames_sent,
  1280. pfc_frames_received);
  1281. }
  1282. }
  1283. /******************************************************************/
  1284. /* MAC/PBF section */
  1285. /******************************************************************/
  1286. static void bnx2x_set_mdio_clk(struct bnx2x *bp, u32 chip_id,
  1287. u32 emac_base)
  1288. {
  1289. u32 new_mode, cur_mode;
  1290. u32 clc_cnt;
  1291. /* Set clause 45 mode, slow down the MDIO clock to 2.5MHz
  1292. * (a value of 49==0x31) and make sure that the AUTO poll is off
  1293. */
  1294. cur_mode = REG_RD(bp, emac_base + EMAC_REG_EMAC_MDIO_MODE);
  1295. if (USES_WARPCORE(bp))
  1296. clc_cnt = 74L << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT;
  1297. else
  1298. clc_cnt = 49L << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT;
  1299. if (((cur_mode & EMAC_MDIO_MODE_CLOCK_CNT) == clc_cnt) &&
  1300. (cur_mode & (EMAC_MDIO_MODE_CLAUSE_45)))
  1301. return;
  1302. new_mode = cur_mode &
  1303. ~(EMAC_MDIO_MODE_AUTO_POLL | EMAC_MDIO_MODE_CLOCK_CNT);
  1304. new_mode |= clc_cnt;
  1305. new_mode |= (EMAC_MDIO_MODE_CLAUSE_45);
  1306. DP(NETIF_MSG_LINK, "Changing emac_mode from 0x%x to 0x%x\n",
  1307. cur_mode, new_mode);
  1308. REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_MODE, new_mode);
  1309. udelay(40);
  1310. }
  1311. static void bnx2x_set_mdio_emac_per_phy(struct bnx2x *bp,
  1312. struct link_params *params)
  1313. {
  1314. u8 phy_index;
  1315. /* Set mdio clock per phy */
  1316. for (phy_index = INT_PHY; phy_index < params->num_phys;
  1317. phy_index++)
  1318. bnx2x_set_mdio_clk(bp, params->chip_id,
  1319. params->phy[phy_index].mdio_ctrl);
  1320. }
  1321. static u8 bnx2x_is_4_port_mode(struct bnx2x *bp)
  1322. {
  1323. u32 port4mode_ovwr_val;
  1324. /* Check 4-port override enabled */
  1325. port4mode_ovwr_val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
  1326. if (port4mode_ovwr_val & (1<<0)) {
  1327. /* Return 4-port mode override value */
  1328. return ((port4mode_ovwr_val & (1<<1)) == (1<<1));
  1329. }
  1330. /* Return 4-port mode from input pin */
  1331. return (u8)REG_RD(bp, MISC_REG_PORT4MODE_EN);
  1332. }
  1333. static void bnx2x_emac_init(struct link_params *params,
  1334. struct link_vars *vars)
  1335. {
  1336. /* reset and unreset the emac core */
  1337. struct bnx2x *bp = params->bp;
  1338. u8 port = params->port;
  1339. u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  1340. u32 val;
  1341. u16 timeout;
  1342. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  1343. (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
  1344. udelay(5);
  1345. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  1346. (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
  1347. /* init emac - use read-modify-write */
  1348. /* self clear reset */
  1349. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
  1350. EMAC_WR(bp, EMAC_REG_EMAC_MODE, (val | EMAC_MODE_RESET));
  1351. timeout = 200;
  1352. do {
  1353. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
  1354. DP(NETIF_MSG_LINK, "EMAC reset reg is %u\n", val);
  1355. if (!timeout) {
  1356. DP(NETIF_MSG_LINK, "EMAC timeout!\n");
  1357. return;
  1358. }
  1359. timeout--;
  1360. } while (val & EMAC_MODE_RESET);
  1361. bnx2x_set_mdio_emac_per_phy(bp, params);
  1362. /* Set mac address */
  1363. val = ((params->mac_addr[0] << 8) |
  1364. params->mac_addr[1]);
  1365. EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH, val);
  1366. val = ((params->mac_addr[2] << 24) |
  1367. (params->mac_addr[3] << 16) |
  1368. (params->mac_addr[4] << 8) |
  1369. params->mac_addr[5]);
  1370. EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + 4, val);
  1371. }
  1372. static void bnx2x_set_xumac_nig(struct link_params *params,
  1373. u16 tx_pause_en,
  1374. u8 enable)
  1375. {
  1376. struct bnx2x *bp = params->bp;
  1377. REG_WR(bp, params->port ? NIG_REG_P1_MAC_IN_EN : NIG_REG_P0_MAC_IN_EN,
  1378. enable);
  1379. REG_WR(bp, params->port ? NIG_REG_P1_MAC_OUT_EN : NIG_REG_P0_MAC_OUT_EN,
  1380. enable);
  1381. REG_WR(bp, params->port ? NIG_REG_P1_MAC_PAUSE_OUT_EN :
  1382. NIG_REG_P0_MAC_PAUSE_OUT_EN, tx_pause_en);
  1383. }
  1384. static void bnx2x_set_umac_rxtx(struct link_params *params, u8 en)
  1385. {
  1386. u32 umac_base = params->port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
  1387. u32 val;
  1388. struct bnx2x *bp = params->bp;
  1389. if (!(REG_RD(bp, MISC_REG_RESET_REG_2) &
  1390. (MISC_REGISTERS_RESET_REG_2_UMAC0 << params->port)))
  1391. return;
  1392. val = REG_RD(bp, umac_base + UMAC_REG_COMMAND_CONFIG);
  1393. if (en)
  1394. val |= (UMAC_COMMAND_CONFIG_REG_TX_ENA |
  1395. UMAC_COMMAND_CONFIG_REG_RX_ENA);
  1396. else
  1397. val &= ~(UMAC_COMMAND_CONFIG_REG_TX_ENA |
  1398. UMAC_COMMAND_CONFIG_REG_RX_ENA);
  1399. /* Disable RX and TX */
  1400. REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, val);
  1401. }
  1402. static void bnx2x_umac_enable(struct link_params *params,
  1403. struct link_vars *vars, u8 lb)
  1404. {
  1405. u32 val;
  1406. u32 umac_base = params->port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
  1407. struct bnx2x *bp = params->bp;
  1408. /* Reset UMAC */
  1409. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  1410. (MISC_REGISTERS_RESET_REG_2_UMAC0 << params->port));
  1411. usleep_range(1000, 2000);
  1412. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  1413. (MISC_REGISTERS_RESET_REG_2_UMAC0 << params->port));
  1414. DP(NETIF_MSG_LINK, "enabling UMAC\n");
  1415. /* This register opens the gate for the UMAC despite its name */
  1416. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + params->port*4, 1);
  1417. val = UMAC_COMMAND_CONFIG_REG_PROMIS_EN |
  1418. UMAC_COMMAND_CONFIG_REG_PAD_EN |
  1419. UMAC_COMMAND_CONFIG_REG_SW_RESET |
  1420. UMAC_COMMAND_CONFIG_REG_NO_LGTH_CHECK;
  1421. switch (vars->line_speed) {
  1422. case SPEED_10:
  1423. val |= (0<<2);
  1424. break;
  1425. case SPEED_100:
  1426. val |= (1<<2);
  1427. break;
  1428. case SPEED_1000:
  1429. val |= (2<<2);
  1430. break;
  1431. case SPEED_2500:
  1432. val |= (3<<2);
  1433. break;
  1434. default:
  1435. DP(NETIF_MSG_LINK, "Invalid speed for UMAC %d\n",
  1436. vars->line_speed);
  1437. break;
  1438. }
  1439. if (!(vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  1440. val |= UMAC_COMMAND_CONFIG_REG_IGNORE_TX_PAUSE;
  1441. if (!(vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
  1442. val |= UMAC_COMMAND_CONFIG_REG_PAUSE_IGNORE;
  1443. if (vars->duplex == DUPLEX_HALF)
  1444. val |= UMAC_COMMAND_CONFIG_REG_HD_ENA;
  1445. REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, val);
  1446. udelay(50);
  1447. /* Configure UMAC for EEE */
  1448. if (vars->eee_status & SHMEM_EEE_ADV_STATUS_MASK) {
  1449. DP(NETIF_MSG_LINK, "configured UMAC for EEE\n");
  1450. REG_WR(bp, umac_base + UMAC_REG_UMAC_EEE_CTRL,
  1451. UMAC_UMAC_EEE_CTRL_REG_EEE_EN);
  1452. REG_WR(bp, umac_base + UMAC_REG_EEE_WAKE_TIMER, 0x11);
  1453. } else {
  1454. REG_WR(bp, umac_base + UMAC_REG_UMAC_EEE_CTRL, 0x0);
  1455. }
  1456. /* Set MAC address for source TX Pause/PFC frames (under SW reset) */
  1457. REG_WR(bp, umac_base + UMAC_REG_MAC_ADDR0,
  1458. ((params->mac_addr[2] << 24) |
  1459. (params->mac_addr[3] << 16) |
  1460. (params->mac_addr[4] << 8) |
  1461. (params->mac_addr[5])));
  1462. REG_WR(bp, umac_base + UMAC_REG_MAC_ADDR1,
  1463. ((params->mac_addr[0] << 8) |
  1464. (params->mac_addr[1])));
  1465. /* Enable RX and TX */
  1466. val &= ~UMAC_COMMAND_CONFIG_REG_PAD_EN;
  1467. val |= UMAC_COMMAND_CONFIG_REG_TX_ENA |
  1468. UMAC_COMMAND_CONFIG_REG_RX_ENA;
  1469. REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, val);
  1470. udelay(50);
  1471. /* Remove SW Reset */
  1472. val &= ~UMAC_COMMAND_CONFIG_REG_SW_RESET;
  1473. /* Check loopback mode */
  1474. if (lb)
  1475. val |= UMAC_COMMAND_CONFIG_REG_LOOP_ENA;
  1476. REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, val);
  1477. /* Maximum Frame Length (RW). Defines a 14-Bit maximum frame
  1478. * length used by the MAC receive logic to check frames.
  1479. */
  1480. REG_WR(bp, umac_base + UMAC_REG_MAXFR, 0x2710);
  1481. bnx2x_set_xumac_nig(params,
  1482. ((vars->flow_ctrl & BNX2X_FLOW_CTRL_TX) != 0), 1);
  1483. vars->mac_type = MAC_TYPE_UMAC;
  1484. }
  1485. /* Define the XMAC mode */
  1486. static void bnx2x_xmac_init(struct link_params *params, u32 max_speed)
  1487. {
  1488. struct bnx2x *bp = params->bp;
  1489. u32 is_port4mode = bnx2x_is_4_port_mode(bp);
  1490. /* In 4-port mode, need to set the mode only once, so if XMAC is
  1491. * already out of reset, it means the mode has already been set,
  1492. * and it must not* reset the XMAC again, since it controls both
  1493. * ports of the path
  1494. */
  1495. if (((CHIP_NUM(bp) == CHIP_NUM_57840_4_10) ||
  1496. (CHIP_NUM(bp) == CHIP_NUM_57840_2_20) ||
  1497. (CHIP_NUM(bp) == CHIP_NUM_57840_OBSOLETE)) &&
  1498. is_port4mode &&
  1499. (REG_RD(bp, MISC_REG_RESET_REG_2) &
  1500. MISC_REGISTERS_RESET_REG_2_XMAC)) {
  1501. DP(NETIF_MSG_LINK,
  1502. "XMAC already out of reset in 4-port mode\n");
  1503. return;
  1504. }
  1505. /* Hard reset */
  1506. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  1507. MISC_REGISTERS_RESET_REG_2_XMAC);
  1508. usleep_range(1000, 2000);
  1509. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  1510. MISC_REGISTERS_RESET_REG_2_XMAC);
  1511. if (is_port4mode) {
  1512. DP(NETIF_MSG_LINK, "Init XMAC to 2 ports x 10G per path\n");
  1513. /* Set the number of ports on the system side to up to 2 */
  1514. REG_WR(bp, MISC_REG_XMAC_CORE_PORT_MODE, 1);
  1515. /* Set the number of ports on the Warp Core to 10G */
  1516. REG_WR(bp, MISC_REG_XMAC_PHY_PORT_MODE, 3);
  1517. } else {
  1518. /* Set the number of ports on the system side to 1 */
  1519. REG_WR(bp, MISC_REG_XMAC_CORE_PORT_MODE, 0);
  1520. if (max_speed == SPEED_10000) {
  1521. DP(NETIF_MSG_LINK,
  1522. "Init XMAC to 10G x 1 port per path\n");
  1523. /* Set the number of ports on the Warp Core to 10G */
  1524. REG_WR(bp, MISC_REG_XMAC_PHY_PORT_MODE, 3);
  1525. } else {
  1526. DP(NETIF_MSG_LINK,
  1527. "Init XMAC to 20G x 2 ports per path\n");
  1528. /* Set the number of ports on the Warp Core to 20G */
  1529. REG_WR(bp, MISC_REG_XMAC_PHY_PORT_MODE, 1);
  1530. }
  1531. }
  1532. /* Soft reset */
  1533. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  1534. MISC_REGISTERS_RESET_REG_2_XMAC_SOFT);
  1535. usleep_range(1000, 2000);
  1536. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  1537. MISC_REGISTERS_RESET_REG_2_XMAC_SOFT);
  1538. }
  1539. static void bnx2x_set_xmac_rxtx(struct link_params *params, u8 en)
  1540. {
  1541. u8 port = params->port;
  1542. struct bnx2x *bp = params->bp;
  1543. u32 pfc_ctrl, xmac_base = (port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  1544. u32 val;
  1545. if (REG_RD(bp, MISC_REG_RESET_REG_2) &
  1546. MISC_REGISTERS_RESET_REG_2_XMAC) {
  1547. /* Send an indication to change the state in the NIG back to XON
  1548. * Clearing this bit enables the next set of this bit to get
  1549. * rising edge
  1550. */
  1551. pfc_ctrl = REG_RD(bp, xmac_base + XMAC_REG_PFC_CTRL_HI);
  1552. REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL_HI,
  1553. (pfc_ctrl & ~(1<<1)));
  1554. REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL_HI,
  1555. (pfc_ctrl | (1<<1)));
  1556. DP(NETIF_MSG_LINK, "Disable XMAC on port %x\n", port);
  1557. val = REG_RD(bp, xmac_base + XMAC_REG_CTRL);
  1558. if (en)
  1559. val |= (XMAC_CTRL_REG_TX_EN | XMAC_CTRL_REG_RX_EN);
  1560. else
  1561. val &= ~(XMAC_CTRL_REG_TX_EN | XMAC_CTRL_REG_RX_EN);
  1562. REG_WR(bp, xmac_base + XMAC_REG_CTRL, val);
  1563. }
  1564. }
  1565. static int bnx2x_xmac_enable(struct link_params *params,
  1566. struct link_vars *vars, u8 lb)
  1567. {
  1568. u32 val, xmac_base;
  1569. struct bnx2x *bp = params->bp;
  1570. DP(NETIF_MSG_LINK, "enabling XMAC\n");
  1571. xmac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  1572. bnx2x_xmac_init(params, vars->line_speed);
  1573. /* This register determines on which events the MAC will assert
  1574. * error on the i/f to the NIG along w/ EOP.
  1575. */
  1576. /* This register tells the NIG whether to send traffic to UMAC
  1577. * or XMAC
  1578. */
  1579. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + params->port*4, 0);
  1580. /* When XMAC is in XLGMII mode, disable sending idles for fault
  1581. * detection.
  1582. */
  1583. if (!(params->phy[INT_PHY].flags & FLAGS_TX_ERROR_CHECK)) {
  1584. REG_WR(bp, xmac_base + XMAC_REG_RX_LSS_CTRL,
  1585. (XMAC_RX_LSS_CTRL_REG_LOCAL_FAULT_DISABLE |
  1586. XMAC_RX_LSS_CTRL_REG_REMOTE_FAULT_DISABLE));
  1587. REG_WR(bp, xmac_base + XMAC_REG_CLEAR_RX_LSS_STATUS, 0);
  1588. REG_WR(bp, xmac_base + XMAC_REG_CLEAR_RX_LSS_STATUS,
  1589. XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_LOCAL_FAULT_STATUS |
  1590. XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_REMOTE_FAULT_STATUS);
  1591. }
  1592. /* Set Max packet size */
  1593. REG_WR(bp, xmac_base + XMAC_REG_RX_MAX_SIZE, 0x2710);
  1594. /* CRC append for Tx packets */
  1595. REG_WR(bp, xmac_base + XMAC_REG_TX_CTRL, 0xC800);
  1596. /* update PFC */
  1597. bnx2x_update_pfc_xmac(params, vars, 0);
  1598. if (vars->eee_status & SHMEM_EEE_ADV_STATUS_MASK) {
  1599. DP(NETIF_MSG_LINK, "Setting XMAC for EEE\n");
  1600. REG_WR(bp, xmac_base + XMAC_REG_EEE_TIMERS_HI, 0x1380008);
  1601. REG_WR(bp, xmac_base + XMAC_REG_EEE_CTRL, 0x1);
  1602. } else {
  1603. REG_WR(bp, xmac_base + XMAC_REG_EEE_CTRL, 0x0);
  1604. }
  1605. /* Enable TX and RX */
  1606. val = XMAC_CTRL_REG_TX_EN | XMAC_CTRL_REG_RX_EN;
  1607. /* Set MAC in XLGMII mode for dual-mode */
  1608. if ((vars->line_speed == SPEED_20000) &&
  1609. (params->phy[INT_PHY].supported &
  1610. SUPPORTED_20000baseKR2_Full))
  1611. val |= XMAC_CTRL_REG_XLGMII_ALIGN_ENB;
  1612. /* Check loopback mode */
  1613. if (lb)
  1614. val |= XMAC_CTRL_REG_LINE_LOCAL_LPBK;
  1615. REG_WR(bp, xmac_base + XMAC_REG_CTRL, val);
  1616. bnx2x_set_xumac_nig(params,
  1617. ((vars->flow_ctrl & BNX2X_FLOW_CTRL_TX) != 0), 1);
  1618. vars->mac_type = MAC_TYPE_XMAC;
  1619. return 0;
  1620. }
  1621. static int bnx2x_emac_enable(struct link_params *params,
  1622. struct link_vars *vars, u8 lb)
  1623. {
  1624. struct bnx2x *bp = params->bp;
  1625. u8 port = params->port;
  1626. u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  1627. u32 val;
  1628. DP(NETIF_MSG_LINK, "enabling EMAC\n");
  1629. /* Disable BMAC */
  1630. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  1631. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
  1632. /* enable emac and not bmac */
  1633. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 1);
  1634. /* ASIC */
  1635. if (vars->phy_flags & PHY_XGXS_FLAG) {
  1636. u32 ser_lane = ((params->lane_config &
  1637. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
  1638. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
  1639. DP(NETIF_MSG_LINK, "XGXS\n");
  1640. /* select the master lanes (out of 0-3) */
  1641. REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, ser_lane);
  1642. /* select XGXS */
  1643. REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
  1644. } else { /* SerDes */
  1645. DP(NETIF_MSG_LINK, "SerDes\n");
  1646. /* select SerDes */
  1647. REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 0);
  1648. }
  1649. bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
  1650. EMAC_RX_MODE_RESET);
  1651. bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
  1652. EMAC_TX_MODE_RESET);
  1653. /* pause enable/disable */
  1654. bnx2x_bits_dis(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
  1655. EMAC_RX_MODE_FLOW_EN);
  1656. bnx2x_bits_dis(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
  1657. (EMAC_TX_MODE_EXT_PAUSE_EN |
  1658. EMAC_TX_MODE_FLOW_EN));
  1659. if (!(params->feature_config_flags &
  1660. FEATURE_CONFIG_PFC_ENABLED)) {
  1661. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
  1662. bnx2x_bits_en(bp, emac_base +
  1663. EMAC_REG_EMAC_RX_MODE,
  1664. EMAC_RX_MODE_FLOW_EN);
  1665. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
  1666. bnx2x_bits_en(bp, emac_base +
  1667. EMAC_REG_EMAC_TX_MODE,
  1668. (EMAC_TX_MODE_EXT_PAUSE_EN |
  1669. EMAC_TX_MODE_FLOW_EN));
  1670. } else
  1671. bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
  1672. EMAC_TX_MODE_FLOW_EN);
  1673. /* KEEP_VLAN_TAG, promiscuous */
  1674. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_RX_MODE);
  1675. val |= EMAC_RX_MODE_KEEP_VLAN_TAG | EMAC_RX_MODE_PROMISCUOUS;
  1676. /* Setting this bit causes MAC control frames (except for pause
  1677. * frames) to be passed on for processing. This setting has no
  1678. * affect on the operation of the pause frames. This bit effects
  1679. * all packets regardless of RX Parser packet sorting logic.
  1680. * Turn the PFC off to make sure we are in Xon state before
  1681. * enabling it.
  1682. */
  1683. EMAC_WR(bp, EMAC_REG_RX_PFC_MODE, 0);
  1684. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED) {
  1685. DP(NETIF_MSG_LINK, "PFC is enabled\n");
  1686. /* Enable PFC again */
  1687. EMAC_WR(bp, EMAC_REG_RX_PFC_MODE,
  1688. EMAC_REG_RX_PFC_MODE_RX_EN |
  1689. EMAC_REG_RX_PFC_MODE_TX_EN |
  1690. EMAC_REG_RX_PFC_MODE_PRIORITIES);
  1691. EMAC_WR(bp, EMAC_REG_RX_PFC_PARAM,
  1692. ((0x0101 <<
  1693. EMAC_REG_RX_PFC_PARAM_OPCODE_BITSHIFT) |
  1694. (0x00ff <<
  1695. EMAC_REG_RX_PFC_PARAM_PRIORITY_EN_BITSHIFT)));
  1696. val |= EMAC_RX_MODE_KEEP_MAC_CONTROL;
  1697. }
  1698. EMAC_WR(bp, EMAC_REG_EMAC_RX_MODE, val);
  1699. /* Set Loopback */
  1700. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
  1701. if (lb)
  1702. val |= 0x810;
  1703. else
  1704. val &= ~0x810;
  1705. EMAC_WR(bp, EMAC_REG_EMAC_MODE, val);
  1706. /* Enable emac */
  1707. REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 1);
  1708. /* Enable emac for jumbo packets */
  1709. EMAC_WR(bp, EMAC_REG_EMAC_RX_MTU_SIZE,
  1710. (EMAC_RX_MTU_SIZE_JUMBO_ENA |
  1711. (ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD)));
  1712. /* Strip CRC */
  1713. REG_WR(bp, NIG_REG_NIG_INGRESS_EMAC0_NO_CRC + port*4, 0x1);
  1714. /* Disable the NIG in/out to the bmac */
  1715. REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x0);
  1716. REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, 0x0);
  1717. REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x0);
  1718. /* Enable the NIG in/out to the emac */
  1719. REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x1);
  1720. val = 0;
  1721. if ((params->feature_config_flags &
  1722. FEATURE_CONFIG_PFC_ENABLED) ||
  1723. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  1724. val = 1;
  1725. REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, val);
  1726. REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x1);
  1727. REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x0);
  1728. vars->mac_type = MAC_TYPE_EMAC;
  1729. return 0;
  1730. }
  1731. static void bnx2x_update_pfc_bmac1(struct link_params *params,
  1732. struct link_vars *vars)
  1733. {
  1734. u32 wb_data[2];
  1735. struct bnx2x *bp = params->bp;
  1736. u32 bmac_addr = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
  1737. NIG_REG_INGRESS_BMAC0_MEM;
  1738. u32 val = 0x14;
  1739. if ((!(params->feature_config_flags &
  1740. FEATURE_CONFIG_PFC_ENABLED)) &&
  1741. (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
  1742. /* Enable BigMAC to react on received Pause packets */
  1743. val |= (1<<5);
  1744. wb_data[0] = val;
  1745. wb_data[1] = 0;
  1746. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_CONTROL, wb_data, 2);
  1747. /* TX control */
  1748. val = 0xc0;
  1749. if (!(params->feature_config_flags &
  1750. FEATURE_CONFIG_PFC_ENABLED) &&
  1751. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  1752. val |= 0x800000;
  1753. wb_data[0] = val;
  1754. wb_data[1] = 0;
  1755. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_CONTROL, wb_data, 2);
  1756. }
  1757. static void bnx2x_update_pfc_bmac2(struct link_params *params,
  1758. struct link_vars *vars,
  1759. u8 is_lb)
  1760. {
  1761. /* Set rx control: Strip CRC and enable BigMAC to relay
  1762. * control packets to the system as well
  1763. */
  1764. u32 wb_data[2];
  1765. struct bnx2x *bp = params->bp;
  1766. u32 bmac_addr = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
  1767. NIG_REG_INGRESS_BMAC0_MEM;
  1768. u32 val = 0x14;
  1769. if ((!(params->feature_config_flags &
  1770. FEATURE_CONFIG_PFC_ENABLED)) &&
  1771. (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
  1772. /* Enable BigMAC to react on received Pause packets */
  1773. val |= (1<<5);
  1774. wb_data[0] = val;
  1775. wb_data[1] = 0;
  1776. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_CONTROL, wb_data, 2);
  1777. udelay(30);
  1778. /* Tx control */
  1779. val = 0xc0;
  1780. if (!(params->feature_config_flags &
  1781. FEATURE_CONFIG_PFC_ENABLED) &&
  1782. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  1783. val |= 0x800000;
  1784. wb_data[0] = val;
  1785. wb_data[1] = 0;
  1786. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_CONTROL, wb_data, 2);
  1787. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED) {
  1788. DP(NETIF_MSG_LINK, "PFC is enabled\n");
  1789. /* Enable PFC RX & TX & STATS and set 8 COS */
  1790. wb_data[0] = 0x0;
  1791. wb_data[0] |= (1<<0); /* RX */
  1792. wb_data[0] |= (1<<1); /* TX */
  1793. wb_data[0] |= (1<<2); /* Force initial Xon */
  1794. wb_data[0] |= (1<<3); /* 8 cos */
  1795. wb_data[0] |= (1<<5); /* STATS */
  1796. wb_data[1] = 0;
  1797. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_PFC_CONTROL,
  1798. wb_data, 2);
  1799. /* Clear the force Xon */
  1800. wb_data[0] &= ~(1<<2);
  1801. } else {
  1802. DP(NETIF_MSG_LINK, "PFC is disabled\n");
  1803. /* Disable PFC RX & TX & STATS and set 8 COS */
  1804. wb_data[0] = 0x8;
  1805. wb_data[1] = 0;
  1806. }
  1807. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_PFC_CONTROL, wb_data, 2);
  1808. /* Set Time (based unit is 512 bit time) between automatic
  1809. * re-sending of PP packets amd enable automatic re-send of
  1810. * Per-Priroity Packet as long as pp_gen is asserted and
  1811. * pp_disable is low.
  1812. */
  1813. val = 0x8000;
  1814. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
  1815. val |= (1<<16); /* enable automatic re-send */
  1816. wb_data[0] = val;
  1817. wb_data[1] = 0;
  1818. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_PAUSE_CONTROL,
  1819. wb_data, 2);
  1820. /* mac control */
  1821. val = 0x3; /* Enable RX and TX */
  1822. if (is_lb) {
  1823. val |= 0x4; /* Local loopback */
  1824. DP(NETIF_MSG_LINK, "enable bmac loopback\n");
  1825. }
  1826. /* When PFC enabled, Pass pause frames towards the NIG. */
  1827. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
  1828. val |= ((1<<6)|(1<<5));
  1829. wb_data[0] = val;
  1830. wb_data[1] = 0;
  1831. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_CONTROL, wb_data, 2);
  1832. }
  1833. /******************************************************************************
  1834. * Description:
  1835. * This function is needed because NIG ARB_CREDIT_WEIGHT_X are
  1836. * not continues and ARB_CREDIT_WEIGHT_0 + offset is suitable.
  1837. ******************************************************************************/
  1838. static int bnx2x_pfc_nig_rx_priority_mask(struct bnx2x *bp,
  1839. u8 cos_entry,
  1840. u32 priority_mask, u8 port)
  1841. {
  1842. u32 nig_reg_rx_priority_mask_add = 0;
  1843. switch (cos_entry) {
  1844. case 0:
  1845. nig_reg_rx_priority_mask_add = (port) ?
  1846. NIG_REG_P1_RX_COS0_PRIORITY_MASK :
  1847. NIG_REG_P0_RX_COS0_PRIORITY_MASK;
  1848. break;
  1849. case 1:
  1850. nig_reg_rx_priority_mask_add = (port) ?
  1851. NIG_REG_P1_RX_COS1_PRIORITY_MASK :
  1852. NIG_REG_P0_RX_COS1_PRIORITY_MASK;
  1853. break;
  1854. case 2:
  1855. nig_reg_rx_priority_mask_add = (port) ?
  1856. NIG_REG_P1_RX_COS2_PRIORITY_MASK :
  1857. NIG_REG_P0_RX_COS2_PRIORITY_MASK;
  1858. break;
  1859. case 3:
  1860. if (port)
  1861. return -EINVAL;
  1862. nig_reg_rx_priority_mask_add = NIG_REG_P0_RX_COS3_PRIORITY_MASK;
  1863. break;
  1864. case 4:
  1865. if (port)
  1866. return -EINVAL;
  1867. nig_reg_rx_priority_mask_add = NIG_REG_P0_RX_COS4_PRIORITY_MASK;
  1868. break;
  1869. case 5:
  1870. if (port)
  1871. return -EINVAL;
  1872. nig_reg_rx_priority_mask_add = NIG_REG_P0_RX_COS5_PRIORITY_MASK;
  1873. break;
  1874. }
  1875. REG_WR(bp, nig_reg_rx_priority_mask_add, priority_mask);
  1876. return 0;
  1877. }
  1878. static void bnx2x_update_mng(struct link_params *params, u32 link_status)
  1879. {
  1880. struct bnx2x *bp = params->bp;
  1881. REG_WR(bp, params->shmem_base +
  1882. offsetof(struct shmem_region,
  1883. port_mb[params->port].link_status), link_status);
  1884. }
  1885. static void bnx2x_update_link_attr(struct link_params *params, u32 link_attr)
  1886. {
  1887. struct bnx2x *bp = params->bp;
  1888. if (SHMEM2_HAS(bp, link_attr_sync))
  1889. REG_WR(bp, params->shmem2_base +
  1890. offsetof(struct shmem2_region,
  1891. link_attr_sync[params->port]), link_attr);
  1892. }
  1893. static void bnx2x_update_pfc_nig(struct link_params *params,
  1894. struct link_vars *vars,
  1895. struct bnx2x_nig_brb_pfc_port_params *nig_params)
  1896. {
  1897. u32 xcm_mask = 0, ppp_enable = 0, pause_enable = 0, llfc_out_en = 0;
  1898. u32 llfc_enable = 0, xcm_out_en = 0, hwpfc_enable = 0;
  1899. u32 pkt_priority_to_cos = 0;
  1900. struct bnx2x *bp = params->bp;
  1901. u8 port = params->port;
  1902. int set_pfc = params->feature_config_flags &
  1903. FEATURE_CONFIG_PFC_ENABLED;
  1904. DP(NETIF_MSG_LINK, "updating pfc nig parameters\n");
  1905. /* When NIG_LLH0_XCM_MASK_REG_LLHX_XCM_MASK_BCN bit is set
  1906. * MAC control frames (that are not pause packets)
  1907. * will be forwarded to the XCM.
  1908. */
  1909. xcm_mask = REG_RD(bp, port ? NIG_REG_LLH1_XCM_MASK :
  1910. NIG_REG_LLH0_XCM_MASK);
  1911. /* NIG params will override non PFC params, since it's possible to
  1912. * do transition from PFC to SAFC
  1913. */
  1914. if (set_pfc) {
  1915. pause_enable = 0;
  1916. llfc_out_en = 0;
  1917. llfc_enable = 0;
  1918. if (CHIP_IS_E3(bp))
  1919. ppp_enable = 0;
  1920. else
  1921. ppp_enable = 1;
  1922. xcm_mask &= ~(port ? NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN :
  1923. NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN);
  1924. xcm_out_en = 0;
  1925. hwpfc_enable = 1;
  1926. } else {
  1927. if (nig_params) {
  1928. llfc_out_en = nig_params->llfc_out_en;
  1929. llfc_enable = nig_params->llfc_enable;
  1930. pause_enable = nig_params->pause_enable;
  1931. } else /* Default non PFC mode - PAUSE */
  1932. pause_enable = 1;
  1933. xcm_mask |= (port ? NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN :
  1934. NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN);
  1935. xcm_out_en = 1;
  1936. }
  1937. if (CHIP_IS_E3(bp))
  1938. REG_WR(bp, port ? NIG_REG_BRB1_PAUSE_IN_EN :
  1939. NIG_REG_BRB0_PAUSE_IN_EN, pause_enable);
  1940. REG_WR(bp, port ? NIG_REG_LLFC_OUT_EN_1 :
  1941. NIG_REG_LLFC_OUT_EN_0, llfc_out_en);
  1942. REG_WR(bp, port ? NIG_REG_LLFC_ENABLE_1 :
  1943. NIG_REG_LLFC_ENABLE_0, llfc_enable);
  1944. REG_WR(bp, port ? NIG_REG_PAUSE_ENABLE_1 :
  1945. NIG_REG_PAUSE_ENABLE_0, pause_enable);
  1946. REG_WR(bp, port ? NIG_REG_PPP_ENABLE_1 :
  1947. NIG_REG_PPP_ENABLE_0, ppp_enable);
  1948. REG_WR(bp, port ? NIG_REG_LLH1_XCM_MASK :
  1949. NIG_REG_LLH0_XCM_MASK, xcm_mask);
  1950. REG_WR(bp, port ? NIG_REG_LLFC_EGRESS_SRC_ENABLE_1 :
  1951. NIG_REG_LLFC_EGRESS_SRC_ENABLE_0, 0x7);
  1952. /* Output enable for RX_XCM # IF */
  1953. REG_WR(bp, port ? NIG_REG_XCM1_OUT_EN :
  1954. NIG_REG_XCM0_OUT_EN, xcm_out_en);
  1955. /* HW PFC TX enable */
  1956. REG_WR(bp, port ? NIG_REG_P1_HWPFC_ENABLE :
  1957. NIG_REG_P0_HWPFC_ENABLE, hwpfc_enable);
  1958. if (nig_params) {
  1959. u8 i = 0;
  1960. pkt_priority_to_cos = nig_params->pkt_priority_to_cos;
  1961. for (i = 0; i < nig_params->num_of_rx_cos_priority_mask; i++)
  1962. bnx2x_pfc_nig_rx_priority_mask(bp, i,
  1963. nig_params->rx_cos_priority_mask[i], port);
  1964. REG_WR(bp, port ? NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_1 :
  1965. NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_0,
  1966. nig_params->llfc_high_priority_classes);
  1967. REG_WR(bp, port ? NIG_REG_LLFC_LOW_PRIORITY_CLASSES_1 :
  1968. NIG_REG_LLFC_LOW_PRIORITY_CLASSES_0,
  1969. nig_params->llfc_low_priority_classes);
  1970. }
  1971. REG_WR(bp, port ? NIG_REG_P1_PKT_PRIORITY_TO_COS :
  1972. NIG_REG_P0_PKT_PRIORITY_TO_COS,
  1973. pkt_priority_to_cos);
  1974. }
  1975. int bnx2x_update_pfc(struct link_params *params,
  1976. struct link_vars *vars,
  1977. struct bnx2x_nig_brb_pfc_port_params *pfc_params)
  1978. {
  1979. /* The PFC and pause are orthogonal to one another, meaning when
  1980. * PFC is enabled, the pause are disabled, and when PFC is
  1981. * disabled, pause are set according to the pause result.
  1982. */
  1983. u32 val;
  1984. struct bnx2x *bp = params->bp;
  1985. int bnx2x_status = 0;
  1986. u8 bmac_loopback = (params->loopback_mode == LOOPBACK_BMAC);
  1987. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
  1988. vars->link_status |= LINK_STATUS_PFC_ENABLED;
  1989. else
  1990. vars->link_status &= ~LINK_STATUS_PFC_ENABLED;
  1991. bnx2x_update_mng(params, vars->link_status);
  1992. /* Update NIG params */
  1993. bnx2x_update_pfc_nig(params, vars, pfc_params);
  1994. if (!vars->link_up)
  1995. return bnx2x_status;
  1996. DP(NETIF_MSG_LINK, "About to update PFC in BMAC\n");
  1997. if (CHIP_IS_E3(bp)) {
  1998. if (vars->mac_type == MAC_TYPE_XMAC)
  1999. bnx2x_update_pfc_xmac(params, vars, 0);
  2000. } else {
  2001. val = REG_RD(bp, MISC_REG_RESET_REG_2);
  2002. if ((val &
  2003. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << params->port))
  2004. == 0) {
  2005. DP(NETIF_MSG_LINK, "About to update PFC in EMAC\n");
  2006. bnx2x_emac_enable(params, vars, 0);
  2007. return bnx2x_status;
  2008. }
  2009. if (CHIP_IS_E2(bp))
  2010. bnx2x_update_pfc_bmac2(params, vars, bmac_loopback);
  2011. else
  2012. bnx2x_update_pfc_bmac1(params, vars);
  2013. val = 0;
  2014. if ((params->feature_config_flags &
  2015. FEATURE_CONFIG_PFC_ENABLED) ||
  2016. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  2017. val = 1;
  2018. REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + params->port*4, val);
  2019. }
  2020. return bnx2x_status;
  2021. }
  2022. static int bnx2x_bmac1_enable(struct link_params *params,
  2023. struct link_vars *vars,
  2024. u8 is_lb)
  2025. {
  2026. struct bnx2x *bp = params->bp;
  2027. u8 port = params->port;
  2028. u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
  2029. NIG_REG_INGRESS_BMAC0_MEM;
  2030. u32 wb_data[2];
  2031. u32 val;
  2032. DP(NETIF_MSG_LINK, "Enabling BigMAC1\n");
  2033. /* XGXS control */
  2034. wb_data[0] = 0x3c;
  2035. wb_data[1] = 0;
  2036. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_XGXS_CONTROL,
  2037. wb_data, 2);
  2038. /* TX MAC SA */
  2039. wb_data[0] = ((params->mac_addr[2] << 24) |
  2040. (params->mac_addr[3] << 16) |
  2041. (params->mac_addr[4] << 8) |
  2042. params->mac_addr[5]);
  2043. wb_data[1] = ((params->mac_addr[0] << 8) |
  2044. params->mac_addr[1]);
  2045. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_SOURCE_ADDR, wb_data, 2);
  2046. /* MAC control */
  2047. val = 0x3;
  2048. if (is_lb) {
  2049. val |= 0x4;
  2050. DP(NETIF_MSG_LINK, "enable bmac loopback\n");
  2051. }
  2052. wb_data[0] = val;
  2053. wb_data[1] = 0;
  2054. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_CONTROL, wb_data, 2);
  2055. /* Set rx mtu */
  2056. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  2057. wb_data[1] = 0;
  2058. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_MAX_SIZE, wb_data, 2);
  2059. bnx2x_update_pfc_bmac1(params, vars);
  2060. /* Set tx mtu */
  2061. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  2062. wb_data[1] = 0;
  2063. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_MAX_SIZE, wb_data, 2);
  2064. /* Set cnt max size */
  2065. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  2066. wb_data[1] = 0;
  2067. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_CNT_MAX_SIZE, wb_data, 2);
  2068. /* Configure SAFC */
  2069. wb_data[0] = 0x1000200;
  2070. wb_data[1] = 0;
  2071. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_LLFC_MSG_FLDS,
  2072. wb_data, 2);
  2073. return 0;
  2074. }
  2075. static int bnx2x_bmac2_enable(struct link_params *params,
  2076. struct link_vars *vars,
  2077. u8 is_lb)
  2078. {
  2079. struct bnx2x *bp = params->bp;
  2080. u8 port = params->port;
  2081. u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
  2082. NIG_REG_INGRESS_BMAC0_MEM;
  2083. u32 wb_data[2];
  2084. DP(NETIF_MSG_LINK, "Enabling BigMAC2\n");
  2085. wb_data[0] = 0;
  2086. wb_data[1] = 0;
  2087. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_CONTROL, wb_data, 2);
  2088. udelay(30);
  2089. /* XGXS control: Reset phy HW, MDIO registers, PHY PLL and BMAC */
  2090. wb_data[0] = 0x3c;
  2091. wb_data[1] = 0;
  2092. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_XGXS_CONTROL,
  2093. wb_data, 2);
  2094. udelay(30);
  2095. /* TX MAC SA */
  2096. wb_data[0] = ((params->mac_addr[2] << 24) |
  2097. (params->mac_addr[3] << 16) |
  2098. (params->mac_addr[4] << 8) |
  2099. params->mac_addr[5]);
  2100. wb_data[1] = ((params->mac_addr[0] << 8) |
  2101. params->mac_addr[1]);
  2102. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_SOURCE_ADDR,
  2103. wb_data, 2);
  2104. udelay(30);
  2105. /* Configure SAFC */
  2106. wb_data[0] = 0x1000200;
  2107. wb_data[1] = 0;
  2108. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_LLFC_MSG_FLDS,
  2109. wb_data, 2);
  2110. udelay(30);
  2111. /* Set RX MTU */
  2112. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  2113. wb_data[1] = 0;
  2114. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_MAX_SIZE, wb_data, 2);
  2115. udelay(30);
  2116. /* Set TX MTU */
  2117. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  2118. wb_data[1] = 0;
  2119. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_MAX_SIZE, wb_data, 2);
  2120. udelay(30);
  2121. /* Set cnt max size */
  2122. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD - 2;
  2123. wb_data[1] = 0;
  2124. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_CNT_MAX_SIZE, wb_data, 2);
  2125. udelay(30);
  2126. bnx2x_update_pfc_bmac2(params, vars, is_lb);
  2127. return 0;
  2128. }
  2129. static int bnx2x_bmac_enable(struct link_params *params,
  2130. struct link_vars *vars,
  2131. u8 is_lb, u8 reset_bmac)
  2132. {
  2133. int rc = 0;
  2134. u8 port = params->port;
  2135. struct bnx2x *bp = params->bp;
  2136. u32 val;
  2137. /* Reset and unreset the BigMac */
  2138. if (reset_bmac) {
  2139. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  2140. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
  2141. usleep_range(1000, 2000);
  2142. }
  2143. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  2144. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
  2145. /* Enable access for bmac registers */
  2146. REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x1);
  2147. /* Enable BMAC according to BMAC type*/
  2148. if (CHIP_IS_E2(bp))
  2149. rc = bnx2x_bmac2_enable(params, vars, is_lb);
  2150. else
  2151. rc = bnx2x_bmac1_enable(params, vars, is_lb);
  2152. REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 0x1);
  2153. REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, 0x0);
  2154. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 0x0);
  2155. val = 0;
  2156. if ((params->feature_config_flags &
  2157. FEATURE_CONFIG_PFC_ENABLED) ||
  2158. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  2159. val = 1;
  2160. REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, val);
  2161. REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x0);
  2162. REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x0);
  2163. REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, 0x0);
  2164. REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x1);
  2165. REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x1);
  2166. vars->mac_type = MAC_TYPE_BMAC;
  2167. return rc;
  2168. }
  2169. static void bnx2x_set_bmac_rx(struct bnx2x *bp, u32 chip_id, u8 port, u8 en)
  2170. {
  2171. u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
  2172. NIG_REG_INGRESS_BMAC0_MEM;
  2173. u32 wb_data[2];
  2174. u32 nig_bmac_enable = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4);
  2175. if (CHIP_IS_E2(bp))
  2176. bmac_addr += BIGMAC2_REGISTER_BMAC_CONTROL;
  2177. else
  2178. bmac_addr += BIGMAC_REGISTER_BMAC_CONTROL;
  2179. /* Only if the bmac is out of reset */
  2180. if (REG_RD(bp, MISC_REG_RESET_REG_2) &
  2181. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port) &&
  2182. nig_bmac_enable) {
  2183. /* Clear Rx Enable bit in BMAC_CONTROL register */
  2184. REG_RD_DMAE(bp, bmac_addr, wb_data, 2);
  2185. if (en)
  2186. wb_data[0] |= BMAC_CONTROL_RX_ENABLE;
  2187. else
  2188. wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
  2189. REG_WR_DMAE(bp, bmac_addr, wb_data, 2);
  2190. usleep_range(1000, 2000);
  2191. }
  2192. }
  2193. static int bnx2x_pbf_update(struct link_params *params, u32 flow_ctrl,
  2194. u32 line_speed)
  2195. {
  2196. struct bnx2x *bp = params->bp;
  2197. u8 port = params->port;
  2198. u32 init_crd, crd;
  2199. u32 count = 1000;
  2200. /* Disable port */
  2201. REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x1);
  2202. /* Wait for init credit */
  2203. init_crd = REG_RD(bp, PBF_REG_P0_INIT_CRD + port*4);
  2204. crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
  2205. DP(NETIF_MSG_LINK, "init_crd 0x%x crd 0x%x\n", init_crd, crd);
  2206. while ((init_crd != crd) && count) {
  2207. usleep_range(5000, 10000);
  2208. crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
  2209. count--;
  2210. }
  2211. crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
  2212. if (init_crd != crd) {
  2213. DP(NETIF_MSG_LINK, "BUG! init_crd 0x%x != crd 0x%x\n",
  2214. init_crd, crd);
  2215. return -EINVAL;
  2216. }
  2217. if (flow_ctrl & BNX2X_FLOW_CTRL_RX ||
  2218. line_speed == SPEED_10 ||
  2219. line_speed == SPEED_100 ||
  2220. line_speed == SPEED_1000 ||
  2221. line_speed == SPEED_2500) {
  2222. REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 1);
  2223. /* Update threshold */
  2224. REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, 0);
  2225. /* Update init credit */
  2226. init_crd = 778; /* (800-18-4) */
  2227. } else {
  2228. u32 thresh = (ETH_MAX_JUMBO_PACKET_SIZE +
  2229. ETH_OVREHEAD)/16;
  2230. REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
  2231. /* Update threshold */
  2232. REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, thresh);
  2233. /* Update init credit */
  2234. switch (line_speed) {
  2235. case SPEED_10000:
  2236. init_crd = thresh + 553 - 22;
  2237. break;
  2238. default:
  2239. DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
  2240. line_speed);
  2241. return -EINVAL;
  2242. }
  2243. }
  2244. REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, init_crd);
  2245. DP(NETIF_MSG_LINK, "PBF updated to speed %d credit %d\n",
  2246. line_speed, init_crd);
  2247. /* Probe the credit changes */
  2248. REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x1);
  2249. usleep_range(5000, 10000);
  2250. REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x0);
  2251. /* Enable port */
  2252. REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x0);
  2253. return 0;
  2254. }
  2255. /**
  2256. * bnx2x_get_emac_base - retrive emac base address
  2257. *
  2258. * @bp: driver handle
  2259. * @mdc_mdio_access: access type
  2260. * @port: port id
  2261. *
  2262. * This function selects the MDC/MDIO access (through emac0 or
  2263. * emac1) depend on the mdc_mdio_access, port, port swapped. Each
  2264. * phy has a default access mode, which could also be overridden
  2265. * by nvram configuration. This parameter, whether this is the
  2266. * default phy configuration, or the nvram overrun
  2267. * configuration, is passed here as mdc_mdio_access and selects
  2268. * the emac_base for the CL45 read/writes operations
  2269. */
  2270. static u32 bnx2x_get_emac_base(struct bnx2x *bp,
  2271. u32 mdc_mdio_access, u8 port)
  2272. {
  2273. u32 emac_base = 0;
  2274. switch (mdc_mdio_access) {
  2275. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE:
  2276. break;
  2277. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0:
  2278. if (REG_RD(bp, NIG_REG_PORT_SWAP))
  2279. emac_base = GRCBASE_EMAC1;
  2280. else
  2281. emac_base = GRCBASE_EMAC0;
  2282. break;
  2283. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1:
  2284. if (REG_RD(bp, NIG_REG_PORT_SWAP))
  2285. emac_base = GRCBASE_EMAC0;
  2286. else
  2287. emac_base = GRCBASE_EMAC1;
  2288. break;
  2289. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH:
  2290. emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  2291. break;
  2292. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED:
  2293. emac_base = (port) ? GRCBASE_EMAC0 : GRCBASE_EMAC1;
  2294. break;
  2295. default:
  2296. break;
  2297. }
  2298. return emac_base;
  2299. }
  2300. /******************************************************************/
  2301. /* CL22 access functions */
  2302. /******************************************************************/
  2303. static int bnx2x_cl22_write(struct bnx2x *bp,
  2304. struct bnx2x_phy *phy,
  2305. u16 reg, u16 val)
  2306. {
  2307. u32 tmp, mode;
  2308. u8 i;
  2309. int rc = 0;
  2310. /* Switch to CL22 */
  2311. mode = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
  2312. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE,
  2313. mode & ~EMAC_MDIO_MODE_CLAUSE_45);
  2314. /* Address */
  2315. tmp = ((phy->addr << 21) | (reg << 16) | val |
  2316. EMAC_MDIO_COMM_COMMAND_WRITE_22 |
  2317. EMAC_MDIO_COMM_START_BUSY);
  2318. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
  2319. for (i = 0; i < 50; i++) {
  2320. udelay(10);
  2321. tmp = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
  2322. if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
  2323. udelay(5);
  2324. break;
  2325. }
  2326. }
  2327. if (tmp & EMAC_MDIO_COMM_START_BUSY) {
  2328. DP(NETIF_MSG_LINK, "write phy register failed\n");
  2329. rc = -EFAULT;
  2330. }
  2331. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, mode);
  2332. return rc;
  2333. }
  2334. static int bnx2x_cl22_read(struct bnx2x *bp,
  2335. struct bnx2x_phy *phy,
  2336. u16 reg, u16 *ret_val)
  2337. {
  2338. u32 val, mode;
  2339. u16 i;
  2340. int rc = 0;
  2341. /* Switch to CL22 */
  2342. mode = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
  2343. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE,
  2344. mode & ~EMAC_MDIO_MODE_CLAUSE_45);
  2345. /* Address */
  2346. val = ((phy->addr << 21) | (reg << 16) |
  2347. EMAC_MDIO_COMM_COMMAND_READ_22 |
  2348. EMAC_MDIO_COMM_START_BUSY);
  2349. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
  2350. for (i = 0; i < 50; i++) {
  2351. udelay(10);
  2352. val = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
  2353. if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
  2354. *ret_val = (u16)(val & EMAC_MDIO_COMM_DATA);
  2355. udelay(5);
  2356. break;
  2357. }
  2358. }
  2359. if (val & EMAC_MDIO_COMM_START_BUSY) {
  2360. DP(NETIF_MSG_LINK, "read phy register failed\n");
  2361. *ret_val = 0;
  2362. rc = -EFAULT;
  2363. }
  2364. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, mode);
  2365. return rc;
  2366. }
  2367. /******************************************************************/
  2368. /* CL45 access functions */
  2369. /******************************************************************/
  2370. static int bnx2x_cl45_read(struct bnx2x *bp, struct bnx2x_phy *phy,
  2371. u8 devad, u16 reg, u16 *ret_val)
  2372. {
  2373. u32 val;
  2374. u16 i;
  2375. int rc = 0;
  2376. u32 chip_id;
  2377. if (phy->flags & FLAGS_MDC_MDIO_WA_G) {
  2378. chip_id = (REG_RD(bp, MISC_REG_CHIP_NUM) << 16) |
  2379. ((REG_RD(bp, MISC_REG_CHIP_REV) & 0xf) << 12);
  2380. bnx2x_set_mdio_clk(bp, chip_id, phy->mdio_ctrl);
  2381. }
  2382. if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
  2383. bnx2x_bits_en(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
  2384. EMAC_MDIO_STATUS_10MB);
  2385. /* Address */
  2386. val = ((phy->addr << 21) | (devad << 16) | reg |
  2387. EMAC_MDIO_COMM_COMMAND_ADDRESS |
  2388. EMAC_MDIO_COMM_START_BUSY);
  2389. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
  2390. for (i = 0; i < 50; i++) {
  2391. udelay(10);
  2392. val = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
  2393. if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
  2394. udelay(5);
  2395. break;
  2396. }
  2397. }
  2398. if (val & EMAC_MDIO_COMM_START_BUSY) {
  2399. DP(NETIF_MSG_LINK, "read phy register failed\n");
  2400. netdev_err(bp->dev, "MDC/MDIO access timeout\n");
  2401. *ret_val = 0;
  2402. rc = -EFAULT;
  2403. } else {
  2404. /* Data */
  2405. val = ((phy->addr << 21) | (devad << 16) |
  2406. EMAC_MDIO_COMM_COMMAND_READ_45 |
  2407. EMAC_MDIO_COMM_START_BUSY);
  2408. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
  2409. for (i = 0; i < 50; i++) {
  2410. udelay(10);
  2411. val = REG_RD(bp, phy->mdio_ctrl +
  2412. EMAC_REG_EMAC_MDIO_COMM);
  2413. if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
  2414. *ret_val = (u16)(val & EMAC_MDIO_COMM_DATA);
  2415. break;
  2416. }
  2417. }
  2418. if (val & EMAC_MDIO_COMM_START_BUSY) {
  2419. DP(NETIF_MSG_LINK, "read phy register failed\n");
  2420. netdev_err(bp->dev, "MDC/MDIO access timeout\n");
  2421. *ret_val = 0;
  2422. rc = -EFAULT;
  2423. }
  2424. }
  2425. /* Work around for E3 A0 */
  2426. if (phy->flags & FLAGS_MDC_MDIO_WA) {
  2427. phy->flags ^= FLAGS_DUMMY_READ;
  2428. if (phy->flags & FLAGS_DUMMY_READ) {
  2429. u16 temp_val;
  2430. bnx2x_cl45_read(bp, phy, devad, 0xf, &temp_val);
  2431. }
  2432. }
  2433. if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
  2434. bnx2x_bits_dis(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
  2435. EMAC_MDIO_STATUS_10MB);
  2436. return rc;
  2437. }
  2438. static int bnx2x_cl45_write(struct bnx2x *bp, struct bnx2x_phy *phy,
  2439. u8 devad, u16 reg, u16 val)
  2440. {
  2441. u32 tmp;
  2442. u8 i;
  2443. int rc = 0;
  2444. u32 chip_id;
  2445. if (phy->flags & FLAGS_MDC_MDIO_WA_G) {
  2446. chip_id = (REG_RD(bp, MISC_REG_CHIP_NUM) << 16) |
  2447. ((REG_RD(bp, MISC_REG_CHIP_REV) & 0xf) << 12);
  2448. bnx2x_set_mdio_clk(bp, chip_id, phy->mdio_ctrl);
  2449. }
  2450. if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
  2451. bnx2x_bits_en(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
  2452. EMAC_MDIO_STATUS_10MB);
  2453. /* Address */
  2454. tmp = ((phy->addr << 21) | (devad << 16) | reg |
  2455. EMAC_MDIO_COMM_COMMAND_ADDRESS |
  2456. EMAC_MDIO_COMM_START_BUSY);
  2457. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
  2458. for (i = 0; i < 50; i++) {
  2459. udelay(10);
  2460. tmp = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
  2461. if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
  2462. udelay(5);
  2463. break;
  2464. }
  2465. }
  2466. if (tmp & EMAC_MDIO_COMM_START_BUSY) {
  2467. DP(NETIF_MSG_LINK, "write phy register failed\n");
  2468. netdev_err(bp->dev, "MDC/MDIO access timeout\n");
  2469. rc = -EFAULT;
  2470. } else {
  2471. /* Data */
  2472. tmp = ((phy->addr << 21) | (devad << 16) | val |
  2473. EMAC_MDIO_COMM_COMMAND_WRITE_45 |
  2474. EMAC_MDIO_COMM_START_BUSY);
  2475. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
  2476. for (i = 0; i < 50; i++) {
  2477. udelay(10);
  2478. tmp = REG_RD(bp, phy->mdio_ctrl +
  2479. EMAC_REG_EMAC_MDIO_COMM);
  2480. if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
  2481. udelay(5);
  2482. break;
  2483. }
  2484. }
  2485. if (tmp & EMAC_MDIO_COMM_START_BUSY) {
  2486. DP(NETIF_MSG_LINK, "write phy register failed\n");
  2487. netdev_err(bp->dev, "MDC/MDIO access timeout\n");
  2488. rc = -EFAULT;
  2489. }
  2490. }
  2491. /* Work around for E3 A0 */
  2492. if (phy->flags & FLAGS_MDC_MDIO_WA) {
  2493. phy->flags ^= FLAGS_DUMMY_READ;
  2494. if (phy->flags & FLAGS_DUMMY_READ) {
  2495. u16 temp_val;
  2496. bnx2x_cl45_read(bp, phy, devad, 0xf, &temp_val);
  2497. }
  2498. }
  2499. if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
  2500. bnx2x_bits_dis(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
  2501. EMAC_MDIO_STATUS_10MB);
  2502. return rc;
  2503. }
  2504. /******************************************************************/
  2505. /* EEE section */
  2506. /******************************************************************/
  2507. static u8 bnx2x_eee_has_cap(struct link_params *params)
  2508. {
  2509. struct bnx2x *bp = params->bp;
  2510. if (REG_RD(bp, params->shmem2_base) <=
  2511. offsetof(struct shmem2_region, eee_status[params->port]))
  2512. return 0;
  2513. return 1;
  2514. }
  2515. static int bnx2x_eee_nvram_to_time(u32 nvram_mode, u32 *idle_timer)
  2516. {
  2517. switch (nvram_mode) {
  2518. case PORT_FEAT_CFG_EEE_POWER_MODE_BALANCED:
  2519. *idle_timer = EEE_MODE_NVRAM_BALANCED_TIME;
  2520. break;
  2521. case PORT_FEAT_CFG_EEE_POWER_MODE_AGGRESSIVE:
  2522. *idle_timer = EEE_MODE_NVRAM_AGGRESSIVE_TIME;
  2523. break;
  2524. case PORT_FEAT_CFG_EEE_POWER_MODE_LOW_LATENCY:
  2525. *idle_timer = EEE_MODE_NVRAM_LATENCY_TIME;
  2526. break;
  2527. default:
  2528. *idle_timer = 0;
  2529. break;
  2530. }
  2531. return 0;
  2532. }
  2533. static int bnx2x_eee_time_to_nvram(u32 idle_timer, u32 *nvram_mode)
  2534. {
  2535. switch (idle_timer) {
  2536. case EEE_MODE_NVRAM_BALANCED_TIME:
  2537. *nvram_mode = PORT_FEAT_CFG_EEE_POWER_MODE_BALANCED;
  2538. break;
  2539. case EEE_MODE_NVRAM_AGGRESSIVE_TIME:
  2540. *nvram_mode = PORT_FEAT_CFG_EEE_POWER_MODE_AGGRESSIVE;
  2541. break;
  2542. case EEE_MODE_NVRAM_LATENCY_TIME:
  2543. *nvram_mode = PORT_FEAT_CFG_EEE_POWER_MODE_LOW_LATENCY;
  2544. break;
  2545. default:
  2546. *nvram_mode = PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED;
  2547. break;
  2548. }
  2549. return 0;
  2550. }
  2551. static u32 bnx2x_eee_calc_timer(struct link_params *params)
  2552. {
  2553. u32 eee_mode, eee_idle;
  2554. struct bnx2x *bp = params->bp;
  2555. if (params->eee_mode & EEE_MODE_OVERRIDE_NVRAM) {
  2556. if (params->eee_mode & EEE_MODE_OUTPUT_TIME) {
  2557. /* time value in eee_mode --> used directly*/
  2558. eee_idle = params->eee_mode & EEE_MODE_TIMER_MASK;
  2559. } else {
  2560. /* hsi value in eee_mode --> time */
  2561. if (bnx2x_eee_nvram_to_time(params->eee_mode &
  2562. EEE_MODE_NVRAM_MASK,
  2563. &eee_idle))
  2564. return 0;
  2565. }
  2566. } else {
  2567. /* hsi values in nvram --> time*/
  2568. eee_mode = ((REG_RD(bp, params->shmem_base +
  2569. offsetof(struct shmem_region, dev_info.
  2570. port_feature_config[params->port].
  2571. eee_power_mode)) &
  2572. PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
  2573. PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
  2574. if (bnx2x_eee_nvram_to_time(eee_mode, &eee_idle))
  2575. return 0;
  2576. }
  2577. return eee_idle;
  2578. }
  2579. static int bnx2x_eee_set_timers(struct link_params *params,
  2580. struct link_vars *vars)
  2581. {
  2582. u32 eee_idle = 0, eee_mode;
  2583. struct bnx2x *bp = params->bp;
  2584. eee_idle = bnx2x_eee_calc_timer(params);
  2585. if (eee_idle) {
  2586. REG_WR(bp, MISC_REG_CPMU_LP_IDLE_THR_P0 + (params->port << 2),
  2587. eee_idle);
  2588. } else if ((params->eee_mode & EEE_MODE_ENABLE_LPI) &&
  2589. (params->eee_mode & EEE_MODE_OVERRIDE_NVRAM) &&
  2590. (params->eee_mode & EEE_MODE_OUTPUT_TIME)) {
  2591. DP(NETIF_MSG_LINK, "Error: Tx LPI is enabled with timer 0\n");
  2592. return -EINVAL;
  2593. }
  2594. vars->eee_status &= ~(SHMEM_EEE_TIMER_MASK | SHMEM_EEE_TIME_OUTPUT_BIT);
  2595. if (params->eee_mode & EEE_MODE_OUTPUT_TIME) {
  2596. /* eee_idle in 1u --> eee_status in 16u */
  2597. eee_idle >>= 4;
  2598. vars->eee_status |= (eee_idle & SHMEM_EEE_TIMER_MASK) |
  2599. SHMEM_EEE_TIME_OUTPUT_BIT;
  2600. } else {
  2601. if (bnx2x_eee_time_to_nvram(eee_idle, &eee_mode))
  2602. return -EINVAL;
  2603. vars->eee_status |= eee_mode;
  2604. }
  2605. return 0;
  2606. }
  2607. static int bnx2x_eee_initial_config(struct link_params *params,
  2608. struct link_vars *vars, u8 mode)
  2609. {
  2610. vars->eee_status |= ((u32) mode) << SHMEM_EEE_SUPPORTED_SHIFT;
  2611. /* Propogate params' bits --> vars (for migration exposure) */
  2612. if (params->eee_mode & EEE_MODE_ENABLE_LPI)
  2613. vars->eee_status |= SHMEM_EEE_LPI_REQUESTED_BIT;
  2614. else
  2615. vars->eee_status &= ~SHMEM_EEE_LPI_REQUESTED_BIT;
  2616. if (params->eee_mode & EEE_MODE_ADV_LPI)
  2617. vars->eee_status |= SHMEM_EEE_REQUESTED_BIT;
  2618. else
  2619. vars->eee_status &= ~SHMEM_EEE_REQUESTED_BIT;
  2620. return bnx2x_eee_set_timers(params, vars);
  2621. }
  2622. static int bnx2x_eee_disable(struct bnx2x_phy *phy,
  2623. struct link_params *params,
  2624. struct link_vars *vars)
  2625. {
  2626. struct bnx2x *bp = params->bp;
  2627. /* Make Certain LPI is disabled */
  2628. REG_WR(bp, MISC_REG_CPMU_LP_FW_ENABLE_P0 + (params->port << 2), 0);
  2629. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_EEE_ADV, 0x0);
  2630. vars->eee_status &= ~SHMEM_EEE_ADV_STATUS_MASK;
  2631. return 0;
  2632. }
  2633. static int bnx2x_eee_advertise(struct bnx2x_phy *phy,
  2634. struct link_params *params,
  2635. struct link_vars *vars, u8 modes)
  2636. {
  2637. struct bnx2x *bp = params->bp;
  2638. u16 val = 0;
  2639. /* Mask events preventing LPI generation */
  2640. REG_WR(bp, MISC_REG_CPMU_LP_MASK_EXT_P0 + (params->port << 2), 0xfc20);
  2641. if (modes & SHMEM_EEE_10G_ADV) {
  2642. DP(NETIF_MSG_LINK, "Advertise 10GBase-T EEE\n");
  2643. val |= 0x8;
  2644. }
  2645. if (modes & SHMEM_EEE_1G_ADV) {
  2646. DP(NETIF_MSG_LINK, "Advertise 1GBase-T EEE\n");
  2647. val |= 0x4;
  2648. }
  2649. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_EEE_ADV, val);
  2650. vars->eee_status &= ~SHMEM_EEE_ADV_STATUS_MASK;
  2651. vars->eee_status |= (modes << SHMEM_EEE_ADV_STATUS_SHIFT);
  2652. return 0;
  2653. }
  2654. static void bnx2x_update_mng_eee(struct link_params *params, u32 eee_status)
  2655. {
  2656. struct bnx2x *bp = params->bp;
  2657. if (bnx2x_eee_has_cap(params))
  2658. REG_WR(bp, params->shmem2_base +
  2659. offsetof(struct shmem2_region,
  2660. eee_status[params->port]), eee_status);
  2661. }
  2662. static void bnx2x_eee_an_resolve(struct bnx2x_phy *phy,
  2663. struct link_params *params,
  2664. struct link_vars *vars)
  2665. {
  2666. struct bnx2x *bp = params->bp;
  2667. u16 adv = 0, lp = 0;
  2668. u32 lp_adv = 0;
  2669. u8 neg = 0;
  2670. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_EEE_ADV, &adv);
  2671. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_LP_EEE_ADV, &lp);
  2672. if (lp & 0x2) {
  2673. lp_adv |= SHMEM_EEE_100M_ADV;
  2674. if (adv & 0x2) {
  2675. if (vars->line_speed == SPEED_100)
  2676. neg = 1;
  2677. DP(NETIF_MSG_LINK, "EEE negotiated - 100M\n");
  2678. }
  2679. }
  2680. if (lp & 0x14) {
  2681. lp_adv |= SHMEM_EEE_1G_ADV;
  2682. if (adv & 0x14) {
  2683. if (vars->line_speed == SPEED_1000)
  2684. neg = 1;
  2685. DP(NETIF_MSG_LINK, "EEE negotiated - 1G\n");
  2686. }
  2687. }
  2688. if (lp & 0x68) {
  2689. lp_adv |= SHMEM_EEE_10G_ADV;
  2690. if (adv & 0x68) {
  2691. if (vars->line_speed == SPEED_10000)
  2692. neg = 1;
  2693. DP(NETIF_MSG_LINK, "EEE negotiated - 10G\n");
  2694. }
  2695. }
  2696. vars->eee_status &= ~SHMEM_EEE_LP_ADV_STATUS_MASK;
  2697. vars->eee_status |= (lp_adv << SHMEM_EEE_LP_ADV_STATUS_SHIFT);
  2698. if (neg) {
  2699. DP(NETIF_MSG_LINK, "EEE is active\n");
  2700. vars->eee_status |= SHMEM_EEE_ACTIVE_BIT;
  2701. }
  2702. }
  2703. /******************************************************************/
  2704. /* BSC access functions from E3 */
  2705. /******************************************************************/
  2706. static void bnx2x_bsc_module_sel(struct link_params *params)
  2707. {
  2708. int idx;
  2709. u32 board_cfg, sfp_ctrl;
  2710. u32 i2c_pins[I2C_SWITCH_WIDTH], i2c_val[I2C_SWITCH_WIDTH];
  2711. struct bnx2x *bp = params->bp;
  2712. u8 port = params->port;
  2713. /* Read I2C output PINs */
  2714. board_cfg = REG_RD(bp, params->shmem_base +
  2715. offsetof(struct shmem_region,
  2716. dev_info.shared_hw_config.board));
  2717. i2c_pins[I2C_BSC0] = board_cfg & SHARED_HW_CFG_E3_I2C_MUX0_MASK;
  2718. i2c_pins[I2C_BSC1] = (board_cfg & SHARED_HW_CFG_E3_I2C_MUX1_MASK) >>
  2719. SHARED_HW_CFG_E3_I2C_MUX1_SHIFT;
  2720. /* Read I2C output value */
  2721. sfp_ctrl = REG_RD(bp, params->shmem_base +
  2722. offsetof(struct shmem_region,
  2723. dev_info.port_hw_config[port].e3_cmn_pin_cfg));
  2724. i2c_val[I2C_BSC0] = (sfp_ctrl & PORT_HW_CFG_E3_I2C_MUX0_MASK) > 0;
  2725. i2c_val[I2C_BSC1] = (sfp_ctrl & PORT_HW_CFG_E3_I2C_MUX1_MASK) > 0;
  2726. DP(NETIF_MSG_LINK, "Setting BSC switch\n");
  2727. for (idx = 0; idx < I2C_SWITCH_WIDTH; idx++)
  2728. bnx2x_set_cfg_pin(bp, i2c_pins[idx], i2c_val[idx]);
  2729. }
  2730. static int bnx2x_bsc_read(struct link_params *params,
  2731. struct bnx2x_phy *phy,
  2732. u8 sl_devid,
  2733. u16 sl_addr,
  2734. u8 lc_addr,
  2735. u8 xfer_cnt,
  2736. u32 *data_array)
  2737. {
  2738. u32 val, i;
  2739. int rc = 0;
  2740. struct bnx2x *bp = params->bp;
  2741. if (xfer_cnt > 16) {
  2742. DP(NETIF_MSG_LINK, "invalid xfer_cnt %d. Max is 16 bytes\n",
  2743. xfer_cnt);
  2744. return -EINVAL;
  2745. }
  2746. bnx2x_bsc_module_sel(params);
  2747. xfer_cnt = 16 - lc_addr;
  2748. /* Enable the engine */
  2749. val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
  2750. val |= MCPR_IMC_COMMAND_ENABLE;
  2751. REG_WR(bp, MCP_REG_MCPR_IMC_COMMAND, val);
  2752. /* Program slave device ID */
  2753. val = (sl_devid << 16) | sl_addr;
  2754. REG_WR(bp, MCP_REG_MCPR_IMC_SLAVE_CONTROL, val);
  2755. /* Start xfer with 0 byte to update the address pointer ???*/
  2756. val = (MCPR_IMC_COMMAND_ENABLE) |
  2757. (MCPR_IMC_COMMAND_WRITE_OP <<
  2758. MCPR_IMC_COMMAND_OPERATION_BITSHIFT) |
  2759. (lc_addr << MCPR_IMC_COMMAND_TRANSFER_ADDRESS_BITSHIFT) | (0);
  2760. REG_WR(bp, MCP_REG_MCPR_IMC_COMMAND, val);
  2761. /* Poll for completion */
  2762. i = 0;
  2763. val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
  2764. while (((val >> MCPR_IMC_COMMAND_IMC_STATUS_BITSHIFT) & 0x3) != 1) {
  2765. udelay(10);
  2766. val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
  2767. if (i++ > 1000) {
  2768. DP(NETIF_MSG_LINK, "wr 0 byte timed out after %d try\n",
  2769. i);
  2770. rc = -EFAULT;
  2771. break;
  2772. }
  2773. }
  2774. if (rc == -EFAULT)
  2775. return rc;
  2776. /* Start xfer with read op */
  2777. val = (MCPR_IMC_COMMAND_ENABLE) |
  2778. (MCPR_IMC_COMMAND_READ_OP <<
  2779. MCPR_IMC_COMMAND_OPERATION_BITSHIFT) |
  2780. (lc_addr << MCPR_IMC_COMMAND_TRANSFER_ADDRESS_BITSHIFT) |
  2781. (xfer_cnt);
  2782. REG_WR(bp, MCP_REG_MCPR_IMC_COMMAND, val);
  2783. /* Poll for completion */
  2784. i = 0;
  2785. val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
  2786. while (((val >> MCPR_IMC_COMMAND_IMC_STATUS_BITSHIFT) & 0x3) != 1) {
  2787. udelay(10);
  2788. val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
  2789. if (i++ > 1000) {
  2790. DP(NETIF_MSG_LINK, "rd op timed out after %d try\n", i);
  2791. rc = -EFAULT;
  2792. break;
  2793. }
  2794. }
  2795. if (rc == -EFAULT)
  2796. return rc;
  2797. for (i = (lc_addr >> 2); i < 4; i++) {
  2798. data_array[i] = REG_RD(bp, (MCP_REG_MCPR_IMC_DATAREG0 + i*4));
  2799. #ifdef __BIG_ENDIAN
  2800. data_array[i] = ((data_array[i] & 0x000000ff) << 24) |
  2801. ((data_array[i] & 0x0000ff00) << 8) |
  2802. ((data_array[i] & 0x00ff0000) >> 8) |
  2803. ((data_array[i] & 0xff000000) >> 24);
  2804. #endif
  2805. }
  2806. return rc;
  2807. }
  2808. static void bnx2x_cl45_read_or_write(struct bnx2x *bp, struct bnx2x_phy *phy,
  2809. u8 devad, u16 reg, u16 or_val)
  2810. {
  2811. u16 val;
  2812. bnx2x_cl45_read(bp, phy, devad, reg, &val);
  2813. bnx2x_cl45_write(bp, phy, devad, reg, val | or_val);
  2814. }
  2815. static void bnx2x_cl45_read_and_write(struct bnx2x *bp,
  2816. struct bnx2x_phy *phy,
  2817. u8 devad, u16 reg, u16 and_val)
  2818. {
  2819. u16 val;
  2820. bnx2x_cl45_read(bp, phy, devad, reg, &val);
  2821. bnx2x_cl45_write(bp, phy, devad, reg, val & and_val);
  2822. }
  2823. int bnx2x_phy_read(struct link_params *params, u8 phy_addr,
  2824. u8 devad, u16 reg, u16 *ret_val)
  2825. {
  2826. u8 phy_index;
  2827. /* Probe for the phy according to the given phy_addr, and execute
  2828. * the read request on it
  2829. */
  2830. for (phy_index = 0; phy_index < params->num_phys; phy_index++) {
  2831. if (params->phy[phy_index].addr == phy_addr) {
  2832. return bnx2x_cl45_read(params->bp,
  2833. &params->phy[phy_index], devad,
  2834. reg, ret_val);
  2835. }
  2836. }
  2837. return -EINVAL;
  2838. }
  2839. int bnx2x_phy_write(struct link_params *params, u8 phy_addr,
  2840. u8 devad, u16 reg, u16 val)
  2841. {
  2842. u8 phy_index;
  2843. /* Probe for the phy according to the given phy_addr, and execute
  2844. * the write request on it
  2845. */
  2846. for (phy_index = 0; phy_index < params->num_phys; phy_index++) {
  2847. if (params->phy[phy_index].addr == phy_addr) {
  2848. return bnx2x_cl45_write(params->bp,
  2849. &params->phy[phy_index], devad,
  2850. reg, val);
  2851. }
  2852. }
  2853. return -EINVAL;
  2854. }
  2855. static u8 bnx2x_get_warpcore_lane(struct bnx2x_phy *phy,
  2856. struct link_params *params)
  2857. {
  2858. u8 lane = 0;
  2859. struct bnx2x *bp = params->bp;
  2860. u32 path_swap, path_swap_ovr;
  2861. u8 path, port;
  2862. path = BP_PATH(bp);
  2863. port = params->port;
  2864. if (bnx2x_is_4_port_mode(bp)) {
  2865. u32 port_swap, port_swap_ovr;
  2866. /* Figure out path swap value */
  2867. path_swap_ovr = REG_RD(bp, MISC_REG_FOUR_PORT_PATH_SWAP_OVWR);
  2868. if (path_swap_ovr & 0x1)
  2869. path_swap = (path_swap_ovr & 0x2);
  2870. else
  2871. path_swap = REG_RD(bp, MISC_REG_FOUR_PORT_PATH_SWAP);
  2872. if (path_swap)
  2873. path = path ^ 1;
  2874. /* Figure out port swap value */
  2875. port_swap_ovr = REG_RD(bp, MISC_REG_FOUR_PORT_PORT_SWAP_OVWR);
  2876. if (port_swap_ovr & 0x1)
  2877. port_swap = (port_swap_ovr & 0x2);
  2878. else
  2879. port_swap = REG_RD(bp, MISC_REG_FOUR_PORT_PORT_SWAP);
  2880. if (port_swap)
  2881. port = port ^ 1;
  2882. lane = (port<<1) + path;
  2883. } else { /* Two port mode - no port swap */
  2884. /* Figure out path swap value */
  2885. path_swap_ovr =
  2886. REG_RD(bp, MISC_REG_TWO_PORT_PATH_SWAP_OVWR);
  2887. if (path_swap_ovr & 0x1) {
  2888. path_swap = (path_swap_ovr & 0x2);
  2889. } else {
  2890. path_swap =
  2891. REG_RD(bp, MISC_REG_TWO_PORT_PATH_SWAP);
  2892. }
  2893. if (path_swap)
  2894. path = path ^ 1;
  2895. lane = path << 1 ;
  2896. }
  2897. return lane;
  2898. }
  2899. static void bnx2x_set_aer_mmd(struct link_params *params,
  2900. struct bnx2x_phy *phy)
  2901. {
  2902. u32 ser_lane;
  2903. u16 offset, aer_val;
  2904. struct bnx2x *bp = params->bp;
  2905. ser_lane = ((params->lane_config &
  2906. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
  2907. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
  2908. offset = (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) ?
  2909. (phy->addr + ser_lane) : 0;
  2910. if (USES_WARPCORE(bp)) {
  2911. aer_val = bnx2x_get_warpcore_lane(phy, params);
  2912. /* In Dual-lane mode, two lanes are joined together,
  2913. * so in order to configure them, the AER broadcast method is
  2914. * used here.
  2915. * 0x200 is the broadcast address for lanes 0,1
  2916. * 0x201 is the broadcast address for lanes 2,3
  2917. */
  2918. if (phy->flags & FLAGS_WC_DUAL_MODE)
  2919. aer_val = (aer_val >> 1) | 0x200;
  2920. } else if (CHIP_IS_E2(bp))
  2921. aer_val = 0x3800 + offset - 1;
  2922. else
  2923. aer_val = 0x3800 + offset;
  2924. CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
  2925. MDIO_AER_BLOCK_AER_REG, aer_val);
  2926. }
  2927. /******************************************************************/
  2928. /* Internal phy section */
  2929. /******************************************************************/
  2930. static void bnx2x_set_serdes_access(struct bnx2x *bp, u8 port)
  2931. {
  2932. u32 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  2933. /* Set Clause 22 */
  2934. REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + port*0x10, 1);
  2935. REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245f8000);
  2936. udelay(500);
  2937. REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245d000f);
  2938. udelay(500);
  2939. /* Set Clause 45 */
  2940. REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + port*0x10, 0);
  2941. }
  2942. static void bnx2x_serdes_deassert(struct bnx2x *bp, u8 port)
  2943. {
  2944. u32 val;
  2945. DP(NETIF_MSG_LINK, "bnx2x_serdes_deassert\n");
  2946. val = SERDES_RESET_BITS << (port*16);
  2947. /* Reset and unreset the SerDes/XGXS */
  2948. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR, val);
  2949. udelay(500);
  2950. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET, val);
  2951. bnx2x_set_serdes_access(bp, port);
  2952. REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_DEVAD + port*0x10,
  2953. DEFAULT_PHY_DEV_ADDR);
  2954. }
  2955. static void bnx2x_xgxs_specific_func(struct bnx2x_phy *phy,
  2956. struct link_params *params,
  2957. u32 action)
  2958. {
  2959. struct bnx2x *bp = params->bp;
  2960. switch (action) {
  2961. case PHY_INIT:
  2962. /* Set correct devad */
  2963. REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_ST + params->port*0x18, 0);
  2964. REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + params->port*0x18,
  2965. phy->def_md_devad);
  2966. break;
  2967. }
  2968. }
  2969. static void bnx2x_xgxs_deassert(struct link_params *params)
  2970. {
  2971. struct bnx2x *bp = params->bp;
  2972. u8 port;
  2973. u32 val;
  2974. DP(NETIF_MSG_LINK, "bnx2x_xgxs_deassert\n");
  2975. port = params->port;
  2976. val = XGXS_RESET_BITS << (port*16);
  2977. /* Reset and unreset the SerDes/XGXS */
  2978. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR, val);
  2979. udelay(500);
  2980. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET, val);
  2981. bnx2x_xgxs_specific_func(&params->phy[INT_PHY], params,
  2982. PHY_INIT);
  2983. }
  2984. static void bnx2x_calc_ieee_aneg_adv(struct bnx2x_phy *phy,
  2985. struct link_params *params, u16 *ieee_fc)
  2986. {
  2987. struct bnx2x *bp = params->bp;
  2988. *ieee_fc = MDIO_COMBO_IEEE0_AUTO_NEG_ADV_FULL_DUPLEX;
  2989. /* Resolve pause mode and advertisement Please refer to Table
  2990. * 28B-3 of the 802.3ab-1999 spec
  2991. */
  2992. switch (phy->req_flow_ctrl) {
  2993. case BNX2X_FLOW_CTRL_AUTO:
  2994. switch (params->req_fc_auto_adv) {
  2995. case BNX2X_FLOW_CTRL_BOTH:
  2996. *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
  2997. break;
  2998. case BNX2X_FLOW_CTRL_RX:
  2999. case BNX2X_FLOW_CTRL_TX:
  3000. *ieee_fc |=
  3001. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
  3002. break;
  3003. default:
  3004. break;
  3005. }
  3006. break;
  3007. case BNX2X_FLOW_CTRL_TX:
  3008. *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
  3009. break;
  3010. case BNX2X_FLOW_CTRL_RX:
  3011. case BNX2X_FLOW_CTRL_BOTH:
  3012. *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
  3013. break;
  3014. case BNX2X_FLOW_CTRL_NONE:
  3015. default:
  3016. *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE;
  3017. break;
  3018. }
  3019. DP(NETIF_MSG_LINK, "ieee_fc = 0x%x\n", *ieee_fc);
  3020. }
  3021. static void set_phy_vars(struct link_params *params,
  3022. struct link_vars *vars)
  3023. {
  3024. struct bnx2x *bp = params->bp;
  3025. u8 actual_phy_idx, phy_index, link_cfg_idx;
  3026. u8 phy_config_swapped = params->multi_phy_config &
  3027. PORT_HW_CFG_PHY_SWAPPED_ENABLED;
  3028. for (phy_index = INT_PHY; phy_index < params->num_phys;
  3029. phy_index++) {
  3030. link_cfg_idx = LINK_CONFIG_IDX(phy_index);
  3031. actual_phy_idx = phy_index;
  3032. if (phy_config_swapped) {
  3033. if (phy_index == EXT_PHY1)
  3034. actual_phy_idx = EXT_PHY2;
  3035. else if (phy_index == EXT_PHY2)
  3036. actual_phy_idx = EXT_PHY1;
  3037. }
  3038. params->phy[actual_phy_idx].req_flow_ctrl =
  3039. params->req_flow_ctrl[link_cfg_idx];
  3040. params->phy[actual_phy_idx].req_line_speed =
  3041. params->req_line_speed[link_cfg_idx];
  3042. params->phy[actual_phy_idx].speed_cap_mask =
  3043. params->speed_cap_mask[link_cfg_idx];
  3044. params->phy[actual_phy_idx].req_duplex =
  3045. params->req_duplex[link_cfg_idx];
  3046. if (params->req_line_speed[link_cfg_idx] ==
  3047. SPEED_AUTO_NEG)
  3048. vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_ENABLED;
  3049. DP(NETIF_MSG_LINK, "req_flow_ctrl %x, req_line_speed %x,"
  3050. " speed_cap_mask %x\n",
  3051. params->phy[actual_phy_idx].req_flow_ctrl,
  3052. params->phy[actual_phy_idx].req_line_speed,
  3053. params->phy[actual_phy_idx].speed_cap_mask);
  3054. }
  3055. }
  3056. static void bnx2x_ext_phy_set_pause(struct link_params *params,
  3057. struct bnx2x_phy *phy,
  3058. struct link_vars *vars)
  3059. {
  3060. u16 val;
  3061. struct bnx2x *bp = params->bp;
  3062. /* Read modify write pause advertizing */
  3063. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV_PAUSE, &val);
  3064. val &= ~MDIO_AN_REG_ADV_PAUSE_BOTH;
  3065. /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
  3066. bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
  3067. if ((vars->ieee_fc &
  3068. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
  3069. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
  3070. val |= MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC;
  3071. }
  3072. if ((vars->ieee_fc &
  3073. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
  3074. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
  3075. val |= MDIO_AN_REG_ADV_PAUSE_PAUSE;
  3076. }
  3077. DP(NETIF_MSG_LINK, "Ext phy AN advertize 0x%x\n", val);
  3078. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV_PAUSE, val);
  3079. }
  3080. static void bnx2x_pause_resolve(struct link_vars *vars, u32 pause_result)
  3081. { /* LD LP */
  3082. switch (pause_result) { /* ASYM P ASYM P */
  3083. case 0xb: /* 1 0 1 1 */
  3084. vars->flow_ctrl = BNX2X_FLOW_CTRL_TX;
  3085. break;
  3086. case 0xe: /* 1 1 1 0 */
  3087. vars->flow_ctrl = BNX2X_FLOW_CTRL_RX;
  3088. break;
  3089. case 0x5: /* 0 1 0 1 */
  3090. case 0x7: /* 0 1 1 1 */
  3091. case 0xd: /* 1 1 0 1 */
  3092. case 0xf: /* 1 1 1 1 */
  3093. vars->flow_ctrl = BNX2X_FLOW_CTRL_BOTH;
  3094. break;
  3095. default:
  3096. break;
  3097. }
  3098. if (pause_result & (1<<0))
  3099. vars->link_status |= LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE;
  3100. if (pause_result & (1<<1))
  3101. vars->link_status |= LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE;
  3102. }
  3103. static void bnx2x_ext_phy_update_adv_fc(struct bnx2x_phy *phy,
  3104. struct link_params *params,
  3105. struct link_vars *vars)
  3106. {
  3107. u16 ld_pause; /* local */
  3108. u16 lp_pause; /* link partner */
  3109. u16 pause_result;
  3110. struct bnx2x *bp = params->bp;
  3111. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE) {
  3112. bnx2x_cl22_read(bp, phy, 0x4, &ld_pause);
  3113. bnx2x_cl22_read(bp, phy, 0x5, &lp_pause);
  3114. } else if (CHIP_IS_E3(bp) &&
  3115. SINGLE_MEDIA_DIRECT(params)) {
  3116. u8 lane = bnx2x_get_warpcore_lane(phy, params);
  3117. u16 gp_status, gp_mask;
  3118. bnx2x_cl45_read(bp, phy,
  3119. MDIO_AN_DEVAD, MDIO_WC_REG_GP2_STATUS_GP_2_4,
  3120. &gp_status);
  3121. gp_mask = (MDIO_WC_REG_GP2_STATUS_GP_2_4_CL73_AN_CMPL |
  3122. MDIO_WC_REG_GP2_STATUS_GP_2_4_CL37_LP_AN_CAP) <<
  3123. lane;
  3124. if ((gp_status & gp_mask) == gp_mask) {
  3125. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  3126. MDIO_AN_REG_ADV_PAUSE, &ld_pause);
  3127. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  3128. MDIO_AN_REG_LP_AUTO_NEG, &lp_pause);
  3129. } else {
  3130. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  3131. MDIO_AN_REG_CL37_FC_LD, &ld_pause);
  3132. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  3133. MDIO_AN_REG_CL37_FC_LP, &lp_pause);
  3134. ld_pause = ((ld_pause &
  3135. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH)
  3136. << 3);
  3137. lp_pause = ((lp_pause &
  3138. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH)
  3139. << 3);
  3140. }
  3141. } else {
  3142. bnx2x_cl45_read(bp, phy,
  3143. MDIO_AN_DEVAD,
  3144. MDIO_AN_REG_ADV_PAUSE, &ld_pause);
  3145. bnx2x_cl45_read(bp, phy,
  3146. MDIO_AN_DEVAD,
  3147. MDIO_AN_REG_LP_AUTO_NEG, &lp_pause);
  3148. }
  3149. pause_result = (ld_pause &
  3150. MDIO_AN_REG_ADV_PAUSE_MASK) >> 8;
  3151. pause_result |= (lp_pause &
  3152. MDIO_AN_REG_ADV_PAUSE_MASK) >> 10;
  3153. DP(NETIF_MSG_LINK, "Ext PHY pause result 0x%x\n", pause_result);
  3154. bnx2x_pause_resolve(vars, pause_result);
  3155. }
  3156. static u8 bnx2x_ext_phy_resolve_fc(struct bnx2x_phy *phy,
  3157. struct link_params *params,
  3158. struct link_vars *vars)
  3159. {
  3160. u8 ret = 0;
  3161. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  3162. if (phy->req_flow_ctrl != BNX2X_FLOW_CTRL_AUTO) {
  3163. /* Update the advertised flow-controled of LD/LP in AN */
  3164. if (phy->req_line_speed == SPEED_AUTO_NEG)
  3165. bnx2x_ext_phy_update_adv_fc(phy, params, vars);
  3166. /* But set the flow-control result as the requested one */
  3167. vars->flow_ctrl = phy->req_flow_ctrl;
  3168. } else if (phy->req_line_speed != SPEED_AUTO_NEG)
  3169. vars->flow_ctrl = params->req_fc_auto_adv;
  3170. else if (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
  3171. ret = 1;
  3172. bnx2x_ext_phy_update_adv_fc(phy, params, vars);
  3173. }
  3174. return ret;
  3175. }
  3176. /******************************************************************/
  3177. /* Warpcore section */
  3178. /******************************************************************/
  3179. /* The init_internal_warpcore should mirror the xgxs,
  3180. * i.e. reset the lane (if needed), set aer for the
  3181. * init configuration, and set/clear SGMII flag. Internal
  3182. * phy init is done purely in phy_init stage.
  3183. */
  3184. #define WC_TX_DRIVER(post2, idriver, ipre) \
  3185. ((post2 << MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET) | \
  3186. (idriver << MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET) | \
  3187. (ipre << MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET))
  3188. #define WC_TX_FIR(post, main, pre) \
  3189. ((post << MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET) | \
  3190. (main << MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET) | \
  3191. (pre << MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET))
  3192. static void bnx2x_warpcore_enable_AN_KR2(struct bnx2x_phy *phy,
  3193. struct link_params *params,
  3194. struct link_vars *vars)
  3195. {
  3196. struct bnx2x *bp = params->bp;
  3197. u16 i;
  3198. static struct bnx2x_reg_set reg_set[] = {
  3199. /* Step 1 - Program the TX/RX alignment markers */
  3200. {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_TX_CTRL5, 0xa157},
  3201. {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_TX_CTRL7, 0xcbe2},
  3202. {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_TX_CTRL6, 0x7537},
  3203. {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_TX_CTRL9, 0xa157},
  3204. {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_RX_CTRL11, 0xcbe2},
  3205. {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_RX_CTRL10, 0x7537},
  3206. /* Step 2 - Configure the NP registers */
  3207. {MDIO_WC_DEVAD, MDIO_WC_REG_CL73_USERB0_CTRL, 0x000a},
  3208. {MDIO_WC_DEVAD, MDIO_WC_REG_CL73_BAM_CTRL1, 0x6400},
  3209. {MDIO_WC_DEVAD, MDIO_WC_REG_CL73_BAM_CTRL3, 0x0620},
  3210. {MDIO_WC_DEVAD, MDIO_WC_REG_CL73_BAM_CODE_FIELD, 0x0157},
  3211. {MDIO_WC_DEVAD, MDIO_WC_REG_ETA_CL73_OUI1, 0x6464},
  3212. {MDIO_WC_DEVAD, MDIO_WC_REG_ETA_CL73_OUI2, 0x3150},
  3213. {MDIO_WC_DEVAD, MDIO_WC_REG_ETA_CL73_OUI3, 0x3150},
  3214. {MDIO_WC_DEVAD, MDIO_WC_REG_ETA_CL73_LD_BAM_CODE, 0x0157},
  3215. {MDIO_WC_DEVAD, MDIO_WC_REG_ETA_CL73_LD_UD_CODE, 0x0620}
  3216. };
  3217. DP(NETIF_MSG_LINK, "Enabling 20G-KR2\n");
  3218. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3219. MDIO_WC_REG_CL49_USERB0_CTRL, (3<<6));
  3220. for (i = 0; i < ARRAY_SIZE(reg_set); i++)
  3221. bnx2x_cl45_write(bp, phy, reg_set[i].devad, reg_set[i].reg,
  3222. reg_set[i].val);
  3223. /* Start KR2 work-around timer which handles BCM8073 link-parner */
  3224. vars->link_attr_sync |= LINK_ATTR_SYNC_KR2_ENABLE;
  3225. bnx2x_update_link_attr(params, vars->link_attr_sync);
  3226. }
  3227. static void bnx2x_warpcore_set_lpi_passthrough(struct bnx2x_phy *phy,
  3228. struct link_params *params)
  3229. {
  3230. struct bnx2x *bp = params->bp;
  3231. DP(NETIF_MSG_LINK, "Configure WC for LPI pass through\n");
  3232. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3233. MDIO_WC_REG_EEE_COMBO_CONTROL0, 0x7c);
  3234. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3235. MDIO_WC_REG_DIGITAL4_MISC5, 0xc000);
  3236. }
  3237. static void bnx2x_warpcore_restart_AN_KR(struct bnx2x_phy *phy,
  3238. struct link_params *params)
  3239. {
  3240. /* Restart autoneg on the leading lane only */
  3241. struct bnx2x *bp = params->bp;
  3242. u16 lane = bnx2x_get_warpcore_lane(phy, params);
  3243. CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
  3244. MDIO_AER_BLOCK_AER_REG, lane);
  3245. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3246. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x1200);
  3247. /* Restore AER */
  3248. bnx2x_set_aer_mmd(params, phy);
  3249. }
  3250. static void bnx2x_warpcore_enable_AN_KR(struct bnx2x_phy *phy,
  3251. struct link_params *params,
  3252. struct link_vars *vars) {
  3253. u16 lane, i, cl72_ctrl, an_adv = 0;
  3254. u16 ucode_ver;
  3255. struct bnx2x *bp = params->bp;
  3256. static struct bnx2x_reg_set reg_set[] = {
  3257. {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, 0x7},
  3258. {MDIO_PMA_DEVAD, MDIO_WC_REG_IEEE0BLK_AUTONEGNP, 0x0},
  3259. {MDIO_WC_DEVAD, MDIO_WC_REG_RX66_CONTROL, 0x7415},
  3260. {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_MISC2, 0x6190},
  3261. /* Disable Autoneg: re-enable it after adv is done. */
  3262. {MDIO_AN_DEVAD, MDIO_WC_REG_IEEE0BLK_MIICNTL, 0},
  3263. {MDIO_PMA_DEVAD, MDIO_WC_REG_PMD_KR_CONTROL, 0x2},
  3264. {MDIO_WC_DEVAD, MDIO_WC_REG_CL72_USERB0_CL72_TX_FIR_TAP, 0},
  3265. };
  3266. DP(NETIF_MSG_LINK, "Enable Auto Negotiation for KR\n");
  3267. /* Set to default registers that may be overriden by 10G force */
  3268. for (i = 0; i < ARRAY_SIZE(reg_set); i++)
  3269. bnx2x_cl45_write(bp, phy, reg_set[i].devad, reg_set[i].reg,
  3270. reg_set[i].val);
  3271. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3272. MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL, &cl72_ctrl);
  3273. cl72_ctrl &= 0x08ff;
  3274. cl72_ctrl |= 0x3800;
  3275. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3276. MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL, cl72_ctrl);
  3277. /* Check adding advertisement for 1G KX */
  3278. if (((vars->line_speed == SPEED_AUTO_NEG) &&
  3279. (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
  3280. (vars->line_speed == SPEED_1000)) {
  3281. u16 addr = MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2;
  3282. an_adv |= (1<<5);
  3283. /* Enable CL37 1G Parallel Detect */
  3284. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD, addr, 0x1);
  3285. DP(NETIF_MSG_LINK, "Advertize 1G\n");
  3286. }
  3287. if (((vars->line_speed == SPEED_AUTO_NEG) &&
  3288. (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) ||
  3289. (vars->line_speed == SPEED_10000)) {
  3290. /* Check adding advertisement for 10G KR */
  3291. an_adv |= (1<<7);
  3292. /* Enable 10G Parallel Detect */
  3293. CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
  3294. MDIO_AER_BLOCK_AER_REG, 0);
  3295. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3296. MDIO_WC_REG_PAR_DET_10G_CTRL, 1);
  3297. bnx2x_set_aer_mmd(params, phy);
  3298. DP(NETIF_MSG_LINK, "Advertize 10G\n");
  3299. }
  3300. /* Set Transmit PMD settings */
  3301. lane = bnx2x_get_warpcore_lane(phy, params);
  3302. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3303. MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane,
  3304. WC_TX_DRIVER(0x02, 0x06, 0x09));
  3305. /* Configure the next lane if dual mode */
  3306. if (phy->flags & FLAGS_WC_DUAL_MODE)
  3307. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3308. MDIO_WC_REG_TX0_TX_DRIVER + 0x10*(lane+1),
  3309. WC_TX_DRIVER(0x02, 0x06, 0x09));
  3310. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3311. MDIO_WC_REG_CL72_USERB0_CL72_OS_DEF_CTRL,
  3312. 0x03f0);
  3313. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3314. MDIO_WC_REG_CL72_USERB0_CL72_2P5_DEF_CTRL,
  3315. 0x03f0);
  3316. /* Advertised speeds */
  3317. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3318. MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT1, an_adv);
  3319. /* Advertised and set FEC (Forward Error Correction) */
  3320. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3321. MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT2,
  3322. (MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_ABILITY |
  3323. MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_REQ));
  3324. /* Enable CL37 BAM */
  3325. if (REG_RD(bp, params->shmem_base +
  3326. offsetof(struct shmem_region, dev_info.
  3327. port_hw_config[params->port].default_cfg)) &
  3328. PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED) {
  3329. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3330. MDIO_WC_REG_DIGITAL6_MP5_NEXTPAGECTRL,
  3331. 1);
  3332. DP(NETIF_MSG_LINK, "Enable CL37 BAM on KR\n");
  3333. }
  3334. /* Advertise pause */
  3335. bnx2x_ext_phy_set_pause(params, phy, vars);
  3336. /* Set KR Autoneg Work-Around flag for Warpcore version older than D108
  3337. */
  3338. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3339. MDIO_WC_REG_UC_INFO_B1_VERSION, &ucode_ver);
  3340. if (ucode_ver < 0xd108) {
  3341. DP(NETIF_MSG_LINK, "Enable AN KR work-around. WC ver:0x%x\n",
  3342. ucode_ver);
  3343. vars->rx_tx_asic_rst = MAX_KR_LINK_RETRY;
  3344. }
  3345. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3346. MDIO_WC_REG_DIGITAL5_MISC7, 0x100);
  3347. /* Over 1G - AN local device user page 1 */
  3348. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3349. MDIO_WC_REG_DIGITAL3_UP1, 0x1f);
  3350. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  3351. (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_20G)) ||
  3352. (phy->req_line_speed == SPEED_20000)) {
  3353. CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
  3354. MDIO_AER_BLOCK_AER_REG, lane);
  3355. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3356. MDIO_WC_REG_RX1_PCI_CTRL + (0x10*lane),
  3357. (1<<11));
  3358. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3359. MDIO_WC_REG_XGXS_X2_CONTROL3, 0x7);
  3360. bnx2x_set_aer_mmd(params, phy);
  3361. bnx2x_warpcore_enable_AN_KR2(phy, params, vars);
  3362. }
  3363. /* Enable Autoneg: only on the main lane */
  3364. bnx2x_warpcore_restart_AN_KR(phy, params);
  3365. }
  3366. static void bnx2x_warpcore_set_10G_KR(struct bnx2x_phy *phy,
  3367. struct link_params *params,
  3368. struct link_vars *vars)
  3369. {
  3370. struct bnx2x *bp = params->bp;
  3371. u16 val16, i, lane;
  3372. static struct bnx2x_reg_set reg_set[] = {
  3373. /* Disable Autoneg */
  3374. {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, 0x7},
  3375. {MDIO_WC_DEVAD, MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL,
  3376. 0x3f00},
  3377. {MDIO_AN_DEVAD, MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT1, 0},
  3378. {MDIO_AN_DEVAD, MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x0},
  3379. {MDIO_WC_DEVAD, MDIO_WC_REG_DIGITAL3_UP1, 0x1},
  3380. {MDIO_WC_DEVAD, MDIO_WC_REG_DIGITAL5_MISC7, 0xa},
  3381. /* Leave cl72 training enable, needed for KR */
  3382. {MDIO_PMA_DEVAD, MDIO_WC_REG_PMD_KR_CONTROL, 0x2}
  3383. };
  3384. for (i = 0; i < ARRAY_SIZE(reg_set); i++)
  3385. bnx2x_cl45_write(bp, phy, reg_set[i].devad, reg_set[i].reg,
  3386. reg_set[i].val);
  3387. lane = bnx2x_get_warpcore_lane(phy, params);
  3388. /* Global registers */
  3389. CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
  3390. MDIO_AER_BLOCK_AER_REG, 0);
  3391. /* Disable CL36 PCS Tx */
  3392. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3393. MDIO_WC_REG_XGXSBLK1_LANECTRL0, &val16);
  3394. val16 &= ~(0x0011 << lane);
  3395. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3396. MDIO_WC_REG_XGXSBLK1_LANECTRL0, val16);
  3397. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3398. MDIO_WC_REG_XGXSBLK1_LANECTRL1, &val16);
  3399. val16 |= (0x0303 << (lane << 1));
  3400. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3401. MDIO_WC_REG_XGXSBLK1_LANECTRL1, val16);
  3402. /* Restore AER */
  3403. bnx2x_set_aer_mmd(params, phy);
  3404. /* Set speed via PMA/PMD register */
  3405. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
  3406. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x2040);
  3407. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
  3408. MDIO_WC_REG_IEEE0BLK_AUTONEGNP, 0xB);
  3409. /* Enable encoded forced speed */
  3410. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3411. MDIO_WC_REG_SERDESDIGITAL_MISC2, 0x30);
  3412. /* Turn TX scramble payload only the 64/66 scrambler */
  3413. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3414. MDIO_WC_REG_TX66_CONTROL, 0x9);
  3415. /* Turn RX scramble payload only the 64/66 scrambler */
  3416. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3417. MDIO_WC_REG_RX66_CONTROL, 0xF9);
  3418. /* Set and clear loopback to cause a reset to 64/66 decoder */
  3419. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3420. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x4000);
  3421. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3422. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x0);
  3423. }
  3424. static void bnx2x_warpcore_set_10G_XFI(struct bnx2x_phy *phy,
  3425. struct link_params *params,
  3426. u8 is_xfi)
  3427. {
  3428. struct bnx2x *bp = params->bp;
  3429. u16 misc1_val, tap_val, tx_driver_val, lane, val;
  3430. u32 cfg_tap_val, tx_drv_brdct, tx_equal;
  3431. /* Hold rxSeqStart */
  3432. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3433. MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0, 0x8000);
  3434. /* Hold tx_fifo_reset */
  3435. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3436. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, 0x1);
  3437. /* Disable CL73 AN */
  3438. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0);
  3439. /* Disable 100FX Enable and Auto-Detect */
  3440. bnx2x_cl45_read_and_write(bp, phy, MDIO_WC_DEVAD,
  3441. MDIO_WC_REG_FX100_CTRL1, 0xFFFA);
  3442. /* Disable 100FX Idle detect */
  3443. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3444. MDIO_WC_REG_FX100_CTRL3, 0x0080);
  3445. /* Set Block address to Remote PHY & Clear forced_speed[5] */
  3446. bnx2x_cl45_read_and_write(bp, phy, MDIO_WC_DEVAD,
  3447. MDIO_WC_REG_DIGITAL4_MISC3, 0xFF7F);
  3448. /* Turn off auto-detect & fiber mode */
  3449. bnx2x_cl45_read_and_write(bp, phy, MDIO_WC_DEVAD,
  3450. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
  3451. 0xFFEE);
  3452. /* Set filter_force_link, disable_false_link and parallel_detect */
  3453. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3454. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, &val);
  3455. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3456. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
  3457. ((val | 0x0006) & 0xFFFE));
  3458. /* Set XFI / SFI */
  3459. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3460. MDIO_WC_REG_SERDESDIGITAL_MISC1, &misc1_val);
  3461. misc1_val &= ~(0x1f);
  3462. if (is_xfi) {
  3463. misc1_val |= 0x5;
  3464. tap_val = WC_TX_FIR(0x08, 0x37, 0x00);
  3465. tx_driver_val = WC_TX_DRIVER(0x00, 0x02, 0x03);
  3466. } else {
  3467. cfg_tap_val = REG_RD(bp, params->shmem_base +
  3468. offsetof(struct shmem_region, dev_info.
  3469. port_hw_config[params->port].
  3470. sfi_tap_values));
  3471. tx_equal = cfg_tap_val & PORT_HW_CFG_TX_EQUALIZATION_MASK;
  3472. tx_drv_brdct = (cfg_tap_val &
  3473. PORT_HW_CFG_TX_DRV_BROADCAST_MASK) >>
  3474. PORT_HW_CFG_TX_DRV_BROADCAST_SHIFT;
  3475. misc1_val |= 0x9;
  3476. /* TAP values are controlled by nvram, if value there isn't 0 */
  3477. if (tx_equal)
  3478. tap_val = (u16)tx_equal;
  3479. else
  3480. tap_val = WC_TX_FIR(0x0f, 0x2b, 0x02);
  3481. if (tx_drv_brdct)
  3482. tx_driver_val = WC_TX_DRIVER(0x03, (u16)tx_drv_brdct,
  3483. 0x06);
  3484. else
  3485. tx_driver_val = WC_TX_DRIVER(0x03, 0x02, 0x06);
  3486. }
  3487. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3488. MDIO_WC_REG_SERDESDIGITAL_MISC1, misc1_val);
  3489. /* Set Transmit PMD settings */
  3490. lane = bnx2x_get_warpcore_lane(phy, params);
  3491. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3492. MDIO_WC_REG_TX_FIR_TAP,
  3493. tap_val | MDIO_WC_REG_TX_FIR_TAP_ENABLE);
  3494. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3495. MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane,
  3496. tx_driver_val);
  3497. /* Enable fiber mode, enable and invert sig_det */
  3498. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3499. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, 0xd);
  3500. /* Set Block address to Remote PHY & Set forced_speed[5], 40bit mode */
  3501. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3502. MDIO_WC_REG_DIGITAL4_MISC3, 0x8080);
  3503. bnx2x_warpcore_set_lpi_passthrough(phy, params);
  3504. /* 10G XFI Full Duplex */
  3505. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3506. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x100);
  3507. /* Release tx_fifo_reset */
  3508. bnx2x_cl45_read_and_write(bp, phy, MDIO_WC_DEVAD,
  3509. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3,
  3510. 0xFFFE);
  3511. /* Release rxSeqStart */
  3512. bnx2x_cl45_read_and_write(bp, phy, MDIO_WC_DEVAD,
  3513. MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0, 0x7FFF);
  3514. }
  3515. static void bnx2x_warpcore_set_20G_force_KR2(struct bnx2x_phy *phy,
  3516. struct link_params *params)
  3517. {
  3518. u16 val;
  3519. struct bnx2x *bp = params->bp;
  3520. /* Set global registers, so set AER lane to 0 */
  3521. CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
  3522. MDIO_AER_BLOCK_AER_REG, 0);
  3523. /* Disable sequencer */
  3524. bnx2x_cl45_read_and_write(bp, phy, MDIO_WC_DEVAD,
  3525. MDIO_WC_REG_XGXSBLK0_XGXSCONTROL, ~(1<<13));
  3526. bnx2x_set_aer_mmd(params, phy);
  3527. bnx2x_cl45_read_and_write(bp, phy, MDIO_PMA_DEVAD,
  3528. MDIO_WC_REG_PMD_KR_CONTROL, ~(1<<1));
  3529. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3530. MDIO_AN_REG_CTRL, 0);
  3531. /* Turn off CL73 */
  3532. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3533. MDIO_WC_REG_CL73_USERB0_CTRL, &val);
  3534. val &= ~(1<<5);
  3535. val |= (1<<6);
  3536. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3537. MDIO_WC_REG_CL73_USERB0_CTRL, val);
  3538. /* Set 20G KR2 force speed */
  3539. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3540. MDIO_WC_REG_SERDESDIGITAL_MISC1, 0x1f);
  3541. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3542. MDIO_WC_REG_DIGITAL4_MISC3, (1<<7));
  3543. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3544. MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL, &val);
  3545. val &= ~(3<<14);
  3546. val |= (1<<15);
  3547. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3548. MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL, val);
  3549. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3550. MDIO_WC_REG_CL72_USERB0_CL72_TX_FIR_TAP, 0x835A);
  3551. /* Enable sequencer (over lane 0) */
  3552. CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
  3553. MDIO_AER_BLOCK_AER_REG, 0);
  3554. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3555. MDIO_WC_REG_XGXSBLK0_XGXSCONTROL, (1<<13));
  3556. bnx2x_set_aer_mmd(params, phy);
  3557. }
  3558. static void bnx2x_warpcore_set_20G_DXGXS(struct bnx2x *bp,
  3559. struct bnx2x_phy *phy,
  3560. u16 lane)
  3561. {
  3562. /* Rx0 anaRxControl1G */
  3563. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3564. MDIO_WC_REG_RX0_ANARXCONTROL1G, 0x90);
  3565. /* Rx2 anaRxControl1G */
  3566. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3567. MDIO_WC_REG_RX2_ANARXCONTROL1G, 0x90);
  3568. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3569. MDIO_WC_REG_RX66_SCW0, 0xE070);
  3570. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3571. MDIO_WC_REG_RX66_SCW1, 0xC0D0);
  3572. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3573. MDIO_WC_REG_RX66_SCW2, 0xA0B0);
  3574. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3575. MDIO_WC_REG_RX66_SCW3, 0x8090);
  3576. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3577. MDIO_WC_REG_RX66_SCW0_MASK, 0xF0F0);
  3578. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3579. MDIO_WC_REG_RX66_SCW1_MASK, 0xF0F0);
  3580. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3581. MDIO_WC_REG_RX66_SCW2_MASK, 0xF0F0);
  3582. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3583. MDIO_WC_REG_RX66_SCW3_MASK, 0xF0F0);
  3584. /* Serdes Digital Misc1 */
  3585. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3586. MDIO_WC_REG_SERDESDIGITAL_MISC1, 0x6008);
  3587. /* Serdes Digital4 Misc3 */
  3588. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3589. MDIO_WC_REG_DIGITAL4_MISC3, 0x8088);
  3590. /* Set Transmit PMD settings */
  3591. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3592. MDIO_WC_REG_TX_FIR_TAP,
  3593. (WC_TX_FIR(0x12, 0x2d, 0x00) |
  3594. MDIO_WC_REG_TX_FIR_TAP_ENABLE));
  3595. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3596. MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane,
  3597. WC_TX_DRIVER(0x02, 0x02, 0x02));
  3598. }
  3599. static void bnx2x_warpcore_set_sgmii_speed(struct bnx2x_phy *phy,
  3600. struct link_params *params,
  3601. u8 fiber_mode,
  3602. u8 always_autoneg)
  3603. {
  3604. struct bnx2x *bp = params->bp;
  3605. u16 val16, digctrl_kx1, digctrl_kx2;
  3606. /* Clear XFI clock comp in non-10G single lane mode. */
  3607. bnx2x_cl45_read_and_write(bp, phy, MDIO_WC_DEVAD,
  3608. MDIO_WC_REG_RX66_CONTROL, ~(3<<13));
  3609. bnx2x_warpcore_set_lpi_passthrough(phy, params);
  3610. if (always_autoneg || phy->req_line_speed == SPEED_AUTO_NEG) {
  3611. /* SGMII Autoneg */
  3612. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3613. MDIO_WC_REG_COMBO_IEEE0_MIICTRL,
  3614. 0x1000);
  3615. DP(NETIF_MSG_LINK, "set SGMII AUTONEG\n");
  3616. } else {
  3617. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3618. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
  3619. val16 &= 0xcebf;
  3620. switch (phy->req_line_speed) {
  3621. case SPEED_10:
  3622. break;
  3623. case SPEED_100:
  3624. val16 |= 0x2000;
  3625. break;
  3626. case SPEED_1000:
  3627. val16 |= 0x0040;
  3628. break;
  3629. default:
  3630. DP(NETIF_MSG_LINK,
  3631. "Speed not supported: 0x%x\n", phy->req_line_speed);
  3632. return;
  3633. }
  3634. if (phy->req_duplex == DUPLEX_FULL)
  3635. val16 |= 0x0100;
  3636. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3637. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, val16);
  3638. DP(NETIF_MSG_LINK, "set SGMII force speed %d\n",
  3639. phy->req_line_speed);
  3640. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3641. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
  3642. DP(NETIF_MSG_LINK, " (readback) %x\n", val16);
  3643. }
  3644. /* SGMII Slave mode and disable signal detect */
  3645. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3646. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, &digctrl_kx1);
  3647. if (fiber_mode)
  3648. digctrl_kx1 = 1;
  3649. else
  3650. digctrl_kx1 &= 0xff4a;
  3651. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3652. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
  3653. digctrl_kx1);
  3654. /* Turn off parallel detect */
  3655. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3656. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, &digctrl_kx2);
  3657. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3658. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
  3659. (digctrl_kx2 & ~(1<<2)));
  3660. /* Re-enable parallel detect */
  3661. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3662. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
  3663. (digctrl_kx2 | (1<<2)));
  3664. /* Enable autodet */
  3665. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3666. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
  3667. (digctrl_kx1 | 0x10));
  3668. }
  3669. static void bnx2x_warpcore_reset_lane(struct bnx2x *bp,
  3670. struct bnx2x_phy *phy,
  3671. u8 reset)
  3672. {
  3673. u16 val;
  3674. /* Take lane out of reset after configuration is finished */
  3675. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3676. MDIO_WC_REG_DIGITAL5_MISC6, &val);
  3677. if (reset)
  3678. val |= 0xC000;
  3679. else
  3680. val &= 0x3FFF;
  3681. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3682. MDIO_WC_REG_DIGITAL5_MISC6, val);
  3683. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3684. MDIO_WC_REG_DIGITAL5_MISC6, &val);
  3685. }
  3686. /* Clear SFI/XFI link settings registers */
  3687. static void bnx2x_warpcore_clear_regs(struct bnx2x_phy *phy,
  3688. struct link_params *params,
  3689. u16 lane)
  3690. {
  3691. struct bnx2x *bp = params->bp;
  3692. u16 i;
  3693. static struct bnx2x_reg_set wc_regs[] = {
  3694. {MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0},
  3695. {MDIO_WC_DEVAD, MDIO_WC_REG_FX100_CTRL1, 0x014a},
  3696. {MDIO_WC_DEVAD, MDIO_WC_REG_FX100_CTRL3, 0x0800},
  3697. {MDIO_WC_DEVAD, MDIO_WC_REG_DIGITAL4_MISC3, 0x8008},
  3698. {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
  3699. 0x0195},
  3700. {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
  3701. 0x0007},
  3702. {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3,
  3703. 0x0002},
  3704. {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_MISC1, 0x6000},
  3705. {MDIO_WC_DEVAD, MDIO_WC_REG_TX_FIR_TAP, 0x0000},
  3706. {MDIO_WC_DEVAD, MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x2040},
  3707. {MDIO_WC_DEVAD, MDIO_WC_REG_COMBO_IEEE0_MIICTRL, 0x0140}
  3708. };
  3709. /* Set XFI clock comp as default. */
  3710. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3711. MDIO_WC_REG_RX66_CONTROL, (3<<13));
  3712. for (i = 0; i < ARRAY_SIZE(wc_regs); i++)
  3713. bnx2x_cl45_write(bp, phy, wc_regs[i].devad, wc_regs[i].reg,
  3714. wc_regs[i].val);
  3715. lane = bnx2x_get_warpcore_lane(phy, params);
  3716. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3717. MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane, 0x0990);
  3718. }
  3719. static int bnx2x_get_mod_abs_int_cfg(struct bnx2x *bp,
  3720. u32 chip_id,
  3721. u32 shmem_base, u8 port,
  3722. u8 *gpio_num, u8 *gpio_port)
  3723. {
  3724. u32 cfg_pin;
  3725. *gpio_num = 0;
  3726. *gpio_port = 0;
  3727. if (CHIP_IS_E3(bp)) {
  3728. cfg_pin = (REG_RD(bp, shmem_base +
  3729. offsetof(struct shmem_region,
  3730. dev_info.port_hw_config[port].e3_sfp_ctrl)) &
  3731. PORT_HW_CFG_E3_MOD_ABS_MASK) >>
  3732. PORT_HW_CFG_E3_MOD_ABS_SHIFT;
  3733. /* Should not happen. This function called upon interrupt
  3734. * triggered by GPIO ( since EPIO can only generate interrupts
  3735. * to MCP).
  3736. * So if this function was called and none of the GPIOs was set,
  3737. * it means the shit hit the fan.
  3738. */
  3739. if ((cfg_pin < PIN_CFG_GPIO0_P0) ||
  3740. (cfg_pin > PIN_CFG_GPIO3_P1)) {
  3741. DP(NETIF_MSG_LINK,
  3742. "No cfg pin %x for module detect indication\n",
  3743. cfg_pin);
  3744. return -EINVAL;
  3745. }
  3746. *gpio_num = (cfg_pin - PIN_CFG_GPIO0_P0) & 0x3;
  3747. *gpio_port = (cfg_pin - PIN_CFG_GPIO0_P0) >> 2;
  3748. } else {
  3749. *gpio_num = MISC_REGISTERS_GPIO_3;
  3750. *gpio_port = port;
  3751. }
  3752. return 0;
  3753. }
  3754. static int bnx2x_is_sfp_module_plugged(struct bnx2x_phy *phy,
  3755. struct link_params *params)
  3756. {
  3757. struct bnx2x *bp = params->bp;
  3758. u8 gpio_num, gpio_port;
  3759. u32 gpio_val;
  3760. if (bnx2x_get_mod_abs_int_cfg(bp, params->chip_id,
  3761. params->shmem_base, params->port,
  3762. &gpio_num, &gpio_port) != 0)
  3763. return 0;
  3764. gpio_val = bnx2x_get_gpio(bp, gpio_num, gpio_port);
  3765. /* Call the handling function in case module is detected */
  3766. if (gpio_val == 0)
  3767. return 1;
  3768. else
  3769. return 0;
  3770. }
  3771. static int bnx2x_warpcore_get_sigdet(struct bnx2x_phy *phy,
  3772. struct link_params *params)
  3773. {
  3774. u16 gp2_status_reg0, lane;
  3775. struct bnx2x *bp = params->bp;
  3776. lane = bnx2x_get_warpcore_lane(phy, params);
  3777. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD, MDIO_WC_REG_GP2_STATUS_GP_2_0,
  3778. &gp2_status_reg0);
  3779. return (gp2_status_reg0 >> (8+lane)) & 0x1;
  3780. }
  3781. static void bnx2x_warpcore_config_runtime(struct bnx2x_phy *phy,
  3782. struct link_params *params,
  3783. struct link_vars *vars)
  3784. {
  3785. struct bnx2x *bp = params->bp;
  3786. u32 serdes_net_if;
  3787. u16 gp_status1 = 0, lnkup = 0, lnkup_kr = 0;
  3788. u16 lane = bnx2x_get_warpcore_lane(phy, params);
  3789. vars->turn_to_run_wc_rt = vars->turn_to_run_wc_rt ? 0 : 1;
  3790. if (!vars->turn_to_run_wc_rt)
  3791. return;
  3792. /* Return if there is no link partner */
  3793. if (!(bnx2x_warpcore_get_sigdet(phy, params))) {
  3794. DP(NETIF_MSG_LINK, "bnx2x_warpcore_get_sigdet false\n");
  3795. return;
  3796. }
  3797. if (vars->rx_tx_asic_rst) {
  3798. serdes_net_if = (REG_RD(bp, params->shmem_base +
  3799. offsetof(struct shmem_region, dev_info.
  3800. port_hw_config[params->port].default_cfg)) &
  3801. PORT_HW_CFG_NET_SERDES_IF_MASK);
  3802. switch (serdes_net_if) {
  3803. case PORT_HW_CFG_NET_SERDES_IF_KR:
  3804. /* Do we get link yet? */
  3805. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD, 0x81d1,
  3806. &gp_status1);
  3807. lnkup = (gp_status1 >> (8+lane)) & 0x1;/* 1G */
  3808. /*10G KR*/
  3809. lnkup_kr = (gp_status1 >> (12+lane)) & 0x1;
  3810. DP(NETIF_MSG_LINK,
  3811. "gp_status1 0x%x\n", gp_status1);
  3812. if (lnkup_kr || lnkup) {
  3813. vars->rx_tx_asic_rst = 0;
  3814. DP(NETIF_MSG_LINK,
  3815. "link up, rx_tx_asic_rst 0x%x\n",
  3816. vars->rx_tx_asic_rst);
  3817. } else {
  3818. /* Reset the lane to see if link comes up.*/
  3819. bnx2x_warpcore_reset_lane(bp, phy, 1);
  3820. bnx2x_warpcore_reset_lane(bp, phy, 0);
  3821. /* Restart Autoneg */
  3822. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3823. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x1200);
  3824. vars->rx_tx_asic_rst--;
  3825. DP(NETIF_MSG_LINK, "0x%x retry left\n",
  3826. vars->rx_tx_asic_rst);
  3827. }
  3828. break;
  3829. default:
  3830. break;
  3831. }
  3832. } /*params->rx_tx_asic_rst*/
  3833. }
  3834. static void bnx2x_warpcore_config_sfi(struct bnx2x_phy *phy,
  3835. struct link_params *params)
  3836. {
  3837. u16 lane = bnx2x_get_warpcore_lane(phy, params);
  3838. struct bnx2x *bp = params->bp;
  3839. bnx2x_warpcore_clear_regs(phy, params, lane);
  3840. if ((params->req_line_speed[LINK_CONFIG_IDX(INT_PHY)] ==
  3841. SPEED_10000) &&
  3842. (phy->media_type != ETH_PHY_SFP_1G_FIBER)) {
  3843. DP(NETIF_MSG_LINK, "Setting 10G SFI\n");
  3844. bnx2x_warpcore_set_10G_XFI(phy, params, 0);
  3845. } else {
  3846. DP(NETIF_MSG_LINK, "Setting 1G Fiber\n");
  3847. bnx2x_warpcore_set_sgmii_speed(phy, params, 1, 0);
  3848. }
  3849. }
  3850. static void bnx2x_sfp_e3_set_transmitter(struct link_params *params,
  3851. struct bnx2x_phy *phy,
  3852. u8 tx_en)
  3853. {
  3854. struct bnx2x *bp = params->bp;
  3855. u32 cfg_pin;
  3856. u8 port = params->port;
  3857. cfg_pin = REG_RD(bp, params->shmem_base +
  3858. offsetof(struct shmem_region,
  3859. dev_info.port_hw_config[port].e3_sfp_ctrl)) &
  3860. PORT_HW_CFG_E3_TX_LASER_MASK;
  3861. /* Set the !tx_en since this pin is DISABLE_TX_LASER */
  3862. DP(NETIF_MSG_LINK, "Setting WC TX to %d\n", tx_en);
  3863. /* For 20G, the expected pin to be used is 3 pins after the current */
  3864. bnx2x_set_cfg_pin(bp, cfg_pin, tx_en ^ 1);
  3865. if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_20G)
  3866. bnx2x_set_cfg_pin(bp, cfg_pin + 3, tx_en ^ 1);
  3867. }
  3868. static void bnx2x_warpcore_config_init(struct bnx2x_phy *phy,
  3869. struct link_params *params,
  3870. struct link_vars *vars)
  3871. {
  3872. struct bnx2x *bp = params->bp;
  3873. u32 serdes_net_if;
  3874. u8 fiber_mode;
  3875. u16 lane = bnx2x_get_warpcore_lane(phy, params);
  3876. serdes_net_if = (REG_RD(bp, params->shmem_base +
  3877. offsetof(struct shmem_region, dev_info.
  3878. port_hw_config[params->port].default_cfg)) &
  3879. PORT_HW_CFG_NET_SERDES_IF_MASK);
  3880. DP(NETIF_MSG_LINK, "Begin Warpcore init, link_speed %d, "
  3881. "serdes_net_if = 0x%x\n",
  3882. vars->line_speed, serdes_net_if);
  3883. bnx2x_set_aer_mmd(params, phy);
  3884. bnx2x_warpcore_reset_lane(bp, phy, 1);
  3885. vars->phy_flags |= PHY_XGXS_FLAG;
  3886. if ((serdes_net_if == PORT_HW_CFG_NET_SERDES_IF_SGMII) ||
  3887. (phy->req_line_speed &&
  3888. ((phy->req_line_speed == SPEED_100) ||
  3889. (phy->req_line_speed == SPEED_10)))) {
  3890. vars->phy_flags |= PHY_SGMII_FLAG;
  3891. DP(NETIF_MSG_LINK, "Setting SGMII mode\n");
  3892. bnx2x_warpcore_clear_regs(phy, params, lane);
  3893. bnx2x_warpcore_set_sgmii_speed(phy, params, 0, 1);
  3894. } else {
  3895. switch (serdes_net_if) {
  3896. case PORT_HW_CFG_NET_SERDES_IF_KR:
  3897. /* Enable KR Auto Neg */
  3898. if (params->loopback_mode != LOOPBACK_EXT)
  3899. bnx2x_warpcore_enable_AN_KR(phy, params, vars);
  3900. else {
  3901. DP(NETIF_MSG_LINK, "Setting KR 10G-Force\n");
  3902. bnx2x_warpcore_set_10G_KR(phy, params, vars);
  3903. }
  3904. break;
  3905. case PORT_HW_CFG_NET_SERDES_IF_XFI:
  3906. bnx2x_warpcore_clear_regs(phy, params, lane);
  3907. if (vars->line_speed == SPEED_10000) {
  3908. DP(NETIF_MSG_LINK, "Setting 10G XFI\n");
  3909. bnx2x_warpcore_set_10G_XFI(phy, params, 1);
  3910. } else {
  3911. if (SINGLE_MEDIA_DIRECT(params)) {
  3912. DP(NETIF_MSG_LINK, "1G Fiber\n");
  3913. fiber_mode = 1;
  3914. } else {
  3915. DP(NETIF_MSG_LINK, "10/100/1G SGMII\n");
  3916. fiber_mode = 0;
  3917. }
  3918. bnx2x_warpcore_set_sgmii_speed(phy,
  3919. params,
  3920. fiber_mode,
  3921. 0);
  3922. }
  3923. break;
  3924. case PORT_HW_CFG_NET_SERDES_IF_SFI:
  3925. /* Issue Module detection if module is plugged, or
  3926. * enabled transmitter to avoid current leakage in case
  3927. * no module is connected
  3928. */
  3929. if (bnx2x_is_sfp_module_plugged(phy, params))
  3930. bnx2x_sfp_module_detection(phy, params);
  3931. else
  3932. bnx2x_sfp_e3_set_transmitter(params, phy, 1);
  3933. bnx2x_warpcore_config_sfi(phy, params);
  3934. break;
  3935. case PORT_HW_CFG_NET_SERDES_IF_DXGXS:
  3936. if (vars->line_speed != SPEED_20000) {
  3937. DP(NETIF_MSG_LINK, "Speed not supported yet\n");
  3938. return;
  3939. }
  3940. DP(NETIF_MSG_LINK, "Setting 20G DXGXS\n");
  3941. bnx2x_warpcore_set_20G_DXGXS(bp, phy, lane);
  3942. /* Issue Module detection */
  3943. bnx2x_sfp_module_detection(phy, params);
  3944. break;
  3945. case PORT_HW_CFG_NET_SERDES_IF_KR2:
  3946. if (!params->loopback_mode) {
  3947. bnx2x_warpcore_enable_AN_KR(phy, params, vars);
  3948. } else {
  3949. DP(NETIF_MSG_LINK, "Setting KR 20G-Force\n");
  3950. bnx2x_warpcore_set_20G_force_KR2(phy, params);
  3951. }
  3952. break;
  3953. default:
  3954. DP(NETIF_MSG_LINK,
  3955. "Unsupported Serdes Net Interface 0x%x\n",
  3956. serdes_net_if);
  3957. return;
  3958. }
  3959. }
  3960. /* Take lane out of reset after configuration is finished */
  3961. bnx2x_warpcore_reset_lane(bp, phy, 0);
  3962. DP(NETIF_MSG_LINK, "Exit config init\n");
  3963. }
  3964. static void bnx2x_warpcore_link_reset(struct bnx2x_phy *phy,
  3965. struct link_params *params)
  3966. {
  3967. struct bnx2x *bp = params->bp;
  3968. u16 val16, lane;
  3969. bnx2x_sfp_e3_set_transmitter(params, phy, 0);
  3970. bnx2x_set_mdio_emac_per_phy(bp, params);
  3971. bnx2x_set_aer_mmd(params, phy);
  3972. /* Global register */
  3973. bnx2x_warpcore_reset_lane(bp, phy, 1);
  3974. /* Clear loopback settings (if any) */
  3975. /* 10G & 20G */
  3976. bnx2x_cl45_read_and_write(bp, phy, MDIO_WC_DEVAD,
  3977. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, 0xBFFF);
  3978. bnx2x_cl45_read_and_write(bp, phy, MDIO_WC_DEVAD,
  3979. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0xfffe);
  3980. /* Update those 1-copy registers */
  3981. CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
  3982. MDIO_AER_BLOCK_AER_REG, 0);
  3983. /* Enable 1G MDIO (1-copy) */
  3984. bnx2x_cl45_read_and_write(bp, phy, MDIO_WC_DEVAD,
  3985. MDIO_WC_REG_XGXSBLK0_XGXSCONTROL,
  3986. ~0x10);
  3987. bnx2x_cl45_read_and_write(bp, phy, MDIO_WC_DEVAD,
  3988. MDIO_WC_REG_XGXSBLK1_LANECTRL2, 0xff00);
  3989. lane = bnx2x_get_warpcore_lane(phy, params);
  3990. /* Disable CL36 PCS Tx */
  3991. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3992. MDIO_WC_REG_XGXSBLK1_LANECTRL0, &val16);
  3993. val16 |= (0x11 << lane);
  3994. if (phy->flags & FLAGS_WC_DUAL_MODE)
  3995. val16 |= (0x22 << lane);
  3996. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3997. MDIO_WC_REG_XGXSBLK1_LANECTRL0, val16);
  3998. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3999. MDIO_WC_REG_XGXSBLK1_LANECTRL1, &val16);
  4000. val16 &= ~(0x0303 << (lane << 1));
  4001. val16 |= (0x0101 << (lane << 1));
  4002. if (phy->flags & FLAGS_WC_DUAL_MODE) {
  4003. val16 &= ~(0x0c0c << (lane << 1));
  4004. val16 |= (0x0404 << (lane << 1));
  4005. }
  4006. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  4007. MDIO_WC_REG_XGXSBLK1_LANECTRL1, val16);
  4008. /* Restore AER */
  4009. bnx2x_set_aer_mmd(params, phy);
  4010. }
  4011. static void bnx2x_set_warpcore_loopback(struct bnx2x_phy *phy,
  4012. struct link_params *params)
  4013. {
  4014. struct bnx2x *bp = params->bp;
  4015. u16 val16;
  4016. u32 lane;
  4017. DP(NETIF_MSG_LINK, "Setting Warpcore loopback type %x, speed %d\n",
  4018. params->loopback_mode, phy->req_line_speed);
  4019. if (phy->req_line_speed < SPEED_10000 ||
  4020. phy->supported & SUPPORTED_20000baseKR2_Full) {
  4021. /* 10/100/1000/20G-KR2 */
  4022. /* Update those 1-copy registers */
  4023. CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
  4024. MDIO_AER_BLOCK_AER_REG, 0);
  4025. /* Enable 1G MDIO (1-copy) */
  4026. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  4027. MDIO_WC_REG_XGXSBLK0_XGXSCONTROL,
  4028. 0x10);
  4029. /* Set 1G loopback based on lane (1-copy) */
  4030. lane = bnx2x_get_warpcore_lane(phy, params);
  4031. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4032. MDIO_WC_REG_XGXSBLK1_LANECTRL2, &val16);
  4033. val16 |= (1<<lane);
  4034. if (phy->flags & FLAGS_WC_DUAL_MODE)
  4035. val16 |= (2<<lane);
  4036. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  4037. MDIO_WC_REG_XGXSBLK1_LANECTRL2,
  4038. val16);
  4039. /* Switch back to 4-copy registers */
  4040. bnx2x_set_aer_mmd(params, phy);
  4041. } else {
  4042. /* 10G / 20G-DXGXS */
  4043. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  4044. MDIO_WC_REG_COMBO_IEEE0_MIICTRL,
  4045. 0x4000);
  4046. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  4047. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x1);
  4048. }
  4049. }
  4050. static void bnx2x_sync_link(struct link_params *params,
  4051. struct link_vars *vars)
  4052. {
  4053. struct bnx2x *bp = params->bp;
  4054. u8 link_10g_plus;
  4055. if (vars->link_status & LINK_STATUS_PHYSICAL_LINK_FLAG)
  4056. vars->phy_flags |= PHY_PHYSICAL_LINK_FLAG;
  4057. vars->link_up = (vars->link_status & LINK_STATUS_LINK_UP);
  4058. if (vars->link_up) {
  4059. DP(NETIF_MSG_LINK, "phy link up\n");
  4060. vars->phy_link_up = 1;
  4061. vars->duplex = DUPLEX_FULL;
  4062. switch (vars->link_status &
  4063. LINK_STATUS_SPEED_AND_DUPLEX_MASK) {
  4064. case LINK_10THD:
  4065. vars->duplex = DUPLEX_HALF;
  4066. /* Fall thru */
  4067. case LINK_10TFD:
  4068. vars->line_speed = SPEED_10;
  4069. break;
  4070. case LINK_100TXHD:
  4071. vars->duplex = DUPLEX_HALF;
  4072. /* Fall thru */
  4073. case LINK_100T4:
  4074. case LINK_100TXFD:
  4075. vars->line_speed = SPEED_100;
  4076. break;
  4077. case LINK_1000THD:
  4078. vars->duplex = DUPLEX_HALF;
  4079. /* Fall thru */
  4080. case LINK_1000TFD:
  4081. vars->line_speed = SPEED_1000;
  4082. break;
  4083. case LINK_2500THD:
  4084. vars->duplex = DUPLEX_HALF;
  4085. /* Fall thru */
  4086. case LINK_2500TFD:
  4087. vars->line_speed = SPEED_2500;
  4088. break;
  4089. case LINK_10GTFD:
  4090. vars->line_speed = SPEED_10000;
  4091. break;
  4092. case LINK_20GTFD:
  4093. vars->line_speed = SPEED_20000;
  4094. break;
  4095. default:
  4096. break;
  4097. }
  4098. vars->flow_ctrl = 0;
  4099. if (vars->link_status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED)
  4100. vars->flow_ctrl |= BNX2X_FLOW_CTRL_TX;
  4101. if (vars->link_status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED)
  4102. vars->flow_ctrl |= BNX2X_FLOW_CTRL_RX;
  4103. if (!vars->flow_ctrl)
  4104. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  4105. if (vars->line_speed &&
  4106. ((vars->line_speed == SPEED_10) ||
  4107. (vars->line_speed == SPEED_100))) {
  4108. vars->phy_flags |= PHY_SGMII_FLAG;
  4109. } else {
  4110. vars->phy_flags &= ~PHY_SGMII_FLAG;
  4111. }
  4112. if (vars->line_speed &&
  4113. USES_WARPCORE(bp) &&
  4114. (vars->line_speed == SPEED_1000))
  4115. vars->phy_flags |= PHY_SGMII_FLAG;
  4116. /* Anything 10 and over uses the bmac */
  4117. link_10g_plus = (vars->line_speed >= SPEED_10000);
  4118. if (link_10g_plus) {
  4119. if (USES_WARPCORE(bp))
  4120. vars->mac_type = MAC_TYPE_XMAC;
  4121. else
  4122. vars->mac_type = MAC_TYPE_BMAC;
  4123. } else {
  4124. if (USES_WARPCORE(bp))
  4125. vars->mac_type = MAC_TYPE_UMAC;
  4126. else
  4127. vars->mac_type = MAC_TYPE_EMAC;
  4128. }
  4129. } else { /* Link down */
  4130. DP(NETIF_MSG_LINK, "phy link down\n");
  4131. vars->phy_link_up = 0;
  4132. vars->line_speed = 0;
  4133. vars->duplex = DUPLEX_FULL;
  4134. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  4135. /* Indicate no mac active */
  4136. vars->mac_type = MAC_TYPE_NONE;
  4137. if (vars->link_status & LINK_STATUS_PHYSICAL_LINK_FLAG)
  4138. vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
  4139. if (vars->link_status & LINK_STATUS_SFP_TX_FAULT)
  4140. vars->phy_flags |= PHY_SFP_TX_FAULT_FLAG;
  4141. }
  4142. }
  4143. void bnx2x_link_status_update(struct link_params *params,
  4144. struct link_vars *vars)
  4145. {
  4146. struct bnx2x *bp = params->bp;
  4147. u8 port = params->port;
  4148. u32 sync_offset, media_types;
  4149. /* Update PHY configuration */
  4150. set_phy_vars(params, vars);
  4151. vars->link_status = REG_RD(bp, params->shmem_base +
  4152. offsetof(struct shmem_region,
  4153. port_mb[port].link_status));
  4154. /* Force link UP in non LOOPBACK_EXT loopback mode(s) */
  4155. if (params->loopback_mode != LOOPBACK_NONE &&
  4156. params->loopback_mode != LOOPBACK_EXT)
  4157. vars->link_status |= LINK_STATUS_LINK_UP;
  4158. if (bnx2x_eee_has_cap(params))
  4159. vars->eee_status = REG_RD(bp, params->shmem2_base +
  4160. offsetof(struct shmem2_region,
  4161. eee_status[params->port]));
  4162. vars->phy_flags = PHY_XGXS_FLAG;
  4163. bnx2x_sync_link(params, vars);
  4164. /* Sync media type */
  4165. sync_offset = params->shmem_base +
  4166. offsetof(struct shmem_region,
  4167. dev_info.port_hw_config[port].media_type);
  4168. media_types = REG_RD(bp, sync_offset);
  4169. params->phy[INT_PHY].media_type =
  4170. (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) >>
  4171. PORT_HW_CFG_MEDIA_TYPE_PHY0_SHIFT;
  4172. params->phy[EXT_PHY1].media_type =
  4173. (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY1_MASK) >>
  4174. PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT;
  4175. params->phy[EXT_PHY2].media_type =
  4176. (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY2_MASK) >>
  4177. PORT_HW_CFG_MEDIA_TYPE_PHY2_SHIFT;
  4178. DP(NETIF_MSG_LINK, "media_types = 0x%x\n", media_types);
  4179. /* Sync AEU offset */
  4180. sync_offset = params->shmem_base +
  4181. offsetof(struct shmem_region,
  4182. dev_info.port_hw_config[port].aeu_int_mask);
  4183. vars->aeu_int_mask = REG_RD(bp, sync_offset);
  4184. /* Sync PFC status */
  4185. if (vars->link_status & LINK_STATUS_PFC_ENABLED)
  4186. params->feature_config_flags |=
  4187. FEATURE_CONFIG_PFC_ENABLED;
  4188. else
  4189. params->feature_config_flags &=
  4190. ~FEATURE_CONFIG_PFC_ENABLED;
  4191. if (SHMEM2_HAS(bp, link_attr_sync))
  4192. vars->link_attr_sync = SHMEM2_RD(bp,
  4193. link_attr_sync[params->port]);
  4194. DP(NETIF_MSG_LINK, "link_status 0x%x phy_link_up %x int_mask 0x%x\n",
  4195. vars->link_status, vars->phy_link_up, vars->aeu_int_mask);
  4196. DP(NETIF_MSG_LINK, "line_speed %x duplex %x flow_ctrl 0x%x\n",
  4197. vars->line_speed, vars->duplex, vars->flow_ctrl);
  4198. }
  4199. static void bnx2x_set_master_ln(struct link_params *params,
  4200. struct bnx2x_phy *phy)
  4201. {
  4202. struct bnx2x *bp = params->bp;
  4203. u16 new_master_ln, ser_lane;
  4204. ser_lane = ((params->lane_config &
  4205. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
  4206. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
  4207. /* Set the master_ln for AN */
  4208. CL22_RD_OVER_CL45(bp, phy,
  4209. MDIO_REG_BANK_XGXS_BLOCK2,
  4210. MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
  4211. &new_master_ln);
  4212. CL22_WR_OVER_CL45(bp, phy,
  4213. MDIO_REG_BANK_XGXS_BLOCK2 ,
  4214. MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
  4215. (new_master_ln | ser_lane));
  4216. }
  4217. static int bnx2x_reset_unicore(struct link_params *params,
  4218. struct bnx2x_phy *phy,
  4219. u8 set_serdes)
  4220. {
  4221. struct bnx2x *bp = params->bp;
  4222. u16 mii_control;
  4223. u16 i;
  4224. CL22_RD_OVER_CL45(bp, phy,
  4225. MDIO_REG_BANK_COMBO_IEEE0,
  4226. MDIO_COMBO_IEEE0_MII_CONTROL, &mii_control);
  4227. /* Reset the unicore */
  4228. CL22_WR_OVER_CL45(bp, phy,
  4229. MDIO_REG_BANK_COMBO_IEEE0,
  4230. MDIO_COMBO_IEEE0_MII_CONTROL,
  4231. (mii_control |
  4232. MDIO_COMBO_IEEO_MII_CONTROL_RESET));
  4233. if (set_serdes)
  4234. bnx2x_set_serdes_access(bp, params->port);
  4235. /* Wait for the reset to self clear */
  4236. for (i = 0; i < MDIO_ACCESS_TIMEOUT; i++) {
  4237. udelay(5);
  4238. /* The reset erased the previous bank value */
  4239. CL22_RD_OVER_CL45(bp, phy,
  4240. MDIO_REG_BANK_COMBO_IEEE0,
  4241. MDIO_COMBO_IEEE0_MII_CONTROL,
  4242. &mii_control);
  4243. if (!(mii_control & MDIO_COMBO_IEEO_MII_CONTROL_RESET)) {
  4244. udelay(5);
  4245. return 0;
  4246. }
  4247. }
  4248. netdev_err(bp->dev, "Warning: PHY was not initialized,"
  4249. " Port %d\n",
  4250. params->port);
  4251. DP(NETIF_MSG_LINK, "BUG! XGXS is still in reset!\n");
  4252. return -EINVAL;
  4253. }
  4254. static void bnx2x_set_swap_lanes(struct link_params *params,
  4255. struct bnx2x_phy *phy)
  4256. {
  4257. struct bnx2x *bp = params->bp;
  4258. /* Each two bits represents a lane number:
  4259. * No swap is 0123 => 0x1b no need to enable the swap
  4260. */
  4261. u16 rx_lane_swap, tx_lane_swap;
  4262. rx_lane_swap = ((params->lane_config &
  4263. PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK) >>
  4264. PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT);
  4265. tx_lane_swap = ((params->lane_config &
  4266. PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK) >>
  4267. PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT);
  4268. if (rx_lane_swap != 0x1b) {
  4269. CL22_WR_OVER_CL45(bp, phy,
  4270. MDIO_REG_BANK_XGXS_BLOCK2,
  4271. MDIO_XGXS_BLOCK2_RX_LN_SWAP,
  4272. (rx_lane_swap |
  4273. MDIO_XGXS_BLOCK2_RX_LN_SWAP_ENABLE |
  4274. MDIO_XGXS_BLOCK2_RX_LN_SWAP_FORCE_ENABLE));
  4275. } else {
  4276. CL22_WR_OVER_CL45(bp, phy,
  4277. MDIO_REG_BANK_XGXS_BLOCK2,
  4278. MDIO_XGXS_BLOCK2_RX_LN_SWAP, 0);
  4279. }
  4280. if (tx_lane_swap != 0x1b) {
  4281. CL22_WR_OVER_CL45(bp, phy,
  4282. MDIO_REG_BANK_XGXS_BLOCK2,
  4283. MDIO_XGXS_BLOCK2_TX_LN_SWAP,
  4284. (tx_lane_swap |
  4285. MDIO_XGXS_BLOCK2_TX_LN_SWAP_ENABLE));
  4286. } else {
  4287. CL22_WR_OVER_CL45(bp, phy,
  4288. MDIO_REG_BANK_XGXS_BLOCK2,
  4289. MDIO_XGXS_BLOCK2_TX_LN_SWAP, 0);
  4290. }
  4291. }
  4292. static void bnx2x_set_parallel_detection(struct bnx2x_phy *phy,
  4293. struct link_params *params)
  4294. {
  4295. struct bnx2x *bp = params->bp;
  4296. u16 control2;
  4297. CL22_RD_OVER_CL45(bp, phy,
  4298. MDIO_REG_BANK_SERDES_DIGITAL,
  4299. MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
  4300. &control2);
  4301. if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
  4302. control2 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
  4303. else
  4304. control2 &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
  4305. DP(NETIF_MSG_LINK, "phy->speed_cap_mask = 0x%x, control2 = 0x%x\n",
  4306. phy->speed_cap_mask, control2);
  4307. CL22_WR_OVER_CL45(bp, phy,
  4308. MDIO_REG_BANK_SERDES_DIGITAL,
  4309. MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
  4310. control2);
  4311. if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) &&
  4312. (phy->speed_cap_mask &
  4313. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
  4314. DP(NETIF_MSG_LINK, "XGXS\n");
  4315. CL22_WR_OVER_CL45(bp, phy,
  4316. MDIO_REG_BANK_10G_PARALLEL_DETECT,
  4317. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK,
  4318. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK_CNT);
  4319. CL22_RD_OVER_CL45(bp, phy,
  4320. MDIO_REG_BANK_10G_PARALLEL_DETECT,
  4321. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
  4322. &control2);
  4323. control2 |=
  4324. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL_PARDET10G_EN;
  4325. CL22_WR_OVER_CL45(bp, phy,
  4326. MDIO_REG_BANK_10G_PARALLEL_DETECT,
  4327. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
  4328. control2);
  4329. /* Disable parallel detection of HiG */
  4330. CL22_WR_OVER_CL45(bp, phy,
  4331. MDIO_REG_BANK_XGXS_BLOCK2,
  4332. MDIO_XGXS_BLOCK2_UNICORE_MODE_10G,
  4333. MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_CX4_XGXS |
  4334. MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_HIGIG_XGXS);
  4335. }
  4336. }
  4337. static void bnx2x_set_autoneg(struct bnx2x_phy *phy,
  4338. struct link_params *params,
  4339. struct link_vars *vars,
  4340. u8 enable_cl73)
  4341. {
  4342. struct bnx2x *bp = params->bp;
  4343. u16 reg_val;
  4344. /* CL37 Autoneg */
  4345. CL22_RD_OVER_CL45(bp, phy,
  4346. MDIO_REG_BANK_COMBO_IEEE0,
  4347. MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
  4348. /* CL37 Autoneg Enabled */
  4349. if (vars->line_speed == SPEED_AUTO_NEG)
  4350. reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_AN_EN;
  4351. else /* CL37 Autoneg Disabled */
  4352. reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
  4353. MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN);
  4354. CL22_WR_OVER_CL45(bp, phy,
  4355. MDIO_REG_BANK_COMBO_IEEE0,
  4356. MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
  4357. /* Enable/Disable Autodetection */
  4358. CL22_RD_OVER_CL45(bp, phy,
  4359. MDIO_REG_BANK_SERDES_DIGITAL,
  4360. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, &reg_val);
  4361. reg_val &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_SIGNAL_DETECT_EN |
  4362. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT);
  4363. reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE;
  4364. if (vars->line_speed == SPEED_AUTO_NEG)
  4365. reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
  4366. else
  4367. reg_val &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
  4368. CL22_WR_OVER_CL45(bp, phy,
  4369. MDIO_REG_BANK_SERDES_DIGITAL,
  4370. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, reg_val);
  4371. /* Enable TetonII and BAM autoneg */
  4372. CL22_RD_OVER_CL45(bp, phy,
  4373. MDIO_REG_BANK_BAM_NEXT_PAGE,
  4374. MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
  4375. &reg_val);
  4376. if (vars->line_speed == SPEED_AUTO_NEG) {
  4377. /* Enable BAM aneg Mode and TetonII aneg Mode */
  4378. reg_val |= (MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
  4379. MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
  4380. } else {
  4381. /* TetonII and BAM Autoneg Disabled */
  4382. reg_val &= ~(MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
  4383. MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
  4384. }
  4385. CL22_WR_OVER_CL45(bp, phy,
  4386. MDIO_REG_BANK_BAM_NEXT_PAGE,
  4387. MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
  4388. reg_val);
  4389. if (enable_cl73) {
  4390. /* Enable Cl73 FSM status bits */
  4391. CL22_WR_OVER_CL45(bp, phy,
  4392. MDIO_REG_BANK_CL73_USERB0,
  4393. MDIO_CL73_USERB0_CL73_UCTRL,
  4394. 0xe);
  4395. /* Enable BAM Station Manager*/
  4396. CL22_WR_OVER_CL45(bp, phy,
  4397. MDIO_REG_BANK_CL73_USERB0,
  4398. MDIO_CL73_USERB0_CL73_BAM_CTRL1,
  4399. MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_EN |
  4400. MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_STATION_MNGR_EN |
  4401. MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_NP_AFTER_BP_EN);
  4402. /* Advertise CL73 link speeds */
  4403. CL22_RD_OVER_CL45(bp, phy,
  4404. MDIO_REG_BANK_CL73_IEEEB1,
  4405. MDIO_CL73_IEEEB1_AN_ADV2,
  4406. &reg_val);
  4407. if (phy->speed_cap_mask &
  4408. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
  4409. reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4;
  4410. if (phy->speed_cap_mask &
  4411. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
  4412. reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX;
  4413. CL22_WR_OVER_CL45(bp, phy,
  4414. MDIO_REG_BANK_CL73_IEEEB1,
  4415. MDIO_CL73_IEEEB1_AN_ADV2,
  4416. reg_val);
  4417. /* CL73 Autoneg Enabled */
  4418. reg_val = MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN;
  4419. } else /* CL73 Autoneg Disabled */
  4420. reg_val = 0;
  4421. CL22_WR_OVER_CL45(bp, phy,
  4422. MDIO_REG_BANK_CL73_IEEEB0,
  4423. MDIO_CL73_IEEEB0_CL73_AN_CONTROL, reg_val);
  4424. }
  4425. /* Program SerDes, forced speed */
  4426. static void bnx2x_program_serdes(struct bnx2x_phy *phy,
  4427. struct link_params *params,
  4428. struct link_vars *vars)
  4429. {
  4430. struct bnx2x *bp = params->bp;
  4431. u16 reg_val;
  4432. /* Program duplex, disable autoneg and sgmii*/
  4433. CL22_RD_OVER_CL45(bp, phy,
  4434. MDIO_REG_BANK_COMBO_IEEE0,
  4435. MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
  4436. reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX |
  4437. MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
  4438. MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK);
  4439. if (phy->req_duplex == DUPLEX_FULL)
  4440. reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
  4441. CL22_WR_OVER_CL45(bp, phy,
  4442. MDIO_REG_BANK_COMBO_IEEE0,
  4443. MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
  4444. /* Program speed
  4445. * - needed only if the speed is greater than 1G (2.5G or 10G)
  4446. */
  4447. CL22_RD_OVER_CL45(bp, phy,
  4448. MDIO_REG_BANK_SERDES_DIGITAL,
  4449. MDIO_SERDES_DIGITAL_MISC1, &reg_val);
  4450. /* Clearing the speed value before setting the right speed */
  4451. DP(NETIF_MSG_LINK, "MDIO_REG_BANK_SERDES_DIGITAL = 0x%x\n", reg_val);
  4452. reg_val &= ~(MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_MASK |
  4453. MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
  4454. if (!((vars->line_speed == SPEED_1000) ||
  4455. (vars->line_speed == SPEED_100) ||
  4456. (vars->line_speed == SPEED_10))) {
  4457. reg_val |= (MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_156_25M |
  4458. MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
  4459. if (vars->line_speed == SPEED_10000)
  4460. reg_val |=
  4461. MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_CX4;
  4462. }
  4463. CL22_WR_OVER_CL45(bp, phy,
  4464. MDIO_REG_BANK_SERDES_DIGITAL,
  4465. MDIO_SERDES_DIGITAL_MISC1, reg_val);
  4466. }
  4467. static void bnx2x_set_brcm_cl37_advertisement(struct bnx2x_phy *phy,
  4468. struct link_params *params)
  4469. {
  4470. struct bnx2x *bp = params->bp;
  4471. u16 val = 0;
  4472. /* Set extended capabilities */
  4473. if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G)
  4474. val |= MDIO_OVER_1G_UP1_2_5G;
  4475. if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
  4476. val |= MDIO_OVER_1G_UP1_10G;
  4477. CL22_WR_OVER_CL45(bp, phy,
  4478. MDIO_REG_BANK_OVER_1G,
  4479. MDIO_OVER_1G_UP1, val);
  4480. CL22_WR_OVER_CL45(bp, phy,
  4481. MDIO_REG_BANK_OVER_1G,
  4482. MDIO_OVER_1G_UP3, 0x400);
  4483. }
  4484. static void bnx2x_set_ieee_aneg_advertisement(struct bnx2x_phy *phy,
  4485. struct link_params *params,
  4486. u16 ieee_fc)
  4487. {
  4488. struct bnx2x *bp = params->bp;
  4489. u16 val;
  4490. /* For AN, we are always publishing full duplex */
  4491. CL22_WR_OVER_CL45(bp, phy,
  4492. MDIO_REG_BANK_COMBO_IEEE0,
  4493. MDIO_COMBO_IEEE0_AUTO_NEG_ADV, ieee_fc);
  4494. CL22_RD_OVER_CL45(bp, phy,
  4495. MDIO_REG_BANK_CL73_IEEEB1,
  4496. MDIO_CL73_IEEEB1_AN_ADV1, &val);
  4497. val &= ~MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_BOTH;
  4498. val |= ((ieee_fc<<3) & MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK);
  4499. CL22_WR_OVER_CL45(bp, phy,
  4500. MDIO_REG_BANK_CL73_IEEEB1,
  4501. MDIO_CL73_IEEEB1_AN_ADV1, val);
  4502. }
  4503. static void bnx2x_restart_autoneg(struct bnx2x_phy *phy,
  4504. struct link_params *params,
  4505. u8 enable_cl73)
  4506. {
  4507. struct bnx2x *bp = params->bp;
  4508. u16 mii_control;
  4509. DP(NETIF_MSG_LINK, "bnx2x_restart_autoneg\n");
  4510. /* Enable and restart BAM/CL37 aneg */
  4511. if (enable_cl73) {
  4512. CL22_RD_OVER_CL45(bp, phy,
  4513. MDIO_REG_BANK_CL73_IEEEB0,
  4514. MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
  4515. &mii_control);
  4516. CL22_WR_OVER_CL45(bp, phy,
  4517. MDIO_REG_BANK_CL73_IEEEB0,
  4518. MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
  4519. (mii_control |
  4520. MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN |
  4521. MDIO_CL73_IEEEB0_CL73_AN_CONTROL_RESTART_AN));
  4522. } else {
  4523. CL22_RD_OVER_CL45(bp, phy,
  4524. MDIO_REG_BANK_COMBO_IEEE0,
  4525. MDIO_COMBO_IEEE0_MII_CONTROL,
  4526. &mii_control);
  4527. DP(NETIF_MSG_LINK,
  4528. "bnx2x_restart_autoneg mii_control before = 0x%x\n",
  4529. mii_control);
  4530. CL22_WR_OVER_CL45(bp, phy,
  4531. MDIO_REG_BANK_COMBO_IEEE0,
  4532. MDIO_COMBO_IEEE0_MII_CONTROL,
  4533. (mii_control |
  4534. MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
  4535. MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN));
  4536. }
  4537. }
  4538. static void bnx2x_initialize_sgmii_process(struct bnx2x_phy *phy,
  4539. struct link_params *params,
  4540. struct link_vars *vars)
  4541. {
  4542. struct bnx2x *bp = params->bp;
  4543. u16 control1;
  4544. /* In SGMII mode, the unicore is always slave */
  4545. CL22_RD_OVER_CL45(bp, phy,
  4546. MDIO_REG_BANK_SERDES_DIGITAL,
  4547. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
  4548. &control1);
  4549. control1 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT;
  4550. /* Set sgmii mode (and not fiber) */
  4551. control1 &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE |
  4552. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET |
  4553. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_MSTR_MODE);
  4554. CL22_WR_OVER_CL45(bp, phy,
  4555. MDIO_REG_BANK_SERDES_DIGITAL,
  4556. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
  4557. control1);
  4558. /* If forced speed */
  4559. if (!(vars->line_speed == SPEED_AUTO_NEG)) {
  4560. /* Set speed, disable autoneg */
  4561. u16 mii_control;
  4562. CL22_RD_OVER_CL45(bp, phy,
  4563. MDIO_REG_BANK_COMBO_IEEE0,
  4564. MDIO_COMBO_IEEE0_MII_CONTROL,
  4565. &mii_control);
  4566. mii_control &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
  4567. MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK|
  4568. MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX);
  4569. switch (vars->line_speed) {
  4570. case SPEED_100:
  4571. mii_control |=
  4572. MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_100;
  4573. break;
  4574. case SPEED_1000:
  4575. mii_control |=
  4576. MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_1000;
  4577. break;
  4578. case SPEED_10:
  4579. /* There is nothing to set for 10M */
  4580. break;
  4581. default:
  4582. /* Invalid speed for SGMII */
  4583. DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
  4584. vars->line_speed);
  4585. break;
  4586. }
  4587. /* Setting the full duplex */
  4588. if (phy->req_duplex == DUPLEX_FULL)
  4589. mii_control |=
  4590. MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
  4591. CL22_WR_OVER_CL45(bp, phy,
  4592. MDIO_REG_BANK_COMBO_IEEE0,
  4593. MDIO_COMBO_IEEE0_MII_CONTROL,
  4594. mii_control);
  4595. } else { /* AN mode */
  4596. /* Enable and restart AN */
  4597. bnx2x_restart_autoneg(phy, params, 0);
  4598. }
  4599. }
  4600. /* Link management
  4601. */
  4602. static int bnx2x_direct_parallel_detect_used(struct bnx2x_phy *phy,
  4603. struct link_params *params)
  4604. {
  4605. struct bnx2x *bp = params->bp;
  4606. u16 pd_10g, status2_1000x;
  4607. if (phy->req_line_speed != SPEED_AUTO_NEG)
  4608. return 0;
  4609. CL22_RD_OVER_CL45(bp, phy,
  4610. MDIO_REG_BANK_SERDES_DIGITAL,
  4611. MDIO_SERDES_DIGITAL_A_1000X_STATUS2,
  4612. &status2_1000x);
  4613. CL22_RD_OVER_CL45(bp, phy,
  4614. MDIO_REG_BANK_SERDES_DIGITAL,
  4615. MDIO_SERDES_DIGITAL_A_1000X_STATUS2,
  4616. &status2_1000x);
  4617. if (status2_1000x & MDIO_SERDES_DIGITAL_A_1000X_STATUS2_AN_DISABLED) {
  4618. DP(NETIF_MSG_LINK, "1G parallel detect link on port %d\n",
  4619. params->port);
  4620. return 1;
  4621. }
  4622. CL22_RD_OVER_CL45(bp, phy,
  4623. MDIO_REG_BANK_10G_PARALLEL_DETECT,
  4624. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS,
  4625. &pd_10g);
  4626. if (pd_10g & MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS_PD_LINK) {
  4627. DP(NETIF_MSG_LINK, "10G parallel detect link on port %d\n",
  4628. params->port);
  4629. return 1;
  4630. }
  4631. return 0;
  4632. }
  4633. static void bnx2x_update_adv_fc(struct bnx2x_phy *phy,
  4634. struct link_params *params,
  4635. struct link_vars *vars,
  4636. u32 gp_status)
  4637. {
  4638. u16 ld_pause; /* local driver */
  4639. u16 lp_pause; /* link partner */
  4640. u16 pause_result;
  4641. struct bnx2x *bp = params->bp;
  4642. if ((gp_status &
  4643. (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
  4644. MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) ==
  4645. (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
  4646. MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) {
  4647. CL22_RD_OVER_CL45(bp, phy,
  4648. MDIO_REG_BANK_CL73_IEEEB1,
  4649. MDIO_CL73_IEEEB1_AN_ADV1,
  4650. &ld_pause);
  4651. CL22_RD_OVER_CL45(bp, phy,
  4652. MDIO_REG_BANK_CL73_IEEEB1,
  4653. MDIO_CL73_IEEEB1_AN_LP_ADV1,
  4654. &lp_pause);
  4655. pause_result = (ld_pause &
  4656. MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK) >> 8;
  4657. pause_result |= (lp_pause &
  4658. MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_MASK) >> 10;
  4659. DP(NETIF_MSG_LINK, "pause_result CL73 0x%x\n", pause_result);
  4660. } else {
  4661. CL22_RD_OVER_CL45(bp, phy,
  4662. MDIO_REG_BANK_COMBO_IEEE0,
  4663. MDIO_COMBO_IEEE0_AUTO_NEG_ADV,
  4664. &ld_pause);
  4665. CL22_RD_OVER_CL45(bp, phy,
  4666. MDIO_REG_BANK_COMBO_IEEE0,
  4667. MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1,
  4668. &lp_pause);
  4669. pause_result = (ld_pause &
  4670. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>5;
  4671. pause_result |= (lp_pause &
  4672. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>7;
  4673. DP(NETIF_MSG_LINK, "pause_result CL37 0x%x\n", pause_result);
  4674. }
  4675. bnx2x_pause_resolve(vars, pause_result);
  4676. }
  4677. static void bnx2x_flow_ctrl_resolve(struct bnx2x_phy *phy,
  4678. struct link_params *params,
  4679. struct link_vars *vars,
  4680. u32 gp_status)
  4681. {
  4682. struct bnx2x *bp = params->bp;
  4683. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  4684. /* Resolve from gp_status in case of AN complete and not sgmii */
  4685. if (phy->req_flow_ctrl != BNX2X_FLOW_CTRL_AUTO) {
  4686. /* Update the advertised flow-controled of LD/LP in AN */
  4687. if (phy->req_line_speed == SPEED_AUTO_NEG)
  4688. bnx2x_update_adv_fc(phy, params, vars, gp_status);
  4689. /* But set the flow-control result as the requested one */
  4690. vars->flow_ctrl = phy->req_flow_ctrl;
  4691. } else if (phy->req_line_speed != SPEED_AUTO_NEG)
  4692. vars->flow_ctrl = params->req_fc_auto_adv;
  4693. else if ((gp_status & MDIO_AN_CL73_OR_37_COMPLETE) &&
  4694. (!(vars->phy_flags & PHY_SGMII_FLAG))) {
  4695. if (bnx2x_direct_parallel_detect_used(phy, params)) {
  4696. vars->flow_ctrl = params->req_fc_auto_adv;
  4697. return;
  4698. }
  4699. bnx2x_update_adv_fc(phy, params, vars, gp_status);
  4700. }
  4701. DP(NETIF_MSG_LINK, "flow_ctrl 0x%x\n", vars->flow_ctrl);
  4702. }
  4703. static void bnx2x_check_fallback_to_cl37(struct bnx2x_phy *phy,
  4704. struct link_params *params)
  4705. {
  4706. struct bnx2x *bp = params->bp;
  4707. u16 rx_status, ustat_val, cl37_fsm_received;
  4708. DP(NETIF_MSG_LINK, "bnx2x_check_fallback_to_cl37\n");
  4709. /* Step 1: Make sure signal is detected */
  4710. CL22_RD_OVER_CL45(bp, phy,
  4711. MDIO_REG_BANK_RX0,
  4712. MDIO_RX0_RX_STATUS,
  4713. &rx_status);
  4714. if ((rx_status & MDIO_RX0_RX_STATUS_SIGDET) !=
  4715. (MDIO_RX0_RX_STATUS_SIGDET)) {
  4716. DP(NETIF_MSG_LINK, "Signal is not detected. Restoring CL73."
  4717. "rx_status(0x80b0) = 0x%x\n", rx_status);
  4718. CL22_WR_OVER_CL45(bp, phy,
  4719. MDIO_REG_BANK_CL73_IEEEB0,
  4720. MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
  4721. MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN);
  4722. return;
  4723. }
  4724. /* Step 2: Check CL73 state machine */
  4725. CL22_RD_OVER_CL45(bp, phy,
  4726. MDIO_REG_BANK_CL73_USERB0,
  4727. MDIO_CL73_USERB0_CL73_USTAT1,
  4728. &ustat_val);
  4729. if ((ustat_val &
  4730. (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
  4731. MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) !=
  4732. (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
  4733. MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) {
  4734. DP(NETIF_MSG_LINK, "CL73 state-machine is not stable. "
  4735. "ustat_val(0x8371) = 0x%x\n", ustat_val);
  4736. return;
  4737. }
  4738. /* Step 3: Check CL37 Message Pages received to indicate LP
  4739. * supports only CL37
  4740. */
  4741. CL22_RD_OVER_CL45(bp, phy,
  4742. MDIO_REG_BANK_REMOTE_PHY,
  4743. MDIO_REMOTE_PHY_MISC_RX_STATUS,
  4744. &cl37_fsm_received);
  4745. if ((cl37_fsm_received &
  4746. (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
  4747. MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) !=
  4748. (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
  4749. MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) {
  4750. DP(NETIF_MSG_LINK, "No CL37 FSM were received. "
  4751. "misc_rx_status(0x8330) = 0x%x\n",
  4752. cl37_fsm_received);
  4753. return;
  4754. }
  4755. /* The combined cl37/cl73 fsm state information indicating that
  4756. * we are connected to a device which does not support cl73, but
  4757. * does support cl37 BAM. In this case we disable cl73 and
  4758. * restart cl37 auto-neg
  4759. */
  4760. /* Disable CL73 */
  4761. CL22_WR_OVER_CL45(bp, phy,
  4762. MDIO_REG_BANK_CL73_IEEEB0,
  4763. MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
  4764. 0);
  4765. /* Restart CL37 autoneg */
  4766. bnx2x_restart_autoneg(phy, params, 0);
  4767. DP(NETIF_MSG_LINK, "Disabling CL73, and restarting CL37 autoneg\n");
  4768. }
  4769. static void bnx2x_xgxs_an_resolve(struct bnx2x_phy *phy,
  4770. struct link_params *params,
  4771. struct link_vars *vars,
  4772. u32 gp_status)
  4773. {
  4774. if (gp_status & MDIO_AN_CL73_OR_37_COMPLETE)
  4775. vars->link_status |=
  4776. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  4777. if (bnx2x_direct_parallel_detect_used(phy, params))
  4778. vars->link_status |=
  4779. LINK_STATUS_PARALLEL_DETECTION_USED;
  4780. }
  4781. static int bnx2x_get_link_speed_duplex(struct bnx2x_phy *phy,
  4782. struct link_params *params,
  4783. struct link_vars *vars,
  4784. u16 is_link_up,
  4785. u16 speed_mask,
  4786. u16 is_duplex)
  4787. {
  4788. struct bnx2x *bp = params->bp;
  4789. if (phy->req_line_speed == SPEED_AUTO_NEG)
  4790. vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_ENABLED;
  4791. if (is_link_up) {
  4792. DP(NETIF_MSG_LINK, "phy link up\n");
  4793. vars->phy_link_up = 1;
  4794. vars->link_status |= LINK_STATUS_LINK_UP;
  4795. switch (speed_mask) {
  4796. case GP_STATUS_10M:
  4797. vars->line_speed = SPEED_10;
  4798. if (is_duplex == DUPLEX_FULL)
  4799. vars->link_status |= LINK_10TFD;
  4800. else
  4801. vars->link_status |= LINK_10THD;
  4802. break;
  4803. case GP_STATUS_100M:
  4804. vars->line_speed = SPEED_100;
  4805. if (is_duplex == DUPLEX_FULL)
  4806. vars->link_status |= LINK_100TXFD;
  4807. else
  4808. vars->link_status |= LINK_100TXHD;
  4809. break;
  4810. case GP_STATUS_1G:
  4811. case GP_STATUS_1G_KX:
  4812. vars->line_speed = SPEED_1000;
  4813. if (is_duplex == DUPLEX_FULL)
  4814. vars->link_status |= LINK_1000TFD;
  4815. else
  4816. vars->link_status |= LINK_1000THD;
  4817. break;
  4818. case GP_STATUS_2_5G:
  4819. vars->line_speed = SPEED_2500;
  4820. if (is_duplex == DUPLEX_FULL)
  4821. vars->link_status |= LINK_2500TFD;
  4822. else
  4823. vars->link_status |= LINK_2500THD;
  4824. break;
  4825. case GP_STATUS_5G:
  4826. case GP_STATUS_6G:
  4827. DP(NETIF_MSG_LINK,
  4828. "link speed unsupported gp_status 0x%x\n",
  4829. speed_mask);
  4830. return -EINVAL;
  4831. case GP_STATUS_10G_KX4:
  4832. case GP_STATUS_10G_HIG:
  4833. case GP_STATUS_10G_CX4:
  4834. case GP_STATUS_10G_KR:
  4835. case GP_STATUS_10G_SFI:
  4836. case GP_STATUS_10G_XFI:
  4837. vars->line_speed = SPEED_10000;
  4838. vars->link_status |= LINK_10GTFD;
  4839. break;
  4840. case GP_STATUS_20G_DXGXS:
  4841. case GP_STATUS_20G_KR2:
  4842. vars->line_speed = SPEED_20000;
  4843. vars->link_status |= LINK_20GTFD;
  4844. break;
  4845. default:
  4846. DP(NETIF_MSG_LINK,
  4847. "link speed unsupported gp_status 0x%x\n",
  4848. speed_mask);
  4849. return -EINVAL;
  4850. }
  4851. } else { /* link_down */
  4852. DP(NETIF_MSG_LINK, "phy link down\n");
  4853. vars->phy_link_up = 0;
  4854. vars->duplex = DUPLEX_FULL;
  4855. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  4856. vars->mac_type = MAC_TYPE_NONE;
  4857. }
  4858. DP(NETIF_MSG_LINK, " phy_link_up %x line_speed %d\n",
  4859. vars->phy_link_up, vars->line_speed);
  4860. return 0;
  4861. }
  4862. static int bnx2x_link_settings_status(struct bnx2x_phy *phy,
  4863. struct link_params *params,
  4864. struct link_vars *vars)
  4865. {
  4866. struct bnx2x *bp = params->bp;
  4867. u16 gp_status, duplex = DUPLEX_HALF, link_up = 0, speed_mask;
  4868. int rc = 0;
  4869. /* Read gp_status */
  4870. CL22_RD_OVER_CL45(bp, phy,
  4871. MDIO_REG_BANK_GP_STATUS,
  4872. MDIO_GP_STATUS_TOP_AN_STATUS1,
  4873. &gp_status);
  4874. if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_DUPLEX_STATUS)
  4875. duplex = DUPLEX_FULL;
  4876. if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS)
  4877. link_up = 1;
  4878. speed_mask = gp_status & GP_STATUS_SPEED_MASK;
  4879. DP(NETIF_MSG_LINK, "gp_status 0x%x, is_link_up %d, speed_mask 0x%x\n",
  4880. gp_status, link_up, speed_mask);
  4881. rc = bnx2x_get_link_speed_duplex(phy, params, vars, link_up, speed_mask,
  4882. duplex);
  4883. if (rc == -EINVAL)
  4884. return rc;
  4885. if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS) {
  4886. if (SINGLE_MEDIA_DIRECT(params)) {
  4887. vars->duplex = duplex;
  4888. bnx2x_flow_ctrl_resolve(phy, params, vars, gp_status);
  4889. if (phy->req_line_speed == SPEED_AUTO_NEG)
  4890. bnx2x_xgxs_an_resolve(phy, params, vars,
  4891. gp_status);
  4892. }
  4893. } else { /* Link_down */
  4894. if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
  4895. SINGLE_MEDIA_DIRECT(params)) {
  4896. /* Check signal is detected */
  4897. bnx2x_check_fallback_to_cl37(phy, params);
  4898. }
  4899. }
  4900. /* Read LP advertised speeds*/
  4901. if (SINGLE_MEDIA_DIRECT(params) &&
  4902. (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE)) {
  4903. u16 val;
  4904. CL22_RD_OVER_CL45(bp, phy, MDIO_REG_BANK_CL73_IEEEB1,
  4905. MDIO_CL73_IEEEB1_AN_LP_ADV2, &val);
  4906. if (val & MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX)
  4907. vars->link_status |=
  4908. LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
  4909. if (val & (MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4 |
  4910. MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KR))
  4911. vars->link_status |=
  4912. LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
  4913. CL22_RD_OVER_CL45(bp, phy, MDIO_REG_BANK_OVER_1G,
  4914. MDIO_OVER_1G_LP_UP1, &val);
  4915. if (val & MDIO_OVER_1G_UP1_2_5G)
  4916. vars->link_status |=
  4917. LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE;
  4918. if (val & (MDIO_OVER_1G_UP1_10G | MDIO_OVER_1G_UP1_10GH))
  4919. vars->link_status |=
  4920. LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
  4921. }
  4922. DP(NETIF_MSG_LINK, "duplex %x flow_ctrl 0x%x link_status 0x%x\n",
  4923. vars->duplex, vars->flow_ctrl, vars->link_status);
  4924. return rc;
  4925. }
  4926. static int bnx2x_warpcore_read_status(struct bnx2x_phy *phy,
  4927. struct link_params *params,
  4928. struct link_vars *vars)
  4929. {
  4930. struct bnx2x *bp = params->bp;
  4931. u8 lane;
  4932. u16 gp_status1, gp_speed, link_up, duplex = DUPLEX_FULL;
  4933. int rc = 0;
  4934. lane = bnx2x_get_warpcore_lane(phy, params);
  4935. /* Read gp_status */
  4936. if ((params->loopback_mode) &&
  4937. (phy->flags & FLAGS_WC_DUAL_MODE)) {
  4938. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4939. MDIO_WC_REG_DIGITAL5_LINK_STATUS, &link_up);
  4940. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4941. MDIO_WC_REG_DIGITAL5_LINK_STATUS, &link_up);
  4942. link_up &= 0x1;
  4943. } else if ((phy->req_line_speed > SPEED_10000) &&
  4944. (phy->supported & SUPPORTED_20000baseMLD2_Full)) {
  4945. u16 temp_link_up;
  4946. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4947. 1, &temp_link_up);
  4948. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4949. 1, &link_up);
  4950. DP(NETIF_MSG_LINK, "PCS RX link status = 0x%x-->0x%x\n",
  4951. temp_link_up, link_up);
  4952. link_up &= (1<<2);
  4953. if (link_up)
  4954. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  4955. } else {
  4956. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4957. MDIO_WC_REG_GP2_STATUS_GP_2_1,
  4958. &gp_status1);
  4959. DP(NETIF_MSG_LINK, "0x81d1 = 0x%x\n", gp_status1);
  4960. /* Check for either KR, 1G, or AN up. */
  4961. link_up = ((gp_status1 >> 8) |
  4962. (gp_status1 >> 12) |
  4963. (gp_status1)) &
  4964. (1 << lane);
  4965. if (phy->supported & SUPPORTED_20000baseKR2_Full) {
  4966. u16 an_link;
  4967. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  4968. MDIO_AN_REG_STATUS, &an_link);
  4969. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  4970. MDIO_AN_REG_STATUS, &an_link);
  4971. link_up |= (an_link & (1<<2));
  4972. }
  4973. if (link_up && SINGLE_MEDIA_DIRECT(params)) {
  4974. u16 pd, gp_status4;
  4975. if (phy->req_line_speed == SPEED_AUTO_NEG) {
  4976. /* Check Autoneg complete */
  4977. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4978. MDIO_WC_REG_GP2_STATUS_GP_2_4,
  4979. &gp_status4);
  4980. if (gp_status4 & ((1<<12)<<lane))
  4981. vars->link_status |=
  4982. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  4983. /* Check parallel detect used */
  4984. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4985. MDIO_WC_REG_PAR_DET_10G_STATUS,
  4986. &pd);
  4987. if (pd & (1<<15))
  4988. vars->link_status |=
  4989. LINK_STATUS_PARALLEL_DETECTION_USED;
  4990. }
  4991. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  4992. vars->duplex = duplex;
  4993. }
  4994. }
  4995. if ((vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) &&
  4996. SINGLE_MEDIA_DIRECT(params)) {
  4997. u16 val;
  4998. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  4999. MDIO_AN_REG_LP_AUTO_NEG2, &val);
  5000. if (val & MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX)
  5001. vars->link_status |=
  5002. LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
  5003. if (val & (MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4 |
  5004. MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KR))
  5005. vars->link_status |=
  5006. LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
  5007. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  5008. MDIO_WC_REG_DIGITAL3_LP_UP1, &val);
  5009. if (val & MDIO_OVER_1G_UP1_2_5G)
  5010. vars->link_status |=
  5011. LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE;
  5012. if (val & (MDIO_OVER_1G_UP1_10G | MDIO_OVER_1G_UP1_10GH))
  5013. vars->link_status |=
  5014. LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
  5015. }
  5016. if (lane < 2) {
  5017. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  5018. MDIO_WC_REG_GP2_STATUS_GP_2_2, &gp_speed);
  5019. } else {
  5020. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  5021. MDIO_WC_REG_GP2_STATUS_GP_2_3, &gp_speed);
  5022. }
  5023. DP(NETIF_MSG_LINK, "lane %d gp_speed 0x%x\n", lane, gp_speed);
  5024. if ((lane & 1) == 0)
  5025. gp_speed <<= 8;
  5026. gp_speed &= 0x3f00;
  5027. link_up = !!link_up;
  5028. rc = bnx2x_get_link_speed_duplex(phy, params, vars, link_up, gp_speed,
  5029. duplex);
  5030. DP(NETIF_MSG_LINK, "duplex %x flow_ctrl 0x%x link_status 0x%x\n",
  5031. vars->duplex, vars->flow_ctrl, vars->link_status);
  5032. return rc;
  5033. }
  5034. static void bnx2x_set_gmii_tx_driver(struct link_params *params)
  5035. {
  5036. struct bnx2x *bp = params->bp;
  5037. struct bnx2x_phy *phy = &params->phy[INT_PHY];
  5038. u16 lp_up2;
  5039. u16 tx_driver;
  5040. u16 bank;
  5041. /* Read precomp */
  5042. CL22_RD_OVER_CL45(bp, phy,
  5043. MDIO_REG_BANK_OVER_1G,
  5044. MDIO_OVER_1G_LP_UP2, &lp_up2);
  5045. /* Bits [10:7] at lp_up2, positioned at [15:12] */
  5046. lp_up2 = (((lp_up2 & MDIO_OVER_1G_LP_UP2_PREEMPHASIS_MASK) >>
  5047. MDIO_OVER_1G_LP_UP2_PREEMPHASIS_SHIFT) <<
  5048. MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT);
  5049. if (lp_up2 == 0)
  5050. return;
  5051. for (bank = MDIO_REG_BANK_TX0; bank <= MDIO_REG_BANK_TX3;
  5052. bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0)) {
  5053. CL22_RD_OVER_CL45(bp, phy,
  5054. bank,
  5055. MDIO_TX0_TX_DRIVER, &tx_driver);
  5056. /* Replace tx_driver bits [15:12] */
  5057. if (lp_up2 !=
  5058. (tx_driver & MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK)) {
  5059. tx_driver &= ~MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK;
  5060. tx_driver |= lp_up2;
  5061. CL22_WR_OVER_CL45(bp, phy,
  5062. bank,
  5063. MDIO_TX0_TX_DRIVER, tx_driver);
  5064. }
  5065. }
  5066. }
  5067. static int bnx2x_emac_program(struct link_params *params,
  5068. struct link_vars *vars)
  5069. {
  5070. struct bnx2x *bp = params->bp;
  5071. u8 port = params->port;
  5072. u16 mode = 0;
  5073. DP(NETIF_MSG_LINK, "setting link speed & duplex\n");
  5074. bnx2x_bits_dis(bp, GRCBASE_EMAC0 + port*0x400 +
  5075. EMAC_REG_EMAC_MODE,
  5076. (EMAC_MODE_25G_MODE |
  5077. EMAC_MODE_PORT_MII_10M |
  5078. EMAC_MODE_HALF_DUPLEX));
  5079. switch (vars->line_speed) {
  5080. case SPEED_10:
  5081. mode |= EMAC_MODE_PORT_MII_10M;
  5082. break;
  5083. case SPEED_100:
  5084. mode |= EMAC_MODE_PORT_MII;
  5085. break;
  5086. case SPEED_1000:
  5087. mode |= EMAC_MODE_PORT_GMII;
  5088. break;
  5089. case SPEED_2500:
  5090. mode |= (EMAC_MODE_25G_MODE | EMAC_MODE_PORT_GMII);
  5091. break;
  5092. default:
  5093. /* 10G not valid for EMAC */
  5094. DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
  5095. vars->line_speed);
  5096. return -EINVAL;
  5097. }
  5098. if (vars->duplex == DUPLEX_HALF)
  5099. mode |= EMAC_MODE_HALF_DUPLEX;
  5100. bnx2x_bits_en(bp,
  5101. GRCBASE_EMAC0 + port*0x400 + EMAC_REG_EMAC_MODE,
  5102. mode);
  5103. bnx2x_set_led(params, vars, LED_MODE_OPER, vars->line_speed);
  5104. return 0;
  5105. }
  5106. static void bnx2x_set_preemphasis(struct bnx2x_phy *phy,
  5107. struct link_params *params)
  5108. {
  5109. u16 bank, i = 0;
  5110. struct bnx2x *bp = params->bp;
  5111. for (bank = MDIO_REG_BANK_RX0, i = 0; bank <= MDIO_REG_BANK_RX3;
  5112. bank += (MDIO_REG_BANK_RX1-MDIO_REG_BANK_RX0), i++) {
  5113. CL22_WR_OVER_CL45(bp, phy,
  5114. bank,
  5115. MDIO_RX0_RX_EQ_BOOST,
  5116. phy->rx_preemphasis[i]);
  5117. }
  5118. for (bank = MDIO_REG_BANK_TX0, i = 0; bank <= MDIO_REG_BANK_TX3;
  5119. bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0), i++) {
  5120. CL22_WR_OVER_CL45(bp, phy,
  5121. bank,
  5122. MDIO_TX0_TX_DRIVER,
  5123. phy->tx_preemphasis[i]);
  5124. }
  5125. }
  5126. static void bnx2x_xgxs_config_init(struct bnx2x_phy *phy,
  5127. struct link_params *params,
  5128. struct link_vars *vars)
  5129. {
  5130. struct bnx2x *bp = params->bp;
  5131. u8 enable_cl73 = (SINGLE_MEDIA_DIRECT(params) ||
  5132. (params->loopback_mode == LOOPBACK_XGXS));
  5133. if (!(vars->phy_flags & PHY_SGMII_FLAG)) {
  5134. if (SINGLE_MEDIA_DIRECT(params) &&
  5135. (params->feature_config_flags &
  5136. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED))
  5137. bnx2x_set_preemphasis(phy, params);
  5138. /* Forced speed requested? */
  5139. if (vars->line_speed != SPEED_AUTO_NEG ||
  5140. (SINGLE_MEDIA_DIRECT(params) &&
  5141. params->loopback_mode == LOOPBACK_EXT)) {
  5142. DP(NETIF_MSG_LINK, "not SGMII, no AN\n");
  5143. /* Disable autoneg */
  5144. bnx2x_set_autoneg(phy, params, vars, 0);
  5145. /* Program speed and duplex */
  5146. bnx2x_program_serdes(phy, params, vars);
  5147. } else { /* AN_mode */
  5148. DP(NETIF_MSG_LINK, "not SGMII, AN\n");
  5149. /* AN enabled */
  5150. bnx2x_set_brcm_cl37_advertisement(phy, params);
  5151. /* Program duplex & pause advertisement (for aneg) */
  5152. bnx2x_set_ieee_aneg_advertisement(phy, params,
  5153. vars->ieee_fc);
  5154. /* Enable autoneg */
  5155. bnx2x_set_autoneg(phy, params, vars, enable_cl73);
  5156. /* Enable and restart AN */
  5157. bnx2x_restart_autoneg(phy, params, enable_cl73);
  5158. }
  5159. } else { /* SGMII mode */
  5160. DP(NETIF_MSG_LINK, "SGMII\n");
  5161. bnx2x_initialize_sgmii_process(phy, params, vars);
  5162. }
  5163. }
  5164. static int bnx2x_prepare_xgxs(struct bnx2x_phy *phy,
  5165. struct link_params *params,
  5166. struct link_vars *vars)
  5167. {
  5168. int rc;
  5169. vars->phy_flags |= PHY_XGXS_FLAG;
  5170. if ((phy->req_line_speed &&
  5171. ((phy->req_line_speed == SPEED_100) ||
  5172. (phy->req_line_speed == SPEED_10))) ||
  5173. (!phy->req_line_speed &&
  5174. (phy->speed_cap_mask >=
  5175. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL) &&
  5176. (phy->speed_cap_mask <
  5177. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
  5178. (phy->type == PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT_SD))
  5179. vars->phy_flags |= PHY_SGMII_FLAG;
  5180. else
  5181. vars->phy_flags &= ~PHY_SGMII_FLAG;
  5182. bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
  5183. bnx2x_set_aer_mmd(params, phy);
  5184. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
  5185. bnx2x_set_master_ln(params, phy);
  5186. rc = bnx2x_reset_unicore(params, phy, 0);
  5187. /* Reset the SerDes and wait for reset bit return low */
  5188. if (rc)
  5189. return rc;
  5190. bnx2x_set_aer_mmd(params, phy);
  5191. /* Setting the masterLn_def again after the reset */
  5192. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) {
  5193. bnx2x_set_master_ln(params, phy);
  5194. bnx2x_set_swap_lanes(params, phy);
  5195. }
  5196. return rc;
  5197. }
  5198. static u16 bnx2x_wait_reset_complete(struct bnx2x *bp,
  5199. struct bnx2x_phy *phy,
  5200. struct link_params *params)
  5201. {
  5202. u16 cnt, ctrl;
  5203. /* Wait for soft reset to get cleared up to 1 sec */
  5204. for (cnt = 0; cnt < 1000; cnt++) {
  5205. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE)
  5206. bnx2x_cl22_read(bp, phy,
  5207. MDIO_PMA_REG_CTRL, &ctrl);
  5208. else
  5209. bnx2x_cl45_read(bp, phy,
  5210. MDIO_PMA_DEVAD,
  5211. MDIO_PMA_REG_CTRL, &ctrl);
  5212. if (!(ctrl & (1<<15)))
  5213. break;
  5214. usleep_range(1000, 2000);
  5215. }
  5216. if (cnt == 1000)
  5217. netdev_err(bp->dev, "Warning: PHY was not initialized,"
  5218. " Port %d\n",
  5219. params->port);
  5220. DP(NETIF_MSG_LINK, "control reg 0x%x (after %d ms)\n", ctrl, cnt);
  5221. return cnt;
  5222. }
  5223. static void bnx2x_link_int_enable(struct link_params *params)
  5224. {
  5225. u8 port = params->port;
  5226. u32 mask;
  5227. struct bnx2x *bp = params->bp;
  5228. /* Setting the status to report on link up for either XGXS or SerDes */
  5229. if (CHIP_IS_E3(bp)) {
  5230. mask = NIG_MASK_XGXS0_LINK_STATUS;
  5231. if (!(SINGLE_MEDIA_DIRECT(params)))
  5232. mask |= NIG_MASK_MI_INT;
  5233. } else if (params->switch_cfg == SWITCH_CFG_10G) {
  5234. mask = (NIG_MASK_XGXS0_LINK10G |
  5235. NIG_MASK_XGXS0_LINK_STATUS);
  5236. DP(NETIF_MSG_LINK, "enabled XGXS interrupt\n");
  5237. if (!(SINGLE_MEDIA_DIRECT(params)) &&
  5238. params->phy[INT_PHY].type !=
  5239. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) {
  5240. mask |= NIG_MASK_MI_INT;
  5241. DP(NETIF_MSG_LINK, "enabled external phy int\n");
  5242. }
  5243. } else { /* SerDes */
  5244. mask = NIG_MASK_SERDES0_LINK_STATUS;
  5245. DP(NETIF_MSG_LINK, "enabled SerDes interrupt\n");
  5246. if (!(SINGLE_MEDIA_DIRECT(params)) &&
  5247. params->phy[INT_PHY].type !=
  5248. PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN) {
  5249. mask |= NIG_MASK_MI_INT;
  5250. DP(NETIF_MSG_LINK, "enabled external phy int\n");
  5251. }
  5252. }
  5253. bnx2x_bits_en(bp,
  5254. NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
  5255. mask);
  5256. DP(NETIF_MSG_LINK, "port %x, is_xgxs %x, int_status 0x%x\n", port,
  5257. (params->switch_cfg == SWITCH_CFG_10G),
  5258. REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
  5259. DP(NETIF_MSG_LINK, " int_mask 0x%x, MI_INT %x, SERDES_LINK %x\n",
  5260. REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
  5261. REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT + port*0x18),
  5262. REG_RD(bp, NIG_REG_SERDES0_STATUS_LINK_STATUS+port*0x3c));
  5263. DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
  5264. REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
  5265. REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
  5266. }
  5267. static void bnx2x_rearm_latch_signal(struct bnx2x *bp, u8 port,
  5268. u8 exp_mi_int)
  5269. {
  5270. u32 latch_status = 0;
  5271. /* Disable the MI INT ( external phy int ) by writing 1 to the
  5272. * status register. Link down indication is high-active-signal,
  5273. * so in this case we need to write the status to clear the XOR
  5274. */
  5275. /* Read Latched signals */
  5276. latch_status = REG_RD(bp,
  5277. NIG_REG_LATCH_STATUS_0 + port*8);
  5278. DP(NETIF_MSG_LINK, "latch_status = 0x%x\n", latch_status);
  5279. /* Handle only those with latched-signal=up.*/
  5280. if (exp_mi_int)
  5281. bnx2x_bits_en(bp,
  5282. NIG_REG_STATUS_INTERRUPT_PORT0
  5283. + port*4,
  5284. NIG_STATUS_EMAC0_MI_INT);
  5285. else
  5286. bnx2x_bits_dis(bp,
  5287. NIG_REG_STATUS_INTERRUPT_PORT0
  5288. + port*4,
  5289. NIG_STATUS_EMAC0_MI_INT);
  5290. if (latch_status & 1) {
  5291. /* For all latched-signal=up : Re-Arm Latch signals */
  5292. REG_WR(bp, NIG_REG_LATCH_STATUS_0 + port*8,
  5293. (latch_status & 0xfffe) | (latch_status & 1));
  5294. }
  5295. /* For all latched-signal=up,Write original_signal to status */
  5296. }
  5297. static void bnx2x_link_int_ack(struct link_params *params,
  5298. struct link_vars *vars, u8 is_10g_plus)
  5299. {
  5300. struct bnx2x *bp = params->bp;
  5301. u8 port = params->port;
  5302. u32 mask;
  5303. /* First reset all status we assume only one line will be
  5304. * change at a time
  5305. */
  5306. bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
  5307. (NIG_STATUS_XGXS0_LINK10G |
  5308. NIG_STATUS_XGXS0_LINK_STATUS |
  5309. NIG_STATUS_SERDES0_LINK_STATUS));
  5310. if (vars->phy_link_up) {
  5311. if (USES_WARPCORE(bp))
  5312. mask = NIG_STATUS_XGXS0_LINK_STATUS;
  5313. else {
  5314. if (is_10g_plus)
  5315. mask = NIG_STATUS_XGXS0_LINK10G;
  5316. else if (params->switch_cfg == SWITCH_CFG_10G) {
  5317. /* Disable the link interrupt by writing 1 to
  5318. * the relevant lane in the status register
  5319. */
  5320. u32 ser_lane =
  5321. ((params->lane_config &
  5322. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
  5323. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
  5324. mask = ((1 << ser_lane) <<
  5325. NIG_STATUS_XGXS0_LINK_STATUS_SIZE);
  5326. } else
  5327. mask = NIG_STATUS_SERDES0_LINK_STATUS;
  5328. }
  5329. DP(NETIF_MSG_LINK, "Ack link up interrupt with mask 0x%x\n",
  5330. mask);
  5331. bnx2x_bits_en(bp,
  5332. NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
  5333. mask);
  5334. }
  5335. }
  5336. static int bnx2x_format_ver(u32 num, u8 *str, u16 *len)
  5337. {
  5338. u8 *str_ptr = str;
  5339. u32 mask = 0xf0000000;
  5340. u8 shift = 8*4;
  5341. u8 digit;
  5342. u8 remove_leading_zeros = 1;
  5343. if (*len < 10) {
  5344. /* Need more than 10chars for this format */
  5345. *str_ptr = '\0';
  5346. (*len)--;
  5347. return -EINVAL;
  5348. }
  5349. while (shift > 0) {
  5350. shift -= 4;
  5351. digit = ((num & mask) >> shift);
  5352. if (digit == 0 && remove_leading_zeros) {
  5353. mask = mask >> 4;
  5354. continue;
  5355. } else if (digit < 0xa)
  5356. *str_ptr = digit + '0';
  5357. else
  5358. *str_ptr = digit - 0xa + 'a';
  5359. remove_leading_zeros = 0;
  5360. str_ptr++;
  5361. (*len)--;
  5362. mask = mask >> 4;
  5363. if (shift == 4*4) {
  5364. *str_ptr = '.';
  5365. str_ptr++;
  5366. (*len)--;
  5367. remove_leading_zeros = 1;
  5368. }
  5369. }
  5370. return 0;
  5371. }
  5372. static int bnx2x_null_format_ver(u32 spirom_ver, u8 *str, u16 *len)
  5373. {
  5374. str[0] = '\0';
  5375. (*len)--;
  5376. return 0;
  5377. }
  5378. int bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 *version,
  5379. u16 len)
  5380. {
  5381. struct bnx2x *bp;
  5382. u32 spirom_ver = 0;
  5383. int status = 0;
  5384. u8 *ver_p = version;
  5385. u16 remain_len = len;
  5386. if (version == NULL || params == NULL)
  5387. return -EINVAL;
  5388. bp = params->bp;
  5389. /* Extract first external phy*/
  5390. version[0] = '\0';
  5391. spirom_ver = REG_RD(bp, params->phy[EXT_PHY1].ver_addr);
  5392. if (params->phy[EXT_PHY1].format_fw_ver) {
  5393. status |= params->phy[EXT_PHY1].format_fw_ver(spirom_ver,
  5394. ver_p,
  5395. &remain_len);
  5396. ver_p += (len - remain_len);
  5397. }
  5398. if ((params->num_phys == MAX_PHYS) &&
  5399. (params->phy[EXT_PHY2].ver_addr != 0)) {
  5400. spirom_ver = REG_RD(bp, params->phy[EXT_PHY2].ver_addr);
  5401. if (params->phy[EXT_PHY2].format_fw_ver) {
  5402. *ver_p = '/';
  5403. ver_p++;
  5404. remain_len--;
  5405. status |= params->phy[EXT_PHY2].format_fw_ver(
  5406. spirom_ver,
  5407. ver_p,
  5408. &remain_len);
  5409. ver_p = version + (len - remain_len);
  5410. }
  5411. }
  5412. *ver_p = '\0';
  5413. return status;
  5414. }
  5415. static void bnx2x_set_xgxs_loopback(struct bnx2x_phy *phy,
  5416. struct link_params *params)
  5417. {
  5418. u8 port = params->port;
  5419. struct bnx2x *bp = params->bp;
  5420. if (phy->req_line_speed != SPEED_1000) {
  5421. u32 md_devad = 0;
  5422. DP(NETIF_MSG_LINK, "XGXS 10G loopback enable\n");
  5423. if (!CHIP_IS_E3(bp)) {
  5424. /* Change the uni_phy_addr in the nig */
  5425. md_devad = REG_RD(bp, (NIG_REG_XGXS0_CTRL_MD_DEVAD +
  5426. port*0x18));
  5427. REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
  5428. 0x5);
  5429. }
  5430. bnx2x_cl45_write(bp, phy,
  5431. 5,
  5432. (MDIO_REG_BANK_AER_BLOCK +
  5433. (MDIO_AER_BLOCK_AER_REG & 0xf)),
  5434. 0x2800);
  5435. bnx2x_cl45_write(bp, phy,
  5436. 5,
  5437. (MDIO_REG_BANK_CL73_IEEEB0 +
  5438. (MDIO_CL73_IEEEB0_CL73_AN_CONTROL & 0xf)),
  5439. 0x6041);
  5440. msleep(200);
  5441. /* Set aer mmd back */
  5442. bnx2x_set_aer_mmd(params, phy);
  5443. if (!CHIP_IS_E3(bp)) {
  5444. /* And md_devad */
  5445. REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
  5446. md_devad);
  5447. }
  5448. } else {
  5449. u16 mii_ctrl;
  5450. DP(NETIF_MSG_LINK, "XGXS 1G loopback enable\n");
  5451. bnx2x_cl45_read(bp, phy, 5,
  5452. (MDIO_REG_BANK_COMBO_IEEE0 +
  5453. (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
  5454. &mii_ctrl);
  5455. bnx2x_cl45_write(bp, phy, 5,
  5456. (MDIO_REG_BANK_COMBO_IEEE0 +
  5457. (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
  5458. mii_ctrl |
  5459. MDIO_COMBO_IEEO_MII_CONTROL_LOOPBACK);
  5460. }
  5461. }
  5462. int bnx2x_set_led(struct link_params *params,
  5463. struct link_vars *vars, u8 mode, u32 speed)
  5464. {
  5465. u8 port = params->port;
  5466. u16 hw_led_mode = params->hw_led_mode;
  5467. int rc = 0;
  5468. u8 phy_idx;
  5469. u32 tmp;
  5470. u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  5471. struct bnx2x *bp = params->bp;
  5472. DP(NETIF_MSG_LINK, "bnx2x_set_led: port %x, mode %d\n", port, mode);
  5473. DP(NETIF_MSG_LINK, "speed 0x%x, hw_led_mode 0x%x\n",
  5474. speed, hw_led_mode);
  5475. /* In case */
  5476. for (phy_idx = EXT_PHY1; phy_idx < MAX_PHYS; phy_idx++) {
  5477. if (params->phy[phy_idx].set_link_led) {
  5478. params->phy[phy_idx].set_link_led(
  5479. &params->phy[phy_idx], params, mode);
  5480. }
  5481. }
  5482. switch (mode) {
  5483. case LED_MODE_FRONT_PANEL_OFF:
  5484. case LED_MODE_OFF:
  5485. REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 0);
  5486. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
  5487. SHARED_HW_CFG_LED_MAC1);
  5488. tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
  5489. if (params->phy[EXT_PHY1].type ==
  5490. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE)
  5491. tmp &= ~(EMAC_LED_1000MB_OVERRIDE |
  5492. EMAC_LED_100MB_OVERRIDE |
  5493. EMAC_LED_10MB_OVERRIDE);
  5494. else
  5495. tmp |= EMAC_LED_OVERRIDE;
  5496. EMAC_WR(bp, EMAC_REG_EMAC_LED, tmp);
  5497. break;
  5498. case LED_MODE_OPER:
  5499. /* For all other phys, OPER mode is same as ON, so in case
  5500. * link is down, do nothing
  5501. */
  5502. if (!vars->link_up)
  5503. break;
  5504. case LED_MODE_ON:
  5505. if (((params->phy[EXT_PHY1].type ==
  5506. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727) ||
  5507. (params->phy[EXT_PHY1].type ==
  5508. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722)) &&
  5509. CHIP_IS_E2(bp) && params->num_phys == 2) {
  5510. /* This is a work-around for E2+8727 Configurations */
  5511. if (mode == LED_MODE_ON ||
  5512. speed == SPEED_10000){
  5513. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
  5514. REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 1);
  5515. tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
  5516. EMAC_WR(bp, EMAC_REG_EMAC_LED,
  5517. (tmp | EMAC_LED_OVERRIDE));
  5518. /* Return here without enabling traffic
  5519. * LED blink and setting rate in ON mode.
  5520. * In oper mode, enabling LED blink
  5521. * and setting rate is needed.
  5522. */
  5523. if (mode == LED_MODE_ON)
  5524. return rc;
  5525. }
  5526. } else if (SINGLE_MEDIA_DIRECT(params)) {
  5527. /* This is a work-around for HW issue found when link
  5528. * is up in CL73
  5529. */
  5530. if ((!CHIP_IS_E3(bp)) ||
  5531. (CHIP_IS_E3(bp) &&
  5532. mode == LED_MODE_ON))
  5533. REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 1);
  5534. if (CHIP_IS_E1x(bp) ||
  5535. CHIP_IS_E2(bp) ||
  5536. (mode == LED_MODE_ON))
  5537. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
  5538. else
  5539. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
  5540. hw_led_mode);
  5541. } else if ((params->phy[EXT_PHY1].type ==
  5542. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE) &&
  5543. (mode == LED_MODE_ON)) {
  5544. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
  5545. tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
  5546. EMAC_WR(bp, EMAC_REG_EMAC_LED, tmp |
  5547. EMAC_LED_OVERRIDE | EMAC_LED_1000MB_OVERRIDE);
  5548. /* Break here; otherwise, it'll disable the
  5549. * intended override.
  5550. */
  5551. break;
  5552. } else
  5553. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
  5554. hw_led_mode);
  5555. REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0 + port*4, 0);
  5556. /* Set blinking rate to ~15.9Hz */
  5557. if (CHIP_IS_E3(bp))
  5558. REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_P0 + port*4,
  5559. LED_BLINK_RATE_VAL_E3);
  5560. else
  5561. REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_P0 + port*4,
  5562. LED_BLINK_RATE_VAL_E1X_E2);
  5563. REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_ENA_P0 +
  5564. port*4, 1);
  5565. tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
  5566. EMAC_WR(bp, EMAC_REG_EMAC_LED,
  5567. (tmp & (~EMAC_LED_OVERRIDE)));
  5568. if (CHIP_IS_E1(bp) &&
  5569. ((speed == SPEED_2500) ||
  5570. (speed == SPEED_1000) ||
  5571. (speed == SPEED_100) ||
  5572. (speed == SPEED_10))) {
  5573. /* For speeds less than 10G LED scheme is different */
  5574. REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0
  5575. + port*4, 1);
  5576. REG_WR(bp, NIG_REG_LED_CONTROL_TRAFFIC_P0 +
  5577. port*4, 0);
  5578. REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_TRAFFIC_P0 +
  5579. port*4, 1);
  5580. }
  5581. break;
  5582. default:
  5583. rc = -EINVAL;
  5584. DP(NETIF_MSG_LINK, "bnx2x_set_led: Invalid led mode %d\n",
  5585. mode);
  5586. break;
  5587. }
  5588. return rc;
  5589. }
  5590. /* This function comes to reflect the actual link state read DIRECTLY from the
  5591. * HW
  5592. */
  5593. int bnx2x_test_link(struct link_params *params, struct link_vars *vars,
  5594. u8 is_serdes)
  5595. {
  5596. struct bnx2x *bp = params->bp;
  5597. u16 gp_status = 0, phy_index = 0;
  5598. u8 ext_phy_link_up = 0, serdes_phy_type;
  5599. struct link_vars temp_vars;
  5600. struct bnx2x_phy *int_phy = &params->phy[INT_PHY];
  5601. if (CHIP_IS_E3(bp)) {
  5602. u16 link_up;
  5603. if (params->req_line_speed[LINK_CONFIG_IDX(INT_PHY)]
  5604. > SPEED_10000) {
  5605. /* Check 20G link */
  5606. bnx2x_cl45_read(bp, int_phy, MDIO_WC_DEVAD,
  5607. 1, &link_up);
  5608. bnx2x_cl45_read(bp, int_phy, MDIO_WC_DEVAD,
  5609. 1, &link_up);
  5610. link_up &= (1<<2);
  5611. } else {
  5612. /* Check 10G link and below*/
  5613. u8 lane = bnx2x_get_warpcore_lane(int_phy, params);
  5614. bnx2x_cl45_read(bp, int_phy, MDIO_WC_DEVAD,
  5615. MDIO_WC_REG_GP2_STATUS_GP_2_1,
  5616. &gp_status);
  5617. gp_status = ((gp_status >> 8) & 0xf) |
  5618. ((gp_status >> 12) & 0xf);
  5619. link_up = gp_status & (1 << lane);
  5620. }
  5621. if (!link_up)
  5622. return -ESRCH;
  5623. } else {
  5624. CL22_RD_OVER_CL45(bp, int_phy,
  5625. MDIO_REG_BANK_GP_STATUS,
  5626. MDIO_GP_STATUS_TOP_AN_STATUS1,
  5627. &gp_status);
  5628. /* Link is up only if both local phy and external phy are up */
  5629. if (!(gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS))
  5630. return -ESRCH;
  5631. }
  5632. /* In XGXS loopback mode, do not check external PHY */
  5633. if (params->loopback_mode == LOOPBACK_XGXS)
  5634. return 0;
  5635. switch (params->num_phys) {
  5636. case 1:
  5637. /* No external PHY */
  5638. return 0;
  5639. case 2:
  5640. ext_phy_link_up = params->phy[EXT_PHY1].read_status(
  5641. &params->phy[EXT_PHY1],
  5642. params, &temp_vars);
  5643. break;
  5644. case 3: /* Dual Media */
  5645. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  5646. phy_index++) {
  5647. serdes_phy_type = ((params->phy[phy_index].media_type ==
  5648. ETH_PHY_SFPP_10G_FIBER) ||
  5649. (params->phy[phy_index].media_type ==
  5650. ETH_PHY_SFP_1G_FIBER) ||
  5651. (params->phy[phy_index].media_type ==
  5652. ETH_PHY_XFP_FIBER) ||
  5653. (params->phy[phy_index].media_type ==
  5654. ETH_PHY_DA_TWINAX));
  5655. if (is_serdes != serdes_phy_type)
  5656. continue;
  5657. if (params->phy[phy_index].read_status) {
  5658. ext_phy_link_up |=
  5659. params->phy[phy_index].read_status(
  5660. &params->phy[phy_index],
  5661. params, &temp_vars);
  5662. }
  5663. }
  5664. break;
  5665. }
  5666. if (ext_phy_link_up)
  5667. return 0;
  5668. return -ESRCH;
  5669. }
  5670. static int bnx2x_link_initialize(struct link_params *params,
  5671. struct link_vars *vars)
  5672. {
  5673. int rc = 0;
  5674. u8 phy_index, non_ext_phy;
  5675. struct bnx2x *bp = params->bp;
  5676. /* In case of external phy existence, the line speed would be the
  5677. * line speed linked up by the external phy. In case it is direct
  5678. * only, then the line_speed during initialization will be
  5679. * equal to the req_line_speed
  5680. */
  5681. vars->line_speed = params->phy[INT_PHY].req_line_speed;
  5682. /* Initialize the internal phy in case this is a direct board
  5683. * (no external phys), or this board has external phy which requires
  5684. * to first.
  5685. */
  5686. if (!USES_WARPCORE(bp))
  5687. bnx2x_prepare_xgxs(&params->phy[INT_PHY], params, vars);
  5688. /* init ext phy and enable link state int */
  5689. non_ext_phy = (SINGLE_MEDIA_DIRECT(params) ||
  5690. (params->loopback_mode == LOOPBACK_XGXS));
  5691. if (non_ext_phy ||
  5692. (params->phy[EXT_PHY1].flags & FLAGS_INIT_XGXS_FIRST) ||
  5693. (params->loopback_mode == LOOPBACK_EXT_PHY)) {
  5694. struct bnx2x_phy *phy = &params->phy[INT_PHY];
  5695. if (vars->line_speed == SPEED_AUTO_NEG &&
  5696. (CHIP_IS_E1x(bp) ||
  5697. CHIP_IS_E2(bp)))
  5698. bnx2x_set_parallel_detection(phy, params);
  5699. if (params->phy[INT_PHY].config_init)
  5700. params->phy[INT_PHY].config_init(phy, params, vars);
  5701. }
  5702. /* Init external phy*/
  5703. if (non_ext_phy) {
  5704. if (params->phy[INT_PHY].supported &
  5705. SUPPORTED_FIBRE)
  5706. vars->link_status |= LINK_STATUS_SERDES_LINK;
  5707. } else {
  5708. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  5709. phy_index++) {
  5710. /* No need to initialize second phy in case of first
  5711. * phy only selection. In case of second phy, we do
  5712. * need to initialize the first phy, since they are
  5713. * connected.
  5714. */
  5715. if (params->phy[phy_index].supported &
  5716. SUPPORTED_FIBRE)
  5717. vars->link_status |= LINK_STATUS_SERDES_LINK;
  5718. if (phy_index == EXT_PHY2 &&
  5719. (bnx2x_phy_selection(params) ==
  5720. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY)) {
  5721. DP(NETIF_MSG_LINK,
  5722. "Not initializing second phy\n");
  5723. continue;
  5724. }
  5725. params->phy[phy_index].config_init(
  5726. &params->phy[phy_index],
  5727. params, vars);
  5728. }
  5729. }
  5730. /* Reset the interrupt indication after phy was initialized */
  5731. bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 +
  5732. params->port*4,
  5733. (NIG_STATUS_XGXS0_LINK10G |
  5734. NIG_STATUS_XGXS0_LINK_STATUS |
  5735. NIG_STATUS_SERDES0_LINK_STATUS |
  5736. NIG_MASK_MI_INT));
  5737. return rc;
  5738. }
  5739. static void bnx2x_int_link_reset(struct bnx2x_phy *phy,
  5740. struct link_params *params)
  5741. {
  5742. /* Reset the SerDes/XGXS */
  5743. REG_WR(params->bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR,
  5744. (0x1ff << (params->port*16)));
  5745. }
  5746. static void bnx2x_common_ext_link_reset(struct bnx2x_phy *phy,
  5747. struct link_params *params)
  5748. {
  5749. struct bnx2x *bp = params->bp;
  5750. u8 gpio_port;
  5751. /* HW reset */
  5752. if (CHIP_IS_E2(bp))
  5753. gpio_port = BP_PATH(bp);
  5754. else
  5755. gpio_port = params->port;
  5756. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  5757. MISC_REGISTERS_GPIO_OUTPUT_LOW,
  5758. gpio_port);
  5759. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  5760. MISC_REGISTERS_GPIO_OUTPUT_LOW,
  5761. gpio_port);
  5762. DP(NETIF_MSG_LINK, "reset external PHY\n");
  5763. }
  5764. static int bnx2x_update_link_down(struct link_params *params,
  5765. struct link_vars *vars)
  5766. {
  5767. struct bnx2x *bp = params->bp;
  5768. u8 port = params->port;
  5769. DP(NETIF_MSG_LINK, "Port %x: Link is down\n", port);
  5770. bnx2x_set_led(params, vars, LED_MODE_OFF, 0);
  5771. vars->phy_flags &= ~PHY_PHYSICAL_LINK_FLAG;
  5772. /* Indicate no mac active */
  5773. vars->mac_type = MAC_TYPE_NONE;
  5774. /* Update shared memory */
  5775. vars->link_status &= ~LINK_UPDATE_MASK;
  5776. vars->line_speed = 0;
  5777. bnx2x_update_mng(params, vars->link_status);
  5778. /* Activate nig drain */
  5779. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
  5780. /* Disable emac */
  5781. if (!CHIP_IS_E3(bp))
  5782. REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
  5783. usleep_range(10000, 20000);
  5784. /* Reset BigMac/Xmac */
  5785. if (CHIP_IS_E1x(bp) ||
  5786. CHIP_IS_E2(bp))
  5787. bnx2x_set_bmac_rx(bp, params->chip_id, params->port, 0);
  5788. if (CHIP_IS_E3(bp)) {
  5789. /* Prevent LPI Generation by chip */
  5790. REG_WR(bp, MISC_REG_CPMU_LP_FW_ENABLE_P0 + (params->port << 2),
  5791. 0);
  5792. REG_WR(bp, MISC_REG_CPMU_LP_MASK_ENT_P0 + (params->port << 2),
  5793. 0);
  5794. vars->eee_status &= ~(SHMEM_EEE_LP_ADV_STATUS_MASK |
  5795. SHMEM_EEE_ACTIVE_BIT);
  5796. bnx2x_update_mng_eee(params, vars->eee_status);
  5797. bnx2x_set_xmac_rxtx(params, 0);
  5798. bnx2x_set_umac_rxtx(params, 0);
  5799. }
  5800. return 0;
  5801. }
  5802. static int bnx2x_update_link_up(struct link_params *params,
  5803. struct link_vars *vars,
  5804. u8 link_10g)
  5805. {
  5806. struct bnx2x *bp = params->bp;
  5807. u8 phy_idx, port = params->port;
  5808. int rc = 0;
  5809. vars->link_status |= (LINK_STATUS_LINK_UP |
  5810. LINK_STATUS_PHYSICAL_LINK_FLAG);
  5811. vars->phy_flags |= PHY_PHYSICAL_LINK_FLAG;
  5812. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
  5813. vars->link_status |=
  5814. LINK_STATUS_TX_FLOW_CONTROL_ENABLED;
  5815. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
  5816. vars->link_status |=
  5817. LINK_STATUS_RX_FLOW_CONTROL_ENABLED;
  5818. if (USES_WARPCORE(bp)) {
  5819. if (link_10g) {
  5820. if (bnx2x_xmac_enable(params, vars, 0) ==
  5821. -ESRCH) {
  5822. DP(NETIF_MSG_LINK, "Found errors on XMAC\n");
  5823. vars->link_up = 0;
  5824. vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
  5825. vars->link_status &= ~LINK_STATUS_LINK_UP;
  5826. }
  5827. } else
  5828. bnx2x_umac_enable(params, vars, 0);
  5829. bnx2x_set_led(params, vars,
  5830. LED_MODE_OPER, vars->line_speed);
  5831. if ((vars->eee_status & SHMEM_EEE_ACTIVE_BIT) &&
  5832. (vars->eee_status & SHMEM_EEE_LPI_REQUESTED_BIT)) {
  5833. DP(NETIF_MSG_LINK, "Enabling LPI assertion\n");
  5834. REG_WR(bp, MISC_REG_CPMU_LP_FW_ENABLE_P0 +
  5835. (params->port << 2), 1);
  5836. REG_WR(bp, MISC_REG_CPMU_LP_DR_ENABLE, 1);
  5837. REG_WR(bp, MISC_REG_CPMU_LP_MASK_ENT_P0 +
  5838. (params->port << 2), 0xfc20);
  5839. }
  5840. }
  5841. if ((CHIP_IS_E1x(bp) ||
  5842. CHIP_IS_E2(bp))) {
  5843. if (link_10g) {
  5844. if (bnx2x_bmac_enable(params, vars, 0, 1) ==
  5845. -ESRCH) {
  5846. DP(NETIF_MSG_LINK, "Found errors on BMAC\n");
  5847. vars->link_up = 0;
  5848. vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
  5849. vars->link_status &= ~LINK_STATUS_LINK_UP;
  5850. }
  5851. bnx2x_set_led(params, vars,
  5852. LED_MODE_OPER, SPEED_10000);
  5853. } else {
  5854. rc = bnx2x_emac_program(params, vars);
  5855. bnx2x_emac_enable(params, vars, 0);
  5856. /* AN complete? */
  5857. if ((vars->link_status &
  5858. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE)
  5859. && (!(vars->phy_flags & PHY_SGMII_FLAG)) &&
  5860. SINGLE_MEDIA_DIRECT(params))
  5861. bnx2x_set_gmii_tx_driver(params);
  5862. }
  5863. }
  5864. /* PBF - link up */
  5865. if (CHIP_IS_E1x(bp))
  5866. rc |= bnx2x_pbf_update(params, vars->flow_ctrl,
  5867. vars->line_speed);
  5868. /* Disable drain */
  5869. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 0);
  5870. /* Update shared memory */
  5871. bnx2x_update_mng(params, vars->link_status);
  5872. bnx2x_update_mng_eee(params, vars->eee_status);
  5873. /* Check remote fault */
  5874. for (phy_idx = INT_PHY; phy_idx < MAX_PHYS; phy_idx++) {
  5875. if (params->phy[phy_idx].flags & FLAGS_TX_ERROR_CHECK) {
  5876. bnx2x_check_half_open_conn(params, vars, 0);
  5877. break;
  5878. }
  5879. }
  5880. msleep(20);
  5881. return rc;
  5882. }
  5883. /* The bnx2x_link_update function should be called upon link
  5884. * interrupt.
  5885. * Link is considered up as follows:
  5886. * - DIRECT_SINGLE_MEDIA - Only XGXS link (internal link) needs
  5887. * to be up
  5888. * - SINGLE_MEDIA - The link between the 577xx and the external
  5889. * phy (XGXS) need to up as well as the external link of the
  5890. * phy (PHY_EXT1)
  5891. * - DUAL_MEDIA - The link between the 577xx and the first
  5892. * external phy needs to be up, and at least one of the 2
  5893. * external phy link must be up.
  5894. */
  5895. int bnx2x_link_update(struct link_params *params, struct link_vars *vars)
  5896. {
  5897. struct bnx2x *bp = params->bp;
  5898. struct link_vars phy_vars[MAX_PHYS];
  5899. u8 port = params->port;
  5900. u8 link_10g_plus, phy_index;
  5901. u8 ext_phy_link_up = 0, cur_link_up;
  5902. int rc = 0;
  5903. u8 is_mi_int = 0;
  5904. u16 ext_phy_line_speed = 0, prev_line_speed = vars->line_speed;
  5905. u8 active_external_phy = INT_PHY;
  5906. vars->phy_flags &= ~PHY_HALF_OPEN_CONN_FLAG;
  5907. vars->link_status &= ~LINK_UPDATE_MASK;
  5908. for (phy_index = INT_PHY; phy_index < params->num_phys;
  5909. phy_index++) {
  5910. phy_vars[phy_index].flow_ctrl = 0;
  5911. phy_vars[phy_index].link_status = 0;
  5912. phy_vars[phy_index].line_speed = 0;
  5913. phy_vars[phy_index].duplex = DUPLEX_FULL;
  5914. phy_vars[phy_index].phy_link_up = 0;
  5915. phy_vars[phy_index].link_up = 0;
  5916. phy_vars[phy_index].fault_detected = 0;
  5917. /* different consideration, since vars holds inner state */
  5918. phy_vars[phy_index].eee_status = vars->eee_status;
  5919. }
  5920. if (USES_WARPCORE(bp))
  5921. bnx2x_set_aer_mmd(params, &params->phy[INT_PHY]);
  5922. DP(NETIF_MSG_LINK, "port %x, XGXS?%x, int_status 0x%x\n",
  5923. port, (vars->phy_flags & PHY_XGXS_FLAG),
  5924. REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
  5925. is_mi_int = (u8)(REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT +
  5926. port*0x18) > 0);
  5927. DP(NETIF_MSG_LINK, "int_mask 0x%x MI_INT %x, SERDES_LINK %x\n",
  5928. REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
  5929. is_mi_int,
  5930. REG_RD(bp, NIG_REG_SERDES0_STATUS_LINK_STATUS + port*0x3c));
  5931. DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
  5932. REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
  5933. REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
  5934. /* Disable emac */
  5935. if (!CHIP_IS_E3(bp))
  5936. REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
  5937. /* Step 1:
  5938. * Check external link change only for external phys, and apply
  5939. * priority selection between them in case the link on both phys
  5940. * is up. Note that instead of the common vars, a temporary
  5941. * vars argument is used since each phy may have different link/
  5942. * speed/duplex result
  5943. */
  5944. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  5945. phy_index++) {
  5946. struct bnx2x_phy *phy = &params->phy[phy_index];
  5947. if (!phy->read_status)
  5948. continue;
  5949. /* Read link status and params of this ext phy */
  5950. cur_link_up = phy->read_status(phy, params,
  5951. &phy_vars[phy_index]);
  5952. if (cur_link_up) {
  5953. DP(NETIF_MSG_LINK, "phy in index %d link is up\n",
  5954. phy_index);
  5955. } else {
  5956. DP(NETIF_MSG_LINK, "phy in index %d link is down\n",
  5957. phy_index);
  5958. continue;
  5959. }
  5960. if (!ext_phy_link_up) {
  5961. ext_phy_link_up = 1;
  5962. active_external_phy = phy_index;
  5963. } else {
  5964. switch (bnx2x_phy_selection(params)) {
  5965. case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
  5966. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
  5967. /* In this option, the first PHY makes sure to pass the
  5968. * traffic through itself only.
  5969. * Its not clear how to reset the link on the second phy
  5970. */
  5971. active_external_phy = EXT_PHY1;
  5972. break;
  5973. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
  5974. /* In this option, the first PHY makes sure to pass the
  5975. * traffic through the second PHY.
  5976. */
  5977. active_external_phy = EXT_PHY2;
  5978. break;
  5979. default:
  5980. /* Link indication on both PHYs with the following cases
  5981. * is invalid:
  5982. * - FIRST_PHY means that second phy wasn't initialized,
  5983. * hence its link is expected to be down
  5984. * - SECOND_PHY means that first phy should not be able
  5985. * to link up by itself (using configuration)
  5986. * - DEFAULT should be overriden during initialiazation
  5987. */
  5988. DP(NETIF_MSG_LINK, "Invalid link indication"
  5989. "mpc=0x%x. DISABLING LINK !!!\n",
  5990. params->multi_phy_config);
  5991. ext_phy_link_up = 0;
  5992. break;
  5993. }
  5994. }
  5995. }
  5996. prev_line_speed = vars->line_speed;
  5997. /* Step 2:
  5998. * Read the status of the internal phy. In case of
  5999. * DIRECT_SINGLE_MEDIA board, this link is the external link,
  6000. * otherwise this is the link between the 577xx and the first
  6001. * external phy
  6002. */
  6003. if (params->phy[INT_PHY].read_status)
  6004. params->phy[INT_PHY].read_status(
  6005. &params->phy[INT_PHY],
  6006. params, vars);
  6007. /* The INT_PHY flow control reside in the vars. This include the
  6008. * case where the speed or flow control are not set to AUTO.
  6009. * Otherwise, the active external phy flow control result is set
  6010. * to the vars. The ext_phy_line_speed is needed to check if the
  6011. * speed is different between the internal phy and external phy.
  6012. * This case may be result of intermediate link speed change.
  6013. */
  6014. if (active_external_phy > INT_PHY) {
  6015. vars->flow_ctrl = phy_vars[active_external_phy].flow_ctrl;
  6016. /* Link speed is taken from the XGXS. AN and FC result from
  6017. * the external phy.
  6018. */
  6019. vars->link_status |= phy_vars[active_external_phy].link_status;
  6020. /* if active_external_phy is first PHY and link is up - disable
  6021. * disable TX on second external PHY
  6022. */
  6023. if (active_external_phy == EXT_PHY1) {
  6024. if (params->phy[EXT_PHY2].phy_specific_func) {
  6025. DP(NETIF_MSG_LINK,
  6026. "Disabling TX on EXT_PHY2\n");
  6027. params->phy[EXT_PHY2].phy_specific_func(
  6028. &params->phy[EXT_PHY2],
  6029. params, DISABLE_TX);
  6030. }
  6031. }
  6032. ext_phy_line_speed = phy_vars[active_external_phy].line_speed;
  6033. vars->duplex = phy_vars[active_external_phy].duplex;
  6034. if (params->phy[active_external_phy].supported &
  6035. SUPPORTED_FIBRE)
  6036. vars->link_status |= LINK_STATUS_SERDES_LINK;
  6037. else
  6038. vars->link_status &= ~LINK_STATUS_SERDES_LINK;
  6039. vars->eee_status = phy_vars[active_external_phy].eee_status;
  6040. DP(NETIF_MSG_LINK, "Active external phy selected: %x\n",
  6041. active_external_phy);
  6042. }
  6043. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  6044. phy_index++) {
  6045. if (params->phy[phy_index].flags &
  6046. FLAGS_REARM_LATCH_SIGNAL) {
  6047. bnx2x_rearm_latch_signal(bp, port,
  6048. phy_index ==
  6049. active_external_phy);
  6050. break;
  6051. }
  6052. }
  6053. DP(NETIF_MSG_LINK, "vars->flow_ctrl = 0x%x, vars->link_status = 0x%x,"
  6054. " ext_phy_line_speed = %d\n", vars->flow_ctrl,
  6055. vars->link_status, ext_phy_line_speed);
  6056. /* Upon link speed change set the NIG into drain mode. Comes to
  6057. * deals with possible FIFO glitch due to clk change when speed
  6058. * is decreased without link down indicator
  6059. */
  6060. if (vars->phy_link_up) {
  6061. if (!(SINGLE_MEDIA_DIRECT(params)) && ext_phy_link_up &&
  6062. (ext_phy_line_speed != vars->line_speed)) {
  6063. DP(NETIF_MSG_LINK, "Internal link speed %d is"
  6064. " different than the external"
  6065. " link speed %d\n", vars->line_speed,
  6066. ext_phy_line_speed);
  6067. vars->phy_link_up = 0;
  6068. } else if (prev_line_speed != vars->line_speed) {
  6069. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4,
  6070. 0);
  6071. usleep_range(1000, 2000);
  6072. }
  6073. }
  6074. /* Anything 10 and over uses the bmac */
  6075. link_10g_plus = (vars->line_speed >= SPEED_10000);
  6076. bnx2x_link_int_ack(params, vars, link_10g_plus);
  6077. /* In case external phy link is up, and internal link is down
  6078. * (not initialized yet probably after link initialization, it
  6079. * needs to be initialized.
  6080. * Note that after link down-up as result of cable plug, the xgxs
  6081. * link would probably become up again without the need
  6082. * initialize it
  6083. */
  6084. if (!(SINGLE_MEDIA_DIRECT(params))) {
  6085. DP(NETIF_MSG_LINK, "ext_phy_link_up = %d, int_link_up = %d,"
  6086. " init_preceding = %d\n", ext_phy_link_up,
  6087. vars->phy_link_up,
  6088. params->phy[EXT_PHY1].flags &
  6089. FLAGS_INIT_XGXS_FIRST);
  6090. if (!(params->phy[EXT_PHY1].flags &
  6091. FLAGS_INIT_XGXS_FIRST)
  6092. && ext_phy_link_up && !vars->phy_link_up) {
  6093. vars->line_speed = ext_phy_line_speed;
  6094. if (vars->line_speed < SPEED_1000)
  6095. vars->phy_flags |= PHY_SGMII_FLAG;
  6096. else
  6097. vars->phy_flags &= ~PHY_SGMII_FLAG;
  6098. if (params->phy[INT_PHY].config_init)
  6099. params->phy[INT_PHY].config_init(
  6100. &params->phy[INT_PHY], params,
  6101. vars);
  6102. }
  6103. }
  6104. /* Link is up only if both local phy and external phy (in case of
  6105. * non-direct board) are up and no fault detected on active PHY.
  6106. */
  6107. vars->link_up = (vars->phy_link_up &&
  6108. (ext_phy_link_up ||
  6109. SINGLE_MEDIA_DIRECT(params)) &&
  6110. (phy_vars[active_external_phy].fault_detected == 0));
  6111. /* Update the PFC configuration in case it was changed */
  6112. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
  6113. vars->link_status |= LINK_STATUS_PFC_ENABLED;
  6114. else
  6115. vars->link_status &= ~LINK_STATUS_PFC_ENABLED;
  6116. if (vars->link_up)
  6117. rc = bnx2x_update_link_up(params, vars, link_10g_plus);
  6118. else
  6119. rc = bnx2x_update_link_down(params, vars);
  6120. /* Update MCP link status was changed */
  6121. if (params->feature_config_flags & FEATURE_CONFIG_BC_SUPPORTS_AFEX)
  6122. bnx2x_fw_command(bp, DRV_MSG_CODE_LINK_STATUS_CHANGED, 0);
  6123. return rc;
  6124. }
  6125. /*****************************************************************************/
  6126. /* External Phy section */
  6127. /*****************************************************************************/
  6128. void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port)
  6129. {
  6130. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  6131. MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
  6132. usleep_range(1000, 2000);
  6133. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  6134. MISC_REGISTERS_GPIO_OUTPUT_HIGH, port);
  6135. }
  6136. static void bnx2x_save_spirom_version(struct bnx2x *bp, u8 port,
  6137. u32 spirom_ver, u32 ver_addr)
  6138. {
  6139. DP(NETIF_MSG_LINK, "FW version 0x%x:0x%x for port %d\n",
  6140. (u16)(spirom_ver>>16), (u16)spirom_ver, port);
  6141. if (ver_addr)
  6142. REG_WR(bp, ver_addr, spirom_ver);
  6143. }
  6144. static void bnx2x_save_bcm_spirom_ver(struct bnx2x *bp,
  6145. struct bnx2x_phy *phy,
  6146. u8 port)
  6147. {
  6148. u16 fw_ver1, fw_ver2;
  6149. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  6150. MDIO_PMA_REG_ROM_VER1, &fw_ver1);
  6151. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  6152. MDIO_PMA_REG_ROM_VER2, &fw_ver2);
  6153. bnx2x_save_spirom_version(bp, port, (u32)(fw_ver1<<16 | fw_ver2),
  6154. phy->ver_addr);
  6155. }
  6156. static void bnx2x_ext_phy_10G_an_resolve(struct bnx2x *bp,
  6157. struct bnx2x_phy *phy,
  6158. struct link_vars *vars)
  6159. {
  6160. u16 val;
  6161. bnx2x_cl45_read(bp, phy,
  6162. MDIO_AN_DEVAD,
  6163. MDIO_AN_REG_STATUS, &val);
  6164. bnx2x_cl45_read(bp, phy,
  6165. MDIO_AN_DEVAD,
  6166. MDIO_AN_REG_STATUS, &val);
  6167. if (val & (1<<5))
  6168. vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  6169. if ((val & (1<<0)) == 0)
  6170. vars->link_status |= LINK_STATUS_PARALLEL_DETECTION_USED;
  6171. }
  6172. /******************************************************************/
  6173. /* common BCM8073/BCM8727 PHY SECTION */
  6174. /******************************************************************/
  6175. static void bnx2x_8073_resolve_fc(struct bnx2x_phy *phy,
  6176. struct link_params *params,
  6177. struct link_vars *vars)
  6178. {
  6179. struct bnx2x *bp = params->bp;
  6180. if (phy->req_line_speed == SPEED_10 ||
  6181. phy->req_line_speed == SPEED_100) {
  6182. vars->flow_ctrl = phy->req_flow_ctrl;
  6183. return;
  6184. }
  6185. if (bnx2x_ext_phy_resolve_fc(phy, params, vars) &&
  6186. (vars->flow_ctrl == BNX2X_FLOW_CTRL_NONE)) {
  6187. u16 pause_result;
  6188. u16 ld_pause; /* local */
  6189. u16 lp_pause; /* link partner */
  6190. bnx2x_cl45_read(bp, phy,
  6191. MDIO_AN_DEVAD,
  6192. MDIO_AN_REG_CL37_FC_LD, &ld_pause);
  6193. bnx2x_cl45_read(bp, phy,
  6194. MDIO_AN_DEVAD,
  6195. MDIO_AN_REG_CL37_FC_LP, &lp_pause);
  6196. pause_result = (ld_pause &
  6197. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 5;
  6198. pause_result |= (lp_pause &
  6199. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 7;
  6200. bnx2x_pause_resolve(vars, pause_result);
  6201. DP(NETIF_MSG_LINK, "Ext PHY CL37 pause result 0x%x\n",
  6202. pause_result);
  6203. }
  6204. }
  6205. static int bnx2x_8073_8727_external_rom_boot(struct bnx2x *bp,
  6206. struct bnx2x_phy *phy,
  6207. u8 port)
  6208. {
  6209. u32 count = 0;
  6210. u16 fw_ver1, fw_msgout;
  6211. int rc = 0;
  6212. /* Boot port from external ROM */
  6213. /* EDC grst */
  6214. bnx2x_cl45_write(bp, phy,
  6215. MDIO_PMA_DEVAD,
  6216. MDIO_PMA_REG_GEN_CTRL,
  6217. 0x0001);
  6218. /* Ucode reboot and rst */
  6219. bnx2x_cl45_write(bp, phy,
  6220. MDIO_PMA_DEVAD,
  6221. MDIO_PMA_REG_GEN_CTRL,
  6222. 0x008c);
  6223. bnx2x_cl45_write(bp, phy,
  6224. MDIO_PMA_DEVAD,
  6225. MDIO_PMA_REG_MISC_CTRL1, 0x0001);
  6226. /* Reset internal microprocessor */
  6227. bnx2x_cl45_write(bp, phy,
  6228. MDIO_PMA_DEVAD,
  6229. MDIO_PMA_REG_GEN_CTRL,
  6230. MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
  6231. /* Release srst bit */
  6232. bnx2x_cl45_write(bp, phy,
  6233. MDIO_PMA_DEVAD,
  6234. MDIO_PMA_REG_GEN_CTRL,
  6235. MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
  6236. /* Delay 100ms per the PHY specifications */
  6237. msleep(100);
  6238. /* 8073 sometimes taking longer to download */
  6239. do {
  6240. count++;
  6241. if (count > 300) {
  6242. DP(NETIF_MSG_LINK,
  6243. "bnx2x_8073_8727_external_rom_boot port %x:"
  6244. "Download failed. fw version = 0x%x\n",
  6245. port, fw_ver1);
  6246. rc = -EINVAL;
  6247. break;
  6248. }
  6249. bnx2x_cl45_read(bp, phy,
  6250. MDIO_PMA_DEVAD,
  6251. MDIO_PMA_REG_ROM_VER1, &fw_ver1);
  6252. bnx2x_cl45_read(bp, phy,
  6253. MDIO_PMA_DEVAD,
  6254. MDIO_PMA_REG_M8051_MSGOUT_REG, &fw_msgout);
  6255. usleep_range(1000, 2000);
  6256. } while (fw_ver1 == 0 || fw_ver1 == 0x4321 ||
  6257. ((fw_msgout & 0xff) != 0x03 && (phy->type ==
  6258. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073)));
  6259. /* Clear ser_boot_ctl bit */
  6260. bnx2x_cl45_write(bp, phy,
  6261. MDIO_PMA_DEVAD,
  6262. MDIO_PMA_REG_MISC_CTRL1, 0x0000);
  6263. bnx2x_save_bcm_spirom_ver(bp, phy, port);
  6264. DP(NETIF_MSG_LINK,
  6265. "bnx2x_8073_8727_external_rom_boot port %x:"
  6266. "Download complete. fw version = 0x%x\n",
  6267. port, fw_ver1);
  6268. return rc;
  6269. }
  6270. /******************************************************************/
  6271. /* BCM8073 PHY SECTION */
  6272. /******************************************************************/
  6273. static int bnx2x_8073_is_snr_needed(struct bnx2x *bp, struct bnx2x_phy *phy)
  6274. {
  6275. /* This is only required for 8073A1, version 102 only */
  6276. u16 val;
  6277. /* Read 8073 HW revision*/
  6278. bnx2x_cl45_read(bp, phy,
  6279. MDIO_PMA_DEVAD,
  6280. MDIO_PMA_REG_8073_CHIP_REV, &val);
  6281. if (val != 1) {
  6282. /* No need to workaround in 8073 A1 */
  6283. return 0;
  6284. }
  6285. bnx2x_cl45_read(bp, phy,
  6286. MDIO_PMA_DEVAD,
  6287. MDIO_PMA_REG_ROM_VER2, &val);
  6288. /* SNR should be applied only for version 0x102 */
  6289. if (val != 0x102)
  6290. return 0;
  6291. return 1;
  6292. }
  6293. static int bnx2x_8073_xaui_wa(struct bnx2x *bp, struct bnx2x_phy *phy)
  6294. {
  6295. u16 val, cnt, cnt1 ;
  6296. bnx2x_cl45_read(bp, phy,
  6297. MDIO_PMA_DEVAD,
  6298. MDIO_PMA_REG_8073_CHIP_REV, &val);
  6299. if (val > 0) {
  6300. /* No need to workaround in 8073 A1 */
  6301. return 0;
  6302. }
  6303. /* XAUI workaround in 8073 A0: */
  6304. /* After loading the boot ROM and restarting Autoneg, poll
  6305. * Dev1, Reg $C820:
  6306. */
  6307. for (cnt = 0; cnt < 1000; cnt++) {
  6308. bnx2x_cl45_read(bp, phy,
  6309. MDIO_PMA_DEVAD,
  6310. MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
  6311. &val);
  6312. /* If bit [14] = 0 or bit [13] = 0, continue on with
  6313. * system initialization (XAUI work-around not required, as
  6314. * these bits indicate 2.5G or 1G link up).
  6315. */
  6316. if (!(val & (1<<14)) || !(val & (1<<13))) {
  6317. DP(NETIF_MSG_LINK, "XAUI work-around not required\n");
  6318. return 0;
  6319. } else if (!(val & (1<<15))) {
  6320. DP(NETIF_MSG_LINK, "bit 15 went off\n");
  6321. /* If bit 15 is 0, then poll Dev1, Reg $C841 until it's
  6322. * MSB (bit15) goes to 1 (indicating that the XAUI
  6323. * workaround has completed), then continue on with
  6324. * system initialization.
  6325. */
  6326. for (cnt1 = 0; cnt1 < 1000; cnt1++) {
  6327. bnx2x_cl45_read(bp, phy,
  6328. MDIO_PMA_DEVAD,
  6329. MDIO_PMA_REG_8073_XAUI_WA, &val);
  6330. if (val & (1<<15)) {
  6331. DP(NETIF_MSG_LINK,
  6332. "XAUI workaround has completed\n");
  6333. return 0;
  6334. }
  6335. usleep_range(3000, 6000);
  6336. }
  6337. break;
  6338. }
  6339. usleep_range(3000, 6000);
  6340. }
  6341. DP(NETIF_MSG_LINK, "Warning: XAUI work-around timeout !!!\n");
  6342. return -EINVAL;
  6343. }
  6344. static void bnx2x_807x_force_10G(struct bnx2x *bp, struct bnx2x_phy *phy)
  6345. {
  6346. /* Force KR or KX */
  6347. bnx2x_cl45_write(bp, phy,
  6348. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x2040);
  6349. bnx2x_cl45_write(bp, phy,
  6350. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0x000b);
  6351. bnx2x_cl45_write(bp, phy,
  6352. MDIO_PMA_DEVAD, MDIO_PMA_REG_BCM_CTRL, 0x0000);
  6353. bnx2x_cl45_write(bp, phy,
  6354. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x0000);
  6355. }
  6356. static void bnx2x_8073_set_pause_cl37(struct link_params *params,
  6357. struct bnx2x_phy *phy,
  6358. struct link_vars *vars)
  6359. {
  6360. u16 cl37_val;
  6361. struct bnx2x *bp = params->bp;
  6362. bnx2x_cl45_read(bp, phy,
  6363. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, &cl37_val);
  6364. cl37_val &= ~MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
  6365. /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
  6366. bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
  6367. if ((vars->ieee_fc &
  6368. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) ==
  6369. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) {
  6370. cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC;
  6371. }
  6372. if ((vars->ieee_fc &
  6373. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
  6374. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
  6375. cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
  6376. }
  6377. if ((vars->ieee_fc &
  6378. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
  6379. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
  6380. cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
  6381. }
  6382. DP(NETIF_MSG_LINK,
  6383. "Ext phy AN advertize cl37 0x%x\n", cl37_val);
  6384. bnx2x_cl45_write(bp, phy,
  6385. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, cl37_val);
  6386. msleep(500);
  6387. }
  6388. static void bnx2x_8073_specific_func(struct bnx2x_phy *phy,
  6389. struct link_params *params,
  6390. u32 action)
  6391. {
  6392. struct bnx2x *bp = params->bp;
  6393. switch (action) {
  6394. case PHY_INIT:
  6395. /* Enable LASI */
  6396. bnx2x_cl45_write(bp, phy,
  6397. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL, (1<<2));
  6398. bnx2x_cl45_write(bp, phy,
  6399. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x0004);
  6400. break;
  6401. }
  6402. }
  6403. static int bnx2x_8073_config_init(struct bnx2x_phy *phy,
  6404. struct link_params *params,
  6405. struct link_vars *vars)
  6406. {
  6407. struct bnx2x *bp = params->bp;
  6408. u16 val = 0, tmp1;
  6409. u8 gpio_port;
  6410. DP(NETIF_MSG_LINK, "Init 8073\n");
  6411. if (CHIP_IS_E2(bp))
  6412. gpio_port = BP_PATH(bp);
  6413. else
  6414. gpio_port = params->port;
  6415. /* Restore normal power mode*/
  6416. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  6417. MISC_REGISTERS_GPIO_OUTPUT_HIGH, gpio_port);
  6418. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  6419. MISC_REGISTERS_GPIO_OUTPUT_HIGH, gpio_port);
  6420. bnx2x_8073_specific_func(phy, params, PHY_INIT);
  6421. bnx2x_8073_set_pause_cl37(params, phy, vars);
  6422. bnx2x_cl45_read(bp, phy,
  6423. MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &tmp1);
  6424. bnx2x_cl45_read(bp, phy,
  6425. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &tmp1);
  6426. DP(NETIF_MSG_LINK, "Before rom RX_ALARM(port1): 0x%x\n", tmp1);
  6427. /* Swap polarity if required - Must be done only in non-1G mode */
  6428. if (params->lane_config & PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED) {
  6429. /* Configure the 8073 to swap _P and _N of the KR lines */
  6430. DP(NETIF_MSG_LINK, "Swapping polarity for the 8073\n");
  6431. /* 10G Rx/Tx and 1G Tx signal polarity swap */
  6432. bnx2x_cl45_read(bp, phy,
  6433. MDIO_PMA_DEVAD,
  6434. MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL, &val);
  6435. bnx2x_cl45_write(bp, phy,
  6436. MDIO_PMA_DEVAD,
  6437. MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL,
  6438. (val | (3<<9)));
  6439. }
  6440. /* Enable CL37 BAM */
  6441. if (REG_RD(bp, params->shmem_base +
  6442. offsetof(struct shmem_region, dev_info.
  6443. port_hw_config[params->port].default_cfg)) &
  6444. PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED) {
  6445. bnx2x_cl45_read(bp, phy,
  6446. MDIO_AN_DEVAD,
  6447. MDIO_AN_REG_8073_BAM, &val);
  6448. bnx2x_cl45_write(bp, phy,
  6449. MDIO_AN_DEVAD,
  6450. MDIO_AN_REG_8073_BAM, val | 1);
  6451. DP(NETIF_MSG_LINK, "Enable CL37 BAM on KR\n");
  6452. }
  6453. if (params->loopback_mode == LOOPBACK_EXT) {
  6454. bnx2x_807x_force_10G(bp, phy);
  6455. DP(NETIF_MSG_LINK, "Forced speed 10G on 807X\n");
  6456. return 0;
  6457. } else {
  6458. bnx2x_cl45_write(bp, phy,
  6459. MDIO_PMA_DEVAD, MDIO_PMA_REG_BCM_CTRL, 0x0002);
  6460. }
  6461. if (phy->req_line_speed != SPEED_AUTO_NEG) {
  6462. if (phy->req_line_speed == SPEED_10000) {
  6463. val = (1<<7);
  6464. } else if (phy->req_line_speed == SPEED_2500) {
  6465. val = (1<<5);
  6466. /* Note that 2.5G works only when used with 1G
  6467. * advertisement
  6468. */
  6469. } else
  6470. val = (1<<5);
  6471. } else {
  6472. val = 0;
  6473. if (phy->speed_cap_mask &
  6474. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
  6475. val |= (1<<7);
  6476. /* Note that 2.5G works only when used with 1G advertisement */
  6477. if (phy->speed_cap_mask &
  6478. (PORT_HW_CFG_SPEED_CAPABILITY_D0_1G |
  6479. PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
  6480. val |= (1<<5);
  6481. DP(NETIF_MSG_LINK, "807x autoneg val = 0x%x\n", val);
  6482. }
  6483. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV, val);
  6484. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_8073_2_5G, &tmp1);
  6485. if (((phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G) &&
  6486. (phy->req_line_speed == SPEED_AUTO_NEG)) ||
  6487. (phy->req_line_speed == SPEED_2500)) {
  6488. u16 phy_ver;
  6489. /* Allow 2.5G for A1 and above */
  6490. bnx2x_cl45_read(bp, phy,
  6491. MDIO_PMA_DEVAD, MDIO_PMA_REG_8073_CHIP_REV,
  6492. &phy_ver);
  6493. DP(NETIF_MSG_LINK, "Add 2.5G\n");
  6494. if (phy_ver > 0)
  6495. tmp1 |= 1;
  6496. else
  6497. tmp1 &= 0xfffe;
  6498. } else {
  6499. DP(NETIF_MSG_LINK, "Disable 2.5G\n");
  6500. tmp1 &= 0xfffe;
  6501. }
  6502. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_8073_2_5G, tmp1);
  6503. /* Add support for CL37 (passive mode) II */
  6504. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, &tmp1);
  6505. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD,
  6506. (tmp1 | ((phy->req_duplex == DUPLEX_FULL) ?
  6507. 0x20 : 0x40)));
  6508. /* Add support for CL37 (passive mode) III */
  6509. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
  6510. /* The SNR will improve about 2db by changing BW and FEE main
  6511. * tap. Rest commands are executed after link is up
  6512. * Change FFE main cursor to 5 in EDC register
  6513. */
  6514. if (bnx2x_8073_is_snr_needed(bp, phy))
  6515. bnx2x_cl45_write(bp, phy,
  6516. MDIO_PMA_DEVAD, MDIO_PMA_REG_EDC_FFE_MAIN,
  6517. 0xFB0C);
  6518. /* Enable FEC (Forware Error Correction) Request in the AN */
  6519. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV2, &tmp1);
  6520. tmp1 |= (1<<15);
  6521. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV2, tmp1);
  6522. bnx2x_ext_phy_set_pause(params, phy, vars);
  6523. /* Restart autoneg */
  6524. msleep(500);
  6525. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
  6526. DP(NETIF_MSG_LINK, "807x Autoneg Restart: Advertise 1G=%x, 10G=%x\n",
  6527. ((val & (1<<5)) > 0), ((val & (1<<7)) > 0));
  6528. return 0;
  6529. }
  6530. static u8 bnx2x_8073_read_status(struct bnx2x_phy *phy,
  6531. struct link_params *params,
  6532. struct link_vars *vars)
  6533. {
  6534. struct bnx2x *bp = params->bp;
  6535. u8 link_up = 0;
  6536. u16 val1, val2;
  6537. u16 link_status = 0;
  6538. u16 an1000_status = 0;
  6539. bnx2x_cl45_read(bp, phy,
  6540. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
  6541. DP(NETIF_MSG_LINK, "8703 LASI status 0x%x\n", val1);
  6542. /* Clear the interrupt LASI status register */
  6543. bnx2x_cl45_read(bp, phy,
  6544. MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val2);
  6545. bnx2x_cl45_read(bp, phy,
  6546. MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val1);
  6547. DP(NETIF_MSG_LINK, "807x PCS status 0x%x->0x%x\n", val2, val1);
  6548. /* Clear MSG-OUT */
  6549. bnx2x_cl45_read(bp, phy,
  6550. MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &val1);
  6551. /* Check the LASI */
  6552. bnx2x_cl45_read(bp, phy,
  6553. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &val2);
  6554. DP(NETIF_MSG_LINK, "KR 0x9003 0x%x\n", val2);
  6555. /* Check the link status */
  6556. bnx2x_cl45_read(bp, phy,
  6557. MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val2);
  6558. DP(NETIF_MSG_LINK, "KR PCS status 0x%x\n", val2);
  6559. bnx2x_cl45_read(bp, phy,
  6560. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
  6561. bnx2x_cl45_read(bp, phy,
  6562. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
  6563. link_up = ((val1 & 4) == 4);
  6564. DP(NETIF_MSG_LINK, "PMA_REG_STATUS=0x%x\n", val1);
  6565. if (link_up &&
  6566. ((phy->req_line_speed != SPEED_10000))) {
  6567. if (bnx2x_8073_xaui_wa(bp, phy) != 0)
  6568. return 0;
  6569. }
  6570. bnx2x_cl45_read(bp, phy,
  6571. MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &an1000_status);
  6572. bnx2x_cl45_read(bp, phy,
  6573. MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &an1000_status);
  6574. /* Check the link status on 1.1.2 */
  6575. bnx2x_cl45_read(bp, phy,
  6576. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
  6577. bnx2x_cl45_read(bp, phy,
  6578. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
  6579. DP(NETIF_MSG_LINK, "KR PMA status 0x%x->0x%x,"
  6580. "an_link_status=0x%x\n", val2, val1, an1000_status);
  6581. link_up = (((val1 & 4) == 4) || (an1000_status & (1<<1)));
  6582. if (link_up && bnx2x_8073_is_snr_needed(bp, phy)) {
  6583. /* The SNR will improve about 2dbby changing the BW and FEE main
  6584. * tap. The 1st write to change FFE main tap is set before
  6585. * restart AN. Change PLL Bandwidth in EDC register
  6586. */
  6587. bnx2x_cl45_write(bp, phy,
  6588. MDIO_PMA_DEVAD, MDIO_PMA_REG_PLL_BANDWIDTH,
  6589. 0x26BC);
  6590. /* Change CDR Bandwidth in EDC register */
  6591. bnx2x_cl45_write(bp, phy,
  6592. MDIO_PMA_DEVAD, MDIO_PMA_REG_CDR_BANDWIDTH,
  6593. 0x0333);
  6594. }
  6595. bnx2x_cl45_read(bp, phy,
  6596. MDIO_PMA_DEVAD, MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
  6597. &link_status);
  6598. /* Bits 0..2 --> speed detected, bits 13..15--> link is down */
  6599. if ((link_status & (1<<2)) && (!(link_status & (1<<15)))) {
  6600. link_up = 1;
  6601. vars->line_speed = SPEED_10000;
  6602. DP(NETIF_MSG_LINK, "port %x: External link up in 10G\n",
  6603. params->port);
  6604. } else if ((link_status & (1<<1)) && (!(link_status & (1<<14)))) {
  6605. link_up = 1;
  6606. vars->line_speed = SPEED_2500;
  6607. DP(NETIF_MSG_LINK, "port %x: External link up in 2.5G\n",
  6608. params->port);
  6609. } else if ((link_status & (1<<0)) && (!(link_status & (1<<13)))) {
  6610. link_up = 1;
  6611. vars->line_speed = SPEED_1000;
  6612. DP(NETIF_MSG_LINK, "port %x: External link up in 1G\n",
  6613. params->port);
  6614. } else {
  6615. link_up = 0;
  6616. DP(NETIF_MSG_LINK, "port %x: External link is down\n",
  6617. params->port);
  6618. }
  6619. if (link_up) {
  6620. /* Swap polarity if required */
  6621. if (params->lane_config &
  6622. PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED) {
  6623. /* Configure the 8073 to swap P and N of the KR lines */
  6624. bnx2x_cl45_read(bp, phy,
  6625. MDIO_XS_DEVAD,
  6626. MDIO_XS_REG_8073_RX_CTRL_PCIE, &val1);
  6627. /* Set bit 3 to invert Rx in 1G mode and clear this bit
  6628. * when it`s in 10G mode.
  6629. */
  6630. if (vars->line_speed == SPEED_1000) {
  6631. DP(NETIF_MSG_LINK, "Swapping 1G polarity for"
  6632. "the 8073\n");
  6633. val1 |= (1<<3);
  6634. } else
  6635. val1 &= ~(1<<3);
  6636. bnx2x_cl45_write(bp, phy,
  6637. MDIO_XS_DEVAD,
  6638. MDIO_XS_REG_8073_RX_CTRL_PCIE,
  6639. val1);
  6640. }
  6641. bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
  6642. bnx2x_8073_resolve_fc(phy, params, vars);
  6643. vars->duplex = DUPLEX_FULL;
  6644. }
  6645. if (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
  6646. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  6647. MDIO_AN_REG_LP_AUTO_NEG2, &val1);
  6648. if (val1 & (1<<5))
  6649. vars->link_status |=
  6650. LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
  6651. if (val1 & (1<<7))
  6652. vars->link_status |=
  6653. LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
  6654. }
  6655. return link_up;
  6656. }
  6657. static void bnx2x_8073_link_reset(struct bnx2x_phy *phy,
  6658. struct link_params *params)
  6659. {
  6660. struct bnx2x *bp = params->bp;
  6661. u8 gpio_port;
  6662. if (CHIP_IS_E2(bp))
  6663. gpio_port = BP_PATH(bp);
  6664. else
  6665. gpio_port = params->port;
  6666. DP(NETIF_MSG_LINK, "Setting 8073 port %d into low power mode\n",
  6667. gpio_port);
  6668. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  6669. MISC_REGISTERS_GPIO_OUTPUT_LOW,
  6670. gpio_port);
  6671. }
  6672. /******************************************************************/
  6673. /* BCM8705 PHY SECTION */
  6674. /******************************************************************/
  6675. static int bnx2x_8705_config_init(struct bnx2x_phy *phy,
  6676. struct link_params *params,
  6677. struct link_vars *vars)
  6678. {
  6679. struct bnx2x *bp = params->bp;
  6680. DP(NETIF_MSG_LINK, "init 8705\n");
  6681. /* Restore normal power mode*/
  6682. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  6683. MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
  6684. /* HW reset */
  6685. bnx2x_ext_phy_hw_reset(bp, params->port);
  6686. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0xa040);
  6687. bnx2x_wait_reset_complete(bp, phy, params);
  6688. bnx2x_cl45_write(bp, phy,
  6689. MDIO_PMA_DEVAD, MDIO_PMA_REG_MISC_CTRL, 0x8288);
  6690. bnx2x_cl45_write(bp, phy,
  6691. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, 0x7fbf);
  6692. bnx2x_cl45_write(bp, phy,
  6693. MDIO_PMA_DEVAD, MDIO_PMA_REG_CMU_PLL_BYPASS, 0x0100);
  6694. bnx2x_cl45_write(bp, phy,
  6695. MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_CNTL, 0x1);
  6696. /* BCM8705 doesn't have microcode, hence the 0 */
  6697. bnx2x_save_spirom_version(bp, params->port, params->shmem_base, 0);
  6698. return 0;
  6699. }
  6700. static u8 bnx2x_8705_read_status(struct bnx2x_phy *phy,
  6701. struct link_params *params,
  6702. struct link_vars *vars)
  6703. {
  6704. u8 link_up = 0;
  6705. u16 val1, rx_sd;
  6706. struct bnx2x *bp = params->bp;
  6707. DP(NETIF_MSG_LINK, "read status 8705\n");
  6708. bnx2x_cl45_read(bp, phy,
  6709. MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_STATUS, &val1);
  6710. DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
  6711. bnx2x_cl45_read(bp, phy,
  6712. MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_STATUS, &val1);
  6713. DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
  6714. bnx2x_cl45_read(bp, phy,
  6715. MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD, &rx_sd);
  6716. bnx2x_cl45_read(bp, phy,
  6717. MDIO_PMA_DEVAD, 0xc809, &val1);
  6718. bnx2x_cl45_read(bp, phy,
  6719. MDIO_PMA_DEVAD, 0xc809, &val1);
  6720. DP(NETIF_MSG_LINK, "8705 1.c809 val=0x%x\n", val1);
  6721. link_up = ((rx_sd & 0x1) && (val1 & (1<<9)) && ((val1 & (1<<8)) == 0));
  6722. if (link_up) {
  6723. vars->line_speed = SPEED_10000;
  6724. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  6725. }
  6726. return link_up;
  6727. }
  6728. /******************************************************************/
  6729. /* SFP+ module Section */
  6730. /******************************************************************/
  6731. static void bnx2x_set_disable_pmd_transmit(struct link_params *params,
  6732. struct bnx2x_phy *phy,
  6733. u8 pmd_dis)
  6734. {
  6735. struct bnx2x *bp = params->bp;
  6736. /* Disable transmitter only for bootcodes which can enable it afterwards
  6737. * (for D3 link)
  6738. */
  6739. if (pmd_dis) {
  6740. if (params->feature_config_flags &
  6741. FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED)
  6742. DP(NETIF_MSG_LINK, "Disabling PMD transmitter\n");
  6743. else {
  6744. DP(NETIF_MSG_LINK, "NOT disabling PMD transmitter\n");
  6745. return;
  6746. }
  6747. } else
  6748. DP(NETIF_MSG_LINK, "Enabling PMD transmitter\n");
  6749. bnx2x_cl45_write(bp, phy,
  6750. MDIO_PMA_DEVAD,
  6751. MDIO_PMA_REG_TX_DISABLE, pmd_dis);
  6752. }
  6753. static u8 bnx2x_get_gpio_port(struct link_params *params)
  6754. {
  6755. u8 gpio_port;
  6756. u32 swap_val, swap_override;
  6757. struct bnx2x *bp = params->bp;
  6758. if (CHIP_IS_E2(bp))
  6759. gpio_port = BP_PATH(bp);
  6760. else
  6761. gpio_port = params->port;
  6762. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  6763. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  6764. return gpio_port ^ (swap_val && swap_override);
  6765. }
  6766. static void bnx2x_sfp_e1e2_set_transmitter(struct link_params *params,
  6767. struct bnx2x_phy *phy,
  6768. u8 tx_en)
  6769. {
  6770. u16 val;
  6771. u8 port = params->port;
  6772. struct bnx2x *bp = params->bp;
  6773. u32 tx_en_mode;
  6774. /* Disable/Enable transmitter ( TX laser of the SFP+ module.)*/
  6775. tx_en_mode = REG_RD(bp, params->shmem_base +
  6776. offsetof(struct shmem_region,
  6777. dev_info.port_hw_config[port].sfp_ctrl)) &
  6778. PORT_HW_CFG_TX_LASER_MASK;
  6779. DP(NETIF_MSG_LINK, "Setting transmitter tx_en=%x for port %x "
  6780. "mode = %x\n", tx_en, port, tx_en_mode);
  6781. switch (tx_en_mode) {
  6782. case PORT_HW_CFG_TX_LASER_MDIO:
  6783. bnx2x_cl45_read(bp, phy,
  6784. MDIO_PMA_DEVAD,
  6785. MDIO_PMA_REG_PHY_IDENTIFIER,
  6786. &val);
  6787. if (tx_en)
  6788. val &= ~(1<<15);
  6789. else
  6790. val |= (1<<15);
  6791. bnx2x_cl45_write(bp, phy,
  6792. MDIO_PMA_DEVAD,
  6793. MDIO_PMA_REG_PHY_IDENTIFIER,
  6794. val);
  6795. break;
  6796. case PORT_HW_CFG_TX_LASER_GPIO0:
  6797. case PORT_HW_CFG_TX_LASER_GPIO1:
  6798. case PORT_HW_CFG_TX_LASER_GPIO2:
  6799. case PORT_HW_CFG_TX_LASER_GPIO3:
  6800. {
  6801. u16 gpio_pin;
  6802. u8 gpio_port, gpio_mode;
  6803. if (tx_en)
  6804. gpio_mode = MISC_REGISTERS_GPIO_OUTPUT_HIGH;
  6805. else
  6806. gpio_mode = MISC_REGISTERS_GPIO_OUTPUT_LOW;
  6807. gpio_pin = tx_en_mode - PORT_HW_CFG_TX_LASER_GPIO0;
  6808. gpio_port = bnx2x_get_gpio_port(params);
  6809. bnx2x_set_gpio(bp, gpio_pin, gpio_mode, gpio_port);
  6810. break;
  6811. }
  6812. default:
  6813. DP(NETIF_MSG_LINK, "Invalid TX_LASER_MDIO 0x%x\n", tx_en_mode);
  6814. break;
  6815. }
  6816. }
  6817. static void bnx2x_sfp_set_transmitter(struct link_params *params,
  6818. struct bnx2x_phy *phy,
  6819. u8 tx_en)
  6820. {
  6821. struct bnx2x *bp = params->bp;
  6822. DP(NETIF_MSG_LINK, "Setting SFP+ transmitter to %d\n", tx_en);
  6823. if (CHIP_IS_E3(bp))
  6824. bnx2x_sfp_e3_set_transmitter(params, phy, tx_en);
  6825. else
  6826. bnx2x_sfp_e1e2_set_transmitter(params, phy, tx_en);
  6827. }
  6828. static int bnx2x_8726_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  6829. struct link_params *params,
  6830. u8 dev_addr, u16 addr, u8 byte_cnt,
  6831. u8 *o_buf, u8 is_init)
  6832. {
  6833. struct bnx2x *bp = params->bp;
  6834. u16 val = 0;
  6835. u16 i;
  6836. if (byte_cnt > SFP_EEPROM_PAGE_SIZE) {
  6837. DP(NETIF_MSG_LINK,
  6838. "Reading from eeprom is limited to 0xf\n");
  6839. return -EINVAL;
  6840. }
  6841. /* Set the read command byte count */
  6842. bnx2x_cl45_write(bp, phy,
  6843. MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
  6844. (byte_cnt | (dev_addr << 8)));
  6845. /* Set the read command address */
  6846. bnx2x_cl45_write(bp, phy,
  6847. MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
  6848. addr);
  6849. /* Activate read command */
  6850. bnx2x_cl45_write(bp, phy,
  6851. MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
  6852. 0x2c0f);
  6853. /* Wait up to 500us for command complete status */
  6854. for (i = 0; i < 100; i++) {
  6855. bnx2x_cl45_read(bp, phy,
  6856. MDIO_PMA_DEVAD,
  6857. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
  6858. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
  6859. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
  6860. break;
  6861. udelay(5);
  6862. }
  6863. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
  6864. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
  6865. DP(NETIF_MSG_LINK,
  6866. "Got bad status 0x%x when reading from SFP+ EEPROM\n",
  6867. (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
  6868. return -EINVAL;
  6869. }
  6870. /* Read the buffer */
  6871. for (i = 0; i < byte_cnt; i++) {
  6872. bnx2x_cl45_read(bp, phy,
  6873. MDIO_PMA_DEVAD,
  6874. MDIO_PMA_REG_8726_TWO_WIRE_DATA_BUF + i, &val);
  6875. o_buf[i] = (u8)(val & MDIO_PMA_REG_8726_TWO_WIRE_DATA_MASK);
  6876. }
  6877. for (i = 0; i < 100; i++) {
  6878. bnx2x_cl45_read(bp, phy,
  6879. MDIO_PMA_DEVAD,
  6880. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
  6881. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
  6882. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
  6883. return 0;
  6884. usleep_range(1000, 2000);
  6885. }
  6886. return -EINVAL;
  6887. }
  6888. static void bnx2x_warpcore_power_module(struct link_params *params,
  6889. u8 power)
  6890. {
  6891. u32 pin_cfg;
  6892. struct bnx2x *bp = params->bp;
  6893. pin_cfg = (REG_RD(bp, params->shmem_base +
  6894. offsetof(struct shmem_region,
  6895. dev_info.port_hw_config[params->port].e3_sfp_ctrl)) &
  6896. PORT_HW_CFG_E3_PWR_DIS_MASK) >>
  6897. PORT_HW_CFG_E3_PWR_DIS_SHIFT;
  6898. if (pin_cfg == PIN_CFG_NA)
  6899. return;
  6900. DP(NETIF_MSG_LINK, "Setting SFP+ module power to %d using pin cfg %d\n",
  6901. power, pin_cfg);
  6902. /* Low ==> corresponding SFP+ module is powered
  6903. * high ==> the SFP+ module is powered down
  6904. */
  6905. bnx2x_set_cfg_pin(bp, pin_cfg, power ^ 1);
  6906. }
  6907. static int bnx2x_warpcore_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  6908. struct link_params *params,
  6909. u8 dev_addr,
  6910. u16 addr, u8 byte_cnt,
  6911. u8 *o_buf, u8 is_init)
  6912. {
  6913. int rc = 0;
  6914. u8 i, j = 0, cnt = 0;
  6915. u32 data_array[4];
  6916. u16 addr32;
  6917. struct bnx2x *bp = params->bp;
  6918. if (byte_cnt > SFP_EEPROM_PAGE_SIZE) {
  6919. DP(NETIF_MSG_LINK,
  6920. "Reading from eeprom is limited to 16 bytes\n");
  6921. return -EINVAL;
  6922. }
  6923. /* 4 byte aligned address */
  6924. addr32 = addr & (~0x3);
  6925. do {
  6926. if ((!is_init) && (cnt == I2C_WA_PWR_ITER)) {
  6927. bnx2x_warpcore_power_module(params, 0);
  6928. /* Note that 100us are not enough here */
  6929. usleep_range(1000, 2000);
  6930. bnx2x_warpcore_power_module(params, 1);
  6931. }
  6932. rc = bnx2x_bsc_read(params, phy, dev_addr, addr32, 0, byte_cnt,
  6933. data_array);
  6934. } while ((rc != 0) && (++cnt < I2C_WA_RETRY_CNT));
  6935. if (rc == 0) {
  6936. for (i = (addr - addr32); i < byte_cnt + (addr - addr32); i++) {
  6937. o_buf[j] = *((u8 *)data_array + i);
  6938. j++;
  6939. }
  6940. }
  6941. return rc;
  6942. }
  6943. static int bnx2x_8727_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  6944. struct link_params *params,
  6945. u8 dev_addr, u16 addr, u8 byte_cnt,
  6946. u8 *o_buf, u8 is_init)
  6947. {
  6948. struct bnx2x *bp = params->bp;
  6949. u16 val, i;
  6950. if (byte_cnt > SFP_EEPROM_PAGE_SIZE) {
  6951. DP(NETIF_MSG_LINK,
  6952. "Reading from eeprom is limited to 0xf\n");
  6953. return -EINVAL;
  6954. }
  6955. /* Set 2-wire transfer rate of SFP+ module EEPROM
  6956. * to 100Khz since some DACs(direct attached cables) do
  6957. * not work at 400Khz.
  6958. */
  6959. bnx2x_cl45_write(bp, phy,
  6960. MDIO_PMA_DEVAD,
  6961. MDIO_PMA_REG_8727_TWO_WIRE_SLAVE_ADDR,
  6962. ((dev_addr << 8) | 1));
  6963. /* Need to read from 1.8000 to clear it */
  6964. bnx2x_cl45_read(bp, phy,
  6965. MDIO_PMA_DEVAD,
  6966. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
  6967. &val);
  6968. /* Set the read command byte count */
  6969. bnx2x_cl45_write(bp, phy,
  6970. MDIO_PMA_DEVAD,
  6971. MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
  6972. ((byte_cnt < 2) ? 2 : byte_cnt));
  6973. /* Set the read command address */
  6974. bnx2x_cl45_write(bp, phy,
  6975. MDIO_PMA_DEVAD,
  6976. MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
  6977. addr);
  6978. /* Set the destination address */
  6979. bnx2x_cl45_write(bp, phy,
  6980. MDIO_PMA_DEVAD,
  6981. 0x8004,
  6982. MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF);
  6983. /* Activate read command */
  6984. bnx2x_cl45_write(bp, phy,
  6985. MDIO_PMA_DEVAD,
  6986. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
  6987. 0x8002);
  6988. /* Wait appropriate time for two-wire command to finish before
  6989. * polling the status register
  6990. */
  6991. usleep_range(1000, 2000);
  6992. /* Wait up to 500us for command complete status */
  6993. for (i = 0; i < 100; i++) {
  6994. bnx2x_cl45_read(bp, phy,
  6995. MDIO_PMA_DEVAD,
  6996. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
  6997. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
  6998. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
  6999. break;
  7000. udelay(5);
  7001. }
  7002. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
  7003. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
  7004. DP(NETIF_MSG_LINK,
  7005. "Got bad status 0x%x when reading from SFP+ EEPROM\n",
  7006. (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
  7007. return -EFAULT;
  7008. }
  7009. /* Read the buffer */
  7010. for (i = 0; i < byte_cnt; i++) {
  7011. bnx2x_cl45_read(bp, phy,
  7012. MDIO_PMA_DEVAD,
  7013. MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF + i, &val);
  7014. o_buf[i] = (u8)(val & MDIO_PMA_REG_8727_TWO_WIRE_DATA_MASK);
  7015. }
  7016. for (i = 0; i < 100; i++) {
  7017. bnx2x_cl45_read(bp, phy,
  7018. MDIO_PMA_DEVAD,
  7019. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
  7020. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
  7021. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
  7022. return 0;
  7023. usleep_range(1000, 2000);
  7024. }
  7025. return -EINVAL;
  7026. }
  7027. int bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  7028. struct link_params *params, u8 dev_addr,
  7029. u16 addr, u16 byte_cnt, u8 *o_buf)
  7030. {
  7031. int rc = 0;
  7032. struct bnx2x *bp = params->bp;
  7033. u8 xfer_size;
  7034. u8 *user_data = o_buf;
  7035. read_sfp_module_eeprom_func_p read_func;
  7036. if ((dev_addr != 0xa0) && (dev_addr != 0xa2)) {
  7037. DP(NETIF_MSG_LINK, "invalid dev_addr 0x%x\n", dev_addr);
  7038. return -EINVAL;
  7039. }
  7040. switch (phy->type) {
  7041. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
  7042. read_func = bnx2x_8726_read_sfp_module_eeprom;
  7043. break;
  7044. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  7045. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  7046. read_func = bnx2x_8727_read_sfp_module_eeprom;
  7047. break;
  7048. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
  7049. read_func = bnx2x_warpcore_read_sfp_module_eeprom;
  7050. break;
  7051. default:
  7052. return -EOPNOTSUPP;
  7053. }
  7054. while (!rc && (byte_cnt > 0)) {
  7055. xfer_size = (byte_cnt > SFP_EEPROM_PAGE_SIZE) ?
  7056. SFP_EEPROM_PAGE_SIZE : byte_cnt;
  7057. rc = read_func(phy, params, dev_addr, addr, xfer_size,
  7058. user_data, 0);
  7059. byte_cnt -= xfer_size;
  7060. user_data += xfer_size;
  7061. addr += xfer_size;
  7062. }
  7063. return rc;
  7064. }
  7065. static int bnx2x_get_edc_mode(struct bnx2x_phy *phy,
  7066. struct link_params *params,
  7067. u16 *edc_mode)
  7068. {
  7069. struct bnx2x *bp = params->bp;
  7070. u32 sync_offset = 0, phy_idx, media_types;
  7071. u8 gport, val[2], check_limiting_mode = 0;
  7072. *edc_mode = EDC_MODE_LIMITING;
  7073. phy->media_type = ETH_PHY_UNSPECIFIED;
  7074. /* First check for copper cable */
  7075. if (bnx2x_read_sfp_module_eeprom(phy,
  7076. params,
  7077. I2C_DEV_ADDR_A0,
  7078. SFP_EEPROM_CON_TYPE_ADDR,
  7079. 2,
  7080. (u8 *)val) != 0) {
  7081. DP(NETIF_MSG_LINK, "Failed to read from SFP+ module EEPROM\n");
  7082. return -EINVAL;
  7083. }
  7084. switch (val[0]) {
  7085. case SFP_EEPROM_CON_TYPE_VAL_COPPER:
  7086. {
  7087. u8 copper_module_type;
  7088. phy->media_type = ETH_PHY_DA_TWINAX;
  7089. /* Check if its active cable (includes SFP+ module)
  7090. * of passive cable
  7091. */
  7092. if (bnx2x_read_sfp_module_eeprom(phy,
  7093. params,
  7094. I2C_DEV_ADDR_A0,
  7095. SFP_EEPROM_FC_TX_TECH_ADDR,
  7096. 1,
  7097. &copper_module_type) != 0) {
  7098. DP(NETIF_MSG_LINK,
  7099. "Failed to read copper-cable-type"
  7100. " from SFP+ EEPROM\n");
  7101. return -EINVAL;
  7102. }
  7103. if (copper_module_type &
  7104. SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE) {
  7105. DP(NETIF_MSG_LINK, "Active Copper cable detected\n");
  7106. check_limiting_mode = 1;
  7107. } else if (copper_module_type &
  7108. SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE) {
  7109. DP(NETIF_MSG_LINK,
  7110. "Passive Copper cable detected\n");
  7111. *edc_mode =
  7112. EDC_MODE_PASSIVE_DAC;
  7113. } else {
  7114. DP(NETIF_MSG_LINK,
  7115. "Unknown copper-cable-type 0x%x !!!\n",
  7116. copper_module_type);
  7117. return -EINVAL;
  7118. }
  7119. break;
  7120. }
  7121. case SFP_EEPROM_CON_TYPE_VAL_LC:
  7122. case SFP_EEPROM_CON_TYPE_VAL_RJ45:
  7123. check_limiting_mode = 1;
  7124. if ((val[1] & (SFP_EEPROM_COMP_CODE_SR_MASK |
  7125. SFP_EEPROM_COMP_CODE_LR_MASK |
  7126. SFP_EEPROM_COMP_CODE_LRM_MASK)) == 0) {
  7127. DP(NETIF_MSG_LINK, "1G SFP module detected\n");
  7128. gport = params->port;
  7129. phy->media_type = ETH_PHY_SFP_1G_FIBER;
  7130. if (phy->req_line_speed != SPEED_1000) {
  7131. phy->req_line_speed = SPEED_1000;
  7132. if (!CHIP_IS_E1x(bp)) {
  7133. gport = BP_PATH(bp) +
  7134. (params->port << 1);
  7135. }
  7136. netdev_err(bp->dev,
  7137. "Warning: Link speed was forced to 1000Mbps. Current SFP module in port %d is not compliant with 10G Ethernet\n",
  7138. gport);
  7139. }
  7140. } else {
  7141. int idx, cfg_idx = 0;
  7142. DP(NETIF_MSG_LINK, "10G Optic module detected\n");
  7143. for (idx = INT_PHY; idx < MAX_PHYS; idx++) {
  7144. if (params->phy[idx].type == phy->type) {
  7145. cfg_idx = LINK_CONFIG_IDX(idx);
  7146. break;
  7147. }
  7148. }
  7149. phy->media_type = ETH_PHY_SFPP_10G_FIBER;
  7150. phy->req_line_speed = params->req_line_speed[cfg_idx];
  7151. }
  7152. break;
  7153. default:
  7154. DP(NETIF_MSG_LINK, "Unable to determine module type 0x%x !!!\n",
  7155. val[0]);
  7156. return -EINVAL;
  7157. }
  7158. sync_offset = params->shmem_base +
  7159. offsetof(struct shmem_region,
  7160. dev_info.port_hw_config[params->port].media_type);
  7161. media_types = REG_RD(bp, sync_offset);
  7162. /* Update media type for non-PMF sync */
  7163. for (phy_idx = INT_PHY; phy_idx < MAX_PHYS; phy_idx++) {
  7164. if (&(params->phy[phy_idx]) == phy) {
  7165. media_types &= ~(PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK <<
  7166. (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT * phy_idx));
  7167. media_types |= ((phy->media_type &
  7168. PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) <<
  7169. (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT * phy_idx));
  7170. break;
  7171. }
  7172. }
  7173. REG_WR(bp, sync_offset, media_types);
  7174. if (check_limiting_mode) {
  7175. u8 options[SFP_EEPROM_OPTIONS_SIZE];
  7176. if (bnx2x_read_sfp_module_eeprom(phy,
  7177. params,
  7178. I2C_DEV_ADDR_A0,
  7179. SFP_EEPROM_OPTIONS_ADDR,
  7180. SFP_EEPROM_OPTIONS_SIZE,
  7181. options) != 0) {
  7182. DP(NETIF_MSG_LINK,
  7183. "Failed to read Option field from module EEPROM\n");
  7184. return -EINVAL;
  7185. }
  7186. if ((options[0] & SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK))
  7187. *edc_mode = EDC_MODE_LINEAR;
  7188. else
  7189. *edc_mode = EDC_MODE_LIMITING;
  7190. }
  7191. DP(NETIF_MSG_LINK, "EDC mode is set to 0x%x\n", *edc_mode);
  7192. return 0;
  7193. }
  7194. /* This function read the relevant field from the module (SFP+), and verify it
  7195. * is compliant with this board
  7196. */
  7197. static int bnx2x_verify_sfp_module(struct bnx2x_phy *phy,
  7198. struct link_params *params)
  7199. {
  7200. struct bnx2x *bp = params->bp;
  7201. u32 val, cmd;
  7202. u32 fw_resp, fw_cmd_param;
  7203. char vendor_name[SFP_EEPROM_VENDOR_NAME_SIZE+1];
  7204. char vendor_pn[SFP_EEPROM_PART_NO_SIZE+1];
  7205. phy->flags &= ~FLAGS_SFP_NOT_APPROVED;
  7206. val = REG_RD(bp, params->shmem_base +
  7207. offsetof(struct shmem_region, dev_info.
  7208. port_feature_config[params->port].config));
  7209. if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
  7210. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT) {
  7211. DP(NETIF_MSG_LINK, "NOT enforcing module verification\n");
  7212. return 0;
  7213. }
  7214. if (params->feature_config_flags &
  7215. FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY) {
  7216. /* Use specific phy request */
  7217. cmd = DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL;
  7218. } else if (params->feature_config_flags &
  7219. FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY) {
  7220. /* Use first phy request only in case of non-dual media*/
  7221. if (DUAL_MEDIA(params)) {
  7222. DP(NETIF_MSG_LINK,
  7223. "FW does not support OPT MDL verification\n");
  7224. return -EINVAL;
  7225. }
  7226. cmd = DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL;
  7227. } else {
  7228. /* No support in OPT MDL detection */
  7229. DP(NETIF_MSG_LINK,
  7230. "FW does not support OPT MDL verification\n");
  7231. return -EINVAL;
  7232. }
  7233. fw_cmd_param = FW_PARAM_SET(phy->addr, phy->type, phy->mdio_ctrl);
  7234. fw_resp = bnx2x_fw_command(bp, cmd, fw_cmd_param);
  7235. if (fw_resp == FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS) {
  7236. DP(NETIF_MSG_LINK, "Approved module\n");
  7237. return 0;
  7238. }
  7239. /* Format the warning message */
  7240. if (bnx2x_read_sfp_module_eeprom(phy,
  7241. params,
  7242. I2C_DEV_ADDR_A0,
  7243. SFP_EEPROM_VENDOR_NAME_ADDR,
  7244. SFP_EEPROM_VENDOR_NAME_SIZE,
  7245. (u8 *)vendor_name))
  7246. vendor_name[0] = '\0';
  7247. else
  7248. vendor_name[SFP_EEPROM_VENDOR_NAME_SIZE] = '\0';
  7249. if (bnx2x_read_sfp_module_eeprom(phy,
  7250. params,
  7251. I2C_DEV_ADDR_A0,
  7252. SFP_EEPROM_PART_NO_ADDR,
  7253. SFP_EEPROM_PART_NO_SIZE,
  7254. (u8 *)vendor_pn))
  7255. vendor_pn[0] = '\0';
  7256. else
  7257. vendor_pn[SFP_EEPROM_PART_NO_SIZE] = '\0';
  7258. netdev_err(bp->dev, "Warning: Unqualified SFP+ module detected,"
  7259. " Port %d from %s part number %s\n",
  7260. params->port, vendor_name, vendor_pn);
  7261. if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) !=
  7262. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_WARNING_MSG)
  7263. phy->flags |= FLAGS_SFP_NOT_APPROVED;
  7264. return -EINVAL;
  7265. }
  7266. static int bnx2x_wait_for_sfp_module_initialized(struct bnx2x_phy *phy,
  7267. struct link_params *params)
  7268. {
  7269. u8 val;
  7270. int rc;
  7271. struct bnx2x *bp = params->bp;
  7272. u16 timeout;
  7273. /* Initialization time after hot-plug may take up to 300ms for
  7274. * some phys type ( e.g. JDSU )
  7275. */
  7276. for (timeout = 0; timeout < 60; timeout++) {
  7277. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
  7278. rc = bnx2x_warpcore_read_sfp_module_eeprom(
  7279. phy, params, I2C_DEV_ADDR_A0, 1, 1, &val,
  7280. 1);
  7281. else
  7282. rc = bnx2x_read_sfp_module_eeprom(phy, params,
  7283. I2C_DEV_ADDR_A0,
  7284. 1, 1, &val);
  7285. if (rc == 0) {
  7286. DP(NETIF_MSG_LINK,
  7287. "SFP+ module initialization took %d ms\n",
  7288. timeout * 5);
  7289. return 0;
  7290. }
  7291. usleep_range(5000, 10000);
  7292. }
  7293. rc = bnx2x_read_sfp_module_eeprom(phy, params, I2C_DEV_ADDR_A0,
  7294. 1, 1, &val);
  7295. return rc;
  7296. }
  7297. static void bnx2x_8727_power_module(struct bnx2x *bp,
  7298. struct bnx2x_phy *phy,
  7299. u8 is_power_up) {
  7300. /* Make sure GPIOs are not using for LED mode */
  7301. u16 val;
  7302. /* In the GPIO register, bit 4 is use to determine if the GPIOs are
  7303. * operating as INPUT or as OUTPUT. Bit 1 is for input, and 0 for
  7304. * output
  7305. * Bits 0-1 determine the GPIOs value for OUTPUT in case bit 4 val is 0
  7306. * Bits 8-9 determine the GPIOs value for INPUT in case bit 4 val is 1
  7307. * where the 1st bit is the over-current(only input), and 2nd bit is
  7308. * for power( only output )
  7309. *
  7310. * In case of NOC feature is disabled and power is up, set GPIO control
  7311. * as input to enable listening of over-current indication
  7312. */
  7313. if (phy->flags & FLAGS_NOC)
  7314. return;
  7315. if (is_power_up)
  7316. val = (1<<4);
  7317. else
  7318. /* Set GPIO control to OUTPUT, and set the power bit
  7319. * to according to the is_power_up
  7320. */
  7321. val = (1<<1);
  7322. bnx2x_cl45_write(bp, phy,
  7323. MDIO_PMA_DEVAD,
  7324. MDIO_PMA_REG_8727_GPIO_CTRL,
  7325. val);
  7326. }
  7327. static int bnx2x_8726_set_limiting_mode(struct bnx2x *bp,
  7328. struct bnx2x_phy *phy,
  7329. u16 edc_mode)
  7330. {
  7331. u16 cur_limiting_mode;
  7332. bnx2x_cl45_read(bp, phy,
  7333. MDIO_PMA_DEVAD,
  7334. MDIO_PMA_REG_ROM_VER2,
  7335. &cur_limiting_mode);
  7336. DP(NETIF_MSG_LINK, "Current Limiting mode is 0x%x\n",
  7337. cur_limiting_mode);
  7338. if (edc_mode == EDC_MODE_LIMITING) {
  7339. DP(NETIF_MSG_LINK, "Setting LIMITING MODE\n");
  7340. bnx2x_cl45_write(bp, phy,
  7341. MDIO_PMA_DEVAD,
  7342. MDIO_PMA_REG_ROM_VER2,
  7343. EDC_MODE_LIMITING);
  7344. } else { /* LRM mode ( default )*/
  7345. DP(NETIF_MSG_LINK, "Setting LRM MODE\n");
  7346. /* Changing to LRM mode takes quite few seconds. So do it only
  7347. * if current mode is limiting (default is LRM)
  7348. */
  7349. if (cur_limiting_mode != EDC_MODE_LIMITING)
  7350. return 0;
  7351. bnx2x_cl45_write(bp, phy,
  7352. MDIO_PMA_DEVAD,
  7353. MDIO_PMA_REG_LRM_MODE,
  7354. 0);
  7355. bnx2x_cl45_write(bp, phy,
  7356. MDIO_PMA_DEVAD,
  7357. MDIO_PMA_REG_ROM_VER2,
  7358. 0x128);
  7359. bnx2x_cl45_write(bp, phy,
  7360. MDIO_PMA_DEVAD,
  7361. MDIO_PMA_REG_MISC_CTRL0,
  7362. 0x4008);
  7363. bnx2x_cl45_write(bp, phy,
  7364. MDIO_PMA_DEVAD,
  7365. MDIO_PMA_REG_LRM_MODE,
  7366. 0xaaaa);
  7367. }
  7368. return 0;
  7369. }
  7370. static int bnx2x_8727_set_limiting_mode(struct bnx2x *bp,
  7371. struct bnx2x_phy *phy,
  7372. u16 edc_mode)
  7373. {
  7374. u16 phy_identifier;
  7375. u16 rom_ver2_val;
  7376. bnx2x_cl45_read(bp, phy,
  7377. MDIO_PMA_DEVAD,
  7378. MDIO_PMA_REG_PHY_IDENTIFIER,
  7379. &phy_identifier);
  7380. bnx2x_cl45_write(bp, phy,
  7381. MDIO_PMA_DEVAD,
  7382. MDIO_PMA_REG_PHY_IDENTIFIER,
  7383. (phy_identifier & ~(1<<9)));
  7384. bnx2x_cl45_read(bp, phy,
  7385. MDIO_PMA_DEVAD,
  7386. MDIO_PMA_REG_ROM_VER2,
  7387. &rom_ver2_val);
  7388. /* Keep the MSB 8-bits, and set the LSB 8-bits with the edc_mode */
  7389. bnx2x_cl45_write(bp, phy,
  7390. MDIO_PMA_DEVAD,
  7391. MDIO_PMA_REG_ROM_VER2,
  7392. (rom_ver2_val & 0xff00) | (edc_mode & 0x00ff));
  7393. bnx2x_cl45_write(bp, phy,
  7394. MDIO_PMA_DEVAD,
  7395. MDIO_PMA_REG_PHY_IDENTIFIER,
  7396. (phy_identifier | (1<<9)));
  7397. return 0;
  7398. }
  7399. static void bnx2x_8727_specific_func(struct bnx2x_phy *phy,
  7400. struct link_params *params,
  7401. u32 action)
  7402. {
  7403. struct bnx2x *bp = params->bp;
  7404. u16 val;
  7405. switch (action) {
  7406. case DISABLE_TX:
  7407. bnx2x_sfp_set_transmitter(params, phy, 0);
  7408. break;
  7409. case ENABLE_TX:
  7410. if (!(phy->flags & FLAGS_SFP_NOT_APPROVED))
  7411. bnx2x_sfp_set_transmitter(params, phy, 1);
  7412. break;
  7413. case PHY_INIT:
  7414. bnx2x_cl45_write(bp, phy,
  7415. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
  7416. (1<<2) | (1<<5));
  7417. bnx2x_cl45_write(bp, phy,
  7418. MDIO_PMA_DEVAD, MDIO_PMA_LASI_TXCTRL,
  7419. 0);
  7420. bnx2x_cl45_write(bp, phy,
  7421. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x0006);
  7422. /* Make MOD_ABS give interrupt on change */
  7423. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  7424. MDIO_PMA_REG_8727_PCS_OPT_CTRL,
  7425. &val);
  7426. val |= (1<<12);
  7427. if (phy->flags & FLAGS_NOC)
  7428. val |= (3<<5);
  7429. /* Set 8727 GPIOs to input to allow reading from the 8727 GPIO0
  7430. * status which reflect SFP+ module over-current
  7431. */
  7432. if (!(phy->flags & FLAGS_NOC))
  7433. val &= 0xff8f; /* Reset bits 4-6 */
  7434. bnx2x_cl45_write(bp, phy,
  7435. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_PCS_OPT_CTRL,
  7436. val);
  7437. break;
  7438. default:
  7439. DP(NETIF_MSG_LINK, "Function 0x%x not supported by 8727\n",
  7440. action);
  7441. return;
  7442. }
  7443. }
  7444. static void bnx2x_set_e1e2_module_fault_led(struct link_params *params,
  7445. u8 gpio_mode)
  7446. {
  7447. struct bnx2x *bp = params->bp;
  7448. u32 fault_led_gpio = REG_RD(bp, params->shmem_base +
  7449. offsetof(struct shmem_region,
  7450. dev_info.port_hw_config[params->port].sfp_ctrl)) &
  7451. PORT_HW_CFG_FAULT_MODULE_LED_MASK;
  7452. switch (fault_led_gpio) {
  7453. case PORT_HW_CFG_FAULT_MODULE_LED_DISABLED:
  7454. return;
  7455. case PORT_HW_CFG_FAULT_MODULE_LED_GPIO0:
  7456. case PORT_HW_CFG_FAULT_MODULE_LED_GPIO1:
  7457. case PORT_HW_CFG_FAULT_MODULE_LED_GPIO2:
  7458. case PORT_HW_CFG_FAULT_MODULE_LED_GPIO3:
  7459. {
  7460. u8 gpio_port = bnx2x_get_gpio_port(params);
  7461. u16 gpio_pin = fault_led_gpio -
  7462. PORT_HW_CFG_FAULT_MODULE_LED_GPIO0;
  7463. DP(NETIF_MSG_LINK, "Set fault module-detected led "
  7464. "pin %x port %x mode %x\n",
  7465. gpio_pin, gpio_port, gpio_mode);
  7466. bnx2x_set_gpio(bp, gpio_pin, gpio_mode, gpio_port);
  7467. }
  7468. break;
  7469. default:
  7470. DP(NETIF_MSG_LINK, "Error: Invalid fault led mode 0x%x\n",
  7471. fault_led_gpio);
  7472. }
  7473. }
  7474. static void bnx2x_set_e3_module_fault_led(struct link_params *params,
  7475. u8 gpio_mode)
  7476. {
  7477. u32 pin_cfg;
  7478. u8 port = params->port;
  7479. struct bnx2x *bp = params->bp;
  7480. pin_cfg = (REG_RD(bp, params->shmem_base +
  7481. offsetof(struct shmem_region,
  7482. dev_info.port_hw_config[port].e3_sfp_ctrl)) &
  7483. PORT_HW_CFG_E3_FAULT_MDL_LED_MASK) >>
  7484. PORT_HW_CFG_E3_FAULT_MDL_LED_SHIFT;
  7485. DP(NETIF_MSG_LINK, "Setting Fault LED to %d using pin cfg %d\n",
  7486. gpio_mode, pin_cfg);
  7487. bnx2x_set_cfg_pin(bp, pin_cfg, gpio_mode);
  7488. }
  7489. static void bnx2x_set_sfp_module_fault_led(struct link_params *params,
  7490. u8 gpio_mode)
  7491. {
  7492. struct bnx2x *bp = params->bp;
  7493. DP(NETIF_MSG_LINK, "Setting SFP+ module fault LED to %d\n", gpio_mode);
  7494. if (CHIP_IS_E3(bp)) {
  7495. /* Low ==> if SFP+ module is supported otherwise
  7496. * High ==> if SFP+ module is not on the approved vendor list
  7497. */
  7498. bnx2x_set_e3_module_fault_led(params, gpio_mode);
  7499. } else
  7500. bnx2x_set_e1e2_module_fault_led(params, gpio_mode);
  7501. }
  7502. static void bnx2x_warpcore_hw_reset(struct bnx2x_phy *phy,
  7503. struct link_params *params)
  7504. {
  7505. struct bnx2x *bp = params->bp;
  7506. bnx2x_warpcore_power_module(params, 0);
  7507. /* Put Warpcore in low power mode */
  7508. REG_WR(bp, MISC_REG_WC0_RESET, 0x0c0e);
  7509. /* Put LCPLL in low power mode */
  7510. REG_WR(bp, MISC_REG_LCPLL_E40_PWRDWN, 1);
  7511. REG_WR(bp, MISC_REG_LCPLL_E40_RESETB_ANA, 0);
  7512. REG_WR(bp, MISC_REG_LCPLL_E40_RESETB_DIG, 0);
  7513. }
  7514. static void bnx2x_power_sfp_module(struct link_params *params,
  7515. struct bnx2x_phy *phy,
  7516. u8 power)
  7517. {
  7518. struct bnx2x *bp = params->bp;
  7519. DP(NETIF_MSG_LINK, "Setting SFP+ power to %x\n", power);
  7520. switch (phy->type) {
  7521. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  7522. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  7523. bnx2x_8727_power_module(params->bp, phy, power);
  7524. break;
  7525. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
  7526. bnx2x_warpcore_power_module(params, power);
  7527. break;
  7528. default:
  7529. break;
  7530. }
  7531. }
  7532. static void bnx2x_warpcore_set_limiting_mode(struct link_params *params,
  7533. struct bnx2x_phy *phy,
  7534. u16 edc_mode)
  7535. {
  7536. u16 val = 0;
  7537. u16 mode = MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_DEFAULT;
  7538. struct bnx2x *bp = params->bp;
  7539. u8 lane = bnx2x_get_warpcore_lane(phy, params);
  7540. /* This is a global register which controls all lanes */
  7541. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  7542. MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE, &val);
  7543. val &= ~(0xf << (lane << 2));
  7544. switch (edc_mode) {
  7545. case EDC_MODE_LINEAR:
  7546. case EDC_MODE_LIMITING:
  7547. mode = MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_DEFAULT;
  7548. break;
  7549. case EDC_MODE_PASSIVE_DAC:
  7550. mode = MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_DAC;
  7551. break;
  7552. default:
  7553. break;
  7554. }
  7555. val |= (mode << (lane << 2));
  7556. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  7557. MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE, val);
  7558. /* A must read */
  7559. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  7560. MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE, &val);
  7561. /* Restart microcode to re-read the new mode */
  7562. bnx2x_warpcore_reset_lane(bp, phy, 1);
  7563. bnx2x_warpcore_reset_lane(bp, phy, 0);
  7564. }
  7565. static void bnx2x_set_limiting_mode(struct link_params *params,
  7566. struct bnx2x_phy *phy,
  7567. u16 edc_mode)
  7568. {
  7569. switch (phy->type) {
  7570. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
  7571. bnx2x_8726_set_limiting_mode(params->bp, phy, edc_mode);
  7572. break;
  7573. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  7574. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  7575. bnx2x_8727_set_limiting_mode(params->bp, phy, edc_mode);
  7576. break;
  7577. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
  7578. bnx2x_warpcore_set_limiting_mode(params, phy, edc_mode);
  7579. break;
  7580. }
  7581. }
  7582. int bnx2x_sfp_module_detection(struct bnx2x_phy *phy,
  7583. struct link_params *params)
  7584. {
  7585. struct bnx2x *bp = params->bp;
  7586. u16 edc_mode;
  7587. int rc = 0;
  7588. u32 val = REG_RD(bp, params->shmem_base +
  7589. offsetof(struct shmem_region, dev_info.
  7590. port_feature_config[params->port].config));
  7591. /* Enabled transmitter by default */
  7592. bnx2x_sfp_set_transmitter(params, phy, 1);
  7593. DP(NETIF_MSG_LINK, "SFP+ module plugged in/out detected on port %d\n",
  7594. params->port);
  7595. /* Power up module */
  7596. bnx2x_power_sfp_module(params, phy, 1);
  7597. if (bnx2x_get_edc_mode(phy, params, &edc_mode) != 0) {
  7598. DP(NETIF_MSG_LINK, "Failed to get valid module type\n");
  7599. return -EINVAL;
  7600. } else if (bnx2x_verify_sfp_module(phy, params) != 0) {
  7601. /* Check SFP+ module compatibility */
  7602. DP(NETIF_MSG_LINK, "Module verification failed!!\n");
  7603. rc = -EINVAL;
  7604. /* Turn on fault module-detected led */
  7605. bnx2x_set_sfp_module_fault_led(params,
  7606. MISC_REGISTERS_GPIO_HIGH);
  7607. /* Check if need to power down the SFP+ module */
  7608. if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
  7609. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN) {
  7610. DP(NETIF_MSG_LINK, "Shutdown SFP+ module!!\n");
  7611. bnx2x_power_sfp_module(params, phy, 0);
  7612. return rc;
  7613. }
  7614. } else {
  7615. /* Turn off fault module-detected led */
  7616. bnx2x_set_sfp_module_fault_led(params, MISC_REGISTERS_GPIO_LOW);
  7617. }
  7618. /* Check and set limiting mode / LRM mode on 8726. On 8727 it
  7619. * is done automatically
  7620. */
  7621. bnx2x_set_limiting_mode(params, phy, edc_mode);
  7622. /* Disable transmit for this module if the module is not approved, and
  7623. * laser needs to be disabled.
  7624. */
  7625. if ((rc) &&
  7626. ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
  7627. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER))
  7628. bnx2x_sfp_set_transmitter(params, phy, 0);
  7629. return rc;
  7630. }
  7631. void bnx2x_handle_module_detect_int(struct link_params *params)
  7632. {
  7633. struct bnx2x *bp = params->bp;
  7634. struct bnx2x_phy *phy;
  7635. u32 gpio_val;
  7636. u8 gpio_num, gpio_port;
  7637. if (CHIP_IS_E3(bp)) {
  7638. phy = &params->phy[INT_PHY];
  7639. /* Always enable TX laser,will be disabled in case of fault */
  7640. bnx2x_sfp_set_transmitter(params, phy, 1);
  7641. } else {
  7642. phy = &params->phy[EXT_PHY1];
  7643. }
  7644. if (bnx2x_get_mod_abs_int_cfg(bp, params->chip_id, params->shmem_base,
  7645. params->port, &gpio_num, &gpio_port) ==
  7646. -EINVAL) {
  7647. DP(NETIF_MSG_LINK, "Failed to get MOD_ABS interrupt config\n");
  7648. return;
  7649. }
  7650. /* Set valid module led off */
  7651. bnx2x_set_sfp_module_fault_led(params, MISC_REGISTERS_GPIO_HIGH);
  7652. /* Get current gpio val reflecting module plugged in / out*/
  7653. gpio_val = bnx2x_get_gpio(bp, gpio_num, gpio_port);
  7654. /* Call the handling function in case module is detected */
  7655. if (gpio_val == 0) {
  7656. bnx2x_set_mdio_emac_per_phy(bp, params);
  7657. bnx2x_set_aer_mmd(params, phy);
  7658. bnx2x_power_sfp_module(params, phy, 1);
  7659. bnx2x_set_gpio_int(bp, gpio_num,
  7660. MISC_REGISTERS_GPIO_INT_OUTPUT_CLR,
  7661. gpio_port);
  7662. if (bnx2x_wait_for_sfp_module_initialized(phy, params) == 0) {
  7663. bnx2x_sfp_module_detection(phy, params);
  7664. if (CHIP_IS_E3(bp)) {
  7665. u16 rx_tx_in_reset;
  7666. /* In case WC is out of reset, reconfigure the
  7667. * link speed while taking into account 1G
  7668. * module limitation.
  7669. */
  7670. bnx2x_cl45_read(bp, phy,
  7671. MDIO_WC_DEVAD,
  7672. MDIO_WC_REG_DIGITAL5_MISC6,
  7673. &rx_tx_in_reset);
  7674. if ((!rx_tx_in_reset) &&
  7675. (params->link_flags &
  7676. PHY_INITIALIZED)) {
  7677. bnx2x_warpcore_reset_lane(bp, phy, 1);
  7678. bnx2x_warpcore_config_sfi(phy, params);
  7679. bnx2x_warpcore_reset_lane(bp, phy, 0);
  7680. }
  7681. }
  7682. } else {
  7683. DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
  7684. }
  7685. } else {
  7686. bnx2x_set_gpio_int(bp, gpio_num,
  7687. MISC_REGISTERS_GPIO_INT_OUTPUT_SET,
  7688. gpio_port);
  7689. /* Module was plugged out.
  7690. * Disable transmit for this module
  7691. */
  7692. phy->media_type = ETH_PHY_NOT_PRESENT;
  7693. }
  7694. }
  7695. /******************************************************************/
  7696. /* Used by 8706 and 8727 */
  7697. /******************************************************************/
  7698. static void bnx2x_sfp_mask_fault(struct bnx2x *bp,
  7699. struct bnx2x_phy *phy,
  7700. u16 alarm_status_offset,
  7701. u16 alarm_ctrl_offset)
  7702. {
  7703. u16 alarm_status, val;
  7704. bnx2x_cl45_read(bp, phy,
  7705. MDIO_PMA_DEVAD, alarm_status_offset,
  7706. &alarm_status);
  7707. bnx2x_cl45_read(bp, phy,
  7708. MDIO_PMA_DEVAD, alarm_status_offset,
  7709. &alarm_status);
  7710. /* Mask or enable the fault event. */
  7711. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, alarm_ctrl_offset, &val);
  7712. if (alarm_status & (1<<0))
  7713. val &= ~(1<<0);
  7714. else
  7715. val |= (1<<0);
  7716. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, alarm_ctrl_offset, val);
  7717. }
  7718. /******************************************************************/
  7719. /* common BCM8706/BCM8726 PHY SECTION */
  7720. /******************************************************************/
  7721. static u8 bnx2x_8706_8726_read_status(struct bnx2x_phy *phy,
  7722. struct link_params *params,
  7723. struct link_vars *vars)
  7724. {
  7725. u8 link_up = 0;
  7726. u16 val1, val2, rx_sd, pcs_status;
  7727. struct bnx2x *bp = params->bp;
  7728. DP(NETIF_MSG_LINK, "XGXS 8706/8726\n");
  7729. /* Clear RX Alarm*/
  7730. bnx2x_cl45_read(bp, phy,
  7731. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &val2);
  7732. bnx2x_sfp_mask_fault(bp, phy, MDIO_PMA_LASI_TXSTAT,
  7733. MDIO_PMA_LASI_TXCTRL);
  7734. /* Clear LASI indication*/
  7735. bnx2x_cl45_read(bp, phy,
  7736. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
  7737. bnx2x_cl45_read(bp, phy,
  7738. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val2);
  7739. DP(NETIF_MSG_LINK, "8706/8726 LASI status 0x%x--> 0x%x\n", val1, val2);
  7740. bnx2x_cl45_read(bp, phy,
  7741. MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD, &rx_sd);
  7742. bnx2x_cl45_read(bp, phy,
  7743. MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &pcs_status);
  7744. bnx2x_cl45_read(bp, phy,
  7745. MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &val2);
  7746. bnx2x_cl45_read(bp, phy,
  7747. MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &val2);
  7748. DP(NETIF_MSG_LINK, "8706/8726 rx_sd 0x%x pcs_status 0x%x 1Gbps"
  7749. " link_status 0x%x\n", rx_sd, pcs_status, val2);
  7750. /* Link is up if both bit 0 of pmd_rx_sd and bit 0 of pcs_status
  7751. * are set, or if the autoneg bit 1 is set
  7752. */
  7753. link_up = ((rx_sd & pcs_status & 0x1) || (val2 & (1<<1)));
  7754. if (link_up) {
  7755. if (val2 & (1<<1))
  7756. vars->line_speed = SPEED_1000;
  7757. else
  7758. vars->line_speed = SPEED_10000;
  7759. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  7760. vars->duplex = DUPLEX_FULL;
  7761. }
  7762. /* Capture 10G link fault. Read twice to clear stale value. */
  7763. if (vars->line_speed == SPEED_10000) {
  7764. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  7765. MDIO_PMA_LASI_TXSTAT, &val1);
  7766. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  7767. MDIO_PMA_LASI_TXSTAT, &val1);
  7768. if (val1 & (1<<0))
  7769. vars->fault_detected = 1;
  7770. }
  7771. return link_up;
  7772. }
  7773. /******************************************************************/
  7774. /* BCM8706 PHY SECTION */
  7775. /******************************************************************/
  7776. static u8 bnx2x_8706_config_init(struct bnx2x_phy *phy,
  7777. struct link_params *params,
  7778. struct link_vars *vars)
  7779. {
  7780. u32 tx_en_mode;
  7781. u16 cnt, val, tmp1;
  7782. struct bnx2x *bp = params->bp;
  7783. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  7784. MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
  7785. /* HW reset */
  7786. bnx2x_ext_phy_hw_reset(bp, params->port);
  7787. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0xa040);
  7788. bnx2x_wait_reset_complete(bp, phy, params);
  7789. /* Wait until fw is loaded */
  7790. for (cnt = 0; cnt < 100; cnt++) {
  7791. bnx2x_cl45_read(bp, phy,
  7792. MDIO_PMA_DEVAD, MDIO_PMA_REG_ROM_VER1, &val);
  7793. if (val)
  7794. break;
  7795. usleep_range(10000, 20000);
  7796. }
  7797. DP(NETIF_MSG_LINK, "XGXS 8706 is initialized after %d ms\n", cnt);
  7798. if ((params->feature_config_flags &
  7799. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
  7800. u8 i;
  7801. u16 reg;
  7802. for (i = 0; i < 4; i++) {
  7803. reg = MDIO_XS_8706_REG_BANK_RX0 +
  7804. i*(MDIO_XS_8706_REG_BANK_RX1 -
  7805. MDIO_XS_8706_REG_BANK_RX0);
  7806. bnx2x_cl45_read(bp, phy, MDIO_XS_DEVAD, reg, &val);
  7807. /* Clear first 3 bits of the control */
  7808. val &= ~0x7;
  7809. /* Set control bits according to configuration */
  7810. val |= (phy->rx_preemphasis[i] & 0x7);
  7811. DP(NETIF_MSG_LINK, "Setting RX Equalizer to BCM8706"
  7812. " reg 0x%x <-- val 0x%x\n", reg, val);
  7813. bnx2x_cl45_write(bp, phy, MDIO_XS_DEVAD, reg, val);
  7814. }
  7815. }
  7816. /* Force speed */
  7817. if (phy->req_line_speed == SPEED_10000) {
  7818. DP(NETIF_MSG_LINK, "XGXS 8706 force 10Gbps\n");
  7819. bnx2x_cl45_write(bp, phy,
  7820. MDIO_PMA_DEVAD,
  7821. MDIO_PMA_REG_DIGITAL_CTRL, 0x400);
  7822. bnx2x_cl45_write(bp, phy,
  7823. MDIO_PMA_DEVAD, MDIO_PMA_LASI_TXCTRL,
  7824. 0);
  7825. /* Arm LASI for link and Tx fault. */
  7826. bnx2x_cl45_write(bp, phy,
  7827. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 3);
  7828. } else {
  7829. /* Force 1Gbps using autoneg with 1G advertisement */
  7830. /* Allow CL37 through CL73 */
  7831. DP(NETIF_MSG_LINK, "XGXS 8706 AutoNeg\n");
  7832. bnx2x_cl45_write(bp, phy,
  7833. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_CL73, 0x040c);
  7834. /* Enable Full-Duplex advertisement on CL37 */
  7835. bnx2x_cl45_write(bp, phy,
  7836. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LP, 0x0020);
  7837. /* Enable CL37 AN */
  7838. bnx2x_cl45_write(bp, phy,
  7839. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
  7840. /* 1G support */
  7841. bnx2x_cl45_write(bp, phy,
  7842. MDIO_AN_DEVAD, MDIO_AN_REG_ADV, (1<<5));
  7843. /* Enable clause 73 AN */
  7844. bnx2x_cl45_write(bp, phy,
  7845. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
  7846. bnx2x_cl45_write(bp, phy,
  7847. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
  7848. 0x0400);
  7849. bnx2x_cl45_write(bp, phy,
  7850. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL,
  7851. 0x0004);
  7852. }
  7853. bnx2x_save_bcm_spirom_ver(bp, phy, params->port);
  7854. /* If TX Laser is controlled by GPIO_0, do not let PHY go into low
  7855. * power mode, if TX Laser is disabled
  7856. */
  7857. tx_en_mode = REG_RD(bp, params->shmem_base +
  7858. offsetof(struct shmem_region,
  7859. dev_info.port_hw_config[params->port].sfp_ctrl))
  7860. & PORT_HW_CFG_TX_LASER_MASK;
  7861. if (tx_en_mode == PORT_HW_CFG_TX_LASER_GPIO0) {
  7862. DP(NETIF_MSG_LINK, "Enabling TXONOFF_PWRDN_DIS\n");
  7863. bnx2x_cl45_read(bp, phy,
  7864. MDIO_PMA_DEVAD, MDIO_PMA_REG_DIGITAL_CTRL, &tmp1);
  7865. tmp1 |= 0x1;
  7866. bnx2x_cl45_write(bp, phy,
  7867. MDIO_PMA_DEVAD, MDIO_PMA_REG_DIGITAL_CTRL, tmp1);
  7868. }
  7869. return 0;
  7870. }
  7871. static int bnx2x_8706_read_status(struct bnx2x_phy *phy,
  7872. struct link_params *params,
  7873. struct link_vars *vars)
  7874. {
  7875. return bnx2x_8706_8726_read_status(phy, params, vars);
  7876. }
  7877. /******************************************************************/
  7878. /* BCM8726 PHY SECTION */
  7879. /******************************************************************/
  7880. static void bnx2x_8726_config_loopback(struct bnx2x_phy *phy,
  7881. struct link_params *params)
  7882. {
  7883. struct bnx2x *bp = params->bp;
  7884. DP(NETIF_MSG_LINK, "PMA/PMD ext_phy_loopback: 8726\n");
  7885. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x0001);
  7886. }
  7887. static void bnx2x_8726_external_rom_boot(struct bnx2x_phy *phy,
  7888. struct link_params *params)
  7889. {
  7890. struct bnx2x *bp = params->bp;
  7891. /* Need to wait 100ms after reset */
  7892. msleep(100);
  7893. /* Micro controller re-boot */
  7894. bnx2x_cl45_write(bp, phy,
  7895. MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x018B);
  7896. /* Set soft reset */
  7897. bnx2x_cl45_write(bp, phy,
  7898. MDIO_PMA_DEVAD,
  7899. MDIO_PMA_REG_GEN_CTRL,
  7900. MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
  7901. bnx2x_cl45_write(bp, phy,
  7902. MDIO_PMA_DEVAD,
  7903. MDIO_PMA_REG_MISC_CTRL1, 0x0001);
  7904. bnx2x_cl45_write(bp, phy,
  7905. MDIO_PMA_DEVAD,
  7906. MDIO_PMA_REG_GEN_CTRL,
  7907. MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
  7908. /* Wait for 150ms for microcode load */
  7909. msleep(150);
  7910. /* Disable serial boot control, tristates pins SS_N, SCK, MOSI, MISO */
  7911. bnx2x_cl45_write(bp, phy,
  7912. MDIO_PMA_DEVAD,
  7913. MDIO_PMA_REG_MISC_CTRL1, 0x0000);
  7914. msleep(200);
  7915. bnx2x_save_bcm_spirom_ver(bp, phy, params->port);
  7916. }
  7917. static u8 bnx2x_8726_read_status(struct bnx2x_phy *phy,
  7918. struct link_params *params,
  7919. struct link_vars *vars)
  7920. {
  7921. struct bnx2x *bp = params->bp;
  7922. u16 val1;
  7923. u8 link_up = bnx2x_8706_8726_read_status(phy, params, vars);
  7924. if (link_up) {
  7925. bnx2x_cl45_read(bp, phy,
  7926. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER,
  7927. &val1);
  7928. if (val1 & (1<<15)) {
  7929. DP(NETIF_MSG_LINK, "Tx is disabled\n");
  7930. link_up = 0;
  7931. vars->line_speed = 0;
  7932. }
  7933. }
  7934. return link_up;
  7935. }
  7936. static int bnx2x_8726_config_init(struct bnx2x_phy *phy,
  7937. struct link_params *params,
  7938. struct link_vars *vars)
  7939. {
  7940. struct bnx2x *bp = params->bp;
  7941. DP(NETIF_MSG_LINK, "Initializing BCM8726\n");
  7942. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
  7943. bnx2x_wait_reset_complete(bp, phy, params);
  7944. bnx2x_8726_external_rom_boot(phy, params);
  7945. /* Need to call module detected on initialization since the module
  7946. * detection triggered by actual module insertion might occur before
  7947. * driver is loaded, and when driver is loaded, it reset all
  7948. * registers, including the transmitter
  7949. */
  7950. bnx2x_sfp_module_detection(phy, params);
  7951. if (phy->req_line_speed == SPEED_1000) {
  7952. DP(NETIF_MSG_LINK, "Setting 1G force\n");
  7953. bnx2x_cl45_write(bp, phy,
  7954. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x40);
  7955. bnx2x_cl45_write(bp, phy,
  7956. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0xD);
  7957. bnx2x_cl45_write(bp, phy,
  7958. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x5);
  7959. bnx2x_cl45_write(bp, phy,
  7960. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
  7961. 0x400);
  7962. } else if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
  7963. (phy->speed_cap_mask &
  7964. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G) &&
  7965. ((phy->speed_cap_mask &
  7966. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) !=
  7967. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
  7968. DP(NETIF_MSG_LINK, "Setting 1G clause37\n");
  7969. /* Set Flow control */
  7970. bnx2x_ext_phy_set_pause(params, phy, vars);
  7971. bnx2x_cl45_write(bp, phy,
  7972. MDIO_AN_DEVAD, MDIO_AN_REG_ADV, 0x20);
  7973. bnx2x_cl45_write(bp, phy,
  7974. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_CL73, 0x040c);
  7975. bnx2x_cl45_write(bp, phy,
  7976. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, 0x0020);
  7977. bnx2x_cl45_write(bp, phy,
  7978. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
  7979. bnx2x_cl45_write(bp, phy,
  7980. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
  7981. /* Enable RX-ALARM control to receive interrupt for 1G speed
  7982. * change
  7983. */
  7984. bnx2x_cl45_write(bp, phy,
  7985. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x4);
  7986. bnx2x_cl45_write(bp, phy,
  7987. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
  7988. 0x400);
  7989. } else { /* Default 10G. Set only LASI control */
  7990. bnx2x_cl45_write(bp, phy,
  7991. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 1);
  7992. }
  7993. /* Set TX PreEmphasis if needed */
  7994. if ((params->feature_config_flags &
  7995. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
  7996. DP(NETIF_MSG_LINK,
  7997. "Setting TX_CTRL1 0x%x, TX_CTRL2 0x%x\n",
  7998. phy->tx_preemphasis[0],
  7999. phy->tx_preemphasis[1]);
  8000. bnx2x_cl45_write(bp, phy,
  8001. MDIO_PMA_DEVAD,
  8002. MDIO_PMA_REG_8726_TX_CTRL1,
  8003. phy->tx_preemphasis[0]);
  8004. bnx2x_cl45_write(bp, phy,
  8005. MDIO_PMA_DEVAD,
  8006. MDIO_PMA_REG_8726_TX_CTRL2,
  8007. phy->tx_preemphasis[1]);
  8008. }
  8009. return 0;
  8010. }
  8011. static void bnx2x_8726_link_reset(struct bnx2x_phy *phy,
  8012. struct link_params *params)
  8013. {
  8014. struct bnx2x *bp = params->bp;
  8015. DP(NETIF_MSG_LINK, "bnx2x_8726_link_reset port %d\n", params->port);
  8016. /* Set serial boot control for external load */
  8017. bnx2x_cl45_write(bp, phy,
  8018. MDIO_PMA_DEVAD,
  8019. MDIO_PMA_REG_GEN_CTRL, 0x0001);
  8020. }
  8021. /******************************************************************/
  8022. /* BCM8727 PHY SECTION */
  8023. /******************************************************************/
  8024. static void bnx2x_8727_set_link_led(struct bnx2x_phy *phy,
  8025. struct link_params *params, u8 mode)
  8026. {
  8027. struct bnx2x *bp = params->bp;
  8028. u16 led_mode_bitmask = 0;
  8029. u16 gpio_pins_bitmask = 0;
  8030. u16 val;
  8031. /* Only NOC flavor requires to set the LED specifically */
  8032. if (!(phy->flags & FLAGS_NOC))
  8033. return;
  8034. switch (mode) {
  8035. case LED_MODE_FRONT_PANEL_OFF:
  8036. case LED_MODE_OFF:
  8037. led_mode_bitmask = 0;
  8038. gpio_pins_bitmask = 0x03;
  8039. break;
  8040. case LED_MODE_ON:
  8041. led_mode_bitmask = 0;
  8042. gpio_pins_bitmask = 0x02;
  8043. break;
  8044. case LED_MODE_OPER:
  8045. led_mode_bitmask = 0x60;
  8046. gpio_pins_bitmask = 0x11;
  8047. break;
  8048. }
  8049. bnx2x_cl45_read(bp, phy,
  8050. MDIO_PMA_DEVAD,
  8051. MDIO_PMA_REG_8727_PCS_OPT_CTRL,
  8052. &val);
  8053. val &= 0xff8f;
  8054. val |= led_mode_bitmask;
  8055. bnx2x_cl45_write(bp, phy,
  8056. MDIO_PMA_DEVAD,
  8057. MDIO_PMA_REG_8727_PCS_OPT_CTRL,
  8058. val);
  8059. bnx2x_cl45_read(bp, phy,
  8060. MDIO_PMA_DEVAD,
  8061. MDIO_PMA_REG_8727_GPIO_CTRL,
  8062. &val);
  8063. val &= 0xffe0;
  8064. val |= gpio_pins_bitmask;
  8065. bnx2x_cl45_write(bp, phy,
  8066. MDIO_PMA_DEVAD,
  8067. MDIO_PMA_REG_8727_GPIO_CTRL,
  8068. val);
  8069. }
  8070. static void bnx2x_8727_hw_reset(struct bnx2x_phy *phy,
  8071. struct link_params *params) {
  8072. u32 swap_val, swap_override;
  8073. u8 port;
  8074. /* The PHY reset is controlled by GPIO 1. Fake the port number
  8075. * to cancel the swap done in set_gpio()
  8076. */
  8077. struct bnx2x *bp = params->bp;
  8078. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  8079. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  8080. port = (swap_val && swap_override) ^ 1;
  8081. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  8082. MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
  8083. }
  8084. static void bnx2x_8727_config_speed(struct bnx2x_phy *phy,
  8085. struct link_params *params)
  8086. {
  8087. struct bnx2x *bp = params->bp;
  8088. u16 tmp1, val;
  8089. /* Set option 1G speed */
  8090. if ((phy->req_line_speed == SPEED_1000) ||
  8091. (phy->media_type == ETH_PHY_SFP_1G_FIBER)) {
  8092. DP(NETIF_MSG_LINK, "Setting 1G force\n");
  8093. bnx2x_cl45_write(bp, phy,
  8094. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x40);
  8095. bnx2x_cl45_write(bp, phy,
  8096. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0xD);
  8097. bnx2x_cl45_read(bp, phy,
  8098. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, &tmp1);
  8099. DP(NETIF_MSG_LINK, "1.7 = 0x%x\n", tmp1);
  8100. /* Power down the XAUI until link is up in case of dual-media
  8101. * and 1G
  8102. */
  8103. if (DUAL_MEDIA(params)) {
  8104. bnx2x_cl45_read(bp, phy,
  8105. MDIO_PMA_DEVAD,
  8106. MDIO_PMA_REG_8727_PCS_GP, &val);
  8107. val |= (3<<10);
  8108. bnx2x_cl45_write(bp, phy,
  8109. MDIO_PMA_DEVAD,
  8110. MDIO_PMA_REG_8727_PCS_GP, val);
  8111. }
  8112. } else if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
  8113. ((phy->speed_cap_mask &
  8114. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) &&
  8115. ((phy->speed_cap_mask &
  8116. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) !=
  8117. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
  8118. DP(NETIF_MSG_LINK, "Setting 1G clause37\n");
  8119. bnx2x_cl45_write(bp, phy,
  8120. MDIO_AN_DEVAD, MDIO_AN_REG_8727_MISC_CTRL, 0);
  8121. bnx2x_cl45_write(bp, phy,
  8122. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1300);
  8123. } else {
  8124. /* Since the 8727 has only single reset pin, need to set the 10G
  8125. * registers although it is default
  8126. */
  8127. bnx2x_cl45_write(bp, phy,
  8128. MDIO_AN_DEVAD, MDIO_AN_REG_8727_MISC_CTRL,
  8129. 0x0020);
  8130. bnx2x_cl45_write(bp, phy,
  8131. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x0100);
  8132. bnx2x_cl45_write(bp, phy,
  8133. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x2040);
  8134. bnx2x_cl45_write(bp, phy,
  8135. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2,
  8136. 0x0008);
  8137. }
  8138. }
  8139. static int bnx2x_8727_config_init(struct bnx2x_phy *phy,
  8140. struct link_params *params,
  8141. struct link_vars *vars)
  8142. {
  8143. u32 tx_en_mode;
  8144. u16 tmp1, mod_abs, tmp2;
  8145. struct bnx2x *bp = params->bp;
  8146. /* Enable PMD link, MOD_ABS_FLT, and 1G link alarm */
  8147. bnx2x_wait_reset_complete(bp, phy, params);
  8148. DP(NETIF_MSG_LINK, "Initializing BCM8727\n");
  8149. bnx2x_8727_specific_func(phy, params, PHY_INIT);
  8150. /* Initially configure MOD_ABS to interrupt when module is
  8151. * presence( bit 8)
  8152. */
  8153. bnx2x_cl45_read(bp, phy,
  8154. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
  8155. /* Set EDC off by setting OPTXLOS signal input to low (bit 9).
  8156. * When the EDC is off it locks onto a reference clock and avoids
  8157. * becoming 'lost'
  8158. */
  8159. mod_abs &= ~(1<<8);
  8160. if (!(phy->flags & FLAGS_NOC))
  8161. mod_abs &= ~(1<<9);
  8162. bnx2x_cl45_write(bp, phy,
  8163. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
  8164. /* Enable/Disable PHY transmitter output */
  8165. bnx2x_set_disable_pmd_transmit(params, phy, 0);
  8166. bnx2x_8727_power_module(bp, phy, 1);
  8167. bnx2x_cl45_read(bp, phy,
  8168. MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &tmp1);
  8169. bnx2x_cl45_read(bp, phy,
  8170. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &tmp1);
  8171. bnx2x_8727_config_speed(phy, params);
  8172. /* Set TX PreEmphasis if needed */
  8173. if ((params->feature_config_flags &
  8174. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
  8175. DP(NETIF_MSG_LINK, "Setting TX_CTRL1 0x%x, TX_CTRL2 0x%x\n",
  8176. phy->tx_preemphasis[0],
  8177. phy->tx_preemphasis[1]);
  8178. bnx2x_cl45_write(bp, phy,
  8179. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TX_CTRL1,
  8180. phy->tx_preemphasis[0]);
  8181. bnx2x_cl45_write(bp, phy,
  8182. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TX_CTRL2,
  8183. phy->tx_preemphasis[1]);
  8184. }
  8185. /* If TX Laser is controlled by GPIO_0, do not let PHY go into low
  8186. * power mode, if TX Laser is disabled
  8187. */
  8188. tx_en_mode = REG_RD(bp, params->shmem_base +
  8189. offsetof(struct shmem_region,
  8190. dev_info.port_hw_config[params->port].sfp_ctrl))
  8191. & PORT_HW_CFG_TX_LASER_MASK;
  8192. if (tx_en_mode == PORT_HW_CFG_TX_LASER_GPIO0) {
  8193. DP(NETIF_MSG_LINK, "Enabling TXONOFF_PWRDN_DIS\n");
  8194. bnx2x_cl45_read(bp, phy,
  8195. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_OPT_CFG_REG, &tmp2);
  8196. tmp2 |= 0x1000;
  8197. tmp2 &= 0xFFEF;
  8198. bnx2x_cl45_write(bp, phy,
  8199. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_OPT_CFG_REG, tmp2);
  8200. bnx2x_cl45_read(bp, phy,
  8201. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER,
  8202. &tmp2);
  8203. bnx2x_cl45_write(bp, phy,
  8204. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER,
  8205. (tmp2 & 0x7fff));
  8206. }
  8207. return 0;
  8208. }
  8209. static void bnx2x_8727_handle_mod_abs(struct bnx2x_phy *phy,
  8210. struct link_params *params)
  8211. {
  8212. struct bnx2x *bp = params->bp;
  8213. u16 mod_abs, rx_alarm_status;
  8214. u32 val = REG_RD(bp, params->shmem_base +
  8215. offsetof(struct shmem_region, dev_info.
  8216. port_feature_config[params->port].
  8217. config));
  8218. bnx2x_cl45_read(bp, phy,
  8219. MDIO_PMA_DEVAD,
  8220. MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
  8221. if (mod_abs & (1<<8)) {
  8222. /* Module is absent */
  8223. DP(NETIF_MSG_LINK,
  8224. "MOD_ABS indication show module is absent\n");
  8225. phy->media_type = ETH_PHY_NOT_PRESENT;
  8226. /* 1. Set mod_abs to detect next module
  8227. * presence event
  8228. * 2. Set EDC off by setting OPTXLOS signal input to low
  8229. * (bit 9).
  8230. * When the EDC is off it locks onto a reference clock and
  8231. * avoids becoming 'lost'.
  8232. */
  8233. mod_abs &= ~(1<<8);
  8234. if (!(phy->flags & FLAGS_NOC))
  8235. mod_abs &= ~(1<<9);
  8236. bnx2x_cl45_write(bp, phy,
  8237. MDIO_PMA_DEVAD,
  8238. MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
  8239. /* Clear RX alarm since it stays up as long as
  8240. * the mod_abs wasn't changed
  8241. */
  8242. bnx2x_cl45_read(bp, phy,
  8243. MDIO_PMA_DEVAD,
  8244. MDIO_PMA_LASI_RXSTAT, &rx_alarm_status);
  8245. } else {
  8246. /* Module is present */
  8247. DP(NETIF_MSG_LINK,
  8248. "MOD_ABS indication show module is present\n");
  8249. /* First disable transmitter, and if the module is ok, the
  8250. * module_detection will enable it
  8251. * 1. Set mod_abs to detect next module absent event ( bit 8)
  8252. * 2. Restore the default polarity of the OPRXLOS signal and
  8253. * this signal will then correctly indicate the presence or
  8254. * absence of the Rx signal. (bit 9)
  8255. */
  8256. mod_abs |= (1<<8);
  8257. if (!(phy->flags & FLAGS_NOC))
  8258. mod_abs |= (1<<9);
  8259. bnx2x_cl45_write(bp, phy,
  8260. MDIO_PMA_DEVAD,
  8261. MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
  8262. /* Clear RX alarm since it stays up as long as the mod_abs
  8263. * wasn't changed. This is need to be done before calling the
  8264. * module detection, otherwise it will clear* the link update
  8265. * alarm
  8266. */
  8267. bnx2x_cl45_read(bp, phy,
  8268. MDIO_PMA_DEVAD,
  8269. MDIO_PMA_LASI_RXSTAT, &rx_alarm_status);
  8270. if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
  8271. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
  8272. bnx2x_sfp_set_transmitter(params, phy, 0);
  8273. if (bnx2x_wait_for_sfp_module_initialized(phy, params) == 0)
  8274. bnx2x_sfp_module_detection(phy, params);
  8275. else
  8276. DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
  8277. /* Reconfigure link speed based on module type limitations */
  8278. bnx2x_8727_config_speed(phy, params);
  8279. }
  8280. DP(NETIF_MSG_LINK, "8727 RX_ALARM_STATUS 0x%x\n",
  8281. rx_alarm_status);
  8282. /* No need to check link status in case of module plugged in/out */
  8283. }
  8284. static u8 bnx2x_8727_read_status(struct bnx2x_phy *phy,
  8285. struct link_params *params,
  8286. struct link_vars *vars)
  8287. {
  8288. struct bnx2x *bp = params->bp;
  8289. u8 link_up = 0, oc_port = params->port;
  8290. u16 link_status = 0;
  8291. u16 rx_alarm_status, lasi_ctrl, val1;
  8292. /* If PHY is not initialized, do not check link status */
  8293. bnx2x_cl45_read(bp, phy,
  8294. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL,
  8295. &lasi_ctrl);
  8296. if (!lasi_ctrl)
  8297. return 0;
  8298. /* Check the LASI on Rx */
  8299. bnx2x_cl45_read(bp, phy,
  8300. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT,
  8301. &rx_alarm_status);
  8302. vars->line_speed = 0;
  8303. DP(NETIF_MSG_LINK, "8727 RX_ALARM_STATUS 0x%x\n", rx_alarm_status);
  8304. bnx2x_sfp_mask_fault(bp, phy, MDIO_PMA_LASI_TXSTAT,
  8305. MDIO_PMA_LASI_TXCTRL);
  8306. bnx2x_cl45_read(bp, phy,
  8307. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
  8308. DP(NETIF_MSG_LINK, "8727 LASI status 0x%x\n", val1);
  8309. /* Clear MSG-OUT */
  8310. bnx2x_cl45_read(bp, phy,
  8311. MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &val1);
  8312. /* If a module is present and there is need to check
  8313. * for over current
  8314. */
  8315. if (!(phy->flags & FLAGS_NOC) && !(rx_alarm_status & (1<<5))) {
  8316. /* Check over-current using 8727 GPIO0 input*/
  8317. bnx2x_cl45_read(bp, phy,
  8318. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_GPIO_CTRL,
  8319. &val1);
  8320. if ((val1 & (1<<8)) == 0) {
  8321. if (!CHIP_IS_E1x(bp))
  8322. oc_port = BP_PATH(bp) + (params->port << 1);
  8323. DP(NETIF_MSG_LINK,
  8324. "8727 Power fault has been detected on port %d\n",
  8325. oc_port);
  8326. netdev_err(bp->dev, "Error: Power fault on Port %d has "
  8327. "been detected and the power to "
  8328. "that SFP+ module has been removed "
  8329. "to prevent failure of the card. "
  8330. "Please remove the SFP+ module and "
  8331. "restart the system to clear this "
  8332. "error.\n",
  8333. oc_port);
  8334. /* Disable all RX_ALARMs except for mod_abs */
  8335. bnx2x_cl45_write(bp, phy,
  8336. MDIO_PMA_DEVAD,
  8337. MDIO_PMA_LASI_RXCTRL, (1<<5));
  8338. bnx2x_cl45_read(bp, phy,
  8339. MDIO_PMA_DEVAD,
  8340. MDIO_PMA_REG_PHY_IDENTIFIER, &val1);
  8341. /* Wait for module_absent_event */
  8342. val1 |= (1<<8);
  8343. bnx2x_cl45_write(bp, phy,
  8344. MDIO_PMA_DEVAD,
  8345. MDIO_PMA_REG_PHY_IDENTIFIER, val1);
  8346. /* Clear RX alarm */
  8347. bnx2x_cl45_read(bp, phy,
  8348. MDIO_PMA_DEVAD,
  8349. MDIO_PMA_LASI_RXSTAT, &rx_alarm_status);
  8350. bnx2x_8727_power_module(params->bp, phy, 0);
  8351. return 0;
  8352. }
  8353. } /* Over current check */
  8354. /* When module absent bit is set, check module */
  8355. if (rx_alarm_status & (1<<5)) {
  8356. bnx2x_8727_handle_mod_abs(phy, params);
  8357. /* Enable all mod_abs and link detection bits */
  8358. bnx2x_cl45_write(bp, phy,
  8359. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
  8360. ((1<<5) | (1<<2)));
  8361. }
  8362. if (!(phy->flags & FLAGS_SFP_NOT_APPROVED)) {
  8363. DP(NETIF_MSG_LINK, "Enabling 8727 TX laser\n");
  8364. bnx2x_sfp_set_transmitter(params, phy, 1);
  8365. } else {
  8366. DP(NETIF_MSG_LINK, "Tx is disabled\n");
  8367. return 0;
  8368. }
  8369. bnx2x_cl45_read(bp, phy,
  8370. MDIO_PMA_DEVAD,
  8371. MDIO_PMA_REG_8073_SPEED_LINK_STATUS, &link_status);
  8372. /* Bits 0..2 --> speed detected,
  8373. * Bits 13..15--> link is down
  8374. */
  8375. if ((link_status & (1<<2)) && (!(link_status & (1<<15)))) {
  8376. link_up = 1;
  8377. vars->line_speed = SPEED_10000;
  8378. DP(NETIF_MSG_LINK, "port %x: External link up in 10G\n",
  8379. params->port);
  8380. } else if ((link_status & (1<<0)) && (!(link_status & (1<<13)))) {
  8381. link_up = 1;
  8382. vars->line_speed = SPEED_1000;
  8383. DP(NETIF_MSG_LINK, "port %x: External link up in 1G\n",
  8384. params->port);
  8385. } else {
  8386. link_up = 0;
  8387. DP(NETIF_MSG_LINK, "port %x: External link is down\n",
  8388. params->port);
  8389. }
  8390. /* Capture 10G link fault. */
  8391. if (vars->line_speed == SPEED_10000) {
  8392. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  8393. MDIO_PMA_LASI_TXSTAT, &val1);
  8394. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  8395. MDIO_PMA_LASI_TXSTAT, &val1);
  8396. if (val1 & (1<<0)) {
  8397. vars->fault_detected = 1;
  8398. }
  8399. }
  8400. if (link_up) {
  8401. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  8402. vars->duplex = DUPLEX_FULL;
  8403. DP(NETIF_MSG_LINK, "duplex = 0x%x\n", vars->duplex);
  8404. }
  8405. if ((DUAL_MEDIA(params)) &&
  8406. (phy->req_line_speed == SPEED_1000)) {
  8407. bnx2x_cl45_read(bp, phy,
  8408. MDIO_PMA_DEVAD,
  8409. MDIO_PMA_REG_8727_PCS_GP, &val1);
  8410. /* In case of dual-media board and 1G, power up the XAUI side,
  8411. * otherwise power it down. For 10G it is done automatically
  8412. */
  8413. if (link_up)
  8414. val1 &= ~(3<<10);
  8415. else
  8416. val1 |= (3<<10);
  8417. bnx2x_cl45_write(bp, phy,
  8418. MDIO_PMA_DEVAD,
  8419. MDIO_PMA_REG_8727_PCS_GP, val1);
  8420. }
  8421. return link_up;
  8422. }
  8423. static void bnx2x_8727_link_reset(struct bnx2x_phy *phy,
  8424. struct link_params *params)
  8425. {
  8426. struct bnx2x *bp = params->bp;
  8427. /* Enable/Disable PHY transmitter output */
  8428. bnx2x_set_disable_pmd_transmit(params, phy, 1);
  8429. /* Disable Transmitter */
  8430. bnx2x_sfp_set_transmitter(params, phy, 0);
  8431. /* Clear LASI */
  8432. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0);
  8433. }
  8434. /******************************************************************/
  8435. /* BCM8481/BCM84823/BCM84833 PHY SECTION */
  8436. /******************************************************************/
  8437. static void bnx2x_save_848xx_spirom_version(struct bnx2x_phy *phy,
  8438. struct bnx2x *bp,
  8439. u8 port)
  8440. {
  8441. u16 val, fw_ver2, cnt, i;
  8442. static struct bnx2x_reg_set reg_set[] = {
  8443. {MDIO_PMA_DEVAD, 0xA819, 0x0014},
  8444. {MDIO_PMA_DEVAD, 0xA81A, 0xc200},
  8445. {MDIO_PMA_DEVAD, 0xA81B, 0x0000},
  8446. {MDIO_PMA_DEVAD, 0xA81C, 0x0300},
  8447. {MDIO_PMA_DEVAD, 0xA817, 0x0009}
  8448. };
  8449. u16 fw_ver1;
  8450. if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) ||
  8451. (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84834)) {
  8452. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD, 0x400f, &fw_ver1);
  8453. bnx2x_save_spirom_version(bp, port, fw_ver1 & 0xfff,
  8454. phy->ver_addr);
  8455. } else {
  8456. /* For 32-bit registers in 848xx, access via MDIO2ARM i/f. */
  8457. /* (1) set reg 0xc200_0014(SPI_BRIDGE_CTRL_2) to 0x03000000 */
  8458. for (i = 0; i < ARRAY_SIZE(reg_set); i++)
  8459. bnx2x_cl45_write(bp, phy, reg_set[i].devad,
  8460. reg_set[i].reg, reg_set[i].val);
  8461. for (cnt = 0; cnt < 100; cnt++) {
  8462. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA818, &val);
  8463. if (val & 1)
  8464. break;
  8465. udelay(5);
  8466. }
  8467. if (cnt == 100) {
  8468. DP(NETIF_MSG_LINK, "Unable to read 848xx "
  8469. "phy fw version(1)\n");
  8470. bnx2x_save_spirom_version(bp, port, 0,
  8471. phy->ver_addr);
  8472. return;
  8473. }
  8474. /* 2) read register 0xc200_0000 (SPI_FW_STATUS) */
  8475. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA819, 0x0000);
  8476. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81A, 0xc200);
  8477. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA817, 0x000A);
  8478. for (cnt = 0; cnt < 100; cnt++) {
  8479. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA818, &val);
  8480. if (val & 1)
  8481. break;
  8482. udelay(5);
  8483. }
  8484. if (cnt == 100) {
  8485. DP(NETIF_MSG_LINK, "Unable to read 848xx phy fw "
  8486. "version(2)\n");
  8487. bnx2x_save_spirom_version(bp, port, 0,
  8488. phy->ver_addr);
  8489. return;
  8490. }
  8491. /* lower 16 bits of the register SPI_FW_STATUS */
  8492. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA81B, &fw_ver1);
  8493. /* upper 16 bits of register SPI_FW_STATUS */
  8494. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA81C, &fw_ver2);
  8495. bnx2x_save_spirom_version(bp, port, (fw_ver2<<16) | fw_ver1,
  8496. phy->ver_addr);
  8497. }
  8498. }
  8499. static void bnx2x_848xx_set_led(struct bnx2x *bp,
  8500. struct bnx2x_phy *phy)
  8501. {
  8502. u16 val, offset, i;
  8503. static struct bnx2x_reg_set reg_set[] = {
  8504. {MDIO_PMA_DEVAD, MDIO_PMA_REG_8481_LED1_MASK, 0x0080},
  8505. {MDIO_PMA_DEVAD, MDIO_PMA_REG_8481_LED2_MASK, 0x0018},
  8506. {MDIO_PMA_DEVAD, MDIO_PMA_REG_8481_LED3_MASK, 0x0006},
  8507. {MDIO_PMA_DEVAD, MDIO_PMA_REG_8481_LED3_BLINK, 0x0000},
  8508. {MDIO_PMA_DEVAD, MDIO_PMA_REG_84823_CTL_SLOW_CLK_CNT_HIGH,
  8509. MDIO_PMA_REG_84823_BLINK_RATE_VAL_15P9HZ},
  8510. {MDIO_AN_DEVAD, 0xFFFB, 0xFFFD}
  8511. };
  8512. /* PHYC_CTL_LED_CTL */
  8513. bnx2x_cl45_read(bp, phy,
  8514. MDIO_PMA_DEVAD,
  8515. MDIO_PMA_REG_8481_LINK_SIGNAL, &val);
  8516. val &= 0xFE00;
  8517. val |= 0x0092;
  8518. bnx2x_cl45_write(bp, phy,
  8519. MDIO_PMA_DEVAD,
  8520. MDIO_PMA_REG_8481_LINK_SIGNAL, val);
  8521. for (i = 0; i < ARRAY_SIZE(reg_set); i++)
  8522. bnx2x_cl45_write(bp, phy, reg_set[i].devad, reg_set[i].reg,
  8523. reg_set[i].val);
  8524. if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) ||
  8525. (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84834))
  8526. offset = MDIO_PMA_REG_84833_CTL_LED_CTL_1;
  8527. else
  8528. offset = MDIO_PMA_REG_84823_CTL_LED_CTL_1;
  8529. /* stretch_en for LED3*/
  8530. bnx2x_cl45_read_or_write(bp, phy,
  8531. MDIO_PMA_DEVAD, offset,
  8532. MDIO_PMA_REG_84823_LED3_STRETCH_EN);
  8533. }
  8534. static void bnx2x_848xx_specific_func(struct bnx2x_phy *phy,
  8535. struct link_params *params,
  8536. u32 action)
  8537. {
  8538. struct bnx2x *bp = params->bp;
  8539. switch (action) {
  8540. case PHY_INIT:
  8541. if ((phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) &&
  8542. (phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84834)) {
  8543. /* Save spirom version */
  8544. bnx2x_save_848xx_spirom_version(phy, bp, params->port);
  8545. }
  8546. /* This phy uses the NIG latch mechanism since link indication
  8547. * arrives through its LED4 and not via its LASI signal, so we
  8548. * get steady signal instead of clear on read
  8549. */
  8550. bnx2x_bits_en(bp, NIG_REG_LATCH_BC_0 + params->port*4,
  8551. 1 << NIG_LATCH_BC_ENABLE_MI_INT);
  8552. bnx2x_848xx_set_led(bp, phy);
  8553. break;
  8554. }
  8555. }
  8556. static int bnx2x_848xx_cmn_config_init(struct bnx2x_phy *phy,
  8557. struct link_params *params,
  8558. struct link_vars *vars)
  8559. {
  8560. struct bnx2x *bp = params->bp;
  8561. u16 autoneg_val, an_1000_val, an_10_100_val;
  8562. bnx2x_848xx_specific_func(phy, params, PHY_INIT);
  8563. bnx2x_cl45_write(bp, phy,
  8564. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x0000);
  8565. /* set 1000 speed advertisement */
  8566. bnx2x_cl45_read(bp, phy,
  8567. MDIO_AN_DEVAD, MDIO_AN_REG_8481_1000T_CTRL,
  8568. &an_1000_val);
  8569. bnx2x_ext_phy_set_pause(params, phy, vars);
  8570. bnx2x_cl45_read(bp, phy,
  8571. MDIO_AN_DEVAD,
  8572. MDIO_AN_REG_8481_LEGACY_AN_ADV,
  8573. &an_10_100_val);
  8574. bnx2x_cl45_read(bp, phy,
  8575. MDIO_AN_DEVAD, MDIO_AN_REG_8481_LEGACY_MII_CTRL,
  8576. &autoneg_val);
  8577. /* Disable forced speed */
  8578. autoneg_val &= ~((1<<6) | (1<<8) | (1<<9) | (1<<12) | (1<<13));
  8579. an_10_100_val &= ~((1<<5) | (1<<6) | (1<<7) | (1<<8));
  8580. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  8581. (phy->speed_cap_mask &
  8582. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
  8583. (phy->req_line_speed == SPEED_1000)) {
  8584. an_1000_val |= (1<<8);
  8585. autoneg_val |= (1<<9 | 1<<12);
  8586. if (phy->req_duplex == DUPLEX_FULL)
  8587. an_1000_val |= (1<<9);
  8588. DP(NETIF_MSG_LINK, "Advertising 1G\n");
  8589. } else
  8590. an_1000_val &= ~((1<<8) | (1<<9));
  8591. bnx2x_cl45_write(bp, phy,
  8592. MDIO_AN_DEVAD, MDIO_AN_REG_8481_1000T_CTRL,
  8593. an_1000_val);
  8594. /* set 100 speed advertisement */
  8595. if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
  8596. (phy->speed_cap_mask &
  8597. (PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL |
  8598. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))) {
  8599. an_10_100_val |= (1<<7);
  8600. /* Enable autoneg and restart autoneg for legacy speeds */
  8601. autoneg_val |= (1<<9 | 1<<12);
  8602. if (phy->req_duplex == DUPLEX_FULL)
  8603. an_10_100_val |= (1<<8);
  8604. DP(NETIF_MSG_LINK, "Advertising 100M\n");
  8605. }
  8606. /* set 10 speed advertisement */
  8607. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  8608. (phy->speed_cap_mask &
  8609. (PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL |
  8610. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF)) &&
  8611. (phy->supported &
  8612. (SUPPORTED_10baseT_Half |
  8613. SUPPORTED_10baseT_Full)))) {
  8614. an_10_100_val |= (1<<5);
  8615. autoneg_val |= (1<<9 | 1<<12);
  8616. if (phy->req_duplex == DUPLEX_FULL)
  8617. an_10_100_val |= (1<<6);
  8618. DP(NETIF_MSG_LINK, "Advertising 10M\n");
  8619. }
  8620. /* Only 10/100 are allowed to work in FORCE mode */
  8621. if ((phy->req_line_speed == SPEED_100) &&
  8622. (phy->supported &
  8623. (SUPPORTED_100baseT_Half |
  8624. SUPPORTED_100baseT_Full))) {
  8625. autoneg_val |= (1<<13);
  8626. /* Enabled AUTO-MDIX when autoneg is disabled */
  8627. bnx2x_cl45_write(bp, phy,
  8628. MDIO_AN_DEVAD, MDIO_AN_REG_8481_AUX_CTRL,
  8629. (1<<15 | 1<<9 | 7<<0));
  8630. /* The PHY needs this set even for forced link. */
  8631. an_10_100_val |= (1<<8) | (1<<7);
  8632. DP(NETIF_MSG_LINK, "Setting 100M force\n");
  8633. }
  8634. if ((phy->req_line_speed == SPEED_10) &&
  8635. (phy->supported &
  8636. (SUPPORTED_10baseT_Half |
  8637. SUPPORTED_10baseT_Full))) {
  8638. /* Enabled AUTO-MDIX when autoneg is disabled */
  8639. bnx2x_cl45_write(bp, phy,
  8640. MDIO_AN_DEVAD, MDIO_AN_REG_8481_AUX_CTRL,
  8641. (1<<15 | 1<<9 | 7<<0));
  8642. DP(NETIF_MSG_LINK, "Setting 10M force\n");
  8643. }
  8644. bnx2x_cl45_write(bp, phy,
  8645. MDIO_AN_DEVAD, MDIO_AN_REG_8481_LEGACY_AN_ADV,
  8646. an_10_100_val);
  8647. if (phy->req_duplex == DUPLEX_FULL)
  8648. autoneg_val |= (1<<8);
  8649. /* Always write this if this is not 84833/4.
  8650. * For 84833/4, write it only when it's a forced speed.
  8651. */
  8652. if (((phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) &&
  8653. (phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84834)) ||
  8654. ((autoneg_val & (1<<12)) == 0))
  8655. bnx2x_cl45_write(bp, phy,
  8656. MDIO_AN_DEVAD,
  8657. MDIO_AN_REG_8481_LEGACY_MII_CTRL, autoneg_val);
  8658. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  8659. (phy->speed_cap_mask &
  8660. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) ||
  8661. (phy->req_line_speed == SPEED_10000)) {
  8662. DP(NETIF_MSG_LINK, "Advertising 10G\n");
  8663. /* Restart autoneg for 10G*/
  8664. bnx2x_cl45_read_or_write(
  8665. bp, phy,
  8666. MDIO_AN_DEVAD,
  8667. MDIO_AN_REG_8481_10GBASE_T_AN_CTRL,
  8668. 0x1000);
  8669. bnx2x_cl45_write(bp, phy,
  8670. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL,
  8671. 0x3200);
  8672. } else
  8673. bnx2x_cl45_write(bp, phy,
  8674. MDIO_AN_DEVAD,
  8675. MDIO_AN_REG_8481_10GBASE_T_AN_CTRL,
  8676. 1);
  8677. return 0;
  8678. }
  8679. static int bnx2x_8481_config_init(struct bnx2x_phy *phy,
  8680. struct link_params *params,
  8681. struct link_vars *vars)
  8682. {
  8683. struct bnx2x *bp = params->bp;
  8684. /* Restore normal power mode*/
  8685. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  8686. MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
  8687. /* HW reset */
  8688. bnx2x_ext_phy_hw_reset(bp, params->port);
  8689. bnx2x_wait_reset_complete(bp, phy, params);
  8690. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
  8691. return bnx2x_848xx_cmn_config_init(phy, params, vars);
  8692. }
  8693. #define PHY84833_CMDHDLR_WAIT 300
  8694. #define PHY84833_CMDHDLR_MAX_ARGS 5
  8695. static int bnx2x_84833_cmd_hdlr(struct bnx2x_phy *phy,
  8696. struct link_params *params, u16 fw_cmd,
  8697. u16 cmd_args[], int argc)
  8698. {
  8699. int idx;
  8700. u16 val;
  8701. struct bnx2x *bp = params->bp;
  8702. /* Write CMD_OPEN_OVERRIDE to STATUS reg */
  8703. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8704. MDIO_84833_CMD_HDLR_STATUS,
  8705. PHY84833_STATUS_CMD_OPEN_OVERRIDE);
  8706. for (idx = 0; idx < PHY84833_CMDHDLR_WAIT; idx++) {
  8707. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  8708. MDIO_84833_CMD_HDLR_STATUS, &val);
  8709. if (val == PHY84833_STATUS_CMD_OPEN_FOR_CMDS)
  8710. break;
  8711. usleep_range(1000, 2000);
  8712. }
  8713. if (idx >= PHY84833_CMDHDLR_WAIT) {
  8714. DP(NETIF_MSG_LINK, "FW cmd: FW not ready.\n");
  8715. return -EINVAL;
  8716. }
  8717. /* Prepare argument(s) and issue command */
  8718. for (idx = 0; idx < argc; idx++) {
  8719. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8720. MDIO_84833_CMD_HDLR_DATA1 + idx,
  8721. cmd_args[idx]);
  8722. }
  8723. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8724. MDIO_84833_CMD_HDLR_COMMAND, fw_cmd);
  8725. for (idx = 0; idx < PHY84833_CMDHDLR_WAIT; idx++) {
  8726. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  8727. MDIO_84833_CMD_HDLR_STATUS, &val);
  8728. if ((val == PHY84833_STATUS_CMD_COMPLETE_PASS) ||
  8729. (val == PHY84833_STATUS_CMD_COMPLETE_ERROR))
  8730. break;
  8731. usleep_range(1000, 2000);
  8732. }
  8733. if ((idx >= PHY84833_CMDHDLR_WAIT) ||
  8734. (val == PHY84833_STATUS_CMD_COMPLETE_ERROR)) {
  8735. DP(NETIF_MSG_LINK, "FW cmd failed.\n");
  8736. return -EINVAL;
  8737. }
  8738. /* Gather returning data */
  8739. for (idx = 0; idx < argc; idx++) {
  8740. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  8741. MDIO_84833_CMD_HDLR_DATA1 + idx,
  8742. &cmd_args[idx]);
  8743. }
  8744. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8745. MDIO_84833_CMD_HDLR_STATUS,
  8746. PHY84833_STATUS_CMD_CLEAR_COMPLETE);
  8747. return 0;
  8748. }
  8749. static int bnx2x_84833_pair_swap_cfg(struct bnx2x_phy *phy,
  8750. struct link_params *params,
  8751. struct link_vars *vars)
  8752. {
  8753. u32 pair_swap;
  8754. u16 data[PHY84833_CMDHDLR_MAX_ARGS];
  8755. int status;
  8756. struct bnx2x *bp = params->bp;
  8757. /* Check for configuration. */
  8758. pair_swap = REG_RD(bp, params->shmem_base +
  8759. offsetof(struct shmem_region,
  8760. dev_info.port_hw_config[params->port].xgbt_phy_cfg)) &
  8761. PORT_HW_CFG_RJ45_PAIR_SWAP_MASK;
  8762. if (pair_swap == 0)
  8763. return 0;
  8764. /* Only the second argument is used for this command */
  8765. data[1] = (u16)pair_swap;
  8766. status = bnx2x_84833_cmd_hdlr(phy, params,
  8767. PHY84833_CMD_SET_PAIR_SWAP, data, PHY84833_CMDHDLR_MAX_ARGS);
  8768. if (status == 0)
  8769. DP(NETIF_MSG_LINK, "Pairswap OK, val=0x%x\n", data[1]);
  8770. return status;
  8771. }
  8772. static u8 bnx2x_84833_get_reset_gpios(struct bnx2x *bp,
  8773. u32 shmem_base_path[],
  8774. u32 chip_id)
  8775. {
  8776. u32 reset_pin[2];
  8777. u32 idx;
  8778. u8 reset_gpios;
  8779. if (CHIP_IS_E3(bp)) {
  8780. /* Assume that these will be GPIOs, not EPIOs. */
  8781. for (idx = 0; idx < 2; idx++) {
  8782. /* Map config param to register bit. */
  8783. reset_pin[idx] = REG_RD(bp, shmem_base_path[idx] +
  8784. offsetof(struct shmem_region,
  8785. dev_info.port_hw_config[0].e3_cmn_pin_cfg));
  8786. reset_pin[idx] = (reset_pin[idx] &
  8787. PORT_HW_CFG_E3_PHY_RESET_MASK) >>
  8788. PORT_HW_CFG_E3_PHY_RESET_SHIFT;
  8789. reset_pin[idx] -= PIN_CFG_GPIO0_P0;
  8790. reset_pin[idx] = (1 << reset_pin[idx]);
  8791. }
  8792. reset_gpios = (u8)(reset_pin[0] | reset_pin[1]);
  8793. } else {
  8794. /* E2, look from diff place of shmem. */
  8795. for (idx = 0; idx < 2; idx++) {
  8796. reset_pin[idx] = REG_RD(bp, shmem_base_path[idx] +
  8797. offsetof(struct shmem_region,
  8798. dev_info.port_hw_config[0].default_cfg));
  8799. reset_pin[idx] &= PORT_HW_CFG_EXT_PHY_GPIO_RST_MASK;
  8800. reset_pin[idx] -= PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0;
  8801. reset_pin[idx] >>= PORT_HW_CFG_EXT_PHY_GPIO_RST_SHIFT;
  8802. reset_pin[idx] = (1 << reset_pin[idx]);
  8803. }
  8804. reset_gpios = (u8)(reset_pin[0] | reset_pin[1]);
  8805. }
  8806. return reset_gpios;
  8807. }
  8808. static int bnx2x_84833_hw_reset_phy(struct bnx2x_phy *phy,
  8809. struct link_params *params)
  8810. {
  8811. struct bnx2x *bp = params->bp;
  8812. u8 reset_gpios;
  8813. u32 other_shmem_base_addr = REG_RD(bp, params->shmem2_base +
  8814. offsetof(struct shmem2_region,
  8815. other_shmem_base_addr));
  8816. u32 shmem_base_path[2];
  8817. /* Work around for 84833 LED failure inside RESET status */
  8818. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  8819. MDIO_AN_REG_8481_LEGACY_MII_CTRL,
  8820. MDIO_AN_REG_8481_MII_CTRL_FORCE_1G);
  8821. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  8822. MDIO_AN_REG_8481_1G_100T_EXT_CTRL,
  8823. MIDO_AN_REG_8481_EXT_CTRL_FORCE_LEDS_OFF);
  8824. shmem_base_path[0] = params->shmem_base;
  8825. shmem_base_path[1] = other_shmem_base_addr;
  8826. reset_gpios = bnx2x_84833_get_reset_gpios(bp, shmem_base_path,
  8827. params->chip_id);
  8828. bnx2x_set_mult_gpio(bp, reset_gpios, MISC_REGISTERS_GPIO_OUTPUT_LOW);
  8829. udelay(10);
  8830. DP(NETIF_MSG_LINK, "84833 hw reset on pin values 0x%x\n",
  8831. reset_gpios);
  8832. return 0;
  8833. }
  8834. static int bnx2x_8483x_disable_eee(struct bnx2x_phy *phy,
  8835. struct link_params *params,
  8836. struct link_vars *vars)
  8837. {
  8838. int rc;
  8839. struct bnx2x *bp = params->bp;
  8840. u16 cmd_args = 0;
  8841. DP(NETIF_MSG_LINK, "Don't Advertise 10GBase-T EEE\n");
  8842. /* Prevent Phy from working in EEE and advertising it */
  8843. rc = bnx2x_84833_cmd_hdlr(phy, params,
  8844. PHY84833_CMD_SET_EEE_MODE, &cmd_args, 1);
  8845. if (rc) {
  8846. DP(NETIF_MSG_LINK, "EEE disable failed.\n");
  8847. return rc;
  8848. }
  8849. return bnx2x_eee_disable(phy, params, vars);
  8850. }
  8851. static int bnx2x_8483x_enable_eee(struct bnx2x_phy *phy,
  8852. struct link_params *params,
  8853. struct link_vars *vars)
  8854. {
  8855. int rc;
  8856. struct bnx2x *bp = params->bp;
  8857. u16 cmd_args = 1;
  8858. rc = bnx2x_84833_cmd_hdlr(phy, params,
  8859. PHY84833_CMD_SET_EEE_MODE, &cmd_args, 1);
  8860. if (rc) {
  8861. DP(NETIF_MSG_LINK, "EEE enable failed.\n");
  8862. return rc;
  8863. }
  8864. return bnx2x_eee_advertise(phy, params, vars, SHMEM_EEE_10G_ADV);
  8865. }
  8866. #define PHY84833_CONSTANT_LATENCY 1193
  8867. static int bnx2x_848x3_config_init(struct bnx2x_phy *phy,
  8868. struct link_params *params,
  8869. struct link_vars *vars)
  8870. {
  8871. struct bnx2x *bp = params->bp;
  8872. u8 port, initialize = 1;
  8873. u16 val;
  8874. u32 actual_phy_selection;
  8875. u16 cmd_args[PHY84833_CMDHDLR_MAX_ARGS];
  8876. int rc = 0;
  8877. usleep_range(1000, 2000);
  8878. if (!(CHIP_IS_E1x(bp)))
  8879. port = BP_PATH(bp);
  8880. else
  8881. port = params->port;
  8882. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823) {
  8883. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
  8884. MISC_REGISTERS_GPIO_OUTPUT_HIGH,
  8885. port);
  8886. } else {
  8887. /* MDIO reset */
  8888. bnx2x_cl45_write(bp, phy,
  8889. MDIO_PMA_DEVAD,
  8890. MDIO_PMA_REG_CTRL, 0x8000);
  8891. }
  8892. bnx2x_wait_reset_complete(bp, phy, params);
  8893. /* Wait for GPHY to come out of reset */
  8894. msleep(50);
  8895. if ((phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) &&
  8896. (phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84834)) {
  8897. /* BCM84823 requires that XGXS links up first @ 10G for normal
  8898. * behavior.
  8899. */
  8900. u16 temp;
  8901. temp = vars->line_speed;
  8902. vars->line_speed = SPEED_10000;
  8903. bnx2x_set_autoneg(&params->phy[INT_PHY], params, vars, 0);
  8904. bnx2x_program_serdes(&params->phy[INT_PHY], params, vars);
  8905. vars->line_speed = temp;
  8906. }
  8907. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  8908. MDIO_CTL_REG_84823_MEDIA, &val);
  8909. val &= ~(MDIO_CTL_REG_84823_MEDIA_MAC_MASK |
  8910. MDIO_CTL_REG_84823_MEDIA_LINE_MASK |
  8911. MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN |
  8912. MDIO_CTL_REG_84823_MEDIA_PRIORITY_MASK |
  8913. MDIO_CTL_REG_84823_MEDIA_FIBER_1G);
  8914. if (CHIP_IS_E3(bp)) {
  8915. val &= ~(MDIO_CTL_REG_84823_MEDIA_MAC_MASK |
  8916. MDIO_CTL_REG_84823_MEDIA_LINE_MASK);
  8917. } else {
  8918. val |= (MDIO_CTL_REG_84823_CTRL_MAC_XFI |
  8919. MDIO_CTL_REG_84823_MEDIA_LINE_XAUI_L);
  8920. }
  8921. actual_phy_selection = bnx2x_phy_selection(params);
  8922. switch (actual_phy_selection) {
  8923. case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
  8924. /* Do nothing. Essentially this is like the priority copper */
  8925. break;
  8926. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
  8927. val |= MDIO_CTL_REG_84823_MEDIA_PRIORITY_COPPER;
  8928. break;
  8929. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
  8930. val |= MDIO_CTL_REG_84823_MEDIA_PRIORITY_FIBER;
  8931. break;
  8932. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
  8933. /* Do nothing here. The first PHY won't be initialized at all */
  8934. break;
  8935. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
  8936. val |= MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN;
  8937. initialize = 0;
  8938. break;
  8939. }
  8940. if (params->phy[EXT_PHY2].req_line_speed == SPEED_1000)
  8941. val |= MDIO_CTL_REG_84823_MEDIA_FIBER_1G;
  8942. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8943. MDIO_CTL_REG_84823_MEDIA, val);
  8944. DP(NETIF_MSG_LINK, "Multi_phy config = 0x%x, Media control = 0x%x\n",
  8945. params->multi_phy_config, val);
  8946. if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) ||
  8947. (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84834)) {
  8948. bnx2x_84833_pair_swap_cfg(phy, params, vars);
  8949. /* Keep AutogrEEEn disabled. */
  8950. cmd_args[0] = 0x0;
  8951. cmd_args[1] = 0x0;
  8952. cmd_args[2] = PHY84833_CONSTANT_LATENCY + 1;
  8953. cmd_args[3] = PHY84833_CONSTANT_LATENCY;
  8954. rc = bnx2x_84833_cmd_hdlr(phy, params,
  8955. PHY84833_CMD_SET_EEE_MODE, cmd_args,
  8956. PHY84833_CMDHDLR_MAX_ARGS);
  8957. if (rc)
  8958. DP(NETIF_MSG_LINK, "Cfg AutogrEEEn failed.\n");
  8959. }
  8960. if (initialize)
  8961. rc = bnx2x_848xx_cmn_config_init(phy, params, vars);
  8962. else
  8963. bnx2x_save_848xx_spirom_version(phy, bp, params->port);
  8964. /* 84833 PHY has a better feature and doesn't need to support this. */
  8965. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823) {
  8966. u32 cms_enable = REG_RD(bp, params->shmem_base +
  8967. offsetof(struct shmem_region,
  8968. dev_info.port_hw_config[params->port].default_cfg)) &
  8969. PORT_HW_CFG_ENABLE_CMS_MASK;
  8970. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  8971. MDIO_CTL_REG_84823_USER_CTRL_REG, &val);
  8972. if (cms_enable)
  8973. val |= MDIO_CTL_REG_84823_USER_CTRL_CMS;
  8974. else
  8975. val &= ~MDIO_CTL_REG_84823_USER_CTRL_CMS;
  8976. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8977. MDIO_CTL_REG_84823_USER_CTRL_REG, val);
  8978. }
  8979. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  8980. MDIO_84833_TOP_CFG_FW_REV, &val);
  8981. /* Configure EEE support */
  8982. if ((val >= MDIO_84833_TOP_CFG_FW_EEE) &&
  8983. (val != MDIO_84833_TOP_CFG_FW_NO_EEE) &&
  8984. bnx2x_eee_has_cap(params)) {
  8985. rc = bnx2x_eee_initial_config(params, vars, SHMEM_EEE_10G_ADV);
  8986. if (rc) {
  8987. DP(NETIF_MSG_LINK, "Failed to configure EEE timers\n");
  8988. bnx2x_8483x_disable_eee(phy, params, vars);
  8989. return rc;
  8990. }
  8991. if ((phy->req_duplex == DUPLEX_FULL) &&
  8992. (params->eee_mode & EEE_MODE_ADV_LPI) &&
  8993. (bnx2x_eee_calc_timer(params) ||
  8994. !(params->eee_mode & EEE_MODE_ENABLE_LPI)))
  8995. rc = bnx2x_8483x_enable_eee(phy, params, vars);
  8996. else
  8997. rc = bnx2x_8483x_disable_eee(phy, params, vars);
  8998. if (rc) {
  8999. DP(NETIF_MSG_LINK, "Failed to set EEE advertisement\n");
  9000. return rc;
  9001. }
  9002. } else {
  9003. vars->eee_status &= ~SHMEM_EEE_SUPPORTED_MASK;
  9004. }
  9005. if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) ||
  9006. (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84834)) {
  9007. /* Bring PHY out of super isolate mode as the final step. */
  9008. bnx2x_cl45_read_and_write(bp, phy,
  9009. MDIO_CTL_DEVAD,
  9010. MDIO_84833_TOP_CFG_XGPHY_STRAP1,
  9011. (u16)~MDIO_84833_SUPER_ISOLATE);
  9012. }
  9013. return rc;
  9014. }
  9015. static u8 bnx2x_848xx_read_status(struct bnx2x_phy *phy,
  9016. struct link_params *params,
  9017. struct link_vars *vars)
  9018. {
  9019. struct bnx2x *bp = params->bp;
  9020. u16 val, val1, val2;
  9021. u8 link_up = 0;
  9022. /* Check 10G-BaseT link status */
  9023. /* Check PMD signal ok */
  9024. bnx2x_cl45_read(bp, phy,
  9025. MDIO_AN_DEVAD, 0xFFFA, &val1);
  9026. bnx2x_cl45_read(bp, phy,
  9027. MDIO_PMA_DEVAD, MDIO_PMA_REG_8481_PMD_SIGNAL,
  9028. &val2);
  9029. DP(NETIF_MSG_LINK, "BCM848xx: PMD_SIGNAL 1.a811 = 0x%x\n", val2);
  9030. /* Check link 10G */
  9031. if (val2 & (1<<11)) {
  9032. vars->line_speed = SPEED_10000;
  9033. vars->duplex = DUPLEX_FULL;
  9034. link_up = 1;
  9035. bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
  9036. } else { /* Check Legacy speed link */
  9037. u16 legacy_status, legacy_speed;
  9038. /* Enable expansion register 0x42 (Operation mode status) */
  9039. bnx2x_cl45_write(bp, phy,
  9040. MDIO_AN_DEVAD,
  9041. MDIO_AN_REG_8481_EXPANSION_REG_ACCESS, 0xf42);
  9042. /* Get legacy speed operation status */
  9043. bnx2x_cl45_read(bp, phy,
  9044. MDIO_AN_DEVAD,
  9045. MDIO_AN_REG_8481_EXPANSION_REG_RD_RW,
  9046. &legacy_status);
  9047. DP(NETIF_MSG_LINK, "Legacy speed status = 0x%x\n",
  9048. legacy_status);
  9049. link_up = ((legacy_status & (1<<11)) == (1<<11));
  9050. legacy_speed = (legacy_status & (3<<9));
  9051. if (legacy_speed == (0<<9))
  9052. vars->line_speed = SPEED_10;
  9053. else if (legacy_speed == (1<<9))
  9054. vars->line_speed = SPEED_100;
  9055. else if (legacy_speed == (2<<9))
  9056. vars->line_speed = SPEED_1000;
  9057. else { /* Should not happen: Treat as link down */
  9058. vars->line_speed = 0;
  9059. link_up = 0;
  9060. }
  9061. if (link_up) {
  9062. if (legacy_status & (1<<8))
  9063. vars->duplex = DUPLEX_FULL;
  9064. else
  9065. vars->duplex = DUPLEX_HALF;
  9066. DP(NETIF_MSG_LINK,
  9067. "Link is up in %dMbps, is_duplex_full= %d\n",
  9068. vars->line_speed,
  9069. (vars->duplex == DUPLEX_FULL));
  9070. /* Check legacy speed AN resolution */
  9071. bnx2x_cl45_read(bp, phy,
  9072. MDIO_AN_DEVAD,
  9073. MDIO_AN_REG_8481_LEGACY_MII_STATUS,
  9074. &val);
  9075. if (val & (1<<5))
  9076. vars->link_status |=
  9077. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  9078. bnx2x_cl45_read(bp, phy,
  9079. MDIO_AN_DEVAD,
  9080. MDIO_AN_REG_8481_LEGACY_AN_EXPANSION,
  9081. &val);
  9082. if ((val & (1<<0)) == 0)
  9083. vars->link_status |=
  9084. LINK_STATUS_PARALLEL_DETECTION_USED;
  9085. }
  9086. }
  9087. if (link_up) {
  9088. DP(NETIF_MSG_LINK, "BCM848x3: link speed is %d\n",
  9089. vars->line_speed);
  9090. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  9091. /* Read LP advertised speeds */
  9092. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  9093. MDIO_AN_REG_CL37_FC_LP, &val);
  9094. if (val & (1<<5))
  9095. vars->link_status |=
  9096. LINK_STATUS_LINK_PARTNER_10THD_CAPABLE;
  9097. if (val & (1<<6))
  9098. vars->link_status |=
  9099. LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE;
  9100. if (val & (1<<7))
  9101. vars->link_status |=
  9102. LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE;
  9103. if (val & (1<<8))
  9104. vars->link_status |=
  9105. LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE;
  9106. if (val & (1<<9))
  9107. vars->link_status |=
  9108. LINK_STATUS_LINK_PARTNER_100T4_CAPABLE;
  9109. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  9110. MDIO_AN_REG_1000T_STATUS, &val);
  9111. if (val & (1<<10))
  9112. vars->link_status |=
  9113. LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE;
  9114. if (val & (1<<11))
  9115. vars->link_status |=
  9116. LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
  9117. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  9118. MDIO_AN_REG_MASTER_STATUS, &val);
  9119. if (val & (1<<11))
  9120. vars->link_status |=
  9121. LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
  9122. /* Determine if EEE was negotiated */
  9123. if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) ||
  9124. (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84834))
  9125. bnx2x_eee_an_resolve(phy, params, vars);
  9126. }
  9127. return link_up;
  9128. }
  9129. static int bnx2x_848xx_format_ver(u32 raw_ver, u8 *str, u16 *len)
  9130. {
  9131. int status = 0;
  9132. u32 spirom_ver;
  9133. spirom_ver = ((raw_ver & 0xF80) >> 7) << 16 | (raw_ver & 0x7F);
  9134. status = bnx2x_format_ver(spirom_ver, str, len);
  9135. return status;
  9136. }
  9137. static void bnx2x_8481_hw_reset(struct bnx2x_phy *phy,
  9138. struct link_params *params)
  9139. {
  9140. bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
  9141. MISC_REGISTERS_GPIO_OUTPUT_LOW, 0);
  9142. bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
  9143. MISC_REGISTERS_GPIO_OUTPUT_LOW, 1);
  9144. }
  9145. static void bnx2x_8481_link_reset(struct bnx2x_phy *phy,
  9146. struct link_params *params)
  9147. {
  9148. bnx2x_cl45_write(params->bp, phy,
  9149. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x0000);
  9150. bnx2x_cl45_write(params->bp, phy,
  9151. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1);
  9152. }
  9153. static void bnx2x_848x3_link_reset(struct bnx2x_phy *phy,
  9154. struct link_params *params)
  9155. {
  9156. struct bnx2x *bp = params->bp;
  9157. u8 port;
  9158. u16 val16;
  9159. if (!(CHIP_IS_E1x(bp)))
  9160. port = BP_PATH(bp);
  9161. else
  9162. port = params->port;
  9163. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823) {
  9164. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
  9165. MISC_REGISTERS_GPIO_OUTPUT_LOW,
  9166. port);
  9167. } else {
  9168. bnx2x_cl45_read(bp, phy,
  9169. MDIO_CTL_DEVAD,
  9170. MDIO_84833_TOP_CFG_XGPHY_STRAP1, &val16);
  9171. val16 |= MDIO_84833_SUPER_ISOLATE;
  9172. bnx2x_cl45_write(bp, phy,
  9173. MDIO_CTL_DEVAD,
  9174. MDIO_84833_TOP_CFG_XGPHY_STRAP1, val16);
  9175. }
  9176. }
  9177. static void bnx2x_848xx_set_link_led(struct bnx2x_phy *phy,
  9178. struct link_params *params, u8 mode)
  9179. {
  9180. struct bnx2x *bp = params->bp;
  9181. u16 val;
  9182. u8 port;
  9183. if (!(CHIP_IS_E1x(bp)))
  9184. port = BP_PATH(bp);
  9185. else
  9186. port = params->port;
  9187. switch (mode) {
  9188. case LED_MODE_OFF:
  9189. DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE OFF\n", port);
  9190. if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
  9191. SHARED_HW_CFG_LED_EXTPHY1) {
  9192. /* Set LED masks */
  9193. bnx2x_cl45_write(bp, phy,
  9194. MDIO_PMA_DEVAD,
  9195. MDIO_PMA_REG_8481_LED1_MASK,
  9196. 0x0);
  9197. bnx2x_cl45_write(bp, phy,
  9198. MDIO_PMA_DEVAD,
  9199. MDIO_PMA_REG_8481_LED2_MASK,
  9200. 0x0);
  9201. bnx2x_cl45_write(bp, phy,
  9202. MDIO_PMA_DEVAD,
  9203. MDIO_PMA_REG_8481_LED3_MASK,
  9204. 0x0);
  9205. bnx2x_cl45_write(bp, phy,
  9206. MDIO_PMA_DEVAD,
  9207. MDIO_PMA_REG_8481_LED5_MASK,
  9208. 0x0);
  9209. } else {
  9210. bnx2x_cl45_write(bp, phy,
  9211. MDIO_PMA_DEVAD,
  9212. MDIO_PMA_REG_8481_LED1_MASK,
  9213. 0x0);
  9214. }
  9215. break;
  9216. case LED_MODE_FRONT_PANEL_OFF:
  9217. DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE FRONT PANEL OFF\n",
  9218. port);
  9219. if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
  9220. SHARED_HW_CFG_LED_EXTPHY1) {
  9221. /* Set LED masks */
  9222. bnx2x_cl45_write(bp, phy,
  9223. MDIO_PMA_DEVAD,
  9224. MDIO_PMA_REG_8481_LED1_MASK,
  9225. 0x0);
  9226. bnx2x_cl45_write(bp, phy,
  9227. MDIO_PMA_DEVAD,
  9228. MDIO_PMA_REG_8481_LED2_MASK,
  9229. 0x0);
  9230. bnx2x_cl45_write(bp, phy,
  9231. MDIO_PMA_DEVAD,
  9232. MDIO_PMA_REG_8481_LED3_MASK,
  9233. 0x0);
  9234. bnx2x_cl45_write(bp, phy,
  9235. MDIO_PMA_DEVAD,
  9236. MDIO_PMA_REG_8481_LED5_MASK,
  9237. 0x20);
  9238. } else {
  9239. bnx2x_cl45_write(bp, phy,
  9240. MDIO_PMA_DEVAD,
  9241. MDIO_PMA_REG_8481_LED1_MASK,
  9242. 0x0);
  9243. if (phy->type ==
  9244. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84834) {
  9245. /* Disable MI_INT interrupt before setting LED4
  9246. * source to constant off.
  9247. */
  9248. if (REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 +
  9249. params->port*4) &
  9250. NIG_MASK_MI_INT) {
  9251. params->link_flags |=
  9252. LINK_FLAGS_INT_DISABLED;
  9253. bnx2x_bits_dis(
  9254. bp,
  9255. NIG_REG_MASK_INTERRUPT_PORT0 +
  9256. params->port*4,
  9257. NIG_MASK_MI_INT);
  9258. }
  9259. bnx2x_cl45_write(bp, phy,
  9260. MDIO_PMA_DEVAD,
  9261. MDIO_PMA_REG_8481_SIGNAL_MASK,
  9262. 0x0);
  9263. }
  9264. }
  9265. break;
  9266. case LED_MODE_ON:
  9267. DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE ON\n", port);
  9268. if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
  9269. SHARED_HW_CFG_LED_EXTPHY1) {
  9270. /* Set control reg */
  9271. bnx2x_cl45_read(bp, phy,
  9272. MDIO_PMA_DEVAD,
  9273. MDIO_PMA_REG_8481_LINK_SIGNAL,
  9274. &val);
  9275. val &= 0x8000;
  9276. val |= 0x2492;
  9277. bnx2x_cl45_write(bp, phy,
  9278. MDIO_PMA_DEVAD,
  9279. MDIO_PMA_REG_8481_LINK_SIGNAL,
  9280. val);
  9281. /* Set LED masks */
  9282. bnx2x_cl45_write(bp, phy,
  9283. MDIO_PMA_DEVAD,
  9284. MDIO_PMA_REG_8481_LED1_MASK,
  9285. 0x0);
  9286. bnx2x_cl45_write(bp, phy,
  9287. MDIO_PMA_DEVAD,
  9288. MDIO_PMA_REG_8481_LED2_MASK,
  9289. 0x20);
  9290. bnx2x_cl45_write(bp, phy,
  9291. MDIO_PMA_DEVAD,
  9292. MDIO_PMA_REG_8481_LED3_MASK,
  9293. 0x20);
  9294. bnx2x_cl45_write(bp, phy,
  9295. MDIO_PMA_DEVAD,
  9296. MDIO_PMA_REG_8481_LED5_MASK,
  9297. 0x0);
  9298. } else {
  9299. bnx2x_cl45_write(bp, phy,
  9300. MDIO_PMA_DEVAD,
  9301. MDIO_PMA_REG_8481_LED1_MASK,
  9302. 0x20);
  9303. if (phy->type ==
  9304. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84834) {
  9305. /* Disable MI_INT interrupt before setting LED4
  9306. * source to constant on.
  9307. */
  9308. if (REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 +
  9309. params->port*4) &
  9310. NIG_MASK_MI_INT) {
  9311. params->link_flags |=
  9312. LINK_FLAGS_INT_DISABLED;
  9313. bnx2x_bits_dis(
  9314. bp,
  9315. NIG_REG_MASK_INTERRUPT_PORT0 +
  9316. params->port*4,
  9317. NIG_MASK_MI_INT);
  9318. }
  9319. bnx2x_cl45_write(bp, phy,
  9320. MDIO_PMA_DEVAD,
  9321. MDIO_PMA_REG_8481_SIGNAL_MASK,
  9322. 0x20);
  9323. }
  9324. }
  9325. break;
  9326. case LED_MODE_OPER:
  9327. DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE OPER\n", port);
  9328. if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
  9329. SHARED_HW_CFG_LED_EXTPHY1) {
  9330. /* Set control reg */
  9331. bnx2x_cl45_read(bp, phy,
  9332. MDIO_PMA_DEVAD,
  9333. MDIO_PMA_REG_8481_LINK_SIGNAL,
  9334. &val);
  9335. if (!((val &
  9336. MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_MASK)
  9337. >> MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_SHIFT)) {
  9338. DP(NETIF_MSG_LINK, "Setting LINK_SIGNAL\n");
  9339. bnx2x_cl45_write(bp, phy,
  9340. MDIO_PMA_DEVAD,
  9341. MDIO_PMA_REG_8481_LINK_SIGNAL,
  9342. 0xa492);
  9343. }
  9344. /* Set LED masks */
  9345. bnx2x_cl45_write(bp, phy,
  9346. MDIO_PMA_DEVAD,
  9347. MDIO_PMA_REG_8481_LED1_MASK,
  9348. 0x10);
  9349. bnx2x_cl45_write(bp, phy,
  9350. MDIO_PMA_DEVAD,
  9351. MDIO_PMA_REG_8481_LED2_MASK,
  9352. 0x80);
  9353. bnx2x_cl45_write(bp, phy,
  9354. MDIO_PMA_DEVAD,
  9355. MDIO_PMA_REG_8481_LED3_MASK,
  9356. 0x98);
  9357. bnx2x_cl45_write(bp, phy,
  9358. MDIO_PMA_DEVAD,
  9359. MDIO_PMA_REG_8481_LED5_MASK,
  9360. 0x40);
  9361. } else {
  9362. bnx2x_cl45_write(bp, phy,
  9363. MDIO_PMA_DEVAD,
  9364. MDIO_PMA_REG_8481_LED1_MASK,
  9365. 0x80);
  9366. /* Tell LED3 to blink on source */
  9367. bnx2x_cl45_read(bp, phy,
  9368. MDIO_PMA_DEVAD,
  9369. MDIO_PMA_REG_8481_LINK_SIGNAL,
  9370. &val);
  9371. val &= ~(7<<6);
  9372. val |= (1<<6); /* A83B[8:6]= 1 */
  9373. bnx2x_cl45_write(bp, phy,
  9374. MDIO_PMA_DEVAD,
  9375. MDIO_PMA_REG_8481_LINK_SIGNAL,
  9376. val);
  9377. if (phy->type ==
  9378. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84834) {
  9379. /* Restore LED4 source to external link,
  9380. * and re-enable interrupts.
  9381. */
  9382. bnx2x_cl45_write(bp, phy,
  9383. MDIO_PMA_DEVAD,
  9384. MDIO_PMA_REG_8481_SIGNAL_MASK,
  9385. 0x40);
  9386. if (params->link_flags &
  9387. LINK_FLAGS_INT_DISABLED) {
  9388. bnx2x_link_int_enable(params);
  9389. params->link_flags &=
  9390. ~LINK_FLAGS_INT_DISABLED;
  9391. }
  9392. }
  9393. }
  9394. break;
  9395. }
  9396. /* This is a workaround for E3+84833 until autoneg
  9397. * restart is fixed in f/w
  9398. */
  9399. if (CHIP_IS_E3(bp)) {
  9400. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  9401. MDIO_WC_REG_GP2_STATUS_GP_2_1, &val);
  9402. }
  9403. }
  9404. /******************************************************************/
  9405. /* 54618SE PHY SECTION */
  9406. /******************************************************************/
  9407. static void bnx2x_54618se_specific_func(struct bnx2x_phy *phy,
  9408. struct link_params *params,
  9409. u32 action)
  9410. {
  9411. struct bnx2x *bp = params->bp;
  9412. u16 temp;
  9413. switch (action) {
  9414. case PHY_INIT:
  9415. /* Configure LED4: set to INTR (0x6). */
  9416. /* Accessing shadow register 0xe. */
  9417. bnx2x_cl22_write(bp, phy,
  9418. MDIO_REG_GPHY_SHADOW,
  9419. MDIO_REG_GPHY_SHADOW_LED_SEL2);
  9420. bnx2x_cl22_read(bp, phy,
  9421. MDIO_REG_GPHY_SHADOW,
  9422. &temp);
  9423. temp &= ~(0xf << 4);
  9424. temp |= (0x6 << 4);
  9425. bnx2x_cl22_write(bp, phy,
  9426. MDIO_REG_GPHY_SHADOW,
  9427. MDIO_REG_GPHY_SHADOW_WR_ENA | temp);
  9428. /* Configure INTR based on link status change. */
  9429. bnx2x_cl22_write(bp, phy,
  9430. MDIO_REG_INTR_MASK,
  9431. ~MDIO_REG_INTR_MASK_LINK_STATUS);
  9432. break;
  9433. }
  9434. }
  9435. static int bnx2x_54618se_config_init(struct bnx2x_phy *phy,
  9436. struct link_params *params,
  9437. struct link_vars *vars)
  9438. {
  9439. struct bnx2x *bp = params->bp;
  9440. u8 port;
  9441. u16 autoneg_val, an_1000_val, an_10_100_val, fc_val, temp;
  9442. u32 cfg_pin;
  9443. DP(NETIF_MSG_LINK, "54618SE cfg init\n");
  9444. usleep_range(1000, 2000);
  9445. /* This works with E3 only, no need to check the chip
  9446. * before determining the port.
  9447. */
  9448. port = params->port;
  9449. cfg_pin = (REG_RD(bp, params->shmem_base +
  9450. offsetof(struct shmem_region,
  9451. dev_info.port_hw_config[port].e3_cmn_pin_cfg)) &
  9452. PORT_HW_CFG_E3_PHY_RESET_MASK) >>
  9453. PORT_HW_CFG_E3_PHY_RESET_SHIFT;
  9454. /* Drive pin high to bring the GPHY out of reset. */
  9455. bnx2x_set_cfg_pin(bp, cfg_pin, 1);
  9456. /* wait for GPHY to reset */
  9457. msleep(50);
  9458. /* reset phy */
  9459. bnx2x_cl22_write(bp, phy,
  9460. MDIO_PMA_REG_CTRL, 0x8000);
  9461. bnx2x_wait_reset_complete(bp, phy, params);
  9462. /* Wait for GPHY to reset */
  9463. msleep(50);
  9464. bnx2x_54618se_specific_func(phy, params, PHY_INIT);
  9465. /* Flip the signal detect polarity (set 0x1c.0x1e[8]). */
  9466. bnx2x_cl22_write(bp, phy,
  9467. MDIO_REG_GPHY_SHADOW,
  9468. MDIO_REG_GPHY_SHADOW_AUTO_DET_MED);
  9469. bnx2x_cl22_read(bp, phy,
  9470. MDIO_REG_GPHY_SHADOW,
  9471. &temp);
  9472. temp |= MDIO_REG_GPHY_SHADOW_INVERT_FIB_SD;
  9473. bnx2x_cl22_write(bp, phy,
  9474. MDIO_REG_GPHY_SHADOW,
  9475. MDIO_REG_GPHY_SHADOW_WR_ENA | temp);
  9476. /* Set up fc */
  9477. /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
  9478. bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
  9479. fc_val = 0;
  9480. if ((vars->ieee_fc & MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
  9481. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC)
  9482. fc_val |= MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC;
  9483. if ((vars->ieee_fc & MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
  9484. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH)
  9485. fc_val |= MDIO_AN_REG_ADV_PAUSE_PAUSE;
  9486. /* Read all advertisement */
  9487. bnx2x_cl22_read(bp, phy,
  9488. 0x09,
  9489. &an_1000_val);
  9490. bnx2x_cl22_read(bp, phy,
  9491. 0x04,
  9492. &an_10_100_val);
  9493. bnx2x_cl22_read(bp, phy,
  9494. MDIO_PMA_REG_CTRL,
  9495. &autoneg_val);
  9496. /* Disable forced speed */
  9497. autoneg_val &= ~((1<<6) | (1<<8) | (1<<9) | (1<<12) | (1<<13));
  9498. an_10_100_val &= ~((1<<5) | (1<<6) | (1<<7) | (1<<8) | (1<<10) |
  9499. (1<<11));
  9500. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  9501. (phy->speed_cap_mask &
  9502. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
  9503. (phy->req_line_speed == SPEED_1000)) {
  9504. an_1000_val |= (1<<8);
  9505. autoneg_val |= (1<<9 | 1<<12);
  9506. if (phy->req_duplex == DUPLEX_FULL)
  9507. an_1000_val |= (1<<9);
  9508. DP(NETIF_MSG_LINK, "Advertising 1G\n");
  9509. } else
  9510. an_1000_val &= ~((1<<8) | (1<<9));
  9511. bnx2x_cl22_write(bp, phy,
  9512. 0x09,
  9513. an_1000_val);
  9514. bnx2x_cl22_read(bp, phy,
  9515. 0x09,
  9516. &an_1000_val);
  9517. /* Set 100 speed advertisement */
  9518. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  9519. (phy->speed_cap_mask &
  9520. (PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL |
  9521. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF)))) {
  9522. an_10_100_val |= (1<<7);
  9523. /* Enable autoneg and restart autoneg for legacy speeds */
  9524. autoneg_val |= (1<<9 | 1<<12);
  9525. if (phy->req_duplex == DUPLEX_FULL)
  9526. an_10_100_val |= (1<<8);
  9527. DP(NETIF_MSG_LINK, "Advertising 100M\n");
  9528. }
  9529. /* Set 10 speed advertisement */
  9530. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  9531. (phy->speed_cap_mask &
  9532. (PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL |
  9533. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF)))) {
  9534. an_10_100_val |= (1<<5);
  9535. autoneg_val |= (1<<9 | 1<<12);
  9536. if (phy->req_duplex == DUPLEX_FULL)
  9537. an_10_100_val |= (1<<6);
  9538. DP(NETIF_MSG_LINK, "Advertising 10M\n");
  9539. }
  9540. /* Only 10/100 are allowed to work in FORCE mode */
  9541. if (phy->req_line_speed == SPEED_100) {
  9542. autoneg_val |= (1<<13);
  9543. /* Enabled AUTO-MDIX when autoneg is disabled */
  9544. bnx2x_cl22_write(bp, phy,
  9545. 0x18,
  9546. (1<<15 | 1<<9 | 7<<0));
  9547. DP(NETIF_MSG_LINK, "Setting 100M force\n");
  9548. }
  9549. if (phy->req_line_speed == SPEED_10) {
  9550. /* Enabled AUTO-MDIX when autoneg is disabled */
  9551. bnx2x_cl22_write(bp, phy,
  9552. 0x18,
  9553. (1<<15 | 1<<9 | 7<<0));
  9554. DP(NETIF_MSG_LINK, "Setting 10M force\n");
  9555. }
  9556. if ((phy->flags & FLAGS_EEE) && bnx2x_eee_has_cap(params)) {
  9557. int rc;
  9558. bnx2x_cl22_write(bp, phy, MDIO_REG_GPHY_EXP_ACCESS,
  9559. MDIO_REG_GPHY_EXP_ACCESS_TOP |
  9560. MDIO_REG_GPHY_EXP_TOP_2K_BUF);
  9561. bnx2x_cl22_read(bp, phy, MDIO_REG_GPHY_EXP_ACCESS_GATE, &temp);
  9562. temp &= 0xfffe;
  9563. bnx2x_cl22_write(bp, phy, MDIO_REG_GPHY_EXP_ACCESS_GATE, temp);
  9564. rc = bnx2x_eee_initial_config(params, vars, SHMEM_EEE_1G_ADV);
  9565. if (rc) {
  9566. DP(NETIF_MSG_LINK, "Failed to configure EEE timers\n");
  9567. bnx2x_eee_disable(phy, params, vars);
  9568. } else if ((params->eee_mode & EEE_MODE_ADV_LPI) &&
  9569. (phy->req_duplex == DUPLEX_FULL) &&
  9570. (bnx2x_eee_calc_timer(params) ||
  9571. !(params->eee_mode & EEE_MODE_ENABLE_LPI))) {
  9572. /* Need to advertise EEE only when requested,
  9573. * and either no LPI assertion was requested,
  9574. * or it was requested and a valid timer was set.
  9575. * Also notice full duplex is required for EEE.
  9576. */
  9577. bnx2x_eee_advertise(phy, params, vars,
  9578. SHMEM_EEE_1G_ADV);
  9579. } else {
  9580. DP(NETIF_MSG_LINK, "Don't Advertise 1GBase-T EEE\n");
  9581. bnx2x_eee_disable(phy, params, vars);
  9582. }
  9583. } else {
  9584. vars->eee_status &= ~SHMEM_EEE_1G_ADV <<
  9585. SHMEM_EEE_SUPPORTED_SHIFT;
  9586. if (phy->flags & FLAGS_EEE) {
  9587. /* Handle legacy auto-grEEEn */
  9588. if (params->feature_config_flags &
  9589. FEATURE_CONFIG_AUTOGREEEN_ENABLED) {
  9590. temp = 6;
  9591. DP(NETIF_MSG_LINK, "Enabling Auto-GrEEEn\n");
  9592. } else {
  9593. temp = 0;
  9594. DP(NETIF_MSG_LINK, "Don't Adv. EEE\n");
  9595. }
  9596. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  9597. MDIO_AN_REG_EEE_ADV, temp);
  9598. }
  9599. }
  9600. bnx2x_cl22_write(bp, phy,
  9601. 0x04,
  9602. an_10_100_val | fc_val);
  9603. if (phy->req_duplex == DUPLEX_FULL)
  9604. autoneg_val |= (1<<8);
  9605. bnx2x_cl22_write(bp, phy,
  9606. MDIO_PMA_REG_CTRL, autoneg_val);
  9607. return 0;
  9608. }
  9609. static void bnx2x_5461x_set_link_led(struct bnx2x_phy *phy,
  9610. struct link_params *params, u8 mode)
  9611. {
  9612. struct bnx2x *bp = params->bp;
  9613. u16 temp;
  9614. bnx2x_cl22_write(bp, phy,
  9615. MDIO_REG_GPHY_SHADOW,
  9616. MDIO_REG_GPHY_SHADOW_LED_SEL1);
  9617. bnx2x_cl22_read(bp, phy,
  9618. MDIO_REG_GPHY_SHADOW,
  9619. &temp);
  9620. temp &= 0xff00;
  9621. DP(NETIF_MSG_LINK, "54618x set link led (mode=%x)\n", mode);
  9622. switch (mode) {
  9623. case LED_MODE_FRONT_PANEL_OFF:
  9624. case LED_MODE_OFF:
  9625. temp |= 0x00ee;
  9626. break;
  9627. case LED_MODE_OPER:
  9628. temp |= 0x0001;
  9629. break;
  9630. case LED_MODE_ON:
  9631. temp |= 0x00ff;
  9632. break;
  9633. default:
  9634. break;
  9635. }
  9636. bnx2x_cl22_write(bp, phy,
  9637. MDIO_REG_GPHY_SHADOW,
  9638. MDIO_REG_GPHY_SHADOW_WR_ENA | temp);
  9639. return;
  9640. }
  9641. static void bnx2x_54618se_link_reset(struct bnx2x_phy *phy,
  9642. struct link_params *params)
  9643. {
  9644. struct bnx2x *bp = params->bp;
  9645. u32 cfg_pin;
  9646. u8 port;
  9647. /* In case of no EPIO routed to reset the GPHY, put it
  9648. * in low power mode.
  9649. */
  9650. bnx2x_cl22_write(bp, phy, MDIO_PMA_REG_CTRL, 0x800);
  9651. /* This works with E3 only, no need to check the chip
  9652. * before determining the port.
  9653. */
  9654. port = params->port;
  9655. cfg_pin = (REG_RD(bp, params->shmem_base +
  9656. offsetof(struct shmem_region,
  9657. dev_info.port_hw_config[port].e3_cmn_pin_cfg)) &
  9658. PORT_HW_CFG_E3_PHY_RESET_MASK) >>
  9659. PORT_HW_CFG_E3_PHY_RESET_SHIFT;
  9660. /* Drive pin low to put GPHY in reset. */
  9661. bnx2x_set_cfg_pin(bp, cfg_pin, 0);
  9662. }
  9663. static u8 bnx2x_54618se_read_status(struct bnx2x_phy *phy,
  9664. struct link_params *params,
  9665. struct link_vars *vars)
  9666. {
  9667. struct bnx2x *bp = params->bp;
  9668. u16 val;
  9669. u8 link_up = 0;
  9670. u16 legacy_status, legacy_speed;
  9671. /* Get speed operation status */
  9672. bnx2x_cl22_read(bp, phy,
  9673. MDIO_REG_GPHY_AUX_STATUS,
  9674. &legacy_status);
  9675. DP(NETIF_MSG_LINK, "54618SE read_status: 0x%x\n", legacy_status);
  9676. /* Read status to clear the PHY interrupt. */
  9677. bnx2x_cl22_read(bp, phy,
  9678. MDIO_REG_INTR_STATUS,
  9679. &val);
  9680. link_up = ((legacy_status & (1<<2)) == (1<<2));
  9681. if (link_up) {
  9682. legacy_speed = (legacy_status & (7<<8));
  9683. if (legacy_speed == (7<<8)) {
  9684. vars->line_speed = SPEED_1000;
  9685. vars->duplex = DUPLEX_FULL;
  9686. } else if (legacy_speed == (6<<8)) {
  9687. vars->line_speed = SPEED_1000;
  9688. vars->duplex = DUPLEX_HALF;
  9689. } else if (legacy_speed == (5<<8)) {
  9690. vars->line_speed = SPEED_100;
  9691. vars->duplex = DUPLEX_FULL;
  9692. }
  9693. /* Omitting 100Base-T4 for now */
  9694. else if (legacy_speed == (3<<8)) {
  9695. vars->line_speed = SPEED_100;
  9696. vars->duplex = DUPLEX_HALF;
  9697. } else if (legacy_speed == (2<<8)) {
  9698. vars->line_speed = SPEED_10;
  9699. vars->duplex = DUPLEX_FULL;
  9700. } else if (legacy_speed == (1<<8)) {
  9701. vars->line_speed = SPEED_10;
  9702. vars->duplex = DUPLEX_HALF;
  9703. } else /* Should not happen */
  9704. vars->line_speed = 0;
  9705. DP(NETIF_MSG_LINK,
  9706. "Link is up in %dMbps, is_duplex_full= %d\n",
  9707. vars->line_speed,
  9708. (vars->duplex == DUPLEX_FULL));
  9709. /* Check legacy speed AN resolution */
  9710. bnx2x_cl22_read(bp, phy,
  9711. 0x01,
  9712. &val);
  9713. if (val & (1<<5))
  9714. vars->link_status |=
  9715. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  9716. bnx2x_cl22_read(bp, phy,
  9717. 0x06,
  9718. &val);
  9719. if ((val & (1<<0)) == 0)
  9720. vars->link_status |=
  9721. LINK_STATUS_PARALLEL_DETECTION_USED;
  9722. DP(NETIF_MSG_LINK, "BCM54618SE: link speed is %d\n",
  9723. vars->line_speed);
  9724. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  9725. if (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
  9726. /* Report LP advertised speeds */
  9727. bnx2x_cl22_read(bp, phy, 0x5, &val);
  9728. if (val & (1<<5))
  9729. vars->link_status |=
  9730. LINK_STATUS_LINK_PARTNER_10THD_CAPABLE;
  9731. if (val & (1<<6))
  9732. vars->link_status |=
  9733. LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE;
  9734. if (val & (1<<7))
  9735. vars->link_status |=
  9736. LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE;
  9737. if (val & (1<<8))
  9738. vars->link_status |=
  9739. LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE;
  9740. if (val & (1<<9))
  9741. vars->link_status |=
  9742. LINK_STATUS_LINK_PARTNER_100T4_CAPABLE;
  9743. bnx2x_cl22_read(bp, phy, 0xa, &val);
  9744. if (val & (1<<10))
  9745. vars->link_status |=
  9746. LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE;
  9747. if (val & (1<<11))
  9748. vars->link_status |=
  9749. LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
  9750. if ((phy->flags & FLAGS_EEE) &&
  9751. bnx2x_eee_has_cap(params))
  9752. bnx2x_eee_an_resolve(phy, params, vars);
  9753. }
  9754. }
  9755. return link_up;
  9756. }
  9757. static void bnx2x_54618se_config_loopback(struct bnx2x_phy *phy,
  9758. struct link_params *params)
  9759. {
  9760. struct bnx2x *bp = params->bp;
  9761. u16 val;
  9762. u32 umac_base = params->port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
  9763. DP(NETIF_MSG_LINK, "2PMA/PMD ext_phy_loopback: 54618se\n");
  9764. /* Enable master/slave manual mmode and set to master */
  9765. /* mii write 9 [bits set 11 12] */
  9766. bnx2x_cl22_write(bp, phy, 0x09, 3<<11);
  9767. /* forced 1G and disable autoneg */
  9768. /* set val [mii read 0] */
  9769. /* set val [expr $val & [bits clear 6 12 13]] */
  9770. /* set val [expr $val | [bits set 6 8]] */
  9771. /* mii write 0 $val */
  9772. bnx2x_cl22_read(bp, phy, 0x00, &val);
  9773. val &= ~((1<<6) | (1<<12) | (1<<13));
  9774. val |= (1<<6) | (1<<8);
  9775. bnx2x_cl22_write(bp, phy, 0x00, val);
  9776. /* Set external loopback and Tx using 6dB coding */
  9777. /* mii write 0x18 7 */
  9778. /* set val [mii read 0x18] */
  9779. /* mii write 0x18 [expr $val | [bits set 10 15]] */
  9780. bnx2x_cl22_write(bp, phy, 0x18, 7);
  9781. bnx2x_cl22_read(bp, phy, 0x18, &val);
  9782. bnx2x_cl22_write(bp, phy, 0x18, val | (1<<10) | (1<<15));
  9783. /* This register opens the gate for the UMAC despite its name */
  9784. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + params->port*4, 1);
  9785. /* Maximum Frame Length (RW). Defines a 14-Bit maximum frame
  9786. * length used by the MAC receive logic to check frames.
  9787. */
  9788. REG_WR(bp, umac_base + UMAC_REG_MAXFR, 0x2710);
  9789. }
  9790. /******************************************************************/
  9791. /* SFX7101 PHY SECTION */
  9792. /******************************************************************/
  9793. static void bnx2x_7101_config_loopback(struct bnx2x_phy *phy,
  9794. struct link_params *params)
  9795. {
  9796. struct bnx2x *bp = params->bp;
  9797. /* SFX7101_XGXS_TEST1 */
  9798. bnx2x_cl45_write(bp, phy,
  9799. MDIO_XS_DEVAD, MDIO_XS_SFX7101_XGXS_TEST1, 0x100);
  9800. }
  9801. static int bnx2x_7101_config_init(struct bnx2x_phy *phy,
  9802. struct link_params *params,
  9803. struct link_vars *vars)
  9804. {
  9805. u16 fw_ver1, fw_ver2, val;
  9806. struct bnx2x *bp = params->bp;
  9807. DP(NETIF_MSG_LINK, "Setting the SFX7101 LASI indication\n");
  9808. /* Restore normal power mode*/
  9809. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  9810. MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
  9811. /* HW reset */
  9812. bnx2x_ext_phy_hw_reset(bp, params->port);
  9813. bnx2x_wait_reset_complete(bp, phy, params);
  9814. bnx2x_cl45_write(bp, phy,
  9815. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x1);
  9816. DP(NETIF_MSG_LINK, "Setting the SFX7101 LED to blink on traffic\n");
  9817. bnx2x_cl45_write(bp, phy,
  9818. MDIO_PMA_DEVAD, MDIO_PMA_REG_7107_LED_CNTL, (1<<3));
  9819. bnx2x_ext_phy_set_pause(params, phy, vars);
  9820. /* Restart autoneg */
  9821. bnx2x_cl45_read(bp, phy,
  9822. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, &val);
  9823. val |= 0x200;
  9824. bnx2x_cl45_write(bp, phy,
  9825. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, val);
  9826. /* Save spirom version */
  9827. bnx2x_cl45_read(bp, phy,
  9828. MDIO_PMA_DEVAD, MDIO_PMA_REG_7101_VER1, &fw_ver1);
  9829. bnx2x_cl45_read(bp, phy,
  9830. MDIO_PMA_DEVAD, MDIO_PMA_REG_7101_VER2, &fw_ver2);
  9831. bnx2x_save_spirom_version(bp, params->port,
  9832. (u32)(fw_ver1<<16 | fw_ver2), phy->ver_addr);
  9833. return 0;
  9834. }
  9835. static u8 bnx2x_7101_read_status(struct bnx2x_phy *phy,
  9836. struct link_params *params,
  9837. struct link_vars *vars)
  9838. {
  9839. struct bnx2x *bp = params->bp;
  9840. u8 link_up;
  9841. u16 val1, val2;
  9842. bnx2x_cl45_read(bp, phy,
  9843. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val2);
  9844. bnx2x_cl45_read(bp, phy,
  9845. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
  9846. DP(NETIF_MSG_LINK, "10G-base-T LASI status 0x%x->0x%x\n",
  9847. val2, val1);
  9848. bnx2x_cl45_read(bp, phy,
  9849. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
  9850. bnx2x_cl45_read(bp, phy,
  9851. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
  9852. DP(NETIF_MSG_LINK, "10G-base-T PMA status 0x%x->0x%x\n",
  9853. val2, val1);
  9854. link_up = ((val1 & 4) == 4);
  9855. /* If link is up print the AN outcome of the SFX7101 PHY */
  9856. if (link_up) {
  9857. bnx2x_cl45_read(bp, phy,
  9858. MDIO_AN_DEVAD, MDIO_AN_REG_MASTER_STATUS,
  9859. &val2);
  9860. vars->line_speed = SPEED_10000;
  9861. vars->duplex = DUPLEX_FULL;
  9862. DP(NETIF_MSG_LINK, "SFX7101 AN status 0x%x->Master=%x\n",
  9863. val2, (val2 & (1<<14)));
  9864. bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
  9865. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  9866. /* Read LP advertised speeds */
  9867. if (val2 & (1<<11))
  9868. vars->link_status |=
  9869. LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
  9870. }
  9871. return link_up;
  9872. }
  9873. static int bnx2x_7101_format_ver(u32 spirom_ver, u8 *str, u16 *len)
  9874. {
  9875. if (*len < 5)
  9876. return -EINVAL;
  9877. str[0] = (spirom_ver & 0xFF);
  9878. str[1] = (spirom_ver & 0xFF00) >> 8;
  9879. str[2] = (spirom_ver & 0xFF0000) >> 16;
  9880. str[3] = (spirom_ver & 0xFF000000) >> 24;
  9881. str[4] = '\0';
  9882. *len -= 5;
  9883. return 0;
  9884. }
  9885. void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy)
  9886. {
  9887. u16 val, cnt;
  9888. bnx2x_cl45_read(bp, phy,
  9889. MDIO_PMA_DEVAD,
  9890. MDIO_PMA_REG_7101_RESET, &val);
  9891. for (cnt = 0; cnt < 10; cnt++) {
  9892. msleep(50);
  9893. /* Writes a self-clearing reset */
  9894. bnx2x_cl45_write(bp, phy,
  9895. MDIO_PMA_DEVAD,
  9896. MDIO_PMA_REG_7101_RESET,
  9897. (val | (1<<15)));
  9898. /* Wait for clear */
  9899. bnx2x_cl45_read(bp, phy,
  9900. MDIO_PMA_DEVAD,
  9901. MDIO_PMA_REG_7101_RESET, &val);
  9902. if ((val & (1<<15)) == 0)
  9903. break;
  9904. }
  9905. }
  9906. static void bnx2x_7101_hw_reset(struct bnx2x_phy *phy,
  9907. struct link_params *params) {
  9908. /* Low power mode is controlled by GPIO 2 */
  9909. bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_2,
  9910. MISC_REGISTERS_GPIO_OUTPUT_LOW, params->port);
  9911. /* The PHY reset is controlled by GPIO 1 */
  9912. bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
  9913. MISC_REGISTERS_GPIO_OUTPUT_LOW, params->port);
  9914. }
  9915. static void bnx2x_7101_set_link_led(struct bnx2x_phy *phy,
  9916. struct link_params *params, u8 mode)
  9917. {
  9918. u16 val = 0;
  9919. struct bnx2x *bp = params->bp;
  9920. switch (mode) {
  9921. case LED_MODE_FRONT_PANEL_OFF:
  9922. case LED_MODE_OFF:
  9923. val = 2;
  9924. break;
  9925. case LED_MODE_ON:
  9926. val = 1;
  9927. break;
  9928. case LED_MODE_OPER:
  9929. val = 0;
  9930. break;
  9931. }
  9932. bnx2x_cl45_write(bp, phy,
  9933. MDIO_PMA_DEVAD,
  9934. MDIO_PMA_REG_7107_LINK_LED_CNTL,
  9935. val);
  9936. }
  9937. /******************************************************************/
  9938. /* STATIC PHY DECLARATION */
  9939. /******************************************************************/
  9940. static const struct bnx2x_phy phy_null = {
  9941. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN,
  9942. .addr = 0,
  9943. .def_md_devad = 0,
  9944. .flags = FLAGS_INIT_XGXS_FIRST,
  9945. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9946. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9947. .mdio_ctrl = 0,
  9948. .supported = 0,
  9949. .media_type = ETH_PHY_NOT_PRESENT,
  9950. .ver_addr = 0,
  9951. .req_flow_ctrl = 0,
  9952. .req_line_speed = 0,
  9953. .speed_cap_mask = 0,
  9954. .req_duplex = 0,
  9955. .rsrv = 0,
  9956. .config_init = (config_init_t)NULL,
  9957. .read_status = (read_status_t)NULL,
  9958. .link_reset = (link_reset_t)NULL,
  9959. .config_loopback = (config_loopback_t)NULL,
  9960. .format_fw_ver = (format_fw_ver_t)NULL,
  9961. .hw_reset = (hw_reset_t)NULL,
  9962. .set_link_led = (set_link_led_t)NULL,
  9963. .phy_specific_func = (phy_specific_func_t)NULL
  9964. };
  9965. static const struct bnx2x_phy phy_serdes = {
  9966. .type = PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT,
  9967. .addr = 0xff,
  9968. .def_md_devad = 0,
  9969. .flags = 0,
  9970. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9971. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9972. .mdio_ctrl = 0,
  9973. .supported = (SUPPORTED_10baseT_Half |
  9974. SUPPORTED_10baseT_Full |
  9975. SUPPORTED_100baseT_Half |
  9976. SUPPORTED_100baseT_Full |
  9977. SUPPORTED_1000baseT_Full |
  9978. SUPPORTED_2500baseX_Full |
  9979. SUPPORTED_TP |
  9980. SUPPORTED_Autoneg |
  9981. SUPPORTED_Pause |
  9982. SUPPORTED_Asym_Pause),
  9983. .media_type = ETH_PHY_BASE_T,
  9984. .ver_addr = 0,
  9985. .req_flow_ctrl = 0,
  9986. .req_line_speed = 0,
  9987. .speed_cap_mask = 0,
  9988. .req_duplex = 0,
  9989. .rsrv = 0,
  9990. .config_init = (config_init_t)bnx2x_xgxs_config_init,
  9991. .read_status = (read_status_t)bnx2x_link_settings_status,
  9992. .link_reset = (link_reset_t)bnx2x_int_link_reset,
  9993. .config_loopback = (config_loopback_t)NULL,
  9994. .format_fw_ver = (format_fw_ver_t)NULL,
  9995. .hw_reset = (hw_reset_t)NULL,
  9996. .set_link_led = (set_link_led_t)NULL,
  9997. .phy_specific_func = (phy_specific_func_t)NULL
  9998. };
  9999. static const struct bnx2x_phy phy_xgxs = {
  10000. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT,
  10001. .addr = 0xff,
  10002. .def_md_devad = 0,
  10003. .flags = 0,
  10004. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10005. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10006. .mdio_ctrl = 0,
  10007. .supported = (SUPPORTED_10baseT_Half |
  10008. SUPPORTED_10baseT_Full |
  10009. SUPPORTED_100baseT_Half |
  10010. SUPPORTED_100baseT_Full |
  10011. SUPPORTED_1000baseT_Full |
  10012. SUPPORTED_2500baseX_Full |
  10013. SUPPORTED_10000baseT_Full |
  10014. SUPPORTED_FIBRE |
  10015. SUPPORTED_Autoneg |
  10016. SUPPORTED_Pause |
  10017. SUPPORTED_Asym_Pause),
  10018. .media_type = ETH_PHY_CX4,
  10019. .ver_addr = 0,
  10020. .req_flow_ctrl = 0,
  10021. .req_line_speed = 0,
  10022. .speed_cap_mask = 0,
  10023. .req_duplex = 0,
  10024. .rsrv = 0,
  10025. .config_init = (config_init_t)bnx2x_xgxs_config_init,
  10026. .read_status = (read_status_t)bnx2x_link_settings_status,
  10027. .link_reset = (link_reset_t)bnx2x_int_link_reset,
  10028. .config_loopback = (config_loopback_t)bnx2x_set_xgxs_loopback,
  10029. .format_fw_ver = (format_fw_ver_t)NULL,
  10030. .hw_reset = (hw_reset_t)NULL,
  10031. .set_link_led = (set_link_led_t)NULL,
  10032. .phy_specific_func = (phy_specific_func_t)bnx2x_xgxs_specific_func
  10033. };
  10034. static const struct bnx2x_phy phy_warpcore = {
  10035. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT,
  10036. .addr = 0xff,
  10037. .def_md_devad = 0,
  10038. .flags = FLAGS_TX_ERROR_CHECK,
  10039. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10040. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10041. .mdio_ctrl = 0,
  10042. .supported = (SUPPORTED_10baseT_Half |
  10043. SUPPORTED_10baseT_Full |
  10044. SUPPORTED_100baseT_Half |
  10045. SUPPORTED_100baseT_Full |
  10046. SUPPORTED_1000baseT_Full |
  10047. SUPPORTED_10000baseT_Full |
  10048. SUPPORTED_20000baseKR2_Full |
  10049. SUPPORTED_20000baseMLD2_Full |
  10050. SUPPORTED_FIBRE |
  10051. SUPPORTED_Autoneg |
  10052. SUPPORTED_Pause |
  10053. SUPPORTED_Asym_Pause),
  10054. .media_type = ETH_PHY_UNSPECIFIED,
  10055. .ver_addr = 0,
  10056. .req_flow_ctrl = 0,
  10057. .req_line_speed = 0,
  10058. .speed_cap_mask = 0,
  10059. /* req_duplex = */0,
  10060. /* rsrv = */0,
  10061. .config_init = (config_init_t)bnx2x_warpcore_config_init,
  10062. .read_status = (read_status_t)bnx2x_warpcore_read_status,
  10063. .link_reset = (link_reset_t)bnx2x_warpcore_link_reset,
  10064. .config_loopback = (config_loopback_t)bnx2x_set_warpcore_loopback,
  10065. .format_fw_ver = (format_fw_ver_t)NULL,
  10066. .hw_reset = (hw_reset_t)bnx2x_warpcore_hw_reset,
  10067. .set_link_led = (set_link_led_t)NULL,
  10068. .phy_specific_func = (phy_specific_func_t)NULL
  10069. };
  10070. static const struct bnx2x_phy phy_7101 = {
  10071. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
  10072. .addr = 0xff,
  10073. .def_md_devad = 0,
  10074. .flags = FLAGS_FAN_FAILURE_DET_REQ,
  10075. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10076. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10077. .mdio_ctrl = 0,
  10078. .supported = (SUPPORTED_10000baseT_Full |
  10079. SUPPORTED_TP |
  10080. SUPPORTED_Autoneg |
  10081. SUPPORTED_Pause |
  10082. SUPPORTED_Asym_Pause),
  10083. .media_type = ETH_PHY_BASE_T,
  10084. .ver_addr = 0,
  10085. .req_flow_ctrl = 0,
  10086. .req_line_speed = 0,
  10087. .speed_cap_mask = 0,
  10088. .req_duplex = 0,
  10089. .rsrv = 0,
  10090. .config_init = (config_init_t)bnx2x_7101_config_init,
  10091. .read_status = (read_status_t)bnx2x_7101_read_status,
  10092. .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
  10093. .config_loopback = (config_loopback_t)bnx2x_7101_config_loopback,
  10094. .format_fw_ver = (format_fw_ver_t)bnx2x_7101_format_ver,
  10095. .hw_reset = (hw_reset_t)bnx2x_7101_hw_reset,
  10096. .set_link_led = (set_link_led_t)bnx2x_7101_set_link_led,
  10097. .phy_specific_func = (phy_specific_func_t)NULL
  10098. };
  10099. static const struct bnx2x_phy phy_8073 = {
  10100. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
  10101. .addr = 0xff,
  10102. .def_md_devad = 0,
  10103. .flags = 0,
  10104. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10105. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10106. .mdio_ctrl = 0,
  10107. .supported = (SUPPORTED_10000baseT_Full |
  10108. SUPPORTED_2500baseX_Full |
  10109. SUPPORTED_1000baseT_Full |
  10110. SUPPORTED_FIBRE |
  10111. SUPPORTED_Autoneg |
  10112. SUPPORTED_Pause |
  10113. SUPPORTED_Asym_Pause),
  10114. .media_type = ETH_PHY_KR,
  10115. .ver_addr = 0,
  10116. .req_flow_ctrl = 0,
  10117. .req_line_speed = 0,
  10118. .speed_cap_mask = 0,
  10119. .req_duplex = 0,
  10120. .rsrv = 0,
  10121. .config_init = (config_init_t)bnx2x_8073_config_init,
  10122. .read_status = (read_status_t)bnx2x_8073_read_status,
  10123. .link_reset = (link_reset_t)bnx2x_8073_link_reset,
  10124. .config_loopback = (config_loopback_t)NULL,
  10125. .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
  10126. .hw_reset = (hw_reset_t)NULL,
  10127. .set_link_led = (set_link_led_t)NULL,
  10128. .phy_specific_func = (phy_specific_func_t)bnx2x_8073_specific_func
  10129. };
  10130. static const struct bnx2x_phy phy_8705 = {
  10131. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705,
  10132. .addr = 0xff,
  10133. .def_md_devad = 0,
  10134. .flags = FLAGS_INIT_XGXS_FIRST,
  10135. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10136. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10137. .mdio_ctrl = 0,
  10138. .supported = (SUPPORTED_10000baseT_Full |
  10139. SUPPORTED_FIBRE |
  10140. SUPPORTED_Pause |
  10141. SUPPORTED_Asym_Pause),
  10142. .media_type = ETH_PHY_XFP_FIBER,
  10143. .ver_addr = 0,
  10144. .req_flow_ctrl = 0,
  10145. .req_line_speed = 0,
  10146. .speed_cap_mask = 0,
  10147. .req_duplex = 0,
  10148. .rsrv = 0,
  10149. .config_init = (config_init_t)bnx2x_8705_config_init,
  10150. .read_status = (read_status_t)bnx2x_8705_read_status,
  10151. .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
  10152. .config_loopback = (config_loopback_t)NULL,
  10153. .format_fw_ver = (format_fw_ver_t)bnx2x_null_format_ver,
  10154. .hw_reset = (hw_reset_t)NULL,
  10155. .set_link_led = (set_link_led_t)NULL,
  10156. .phy_specific_func = (phy_specific_func_t)NULL
  10157. };
  10158. static const struct bnx2x_phy phy_8706 = {
  10159. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706,
  10160. .addr = 0xff,
  10161. .def_md_devad = 0,
  10162. .flags = FLAGS_INIT_XGXS_FIRST,
  10163. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10164. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10165. .mdio_ctrl = 0,
  10166. .supported = (SUPPORTED_10000baseT_Full |
  10167. SUPPORTED_1000baseT_Full |
  10168. SUPPORTED_FIBRE |
  10169. SUPPORTED_Pause |
  10170. SUPPORTED_Asym_Pause),
  10171. .media_type = ETH_PHY_SFPP_10G_FIBER,
  10172. .ver_addr = 0,
  10173. .req_flow_ctrl = 0,
  10174. .req_line_speed = 0,
  10175. .speed_cap_mask = 0,
  10176. .req_duplex = 0,
  10177. .rsrv = 0,
  10178. .config_init = (config_init_t)bnx2x_8706_config_init,
  10179. .read_status = (read_status_t)bnx2x_8706_read_status,
  10180. .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
  10181. .config_loopback = (config_loopback_t)NULL,
  10182. .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
  10183. .hw_reset = (hw_reset_t)NULL,
  10184. .set_link_led = (set_link_led_t)NULL,
  10185. .phy_specific_func = (phy_specific_func_t)NULL
  10186. };
  10187. static const struct bnx2x_phy phy_8726 = {
  10188. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726,
  10189. .addr = 0xff,
  10190. .def_md_devad = 0,
  10191. .flags = (FLAGS_INIT_XGXS_FIRST |
  10192. FLAGS_TX_ERROR_CHECK),
  10193. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10194. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10195. .mdio_ctrl = 0,
  10196. .supported = (SUPPORTED_10000baseT_Full |
  10197. SUPPORTED_1000baseT_Full |
  10198. SUPPORTED_Autoneg |
  10199. SUPPORTED_FIBRE |
  10200. SUPPORTED_Pause |
  10201. SUPPORTED_Asym_Pause),
  10202. .media_type = ETH_PHY_NOT_PRESENT,
  10203. .ver_addr = 0,
  10204. .req_flow_ctrl = 0,
  10205. .req_line_speed = 0,
  10206. .speed_cap_mask = 0,
  10207. .req_duplex = 0,
  10208. .rsrv = 0,
  10209. .config_init = (config_init_t)bnx2x_8726_config_init,
  10210. .read_status = (read_status_t)bnx2x_8726_read_status,
  10211. .link_reset = (link_reset_t)bnx2x_8726_link_reset,
  10212. .config_loopback = (config_loopback_t)bnx2x_8726_config_loopback,
  10213. .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
  10214. .hw_reset = (hw_reset_t)NULL,
  10215. .set_link_led = (set_link_led_t)NULL,
  10216. .phy_specific_func = (phy_specific_func_t)NULL
  10217. };
  10218. static const struct bnx2x_phy phy_8727 = {
  10219. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727,
  10220. .addr = 0xff,
  10221. .def_md_devad = 0,
  10222. .flags = (FLAGS_FAN_FAILURE_DET_REQ |
  10223. FLAGS_TX_ERROR_CHECK),
  10224. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10225. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10226. .mdio_ctrl = 0,
  10227. .supported = (SUPPORTED_10000baseT_Full |
  10228. SUPPORTED_1000baseT_Full |
  10229. SUPPORTED_FIBRE |
  10230. SUPPORTED_Pause |
  10231. SUPPORTED_Asym_Pause),
  10232. .media_type = ETH_PHY_NOT_PRESENT,
  10233. .ver_addr = 0,
  10234. .req_flow_ctrl = 0,
  10235. .req_line_speed = 0,
  10236. .speed_cap_mask = 0,
  10237. .req_duplex = 0,
  10238. .rsrv = 0,
  10239. .config_init = (config_init_t)bnx2x_8727_config_init,
  10240. .read_status = (read_status_t)bnx2x_8727_read_status,
  10241. .link_reset = (link_reset_t)bnx2x_8727_link_reset,
  10242. .config_loopback = (config_loopback_t)NULL,
  10243. .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
  10244. .hw_reset = (hw_reset_t)bnx2x_8727_hw_reset,
  10245. .set_link_led = (set_link_led_t)bnx2x_8727_set_link_led,
  10246. .phy_specific_func = (phy_specific_func_t)bnx2x_8727_specific_func
  10247. };
  10248. static const struct bnx2x_phy phy_8481 = {
  10249. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481,
  10250. .addr = 0xff,
  10251. .def_md_devad = 0,
  10252. .flags = FLAGS_FAN_FAILURE_DET_REQ |
  10253. FLAGS_REARM_LATCH_SIGNAL,
  10254. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10255. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10256. .mdio_ctrl = 0,
  10257. .supported = (SUPPORTED_10baseT_Half |
  10258. SUPPORTED_10baseT_Full |
  10259. SUPPORTED_100baseT_Half |
  10260. SUPPORTED_100baseT_Full |
  10261. SUPPORTED_1000baseT_Full |
  10262. SUPPORTED_10000baseT_Full |
  10263. SUPPORTED_TP |
  10264. SUPPORTED_Autoneg |
  10265. SUPPORTED_Pause |
  10266. SUPPORTED_Asym_Pause),
  10267. .media_type = ETH_PHY_BASE_T,
  10268. .ver_addr = 0,
  10269. .req_flow_ctrl = 0,
  10270. .req_line_speed = 0,
  10271. .speed_cap_mask = 0,
  10272. .req_duplex = 0,
  10273. .rsrv = 0,
  10274. .config_init = (config_init_t)bnx2x_8481_config_init,
  10275. .read_status = (read_status_t)bnx2x_848xx_read_status,
  10276. .link_reset = (link_reset_t)bnx2x_8481_link_reset,
  10277. .config_loopback = (config_loopback_t)NULL,
  10278. .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
  10279. .hw_reset = (hw_reset_t)bnx2x_8481_hw_reset,
  10280. .set_link_led = (set_link_led_t)bnx2x_848xx_set_link_led,
  10281. .phy_specific_func = (phy_specific_func_t)NULL
  10282. };
  10283. static const struct bnx2x_phy phy_84823 = {
  10284. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823,
  10285. .addr = 0xff,
  10286. .def_md_devad = 0,
  10287. .flags = (FLAGS_FAN_FAILURE_DET_REQ |
  10288. FLAGS_REARM_LATCH_SIGNAL |
  10289. FLAGS_TX_ERROR_CHECK),
  10290. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10291. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10292. .mdio_ctrl = 0,
  10293. .supported = (SUPPORTED_10baseT_Half |
  10294. SUPPORTED_10baseT_Full |
  10295. SUPPORTED_100baseT_Half |
  10296. SUPPORTED_100baseT_Full |
  10297. SUPPORTED_1000baseT_Full |
  10298. SUPPORTED_10000baseT_Full |
  10299. SUPPORTED_TP |
  10300. SUPPORTED_Autoneg |
  10301. SUPPORTED_Pause |
  10302. SUPPORTED_Asym_Pause),
  10303. .media_type = ETH_PHY_BASE_T,
  10304. .ver_addr = 0,
  10305. .req_flow_ctrl = 0,
  10306. .req_line_speed = 0,
  10307. .speed_cap_mask = 0,
  10308. .req_duplex = 0,
  10309. .rsrv = 0,
  10310. .config_init = (config_init_t)bnx2x_848x3_config_init,
  10311. .read_status = (read_status_t)bnx2x_848xx_read_status,
  10312. .link_reset = (link_reset_t)bnx2x_848x3_link_reset,
  10313. .config_loopback = (config_loopback_t)NULL,
  10314. .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
  10315. .hw_reset = (hw_reset_t)NULL,
  10316. .set_link_led = (set_link_led_t)bnx2x_848xx_set_link_led,
  10317. .phy_specific_func = (phy_specific_func_t)bnx2x_848xx_specific_func
  10318. };
  10319. static const struct bnx2x_phy phy_84833 = {
  10320. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833,
  10321. .addr = 0xff,
  10322. .def_md_devad = 0,
  10323. .flags = (FLAGS_FAN_FAILURE_DET_REQ |
  10324. FLAGS_REARM_LATCH_SIGNAL |
  10325. FLAGS_TX_ERROR_CHECK),
  10326. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10327. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10328. .mdio_ctrl = 0,
  10329. .supported = (SUPPORTED_100baseT_Half |
  10330. SUPPORTED_100baseT_Full |
  10331. SUPPORTED_1000baseT_Full |
  10332. SUPPORTED_10000baseT_Full |
  10333. SUPPORTED_TP |
  10334. SUPPORTED_Autoneg |
  10335. SUPPORTED_Pause |
  10336. SUPPORTED_Asym_Pause),
  10337. .media_type = ETH_PHY_BASE_T,
  10338. .ver_addr = 0,
  10339. .req_flow_ctrl = 0,
  10340. .req_line_speed = 0,
  10341. .speed_cap_mask = 0,
  10342. .req_duplex = 0,
  10343. .rsrv = 0,
  10344. .config_init = (config_init_t)bnx2x_848x3_config_init,
  10345. .read_status = (read_status_t)bnx2x_848xx_read_status,
  10346. .link_reset = (link_reset_t)bnx2x_848x3_link_reset,
  10347. .config_loopback = (config_loopback_t)NULL,
  10348. .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
  10349. .hw_reset = (hw_reset_t)bnx2x_84833_hw_reset_phy,
  10350. .set_link_led = (set_link_led_t)bnx2x_848xx_set_link_led,
  10351. .phy_specific_func = (phy_specific_func_t)bnx2x_848xx_specific_func
  10352. };
  10353. static const struct bnx2x_phy phy_84834 = {
  10354. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84834,
  10355. .addr = 0xff,
  10356. .def_md_devad = 0,
  10357. .flags = FLAGS_FAN_FAILURE_DET_REQ |
  10358. FLAGS_REARM_LATCH_SIGNAL,
  10359. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10360. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10361. .mdio_ctrl = 0,
  10362. .supported = (SUPPORTED_100baseT_Half |
  10363. SUPPORTED_100baseT_Full |
  10364. SUPPORTED_1000baseT_Full |
  10365. SUPPORTED_10000baseT_Full |
  10366. SUPPORTED_TP |
  10367. SUPPORTED_Autoneg |
  10368. SUPPORTED_Pause |
  10369. SUPPORTED_Asym_Pause),
  10370. .media_type = ETH_PHY_BASE_T,
  10371. .ver_addr = 0,
  10372. .req_flow_ctrl = 0,
  10373. .req_line_speed = 0,
  10374. .speed_cap_mask = 0,
  10375. .req_duplex = 0,
  10376. .rsrv = 0,
  10377. .config_init = (config_init_t)bnx2x_848x3_config_init,
  10378. .read_status = (read_status_t)bnx2x_848xx_read_status,
  10379. .link_reset = (link_reset_t)bnx2x_848x3_link_reset,
  10380. .config_loopback = (config_loopback_t)NULL,
  10381. .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
  10382. .hw_reset = (hw_reset_t)bnx2x_84833_hw_reset_phy,
  10383. .set_link_led = (set_link_led_t)bnx2x_848xx_set_link_led,
  10384. .phy_specific_func = (phy_specific_func_t)bnx2x_848xx_specific_func
  10385. };
  10386. static const struct bnx2x_phy phy_54618se = {
  10387. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE,
  10388. .addr = 0xff,
  10389. .def_md_devad = 0,
  10390. .flags = FLAGS_INIT_XGXS_FIRST,
  10391. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10392. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10393. .mdio_ctrl = 0,
  10394. .supported = (SUPPORTED_10baseT_Half |
  10395. SUPPORTED_10baseT_Full |
  10396. SUPPORTED_100baseT_Half |
  10397. SUPPORTED_100baseT_Full |
  10398. SUPPORTED_1000baseT_Full |
  10399. SUPPORTED_TP |
  10400. SUPPORTED_Autoneg |
  10401. SUPPORTED_Pause |
  10402. SUPPORTED_Asym_Pause),
  10403. .media_type = ETH_PHY_BASE_T,
  10404. .ver_addr = 0,
  10405. .req_flow_ctrl = 0,
  10406. .req_line_speed = 0,
  10407. .speed_cap_mask = 0,
  10408. /* req_duplex = */0,
  10409. /* rsrv = */0,
  10410. .config_init = (config_init_t)bnx2x_54618se_config_init,
  10411. .read_status = (read_status_t)bnx2x_54618se_read_status,
  10412. .link_reset = (link_reset_t)bnx2x_54618se_link_reset,
  10413. .config_loopback = (config_loopback_t)bnx2x_54618se_config_loopback,
  10414. .format_fw_ver = (format_fw_ver_t)NULL,
  10415. .hw_reset = (hw_reset_t)NULL,
  10416. .set_link_led = (set_link_led_t)bnx2x_5461x_set_link_led,
  10417. .phy_specific_func = (phy_specific_func_t)bnx2x_54618se_specific_func
  10418. };
  10419. /*****************************************************************/
  10420. /* */
  10421. /* Populate the phy according. Main function: bnx2x_populate_phy */
  10422. /* */
  10423. /*****************************************************************/
  10424. static void bnx2x_populate_preemphasis(struct bnx2x *bp, u32 shmem_base,
  10425. struct bnx2x_phy *phy, u8 port,
  10426. u8 phy_index)
  10427. {
  10428. /* Get the 4 lanes xgxs config rx and tx */
  10429. u32 rx = 0, tx = 0, i;
  10430. for (i = 0; i < 2; i++) {
  10431. /* INT_PHY and EXT_PHY1 share the same value location in
  10432. * the shmem. When num_phys is greater than 1, than this value
  10433. * applies only to EXT_PHY1
  10434. */
  10435. if (phy_index == INT_PHY || phy_index == EXT_PHY1) {
  10436. rx = REG_RD(bp, shmem_base +
  10437. offsetof(struct shmem_region,
  10438. dev_info.port_hw_config[port].xgxs_config_rx[i<<1]));
  10439. tx = REG_RD(bp, shmem_base +
  10440. offsetof(struct shmem_region,
  10441. dev_info.port_hw_config[port].xgxs_config_tx[i<<1]));
  10442. } else {
  10443. rx = REG_RD(bp, shmem_base +
  10444. offsetof(struct shmem_region,
  10445. dev_info.port_hw_config[port].xgxs_config2_rx[i<<1]));
  10446. tx = REG_RD(bp, shmem_base +
  10447. offsetof(struct shmem_region,
  10448. dev_info.port_hw_config[port].xgxs_config2_rx[i<<1]));
  10449. }
  10450. phy->rx_preemphasis[i << 1] = ((rx>>16) & 0xffff);
  10451. phy->rx_preemphasis[(i << 1) + 1] = (rx & 0xffff);
  10452. phy->tx_preemphasis[i << 1] = ((tx>>16) & 0xffff);
  10453. phy->tx_preemphasis[(i << 1) + 1] = (tx & 0xffff);
  10454. }
  10455. }
  10456. static u32 bnx2x_get_ext_phy_config(struct bnx2x *bp, u32 shmem_base,
  10457. u8 phy_index, u8 port)
  10458. {
  10459. u32 ext_phy_config = 0;
  10460. switch (phy_index) {
  10461. case EXT_PHY1:
  10462. ext_phy_config = REG_RD(bp, shmem_base +
  10463. offsetof(struct shmem_region,
  10464. dev_info.port_hw_config[port].external_phy_config));
  10465. break;
  10466. case EXT_PHY2:
  10467. ext_phy_config = REG_RD(bp, shmem_base +
  10468. offsetof(struct shmem_region,
  10469. dev_info.port_hw_config[port].external_phy_config2));
  10470. break;
  10471. default:
  10472. DP(NETIF_MSG_LINK, "Invalid phy_index %d\n", phy_index);
  10473. return -EINVAL;
  10474. }
  10475. return ext_phy_config;
  10476. }
  10477. static int bnx2x_populate_int_phy(struct bnx2x *bp, u32 shmem_base, u8 port,
  10478. struct bnx2x_phy *phy)
  10479. {
  10480. u32 phy_addr;
  10481. u32 chip_id;
  10482. u32 switch_cfg = (REG_RD(bp, shmem_base +
  10483. offsetof(struct shmem_region,
  10484. dev_info.port_feature_config[port].link_config)) &
  10485. PORT_FEATURE_CONNECTED_SWITCH_MASK);
  10486. chip_id = (REG_RD(bp, MISC_REG_CHIP_NUM) << 16) |
  10487. ((REG_RD(bp, MISC_REG_CHIP_REV) & 0xf) << 12);
  10488. DP(NETIF_MSG_LINK, ":chip_id = 0x%x\n", chip_id);
  10489. if (USES_WARPCORE(bp)) {
  10490. u32 serdes_net_if;
  10491. phy_addr = REG_RD(bp,
  10492. MISC_REG_WC0_CTRL_PHY_ADDR);
  10493. *phy = phy_warpcore;
  10494. if (REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR) == 0x3)
  10495. phy->flags |= FLAGS_4_PORT_MODE;
  10496. else
  10497. phy->flags &= ~FLAGS_4_PORT_MODE;
  10498. /* Check Dual mode */
  10499. serdes_net_if = (REG_RD(bp, shmem_base +
  10500. offsetof(struct shmem_region, dev_info.
  10501. port_hw_config[port].default_cfg)) &
  10502. PORT_HW_CFG_NET_SERDES_IF_MASK);
  10503. /* Set the appropriate supported and flags indications per
  10504. * interface type of the chip
  10505. */
  10506. switch (serdes_net_if) {
  10507. case PORT_HW_CFG_NET_SERDES_IF_SGMII:
  10508. phy->supported &= (SUPPORTED_10baseT_Half |
  10509. SUPPORTED_10baseT_Full |
  10510. SUPPORTED_100baseT_Half |
  10511. SUPPORTED_100baseT_Full |
  10512. SUPPORTED_1000baseT_Full |
  10513. SUPPORTED_FIBRE |
  10514. SUPPORTED_Autoneg |
  10515. SUPPORTED_Pause |
  10516. SUPPORTED_Asym_Pause);
  10517. phy->media_type = ETH_PHY_BASE_T;
  10518. break;
  10519. case PORT_HW_CFG_NET_SERDES_IF_XFI:
  10520. phy->supported &= (SUPPORTED_1000baseT_Full |
  10521. SUPPORTED_10000baseT_Full |
  10522. SUPPORTED_FIBRE |
  10523. SUPPORTED_Pause |
  10524. SUPPORTED_Asym_Pause);
  10525. phy->media_type = ETH_PHY_XFP_FIBER;
  10526. break;
  10527. case PORT_HW_CFG_NET_SERDES_IF_SFI:
  10528. phy->supported &= (SUPPORTED_1000baseT_Full |
  10529. SUPPORTED_10000baseT_Full |
  10530. SUPPORTED_FIBRE |
  10531. SUPPORTED_Pause |
  10532. SUPPORTED_Asym_Pause);
  10533. phy->media_type = ETH_PHY_SFPP_10G_FIBER;
  10534. break;
  10535. case PORT_HW_CFG_NET_SERDES_IF_KR:
  10536. phy->media_type = ETH_PHY_KR;
  10537. phy->supported &= (SUPPORTED_1000baseT_Full |
  10538. SUPPORTED_10000baseT_Full |
  10539. SUPPORTED_FIBRE |
  10540. SUPPORTED_Autoneg |
  10541. SUPPORTED_Pause |
  10542. SUPPORTED_Asym_Pause);
  10543. break;
  10544. case PORT_HW_CFG_NET_SERDES_IF_DXGXS:
  10545. phy->media_type = ETH_PHY_KR;
  10546. phy->flags |= FLAGS_WC_DUAL_MODE;
  10547. phy->supported &= (SUPPORTED_20000baseMLD2_Full |
  10548. SUPPORTED_FIBRE |
  10549. SUPPORTED_Pause |
  10550. SUPPORTED_Asym_Pause);
  10551. break;
  10552. case PORT_HW_CFG_NET_SERDES_IF_KR2:
  10553. phy->media_type = ETH_PHY_KR;
  10554. phy->flags |= FLAGS_WC_DUAL_MODE;
  10555. phy->supported &= (SUPPORTED_20000baseKR2_Full |
  10556. SUPPORTED_10000baseT_Full |
  10557. SUPPORTED_1000baseT_Full |
  10558. SUPPORTED_Autoneg |
  10559. SUPPORTED_FIBRE |
  10560. SUPPORTED_Pause |
  10561. SUPPORTED_Asym_Pause);
  10562. phy->flags &= ~FLAGS_TX_ERROR_CHECK;
  10563. break;
  10564. default:
  10565. DP(NETIF_MSG_LINK, "Unknown WC interface type 0x%x\n",
  10566. serdes_net_if);
  10567. break;
  10568. }
  10569. /* Enable MDC/MDIO work-around for E3 A0 since free running MDC
  10570. * was not set as expected. For B0, ECO will be enabled so there
  10571. * won't be an issue there
  10572. */
  10573. if (CHIP_REV(bp) == CHIP_REV_Ax)
  10574. phy->flags |= FLAGS_MDC_MDIO_WA;
  10575. else
  10576. phy->flags |= FLAGS_MDC_MDIO_WA_B0;
  10577. } else {
  10578. switch (switch_cfg) {
  10579. case SWITCH_CFG_1G:
  10580. phy_addr = REG_RD(bp,
  10581. NIG_REG_SERDES0_CTRL_PHY_ADDR +
  10582. port * 0x10);
  10583. *phy = phy_serdes;
  10584. break;
  10585. case SWITCH_CFG_10G:
  10586. phy_addr = REG_RD(bp,
  10587. NIG_REG_XGXS0_CTRL_PHY_ADDR +
  10588. port * 0x18);
  10589. *phy = phy_xgxs;
  10590. break;
  10591. default:
  10592. DP(NETIF_MSG_LINK, "Invalid switch_cfg\n");
  10593. return -EINVAL;
  10594. }
  10595. }
  10596. phy->addr = (u8)phy_addr;
  10597. phy->mdio_ctrl = bnx2x_get_emac_base(bp,
  10598. SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH,
  10599. port);
  10600. if (CHIP_IS_E2(bp))
  10601. phy->def_md_devad = E2_DEFAULT_PHY_DEV_ADDR;
  10602. else
  10603. phy->def_md_devad = DEFAULT_PHY_DEV_ADDR;
  10604. DP(NETIF_MSG_LINK, "Internal phy port=%d, addr=0x%x, mdio_ctl=0x%x\n",
  10605. port, phy->addr, phy->mdio_ctrl);
  10606. bnx2x_populate_preemphasis(bp, shmem_base, phy, port, INT_PHY);
  10607. return 0;
  10608. }
  10609. static int bnx2x_populate_ext_phy(struct bnx2x *bp,
  10610. u8 phy_index,
  10611. u32 shmem_base,
  10612. u32 shmem2_base,
  10613. u8 port,
  10614. struct bnx2x_phy *phy)
  10615. {
  10616. u32 ext_phy_config, phy_type, config2;
  10617. u32 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH;
  10618. ext_phy_config = bnx2x_get_ext_phy_config(bp, shmem_base,
  10619. phy_index, port);
  10620. phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
  10621. /* Select the phy type */
  10622. switch (phy_type) {
  10623. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
  10624. mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED;
  10625. *phy = phy_8073;
  10626. break;
  10627. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
  10628. *phy = phy_8705;
  10629. break;
  10630. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
  10631. *phy = phy_8706;
  10632. break;
  10633. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
  10634. mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
  10635. *phy = phy_8726;
  10636. break;
  10637. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC:
  10638. /* BCM8727_NOC => BCM8727 no over current */
  10639. mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
  10640. *phy = phy_8727;
  10641. phy->flags |= FLAGS_NOC;
  10642. break;
  10643. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  10644. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  10645. mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
  10646. *phy = phy_8727;
  10647. break;
  10648. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
  10649. *phy = phy_8481;
  10650. break;
  10651. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823:
  10652. *phy = phy_84823;
  10653. break;
  10654. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833:
  10655. *phy = phy_84833;
  10656. break;
  10657. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84834:
  10658. *phy = phy_84834;
  10659. break;
  10660. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54616:
  10661. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE:
  10662. *phy = phy_54618se;
  10663. if (phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE)
  10664. phy->flags |= FLAGS_EEE;
  10665. break;
  10666. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
  10667. *phy = phy_7101;
  10668. break;
  10669. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
  10670. *phy = phy_null;
  10671. return -EINVAL;
  10672. default:
  10673. *phy = phy_null;
  10674. /* In case external PHY wasn't found */
  10675. if ((phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) &&
  10676. (phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
  10677. return -EINVAL;
  10678. return 0;
  10679. }
  10680. phy->addr = XGXS_EXT_PHY_ADDR(ext_phy_config);
  10681. bnx2x_populate_preemphasis(bp, shmem_base, phy, port, phy_index);
  10682. /* The shmem address of the phy version is located on different
  10683. * structures. In case this structure is too old, do not set
  10684. * the address
  10685. */
  10686. config2 = REG_RD(bp, shmem_base + offsetof(struct shmem_region,
  10687. dev_info.shared_hw_config.config2));
  10688. if (phy_index == EXT_PHY1) {
  10689. phy->ver_addr = shmem_base + offsetof(struct shmem_region,
  10690. port_mb[port].ext_phy_fw_version);
  10691. /* Check specific mdc mdio settings */
  10692. if (config2 & SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK)
  10693. mdc_mdio_access = config2 &
  10694. SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK;
  10695. } else {
  10696. u32 size = REG_RD(bp, shmem2_base);
  10697. if (size >
  10698. offsetof(struct shmem2_region, ext_phy_fw_version2)) {
  10699. phy->ver_addr = shmem2_base +
  10700. offsetof(struct shmem2_region,
  10701. ext_phy_fw_version2[port]);
  10702. }
  10703. /* Check specific mdc mdio settings */
  10704. if (config2 & SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK)
  10705. mdc_mdio_access = (config2 &
  10706. SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK) >>
  10707. (SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT -
  10708. SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT);
  10709. }
  10710. phy->mdio_ctrl = bnx2x_get_emac_base(bp, mdc_mdio_access, port);
  10711. if (((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) ||
  10712. (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84834)) &&
  10713. (phy->ver_addr)) {
  10714. /* Remove 100Mb link supported for BCM84833/4 when phy fw
  10715. * version lower than or equal to 1.39
  10716. */
  10717. u32 raw_ver = REG_RD(bp, phy->ver_addr);
  10718. if (((raw_ver & 0x7F) <= 39) &&
  10719. (((raw_ver & 0xF80) >> 7) <= 1))
  10720. phy->supported &= ~(SUPPORTED_100baseT_Half |
  10721. SUPPORTED_100baseT_Full);
  10722. }
  10723. DP(NETIF_MSG_LINK, "phy_type 0x%x port %d found in index %d\n",
  10724. phy_type, port, phy_index);
  10725. DP(NETIF_MSG_LINK, " addr=0x%x, mdio_ctl=0x%x\n",
  10726. phy->addr, phy->mdio_ctrl);
  10727. return 0;
  10728. }
  10729. static int bnx2x_populate_phy(struct bnx2x *bp, u8 phy_index, u32 shmem_base,
  10730. u32 shmem2_base, u8 port, struct bnx2x_phy *phy)
  10731. {
  10732. int status = 0;
  10733. phy->type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN;
  10734. if (phy_index == INT_PHY)
  10735. return bnx2x_populate_int_phy(bp, shmem_base, port, phy);
  10736. status = bnx2x_populate_ext_phy(bp, phy_index, shmem_base, shmem2_base,
  10737. port, phy);
  10738. return status;
  10739. }
  10740. static void bnx2x_phy_def_cfg(struct link_params *params,
  10741. struct bnx2x_phy *phy,
  10742. u8 phy_index)
  10743. {
  10744. struct bnx2x *bp = params->bp;
  10745. u32 link_config;
  10746. /* Populate the default phy configuration for MF mode */
  10747. if (phy_index == EXT_PHY2) {
  10748. link_config = REG_RD(bp, params->shmem_base +
  10749. offsetof(struct shmem_region, dev_info.
  10750. port_feature_config[params->port].link_config2));
  10751. phy->speed_cap_mask = REG_RD(bp, params->shmem_base +
  10752. offsetof(struct shmem_region,
  10753. dev_info.
  10754. port_hw_config[params->port].speed_capability_mask2));
  10755. } else {
  10756. link_config = REG_RD(bp, params->shmem_base +
  10757. offsetof(struct shmem_region, dev_info.
  10758. port_feature_config[params->port].link_config));
  10759. phy->speed_cap_mask = REG_RD(bp, params->shmem_base +
  10760. offsetof(struct shmem_region,
  10761. dev_info.
  10762. port_hw_config[params->port].speed_capability_mask));
  10763. }
  10764. DP(NETIF_MSG_LINK,
  10765. "Default config phy idx %x cfg 0x%x speed_cap_mask 0x%x\n",
  10766. phy_index, link_config, phy->speed_cap_mask);
  10767. phy->req_duplex = DUPLEX_FULL;
  10768. switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
  10769. case PORT_FEATURE_LINK_SPEED_10M_HALF:
  10770. phy->req_duplex = DUPLEX_HALF;
  10771. case PORT_FEATURE_LINK_SPEED_10M_FULL:
  10772. phy->req_line_speed = SPEED_10;
  10773. break;
  10774. case PORT_FEATURE_LINK_SPEED_100M_HALF:
  10775. phy->req_duplex = DUPLEX_HALF;
  10776. case PORT_FEATURE_LINK_SPEED_100M_FULL:
  10777. phy->req_line_speed = SPEED_100;
  10778. break;
  10779. case PORT_FEATURE_LINK_SPEED_1G:
  10780. phy->req_line_speed = SPEED_1000;
  10781. break;
  10782. case PORT_FEATURE_LINK_SPEED_2_5G:
  10783. phy->req_line_speed = SPEED_2500;
  10784. break;
  10785. case PORT_FEATURE_LINK_SPEED_10G_CX4:
  10786. phy->req_line_speed = SPEED_10000;
  10787. break;
  10788. default:
  10789. phy->req_line_speed = SPEED_AUTO_NEG;
  10790. break;
  10791. }
  10792. switch (link_config & PORT_FEATURE_FLOW_CONTROL_MASK) {
  10793. case PORT_FEATURE_FLOW_CONTROL_AUTO:
  10794. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
  10795. break;
  10796. case PORT_FEATURE_FLOW_CONTROL_TX:
  10797. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_TX;
  10798. break;
  10799. case PORT_FEATURE_FLOW_CONTROL_RX:
  10800. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_RX;
  10801. break;
  10802. case PORT_FEATURE_FLOW_CONTROL_BOTH:
  10803. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_BOTH;
  10804. break;
  10805. default:
  10806. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10807. break;
  10808. }
  10809. }
  10810. u32 bnx2x_phy_selection(struct link_params *params)
  10811. {
  10812. u32 phy_config_swapped, prio_cfg;
  10813. u32 return_cfg = PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT;
  10814. phy_config_swapped = params->multi_phy_config &
  10815. PORT_HW_CFG_PHY_SWAPPED_ENABLED;
  10816. prio_cfg = params->multi_phy_config &
  10817. PORT_HW_CFG_PHY_SELECTION_MASK;
  10818. if (phy_config_swapped) {
  10819. switch (prio_cfg) {
  10820. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
  10821. return_cfg = PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY;
  10822. break;
  10823. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
  10824. return_cfg = PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY;
  10825. break;
  10826. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
  10827. return_cfg = PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  10828. break;
  10829. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
  10830. return_cfg = PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  10831. break;
  10832. }
  10833. } else
  10834. return_cfg = prio_cfg;
  10835. return return_cfg;
  10836. }
  10837. int bnx2x_phy_probe(struct link_params *params)
  10838. {
  10839. u8 phy_index, actual_phy_idx;
  10840. u32 phy_config_swapped, sync_offset, media_types;
  10841. struct bnx2x *bp = params->bp;
  10842. struct bnx2x_phy *phy;
  10843. params->num_phys = 0;
  10844. DP(NETIF_MSG_LINK, "Begin phy probe\n");
  10845. phy_config_swapped = params->multi_phy_config &
  10846. PORT_HW_CFG_PHY_SWAPPED_ENABLED;
  10847. for (phy_index = INT_PHY; phy_index < MAX_PHYS;
  10848. phy_index++) {
  10849. actual_phy_idx = phy_index;
  10850. if (phy_config_swapped) {
  10851. if (phy_index == EXT_PHY1)
  10852. actual_phy_idx = EXT_PHY2;
  10853. else if (phy_index == EXT_PHY2)
  10854. actual_phy_idx = EXT_PHY1;
  10855. }
  10856. DP(NETIF_MSG_LINK, "phy_config_swapped %x, phy_index %x,"
  10857. " actual_phy_idx %x\n", phy_config_swapped,
  10858. phy_index, actual_phy_idx);
  10859. phy = &params->phy[actual_phy_idx];
  10860. if (bnx2x_populate_phy(bp, phy_index, params->shmem_base,
  10861. params->shmem2_base, params->port,
  10862. phy) != 0) {
  10863. params->num_phys = 0;
  10864. DP(NETIF_MSG_LINK, "phy probe failed in phy index %d\n",
  10865. phy_index);
  10866. for (phy_index = INT_PHY;
  10867. phy_index < MAX_PHYS;
  10868. phy_index++)
  10869. *phy = phy_null;
  10870. return -EINVAL;
  10871. }
  10872. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN)
  10873. break;
  10874. if (params->feature_config_flags &
  10875. FEATURE_CONFIG_DISABLE_REMOTE_FAULT_DET)
  10876. phy->flags &= ~FLAGS_TX_ERROR_CHECK;
  10877. if (!(params->feature_config_flags &
  10878. FEATURE_CONFIG_MT_SUPPORT))
  10879. phy->flags |= FLAGS_MDC_MDIO_WA_G;
  10880. sync_offset = params->shmem_base +
  10881. offsetof(struct shmem_region,
  10882. dev_info.port_hw_config[params->port].media_type);
  10883. media_types = REG_RD(bp, sync_offset);
  10884. /* Update media type for non-PMF sync only for the first time
  10885. * In case the media type changes afterwards, it will be updated
  10886. * using the update_status function
  10887. */
  10888. if ((media_types & (PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK <<
  10889. (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT *
  10890. actual_phy_idx))) == 0) {
  10891. media_types |= ((phy->media_type &
  10892. PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) <<
  10893. (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT *
  10894. actual_phy_idx));
  10895. }
  10896. REG_WR(bp, sync_offset, media_types);
  10897. bnx2x_phy_def_cfg(params, phy, phy_index);
  10898. params->num_phys++;
  10899. }
  10900. DP(NETIF_MSG_LINK, "End phy probe. #phys found %x\n", params->num_phys);
  10901. return 0;
  10902. }
  10903. static void bnx2x_init_bmac_loopback(struct link_params *params,
  10904. struct link_vars *vars)
  10905. {
  10906. struct bnx2x *bp = params->bp;
  10907. vars->link_up = 1;
  10908. vars->line_speed = SPEED_10000;
  10909. vars->duplex = DUPLEX_FULL;
  10910. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10911. vars->mac_type = MAC_TYPE_BMAC;
  10912. vars->phy_flags = PHY_XGXS_FLAG;
  10913. bnx2x_xgxs_deassert(params);
  10914. /* Set bmac loopback */
  10915. bnx2x_bmac_enable(params, vars, 1, 1);
  10916. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  10917. }
  10918. static void bnx2x_init_emac_loopback(struct link_params *params,
  10919. struct link_vars *vars)
  10920. {
  10921. struct bnx2x *bp = params->bp;
  10922. vars->link_up = 1;
  10923. vars->line_speed = SPEED_1000;
  10924. vars->duplex = DUPLEX_FULL;
  10925. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10926. vars->mac_type = MAC_TYPE_EMAC;
  10927. vars->phy_flags = PHY_XGXS_FLAG;
  10928. bnx2x_xgxs_deassert(params);
  10929. /* Set bmac loopback */
  10930. bnx2x_emac_enable(params, vars, 1);
  10931. bnx2x_emac_program(params, vars);
  10932. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  10933. }
  10934. static void bnx2x_init_xmac_loopback(struct link_params *params,
  10935. struct link_vars *vars)
  10936. {
  10937. struct bnx2x *bp = params->bp;
  10938. vars->link_up = 1;
  10939. if (!params->req_line_speed[0])
  10940. vars->line_speed = SPEED_10000;
  10941. else
  10942. vars->line_speed = params->req_line_speed[0];
  10943. vars->duplex = DUPLEX_FULL;
  10944. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10945. vars->mac_type = MAC_TYPE_XMAC;
  10946. vars->phy_flags = PHY_XGXS_FLAG;
  10947. /* Set WC to loopback mode since link is required to provide clock
  10948. * to the XMAC in 20G mode
  10949. */
  10950. bnx2x_set_aer_mmd(params, &params->phy[0]);
  10951. bnx2x_warpcore_reset_lane(bp, &params->phy[0], 0);
  10952. params->phy[INT_PHY].config_loopback(
  10953. &params->phy[INT_PHY],
  10954. params);
  10955. bnx2x_xmac_enable(params, vars, 1);
  10956. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  10957. }
  10958. static void bnx2x_init_umac_loopback(struct link_params *params,
  10959. struct link_vars *vars)
  10960. {
  10961. struct bnx2x *bp = params->bp;
  10962. vars->link_up = 1;
  10963. vars->line_speed = SPEED_1000;
  10964. vars->duplex = DUPLEX_FULL;
  10965. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10966. vars->mac_type = MAC_TYPE_UMAC;
  10967. vars->phy_flags = PHY_XGXS_FLAG;
  10968. bnx2x_umac_enable(params, vars, 1);
  10969. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  10970. }
  10971. static void bnx2x_init_xgxs_loopback(struct link_params *params,
  10972. struct link_vars *vars)
  10973. {
  10974. struct bnx2x *bp = params->bp;
  10975. struct bnx2x_phy *int_phy = &params->phy[INT_PHY];
  10976. vars->link_up = 1;
  10977. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10978. vars->duplex = DUPLEX_FULL;
  10979. if (params->req_line_speed[0] == SPEED_1000)
  10980. vars->line_speed = SPEED_1000;
  10981. else if ((params->req_line_speed[0] == SPEED_20000) ||
  10982. (int_phy->flags & FLAGS_WC_DUAL_MODE))
  10983. vars->line_speed = SPEED_20000;
  10984. else
  10985. vars->line_speed = SPEED_10000;
  10986. if (!USES_WARPCORE(bp))
  10987. bnx2x_xgxs_deassert(params);
  10988. bnx2x_link_initialize(params, vars);
  10989. if (params->req_line_speed[0] == SPEED_1000) {
  10990. if (USES_WARPCORE(bp))
  10991. bnx2x_umac_enable(params, vars, 0);
  10992. else {
  10993. bnx2x_emac_program(params, vars);
  10994. bnx2x_emac_enable(params, vars, 0);
  10995. }
  10996. } else {
  10997. if (USES_WARPCORE(bp))
  10998. bnx2x_xmac_enable(params, vars, 0);
  10999. else
  11000. bnx2x_bmac_enable(params, vars, 0, 1);
  11001. }
  11002. if (params->loopback_mode == LOOPBACK_XGXS) {
  11003. /* Set 10G XGXS loopback */
  11004. int_phy->config_loopback(int_phy, params);
  11005. } else {
  11006. /* Set external phy loopback */
  11007. u8 phy_index;
  11008. for (phy_index = EXT_PHY1;
  11009. phy_index < params->num_phys; phy_index++)
  11010. if (params->phy[phy_index].config_loopback)
  11011. params->phy[phy_index].config_loopback(
  11012. &params->phy[phy_index],
  11013. params);
  11014. }
  11015. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  11016. bnx2x_set_led(params, vars, LED_MODE_OPER, vars->line_speed);
  11017. }
  11018. void bnx2x_set_rx_filter(struct link_params *params, u8 en)
  11019. {
  11020. struct bnx2x *bp = params->bp;
  11021. u8 val = en * 0x1F;
  11022. /* Open / close the gate between the NIG and the BRB */
  11023. if (!CHIP_IS_E1x(bp))
  11024. val |= en * 0x20;
  11025. REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + params->port*4, val);
  11026. if (!CHIP_IS_E1(bp)) {
  11027. REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + params->port*4,
  11028. en*0x3);
  11029. }
  11030. REG_WR(bp, (params->port ? NIG_REG_LLH1_BRB1_NOT_MCP :
  11031. NIG_REG_LLH0_BRB1_NOT_MCP), en);
  11032. }
  11033. static int bnx2x_avoid_link_flap(struct link_params *params,
  11034. struct link_vars *vars)
  11035. {
  11036. u32 phy_idx;
  11037. u32 dont_clear_stat, lfa_sts;
  11038. struct bnx2x *bp = params->bp;
  11039. /* Sync the link parameters */
  11040. bnx2x_link_status_update(params, vars);
  11041. /*
  11042. * The module verification was already done by previous link owner,
  11043. * so this call is meant only to get warning message
  11044. */
  11045. for (phy_idx = INT_PHY; phy_idx < params->num_phys; phy_idx++) {
  11046. struct bnx2x_phy *phy = &params->phy[phy_idx];
  11047. if (phy->phy_specific_func) {
  11048. DP(NETIF_MSG_LINK, "Calling PHY specific func\n");
  11049. phy->phy_specific_func(phy, params, PHY_INIT);
  11050. }
  11051. if ((phy->media_type == ETH_PHY_SFPP_10G_FIBER) ||
  11052. (phy->media_type == ETH_PHY_SFP_1G_FIBER) ||
  11053. (phy->media_type == ETH_PHY_DA_TWINAX))
  11054. bnx2x_verify_sfp_module(phy, params);
  11055. }
  11056. lfa_sts = REG_RD(bp, params->lfa_base +
  11057. offsetof(struct shmem_lfa,
  11058. lfa_sts));
  11059. dont_clear_stat = lfa_sts & SHMEM_LFA_DONT_CLEAR_STAT;
  11060. /* Re-enable the NIG/MAC */
  11061. if (CHIP_IS_E3(bp)) {
  11062. if (!dont_clear_stat) {
  11063. REG_WR(bp, GRCBASE_MISC +
  11064. MISC_REGISTERS_RESET_REG_2_CLEAR,
  11065. (MISC_REGISTERS_RESET_REG_2_MSTAT0 <<
  11066. params->port));
  11067. REG_WR(bp, GRCBASE_MISC +
  11068. MISC_REGISTERS_RESET_REG_2_SET,
  11069. (MISC_REGISTERS_RESET_REG_2_MSTAT0 <<
  11070. params->port));
  11071. }
  11072. if (vars->line_speed < SPEED_10000)
  11073. bnx2x_umac_enable(params, vars, 0);
  11074. else
  11075. bnx2x_xmac_enable(params, vars, 0);
  11076. } else {
  11077. if (vars->line_speed < SPEED_10000)
  11078. bnx2x_emac_enable(params, vars, 0);
  11079. else
  11080. bnx2x_bmac_enable(params, vars, 0, !dont_clear_stat);
  11081. }
  11082. /* Increment LFA count */
  11083. lfa_sts = ((lfa_sts & ~LINK_FLAP_AVOIDANCE_COUNT_MASK) |
  11084. (((((lfa_sts & LINK_FLAP_AVOIDANCE_COUNT_MASK) >>
  11085. LINK_FLAP_AVOIDANCE_COUNT_OFFSET) + 1) & 0xff)
  11086. << LINK_FLAP_AVOIDANCE_COUNT_OFFSET));
  11087. /* Clear link flap reason */
  11088. lfa_sts &= ~LFA_LINK_FLAP_REASON_MASK;
  11089. REG_WR(bp, params->lfa_base +
  11090. offsetof(struct shmem_lfa, lfa_sts), lfa_sts);
  11091. /* Disable NIG DRAIN */
  11092. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  11093. /* Enable interrupts */
  11094. bnx2x_link_int_enable(params);
  11095. return 0;
  11096. }
  11097. static void bnx2x_cannot_avoid_link_flap(struct link_params *params,
  11098. struct link_vars *vars,
  11099. int lfa_status)
  11100. {
  11101. u32 lfa_sts, cfg_idx, tmp_val;
  11102. struct bnx2x *bp = params->bp;
  11103. bnx2x_link_reset(params, vars, 1);
  11104. if (!params->lfa_base)
  11105. return;
  11106. /* Store the new link parameters */
  11107. REG_WR(bp, params->lfa_base +
  11108. offsetof(struct shmem_lfa, req_duplex),
  11109. params->req_duplex[0] | (params->req_duplex[1] << 16));
  11110. REG_WR(bp, params->lfa_base +
  11111. offsetof(struct shmem_lfa, req_flow_ctrl),
  11112. params->req_flow_ctrl[0] | (params->req_flow_ctrl[1] << 16));
  11113. REG_WR(bp, params->lfa_base +
  11114. offsetof(struct shmem_lfa, req_line_speed),
  11115. params->req_line_speed[0] | (params->req_line_speed[1] << 16));
  11116. for (cfg_idx = 0; cfg_idx < SHMEM_LINK_CONFIG_SIZE; cfg_idx++) {
  11117. REG_WR(bp, params->lfa_base +
  11118. offsetof(struct shmem_lfa,
  11119. speed_cap_mask[cfg_idx]),
  11120. params->speed_cap_mask[cfg_idx]);
  11121. }
  11122. tmp_val = REG_RD(bp, params->lfa_base +
  11123. offsetof(struct shmem_lfa, additional_config));
  11124. tmp_val &= ~REQ_FC_AUTO_ADV_MASK;
  11125. tmp_val |= params->req_fc_auto_adv;
  11126. REG_WR(bp, params->lfa_base +
  11127. offsetof(struct shmem_lfa, additional_config), tmp_val);
  11128. lfa_sts = REG_RD(bp, params->lfa_base +
  11129. offsetof(struct shmem_lfa, lfa_sts));
  11130. /* Clear the "Don't Clear Statistics" bit, and set reason */
  11131. lfa_sts &= ~SHMEM_LFA_DONT_CLEAR_STAT;
  11132. /* Set link flap reason */
  11133. lfa_sts &= ~LFA_LINK_FLAP_REASON_MASK;
  11134. lfa_sts |= ((lfa_status & LFA_LINK_FLAP_REASON_MASK) <<
  11135. LFA_LINK_FLAP_REASON_OFFSET);
  11136. /* Increment link flap counter */
  11137. lfa_sts = ((lfa_sts & ~LINK_FLAP_COUNT_MASK) |
  11138. (((((lfa_sts & LINK_FLAP_COUNT_MASK) >>
  11139. LINK_FLAP_COUNT_OFFSET) + 1) & 0xff)
  11140. << LINK_FLAP_COUNT_OFFSET));
  11141. REG_WR(bp, params->lfa_base +
  11142. offsetof(struct shmem_lfa, lfa_sts), lfa_sts);
  11143. /* Proceed with regular link initialization */
  11144. }
  11145. int bnx2x_phy_init(struct link_params *params, struct link_vars *vars)
  11146. {
  11147. int lfa_status;
  11148. struct bnx2x *bp = params->bp;
  11149. DP(NETIF_MSG_LINK, "Phy Initialization started\n");
  11150. DP(NETIF_MSG_LINK, "(1) req_speed %d, req_flowctrl %d\n",
  11151. params->req_line_speed[0], params->req_flow_ctrl[0]);
  11152. DP(NETIF_MSG_LINK, "(2) req_speed %d, req_flowctrl %d\n",
  11153. params->req_line_speed[1], params->req_flow_ctrl[1]);
  11154. DP(NETIF_MSG_LINK, "req_adv_flow_ctrl 0x%x\n", params->req_fc_auto_adv);
  11155. vars->link_status = 0;
  11156. vars->phy_link_up = 0;
  11157. vars->link_up = 0;
  11158. vars->line_speed = 0;
  11159. vars->duplex = DUPLEX_FULL;
  11160. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  11161. vars->mac_type = MAC_TYPE_NONE;
  11162. vars->phy_flags = 0;
  11163. vars->check_kr2_recovery_cnt = 0;
  11164. params->link_flags = PHY_INITIALIZED;
  11165. /* Driver opens NIG-BRB filters */
  11166. bnx2x_set_rx_filter(params, 1);
  11167. /* Check if link flap can be avoided */
  11168. lfa_status = bnx2x_check_lfa(params);
  11169. if (lfa_status == 0) {
  11170. DP(NETIF_MSG_LINK, "Link Flap Avoidance in progress\n");
  11171. return bnx2x_avoid_link_flap(params, vars);
  11172. }
  11173. DP(NETIF_MSG_LINK, "Cannot avoid link flap lfa_sta=0x%x\n",
  11174. lfa_status);
  11175. bnx2x_cannot_avoid_link_flap(params, vars, lfa_status);
  11176. /* Disable attentions */
  11177. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + params->port*4,
  11178. (NIG_MASK_XGXS0_LINK_STATUS |
  11179. NIG_MASK_XGXS0_LINK10G |
  11180. NIG_MASK_SERDES0_LINK_STATUS |
  11181. NIG_MASK_MI_INT));
  11182. bnx2x_emac_init(params, vars);
  11183. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
  11184. vars->link_status |= LINK_STATUS_PFC_ENABLED;
  11185. if (params->num_phys == 0) {
  11186. DP(NETIF_MSG_LINK, "No phy found for initialization !!\n");
  11187. return -EINVAL;
  11188. }
  11189. set_phy_vars(params, vars);
  11190. DP(NETIF_MSG_LINK, "Num of phys on board: %d\n", params->num_phys);
  11191. switch (params->loopback_mode) {
  11192. case LOOPBACK_BMAC:
  11193. bnx2x_init_bmac_loopback(params, vars);
  11194. break;
  11195. case LOOPBACK_EMAC:
  11196. bnx2x_init_emac_loopback(params, vars);
  11197. break;
  11198. case LOOPBACK_XMAC:
  11199. bnx2x_init_xmac_loopback(params, vars);
  11200. break;
  11201. case LOOPBACK_UMAC:
  11202. bnx2x_init_umac_loopback(params, vars);
  11203. break;
  11204. case LOOPBACK_XGXS:
  11205. case LOOPBACK_EXT_PHY:
  11206. bnx2x_init_xgxs_loopback(params, vars);
  11207. break;
  11208. default:
  11209. if (!CHIP_IS_E3(bp)) {
  11210. if (params->switch_cfg == SWITCH_CFG_10G)
  11211. bnx2x_xgxs_deassert(params);
  11212. else
  11213. bnx2x_serdes_deassert(bp, params->port);
  11214. }
  11215. bnx2x_link_initialize(params, vars);
  11216. msleep(30);
  11217. bnx2x_link_int_enable(params);
  11218. break;
  11219. }
  11220. bnx2x_update_mng(params, vars->link_status);
  11221. bnx2x_update_mng_eee(params, vars->eee_status);
  11222. return 0;
  11223. }
  11224. int bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
  11225. u8 reset_ext_phy)
  11226. {
  11227. struct bnx2x *bp = params->bp;
  11228. u8 phy_index, port = params->port, clear_latch_ind = 0;
  11229. DP(NETIF_MSG_LINK, "Resetting the link of port %d\n", port);
  11230. /* Disable attentions */
  11231. vars->link_status = 0;
  11232. bnx2x_update_mng(params, vars->link_status);
  11233. vars->eee_status &= ~(SHMEM_EEE_LP_ADV_STATUS_MASK |
  11234. SHMEM_EEE_ACTIVE_BIT);
  11235. bnx2x_update_mng_eee(params, vars->eee_status);
  11236. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
  11237. (NIG_MASK_XGXS0_LINK_STATUS |
  11238. NIG_MASK_XGXS0_LINK10G |
  11239. NIG_MASK_SERDES0_LINK_STATUS |
  11240. NIG_MASK_MI_INT));
  11241. /* Activate nig drain */
  11242. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
  11243. /* Disable nig egress interface */
  11244. if (!CHIP_IS_E3(bp)) {
  11245. REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0);
  11246. REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0);
  11247. }
  11248. if (!CHIP_IS_E3(bp)) {
  11249. bnx2x_set_bmac_rx(bp, params->chip_id, port, 0);
  11250. } else {
  11251. bnx2x_set_xmac_rxtx(params, 0);
  11252. bnx2x_set_umac_rxtx(params, 0);
  11253. }
  11254. /* Disable emac */
  11255. if (!CHIP_IS_E3(bp))
  11256. REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
  11257. usleep_range(10000, 20000);
  11258. /* The PHY reset is controlled by GPIO 1
  11259. * Hold it as vars low
  11260. */
  11261. /* Clear link led */
  11262. bnx2x_set_mdio_emac_per_phy(bp, params);
  11263. bnx2x_set_led(params, vars, LED_MODE_OFF, 0);
  11264. if (reset_ext_phy) {
  11265. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  11266. phy_index++) {
  11267. if (params->phy[phy_index].link_reset) {
  11268. bnx2x_set_aer_mmd(params,
  11269. &params->phy[phy_index]);
  11270. params->phy[phy_index].link_reset(
  11271. &params->phy[phy_index],
  11272. params);
  11273. }
  11274. if (params->phy[phy_index].flags &
  11275. FLAGS_REARM_LATCH_SIGNAL)
  11276. clear_latch_ind = 1;
  11277. }
  11278. }
  11279. if (clear_latch_ind) {
  11280. /* Clear latching indication */
  11281. bnx2x_rearm_latch_signal(bp, port, 0);
  11282. bnx2x_bits_dis(bp, NIG_REG_LATCH_BC_0 + port*4,
  11283. 1 << NIG_LATCH_BC_ENABLE_MI_INT);
  11284. }
  11285. if (params->phy[INT_PHY].link_reset)
  11286. params->phy[INT_PHY].link_reset(
  11287. &params->phy[INT_PHY], params);
  11288. /* Disable nig ingress interface */
  11289. if (!CHIP_IS_E3(bp)) {
  11290. /* Reset BigMac */
  11291. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  11292. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
  11293. REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0);
  11294. REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0);
  11295. } else {
  11296. u32 xmac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  11297. bnx2x_set_xumac_nig(params, 0, 0);
  11298. if (REG_RD(bp, MISC_REG_RESET_REG_2) &
  11299. MISC_REGISTERS_RESET_REG_2_XMAC)
  11300. REG_WR(bp, xmac_base + XMAC_REG_CTRL,
  11301. XMAC_CTRL_REG_SOFT_RESET);
  11302. }
  11303. vars->link_up = 0;
  11304. vars->phy_flags = 0;
  11305. return 0;
  11306. }
  11307. int bnx2x_lfa_reset(struct link_params *params,
  11308. struct link_vars *vars)
  11309. {
  11310. struct bnx2x *bp = params->bp;
  11311. vars->link_up = 0;
  11312. vars->phy_flags = 0;
  11313. params->link_flags &= ~PHY_INITIALIZED;
  11314. if (!params->lfa_base)
  11315. return bnx2x_link_reset(params, vars, 1);
  11316. /*
  11317. * Activate NIG drain so that during this time the device won't send
  11318. * anything while it is unable to response.
  11319. */
  11320. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 1);
  11321. /*
  11322. * Close gracefully the gate from BMAC to NIG such that no half packets
  11323. * are passed.
  11324. */
  11325. if (!CHIP_IS_E3(bp))
  11326. bnx2x_set_bmac_rx(bp, params->chip_id, params->port, 0);
  11327. if (CHIP_IS_E3(bp)) {
  11328. bnx2x_set_xmac_rxtx(params, 0);
  11329. bnx2x_set_umac_rxtx(params, 0);
  11330. }
  11331. /* Wait 10ms for the pipe to clean up*/
  11332. usleep_range(10000, 20000);
  11333. /* Clean the NIG-BRB using the network filters in a way that will
  11334. * not cut a packet in the middle.
  11335. */
  11336. bnx2x_set_rx_filter(params, 0);
  11337. /*
  11338. * Re-open the gate between the BMAC and the NIG, after verifying the
  11339. * gate to the BRB is closed, otherwise packets may arrive to the
  11340. * firmware before driver had initialized it. The target is to achieve
  11341. * minimum management protocol down time.
  11342. */
  11343. if (!CHIP_IS_E3(bp))
  11344. bnx2x_set_bmac_rx(bp, params->chip_id, params->port, 1);
  11345. if (CHIP_IS_E3(bp)) {
  11346. bnx2x_set_xmac_rxtx(params, 1);
  11347. bnx2x_set_umac_rxtx(params, 1);
  11348. }
  11349. /* Disable NIG drain */
  11350. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  11351. return 0;
  11352. }
  11353. /****************************************************************************/
  11354. /* Common function */
  11355. /****************************************************************************/
  11356. static int bnx2x_8073_common_init_phy(struct bnx2x *bp,
  11357. u32 shmem_base_path[],
  11358. u32 shmem2_base_path[], u8 phy_index,
  11359. u32 chip_id)
  11360. {
  11361. struct bnx2x_phy phy[PORT_MAX];
  11362. struct bnx2x_phy *phy_blk[PORT_MAX];
  11363. u16 val;
  11364. s8 port = 0;
  11365. s8 port_of_path = 0;
  11366. u32 swap_val, swap_override;
  11367. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  11368. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  11369. port ^= (swap_val && swap_override);
  11370. bnx2x_ext_phy_hw_reset(bp, port);
  11371. /* PART1 - Reset both phys */
  11372. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  11373. u32 shmem_base, shmem2_base;
  11374. /* In E2, same phy is using for port0 of the two paths */
  11375. if (CHIP_IS_E1x(bp)) {
  11376. shmem_base = shmem_base_path[0];
  11377. shmem2_base = shmem2_base_path[0];
  11378. port_of_path = port;
  11379. } else {
  11380. shmem_base = shmem_base_path[port];
  11381. shmem2_base = shmem2_base_path[port];
  11382. port_of_path = 0;
  11383. }
  11384. /* Extract the ext phy address for the port */
  11385. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  11386. port_of_path, &phy[port]) !=
  11387. 0) {
  11388. DP(NETIF_MSG_LINK, "populate_phy failed\n");
  11389. return -EINVAL;
  11390. }
  11391. /* Disable attentions */
  11392. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 +
  11393. port_of_path*4,
  11394. (NIG_MASK_XGXS0_LINK_STATUS |
  11395. NIG_MASK_XGXS0_LINK10G |
  11396. NIG_MASK_SERDES0_LINK_STATUS |
  11397. NIG_MASK_MI_INT));
  11398. /* Need to take the phy out of low power mode in order
  11399. * to write to access its registers
  11400. */
  11401. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  11402. MISC_REGISTERS_GPIO_OUTPUT_HIGH,
  11403. port);
  11404. /* Reset the phy */
  11405. bnx2x_cl45_write(bp, &phy[port],
  11406. MDIO_PMA_DEVAD,
  11407. MDIO_PMA_REG_CTRL,
  11408. 1<<15);
  11409. }
  11410. /* Add delay of 150ms after reset */
  11411. msleep(150);
  11412. if (phy[PORT_0].addr & 0x1) {
  11413. phy_blk[PORT_0] = &(phy[PORT_1]);
  11414. phy_blk[PORT_1] = &(phy[PORT_0]);
  11415. } else {
  11416. phy_blk[PORT_0] = &(phy[PORT_0]);
  11417. phy_blk[PORT_1] = &(phy[PORT_1]);
  11418. }
  11419. /* PART2 - Download firmware to both phys */
  11420. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  11421. if (CHIP_IS_E1x(bp))
  11422. port_of_path = port;
  11423. else
  11424. port_of_path = 0;
  11425. DP(NETIF_MSG_LINK, "Loading spirom for phy address 0x%x\n",
  11426. phy_blk[port]->addr);
  11427. if (bnx2x_8073_8727_external_rom_boot(bp, phy_blk[port],
  11428. port_of_path))
  11429. return -EINVAL;
  11430. /* Only set bit 10 = 1 (Tx power down) */
  11431. bnx2x_cl45_read(bp, phy_blk[port],
  11432. MDIO_PMA_DEVAD,
  11433. MDIO_PMA_REG_TX_POWER_DOWN, &val);
  11434. /* Phase1 of TX_POWER_DOWN reset */
  11435. bnx2x_cl45_write(bp, phy_blk[port],
  11436. MDIO_PMA_DEVAD,
  11437. MDIO_PMA_REG_TX_POWER_DOWN,
  11438. (val | 1<<10));
  11439. }
  11440. /* Toggle Transmitter: Power down and then up with 600ms delay
  11441. * between
  11442. */
  11443. msleep(600);
  11444. /* PART3 - complete TX_POWER_DOWN process, and set GPIO2 back to low */
  11445. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  11446. /* Phase2 of POWER_DOWN_RESET */
  11447. /* Release bit 10 (Release Tx power down) */
  11448. bnx2x_cl45_read(bp, phy_blk[port],
  11449. MDIO_PMA_DEVAD,
  11450. MDIO_PMA_REG_TX_POWER_DOWN, &val);
  11451. bnx2x_cl45_write(bp, phy_blk[port],
  11452. MDIO_PMA_DEVAD,
  11453. MDIO_PMA_REG_TX_POWER_DOWN, (val & (~(1<<10))));
  11454. usleep_range(15000, 30000);
  11455. /* Read modify write the SPI-ROM version select register */
  11456. bnx2x_cl45_read(bp, phy_blk[port],
  11457. MDIO_PMA_DEVAD,
  11458. MDIO_PMA_REG_EDC_FFE_MAIN, &val);
  11459. bnx2x_cl45_write(bp, phy_blk[port],
  11460. MDIO_PMA_DEVAD,
  11461. MDIO_PMA_REG_EDC_FFE_MAIN, (val | (1<<12)));
  11462. /* set GPIO2 back to LOW */
  11463. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  11464. MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
  11465. }
  11466. return 0;
  11467. }
  11468. static int bnx2x_8726_common_init_phy(struct bnx2x *bp,
  11469. u32 shmem_base_path[],
  11470. u32 shmem2_base_path[], u8 phy_index,
  11471. u32 chip_id)
  11472. {
  11473. u32 val;
  11474. s8 port;
  11475. struct bnx2x_phy phy;
  11476. /* Use port1 because of the static port-swap */
  11477. /* Enable the module detection interrupt */
  11478. val = REG_RD(bp, MISC_REG_GPIO_EVENT_EN);
  11479. val |= ((1<<MISC_REGISTERS_GPIO_3)|
  11480. (1<<(MISC_REGISTERS_GPIO_3 + MISC_REGISTERS_GPIO_PORT_SHIFT)));
  11481. REG_WR(bp, MISC_REG_GPIO_EVENT_EN, val);
  11482. bnx2x_ext_phy_hw_reset(bp, 0);
  11483. usleep_range(5000, 10000);
  11484. for (port = 0; port < PORT_MAX; port++) {
  11485. u32 shmem_base, shmem2_base;
  11486. /* In E2, same phy is using for port0 of the two paths */
  11487. if (CHIP_IS_E1x(bp)) {
  11488. shmem_base = shmem_base_path[0];
  11489. shmem2_base = shmem2_base_path[0];
  11490. } else {
  11491. shmem_base = shmem_base_path[port];
  11492. shmem2_base = shmem2_base_path[port];
  11493. }
  11494. /* Extract the ext phy address for the port */
  11495. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  11496. port, &phy) !=
  11497. 0) {
  11498. DP(NETIF_MSG_LINK, "populate phy failed\n");
  11499. return -EINVAL;
  11500. }
  11501. /* Reset phy*/
  11502. bnx2x_cl45_write(bp, &phy,
  11503. MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x0001);
  11504. /* Set fault module detected LED on */
  11505. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  11506. MISC_REGISTERS_GPIO_HIGH,
  11507. port);
  11508. }
  11509. return 0;
  11510. }
  11511. static void bnx2x_get_ext_phy_reset_gpio(struct bnx2x *bp, u32 shmem_base,
  11512. u8 *io_gpio, u8 *io_port)
  11513. {
  11514. u32 phy_gpio_reset = REG_RD(bp, shmem_base +
  11515. offsetof(struct shmem_region,
  11516. dev_info.port_hw_config[PORT_0].default_cfg));
  11517. switch (phy_gpio_reset) {
  11518. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0:
  11519. *io_gpio = 0;
  11520. *io_port = 0;
  11521. break;
  11522. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P0:
  11523. *io_gpio = 1;
  11524. *io_port = 0;
  11525. break;
  11526. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P0:
  11527. *io_gpio = 2;
  11528. *io_port = 0;
  11529. break;
  11530. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P0:
  11531. *io_gpio = 3;
  11532. *io_port = 0;
  11533. break;
  11534. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P1:
  11535. *io_gpio = 0;
  11536. *io_port = 1;
  11537. break;
  11538. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P1:
  11539. *io_gpio = 1;
  11540. *io_port = 1;
  11541. break;
  11542. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P1:
  11543. *io_gpio = 2;
  11544. *io_port = 1;
  11545. break;
  11546. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P1:
  11547. *io_gpio = 3;
  11548. *io_port = 1;
  11549. break;
  11550. default:
  11551. /* Don't override the io_gpio and io_port */
  11552. break;
  11553. }
  11554. }
  11555. static int bnx2x_8727_common_init_phy(struct bnx2x *bp,
  11556. u32 shmem_base_path[],
  11557. u32 shmem2_base_path[], u8 phy_index,
  11558. u32 chip_id)
  11559. {
  11560. s8 port, reset_gpio;
  11561. u32 swap_val, swap_override;
  11562. struct bnx2x_phy phy[PORT_MAX];
  11563. struct bnx2x_phy *phy_blk[PORT_MAX];
  11564. s8 port_of_path;
  11565. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  11566. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  11567. reset_gpio = MISC_REGISTERS_GPIO_1;
  11568. port = 1;
  11569. /* Retrieve the reset gpio/port which control the reset.
  11570. * Default is GPIO1, PORT1
  11571. */
  11572. bnx2x_get_ext_phy_reset_gpio(bp, shmem_base_path[0],
  11573. (u8 *)&reset_gpio, (u8 *)&port);
  11574. /* Calculate the port based on port swap */
  11575. port ^= (swap_val && swap_override);
  11576. /* Initiate PHY reset*/
  11577. bnx2x_set_gpio(bp, reset_gpio, MISC_REGISTERS_GPIO_OUTPUT_LOW,
  11578. port);
  11579. usleep_range(1000, 2000);
  11580. bnx2x_set_gpio(bp, reset_gpio, MISC_REGISTERS_GPIO_OUTPUT_HIGH,
  11581. port);
  11582. usleep_range(5000, 10000);
  11583. /* PART1 - Reset both phys */
  11584. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  11585. u32 shmem_base, shmem2_base;
  11586. /* In E2, same phy is using for port0 of the two paths */
  11587. if (CHIP_IS_E1x(bp)) {
  11588. shmem_base = shmem_base_path[0];
  11589. shmem2_base = shmem2_base_path[0];
  11590. port_of_path = port;
  11591. } else {
  11592. shmem_base = shmem_base_path[port];
  11593. shmem2_base = shmem2_base_path[port];
  11594. port_of_path = 0;
  11595. }
  11596. /* Extract the ext phy address for the port */
  11597. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  11598. port_of_path, &phy[port]) !=
  11599. 0) {
  11600. DP(NETIF_MSG_LINK, "populate phy failed\n");
  11601. return -EINVAL;
  11602. }
  11603. /* disable attentions */
  11604. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 +
  11605. port_of_path*4,
  11606. (NIG_MASK_XGXS0_LINK_STATUS |
  11607. NIG_MASK_XGXS0_LINK10G |
  11608. NIG_MASK_SERDES0_LINK_STATUS |
  11609. NIG_MASK_MI_INT));
  11610. /* Reset the phy */
  11611. bnx2x_cl45_write(bp, &phy[port],
  11612. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
  11613. }
  11614. /* Add delay of 150ms after reset */
  11615. msleep(150);
  11616. if (phy[PORT_0].addr & 0x1) {
  11617. phy_blk[PORT_0] = &(phy[PORT_1]);
  11618. phy_blk[PORT_1] = &(phy[PORT_0]);
  11619. } else {
  11620. phy_blk[PORT_0] = &(phy[PORT_0]);
  11621. phy_blk[PORT_1] = &(phy[PORT_1]);
  11622. }
  11623. /* PART2 - Download firmware to both phys */
  11624. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  11625. if (CHIP_IS_E1x(bp))
  11626. port_of_path = port;
  11627. else
  11628. port_of_path = 0;
  11629. DP(NETIF_MSG_LINK, "Loading spirom for phy address 0x%x\n",
  11630. phy_blk[port]->addr);
  11631. if (bnx2x_8073_8727_external_rom_boot(bp, phy_blk[port],
  11632. port_of_path))
  11633. return -EINVAL;
  11634. /* Disable PHY transmitter output */
  11635. bnx2x_cl45_write(bp, phy_blk[port],
  11636. MDIO_PMA_DEVAD,
  11637. MDIO_PMA_REG_TX_DISABLE, 1);
  11638. }
  11639. return 0;
  11640. }
  11641. static int bnx2x_84833_common_init_phy(struct bnx2x *bp,
  11642. u32 shmem_base_path[],
  11643. u32 shmem2_base_path[],
  11644. u8 phy_index,
  11645. u32 chip_id)
  11646. {
  11647. u8 reset_gpios;
  11648. reset_gpios = bnx2x_84833_get_reset_gpios(bp, shmem_base_path, chip_id);
  11649. bnx2x_set_mult_gpio(bp, reset_gpios, MISC_REGISTERS_GPIO_OUTPUT_LOW);
  11650. udelay(10);
  11651. bnx2x_set_mult_gpio(bp, reset_gpios, MISC_REGISTERS_GPIO_OUTPUT_HIGH);
  11652. DP(NETIF_MSG_LINK, "84833 reset pulse on pin values 0x%x\n",
  11653. reset_gpios);
  11654. return 0;
  11655. }
  11656. static int bnx2x_ext_phy_common_init(struct bnx2x *bp, u32 shmem_base_path[],
  11657. u32 shmem2_base_path[], u8 phy_index,
  11658. u32 ext_phy_type, u32 chip_id)
  11659. {
  11660. int rc = 0;
  11661. switch (ext_phy_type) {
  11662. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
  11663. rc = bnx2x_8073_common_init_phy(bp, shmem_base_path,
  11664. shmem2_base_path,
  11665. phy_index, chip_id);
  11666. break;
  11667. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  11668. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  11669. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC:
  11670. rc = bnx2x_8727_common_init_phy(bp, shmem_base_path,
  11671. shmem2_base_path,
  11672. phy_index, chip_id);
  11673. break;
  11674. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
  11675. /* GPIO1 affects both ports, so there's need to pull
  11676. * it for single port alone
  11677. */
  11678. rc = bnx2x_8726_common_init_phy(bp, shmem_base_path,
  11679. shmem2_base_path,
  11680. phy_index, chip_id);
  11681. break;
  11682. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833:
  11683. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84834:
  11684. /* GPIO3's are linked, and so both need to be toggled
  11685. * to obtain required 2us pulse.
  11686. */
  11687. rc = bnx2x_84833_common_init_phy(bp, shmem_base_path,
  11688. shmem2_base_path,
  11689. phy_index, chip_id);
  11690. break;
  11691. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
  11692. rc = -EINVAL;
  11693. break;
  11694. default:
  11695. DP(NETIF_MSG_LINK,
  11696. "ext_phy 0x%x common init not required\n",
  11697. ext_phy_type);
  11698. break;
  11699. }
  11700. if (rc)
  11701. netdev_err(bp->dev, "Warning: PHY was not initialized,"
  11702. " Port %d\n",
  11703. 0);
  11704. return rc;
  11705. }
  11706. int bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
  11707. u32 shmem2_base_path[], u32 chip_id)
  11708. {
  11709. int rc = 0;
  11710. u32 phy_ver, val;
  11711. u8 phy_index = 0;
  11712. u32 ext_phy_type, ext_phy_config;
  11713. bnx2x_set_mdio_clk(bp, chip_id, GRCBASE_EMAC0);
  11714. bnx2x_set_mdio_clk(bp, chip_id, GRCBASE_EMAC1);
  11715. DP(NETIF_MSG_LINK, "Begin common phy init\n");
  11716. if (CHIP_IS_E3(bp)) {
  11717. /* Enable EPIO */
  11718. val = REG_RD(bp, MISC_REG_GEN_PURP_HWG);
  11719. REG_WR(bp, MISC_REG_GEN_PURP_HWG, val | 1);
  11720. }
  11721. /* Check if common init was already done */
  11722. phy_ver = REG_RD(bp, shmem_base_path[0] +
  11723. offsetof(struct shmem_region,
  11724. port_mb[PORT_0].ext_phy_fw_version));
  11725. if (phy_ver) {
  11726. DP(NETIF_MSG_LINK, "Not doing common init; phy ver is 0x%x\n",
  11727. phy_ver);
  11728. return 0;
  11729. }
  11730. /* Read the ext_phy_type for arbitrary port(0) */
  11731. for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
  11732. phy_index++) {
  11733. ext_phy_config = bnx2x_get_ext_phy_config(bp,
  11734. shmem_base_path[0],
  11735. phy_index, 0);
  11736. ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
  11737. rc |= bnx2x_ext_phy_common_init(bp, shmem_base_path,
  11738. shmem2_base_path,
  11739. phy_index, ext_phy_type,
  11740. chip_id);
  11741. }
  11742. return rc;
  11743. }
  11744. static void bnx2x_check_over_curr(struct link_params *params,
  11745. struct link_vars *vars)
  11746. {
  11747. struct bnx2x *bp = params->bp;
  11748. u32 cfg_pin;
  11749. u8 port = params->port;
  11750. u32 pin_val;
  11751. cfg_pin = (REG_RD(bp, params->shmem_base +
  11752. offsetof(struct shmem_region,
  11753. dev_info.port_hw_config[port].e3_cmn_pin_cfg1)) &
  11754. PORT_HW_CFG_E3_OVER_CURRENT_MASK) >>
  11755. PORT_HW_CFG_E3_OVER_CURRENT_SHIFT;
  11756. /* Ignore check if no external input PIN available */
  11757. if (bnx2x_get_cfg_pin(bp, cfg_pin, &pin_val) != 0)
  11758. return;
  11759. if (!pin_val) {
  11760. if ((vars->phy_flags & PHY_OVER_CURRENT_FLAG) == 0) {
  11761. netdev_err(bp->dev, "Error: Power fault on Port %d has"
  11762. " been detected and the power to "
  11763. "that SFP+ module has been removed"
  11764. " to prevent failure of the card."
  11765. " Please remove the SFP+ module and"
  11766. " restart the system to clear this"
  11767. " error.\n",
  11768. params->port);
  11769. vars->phy_flags |= PHY_OVER_CURRENT_FLAG;
  11770. bnx2x_warpcore_power_module(params, 0);
  11771. }
  11772. } else
  11773. vars->phy_flags &= ~PHY_OVER_CURRENT_FLAG;
  11774. }
  11775. /* Returns 0 if no change occured since last check; 1 otherwise. */
  11776. static u8 bnx2x_analyze_link_error(struct link_params *params,
  11777. struct link_vars *vars, u32 status,
  11778. u32 phy_flag, u32 link_flag, u8 notify)
  11779. {
  11780. struct bnx2x *bp = params->bp;
  11781. /* Compare new value with previous value */
  11782. u8 led_mode;
  11783. u32 old_status = (vars->phy_flags & phy_flag) ? 1 : 0;
  11784. if ((status ^ old_status) == 0)
  11785. return 0;
  11786. /* If values differ */
  11787. switch (phy_flag) {
  11788. case PHY_HALF_OPEN_CONN_FLAG:
  11789. DP(NETIF_MSG_LINK, "Analyze Remote Fault\n");
  11790. break;
  11791. case PHY_SFP_TX_FAULT_FLAG:
  11792. DP(NETIF_MSG_LINK, "Analyze TX Fault\n");
  11793. break;
  11794. default:
  11795. DP(NETIF_MSG_LINK, "Analyze UNKNOWN\n");
  11796. }
  11797. DP(NETIF_MSG_LINK, "Link changed:[%x %x]->%x\n", vars->link_up,
  11798. old_status, status);
  11799. /* a. Update shmem->link_status accordingly
  11800. * b. Update link_vars->link_up
  11801. */
  11802. if (status) {
  11803. vars->link_status &= ~LINK_STATUS_LINK_UP;
  11804. vars->link_status |= link_flag;
  11805. vars->link_up = 0;
  11806. vars->phy_flags |= phy_flag;
  11807. /* activate nig drain */
  11808. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 1);
  11809. /* Set LED mode to off since the PHY doesn't know about these
  11810. * errors
  11811. */
  11812. led_mode = LED_MODE_OFF;
  11813. } else {
  11814. vars->link_status |= LINK_STATUS_LINK_UP;
  11815. vars->link_status &= ~link_flag;
  11816. vars->link_up = 1;
  11817. vars->phy_flags &= ~phy_flag;
  11818. led_mode = LED_MODE_OPER;
  11819. /* Clear nig drain */
  11820. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  11821. }
  11822. bnx2x_sync_link(params, vars);
  11823. /* Update the LED according to the link state */
  11824. bnx2x_set_led(params, vars, led_mode, SPEED_10000);
  11825. /* Update link status in the shared memory */
  11826. bnx2x_update_mng(params, vars->link_status);
  11827. /* C. Trigger General Attention */
  11828. vars->periodic_flags |= PERIODIC_FLAGS_LINK_EVENT;
  11829. if (notify)
  11830. bnx2x_notify_link_changed(bp);
  11831. return 1;
  11832. }
  11833. /******************************************************************************
  11834. * Description:
  11835. * This function checks for half opened connection change indication.
  11836. * When such change occurs, it calls the bnx2x_analyze_link_error
  11837. * to check if Remote Fault is set or cleared. Reception of remote fault
  11838. * status message in the MAC indicates that the peer's MAC has detected
  11839. * a fault, for example, due to break in the TX side of fiber.
  11840. *
  11841. ******************************************************************************/
  11842. int bnx2x_check_half_open_conn(struct link_params *params,
  11843. struct link_vars *vars,
  11844. u8 notify)
  11845. {
  11846. struct bnx2x *bp = params->bp;
  11847. u32 lss_status = 0;
  11848. u32 mac_base;
  11849. /* In case link status is physically up @ 10G do */
  11850. if (((vars->phy_flags & PHY_PHYSICAL_LINK_FLAG) == 0) ||
  11851. (REG_RD(bp, NIG_REG_EGRESS_EMAC0_PORT + params->port*4)))
  11852. return 0;
  11853. if (CHIP_IS_E3(bp) &&
  11854. (REG_RD(bp, MISC_REG_RESET_REG_2) &
  11855. (MISC_REGISTERS_RESET_REG_2_XMAC))) {
  11856. /* Check E3 XMAC */
  11857. /* Note that link speed cannot be queried here, since it may be
  11858. * zero while link is down. In case UMAC is active, LSS will
  11859. * simply not be set
  11860. */
  11861. mac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  11862. /* Clear stick bits (Requires rising edge) */
  11863. REG_WR(bp, mac_base + XMAC_REG_CLEAR_RX_LSS_STATUS, 0);
  11864. REG_WR(bp, mac_base + XMAC_REG_CLEAR_RX_LSS_STATUS,
  11865. XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_LOCAL_FAULT_STATUS |
  11866. XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_REMOTE_FAULT_STATUS);
  11867. if (REG_RD(bp, mac_base + XMAC_REG_RX_LSS_STATUS))
  11868. lss_status = 1;
  11869. bnx2x_analyze_link_error(params, vars, lss_status,
  11870. PHY_HALF_OPEN_CONN_FLAG,
  11871. LINK_STATUS_NONE, notify);
  11872. } else if (REG_RD(bp, MISC_REG_RESET_REG_2) &
  11873. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << params->port)) {
  11874. /* Check E1X / E2 BMAC */
  11875. u32 lss_status_reg;
  11876. u32 wb_data[2];
  11877. mac_base = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
  11878. NIG_REG_INGRESS_BMAC0_MEM;
  11879. /* Read BIGMAC_REGISTER_RX_LSS_STATUS */
  11880. if (CHIP_IS_E2(bp))
  11881. lss_status_reg = BIGMAC2_REGISTER_RX_LSS_STAT;
  11882. else
  11883. lss_status_reg = BIGMAC_REGISTER_RX_LSS_STATUS;
  11884. REG_RD_DMAE(bp, mac_base + lss_status_reg, wb_data, 2);
  11885. lss_status = (wb_data[0] > 0);
  11886. bnx2x_analyze_link_error(params, vars, lss_status,
  11887. PHY_HALF_OPEN_CONN_FLAG,
  11888. LINK_STATUS_NONE, notify);
  11889. }
  11890. return 0;
  11891. }
  11892. static void bnx2x_sfp_tx_fault_detection(struct bnx2x_phy *phy,
  11893. struct link_params *params,
  11894. struct link_vars *vars)
  11895. {
  11896. struct bnx2x *bp = params->bp;
  11897. u32 cfg_pin, value = 0;
  11898. u8 led_change, port = params->port;
  11899. /* Get The SFP+ TX_Fault controlling pin ([eg]pio) */
  11900. cfg_pin = (REG_RD(bp, params->shmem_base + offsetof(struct shmem_region,
  11901. dev_info.port_hw_config[port].e3_cmn_pin_cfg)) &
  11902. PORT_HW_CFG_E3_TX_FAULT_MASK) >>
  11903. PORT_HW_CFG_E3_TX_FAULT_SHIFT;
  11904. if (bnx2x_get_cfg_pin(bp, cfg_pin, &value)) {
  11905. DP(NETIF_MSG_LINK, "Failed to read pin 0x%02x\n", cfg_pin);
  11906. return;
  11907. }
  11908. led_change = bnx2x_analyze_link_error(params, vars, value,
  11909. PHY_SFP_TX_FAULT_FLAG,
  11910. LINK_STATUS_SFP_TX_FAULT, 1);
  11911. if (led_change) {
  11912. /* Change TX_Fault led, set link status for further syncs */
  11913. u8 led_mode;
  11914. if (vars->phy_flags & PHY_SFP_TX_FAULT_FLAG) {
  11915. led_mode = MISC_REGISTERS_GPIO_HIGH;
  11916. vars->link_status |= LINK_STATUS_SFP_TX_FAULT;
  11917. } else {
  11918. led_mode = MISC_REGISTERS_GPIO_LOW;
  11919. vars->link_status &= ~LINK_STATUS_SFP_TX_FAULT;
  11920. }
  11921. /* If module is unapproved, led should be on regardless */
  11922. if (!(phy->flags & FLAGS_SFP_NOT_APPROVED)) {
  11923. DP(NETIF_MSG_LINK, "Change TX_Fault LED: ->%x\n",
  11924. led_mode);
  11925. bnx2x_set_e3_module_fault_led(params, led_mode);
  11926. }
  11927. }
  11928. }
  11929. static void bnx2x_disable_kr2(struct link_params *params,
  11930. struct link_vars *vars,
  11931. struct bnx2x_phy *phy)
  11932. {
  11933. struct bnx2x *bp = params->bp;
  11934. int i;
  11935. static struct bnx2x_reg_set reg_set[] = {
  11936. /* Step 1 - Program the TX/RX alignment markers */
  11937. {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_TX_CTRL5, 0x7690},
  11938. {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_TX_CTRL7, 0xe647},
  11939. {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_TX_CTRL6, 0xc4f0},
  11940. {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_TX_CTRL9, 0x7690},
  11941. {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_RX_CTRL11, 0xe647},
  11942. {MDIO_WC_DEVAD, MDIO_WC_REG_CL82_USERB1_RX_CTRL10, 0xc4f0},
  11943. {MDIO_WC_DEVAD, MDIO_WC_REG_CL73_USERB0_CTRL, 0x000c},
  11944. {MDIO_WC_DEVAD, MDIO_WC_REG_CL73_BAM_CTRL1, 0x6000},
  11945. {MDIO_WC_DEVAD, MDIO_WC_REG_CL73_BAM_CTRL3, 0x0000},
  11946. {MDIO_WC_DEVAD, MDIO_WC_REG_CL73_BAM_CODE_FIELD, 0x0002},
  11947. {MDIO_WC_DEVAD, MDIO_WC_REG_ETA_CL73_OUI1, 0x0000},
  11948. {MDIO_WC_DEVAD, MDIO_WC_REG_ETA_CL73_OUI2, 0x0af7},
  11949. {MDIO_WC_DEVAD, MDIO_WC_REG_ETA_CL73_OUI3, 0x0af7},
  11950. {MDIO_WC_DEVAD, MDIO_WC_REG_ETA_CL73_LD_BAM_CODE, 0x0002},
  11951. {MDIO_WC_DEVAD, MDIO_WC_REG_ETA_CL73_LD_UD_CODE, 0x0000}
  11952. };
  11953. DP(NETIF_MSG_LINK, "Disabling 20G-KR2\n");
  11954. for (i = 0; i < ARRAY_SIZE(reg_set); i++)
  11955. bnx2x_cl45_write(bp, phy, reg_set[i].devad, reg_set[i].reg,
  11956. reg_set[i].val);
  11957. vars->link_attr_sync &= ~LINK_ATTR_SYNC_KR2_ENABLE;
  11958. bnx2x_update_link_attr(params, vars->link_attr_sync);
  11959. vars->check_kr2_recovery_cnt = CHECK_KR2_RECOVERY_CNT;
  11960. /* Restart AN on leading lane */
  11961. bnx2x_warpcore_restart_AN_KR(phy, params);
  11962. }
  11963. static void bnx2x_kr2_recovery(struct link_params *params,
  11964. struct link_vars *vars,
  11965. struct bnx2x_phy *phy)
  11966. {
  11967. struct bnx2x *bp = params->bp;
  11968. DP(NETIF_MSG_LINK, "KR2 recovery\n");
  11969. bnx2x_warpcore_enable_AN_KR2(phy, params, vars);
  11970. bnx2x_warpcore_restart_AN_KR(phy, params);
  11971. }
  11972. static void bnx2x_check_kr2_wa(struct link_params *params,
  11973. struct link_vars *vars,
  11974. struct bnx2x_phy *phy)
  11975. {
  11976. struct bnx2x *bp = params->bp;
  11977. u16 base_page, next_page, not_kr2_device, lane;
  11978. int sigdet;
  11979. /* Once KR2 was disabled, wait 5 seconds before checking KR2 recovery
  11980. * Since some switches tend to reinit the AN process and clear the
  11981. * the advertised BP/NP after ~2 seconds causing the KR2 to be disabled
  11982. * and recovered many times
  11983. */
  11984. if (vars->check_kr2_recovery_cnt > 0) {
  11985. vars->check_kr2_recovery_cnt--;
  11986. return;
  11987. }
  11988. sigdet = bnx2x_warpcore_get_sigdet(phy, params);
  11989. if (!sigdet) {
  11990. if (!(vars->link_attr_sync & LINK_ATTR_SYNC_KR2_ENABLE)) {
  11991. bnx2x_kr2_recovery(params, vars, phy);
  11992. DP(NETIF_MSG_LINK, "No sigdet\n");
  11993. }
  11994. return;
  11995. }
  11996. lane = bnx2x_get_warpcore_lane(phy, params);
  11997. CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
  11998. MDIO_AER_BLOCK_AER_REG, lane);
  11999. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  12000. MDIO_AN_REG_LP_AUTO_NEG, &base_page);
  12001. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  12002. MDIO_AN_REG_LP_AUTO_NEG2, &next_page);
  12003. bnx2x_set_aer_mmd(params, phy);
  12004. /* CL73 has not begun yet */
  12005. if (base_page == 0) {
  12006. if (!(vars->link_attr_sync & LINK_ATTR_SYNC_KR2_ENABLE)) {
  12007. bnx2x_kr2_recovery(params, vars, phy);
  12008. DP(NETIF_MSG_LINK, "No BP\n");
  12009. }
  12010. return;
  12011. }
  12012. /* In case NP bit is not set in the BasePage, or it is set,
  12013. * but only KX is advertised, declare this link partner as non-KR2
  12014. * device.
  12015. */
  12016. not_kr2_device = (((base_page & 0x8000) == 0) ||
  12017. (((base_page & 0x8000) &&
  12018. ((next_page & 0xe0) == 0x2))));
  12019. /* In case KR2 is already disabled, check if we need to re-enable it */
  12020. if (!(vars->link_attr_sync & LINK_ATTR_SYNC_KR2_ENABLE)) {
  12021. if (!not_kr2_device) {
  12022. DP(NETIF_MSG_LINK, "BP=0x%x, NP=0x%x\n", base_page,
  12023. next_page);
  12024. bnx2x_kr2_recovery(params, vars, phy);
  12025. }
  12026. return;
  12027. }
  12028. /* KR2 is enabled, but not KR2 device */
  12029. if (not_kr2_device) {
  12030. /* Disable KR2 on both lanes */
  12031. DP(NETIF_MSG_LINK, "BP=0x%x, NP=0x%x\n", base_page, next_page);
  12032. bnx2x_disable_kr2(params, vars, phy);
  12033. return;
  12034. }
  12035. }
  12036. void bnx2x_period_func(struct link_params *params, struct link_vars *vars)
  12037. {
  12038. u16 phy_idx;
  12039. struct bnx2x *bp = params->bp;
  12040. for (phy_idx = INT_PHY; phy_idx < MAX_PHYS; phy_idx++) {
  12041. if (params->phy[phy_idx].flags & FLAGS_TX_ERROR_CHECK) {
  12042. bnx2x_set_aer_mmd(params, &params->phy[phy_idx]);
  12043. if (bnx2x_check_half_open_conn(params, vars, 1) !=
  12044. 0)
  12045. DP(NETIF_MSG_LINK, "Fault detection failed\n");
  12046. break;
  12047. }
  12048. }
  12049. if (CHIP_IS_E3(bp)) {
  12050. struct bnx2x_phy *phy = &params->phy[INT_PHY];
  12051. bnx2x_set_aer_mmd(params, phy);
  12052. if ((phy->supported & SUPPORTED_20000baseKR2_Full) &&
  12053. (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_20G))
  12054. bnx2x_check_kr2_wa(params, vars, phy);
  12055. bnx2x_check_over_curr(params, vars);
  12056. if (vars->rx_tx_asic_rst)
  12057. bnx2x_warpcore_config_runtime(phy, params, vars);
  12058. if ((REG_RD(bp, params->shmem_base +
  12059. offsetof(struct shmem_region, dev_info.
  12060. port_hw_config[params->port].default_cfg))
  12061. & PORT_HW_CFG_NET_SERDES_IF_MASK) ==
  12062. PORT_HW_CFG_NET_SERDES_IF_SFI) {
  12063. if (bnx2x_is_sfp_module_plugged(phy, params)) {
  12064. bnx2x_sfp_tx_fault_detection(phy, params, vars);
  12065. } else if (vars->link_status &
  12066. LINK_STATUS_SFP_TX_FAULT) {
  12067. /* Clean trail, interrupt corrects the leds */
  12068. vars->link_status &= ~LINK_STATUS_SFP_TX_FAULT;
  12069. vars->phy_flags &= ~PHY_SFP_TX_FAULT_FLAG;
  12070. /* Update link status in the shared memory */
  12071. bnx2x_update_mng(params, vars->link_status);
  12072. }
  12073. }
  12074. }
  12075. }
  12076. u8 bnx2x_fan_failure_det_req(struct bnx2x *bp,
  12077. u32 shmem_base,
  12078. u32 shmem2_base,
  12079. u8 port)
  12080. {
  12081. u8 phy_index, fan_failure_det_req = 0;
  12082. struct bnx2x_phy phy;
  12083. for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
  12084. phy_index++) {
  12085. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  12086. port, &phy)
  12087. != 0) {
  12088. DP(NETIF_MSG_LINK, "populate phy failed\n");
  12089. return 0;
  12090. }
  12091. fan_failure_det_req |= (phy.flags &
  12092. FLAGS_FAN_FAILURE_DET_REQ);
  12093. }
  12094. return fan_failure_det_req;
  12095. }
  12096. void bnx2x_hw_reset_phy(struct link_params *params)
  12097. {
  12098. u8 phy_index;
  12099. struct bnx2x *bp = params->bp;
  12100. bnx2x_update_mng(params, 0);
  12101. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + params->port*4,
  12102. (NIG_MASK_XGXS0_LINK_STATUS |
  12103. NIG_MASK_XGXS0_LINK10G |
  12104. NIG_MASK_SERDES0_LINK_STATUS |
  12105. NIG_MASK_MI_INT));
  12106. for (phy_index = INT_PHY; phy_index < MAX_PHYS;
  12107. phy_index++) {
  12108. if (params->phy[phy_index].hw_reset) {
  12109. params->phy[phy_index].hw_reset(
  12110. &params->phy[phy_index],
  12111. params);
  12112. params->phy[phy_index] = phy_null;
  12113. }
  12114. }
  12115. }
  12116. void bnx2x_init_mod_abs_int(struct bnx2x *bp, struct link_vars *vars,
  12117. u32 chip_id, u32 shmem_base, u32 shmem2_base,
  12118. u8 port)
  12119. {
  12120. u8 gpio_num = 0xff, gpio_port = 0xff, phy_index;
  12121. u32 val;
  12122. u32 offset, aeu_mask, swap_val, swap_override, sync_offset;
  12123. if (CHIP_IS_E3(bp)) {
  12124. if (bnx2x_get_mod_abs_int_cfg(bp, chip_id,
  12125. shmem_base,
  12126. port,
  12127. &gpio_num,
  12128. &gpio_port) != 0)
  12129. return;
  12130. } else {
  12131. struct bnx2x_phy phy;
  12132. for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
  12133. phy_index++) {
  12134. if (bnx2x_populate_phy(bp, phy_index, shmem_base,
  12135. shmem2_base, port, &phy)
  12136. != 0) {
  12137. DP(NETIF_MSG_LINK, "populate phy failed\n");
  12138. return;
  12139. }
  12140. if (phy.type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726) {
  12141. gpio_num = MISC_REGISTERS_GPIO_3;
  12142. gpio_port = port;
  12143. break;
  12144. }
  12145. }
  12146. }
  12147. if (gpio_num == 0xff)
  12148. return;
  12149. /* Set GPIO3 to trigger SFP+ module insertion/removal */
  12150. bnx2x_set_gpio(bp, gpio_num, MISC_REGISTERS_GPIO_INPUT_HI_Z, gpio_port);
  12151. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  12152. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  12153. gpio_port ^= (swap_val && swap_override);
  12154. vars->aeu_int_mask = AEU_INPUTS_ATTN_BITS_GPIO0_FUNCTION_0 <<
  12155. (gpio_num + (gpio_port << 2));
  12156. sync_offset = shmem_base +
  12157. offsetof(struct shmem_region,
  12158. dev_info.port_hw_config[port].aeu_int_mask);
  12159. REG_WR(bp, sync_offset, vars->aeu_int_mask);
  12160. DP(NETIF_MSG_LINK, "Setting MOD_ABS (GPIO%d_P%d) AEU to 0x%x\n",
  12161. gpio_num, gpio_port, vars->aeu_int_mask);
  12162. if (port == 0)
  12163. offset = MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0;
  12164. else
  12165. offset = MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0;
  12166. /* Open appropriate AEU for interrupts */
  12167. aeu_mask = REG_RD(bp, offset);
  12168. aeu_mask |= vars->aeu_int_mask;
  12169. REG_WR(bp, offset, aeu_mask);
  12170. /* Enable the GPIO to trigger interrupt */
  12171. val = REG_RD(bp, MISC_REG_GPIO_EVENT_EN);
  12172. val |= 1 << (gpio_num + (gpio_port << 2));
  12173. REG_WR(bp, MISC_REG_GPIO_EVENT_EN, val);
  12174. }