atl1e_main.c 68 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536
  1. /*
  2. * Copyright(c) 2007 Atheros Corporation. All rights reserved.
  3. *
  4. * Derived from Intel e1000 driver
  5. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the Free
  9. * Software Foundation; either version 2 of the License, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc., 59
  19. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  20. */
  21. #include "atl1e.h"
  22. #define DRV_VERSION "1.0.0.7-NAPI"
  23. char atl1e_driver_name[] = "ATL1E";
  24. char atl1e_driver_version[] = DRV_VERSION;
  25. #define PCI_DEVICE_ID_ATTANSIC_L1E 0x1026
  26. /*
  27. * atl1e_pci_tbl - PCI Device ID Table
  28. *
  29. * Wildcard entries (PCI_ANY_ID) should come last
  30. * Last entry must be all 0s
  31. *
  32. * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
  33. * Class, Class Mask, private data (not used) }
  34. */
  35. static DEFINE_PCI_DEVICE_TABLE(atl1e_pci_tbl) = {
  36. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1E)},
  37. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, 0x1066)},
  38. /* required last entry */
  39. { 0 }
  40. };
  41. MODULE_DEVICE_TABLE(pci, atl1e_pci_tbl);
  42. MODULE_AUTHOR("Atheros Corporation, <xiong.huang@atheros.com>, Jie Yang <jie.yang@atheros.com>");
  43. MODULE_DESCRIPTION("Atheros 1000M Ethernet Network Driver");
  44. MODULE_LICENSE("GPL");
  45. MODULE_VERSION(DRV_VERSION);
  46. static void atl1e_setup_mac_ctrl(struct atl1e_adapter *adapter);
  47. static const u16
  48. atl1e_rx_page_vld_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
  49. {
  50. {REG_HOST_RXF0_PAGE0_VLD, REG_HOST_RXF0_PAGE1_VLD},
  51. {REG_HOST_RXF1_PAGE0_VLD, REG_HOST_RXF1_PAGE1_VLD},
  52. {REG_HOST_RXF2_PAGE0_VLD, REG_HOST_RXF2_PAGE1_VLD},
  53. {REG_HOST_RXF3_PAGE0_VLD, REG_HOST_RXF3_PAGE1_VLD}
  54. };
  55. static const u16 atl1e_rx_page_hi_addr_regs[AT_MAX_RECEIVE_QUEUE] =
  56. {
  57. REG_RXF0_BASE_ADDR_HI,
  58. REG_RXF1_BASE_ADDR_HI,
  59. REG_RXF2_BASE_ADDR_HI,
  60. REG_RXF3_BASE_ADDR_HI
  61. };
  62. static const u16
  63. atl1e_rx_page_lo_addr_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
  64. {
  65. {REG_HOST_RXF0_PAGE0_LO, REG_HOST_RXF0_PAGE1_LO},
  66. {REG_HOST_RXF1_PAGE0_LO, REG_HOST_RXF1_PAGE1_LO},
  67. {REG_HOST_RXF2_PAGE0_LO, REG_HOST_RXF2_PAGE1_LO},
  68. {REG_HOST_RXF3_PAGE0_LO, REG_HOST_RXF3_PAGE1_LO}
  69. };
  70. static const u16
  71. atl1e_rx_page_write_offset_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
  72. {
  73. {REG_HOST_RXF0_MB0_LO, REG_HOST_RXF0_MB1_LO},
  74. {REG_HOST_RXF1_MB0_LO, REG_HOST_RXF1_MB1_LO},
  75. {REG_HOST_RXF2_MB0_LO, REG_HOST_RXF2_MB1_LO},
  76. {REG_HOST_RXF3_MB0_LO, REG_HOST_RXF3_MB1_LO}
  77. };
  78. static const u16 atl1e_pay_load_size[] = {
  79. 128, 256, 512, 1024, 2048, 4096,
  80. };
  81. /**
  82. * atl1e_irq_enable - Enable default interrupt generation settings
  83. * @adapter: board private structure
  84. */
  85. static inline void atl1e_irq_enable(struct atl1e_adapter *adapter)
  86. {
  87. if (likely(atomic_dec_and_test(&adapter->irq_sem))) {
  88. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  89. AT_WRITE_REG(&adapter->hw, REG_IMR, IMR_NORMAL_MASK);
  90. AT_WRITE_FLUSH(&adapter->hw);
  91. }
  92. }
  93. /**
  94. * atl1e_irq_disable - Mask off interrupt generation on the NIC
  95. * @adapter: board private structure
  96. */
  97. static inline void atl1e_irq_disable(struct atl1e_adapter *adapter)
  98. {
  99. atomic_inc(&adapter->irq_sem);
  100. AT_WRITE_REG(&adapter->hw, REG_IMR, 0);
  101. AT_WRITE_FLUSH(&adapter->hw);
  102. synchronize_irq(adapter->pdev->irq);
  103. }
  104. /**
  105. * atl1e_irq_reset - reset interrupt confiure on the NIC
  106. * @adapter: board private structure
  107. */
  108. static inline void atl1e_irq_reset(struct atl1e_adapter *adapter)
  109. {
  110. atomic_set(&adapter->irq_sem, 0);
  111. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  112. AT_WRITE_REG(&adapter->hw, REG_IMR, 0);
  113. AT_WRITE_FLUSH(&adapter->hw);
  114. }
  115. /**
  116. * atl1e_phy_config - Timer Call-back
  117. * @data: pointer to netdev cast into an unsigned long
  118. */
  119. static void atl1e_phy_config(unsigned long data)
  120. {
  121. struct atl1e_adapter *adapter = (struct atl1e_adapter *) data;
  122. struct atl1e_hw *hw = &adapter->hw;
  123. unsigned long flags;
  124. spin_lock_irqsave(&adapter->mdio_lock, flags);
  125. atl1e_restart_autoneg(hw);
  126. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  127. }
  128. void atl1e_reinit_locked(struct atl1e_adapter *adapter)
  129. {
  130. WARN_ON(in_interrupt());
  131. while (test_and_set_bit(__AT_RESETTING, &adapter->flags))
  132. msleep(1);
  133. atl1e_down(adapter);
  134. atl1e_up(adapter);
  135. clear_bit(__AT_RESETTING, &adapter->flags);
  136. }
  137. static void atl1e_reset_task(struct work_struct *work)
  138. {
  139. struct atl1e_adapter *adapter;
  140. adapter = container_of(work, struct atl1e_adapter, reset_task);
  141. atl1e_reinit_locked(adapter);
  142. }
  143. static int atl1e_check_link(struct atl1e_adapter *adapter)
  144. {
  145. struct atl1e_hw *hw = &adapter->hw;
  146. struct net_device *netdev = adapter->netdev;
  147. int err = 0;
  148. u16 speed, duplex, phy_data;
  149. /* MII_BMSR must read twice */
  150. atl1e_read_phy_reg(hw, MII_BMSR, &phy_data);
  151. atl1e_read_phy_reg(hw, MII_BMSR, &phy_data);
  152. if ((phy_data & BMSR_LSTATUS) == 0) {
  153. /* link down */
  154. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  155. u32 value;
  156. /* disable rx */
  157. value = AT_READ_REG(hw, REG_MAC_CTRL);
  158. value &= ~MAC_CTRL_RX_EN;
  159. AT_WRITE_REG(hw, REG_MAC_CTRL, value);
  160. adapter->link_speed = SPEED_0;
  161. netif_carrier_off(netdev);
  162. netif_stop_queue(netdev);
  163. }
  164. } else {
  165. /* Link Up */
  166. err = atl1e_get_speed_and_duplex(hw, &speed, &duplex);
  167. if (unlikely(err))
  168. return err;
  169. /* link result is our setting */
  170. if (adapter->link_speed != speed ||
  171. adapter->link_duplex != duplex) {
  172. adapter->link_speed = speed;
  173. adapter->link_duplex = duplex;
  174. atl1e_setup_mac_ctrl(adapter);
  175. netdev_info(netdev,
  176. "NIC Link is Up <%d Mbps %s Duplex>\n",
  177. adapter->link_speed,
  178. adapter->link_duplex == FULL_DUPLEX ?
  179. "Full" : "Half");
  180. }
  181. if (!netif_carrier_ok(netdev)) {
  182. /* Link down -> Up */
  183. netif_carrier_on(netdev);
  184. netif_wake_queue(netdev);
  185. }
  186. }
  187. return 0;
  188. }
  189. /**
  190. * atl1e_link_chg_task - deal with link change event Out of interrupt context
  191. * @netdev: network interface device structure
  192. */
  193. static void atl1e_link_chg_task(struct work_struct *work)
  194. {
  195. struct atl1e_adapter *adapter;
  196. unsigned long flags;
  197. adapter = container_of(work, struct atl1e_adapter, link_chg_task);
  198. spin_lock_irqsave(&adapter->mdio_lock, flags);
  199. atl1e_check_link(adapter);
  200. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  201. }
  202. static void atl1e_link_chg_event(struct atl1e_adapter *adapter)
  203. {
  204. struct net_device *netdev = adapter->netdev;
  205. u16 phy_data = 0;
  206. u16 link_up = 0;
  207. spin_lock(&adapter->mdio_lock);
  208. atl1e_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  209. atl1e_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  210. spin_unlock(&adapter->mdio_lock);
  211. link_up = phy_data & BMSR_LSTATUS;
  212. /* notify upper layer link down ASAP */
  213. if (!link_up) {
  214. if (netif_carrier_ok(netdev)) {
  215. /* old link state: Up */
  216. netdev_info(netdev, "NIC Link is Down\n");
  217. adapter->link_speed = SPEED_0;
  218. netif_stop_queue(netdev);
  219. }
  220. }
  221. schedule_work(&adapter->link_chg_task);
  222. }
  223. static void atl1e_del_timer(struct atl1e_adapter *adapter)
  224. {
  225. del_timer_sync(&adapter->phy_config_timer);
  226. }
  227. static void atl1e_cancel_work(struct atl1e_adapter *adapter)
  228. {
  229. cancel_work_sync(&adapter->reset_task);
  230. cancel_work_sync(&adapter->link_chg_task);
  231. }
  232. /**
  233. * atl1e_tx_timeout - Respond to a Tx Hang
  234. * @netdev: network interface device structure
  235. */
  236. static void atl1e_tx_timeout(struct net_device *netdev)
  237. {
  238. struct atl1e_adapter *adapter = netdev_priv(netdev);
  239. /* Do the reset outside of interrupt context */
  240. schedule_work(&adapter->reset_task);
  241. }
  242. /**
  243. * atl1e_set_multi - Multicast and Promiscuous mode set
  244. * @netdev: network interface device structure
  245. *
  246. * The set_multi entry point is called whenever the multicast address
  247. * list or the network interface flags are updated. This routine is
  248. * responsible for configuring the hardware for proper multicast,
  249. * promiscuous mode, and all-multi behavior.
  250. */
  251. static void atl1e_set_multi(struct net_device *netdev)
  252. {
  253. struct atl1e_adapter *adapter = netdev_priv(netdev);
  254. struct atl1e_hw *hw = &adapter->hw;
  255. struct netdev_hw_addr *ha;
  256. u32 mac_ctrl_data = 0;
  257. u32 hash_value;
  258. /* Check for Promiscuous and All Multicast modes */
  259. mac_ctrl_data = AT_READ_REG(hw, REG_MAC_CTRL);
  260. if (netdev->flags & IFF_PROMISC) {
  261. mac_ctrl_data |= MAC_CTRL_PROMIS_EN;
  262. } else if (netdev->flags & IFF_ALLMULTI) {
  263. mac_ctrl_data |= MAC_CTRL_MC_ALL_EN;
  264. mac_ctrl_data &= ~MAC_CTRL_PROMIS_EN;
  265. } else {
  266. mac_ctrl_data &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
  267. }
  268. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  269. /* clear the old settings from the multicast hash table */
  270. AT_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  271. AT_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  272. /* comoute mc addresses' hash value ,and put it into hash table */
  273. netdev_for_each_mc_addr(ha, netdev) {
  274. hash_value = atl1e_hash_mc_addr(hw, ha->addr);
  275. atl1e_hash_set(hw, hash_value);
  276. }
  277. }
  278. static void __atl1e_vlan_mode(netdev_features_t features, u32 *mac_ctrl_data)
  279. {
  280. if (features & NETIF_F_HW_VLAN_CTAG_RX) {
  281. /* enable VLAN tag insert/strip */
  282. *mac_ctrl_data |= MAC_CTRL_RMV_VLAN;
  283. } else {
  284. /* disable VLAN tag insert/strip */
  285. *mac_ctrl_data &= ~MAC_CTRL_RMV_VLAN;
  286. }
  287. }
  288. static void atl1e_vlan_mode(struct net_device *netdev,
  289. netdev_features_t features)
  290. {
  291. struct atl1e_adapter *adapter = netdev_priv(netdev);
  292. u32 mac_ctrl_data = 0;
  293. netdev_dbg(adapter->netdev, "%s\n", __func__);
  294. atl1e_irq_disable(adapter);
  295. mac_ctrl_data = AT_READ_REG(&adapter->hw, REG_MAC_CTRL);
  296. __atl1e_vlan_mode(features, &mac_ctrl_data);
  297. AT_WRITE_REG(&adapter->hw, REG_MAC_CTRL, mac_ctrl_data);
  298. atl1e_irq_enable(adapter);
  299. }
  300. static void atl1e_restore_vlan(struct atl1e_adapter *adapter)
  301. {
  302. netdev_dbg(adapter->netdev, "%s\n", __func__);
  303. atl1e_vlan_mode(adapter->netdev, adapter->netdev->features);
  304. }
  305. /**
  306. * atl1e_set_mac - Change the Ethernet Address of the NIC
  307. * @netdev: network interface device structure
  308. * @p: pointer to an address structure
  309. *
  310. * Returns 0 on success, negative on failure
  311. */
  312. static int atl1e_set_mac_addr(struct net_device *netdev, void *p)
  313. {
  314. struct atl1e_adapter *adapter = netdev_priv(netdev);
  315. struct sockaddr *addr = p;
  316. if (!is_valid_ether_addr(addr->sa_data))
  317. return -EADDRNOTAVAIL;
  318. if (netif_running(netdev))
  319. return -EBUSY;
  320. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  321. memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
  322. atl1e_hw_set_mac_addr(&adapter->hw);
  323. return 0;
  324. }
  325. static netdev_features_t atl1e_fix_features(struct net_device *netdev,
  326. netdev_features_t features)
  327. {
  328. /*
  329. * Since there is no support for separate rx/tx vlan accel
  330. * enable/disable make sure tx flag is always in same state as rx.
  331. */
  332. if (features & NETIF_F_HW_VLAN_CTAG_RX)
  333. features |= NETIF_F_HW_VLAN_CTAG_TX;
  334. else
  335. features &= ~NETIF_F_HW_VLAN_CTAG_TX;
  336. return features;
  337. }
  338. static int atl1e_set_features(struct net_device *netdev,
  339. netdev_features_t features)
  340. {
  341. netdev_features_t changed = netdev->features ^ features;
  342. if (changed & NETIF_F_HW_VLAN_CTAG_RX)
  343. atl1e_vlan_mode(netdev, features);
  344. return 0;
  345. }
  346. /**
  347. * atl1e_change_mtu - Change the Maximum Transfer Unit
  348. * @netdev: network interface device structure
  349. * @new_mtu: new value for maximum frame size
  350. *
  351. * Returns 0 on success, negative on failure
  352. */
  353. static int atl1e_change_mtu(struct net_device *netdev, int new_mtu)
  354. {
  355. struct atl1e_adapter *adapter = netdev_priv(netdev);
  356. int old_mtu = netdev->mtu;
  357. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  358. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  359. (max_frame > MAX_JUMBO_FRAME_SIZE)) {
  360. netdev_warn(adapter->netdev, "invalid MTU setting\n");
  361. return -EINVAL;
  362. }
  363. /* set MTU */
  364. if (old_mtu != new_mtu && netif_running(netdev)) {
  365. while (test_and_set_bit(__AT_RESETTING, &adapter->flags))
  366. msleep(1);
  367. netdev->mtu = new_mtu;
  368. adapter->hw.max_frame_size = new_mtu;
  369. adapter->hw.rx_jumbo_th = (max_frame + 7) >> 3;
  370. atl1e_down(adapter);
  371. atl1e_up(adapter);
  372. clear_bit(__AT_RESETTING, &adapter->flags);
  373. }
  374. return 0;
  375. }
  376. /*
  377. * caller should hold mdio_lock
  378. */
  379. static int atl1e_mdio_read(struct net_device *netdev, int phy_id, int reg_num)
  380. {
  381. struct atl1e_adapter *adapter = netdev_priv(netdev);
  382. u16 result;
  383. atl1e_read_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, &result);
  384. return result;
  385. }
  386. static void atl1e_mdio_write(struct net_device *netdev, int phy_id,
  387. int reg_num, int val)
  388. {
  389. struct atl1e_adapter *adapter = netdev_priv(netdev);
  390. atl1e_write_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, val);
  391. }
  392. static int atl1e_mii_ioctl(struct net_device *netdev,
  393. struct ifreq *ifr, int cmd)
  394. {
  395. struct atl1e_adapter *adapter = netdev_priv(netdev);
  396. struct mii_ioctl_data *data = if_mii(ifr);
  397. unsigned long flags;
  398. int retval = 0;
  399. if (!netif_running(netdev))
  400. return -EINVAL;
  401. spin_lock_irqsave(&adapter->mdio_lock, flags);
  402. switch (cmd) {
  403. case SIOCGMIIPHY:
  404. data->phy_id = 0;
  405. break;
  406. case SIOCGMIIREG:
  407. if (atl1e_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
  408. &data->val_out)) {
  409. retval = -EIO;
  410. goto out;
  411. }
  412. break;
  413. case SIOCSMIIREG:
  414. if (data->reg_num & ~(0x1F)) {
  415. retval = -EFAULT;
  416. goto out;
  417. }
  418. netdev_dbg(adapter->netdev, "<atl1e_mii_ioctl> write %x %x\n",
  419. data->reg_num, data->val_in);
  420. if (atl1e_write_phy_reg(&adapter->hw,
  421. data->reg_num, data->val_in)) {
  422. retval = -EIO;
  423. goto out;
  424. }
  425. break;
  426. default:
  427. retval = -EOPNOTSUPP;
  428. break;
  429. }
  430. out:
  431. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  432. return retval;
  433. }
  434. static int atl1e_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  435. {
  436. switch (cmd) {
  437. case SIOCGMIIPHY:
  438. case SIOCGMIIREG:
  439. case SIOCSMIIREG:
  440. return atl1e_mii_ioctl(netdev, ifr, cmd);
  441. default:
  442. return -EOPNOTSUPP;
  443. }
  444. }
  445. static void atl1e_setup_pcicmd(struct pci_dev *pdev)
  446. {
  447. u16 cmd;
  448. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  449. cmd &= ~(PCI_COMMAND_INTX_DISABLE | PCI_COMMAND_IO);
  450. cmd |= (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  451. pci_write_config_word(pdev, PCI_COMMAND, cmd);
  452. /*
  453. * some motherboards BIOS(PXE/EFI) driver may set PME
  454. * while they transfer control to OS (Windows/Linux)
  455. * so we should clear this bit before NIC work normally
  456. */
  457. pci_write_config_dword(pdev, REG_PM_CTRLSTAT, 0);
  458. msleep(1);
  459. }
  460. /**
  461. * atl1e_alloc_queues - Allocate memory for all rings
  462. * @adapter: board private structure to initialize
  463. *
  464. */
  465. static int atl1e_alloc_queues(struct atl1e_adapter *adapter)
  466. {
  467. return 0;
  468. }
  469. /**
  470. * atl1e_sw_init - Initialize general software structures (struct atl1e_adapter)
  471. * @adapter: board private structure to initialize
  472. *
  473. * atl1e_sw_init initializes the Adapter private data structure.
  474. * Fields are initialized based on PCI device information and
  475. * OS network device settings (MTU size).
  476. */
  477. static int atl1e_sw_init(struct atl1e_adapter *adapter)
  478. {
  479. struct atl1e_hw *hw = &adapter->hw;
  480. struct pci_dev *pdev = adapter->pdev;
  481. u32 phy_status_data = 0;
  482. adapter->wol = 0;
  483. adapter->link_speed = SPEED_0; /* hardware init */
  484. adapter->link_duplex = FULL_DUPLEX;
  485. adapter->num_rx_queues = 1;
  486. /* PCI config space info */
  487. hw->vendor_id = pdev->vendor;
  488. hw->device_id = pdev->device;
  489. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  490. hw->subsystem_id = pdev->subsystem_device;
  491. hw->revision_id = pdev->revision;
  492. pci_read_config_word(pdev, PCI_COMMAND, &hw->pci_cmd_word);
  493. phy_status_data = AT_READ_REG(hw, REG_PHY_STATUS);
  494. /* nic type */
  495. if (hw->revision_id >= 0xF0) {
  496. hw->nic_type = athr_l2e_revB;
  497. } else {
  498. if (phy_status_data & PHY_STATUS_100M)
  499. hw->nic_type = athr_l1e;
  500. else
  501. hw->nic_type = athr_l2e_revA;
  502. }
  503. phy_status_data = AT_READ_REG(hw, REG_PHY_STATUS);
  504. if (phy_status_data & PHY_STATUS_EMI_CA)
  505. hw->emi_ca = true;
  506. else
  507. hw->emi_ca = false;
  508. hw->phy_configured = false;
  509. hw->preamble_len = 7;
  510. hw->max_frame_size = adapter->netdev->mtu;
  511. hw->rx_jumbo_th = (hw->max_frame_size + ETH_HLEN +
  512. VLAN_HLEN + ETH_FCS_LEN + 7) >> 3;
  513. hw->rrs_type = atl1e_rrs_disable;
  514. hw->indirect_tab = 0;
  515. hw->base_cpu = 0;
  516. /* need confirm */
  517. hw->ict = 50000; /* 100ms */
  518. hw->smb_timer = 200000; /* 200ms */
  519. hw->tpd_burst = 5;
  520. hw->rrd_thresh = 1;
  521. hw->tpd_thresh = adapter->tx_ring.count / 2;
  522. hw->rx_count_down = 4; /* 2us resolution */
  523. hw->tx_count_down = hw->imt * 4 / 3;
  524. hw->dmar_block = atl1e_dma_req_1024;
  525. hw->dmaw_block = atl1e_dma_req_1024;
  526. hw->dmar_dly_cnt = 15;
  527. hw->dmaw_dly_cnt = 4;
  528. if (atl1e_alloc_queues(adapter)) {
  529. netdev_err(adapter->netdev, "Unable to allocate memory for queues\n");
  530. return -ENOMEM;
  531. }
  532. atomic_set(&adapter->irq_sem, 1);
  533. spin_lock_init(&adapter->mdio_lock);
  534. spin_lock_init(&adapter->tx_lock);
  535. set_bit(__AT_DOWN, &adapter->flags);
  536. return 0;
  537. }
  538. /**
  539. * atl1e_clean_tx_ring - Free Tx-skb
  540. * @adapter: board private structure
  541. */
  542. static void atl1e_clean_tx_ring(struct atl1e_adapter *adapter)
  543. {
  544. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  545. struct atl1e_tx_buffer *tx_buffer = NULL;
  546. struct pci_dev *pdev = adapter->pdev;
  547. u16 index, ring_count;
  548. if (tx_ring->desc == NULL || tx_ring->tx_buffer == NULL)
  549. return;
  550. ring_count = tx_ring->count;
  551. /* first unmmap dma */
  552. for (index = 0; index < ring_count; index++) {
  553. tx_buffer = &tx_ring->tx_buffer[index];
  554. if (tx_buffer->dma) {
  555. if (tx_buffer->flags & ATL1E_TX_PCIMAP_SINGLE)
  556. pci_unmap_single(pdev, tx_buffer->dma,
  557. tx_buffer->length, PCI_DMA_TODEVICE);
  558. else if (tx_buffer->flags & ATL1E_TX_PCIMAP_PAGE)
  559. pci_unmap_page(pdev, tx_buffer->dma,
  560. tx_buffer->length, PCI_DMA_TODEVICE);
  561. tx_buffer->dma = 0;
  562. }
  563. }
  564. /* second free skb */
  565. for (index = 0; index < ring_count; index++) {
  566. tx_buffer = &tx_ring->tx_buffer[index];
  567. if (tx_buffer->skb) {
  568. dev_kfree_skb_any(tx_buffer->skb);
  569. tx_buffer->skb = NULL;
  570. }
  571. }
  572. /* Zero out Tx-buffers */
  573. memset(tx_ring->desc, 0, sizeof(struct atl1e_tpd_desc) *
  574. ring_count);
  575. memset(tx_ring->tx_buffer, 0, sizeof(struct atl1e_tx_buffer) *
  576. ring_count);
  577. }
  578. /**
  579. * atl1e_clean_rx_ring - Free rx-reservation skbs
  580. * @adapter: board private structure
  581. */
  582. static void atl1e_clean_rx_ring(struct atl1e_adapter *adapter)
  583. {
  584. struct atl1e_rx_ring *rx_ring =
  585. &adapter->rx_ring;
  586. struct atl1e_rx_page_desc *rx_page_desc = rx_ring->rx_page_desc;
  587. u16 i, j;
  588. if (adapter->ring_vir_addr == NULL)
  589. return;
  590. /* Zero out the descriptor ring */
  591. for (i = 0; i < adapter->num_rx_queues; i++) {
  592. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  593. if (rx_page_desc[i].rx_page[j].addr != NULL) {
  594. memset(rx_page_desc[i].rx_page[j].addr, 0,
  595. rx_ring->real_page_size);
  596. }
  597. }
  598. }
  599. }
  600. static void atl1e_cal_ring_size(struct atl1e_adapter *adapter, u32 *ring_size)
  601. {
  602. *ring_size = ((u32)(adapter->tx_ring.count *
  603. sizeof(struct atl1e_tpd_desc) + 7
  604. /* tx ring, qword align */
  605. + adapter->rx_ring.real_page_size * AT_PAGE_NUM_PER_QUEUE *
  606. adapter->num_rx_queues + 31
  607. /* rx ring, 32 bytes align */
  608. + (1 + AT_PAGE_NUM_PER_QUEUE * adapter->num_rx_queues) *
  609. sizeof(u32) + 3));
  610. /* tx, rx cmd, dword align */
  611. }
  612. static void atl1e_init_ring_resources(struct atl1e_adapter *adapter)
  613. {
  614. struct atl1e_rx_ring *rx_ring = NULL;
  615. rx_ring = &adapter->rx_ring;
  616. rx_ring->real_page_size = adapter->rx_ring.page_size
  617. + adapter->hw.max_frame_size
  618. + ETH_HLEN + VLAN_HLEN
  619. + ETH_FCS_LEN;
  620. rx_ring->real_page_size = roundup(rx_ring->real_page_size, 32);
  621. atl1e_cal_ring_size(adapter, &adapter->ring_size);
  622. adapter->ring_vir_addr = NULL;
  623. adapter->rx_ring.desc = NULL;
  624. rwlock_init(&adapter->tx_ring.tx_lock);
  625. }
  626. /*
  627. * Read / Write Ptr Initialize:
  628. */
  629. static void atl1e_init_ring_ptrs(struct atl1e_adapter *adapter)
  630. {
  631. struct atl1e_tx_ring *tx_ring = NULL;
  632. struct atl1e_rx_ring *rx_ring = NULL;
  633. struct atl1e_rx_page_desc *rx_page_desc = NULL;
  634. int i, j;
  635. tx_ring = &adapter->tx_ring;
  636. rx_ring = &adapter->rx_ring;
  637. rx_page_desc = rx_ring->rx_page_desc;
  638. tx_ring->next_to_use = 0;
  639. atomic_set(&tx_ring->next_to_clean, 0);
  640. for (i = 0; i < adapter->num_rx_queues; i++) {
  641. rx_page_desc[i].rx_using = 0;
  642. rx_page_desc[i].rx_nxseq = 0;
  643. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  644. *rx_page_desc[i].rx_page[j].write_offset_addr = 0;
  645. rx_page_desc[i].rx_page[j].read_offset = 0;
  646. }
  647. }
  648. }
  649. /**
  650. * atl1e_free_ring_resources - Free Tx / RX descriptor Resources
  651. * @adapter: board private structure
  652. *
  653. * Free all transmit software resources
  654. */
  655. static void atl1e_free_ring_resources(struct atl1e_adapter *adapter)
  656. {
  657. struct pci_dev *pdev = adapter->pdev;
  658. atl1e_clean_tx_ring(adapter);
  659. atl1e_clean_rx_ring(adapter);
  660. if (adapter->ring_vir_addr) {
  661. pci_free_consistent(pdev, adapter->ring_size,
  662. adapter->ring_vir_addr, adapter->ring_dma);
  663. adapter->ring_vir_addr = NULL;
  664. }
  665. if (adapter->tx_ring.tx_buffer) {
  666. kfree(adapter->tx_ring.tx_buffer);
  667. adapter->tx_ring.tx_buffer = NULL;
  668. }
  669. }
  670. /**
  671. * atl1e_setup_mem_resources - allocate Tx / RX descriptor resources
  672. * @adapter: board private structure
  673. *
  674. * Return 0 on success, negative on failure
  675. */
  676. static int atl1e_setup_ring_resources(struct atl1e_adapter *adapter)
  677. {
  678. struct pci_dev *pdev = adapter->pdev;
  679. struct atl1e_tx_ring *tx_ring;
  680. struct atl1e_rx_ring *rx_ring;
  681. struct atl1e_rx_page_desc *rx_page_desc;
  682. int size, i, j;
  683. u32 offset = 0;
  684. int err = 0;
  685. if (adapter->ring_vir_addr != NULL)
  686. return 0; /* alloced already */
  687. tx_ring = &adapter->tx_ring;
  688. rx_ring = &adapter->rx_ring;
  689. /* real ring DMA buffer */
  690. size = adapter->ring_size;
  691. adapter->ring_vir_addr = pci_alloc_consistent(pdev,
  692. adapter->ring_size, &adapter->ring_dma);
  693. if (adapter->ring_vir_addr == NULL) {
  694. netdev_err(adapter->netdev,
  695. "pci_alloc_consistent failed, size = D%d\n", size);
  696. return -ENOMEM;
  697. }
  698. memset(adapter->ring_vir_addr, 0, adapter->ring_size);
  699. rx_page_desc = rx_ring->rx_page_desc;
  700. /* Init TPD Ring */
  701. tx_ring->dma = roundup(adapter->ring_dma, 8);
  702. offset = tx_ring->dma - adapter->ring_dma;
  703. tx_ring->desc = adapter->ring_vir_addr + offset;
  704. size = sizeof(struct atl1e_tx_buffer) * (tx_ring->count);
  705. tx_ring->tx_buffer = kzalloc(size, GFP_KERNEL);
  706. if (tx_ring->tx_buffer == NULL) {
  707. err = -ENOMEM;
  708. goto failed;
  709. }
  710. /* Init RXF-Pages */
  711. offset += (sizeof(struct atl1e_tpd_desc) * tx_ring->count);
  712. offset = roundup(offset, 32);
  713. for (i = 0; i < adapter->num_rx_queues; i++) {
  714. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  715. rx_page_desc[i].rx_page[j].dma =
  716. adapter->ring_dma + offset;
  717. rx_page_desc[i].rx_page[j].addr =
  718. adapter->ring_vir_addr + offset;
  719. offset += rx_ring->real_page_size;
  720. }
  721. }
  722. /* Init CMB dma address */
  723. tx_ring->cmb_dma = adapter->ring_dma + offset;
  724. tx_ring->cmb = adapter->ring_vir_addr + offset;
  725. offset += sizeof(u32);
  726. for (i = 0; i < adapter->num_rx_queues; i++) {
  727. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  728. rx_page_desc[i].rx_page[j].write_offset_dma =
  729. adapter->ring_dma + offset;
  730. rx_page_desc[i].rx_page[j].write_offset_addr =
  731. adapter->ring_vir_addr + offset;
  732. offset += sizeof(u32);
  733. }
  734. }
  735. if (unlikely(offset > adapter->ring_size)) {
  736. netdev_err(adapter->netdev, "offset(%d) > ring size(%d) !!\n",
  737. offset, adapter->ring_size);
  738. err = -1;
  739. goto failed;
  740. }
  741. return 0;
  742. failed:
  743. if (adapter->ring_vir_addr != NULL) {
  744. pci_free_consistent(pdev, adapter->ring_size,
  745. adapter->ring_vir_addr, adapter->ring_dma);
  746. adapter->ring_vir_addr = NULL;
  747. }
  748. return err;
  749. }
  750. static inline void atl1e_configure_des_ring(struct atl1e_adapter *adapter)
  751. {
  752. struct atl1e_hw *hw = &adapter->hw;
  753. struct atl1e_rx_ring *rx_ring = &adapter->rx_ring;
  754. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  755. struct atl1e_rx_page_desc *rx_page_desc = NULL;
  756. int i, j;
  757. AT_WRITE_REG(hw, REG_DESC_BASE_ADDR_HI,
  758. (u32)((adapter->ring_dma & AT_DMA_HI_ADDR_MASK) >> 32));
  759. AT_WRITE_REG(hw, REG_TPD_BASE_ADDR_LO,
  760. (u32)((tx_ring->dma) & AT_DMA_LO_ADDR_MASK));
  761. AT_WRITE_REG(hw, REG_TPD_RING_SIZE, (u16)(tx_ring->count));
  762. AT_WRITE_REG(hw, REG_HOST_TX_CMB_LO,
  763. (u32)((tx_ring->cmb_dma) & AT_DMA_LO_ADDR_MASK));
  764. rx_page_desc = rx_ring->rx_page_desc;
  765. /* RXF Page Physical address / Page Length */
  766. for (i = 0; i < AT_MAX_RECEIVE_QUEUE; i++) {
  767. AT_WRITE_REG(hw, atl1e_rx_page_hi_addr_regs[i],
  768. (u32)((adapter->ring_dma &
  769. AT_DMA_HI_ADDR_MASK) >> 32));
  770. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  771. u32 page_phy_addr;
  772. u32 offset_phy_addr;
  773. page_phy_addr = rx_page_desc[i].rx_page[j].dma;
  774. offset_phy_addr =
  775. rx_page_desc[i].rx_page[j].write_offset_dma;
  776. AT_WRITE_REG(hw, atl1e_rx_page_lo_addr_regs[i][j],
  777. page_phy_addr & AT_DMA_LO_ADDR_MASK);
  778. AT_WRITE_REG(hw, atl1e_rx_page_write_offset_regs[i][j],
  779. offset_phy_addr & AT_DMA_LO_ADDR_MASK);
  780. AT_WRITE_REGB(hw, atl1e_rx_page_vld_regs[i][j], 1);
  781. }
  782. }
  783. /* Page Length */
  784. AT_WRITE_REG(hw, REG_HOST_RXFPAGE_SIZE, rx_ring->page_size);
  785. /* Load all of base address above */
  786. AT_WRITE_REG(hw, REG_LOAD_PTR, 1);
  787. }
  788. static inline void atl1e_configure_tx(struct atl1e_adapter *adapter)
  789. {
  790. struct atl1e_hw *hw = &adapter->hw;
  791. u32 dev_ctrl_data = 0;
  792. u32 max_pay_load = 0;
  793. u32 jumbo_thresh = 0;
  794. u32 extra_size = 0; /* Jumbo frame threshold in QWORD unit */
  795. /* configure TXQ param */
  796. if (hw->nic_type != athr_l2e_revB) {
  797. extra_size = ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN;
  798. if (hw->max_frame_size <= 1500) {
  799. jumbo_thresh = hw->max_frame_size + extra_size;
  800. } else if (hw->max_frame_size < 6*1024) {
  801. jumbo_thresh =
  802. (hw->max_frame_size + extra_size) * 2 / 3;
  803. } else {
  804. jumbo_thresh = (hw->max_frame_size + extra_size) / 2;
  805. }
  806. AT_WRITE_REG(hw, REG_TX_EARLY_TH, (jumbo_thresh + 7) >> 3);
  807. }
  808. dev_ctrl_data = AT_READ_REG(hw, REG_DEVICE_CTRL);
  809. max_pay_load = ((dev_ctrl_data >> DEVICE_CTRL_MAX_PAYLOAD_SHIFT)) &
  810. DEVICE_CTRL_MAX_PAYLOAD_MASK;
  811. hw->dmaw_block = min_t(u32, max_pay_load, hw->dmaw_block);
  812. max_pay_load = ((dev_ctrl_data >> DEVICE_CTRL_MAX_RREQ_SZ_SHIFT)) &
  813. DEVICE_CTRL_MAX_RREQ_SZ_MASK;
  814. hw->dmar_block = min_t(u32, max_pay_load, hw->dmar_block);
  815. if (hw->nic_type != athr_l2e_revB)
  816. AT_WRITE_REGW(hw, REG_TXQ_CTRL + 2,
  817. atl1e_pay_load_size[hw->dmar_block]);
  818. /* enable TXQ */
  819. AT_WRITE_REGW(hw, REG_TXQ_CTRL,
  820. (((u16)hw->tpd_burst & TXQ_CTRL_NUM_TPD_BURST_MASK)
  821. << TXQ_CTRL_NUM_TPD_BURST_SHIFT)
  822. | TXQ_CTRL_ENH_MODE | TXQ_CTRL_EN);
  823. }
  824. static inline void atl1e_configure_rx(struct atl1e_adapter *adapter)
  825. {
  826. struct atl1e_hw *hw = &adapter->hw;
  827. u32 rxf_len = 0;
  828. u32 rxf_low = 0;
  829. u32 rxf_high = 0;
  830. u32 rxf_thresh_data = 0;
  831. u32 rxq_ctrl_data = 0;
  832. if (hw->nic_type != athr_l2e_revB) {
  833. AT_WRITE_REGW(hw, REG_RXQ_JMBOSZ_RRDTIM,
  834. (u16)((hw->rx_jumbo_th & RXQ_JMBOSZ_TH_MASK) <<
  835. RXQ_JMBOSZ_TH_SHIFT |
  836. (1 & RXQ_JMBO_LKAH_MASK) <<
  837. RXQ_JMBO_LKAH_SHIFT));
  838. rxf_len = AT_READ_REG(hw, REG_SRAM_RXF_LEN);
  839. rxf_high = rxf_len * 4 / 5;
  840. rxf_low = rxf_len / 5;
  841. rxf_thresh_data = ((rxf_high & RXQ_RXF_PAUSE_TH_HI_MASK)
  842. << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  843. ((rxf_low & RXQ_RXF_PAUSE_TH_LO_MASK)
  844. << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  845. AT_WRITE_REG(hw, REG_RXQ_RXF_PAUSE_THRESH, rxf_thresh_data);
  846. }
  847. /* RRS */
  848. AT_WRITE_REG(hw, REG_IDT_TABLE, hw->indirect_tab);
  849. AT_WRITE_REG(hw, REG_BASE_CPU_NUMBER, hw->base_cpu);
  850. if (hw->rrs_type & atl1e_rrs_ipv4)
  851. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV4;
  852. if (hw->rrs_type & atl1e_rrs_ipv4_tcp)
  853. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV4_TCP;
  854. if (hw->rrs_type & atl1e_rrs_ipv6)
  855. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV6;
  856. if (hw->rrs_type & atl1e_rrs_ipv6_tcp)
  857. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV6_TCP;
  858. if (hw->rrs_type != atl1e_rrs_disable)
  859. rxq_ctrl_data |=
  860. (RXQ_CTRL_HASH_ENABLE | RXQ_CTRL_RSS_MODE_MQUESINT);
  861. rxq_ctrl_data |= RXQ_CTRL_IPV6_XSUM_VERIFY_EN | RXQ_CTRL_PBA_ALIGN_32 |
  862. RXQ_CTRL_CUT_THRU_EN | RXQ_CTRL_EN;
  863. AT_WRITE_REG(hw, REG_RXQ_CTRL, rxq_ctrl_data);
  864. }
  865. static inline void atl1e_configure_dma(struct atl1e_adapter *adapter)
  866. {
  867. struct atl1e_hw *hw = &adapter->hw;
  868. u32 dma_ctrl_data = 0;
  869. dma_ctrl_data = DMA_CTRL_RXCMB_EN;
  870. dma_ctrl_data |= (((u32)hw->dmar_block) & DMA_CTRL_DMAR_BURST_LEN_MASK)
  871. << DMA_CTRL_DMAR_BURST_LEN_SHIFT;
  872. dma_ctrl_data |= (((u32)hw->dmaw_block) & DMA_CTRL_DMAW_BURST_LEN_MASK)
  873. << DMA_CTRL_DMAW_BURST_LEN_SHIFT;
  874. dma_ctrl_data |= DMA_CTRL_DMAR_REQ_PRI | DMA_CTRL_DMAR_OUT_ORDER;
  875. dma_ctrl_data |= (((u32)hw->dmar_dly_cnt) & DMA_CTRL_DMAR_DLY_CNT_MASK)
  876. << DMA_CTRL_DMAR_DLY_CNT_SHIFT;
  877. dma_ctrl_data |= (((u32)hw->dmaw_dly_cnt) & DMA_CTRL_DMAW_DLY_CNT_MASK)
  878. << DMA_CTRL_DMAW_DLY_CNT_SHIFT;
  879. AT_WRITE_REG(hw, REG_DMA_CTRL, dma_ctrl_data);
  880. }
  881. static void atl1e_setup_mac_ctrl(struct atl1e_adapter *adapter)
  882. {
  883. u32 value;
  884. struct atl1e_hw *hw = &adapter->hw;
  885. struct net_device *netdev = adapter->netdev;
  886. /* Config MAC CTRL Register */
  887. value = MAC_CTRL_TX_EN |
  888. MAC_CTRL_RX_EN ;
  889. if (FULL_DUPLEX == adapter->link_duplex)
  890. value |= MAC_CTRL_DUPLX;
  891. value |= ((u32)((SPEED_1000 == adapter->link_speed) ?
  892. MAC_CTRL_SPEED_1000 : MAC_CTRL_SPEED_10_100) <<
  893. MAC_CTRL_SPEED_SHIFT);
  894. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  895. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  896. value |= (((u32)adapter->hw.preamble_len &
  897. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  898. __atl1e_vlan_mode(netdev->features, &value);
  899. value |= MAC_CTRL_BC_EN;
  900. if (netdev->flags & IFF_PROMISC)
  901. value |= MAC_CTRL_PROMIS_EN;
  902. if (netdev->flags & IFF_ALLMULTI)
  903. value |= MAC_CTRL_MC_ALL_EN;
  904. AT_WRITE_REG(hw, REG_MAC_CTRL, value);
  905. }
  906. /**
  907. * atl1e_configure - Configure Transmit&Receive Unit after Reset
  908. * @adapter: board private structure
  909. *
  910. * Configure the Tx /Rx unit of the MAC after a reset.
  911. */
  912. static int atl1e_configure(struct atl1e_adapter *adapter)
  913. {
  914. struct atl1e_hw *hw = &adapter->hw;
  915. u32 intr_status_data = 0;
  916. /* clear interrupt status */
  917. AT_WRITE_REG(hw, REG_ISR, ~0);
  918. /* 1. set MAC Address */
  919. atl1e_hw_set_mac_addr(hw);
  920. /* 2. Init the Multicast HASH table done by set_muti */
  921. /* 3. Clear any WOL status */
  922. AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
  923. /* 4. Descripter Ring BaseMem/Length/Read ptr/Write ptr
  924. * TPD Ring/SMB/RXF0 Page CMBs, they use the same
  925. * High 32bits memory */
  926. atl1e_configure_des_ring(adapter);
  927. /* 5. set Interrupt Moderator Timer */
  928. AT_WRITE_REGW(hw, REG_IRQ_MODU_TIMER_INIT, hw->imt);
  929. AT_WRITE_REGW(hw, REG_IRQ_MODU_TIMER2_INIT, hw->imt);
  930. AT_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_LED_MODE |
  931. MASTER_CTRL_ITIMER_EN | MASTER_CTRL_ITIMER2_EN);
  932. /* 6. rx/tx threshold to trig interrupt */
  933. AT_WRITE_REGW(hw, REG_TRIG_RRD_THRESH, hw->rrd_thresh);
  934. AT_WRITE_REGW(hw, REG_TRIG_TPD_THRESH, hw->tpd_thresh);
  935. AT_WRITE_REGW(hw, REG_TRIG_RXTIMER, hw->rx_count_down);
  936. AT_WRITE_REGW(hw, REG_TRIG_TXTIMER, hw->tx_count_down);
  937. /* 7. set Interrupt Clear Timer */
  938. AT_WRITE_REGW(hw, REG_CMBDISDMA_TIMER, hw->ict);
  939. /* 8. set MTU */
  940. AT_WRITE_REG(hw, REG_MTU, hw->max_frame_size + ETH_HLEN +
  941. VLAN_HLEN + ETH_FCS_LEN);
  942. /* 9. config TXQ early tx threshold */
  943. atl1e_configure_tx(adapter);
  944. /* 10. config RXQ */
  945. atl1e_configure_rx(adapter);
  946. /* 11. config DMA Engine */
  947. atl1e_configure_dma(adapter);
  948. /* 12. smb timer to trig interrupt */
  949. AT_WRITE_REG(hw, REG_SMB_STAT_TIMER, hw->smb_timer);
  950. intr_status_data = AT_READ_REG(hw, REG_ISR);
  951. if (unlikely((intr_status_data & ISR_PHY_LINKDOWN) != 0)) {
  952. netdev_err(adapter->netdev,
  953. "atl1e_configure failed, PCIE phy link down\n");
  954. return -1;
  955. }
  956. AT_WRITE_REG(hw, REG_ISR, 0x7fffffff);
  957. return 0;
  958. }
  959. /**
  960. * atl1e_get_stats - Get System Network Statistics
  961. * @netdev: network interface device structure
  962. *
  963. * Returns the address of the device statistics structure.
  964. * The statistics are actually updated from the timer callback.
  965. */
  966. static struct net_device_stats *atl1e_get_stats(struct net_device *netdev)
  967. {
  968. struct atl1e_adapter *adapter = netdev_priv(netdev);
  969. struct atl1e_hw_stats *hw_stats = &adapter->hw_stats;
  970. struct net_device_stats *net_stats = &netdev->stats;
  971. net_stats->rx_packets = hw_stats->rx_ok;
  972. net_stats->tx_packets = hw_stats->tx_ok;
  973. net_stats->rx_bytes = hw_stats->rx_byte_cnt;
  974. net_stats->tx_bytes = hw_stats->tx_byte_cnt;
  975. net_stats->multicast = hw_stats->rx_mcast;
  976. net_stats->collisions = hw_stats->tx_1_col +
  977. hw_stats->tx_2_col * 2 +
  978. hw_stats->tx_late_col + hw_stats->tx_abort_col;
  979. net_stats->rx_errors = hw_stats->rx_frag + hw_stats->rx_fcs_err +
  980. hw_stats->rx_len_err + hw_stats->rx_sz_ov +
  981. hw_stats->rx_rrd_ov + hw_stats->rx_align_err;
  982. net_stats->rx_fifo_errors = hw_stats->rx_rxf_ov;
  983. net_stats->rx_length_errors = hw_stats->rx_len_err;
  984. net_stats->rx_crc_errors = hw_stats->rx_fcs_err;
  985. net_stats->rx_frame_errors = hw_stats->rx_align_err;
  986. net_stats->rx_over_errors = hw_stats->rx_rrd_ov + hw_stats->rx_rxf_ov;
  987. net_stats->rx_missed_errors = hw_stats->rx_rrd_ov + hw_stats->rx_rxf_ov;
  988. net_stats->tx_errors = hw_stats->tx_late_col + hw_stats->tx_abort_col +
  989. hw_stats->tx_underrun + hw_stats->tx_trunc;
  990. net_stats->tx_fifo_errors = hw_stats->tx_underrun;
  991. net_stats->tx_aborted_errors = hw_stats->tx_abort_col;
  992. net_stats->tx_window_errors = hw_stats->tx_late_col;
  993. return net_stats;
  994. }
  995. static void atl1e_update_hw_stats(struct atl1e_adapter *adapter)
  996. {
  997. u16 hw_reg_addr = 0;
  998. unsigned long *stats_item = NULL;
  999. /* update rx status */
  1000. hw_reg_addr = REG_MAC_RX_STATUS_BIN;
  1001. stats_item = &adapter->hw_stats.rx_ok;
  1002. while (hw_reg_addr <= REG_MAC_RX_STATUS_END) {
  1003. *stats_item += AT_READ_REG(&adapter->hw, hw_reg_addr);
  1004. stats_item++;
  1005. hw_reg_addr += 4;
  1006. }
  1007. /* update tx status */
  1008. hw_reg_addr = REG_MAC_TX_STATUS_BIN;
  1009. stats_item = &adapter->hw_stats.tx_ok;
  1010. while (hw_reg_addr <= REG_MAC_TX_STATUS_END) {
  1011. *stats_item += AT_READ_REG(&adapter->hw, hw_reg_addr);
  1012. stats_item++;
  1013. hw_reg_addr += 4;
  1014. }
  1015. }
  1016. static inline void atl1e_clear_phy_int(struct atl1e_adapter *adapter)
  1017. {
  1018. u16 phy_data;
  1019. spin_lock(&adapter->mdio_lock);
  1020. atl1e_read_phy_reg(&adapter->hw, MII_INT_STATUS, &phy_data);
  1021. spin_unlock(&adapter->mdio_lock);
  1022. }
  1023. static bool atl1e_clean_tx_irq(struct atl1e_adapter *adapter)
  1024. {
  1025. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1026. struct atl1e_tx_buffer *tx_buffer = NULL;
  1027. u16 hw_next_to_clean = AT_READ_REGW(&adapter->hw, REG_TPD_CONS_IDX);
  1028. u16 next_to_clean = atomic_read(&tx_ring->next_to_clean);
  1029. while (next_to_clean != hw_next_to_clean) {
  1030. tx_buffer = &tx_ring->tx_buffer[next_to_clean];
  1031. if (tx_buffer->dma) {
  1032. if (tx_buffer->flags & ATL1E_TX_PCIMAP_SINGLE)
  1033. pci_unmap_single(adapter->pdev, tx_buffer->dma,
  1034. tx_buffer->length, PCI_DMA_TODEVICE);
  1035. else if (tx_buffer->flags & ATL1E_TX_PCIMAP_PAGE)
  1036. pci_unmap_page(adapter->pdev, tx_buffer->dma,
  1037. tx_buffer->length, PCI_DMA_TODEVICE);
  1038. tx_buffer->dma = 0;
  1039. }
  1040. if (tx_buffer->skb) {
  1041. dev_kfree_skb_irq(tx_buffer->skb);
  1042. tx_buffer->skb = NULL;
  1043. }
  1044. if (++next_to_clean == tx_ring->count)
  1045. next_to_clean = 0;
  1046. }
  1047. atomic_set(&tx_ring->next_to_clean, next_to_clean);
  1048. if (netif_queue_stopped(adapter->netdev) &&
  1049. netif_carrier_ok(adapter->netdev)) {
  1050. netif_wake_queue(adapter->netdev);
  1051. }
  1052. return true;
  1053. }
  1054. /**
  1055. * atl1e_intr - Interrupt Handler
  1056. * @irq: interrupt number
  1057. * @data: pointer to a network interface device structure
  1058. */
  1059. static irqreturn_t atl1e_intr(int irq, void *data)
  1060. {
  1061. struct net_device *netdev = data;
  1062. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1063. struct atl1e_hw *hw = &adapter->hw;
  1064. int max_ints = AT_MAX_INT_WORK;
  1065. int handled = IRQ_NONE;
  1066. u32 status;
  1067. do {
  1068. status = AT_READ_REG(hw, REG_ISR);
  1069. if ((status & IMR_NORMAL_MASK) == 0 ||
  1070. (status & ISR_DIS_INT) != 0) {
  1071. if (max_ints != AT_MAX_INT_WORK)
  1072. handled = IRQ_HANDLED;
  1073. break;
  1074. }
  1075. /* link event */
  1076. if (status & ISR_GPHY)
  1077. atl1e_clear_phy_int(adapter);
  1078. /* Ack ISR */
  1079. AT_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
  1080. handled = IRQ_HANDLED;
  1081. /* check if PCIE PHY Link down */
  1082. if (status & ISR_PHY_LINKDOWN) {
  1083. netdev_err(adapter->netdev,
  1084. "pcie phy linkdown %x\n", status);
  1085. if (netif_running(adapter->netdev)) {
  1086. /* reset MAC */
  1087. atl1e_irq_reset(adapter);
  1088. schedule_work(&adapter->reset_task);
  1089. break;
  1090. }
  1091. }
  1092. /* check if DMA read/write error */
  1093. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  1094. netdev_err(adapter->netdev,
  1095. "PCIE DMA RW error (status = 0x%x)\n",
  1096. status);
  1097. atl1e_irq_reset(adapter);
  1098. schedule_work(&adapter->reset_task);
  1099. break;
  1100. }
  1101. if (status & ISR_SMB)
  1102. atl1e_update_hw_stats(adapter);
  1103. /* link event */
  1104. if (status & (ISR_GPHY | ISR_MANUAL)) {
  1105. netdev->stats.tx_carrier_errors++;
  1106. atl1e_link_chg_event(adapter);
  1107. break;
  1108. }
  1109. /* transmit event */
  1110. if (status & ISR_TX_EVENT)
  1111. atl1e_clean_tx_irq(adapter);
  1112. if (status & ISR_RX_EVENT) {
  1113. /*
  1114. * disable rx interrupts, without
  1115. * the synchronize_irq bit
  1116. */
  1117. AT_WRITE_REG(hw, REG_IMR,
  1118. IMR_NORMAL_MASK & ~ISR_RX_EVENT);
  1119. AT_WRITE_FLUSH(hw);
  1120. if (likely(napi_schedule_prep(
  1121. &adapter->napi)))
  1122. __napi_schedule(&adapter->napi);
  1123. }
  1124. } while (--max_ints > 0);
  1125. /* re-enable Interrupt*/
  1126. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  1127. return handled;
  1128. }
  1129. static inline void atl1e_rx_checksum(struct atl1e_adapter *adapter,
  1130. struct sk_buff *skb, struct atl1e_recv_ret_status *prrs)
  1131. {
  1132. u8 *packet = (u8 *)(prrs + 1);
  1133. struct iphdr *iph;
  1134. u16 head_len = ETH_HLEN;
  1135. u16 pkt_flags;
  1136. u16 err_flags;
  1137. skb_checksum_none_assert(skb);
  1138. pkt_flags = prrs->pkt_flag;
  1139. err_flags = prrs->err_flag;
  1140. if (((pkt_flags & RRS_IS_IPV4) || (pkt_flags & RRS_IS_IPV6)) &&
  1141. ((pkt_flags & RRS_IS_TCP) || (pkt_flags & RRS_IS_UDP))) {
  1142. if (pkt_flags & RRS_IS_IPV4) {
  1143. if (pkt_flags & RRS_IS_802_3)
  1144. head_len += 8;
  1145. iph = (struct iphdr *) (packet + head_len);
  1146. if (iph->frag_off != 0 && !(pkt_flags & RRS_IS_IP_DF))
  1147. goto hw_xsum;
  1148. }
  1149. if (!(err_flags & (RRS_ERR_IP_CSUM | RRS_ERR_L4_CSUM))) {
  1150. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1151. return;
  1152. }
  1153. }
  1154. hw_xsum :
  1155. return;
  1156. }
  1157. static struct atl1e_rx_page *atl1e_get_rx_page(struct atl1e_adapter *adapter,
  1158. u8 que)
  1159. {
  1160. struct atl1e_rx_page_desc *rx_page_desc =
  1161. (struct atl1e_rx_page_desc *) adapter->rx_ring.rx_page_desc;
  1162. u8 rx_using = rx_page_desc[que].rx_using;
  1163. return &(rx_page_desc[que].rx_page[rx_using]);
  1164. }
  1165. static void atl1e_clean_rx_irq(struct atl1e_adapter *adapter, u8 que,
  1166. int *work_done, int work_to_do)
  1167. {
  1168. struct net_device *netdev = adapter->netdev;
  1169. struct atl1e_rx_ring *rx_ring = &adapter->rx_ring;
  1170. struct atl1e_rx_page_desc *rx_page_desc =
  1171. (struct atl1e_rx_page_desc *) rx_ring->rx_page_desc;
  1172. struct sk_buff *skb = NULL;
  1173. struct atl1e_rx_page *rx_page = atl1e_get_rx_page(adapter, que);
  1174. u32 packet_size, write_offset;
  1175. struct atl1e_recv_ret_status *prrs;
  1176. write_offset = *(rx_page->write_offset_addr);
  1177. if (likely(rx_page->read_offset < write_offset)) {
  1178. do {
  1179. if (*work_done >= work_to_do)
  1180. break;
  1181. (*work_done)++;
  1182. /* get new packet's rrs */
  1183. prrs = (struct atl1e_recv_ret_status *) (rx_page->addr +
  1184. rx_page->read_offset);
  1185. /* check sequence number */
  1186. if (prrs->seq_num != rx_page_desc[que].rx_nxseq) {
  1187. netdev_err(netdev,
  1188. "rx sequence number error (rx=%d) (expect=%d)\n",
  1189. prrs->seq_num,
  1190. rx_page_desc[que].rx_nxseq);
  1191. rx_page_desc[que].rx_nxseq++;
  1192. /* just for debug use */
  1193. AT_WRITE_REG(&adapter->hw, REG_DEBUG_DATA0,
  1194. (((u32)prrs->seq_num) << 16) |
  1195. rx_page_desc[que].rx_nxseq);
  1196. goto fatal_err;
  1197. }
  1198. rx_page_desc[que].rx_nxseq++;
  1199. /* error packet */
  1200. if (prrs->pkt_flag & RRS_IS_ERR_FRAME) {
  1201. if (prrs->err_flag & (RRS_ERR_BAD_CRC |
  1202. RRS_ERR_DRIBBLE | RRS_ERR_CODE |
  1203. RRS_ERR_TRUNC)) {
  1204. /* hardware error, discard this packet*/
  1205. netdev_err(netdev,
  1206. "rx packet desc error %x\n",
  1207. *((u32 *)prrs + 1));
  1208. goto skip_pkt;
  1209. }
  1210. }
  1211. packet_size = ((prrs->word1 >> RRS_PKT_SIZE_SHIFT) &
  1212. RRS_PKT_SIZE_MASK) - 4; /* CRC */
  1213. skb = netdev_alloc_skb_ip_align(netdev, packet_size);
  1214. if (skb == NULL)
  1215. goto skip_pkt;
  1216. memcpy(skb->data, (u8 *)(prrs + 1), packet_size);
  1217. skb_put(skb, packet_size);
  1218. skb->protocol = eth_type_trans(skb, netdev);
  1219. atl1e_rx_checksum(adapter, skb, prrs);
  1220. if (prrs->pkt_flag & RRS_IS_VLAN_TAG) {
  1221. u16 vlan_tag = (prrs->vtag >> 4) |
  1222. ((prrs->vtag & 7) << 13) |
  1223. ((prrs->vtag & 8) << 9);
  1224. netdev_dbg(netdev,
  1225. "RXD VLAN TAG<RRD>=0x%04x\n",
  1226. prrs->vtag);
  1227. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
  1228. }
  1229. netif_receive_skb(skb);
  1230. skip_pkt:
  1231. /* skip current packet whether it's ok or not. */
  1232. rx_page->read_offset +=
  1233. (((u32)((prrs->word1 >> RRS_PKT_SIZE_SHIFT) &
  1234. RRS_PKT_SIZE_MASK) +
  1235. sizeof(struct atl1e_recv_ret_status) + 31) &
  1236. 0xFFFFFFE0);
  1237. if (rx_page->read_offset >= rx_ring->page_size) {
  1238. /* mark this page clean */
  1239. u16 reg_addr;
  1240. u8 rx_using;
  1241. rx_page->read_offset =
  1242. *(rx_page->write_offset_addr) = 0;
  1243. rx_using = rx_page_desc[que].rx_using;
  1244. reg_addr =
  1245. atl1e_rx_page_vld_regs[que][rx_using];
  1246. AT_WRITE_REGB(&adapter->hw, reg_addr, 1);
  1247. rx_page_desc[que].rx_using ^= 1;
  1248. rx_page = atl1e_get_rx_page(adapter, que);
  1249. }
  1250. write_offset = *(rx_page->write_offset_addr);
  1251. } while (rx_page->read_offset < write_offset);
  1252. }
  1253. return;
  1254. fatal_err:
  1255. if (!test_bit(__AT_DOWN, &adapter->flags))
  1256. schedule_work(&adapter->reset_task);
  1257. }
  1258. /**
  1259. * atl1e_clean - NAPI Rx polling callback
  1260. */
  1261. static int atl1e_clean(struct napi_struct *napi, int budget)
  1262. {
  1263. struct atl1e_adapter *adapter =
  1264. container_of(napi, struct atl1e_adapter, napi);
  1265. u32 imr_data;
  1266. int work_done = 0;
  1267. /* Keep link state information with original netdev */
  1268. if (!netif_carrier_ok(adapter->netdev))
  1269. goto quit_polling;
  1270. atl1e_clean_rx_irq(adapter, 0, &work_done, budget);
  1271. /* If no Tx and not enough Rx work done, exit the polling mode */
  1272. if (work_done < budget) {
  1273. quit_polling:
  1274. napi_complete(napi);
  1275. imr_data = AT_READ_REG(&adapter->hw, REG_IMR);
  1276. AT_WRITE_REG(&adapter->hw, REG_IMR, imr_data | ISR_RX_EVENT);
  1277. /* test debug */
  1278. if (test_bit(__AT_DOWN, &adapter->flags)) {
  1279. atomic_dec(&adapter->irq_sem);
  1280. netdev_err(adapter->netdev,
  1281. "atl1e_clean is called when AT_DOWN\n");
  1282. }
  1283. /* reenable RX intr */
  1284. /*atl1e_irq_enable(adapter); */
  1285. }
  1286. return work_done;
  1287. }
  1288. #ifdef CONFIG_NET_POLL_CONTROLLER
  1289. /*
  1290. * Polling 'interrupt' - used by things like netconsole to send skbs
  1291. * without having to re-enable interrupts. It's not called while
  1292. * the interrupt routine is executing.
  1293. */
  1294. static void atl1e_netpoll(struct net_device *netdev)
  1295. {
  1296. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1297. disable_irq(adapter->pdev->irq);
  1298. atl1e_intr(adapter->pdev->irq, netdev);
  1299. enable_irq(adapter->pdev->irq);
  1300. }
  1301. #endif
  1302. static inline u16 atl1e_tpd_avail(struct atl1e_adapter *adapter)
  1303. {
  1304. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1305. u16 next_to_use = 0;
  1306. u16 next_to_clean = 0;
  1307. next_to_clean = atomic_read(&tx_ring->next_to_clean);
  1308. next_to_use = tx_ring->next_to_use;
  1309. return (u16)(next_to_clean > next_to_use) ?
  1310. (next_to_clean - next_to_use - 1) :
  1311. (tx_ring->count + next_to_clean - next_to_use - 1);
  1312. }
  1313. /*
  1314. * get next usable tpd
  1315. * Note: should call atl1e_tdp_avail to make sure
  1316. * there is enough tpd to use
  1317. */
  1318. static struct atl1e_tpd_desc *atl1e_get_tpd(struct atl1e_adapter *adapter)
  1319. {
  1320. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1321. u16 next_to_use = 0;
  1322. next_to_use = tx_ring->next_to_use;
  1323. if (++tx_ring->next_to_use == tx_ring->count)
  1324. tx_ring->next_to_use = 0;
  1325. memset(&tx_ring->desc[next_to_use], 0, sizeof(struct atl1e_tpd_desc));
  1326. return &tx_ring->desc[next_to_use];
  1327. }
  1328. static struct atl1e_tx_buffer *
  1329. atl1e_get_tx_buffer(struct atl1e_adapter *adapter, struct atl1e_tpd_desc *tpd)
  1330. {
  1331. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1332. return &tx_ring->tx_buffer[tpd - tx_ring->desc];
  1333. }
  1334. /* Calculate the transmit packet descript needed*/
  1335. static u16 atl1e_cal_tdp_req(const struct sk_buff *skb)
  1336. {
  1337. int i = 0;
  1338. u16 tpd_req = 1;
  1339. u16 fg_size = 0;
  1340. u16 proto_hdr_len = 0;
  1341. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1342. fg_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
  1343. tpd_req += ((fg_size + MAX_TX_BUF_LEN - 1) >> MAX_TX_BUF_SHIFT);
  1344. }
  1345. if (skb_is_gso(skb)) {
  1346. if (skb->protocol == htons(ETH_P_IP) ||
  1347. (skb_shinfo(skb)->gso_type == SKB_GSO_TCPV6)) {
  1348. proto_hdr_len = skb_transport_offset(skb) +
  1349. tcp_hdrlen(skb);
  1350. if (proto_hdr_len < skb_headlen(skb)) {
  1351. tpd_req += ((skb_headlen(skb) - proto_hdr_len +
  1352. MAX_TX_BUF_LEN - 1) >>
  1353. MAX_TX_BUF_SHIFT);
  1354. }
  1355. }
  1356. }
  1357. return tpd_req;
  1358. }
  1359. static int atl1e_tso_csum(struct atl1e_adapter *adapter,
  1360. struct sk_buff *skb, struct atl1e_tpd_desc *tpd)
  1361. {
  1362. u8 hdr_len;
  1363. u32 real_len;
  1364. unsigned short offload_type;
  1365. int err;
  1366. if (skb_is_gso(skb)) {
  1367. if (skb_header_cloned(skb)) {
  1368. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1369. if (unlikely(err))
  1370. return -1;
  1371. }
  1372. offload_type = skb_shinfo(skb)->gso_type;
  1373. if (offload_type & SKB_GSO_TCPV4) {
  1374. real_len = (((unsigned char *)ip_hdr(skb) - skb->data)
  1375. + ntohs(ip_hdr(skb)->tot_len));
  1376. if (real_len < skb->len)
  1377. pskb_trim(skb, real_len);
  1378. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1379. if (unlikely(skb->len == hdr_len)) {
  1380. /* only xsum need */
  1381. netdev_warn(adapter->netdev,
  1382. "IPV4 tso with zero data??\n");
  1383. goto check_sum;
  1384. } else {
  1385. ip_hdr(skb)->check = 0;
  1386. ip_hdr(skb)->tot_len = 0;
  1387. tcp_hdr(skb)->check = ~csum_tcpudp_magic(
  1388. ip_hdr(skb)->saddr,
  1389. ip_hdr(skb)->daddr,
  1390. 0, IPPROTO_TCP, 0);
  1391. tpd->word3 |= (ip_hdr(skb)->ihl &
  1392. TDP_V4_IPHL_MASK) <<
  1393. TPD_V4_IPHL_SHIFT;
  1394. tpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1395. TPD_TCPHDRLEN_MASK) <<
  1396. TPD_TCPHDRLEN_SHIFT;
  1397. tpd->word3 |= ((skb_shinfo(skb)->gso_size) &
  1398. TPD_MSS_MASK) << TPD_MSS_SHIFT;
  1399. tpd->word3 |= 1 << TPD_SEGMENT_EN_SHIFT;
  1400. }
  1401. return 0;
  1402. }
  1403. }
  1404. check_sum:
  1405. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1406. u8 css, cso;
  1407. cso = skb_checksum_start_offset(skb);
  1408. if (unlikely(cso & 0x1)) {
  1409. netdev_err(adapter->netdev,
  1410. "payload offset should not ant event number\n");
  1411. return -1;
  1412. } else {
  1413. css = cso + skb->csum_offset;
  1414. tpd->word3 |= (cso & TPD_PLOADOFFSET_MASK) <<
  1415. TPD_PLOADOFFSET_SHIFT;
  1416. tpd->word3 |= (css & TPD_CCSUMOFFSET_MASK) <<
  1417. TPD_CCSUMOFFSET_SHIFT;
  1418. tpd->word3 |= 1 << TPD_CC_SEGMENT_EN_SHIFT;
  1419. }
  1420. }
  1421. return 0;
  1422. }
  1423. static int atl1e_tx_map(struct atl1e_adapter *adapter,
  1424. struct sk_buff *skb, struct atl1e_tpd_desc *tpd)
  1425. {
  1426. struct atl1e_tpd_desc *use_tpd = NULL;
  1427. struct atl1e_tx_buffer *tx_buffer = NULL;
  1428. u16 buf_len = skb_headlen(skb);
  1429. u16 map_len = 0;
  1430. u16 mapped_len = 0;
  1431. u16 hdr_len = 0;
  1432. u16 nr_frags;
  1433. u16 f;
  1434. int segment;
  1435. int ring_start = adapter->tx_ring.next_to_use;
  1436. int ring_end;
  1437. nr_frags = skb_shinfo(skb)->nr_frags;
  1438. segment = (tpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK;
  1439. if (segment) {
  1440. /* TSO */
  1441. map_len = hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1442. use_tpd = tpd;
  1443. tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
  1444. tx_buffer->length = map_len;
  1445. tx_buffer->dma = pci_map_single(adapter->pdev,
  1446. skb->data, hdr_len, PCI_DMA_TODEVICE);
  1447. if (dma_mapping_error(&adapter->pdev->dev, tx_buffer->dma))
  1448. return -ENOSPC;
  1449. ATL1E_SET_PCIMAP_TYPE(tx_buffer, ATL1E_TX_PCIMAP_SINGLE);
  1450. mapped_len += map_len;
  1451. use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
  1452. use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
  1453. ((cpu_to_le32(tx_buffer->length) &
  1454. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
  1455. }
  1456. while (mapped_len < buf_len) {
  1457. /* mapped_len == 0, means we should use the first tpd,
  1458. which is given by caller */
  1459. if (mapped_len == 0) {
  1460. use_tpd = tpd;
  1461. } else {
  1462. use_tpd = atl1e_get_tpd(adapter);
  1463. memcpy(use_tpd, tpd, sizeof(struct atl1e_tpd_desc));
  1464. }
  1465. tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
  1466. tx_buffer->skb = NULL;
  1467. tx_buffer->length = map_len =
  1468. ((buf_len - mapped_len) >= MAX_TX_BUF_LEN) ?
  1469. MAX_TX_BUF_LEN : (buf_len - mapped_len);
  1470. tx_buffer->dma =
  1471. pci_map_single(adapter->pdev, skb->data + mapped_len,
  1472. map_len, PCI_DMA_TODEVICE);
  1473. if (dma_mapping_error(&adapter->pdev->dev, tx_buffer->dma)) {
  1474. /* We need to unwind the mappings we've done */
  1475. ring_end = adapter->tx_ring.next_to_use;
  1476. adapter->tx_ring.next_to_use = ring_start;
  1477. while (adapter->tx_ring.next_to_use != ring_end) {
  1478. tpd = atl1e_get_tpd(adapter);
  1479. tx_buffer = atl1e_get_tx_buffer(adapter, tpd);
  1480. pci_unmap_single(adapter->pdev, tx_buffer->dma,
  1481. tx_buffer->length, PCI_DMA_TODEVICE);
  1482. }
  1483. /* Reset the tx rings next pointer */
  1484. adapter->tx_ring.next_to_use = ring_start;
  1485. return -ENOSPC;
  1486. }
  1487. ATL1E_SET_PCIMAP_TYPE(tx_buffer, ATL1E_TX_PCIMAP_SINGLE);
  1488. mapped_len += map_len;
  1489. use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
  1490. use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
  1491. ((cpu_to_le32(tx_buffer->length) &
  1492. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
  1493. }
  1494. for (f = 0; f < nr_frags; f++) {
  1495. const struct skb_frag_struct *frag;
  1496. u16 i;
  1497. u16 seg_num;
  1498. frag = &skb_shinfo(skb)->frags[f];
  1499. buf_len = skb_frag_size(frag);
  1500. seg_num = (buf_len + MAX_TX_BUF_LEN - 1) / MAX_TX_BUF_LEN;
  1501. for (i = 0; i < seg_num; i++) {
  1502. use_tpd = atl1e_get_tpd(adapter);
  1503. memcpy(use_tpd, tpd, sizeof(struct atl1e_tpd_desc));
  1504. tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
  1505. BUG_ON(tx_buffer->skb);
  1506. tx_buffer->skb = NULL;
  1507. tx_buffer->length =
  1508. (buf_len > MAX_TX_BUF_LEN) ?
  1509. MAX_TX_BUF_LEN : buf_len;
  1510. buf_len -= tx_buffer->length;
  1511. tx_buffer->dma = skb_frag_dma_map(&adapter->pdev->dev,
  1512. frag,
  1513. (i * MAX_TX_BUF_LEN),
  1514. tx_buffer->length,
  1515. DMA_TO_DEVICE);
  1516. if (dma_mapping_error(&adapter->pdev->dev, tx_buffer->dma)) {
  1517. /* We need to unwind the mappings we've done */
  1518. ring_end = adapter->tx_ring.next_to_use;
  1519. adapter->tx_ring.next_to_use = ring_start;
  1520. while (adapter->tx_ring.next_to_use != ring_end) {
  1521. tpd = atl1e_get_tpd(adapter);
  1522. tx_buffer = atl1e_get_tx_buffer(adapter, tpd);
  1523. dma_unmap_page(&adapter->pdev->dev, tx_buffer->dma,
  1524. tx_buffer->length, DMA_TO_DEVICE);
  1525. }
  1526. /* Reset the ring next to use pointer */
  1527. adapter->tx_ring.next_to_use = ring_start;
  1528. return -ENOSPC;
  1529. }
  1530. ATL1E_SET_PCIMAP_TYPE(tx_buffer, ATL1E_TX_PCIMAP_PAGE);
  1531. use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
  1532. use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
  1533. ((cpu_to_le32(tx_buffer->length) &
  1534. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
  1535. }
  1536. }
  1537. if ((tpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK)
  1538. /* note this one is a tcp header */
  1539. tpd->word3 |= 1 << TPD_HDRFLAG_SHIFT;
  1540. /* The last tpd */
  1541. use_tpd->word3 |= 1 << TPD_EOP_SHIFT;
  1542. /* The last buffer info contain the skb address,
  1543. so it will be free after unmap */
  1544. tx_buffer->skb = skb;
  1545. return 0;
  1546. }
  1547. static void atl1e_tx_queue(struct atl1e_adapter *adapter, u16 count,
  1548. struct atl1e_tpd_desc *tpd)
  1549. {
  1550. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1551. /* Force memory writes to complete before letting h/w
  1552. * know there are new descriptors to fetch. (Only
  1553. * applicable for weak-ordered memory model archs,
  1554. * such as IA-64). */
  1555. wmb();
  1556. AT_WRITE_REG(&adapter->hw, REG_MB_TPD_PROD_IDX, tx_ring->next_to_use);
  1557. }
  1558. static netdev_tx_t atl1e_xmit_frame(struct sk_buff *skb,
  1559. struct net_device *netdev)
  1560. {
  1561. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1562. unsigned long flags;
  1563. u16 tpd_req = 1;
  1564. struct atl1e_tpd_desc *tpd;
  1565. if (test_bit(__AT_DOWN, &adapter->flags)) {
  1566. dev_kfree_skb_any(skb);
  1567. return NETDEV_TX_OK;
  1568. }
  1569. if (unlikely(skb->len <= 0)) {
  1570. dev_kfree_skb_any(skb);
  1571. return NETDEV_TX_OK;
  1572. }
  1573. tpd_req = atl1e_cal_tdp_req(skb);
  1574. if (!spin_trylock_irqsave(&adapter->tx_lock, flags))
  1575. return NETDEV_TX_LOCKED;
  1576. if (atl1e_tpd_avail(adapter) < tpd_req) {
  1577. /* no enough descriptor, just stop queue */
  1578. netif_stop_queue(netdev);
  1579. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1580. return NETDEV_TX_BUSY;
  1581. }
  1582. tpd = atl1e_get_tpd(adapter);
  1583. if (vlan_tx_tag_present(skb)) {
  1584. u16 vlan_tag = vlan_tx_tag_get(skb);
  1585. u16 atl1e_vlan_tag;
  1586. tpd->word3 |= 1 << TPD_INS_VL_TAG_SHIFT;
  1587. AT_VLAN_TAG_TO_TPD_TAG(vlan_tag, atl1e_vlan_tag);
  1588. tpd->word2 |= (atl1e_vlan_tag & TPD_VLANTAG_MASK) <<
  1589. TPD_VLAN_SHIFT;
  1590. }
  1591. if (skb->protocol == htons(ETH_P_8021Q))
  1592. tpd->word3 |= 1 << TPD_VL_TAGGED_SHIFT;
  1593. if (skb_network_offset(skb) != ETH_HLEN)
  1594. tpd->word3 |= 1 << TPD_ETHTYPE_SHIFT; /* 802.3 frame */
  1595. /* do TSO and check sum */
  1596. if (atl1e_tso_csum(adapter, skb, tpd) != 0) {
  1597. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1598. dev_kfree_skb_any(skb);
  1599. return NETDEV_TX_OK;
  1600. }
  1601. if (atl1e_tx_map(adapter, skb, tpd)) {
  1602. dev_kfree_skb_any(skb);
  1603. goto out;
  1604. }
  1605. atl1e_tx_queue(adapter, tpd_req, tpd);
  1606. netdev->trans_start = jiffies; /* NETIF_F_LLTX driver :( */
  1607. out:
  1608. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1609. return NETDEV_TX_OK;
  1610. }
  1611. static void atl1e_free_irq(struct atl1e_adapter *adapter)
  1612. {
  1613. struct net_device *netdev = adapter->netdev;
  1614. free_irq(adapter->pdev->irq, netdev);
  1615. }
  1616. static int atl1e_request_irq(struct atl1e_adapter *adapter)
  1617. {
  1618. struct pci_dev *pdev = adapter->pdev;
  1619. struct net_device *netdev = adapter->netdev;
  1620. int err = 0;
  1621. err = request_irq(pdev->irq, atl1e_intr, IRQF_SHARED, netdev->name,
  1622. netdev);
  1623. if (err) {
  1624. netdev_dbg(adapter->netdev,
  1625. "Unable to allocate interrupt Error: %d\n", err);
  1626. return err;
  1627. }
  1628. netdev_dbg(netdev, "atl1e_request_irq OK\n");
  1629. return err;
  1630. }
  1631. int atl1e_up(struct atl1e_adapter *adapter)
  1632. {
  1633. struct net_device *netdev = adapter->netdev;
  1634. int err = 0;
  1635. u32 val;
  1636. /* hardware has been reset, we need to reload some things */
  1637. err = atl1e_init_hw(&adapter->hw);
  1638. if (err) {
  1639. err = -EIO;
  1640. return err;
  1641. }
  1642. atl1e_init_ring_ptrs(adapter);
  1643. atl1e_set_multi(netdev);
  1644. atl1e_restore_vlan(adapter);
  1645. if (atl1e_configure(adapter)) {
  1646. err = -EIO;
  1647. goto err_up;
  1648. }
  1649. clear_bit(__AT_DOWN, &adapter->flags);
  1650. napi_enable(&adapter->napi);
  1651. atl1e_irq_enable(adapter);
  1652. val = AT_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  1653. AT_WRITE_REG(&adapter->hw, REG_MASTER_CTRL,
  1654. val | MASTER_CTRL_MANUAL_INT);
  1655. err_up:
  1656. return err;
  1657. }
  1658. void atl1e_down(struct atl1e_adapter *adapter)
  1659. {
  1660. struct net_device *netdev = adapter->netdev;
  1661. /* signal that we're down so the interrupt handler does not
  1662. * reschedule our watchdog timer */
  1663. set_bit(__AT_DOWN, &adapter->flags);
  1664. netif_stop_queue(netdev);
  1665. /* reset MAC to disable all RX/TX */
  1666. atl1e_reset_hw(&adapter->hw);
  1667. msleep(1);
  1668. napi_disable(&adapter->napi);
  1669. atl1e_del_timer(adapter);
  1670. atl1e_irq_disable(adapter);
  1671. netif_carrier_off(netdev);
  1672. adapter->link_speed = SPEED_0;
  1673. adapter->link_duplex = -1;
  1674. atl1e_clean_tx_ring(adapter);
  1675. atl1e_clean_rx_ring(adapter);
  1676. }
  1677. /**
  1678. * atl1e_open - Called when a network interface is made active
  1679. * @netdev: network interface device structure
  1680. *
  1681. * Returns 0 on success, negative value on failure
  1682. *
  1683. * The open entry point is called when a network interface is made
  1684. * active by the system (IFF_UP). At this point all resources needed
  1685. * for transmit and receive operations are allocated, the interrupt
  1686. * handler is registered with the OS, the watchdog timer is started,
  1687. * and the stack is notified that the interface is ready.
  1688. */
  1689. static int atl1e_open(struct net_device *netdev)
  1690. {
  1691. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1692. int err;
  1693. /* disallow open during test */
  1694. if (test_bit(__AT_TESTING, &adapter->flags))
  1695. return -EBUSY;
  1696. /* allocate rx/tx dma buffer & descriptors */
  1697. atl1e_init_ring_resources(adapter);
  1698. err = atl1e_setup_ring_resources(adapter);
  1699. if (unlikely(err))
  1700. return err;
  1701. err = atl1e_request_irq(adapter);
  1702. if (unlikely(err))
  1703. goto err_req_irq;
  1704. err = atl1e_up(adapter);
  1705. if (unlikely(err))
  1706. goto err_up;
  1707. return 0;
  1708. err_up:
  1709. atl1e_free_irq(adapter);
  1710. err_req_irq:
  1711. atl1e_free_ring_resources(adapter);
  1712. atl1e_reset_hw(&adapter->hw);
  1713. return err;
  1714. }
  1715. /**
  1716. * atl1e_close - Disables a network interface
  1717. * @netdev: network interface device structure
  1718. *
  1719. * Returns 0, this is not allowed to fail
  1720. *
  1721. * The close entry point is called when an interface is de-activated
  1722. * by the OS. The hardware is still under the drivers control, but
  1723. * needs to be disabled. A global MAC reset is issued to stop the
  1724. * hardware, and all transmit and receive resources are freed.
  1725. */
  1726. static int atl1e_close(struct net_device *netdev)
  1727. {
  1728. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1729. WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
  1730. atl1e_down(adapter);
  1731. atl1e_free_irq(adapter);
  1732. atl1e_free_ring_resources(adapter);
  1733. return 0;
  1734. }
  1735. static int atl1e_suspend(struct pci_dev *pdev, pm_message_t state)
  1736. {
  1737. struct net_device *netdev = pci_get_drvdata(pdev);
  1738. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1739. struct atl1e_hw *hw = &adapter->hw;
  1740. u32 ctrl = 0;
  1741. u32 mac_ctrl_data = 0;
  1742. u32 wol_ctrl_data = 0;
  1743. u16 mii_advertise_data = 0;
  1744. u16 mii_bmsr_data = 0;
  1745. u16 mii_intr_status_data = 0;
  1746. u32 wufc = adapter->wol;
  1747. u32 i;
  1748. #ifdef CONFIG_PM
  1749. int retval = 0;
  1750. #endif
  1751. if (netif_running(netdev)) {
  1752. WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
  1753. atl1e_down(adapter);
  1754. }
  1755. netif_device_detach(netdev);
  1756. #ifdef CONFIG_PM
  1757. retval = pci_save_state(pdev);
  1758. if (retval)
  1759. return retval;
  1760. #endif
  1761. if (wufc) {
  1762. /* get link status */
  1763. atl1e_read_phy_reg(hw, MII_BMSR, &mii_bmsr_data);
  1764. atl1e_read_phy_reg(hw, MII_BMSR, &mii_bmsr_data);
  1765. mii_advertise_data = ADVERTISE_10HALF;
  1766. if ((atl1e_write_phy_reg(hw, MII_CTRL1000, 0) != 0) ||
  1767. (atl1e_write_phy_reg(hw,
  1768. MII_ADVERTISE, mii_advertise_data) != 0) ||
  1769. (atl1e_phy_commit(hw)) != 0) {
  1770. netdev_dbg(adapter->netdev, "set phy register failed\n");
  1771. goto wol_dis;
  1772. }
  1773. hw->phy_configured = false; /* re-init PHY when resume */
  1774. /* turn on magic packet wol */
  1775. if (wufc & AT_WUFC_MAG)
  1776. wol_ctrl_data |= WOL_MAGIC_EN | WOL_MAGIC_PME_EN;
  1777. if (wufc & AT_WUFC_LNKC) {
  1778. /* if orignal link status is link, just wait for retrive link */
  1779. if (mii_bmsr_data & BMSR_LSTATUS) {
  1780. for (i = 0; i < AT_SUSPEND_LINK_TIMEOUT; i++) {
  1781. msleep(100);
  1782. atl1e_read_phy_reg(hw, MII_BMSR,
  1783. &mii_bmsr_data);
  1784. if (mii_bmsr_data & BMSR_LSTATUS)
  1785. break;
  1786. }
  1787. if ((mii_bmsr_data & BMSR_LSTATUS) == 0)
  1788. netdev_dbg(adapter->netdev,
  1789. "Link may change when suspend\n");
  1790. }
  1791. wol_ctrl_data |= WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN;
  1792. /* only link up can wake up */
  1793. if (atl1e_write_phy_reg(hw, MII_INT_CTRL, 0x400) != 0) {
  1794. netdev_dbg(adapter->netdev,
  1795. "read write phy register failed\n");
  1796. goto wol_dis;
  1797. }
  1798. }
  1799. /* clear phy interrupt */
  1800. atl1e_read_phy_reg(hw, MII_INT_STATUS, &mii_intr_status_data);
  1801. /* Config MAC Ctrl register */
  1802. mac_ctrl_data = MAC_CTRL_RX_EN;
  1803. /* set to 10/100M halt duplex */
  1804. mac_ctrl_data |= MAC_CTRL_SPEED_10_100 << MAC_CTRL_SPEED_SHIFT;
  1805. mac_ctrl_data |= (((u32)adapter->hw.preamble_len &
  1806. MAC_CTRL_PRMLEN_MASK) <<
  1807. MAC_CTRL_PRMLEN_SHIFT);
  1808. __atl1e_vlan_mode(netdev->features, &mac_ctrl_data);
  1809. /* magic packet maybe Broadcast&multicast&Unicast frame */
  1810. if (wufc & AT_WUFC_MAG)
  1811. mac_ctrl_data |= MAC_CTRL_BC_EN;
  1812. netdev_dbg(adapter->netdev, "suspend MAC=0x%x\n",
  1813. mac_ctrl_data);
  1814. AT_WRITE_REG(hw, REG_WOL_CTRL, wol_ctrl_data);
  1815. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  1816. /* pcie patch */
  1817. ctrl = AT_READ_REG(hw, REG_PCIE_PHYMISC);
  1818. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1819. AT_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1820. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1821. goto suspend_exit;
  1822. }
  1823. wol_dis:
  1824. /* WOL disabled */
  1825. AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
  1826. /* pcie patch */
  1827. ctrl = AT_READ_REG(hw, REG_PCIE_PHYMISC);
  1828. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1829. AT_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1830. atl1e_force_ps(hw);
  1831. hw->phy_configured = false; /* re-init PHY when resume */
  1832. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  1833. suspend_exit:
  1834. if (netif_running(netdev))
  1835. atl1e_free_irq(adapter);
  1836. pci_disable_device(pdev);
  1837. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1838. return 0;
  1839. }
  1840. #ifdef CONFIG_PM
  1841. static int atl1e_resume(struct pci_dev *pdev)
  1842. {
  1843. struct net_device *netdev = pci_get_drvdata(pdev);
  1844. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1845. u32 err;
  1846. pci_set_power_state(pdev, PCI_D0);
  1847. pci_restore_state(pdev);
  1848. err = pci_enable_device(pdev);
  1849. if (err) {
  1850. netdev_err(adapter->netdev,
  1851. "Cannot enable PCI device from suspend\n");
  1852. return err;
  1853. }
  1854. pci_set_master(pdev);
  1855. AT_READ_REG(&adapter->hw, REG_WOL_CTRL); /* clear WOL status */
  1856. pci_enable_wake(pdev, PCI_D3hot, 0);
  1857. pci_enable_wake(pdev, PCI_D3cold, 0);
  1858. AT_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
  1859. if (netif_running(netdev)) {
  1860. err = atl1e_request_irq(adapter);
  1861. if (err)
  1862. return err;
  1863. }
  1864. atl1e_reset_hw(&adapter->hw);
  1865. if (netif_running(netdev))
  1866. atl1e_up(adapter);
  1867. netif_device_attach(netdev);
  1868. return 0;
  1869. }
  1870. #endif
  1871. static void atl1e_shutdown(struct pci_dev *pdev)
  1872. {
  1873. atl1e_suspend(pdev, PMSG_SUSPEND);
  1874. }
  1875. static const struct net_device_ops atl1e_netdev_ops = {
  1876. .ndo_open = atl1e_open,
  1877. .ndo_stop = atl1e_close,
  1878. .ndo_start_xmit = atl1e_xmit_frame,
  1879. .ndo_get_stats = atl1e_get_stats,
  1880. .ndo_set_rx_mode = atl1e_set_multi,
  1881. .ndo_validate_addr = eth_validate_addr,
  1882. .ndo_set_mac_address = atl1e_set_mac_addr,
  1883. .ndo_fix_features = atl1e_fix_features,
  1884. .ndo_set_features = atl1e_set_features,
  1885. .ndo_change_mtu = atl1e_change_mtu,
  1886. .ndo_do_ioctl = atl1e_ioctl,
  1887. .ndo_tx_timeout = atl1e_tx_timeout,
  1888. #ifdef CONFIG_NET_POLL_CONTROLLER
  1889. .ndo_poll_controller = atl1e_netpoll,
  1890. #endif
  1891. };
  1892. static int atl1e_init_netdev(struct net_device *netdev, struct pci_dev *pdev)
  1893. {
  1894. SET_NETDEV_DEV(netdev, &pdev->dev);
  1895. pci_set_drvdata(pdev, netdev);
  1896. netdev->netdev_ops = &atl1e_netdev_ops;
  1897. netdev->watchdog_timeo = AT_TX_WATCHDOG;
  1898. atl1e_set_ethtool_ops(netdev);
  1899. netdev->hw_features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO |
  1900. NETIF_F_HW_VLAN_CTAG_RX;
  1901. netdev->features = netdev->hw_features | NETIF_F_LLTX |
  1902. NETIF_F_HW_VLAN_CTAG_TX;
  1903. return 0;
  1904. }
  1905. /**
  1906. * atl1e_probe - Device Initialization Routine
  1907. * @pdev: PCI device information struct
  1908. * @ent: entry in atl1e_pci_tbl
  1909. *
  1910. * Returns 0 on success, negative on failure
  1911. *
  1912. * atl1e_probe initializes an adapter identified by a pci_dev structure.
  1913. * The OS initialization, configuring of the adapter private structure,
  1914. * and a hardware reset occur.
  1915. */
  1916. static int atl1e_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1917. {
  1918. struct net_device *netdev;
  1919. struct atl1e_adapter *adapter = NULL;
  1920. static int cards_found;
  1921. int err = 0;
  1922. err = pci_enable_device(pdev);
  1923. if (err) {
  1924. dev_err(&pdev->dev, "cannot enable PCI device\n");
  1925. return err;
  1926. }
  1927. /*
  1928. * The atl1e chip can DMA to 64-bit addresses, but it uses a single
  1929. * shared register for the high 32 bits, so only a single, aligned,
  1930. * 4 GB physical address range can be used at a time.
  1931. *
  1932. * Supporting 64-bit DMA on this hardware is more trouble than it's
  1933. * worth. It is far easier to limit to 32-bit DMA than update
  1934. * various kernel subsystems to support the mechanics required by a
  1935. * fixed-high-32-bit system.
  1936. */
  1937. if ((pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) ||
  1938. (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)) != 0)) {
  1939. dev_err(&pdev->dev, "No usable DMA configuration,aborting\n");
  1940. goto err_dma;
  1941. }
  1942. err = pci_request_regions(pdev, atl1e_driver_name);
  1943. if (err) {
  1944. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  1945. goto err_pci_reg;
  1946. }
  1947. pci_set_master(pdev);
  1948. netdev = alloc_etherdev(sizeof(struct atl1e_adapter));
  1949. if (netdev == NULL) {
  1950. err = -ENOMEM;
  1951. goto err_alloc_etherdev;
  1952. }
  1953. err = atl1e_init_netdev(netdev, pdev);
  1954. if (err) {
  1955. netdev_err(netdev, "init netdevice failed\n");
  1956. goto err_init_netdev;
  1957. }
  1958. adapter = netdev_priv(netdev);
  1959. adapter->bd_number = cards_found;
  1960. adapter->netdev = netdev;
  1961. adapter->pdev = pdev;
  1962. adapter->hw.adapter = adapter;
  1963. adapter->hw.hw_addr = pci_iomap(pdev, BAR_0, 0);
  1964. if (!adapter->hw.hw_addr) {
  1965. err = -EIO;
  1966. netdev_err(netdev, "cannot map device registers\n");
  1967. goto err_ioremap;
  1968. }
  1969. /* init mii data */
  1970. adapter->mii.dev = netdev;
  1971. adapter->mii.mdio_read = atl1e_mdio_read;
  1972. adapter->mii.mdio_write = atl1e_mdio_write;
  1973. adapter->mii.phy_id_mask = 0x1f;
  1974. adapter->mii.reg_num_mask = MDIO_REG_ADDR_MASK;
  1975. netif_napi_add(netdev, &adapter->napi, atl1e_clean, 64);
  1976. init_timer(&adapter->phy_config_timer);
  1977. adapter->phy_config_timer.function = atl1e_phy_config;
  1978. adapter->phy_config_timer.data = (unsigned long) adapter;
  1979. /* get user settings */
  1980. atl1e_check_options(adapter);
  1981. /*
  1982. * Mark all PCI regions associated with PCI device
  1983. * pdev as being reserved by owner atl1e_driver_name
  1984. * Enables bus-mastering on the device and calls
  1985. * pcibios_set_master to do the needed arch specific settings
  1986. */
  1987. atl1e_setup_pcicmd(pdev);
  1988. /* setup the private structure */
  1989. err = atl1e_sw_init(adapter);
  1990. if (err) {
  1991. netdev_err(netdev, "net device private data init failed\n");
  1992. goto err_sw_init;
  1993. }
  1994. /* Init GPHY as early as possible due to power saving issue */
  1995. atl1e_phy_init(&adapter->hw);
  1996. /* reset the controller to
  1997. * put the device in a known good starting state */
  1998. err = atl1e_reset_hw(&adapter->hw);
  1999. if (err) {
  2000. err = -EIO;
  2001. goto err_reset;
  2002. }
  2003. if (atl1e_read_mac_addr(&adapter->hw) != 0) {
  2004. err = -EIO;
  2005. netdev_err(netdev, "get mac address failed\n");
  2006. goto err_eeprom;
  2007. }
  2008. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  2009. netdev_dbg(netdev, "mac address : %pM\n", adapter->hw.mac_addr);
  2010. INIT_WORK(&adapter->reset_task, atl1e_reset_task);
  2011. INIT_WORK(&adapter->link_chg_task, atl1e_link_chg_task);
  2012. netif_set_gso_max_size(netdev, MAX_TSO_SEG_SIZE);
  2013. err = register_netdev(netdev);
  2014. if (err) {
  2015. netdev_err(netdev, "register netdevice failed\n");
  2016. goto err_register;
  2017. }
  2018. /* assume we have no link for now */
  2019. netif_stop_queue(netdev);
  2020. netif_carrier_off(netdev);
  2021. cards_found++;
  2022. return 0;
  2023. err_reset:
  2024. err_register:
  2025. err_sw_init:
  2026. err_eeprom:
  2027. iounmap(adapter->hw.hw_addr);
  2028. err_init_netdev:
  2029. err_ioremap:
  2030. free_netdev(netdev);
  2031. err_alloc_etherdev:
  2032. pci_release_regions(pdev);
  2033. err_pci_reg:
  2034. err_dma:
  2035. pci_disable_device(pdev);
  2036. return err;
  2037. }
  2038. /**
  2039. * atl1e_remove - Device Removal Routine
  2040. * @pdev: PCI device information struct
  2041. *
  2042. * atl1e_remove is called by the PCI subsystem to alert the driver
  2043. * that it should release a PCI device. The could be caused by a
  2044. * Hot-Plug event, or because the driver is going to be removed from
  2045. * memory.
  2046. */
  2047. static void atl1e_remove(struct pci_dev *pdev)
  2048. {
  2049. struct net_device *netdev = pci_get_drvdata(pdev);
  2050. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2051. /*
  2052. * flush_scheduled work may reschedule our watchdog task, so
  2053. * explicitly disable watchdog tasks from being rescheduled
  2054. */
  2055. set_bit(__AT_DOWN, &adapter->flags);
  2056. atl1e_del_timer(adapter);
  2057. atl1e_cancel_work(adapter);
  2058. unregister_netdev(netdev);
  2059. atl1e_free_ring_resources(adapter);
  2060. atl1e_force_ps(&adapter->hw);
  2061. iounmap(adapter->hw.hw_addr);
  2062. pci_release_regions(pdev);
  2063. free_netdev(netdev);
  2064. pci_disable_device(pdev);
  2065. }
  2066. /**
  2067. * atl1e_io_error_detected - called when PCI error is detected
  2068. * @pdev: Pointer to PCI device
  2069. * @state: The current pci connection state
  2070. *
  2071. * This function is called after a PCI bus error affecting
  2072. * this device has been detected.
  2073. */
  2074. static pci_ers_result_t
  2075. atl1e_io_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
  2076. {
  2077. struct net_device *netdev = pci_get_drvdata(pdev);
  2078. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2079. netif_device_detach(netdev);
  2080. if (state == pci_channel_io_perm_failure)
  2081. return PCI_ERS_RESULT_DISCONNECT;
  2082. if (netif_running(netdev))
  2083. atl1e_down(adapter);
  2084. pci_disable_device(pdev);
  2085. /* Request a slot slot reset. */
  2086. return PCI_ERS_RESULT_NEED_RESET;
  2087. }
  2088. /**
  2089. * atl1e_io_slot_reset - called after the pci bus has been reset.
  2090. * @pdev: Pointer to PCI device
  2091. *
  2092. * Restart the card from scratch, as if from a cold-boot. Implementation
  2093. * resembles the first-half of the e1000_resume routine.
  2094. */
  2095. static pci_ers_result_t atl1e_io_slot_reset(struct pci_dev *pdev)
  2096. {
  2097. struct net_device *netdev = pci_get_drvdata(pdev);
  2098. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2099. if (pci_enable_device(pdev)) {
  2100. netdev_err(adapter->netdev,
  2101. "Cannot re-enable PCI device after reset\n");
  2102. return PCI_ERS_RESULT_DISCONNECT;
  2103. }
  2104. pci_set_master(pdev);
  2105. pci_enable_wake(pdev, PCI_D3hot, 0);
  2106. pci_enable_wake(pdev, PCI_D3cold, 0);
  2107. atl1e_reset_hw(&adapter->hw);
  2108. return PCI_ERS_RESULT_RECOVERED;
  2109. }
  2110. /**
  2111. * atl1e_io_resume - called when traffic can start flowing again.
  2112. * @pdev: Pointer to PCI device
  2113. *
  2114. * This callback is called when the error recovery driver tells us that
  2115. * its OK to resume normal operation. Implementation resembles the
  2116. * second-half of the atl1e_resume routine.
  2117. */
  2118. static void atl1e_io_resume(struct pci_dev *pdev)
  2119. {
  2120. struct net_device *netdev = pci_get_drvdata(pdev);
  2121. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2122. if (netif_running(netdev)) {
  2123. if (atl1e_up(adapter)) {
  2124. netdev_err(adapter->netdev,
  2125. "can't bring device back up after reset\n");
  2126. return;
  2127. }
  2128. }
  2129. netif_device_attach(netdev);
  2130. }
  2131. static const struct pci_error_handlers atl1e_err_handler = {
  2132. .error_detected = atl1e_io_error_detected,
  2133. .slot_reset = atl1e_io_slot_reset,
  2134. .resume = atl1e_io_resume,
  2135. };
  2136. static struct pci_driver atl1e_driver = {
  2137. .name = atl1e_driver_name,
  2138. .id_table = atl1e_pci_tbl,
  2139. .probe = atl1e_probe,
  2140. .remove = atl1e_remove,
  2141. /* Power Management Hooks */
  2142. #ifdef CONFIG_PM
  2143. .suspend = atl1e_suspend,
  2144. .resume = atl1e_resume,
  2145. #endif
  2146. .shutdown = atl1e_shutdown,
  2147. .err_handler = &atl1e_err_handler
  2148. };
  2149. module_pci_driver(atl1e_driver);