Kconfig 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234
  1. menu "RAM/ROM/Flash chip drivers"
  2. depends on MTD!=n
  3. config MTD_CFI
  4. tristate "Detect flash chips by Common Flash Interface (CFI) probe"
  5. select MTD_GEN_PROBE
  6. select MTD_CFI_UTIL
  7. help
  8. The Common Flash Interface specification was developed by Intel,
  9. AMD and other flash manufactures that provides a universal method
  10. for probing the capabilities of flash devices. If you wish to
  11. support any device that is CFI-compliant, you need to enable this
  12. option. Visit <http://www.amd.com/products/nvd/overview/cfi.html>
  13. for more information on CFI.
  14. config MTD_JEDECPROBE
  15. tristate "Detect non-CFI AMD/JEDEC-compatible flash chips"
  16. select MTD_GEN_PROBE
  17. help
  18. This option enables JEDEC-style probing of flash chips which are not
  19. compatible with the Common Flash Interface, but will use the common
  20. CFI-targeted flash drivers for any chips which are identified which
  21. are in fact compatible in all but the probe method. This actually
  22. covers most AMD/Fujitsu-compatible chips and also non-CFI
  23. Intel chips.
  24. config MTD_GEN_PROBE
  25. tristate
  26. config MTD_CFI_ADV_OPTIONS
  27. bool "Flash chip driver advanced configuration options"
  28. depends on MTD_GEN_PROBE
  29. help
  30. If you need to specify a specific endianness for access to flash
  31. chips, or if you wish to reduce the size of the kernel by including
  32. support for only specific arrangements of flash chips, say 'Y'. This
  33. option does not directly affect the code, but will enable other
  34. configuration options which allow you to do so.
  35. If unsure, say 'N'.
  36. choice
  37. prompt "Flash cmd/query data swapping"
  38. depends on MTD_CFI_ADV_OPTIONS
  39. default MTD_CFI_NOSWAP
  40. ---help---
  41. This option defines the way in which the CPU attempts to arrange
  42. data bits when writing the 'magic' commands to the chips. Saying
  43. 'NO', which is the default when CONFIG_MTD_CFI_ADV_OPTIONS isn't
  44. enabled, means that the CPU will not do any swapping; the chips
  45. are expected to be wired to the CPU in 'host-endian' form.
  46. Specific arrangements are possible with the BIG_ENDIAN_BYTE and
  47. LITTLE_ENDIAN_BYTE, if the bytes are reversed.
  48. config MTD_CFI_NOSWAP
  49. bool "NO"
  50. config MTD_CFI_BE_BYTE_SWAP
  51. bool "BIG_ENDIAN_BYTE"
  52. config MTD_CFI_LE_BYTE_SWAP
  53. bool "LITTLE_ENDIAN_BYTE"
  54. endchoice
  55. config MTD_CFI_GEOMETRY
  56. bool "Specific CFI Flash geometry selection"
  57. depends on MTD_CFI_ADV_OPTIONS
  58. help
  59. This option does not affect the code directly, but will enable
  60. some other configuration options which would allow you to reduce
  61. the size of the kernel by including support for only certain
  62. arrangements of CFI chips. If unsure, say 'N' and all options
  63. which are supported by the current code will be enabled.
  64. config MTD_MAP_BANK_WIDTH_1
  65. bool "Support 8-bit buswidth" if MTD_CFI_GEOMETRY
  66. default y
  67. help
  68. If you wish to support CFI devices on a physical bus which is
  69. 8 bits wide, say 'Y'.
  70. config MTD_MAP_BANK_WIDTH_2
  71. bool "Support 16-bit buswidth" if MTD_CFI_GEOMETRY
  72. default y
  73. help
  74. If you wish to support CFI devices on a physical bus which is
  75. 16 bits wide, say 'Y'.
  76. config MTD_MAP_BANK_WIDTH_4
  77. bool "Support 32-bit buswidth" if MTD_CFI_GEOMETRY
  78. default y
  79. help
  80. If you wish to support CFI devices on a physical bus which is
  81. 32 bits wide, say 'Y'.
  82. config MTD_MAP_BANK_WIDTH_8
  83. bool "Support 64-bit buswidth" if MTD_CFI_GEOMETRY
  84. default n
  85. help
  86. If you wish to support CFI devices on a physical bus which is
  87. 64 bits wide, say 'Y'.
  88. config MTD_MAP_BANK_WIDTH_16
  89. bool "Support 128-bit buswidth" if MTD_CFI_GEOMETRY
  90. default n
  91. help
  92. If you wish to support CFI devices on a physical bus which is
  93. 128 bits wide, say 'Y'.
  94. config MTD_MAP_BANK_WIDTH_32
  95. bool "Support 256-bit buswidth" if MTD_CFI_GEOMETRY
  96. default n
  97. help
  98. If you wish to support CFI devices on a physical bus which is
  99. 256 bits wide, say 'Y'.
  100. config MTD_CFI_I1
  101. bool "Support 1-chip flash interleave" if MTD_CFI_GEOMETRY
  102. default y
  103. help
  104. If your flash chips are not interleaved - i.e. you only have one
  105. flash chip addressed by each bus cycle, then say 'Y'.
  106. config MTD_CFI_I2
  107. bool "Support 2-chip flash interleave" if MTD_CFI_GEOMETRY
  108. default y
  109. help
  110. If your flash chips are interleaved in pairs - i.e. you have two
  111. flash chips addressed by each bus cycle, then say 'Y'.
  112. config MTD_CFI_I4
  113. bool "Support 4-chip flash interleave" if MTD_CFI_GEOMETRY
  114. default n
  115. help
  116. If your flash chips are interleaved in fours - i.e. you have four
  117. flash chips addressed by each bus cycle, then say 'Y'.
  118. config MTD_CFI_I8
  119. bool "Support 8-chip flash interleave" if MTD_CFI_GEOMETRY
  120. default n
  121. help
  122. If your flash chips are interleaved in eights - i.e. you have eight
  123. flash chips addressed by each bus cycle, then say 'Y'.
  124. config MTD_OTP
  125. bool "Protection Registers aka one-time programmable (OTP) bits"
  126. depends on MTD_CFI_ADV_OPTIONS
  127. default n
  128. help
  129. This enables support for reading, writing and locking so called
  130. "Protection Registers" present on some flash chips.
  131. A subset of them are pre-programmed at the factory with a
  132. unique set of values. The rest is user-programmable.
  133. The user-programmable Protection Registers contain one-time
  134. programmable (OTP) bits; when programmed, register bits cannot be
  135. erased. Each Protection Register can be accessed multiple times to
  136. program individual bits, as long as the register remains unlocked.
  137. Each Protection Register has an associated Lock Register bit. When a
  138. Lock Register bit is programmed, the associated Protection Register
  139. can only be read; it can no longer be programmed. Additionally,
  140. because the Lock Register bits themselves are OTP, when programmed,
  141. Lock Register bits cannot be erased. Therefore, when a Protection
  142. Register is locked, it cannot be unlocked.
  143. This feature should therefore be used with extreme care. Any mistake
  144. in the programming of OTP bits will waste them.
  145. config MTD_CFI_INTELEXT
  146. tristate "Support for Intel/Sharp flash chips"
  147. depends on MTD_GEN_PROBE
  148. select MTD_CFI_UTIL
  149. help
  150. The Common Flash Interface defines a number of different command
  151. sets which a CFI-compliant chip may claim to implement. This code
  152. provides support for one of those command sets, used on Intel
  153. StrataFlash and other parts.
  154. config MTD_CFI_AMDSTD
  155. tristate "Support for AMD/Fujitsu/Spansion flash chips"
  156. depends on MTD_GEN_PROBE
  157. select MTD_CFI_UTIL
  158. help
  159. The Common Flash Interface defines a number of different command
  160. sets which a CFI-compliant chip may claim to implement. This code
  161. provides support for one of those command sets, used on chips
  162. including the AMD Am29LV320.
  163. config MTD_CFI_STAA
  164. tristate "Support for ST (Advanced Architecture) flash chips"
  165. depends on MTD_GEN_PROBE
  166. select MTD_CFI_UTIL
  167. help
  168. The Common Flash Interface defines a number of different command
  169. sets which a CFI-compliant chip may claim to implement. This code
  170. provides support for one of those command sets.
  171. config MTD_CFI_UTIL
  172. tristate
  173. config MTD_RAM
  174. tristate "Support for RAM chips in bus mapping"
  175. help
  176. This option enables basic support for RAM chips accessed through
  177. a bus mapping driver.
  178. config MTD_ROM
  179. tristate "Support for ROM chips in bus mapping"
  180. help
  181. This option enables basic support for ROM chips accessed through
  182. a bus mapping driver.
  183. config MTD_ABSENT
  184. tristate "Support for absent chips in bus mapping"
  185. help
  186. This option enables support for a dummy probing driver used to
  187. allocated placeholder MTD devices on systems that have socketed
  188. or removable media. Use of this driver as a fallback chip probe
  189. preserves the expected registration order of MTD device nodes on
  190. the system regardless of media presence. Device nodes created
  191. with this driver will return -ENODEV upon access.
  192. config MTD_XIP
  193. bool "XIP aware MTD support"
  194. depends on !SMP && (MTD_CFI_INTELEXT || MTD_CFI_AMDSTD) && ARCH_MTD_XIP
  195. default y if XIP_KERNEL
  196. help
  197. This allows MTD support to work with flash memory which is also
  198. used for XIP purposes. If you're not sure what this is all about
  199. then say N.
  200. endmenu