rtl8411.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500
  1. /* Driver for Realtek PCI-Express card reader
  2. *
  3. * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2, or (at your option) any
  8. * later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * Author:
  19. * Wei WANG <wei_wang@realsil.com.cn>
  20. * Roger Tseng <rogerable@realtek.com>
  21. */
  22. #include <linux/module.h>
  23. #include <linux/bitops.h>
  24. #include <linux/delay.h>
  25. #include <linux/mfd/rtsx_pci.h>
  26. #include "rtsx_pcr.h"
  27. static u8 rtl8411_get_ic_version(struct rtsx_pcr *pcr)
  28. {
  29. u8 val;
  30. rtsx_pci_read_register(pcr, SYS_VER, &val);
  31. return val & 0x0F;
  32. }
  33. static int rtl8411b_is_qfn48(struct rtsx_pcr *pcr)
  34. {
  35. u8 val = 0;
  36. rtsx_pci_read_register(pcr, RTL8411B_PACKAGE_MODE, &val);
  37. if (val & 0x2)
  38. return 1;
  39. else
  40. return 0;
  41. }
  42. static void rtl8411_fetch_vendor_settings(struct rtsx_pcr *pcr)
  43. {
  44. u32 reg1;
  45. u8 reg3;
  46. rtsx_pci_read_config_dword(pcr, PCR_SETTING_REG1, &reg1);
  47. dev_dbg(&(pcr->pci->dev), "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG1, reg1);
  48. if (!rtsx_vendor_setting_valid(reg1))
  49. return;
  50. pcr->aspm_en = rtsx_reg_to_aspm(reg1);
  51. pcr->sd30_drive_sel_1v8 =
  52. map_sd_drive(rtsx_reg_to_sd30_drive_sel_1v8(reg1));
  53. pcr->card_drive_sel &= 0x3F;
  54. pcr->card_drive_sel |= rtsx_reg_to_card_drive_sel(reg1);
  55. rtsx_pci_read_config_byte(pcr, PCR_SETTING_REG3, &reg3);
  56. dev_dbg(&(pcr->pci->dev), "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG3, reg3);
  57. pcr->sd30_drive_sel_3v3 = rtl8411_reg_to_sd30_drive_sel_3v3(reg3);
  58. }
  59. static void rtl8411b_fetch_vendor_settings(struct rtsx_pcr *pcr)
  60. {
  61. u32 reg;
  62. rtsx_pci_read_config_dword(pcr, PCR_SETTING_REG1, &reg);
  63. dev_dbg(&(pcr->pci->dev), "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG1, reg);
  64. if (!rtsx_vendor_setting_valid(reg))
  65. return;
  66. pcr->aspm_en = rtsx_reg_to_aspm(reg);
  67. pcr->sd30_drive_sel_1v8 =
  68. map_sd_drive(rtsx_reg_to_sd30_drive_sel_1v8(reg));
  69. pcr->sd30_drive_sel_3v3 =
  70. map_sd_drive(rtl8411b_reg_to_sd30_drive_sel_3v3(reg));
  71. }
  72. static void rtl8411_force_power_down(struct rtsx_pcr *pcr, u8 pm_state)
  73. {
  74. rtsx_pci_write_register(pcr, FPDCTL, 0x07, 0x07);
  75. }
  76. static int rtl8411_extra_init_hw(struct rtsx_pcr *pcr)
  77. {
  78. rtsx_pci_init_cmd(pcr);
  79. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_DRIVE_SEL,
  80. 0xFF, pcr->sd30_drive_sel_3v3);
  81. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CD_PAD_CTL,
  82. CD_DISABLE_MASK | CD_AUTO_DISABLE, CD_ENABLE);
  83. return rtsx_pci_send_cmd(pcr, 100);
  84. }
  85. static int rtl8411b_extra_init_hw(struct rtsx_pcr *pcr)
  86. {
  87. rtsx_pci_init_cmd(pcr);
  88. if (rtl8411b_is_qfn48(pcr))
  89. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  90. CARD_PULL_CTL3, 0xFF, 0xF5);
  91. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_DRIVE_SEL,
  92. 0xFF, pcr->sd30_drive_sel_3v3);
  93. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CD_PAD_CTL,
  94. CD_DISABLE_MASK | CD_AUTO_DISABLE, CD_ENABLE);
  95. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, FUNC_FORCE_CTL,
  96. 0x06, 0x00);
  97. return rtsx_pci_send_cmd(pcr, 100);
  98. }
  99. static int rtl8411_turn_on_led(struct rtsx_pcr *pcr)
  100. {
  101. return rtsx_pci_write_register(pcr, CARD_GPIO, 0x01, 0x00);
  102. }
  103. static int rtl8411_turn_off_led(struct rtsx_pcr *pcr)
  104. {
  105. return rtsx_pci_write_register(pcr, CARD_GPIO, 0x01, 0x01);
  106. }
  107. static int rtl8411_enable_auto_blink(struct rtsx_pcr *pcr)
  108. {
  109. return rtsx_pci_write_register(pcr, CARD_AUTO_BLINK, 0xFF, 0x0D);
  110. }
  111. static int rtl8411_disable_auto_blink(struct rtsx_pcr *pcr)
  112. {
  113. return rtsx_pci_write_register(pcr, CARD_AUTO_BLINK, 0x08, 0x00);
  114. }
  115. static int rtl8411_card_power_on(struct rtsx_pcr *pcr, int card)
  116. {
  117. int err;
  118. rtsx_pci_init_cmd(pcr);
  119. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_PWR_CTL,
  120. BPP_POWER_MASK, BPP_POWER_5_PERCENT_ON);
  121. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, LDO_CTL,
  122. BPP_LDO_POWB, BPP_LDO_SUSPEND);
  123. err = rtsx_pci_send_cmd(pcr, 100);
  124. if (err < 0)
  125. return err;
  126. /* To avoid too large in-rush current */
  127. udelay(150);
  128. err = rtsx_pci_write_register(pcr, CARD_PWR_CTL,
  129. BPP_POWER_MASK, BPP_POWER_10_PERCENT_ON);
  130. if (err < 0)
  131. return err;
  132. udelay(150);
  133. err = rtsx_pci_write_register(pcr, CARD_PWR_CTL,
  134. BPP_POWER_MASK, BPP_POWER_15_PERCENT_ON);
  135. if (err < 0)
  136. return err;
  137. udelay(150);
  138. err = rtsx_pci_write_register(pcr, CARD_PWR_CTL,
  139. BPP_POWER_MASK, BPP_POWER_ON);
  140. if (err < 0)
  141. return err;
  142. return rtsx_pci_write_register(pcr, LDO_CTL, BPP_LDO_POWB, BPP_LDO_ON);
  143. }
  144. static int rtl8411_card_power_off(struct rtsx_pcr *pcr, int card)
  145. {
  146. int err;
  147. err = rtsx_pci_write_register(pcr, CARD_PWR_CTL,
  148. BPP_POWER_MASK, BPP_POWER_OFF);
  149. if (err < 0)
  150. return err;
  151. return rtsx_pci_write_register(pcr, LDO_CTL,
  152. BPP_LDO_POWB, BPP_LDO_SUSPEND);
  153. }
  154. static int rtl8411_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage)
  155. {
  156. u8 mask, val;
  157. int err;
  158. mask = (BPP_REG_TUNED18 << BPP_TUNED18_SHIFT_8411) | BPP_PAD_MASK;
  159. if (voltage == OUTPUT_3V3) {
  160. err = rtsx_pci_write_register(pcr,
  161. SD30_DRIVE_SEL, 0x07, pcr->sd30_drive_sel_3v3);
  162. if (err < 0)
  163. return err;
  164. val = (BPP_ASIC_3V3 << BPP_TUNED18_SHIFT_8411) | BPP_PAD_3V3;
  165. } else if (voltage == OUTPUT_1V8) {
  166. err = rtsx_pci_write_register(pcr,
  167. SD30_DRIVE_SEL, 0x07, pcr->sd30_drive_sel_1v8);
  168. if (err < 0)
  169. return err;
  170. val = (BPP_ASIC_1V8 << BPP_TUNED18_SHIFT_8411) | BPP_PAD_1V8;
  171. } else {
  172. return -EINVAL;
  173. }
  174. return rtsx_pci_write_register(pcr, LDO_CTL, mask, val);
  175. }
  176. static unsigned int rtl8411_cd_deglitch(struct rtsx_pcr *pcr)
  177. {
  178. unsigned int card_exist;
  179. card_exist = rtsx_pci_readl(pcr, RTSX_BIPR);
  180. card_exist &= CARD_EXIST;
  181. if (!card_exist) {
  182. /* Enable card CD */
  183. rtsx_pci_write_register(pcr, CD_PAD_CTL,
  184. CD_DISABLE_MASK, CD_ENABLE);
  185. /* Enable card interrupt */
  186. rtsx_pci_write_register(pcr, EFUSE_CONTENT, 0xe0, 0x00);
  187. return 0;
  188. }
  189. if (hweight32(card_exist) > 1) {
  190. rtsx_pci_write_register(pcr, CARD_PWR_CTL,
  191. BPP_POWER_MASK, BPP_POWER_5_PERCENT_ON);
  192. msleep(100);
  193. card_exist = rtsx_pci_readl(pcr, RTSX_BIPR);
  194. if (card_exist & MS_EXIST)
  195. card_exist = MS_EXIST;
  196. else if (card_exist & SD_EXIST)
  197. card_exist = SD_EXIST;
  198. else
  199. card_exist = 0;
  200. rtsx_pci_write_register(pcr, CARD_PWR_CTL,
  201. BPP_POWER_MASK, BPP_POWER_OFF);
  202. dev_dbg(&(pcr->pci->dev),
  203. "After CD deglitch, card_exist = 0x%x\n",
  204. card_exist);
  205. }
  206. if (card_exist & MS_EXIST) {
  207. /* Disable SD interrupt */
  208. rtsx_pci_write_register(pcr, EFUSE_CONTENT, 0xe0, 0x40);
  209. rtsx_pci_write_register(pcr, CD_PAD_CTL,
  210. CD_DISABLE_MASK, MS_CD_EN_ONLY);
  211. } else if (card_exist & SD_EXIST) {
  212. /* Disable MS interrupt */
  213. rtsx_pci_write_register(pcr, EFUSE_CONTENT, 0xe0, 0x80);
  214. rtsx_pci_write_register(pcr, CD_PAD_CTL,
  215. CD_DISABLE_MASK, SD_CD_EN_ONLY);
  216. }
  217. return card_exist;
  218. }
  219. static int rtl8411_conv_clk_and_div_n(int input, int dir)
  220. {
  221. int output;
  222. if (dir == CLK_TO_DIV_N)
  223. output = input * 4 / 5 - 2;
  224. else
  225. output = (input + 2) * 5 / 4;
  226. return output;
  227. }
  228. static const struct pcr_ops rtl8411_pcr_ops = {
  229. .fetch_vendor_settings = rtl8411_fetch_vendor_settings,
  230. .extra_init_hw = rtl8411_extra_init_hw,
  231. .optimize_phy = NULL,
  232. .turn_on_led = rtl8411_turn_on_led,
  233. .turn_off_led = rtl8411_turn_off_led,
  234. .enable_auto_blink = rtl8411_enable_auto_blink,
  235. .disable_auto_blink = rtl8411_disable_auto_blink,
  236. .card_power_on = rtl8411_card_power_on,
  237. .card_power_off = rtl8411_card_power_off,
  238. .switch_output_voltage = rtl8411_switch_output_voltage,
  239. .cd_deglitch = rtl8411_cd_deglitch,
  240. .conv_clk_and_div_n = rtl8411_conv_clk_and_div_n,
  241. .force_power_down = rtl8411_force_power_down,
  242. };
  243. static const struct pcr_ops rtl8411b_pcr_ops = {
  244. .fetch_vendor_settings = rtl8411b_fetch_vendor_settings,
  245. .extra_init_hw = rtl8411b_extra_init_hw,
  246. .optimize_phy = NULL,
  247. .turn_on_led = rtl8411_turn_on_led,
  248. .turn_off_led = rtl8411_turn_off_led,
  249. .enable_auto_blink = rtl8411_enable_auto_blink,
  250. .disable_auto_blink = rtl8411_disable_auto_blink,
  251. .card_power_on = rtl8411_card_power_on,
  252. .card_power_off = rtl8411_card_power_off,
  253. .switch_output_voltage = rtl8411_switch_output_voltage,
  254. .cd_deglitch = rtl8411_cd_deglitch,
  255. .conv_clk_and_div_n = rtl8411_conv_clk_and_div_n,
  256. .force_power_down = rtl8411_force_power_down,
  257. };
  258. /* SD Pull Control Enable:
  259. * SD_DAT[3:0] ==> pull up
  260. * SD_CD ==> pull up
  261. * SD_WP ==> pull up
  262. * SD_CMD ==> pull up
  263. * SD_CLK ==> pull down
  264. */
  265. static const u32 rtl8411_sd_pull_ctl_enable_tbl[] = {
  266. RTSX_REG_PAIR(CARD_PULL_CTL1, 0xAA),
  267. RTSX_REG_PAIR(CARD_PULL_CTL2, 0xAA),
  268. RTSX_REG_PAIR(CARD_PULL_CTL3, 0xA9),
  269. RTSX_REG_PAIR(CARD_PULL_CTL4, 0x09),
  270. RTSX_REG_PAIR(CARD_PULL_CTL5, 0x09),
  271. RTSX_REG_PAIR(CARD_PULL_CTL6, 0x04),
  272. 0,
  273. };
  274. /* SD Pull Control Disable:
  275. * SD_DAT[3:0] ==> pull down
  276. * SD_CD ==> pull up
  277. * SD_WP ==> pull down
  278. * SD_CMD ==> pull down
  279. * SD_CLK ==> pull down
  280. */
  281. static const u32 rtl8411_sd_pull_ctl_disable_tbl[] = {
  282. RTSX_REG_PAIR(CARD_PULL_CTL1, 0x65),
  283. RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
  284. RTSX_REG_PAIR(CARD_PULL_CTL3, 0x95),
  285. RTSX_REG_PAIR(CARD_PULL_CTL4, 0x09),
  286. RTSX_REG_PAIR(CARD_PULL_CTL5, 0x05),
  287. RTSX_REG_PAIR(CARD_PULL_CTL6, 0x04),
  288. 0,
  289. };
  290. /* MS Pull Control Enable:
  291. * MS CD ==> pull up
  292. * others ==> pull down
  293. */
  294. static const u32 rtl8411_ms_pull_ctl_enable_tbl[] = {
  295. RTSX_REG_PAIR(CARD_PULL_CTL1, 0x65),
  296. RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
  297. RTSX_REG_PAIR(CARD_PULL_CTL3, 0x95),
  298. RTSX_REG_PAIR(CARD_PULL_CTL4, 0x05),
  299. RTSX_REG_PAIR(CARD_PULL_CTL5, 0x05),
  300. RTSX_REG_PAIR(CARD_PULL_CTL6, 0x04),
  301. 0,
  302. };
  303. /* MS Pull Control Disable:
  304. * MS CD ==> pull up
  305. * others ==> pull down
  306. */
  307. static const u32 rtl8411_ms_pull_ctl_disable_tbl[] = {
  308. RTSX_REG_PAIR(CARD_PULL_CTL1, 0x65),
  309. RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
  310. RTSX_REG_PAIR(CARD_PULL_CTL3, 0x95),
  311. RTSX_REG_PAIR(CARD_PULL_CTL4, 0x09),
  312. RTSX_REG_PAIR(CARD_PULL_CTL5, 0x05),
  313. RTSX_REG_PAIR(CARD_PULL_CTL6, 0x04),
  314. 0,
  315. };
  316. static const u32 rtl8411b_qfn64_sd_pull_ctl_enable_tbl[] = {
  317. RTSX_REG_PAIR(CARD_PULL_CTL1, 0xAA),
  318. RTSX_REG_PAIR(CARD_PULL_CTL2, 0xAA),
  319. RTSX_REG_PAIR(CARD_PULL_CTL3, 0x09 | 0xD0),
  320. RTSX_REG_PAIR(CARD_PULL_CTL4, 0x09 | 0x50),
  321. RTSX_REG_PAIR(CARD_PULL_CTL5, 0x05 | 0x50),
  322. RTSX_REG_PAIR(CARD_PULL_CTL6, 0x04 | 0x11),
  323. 0,
  324. };
  325. static const u32 rtl8411b_qfn48_sd_pull_ctl_enable_tbl[] = {
  326. RTSX_REG_PAIR(CARD_PULL_CTL2, 0xAA),
  327. RTSX_REG_PAIR(CARD_PULL_CTL3, 0x69 | 0x90),
  328. RTSX_REG_PAIR(CARD_PULL_CTL6, 0x08 | 0x11),
  329. 0,
  330. };
  331. static const u32 rtl8411b_qfn64_sd_pull_ctl_disable_tbl[] = {
  332. RTSX_REG_PAIR(CARD_PULL_CTL1, 0x65),
  333. RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
  334. RTSX_REG_PAIR(CARD_PULL_CTL3, 0x05 | 0xD0),
  335. RTSX_REG_PAIR(CARD_PULL_CTL4, 0x09 | 0x50),
  336. RTSX_REG_PAIR(CARD_PULL_CTL5, 0x05 | 0x50),
  337. RTSX_REG_PAIR(CARD_PULL_CTL6, 0x04 | 0x11),
  338. 0,
  339. };
  340. static const u32 rtl8411b_qfn48_sd_pull_ctl_disable_tbl[] = {
  341. RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
  342. RTSX_REG_PAIR(CARD_PULL_CTL3, 0x65 | 0x90),
  343. RTSX_REG_PAIR(CARD_PULL_CTL6, 0x04 | 0x11),
  344. 0,
  345. };
  346. static const u32 rtl8411b_qfn64_ms_pull_ctl_enable_tbl[] = {
  347. RTSX_REG_PAIR(CARD_PULL_CTL1, 0x65),
  348. RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
  349. RTSX_REG_PAIR(CARD_PULL_CTL3, 0x05 | 0xD0),
  350. RTSX_REG_PAIR(CARD_PULL_CTL4, 0x05 | 0x50),
  351. RTSX_REG_PAIR(CARD_PULL_CTL5, 0x05 | 0x50),
  352. RTSX_REG_PAIR(CARD_PULL_CTL6, 0x04 | 0x11),
  353. 0,
  354. };
  355. static const u32 rtl8411b_qfn48_ms_pull_ctl_enable_tbl[] = {
  356. RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
  357. RTSX_REG_PAIR(CARD_PULL_CTL3, 0x65 | 0x90),
  358. RTSX_REG_PAIR(CARD_PULL_CTL6, 0x04 | 0x11),
  359. 0,
  360. };
  361. static const u32 rtl8411b_qfn64_ms_pull_ctl_disable_tbl[] = {
  362. RTSX_REG_PAIR(CARD_PULL_CTL1, 0x65),
  363. RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
  364. RTSX_REG_PAIR(CARD_PULL_CTL3, 0x05 | 0xD0),
  365. RTSX_REG_PAIR(CARD_PULL_CTL4, 0x09 | 0x50),
  366. RTSX_REG_PAIR(CARD_PULL_CTL5, 0x05 | 0x50),
  367. RTSX_REG_PAIR(CARD_PULL_CTL6, 0x04 | 0x11),
  368. 0,
  369. };
  370. static const u32 rtl8411b_qfn48_ms_pull_ctl_disable_tbl[] = {
  371. RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
  372. RTSX_REG_PAIR(CARD_PULL_CTL3, 0x65 | 0x90),
  373. RTSX_REG_PAIR(CARD_PULL_CTL6, 0x04 | 0x11),
  374. 0,
  375. };
  376. void rtl8411_init_params(struct rtsx_pcr *pcr)
  377. {
  378. pcr->extra_caps = EXTRA_CAPS_SD_SDR50 | EXTRA_CAPS_SD_SDR104;
  379. pcr->num_slots = 2;
  380. pcr->ops = &rtl8411_pcr_ops;
  381. pcr->flags = 0;
  382. pcr->card_drive_sel = RTL8411_CARD_DRIVE_DEFAULT;
  383. pcr->sd30_drive_sel_1v8 = DRIVER_TYPE_B;
  384. pcr->sd30_drive_sel_3v3 = DRIVER_TYPE_D;
  385. pcr->aspm_en = ASPM_L1_EN;
  386. pcr->tx_initial_phase = SET_CLOCK_PHASE(23, 7, 14);
  387. pcr->rx_initial_phase = SET_CLOCK_PHASE(4, 3, 10);
  388. pcr->ic_version = rtl8411_get_ic_version(pcr);
  389. pcr->sd_pull_ctl_enable_tbl = rtl8411_sd_pull_ctl_enable_tbl;
  390. pcr->sd_pull_ctl_disable_tbl = rtl8411_sd_pull_ctl_disable_tbl;
  391. pcr->ms_pull_ctl_enable_tbl = rtl8411_ms_pull_ctl_enable_tbl;
  392. pcr->ms_pull_ctl_disable_tbl = rtl8411_ms_pull_ctl_disable_tbl;
  393. }
  394. void rtl8411b_init_params(struct rtsx_pcr *pcr)
  395. {
  396. pcr->extra_caps = EXTRA_CAPS_SD_SDR50 | EXTRA_CAPS_SD_SDR104;
  397. pcr->num_slots = 2;
  398. pcr->ops = &rtl8411b_pcr_ops;
  399. pcr->flags = 0;
  400. pcr->card_drive_sel = RTL8411_CARD_DRIVE_DEFAULT;
  401. pcr->sd30_drive_sel_1v8 = DRIVER_TYPE_B;
  402. pcr->sd30_drive_sel_3v3 = DRIVER_TYPE_D;
  403. pcr->aspm_en = ASPM_L1_EN;
  404. pcr->tx_initial_phase = SET_CLOCK_PHASE(23, 7, 14);
  405. pcr->rx_initial_phase = SET_CLOCK_PHASE(4, 3, 10);
  406. pcr->ic_version = rtl8411_get_ic_version(pcr);
  407. if (rtl8411b_is_qfn48(pcr)) {
  408. pcr->sd_pull_ctl_enable_tbl =
  409. rtl8411b_qfn48_sd_pull_ctl_enable_tbl;
  410. pcr->sd_pull_ctl_disable_tbl =
  411. rtl8411b_qfn48_sd_pull_ctl_disable_tbl;
  412. pcr->ms_pull_ctl_enable_tbl =
  413. rtl8411b_qfn48_ms_pull_ctl_enable_tbl;
  414. pcr->ms_pull_ctl_disable_tbl =
  415. rtl8411b_qfn48_ms_pull_ctl_disable_tbl;
  416. } else {
  417. pcr->sd_pull_ctl_enable_tbl =
  418. rtl8411b_qfn64_sd_pull_ctl_enable_tbl;
  419. pcr->sd_pull_ctl_disable_tbl =
  420. rtl8411b_qfn64_sd_pull_ctl_disable_tbl;
  421. pcr->ms_pull_ctl_enable_tbl =
  422. rtl8411b_qfn64_ms_pull_ctl_enable_tbl;
  423. pcr->ms_pull_ctl_disable_tbl =
  424. rtl8411b_qfn64_ms_pull_ctl_disable_tbl;
  425. }
  426. }