cx231xx-417.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996
  1. /*
  2. *
  3. * Support for a cx23417 mpeg encoder via cx231xx host port.
  4. *
  5. * (c) 2004 Jelle Foks <jelle@foks.us>
  6. * (c) 2004 Gerd Knorr <kraxel@bytesex.org>
  7. * (c) 2008 Steven Toth <stoth@linuxtv.org>
  8. * - CX23885/7/8 support
  9. *
  10. * Includes parts from the ivtv driver( http://ivtv.sourceforge.net/),
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. */
  26. #include <linux/module.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/init.h>
  29. #include <linux/fs.h>
  30. #include <linux/delay.h>
  31. #include <linux/device.h>
  32. #include <linux/firmware.h>
  33. #include <linux/vmalloc.h>
  34. #include <media/v4l2-common.h>
  35. #include <media/v4l2-ioctl.h>
  36. #include <media/v4l2-event.h>
  37. #include <media/cx2341x.h>
  38. #include <media/tuner.h>
  39. #include <linux/usb.h>
  40. #include "cx231xx.h"
  41. #define CX231xx_FIRM_IMAGE_SIZE 376836
  42. #define CX231xx_FIRM_IMAGE_NAME "v4l-cx23885-enc.fw"
  43. /* for polaris ITVC */
  44. #define ITVC_WRITE_DIR 0x03FDFC00
  45. #define ITVC_READ_DIR 0x0001FC00
  46. #define MCI_MEMORY_DATA_BYTE0 0x00
  47. #define MCI_MEMORY_DATA_BYTE1 0x08
  48. #define MCI_MEMORY_DATA_BYTE2 0x10
  49. #define MCI_MEMORY_DATA_BYTE3 0x18
  50. #define MCI_MEMORY_ADDRESS_BYTE2 0x20
  51. #define MCI_MEMORY_ADDRESS_BYTE1 0x28
  52. #define MCI_MEMORY_ADDRESS_BYTE0 0x30
  53. #define MCI_REGISTER_DATA_BYTE0 0x40
  54. #define MCI_REGISTER_DATA_BYTE1 0x48
  55. #define MCI_REGISTER_DATA_BYTE2 0x50
  56. #define MCI_REGISTER_DATA_BYTE3 0x58
  57. #define MCI_REGISTER_ADDRESS_BYTE0 0x60
  58. #define MCI_REGISTER_ADDRESS_BYTE1 0x68
  59. #define MCI_REGISTER_MODE 0x70
  60. /* Read and write modes for polaris ITVC */
  61. #define MCI_MODE_REGISTER_READ 0x000
  62. #define MCI_MODE_REGISTER_WRITE 0x100
  63. #define MCI_MODE_MEMORY_READ 0x000
  64. #define MCI_MODE_MEMORY_WRITE 0x4000
  65. static unsigned int mpegbufs = 8;
  66. module_param(mpegbufs, int, 0644);
  67. MODULE_PARM_DESC(mpegbufs, "number of mpeg buffers, range 2-32");
  68. static unsigned int mpeglines = 128;
  69. module_param(mpeglines, int, 0644);
  70. MODULE_PARM_DESC(mpeglines, "number of lines in an MPEG buffer, range 2-32");
  71. static unsigned int mpeglinesize = 512;
  72. module_param(mpeglinesize, int, 0644);
  73. MODULE_PARM_DESC(mpeglinesize,
  74. "number of bytes in each line of an MPEG buffer, range 512-1024");
  75. static unsigned int v4l_debug = 1;
  76. module_param(v4l_debug, int, 0644);
  77. MODULE_PARM_DESC(v4l_debug, "enable V4L debug messages");
  78. #define dprintk(level, fmt, arg...)\
  79. do { if (v4l_debug >= level) \
  80. pr_info("%s: " fmt, \
  81. (dev) ? dev->name : "cx231xx[?]", ## arg); \
  82. } while (0)
  83. static struct cx231xx_tvnorm cx231xx_tvnorms[] = {
  84. {
  85. .name = "NTSC-M",
  86. .id = V4L2_STD_NTSC_M,
  87. }, {
  88. .name = "NTSC-JP",
  89. .id = V4L2_STD_NTSC_M_JP,
  90. }, {
  91. .name = "PAL-BG",
  92. .id = V4L2_STD_PAL_BG,
  93. }, {
  94. .name = "PAL-DK",
  95. .id = V4L2_STD_PAL_DK,
  96. }, {
  97. .name = "PAL-I",
  98. .id = V4L2_STD_PAL_I,
  99. }, {
  100. .name = "PAL-M",
  101. .id = V4L2_STD_PAL_M,
  102. }, {
  103. .name = "PAL-N",
  104. .id = V4L2_STD_PAL_N,
  105. }, {
  106. .name = "PAL-Nc",
  107. .id = V4L2_STD_PAL_Nc,
  108. }, {
  109. .name = "PAL-60",
  110. .id = V4L2_STD_PAL_60,
  111. }, {
  112. .name = "SECAM-L",
  113. .id = V4L2_STD_SECAM_L,
  114. }, {
  115. .name = "SECAM-DK",
  116. .id = V4L2_STD_SECAM_DK,
  117. }
  118. };
  119. /* ------------------------------------------------------------------ */
  120. enum cx231xx_capture_type {
  121. CX231xx_MPEG_CAPTURE,
  122. CX231xx_RAW_CAPTURE,
  123. CX231xx_RAW_PASSTHRU_CAPTURE
  124. };
  125. enum cx231xx_capture_bits {
  126. CX231xx_RAW_BITS_NONE = 0x00,
  127. CX231xx_RAW_BITS_YUV_CAPTURE = 0x01,
  128. CX231xx_RAW_BITS_PCM_CAPTURE = 0x02,
  129. CX231xx_RAW_BITS_VBI_CAPTURE = 0x04,
  130. CX231xx_RAW_BITS_PASSTHRU_CAPTURE = 0x08,
  131. CX231xx_RAW_BITS_TO_HOST_CAPTURE = 0x10
  132. };
  133. enum cx231xx_capture_end {
  134. CX231xx_END_AT_GOP, /* stop at the end of gop, generate irq */
  135. CX231xx_END_NOW, /* stop immediately, no irq */
  136. };
  137. enum cx231xx_framerate {
  138. CX231xx_FRAMERATE_NTSC_30, /* NTSC: 30fps */
  139. CX231xx_FRAMERATE_PAL_25 /* PAL: 25fps */
  140. };
  141. enum cx231xx_stream_port {
  142. CX231xx_OUTPUT_PORT_MEMORY,
  143. CX231xx_OUTPUT_PORT_STREAMING,
  144. CX231xx_OUTPUT_PORT_SERIAL
  145. };
  146. enum cx231xx_data_xfer_status {
  147. CX231xx_MORE_BUFFERS_FOLLOW,
  148. CX231xx_LAST_BUFFER,
  149. };
  150. enum cx231xx_picture_mask {
  151. CX231xx_PICTURE_MASK_NONE,
  152. CX231xx_PICTURE_MASK_I_FRAMES,
  153. CX231xx_PICTURE_MASK_I_P_FRAMES = 0x3,
  154. CX231xx_PICTURE_MASK_ALL_FRAMES = 0x7,
  155. };
  156. enum cx231xx_vbi_mode_bits {
  157. CX231xx_VBI_BITS_SLICED,
  158. CX231xx_VBI_BITS_RAW,
  159. };
  160. enum cx231xx_vbi_insertion_bits {
  161. CX231xx_VBI_BITS_INSERT_IN_XTENSION_USR_DATA,
  162. CX231xx_VBI_BITS_INSERT_IN_PRIVATE_PACKETS = 0x1 << 1,
  163. CX231xx_VBI_BITS_SEPARATE_STREAM = 0x2 << 1,
  164. CX231xx_VBI_BITS_SEPARATE_STREAM_USR_DATA = 0x4 << 1,
  165. CX231xx_VBI_BITS_SEPARATE_STREAM_PRV_DATA = 0x5 << 1,
  166. };
  167. enum cx231xx_dma_unit {
  168. CX231xx_DMA_BYTES,
  169. CX231xx_DMA_FRAMES,
  170. };
  171. enum cx231xx_dma_transfer_status_bits {
  172. CX231xx_DMA_TRANSFER_BITS_DONE = 0x01,
  173. CX231xx_DMA_TRANSFER_BITS_ERROR = 0x04,
  174. CX231xx_DMA_TRANSFER_BITS_LL_ERROR = 0x10,
  175. };
  176. enum cx231xx_pause {
  177. CX231xx_PAUSE_ENCODING,
  178. CX231xx_RESUME_ENCODING,
  179. };
  180. enum cx231xx_copyright {
  181. CX231xx_COPYRIGHT_OFF,
  182. CX231xx_COPYRIGHT_ON,
  183. };
  184. enum cx231xx_notification_type {
  185. CX231xx_NOTIFICATION_REFRESH,
  186. };
  187. enum cx231xx_notification_status {
  188. CX231xx_NOTIFICATION_OFF,
  189. CX231xx_NOTIFICATION_ON,
  190. };
  191. enum cx231xx_notification_mailbox {
  192. CX231xx_NOTIFICATION_NO_MAILBOX = -1,
  193. };
  194. enum cx231xx_field1_lines {
  195. CX231xx_FIELD1_SAA7114 = 0x00EF, /* 239 */
  196. CX231xx_FIELD1_SAA7115 = 0x00F0, /* 240 */
  197. CX231xx_FIELD1_MICRONAS = 0x0105, /* 261 */
  198. };
  199. enum cx231xx_field2_lines {
  200. CX231xx_FIELD2_SAA7114 = 0x00EF, /* 239 */
  201. CX231xx_FIELD2_SAA7115 = 0x00F0, /* 240 */
  202. CX231xx_FIELD2_MICRONAS = 0x0106, /* 262 */
  203. };
  204. enum cx231xx_custom_data_type {
  205. CX231xx_CUSTOM_EXTENSION_USR_DATA,
  206. CX231xx_CUSTOM_PRIVATE_PACKET,
  207. };
  208. enum cx231xx_mute {
  209. CX231xx_UNMUTE,
  210. CX231xx_MUTE,
  211. };
  212. enum cx231xx_mute_video_mask {
  213. CX231xx_MUTE_VIDEO_V_MASK = 0x0000FF00,
  214. CX231xx_MUTE_VIDEO_U_MASK = 0x00FF0000,
  215. CX231xx_MUTE_VIDEO_Y_MASK = 0xFF000000,
  216. };
  217. enum cx231xx_mute_video_shift {
  218. CX231xx_MUTE_VIDEO_V_SHIFT = 8,
  219. CX231xx_MUTE_VIDEO_U_SHIFT = 16,
  220. CX231xx_MUTE_VIDEO_Y_SHIFT = 24,
  221. };
  222. /* defines below are from ivtv-driver.h */
  223. #define IVTV_CMD_HW_BLOCKS_RST 0xFFFFFFFF
  224. /* Firmware API commands */
  225. #define IVTV_API_STD_TIMEOUT 500
  226. /* Registers */
  227. /* IVTV_REG_OFFSET */
  228. #define IVTV_REG_ENC_SDRAM_REFRESH (0x07F8)
  229. #define IVTV_REG_ENC_SDRAM_PRECHARGE (0x07FC)
  230. #define IVTV_REG_SPU (0x9050)
  231. #define IVTV_REG_HW_BLOCKS (0x9054)
  232. #define IVTV_REG_VPU (0x9058)
  233. #define IVTV_REG_APU (0xA064)
  234. /*
  235. * Bit definitions for MC417_RWD and MC417_OEN registers
  236. *
  237. * bits 31-16
  238. *+-----------+
  239. *| Reserved |
  240. *|+-----------+
  241. *| bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8
  242. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  243. *|| MIWR# | MIRD# | MICS# |MIRDY# |MIADDR3|MIADDR2|MIADDR1|MIADDR0|
  244. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  245. *| bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0
  246. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  247. *||MIDATA7|MIDATA6|MIDATA5|MIDATA4|MIDATA3|MIDATA2|MIDATA1|MIDATA0|
  248. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  249. */
  250. #define MC417_MIWR 0x8000
  251. #define MC417_MIRD 0x4000
  252. #define MC417_MICS 0x2000
  253. #define MC417_MIRDY 0x1000
  254. #define MC417_MIADDR 0x0F00
  255. #define MC417_MIDATA 0x00FF
  256. /* Bit definitions for MC417_CTL register ****
  257. *bits 31-6 bits 5-4 bit 3 bits 2-1 Bit 0
  258. *+--------+-------------+--------+--------------+------------+
  259. *|Reserved|MC417_SPD_CTL|Reserved|MC417_GPIO_SEL|UART_GPIO_EN|
  260. *+--------+-------------+--------+--------------+------------+
  261. */
  262. #define MC417_SPD_CTL(x) (((x) << 4) & 0x00000030)
  263. #define MC417_GPIO_SEL(x) (((x) << 1) & 0x00000006)
  264. #define MC417_UART_GPIO_EN 0x00000001
  265. /* Values for speed control */
  266. #define MC417_SPD_CTL_SLOW 0x1
  267. #define MC417_SPD_CTL_MEDIUM 0x0
  268. #define MC417_SPD_CTL_FAST 0x3 /* b'1x, but we use b'11 */
  269. /* Values for GPIO select */
  270. #define MC417_GPIO_SEL_GPIO3 0x3
  271. #define MC417_GPIO_SEL_GPIO2 0x2
  272. #define MC417_GPIO_SEL_GPIO1 0x1
  273. #define MC417_GPIO_SEL_GPIO0 0x0
  274. #define CX23417_GPIO_MASK 0xFC0003FF
  275. static int set_itvc_reg(struct cx231xx *dev, u32 gpio_direction, u32 value)
  276. {
  277. int status = 0;
  278. u32 _gpio_direction = 0;
  279. _gpio_direction = _gpio_direction & CX23417_GPIO_MASK;
  280. _gpio_direction = _gpio_direction | gpio_direction;
  281. status = cx231xx_send_gpio_cmd(dev, _gpio_direction,
  282. (u8 *)&value, 4, 0, 0);
  283. return status;
  284. }
  285. static int get_itvc_reg(struct cx231xx *dev, u32 gpio_direction, u32 *val_ptr)
  286. {
  287. int status = 0;
  288. u32 _gpio_direction = 0;
  289. _gpio_direction = _gpio_direction & CX23417_GPIO_MASK;
  290. _gpio_direction = _gpio_direction | gpio_direction;
  291. status = cx231xx_send_gpio_cmd(dev, _gpio_direction,
  292. (u8 *)val_ptr, 4, 0, 1);
  293. return status;
  294. }
  295. static int wait_for_mci_complete(struct cx231xx *dev)
  296. {
  297. u32 gpio;
  298. u32 gpio_direction = 0;
  299. u8 count = 0;
  300. get_itvc_reg(dev, gpio_direction, &gpio);
  301. while (!(gpio&0x020000)) {
  302. msleep(10);
  303. get_itvc_reg(dev, gpio_direction, &gpio);
  304. if (count++ > 100) {
  305. dprintk(3, "ERROR: Timeout - gpio=%x\n", gpio);
  306. return -1;
  307. }
  308. }
  309. return 0;
  310. }
  311. static int mc417_register_write(struct cx231xx *dev, u16 address, u32 value)
  312. {
  313. u32 temp;
  314. int status = 0;
  315. temp = 0x82 | MCI_REGISTER_DATA_BYTE0 | ((value & 0x000000FF) << 8);
  316. temp = temp << 10;
  317. status = set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  318. if (status < 0)
  319. return status;
  320. temp = temp | (0x05 << 10);
  321. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  322. /*write data byte 1;*/
  323. temp = 0x82 | MCI_REGISTER_DATA_BYTE1 | (value & 0x0000FF00);
  324. temp = temp << 10;
  325. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  326. temp = temp | (0x05 << 10);
  327. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  328. /*write data byte 2;*/
  329. temp = 0x82 | MCI_REGISTER_DATA_BYTE2 | ((value & 0x00FF0000) >> 8);
  330. temp = temp << 10;
  331. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  332. temp = temp | (0x05 << 10);
  333. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  334. /*write data byte 3;*/
  335. temp = 0x82 | MCI_REGISTER_DATA_BYTE3 | ((value & 0xFF000000) >> 16);
  336. temp = temp << 10;
  337. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  338. temp = temp | (0x05 << 10);
  339. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  340. /*write address byte 0;*/
  341. temp = 0x82 | MCI_REGISTER_ADDRESS_BYTE0 | ((address & 0x000000FF) << 8);
  342. temp = temp << 10;
  343. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  344. temp = temp | (0x05 << 10);
  345. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  346. /*write address byte 1;*/
  347. temp = 0x82 | MCI_REGISTER_ADDRESS_BYTE1 | (address & 0x0000FF00);
  348. temp = temp << 10;
  349. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  350. temp = temp | (0x05 << 10);
  351. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  352. /*Write that the mode is write.*/
  353. temp = 0x82 | MCI_REGISTER_MODE | MCI_MODE_REGISTER_WRITE;
  354. temp = temp << 10;
  355. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  356. temp = temp | (0x05 << 10);
  357. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  358. return wait_for_mci_complete(dev);
  359. }
  360. static int mc417_register_read(struct cx231xx *dev, u16 address, u32 *value)
  361. {
  362. /*write address byte 0;*/
  363. u32 temp;
  364. u32 return_value = 0;
  365. int ret = 0;
  366. temp = 0x82 | MCI_REGISTER_ADDRESS_BYTE0 | ((address & 0x00FF) << 8);
  367. temp = temp << 10;
  368. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  369. temp = temp | ((0x05) << 10);
  370. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  371. /*write address byte 1;*/
  372. temp = 0x82 | MCI_REGISTER_ADDRESS_BYTE1 | (address & 0xFF00);
  373. temp = temp << 10;
  374. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  375. temp = temp | ((0x05) << 10);
  376. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  377. /*write that the mode is read;*/
  378. temp = 0x82 | MCI_REGISTER_MODE | MCI_MODE_REGISTER_READ;
  379. temp = temp << 10;
  380. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  381. temp = temp | ((0x05) << 10);
  382. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  383. /*wait for the MIRDY line to be asserted ,
  384. signalling that the read is done;*/
  385. ret = wait_for_mci_complete(dev);
  386. /*switch the DATA- GPIO to input mode;*/
  387. /*Read data byte 0;*/
  388. temp = (0x82 | MCI_REGISTER_DATA_BYTE0) << 10;
  389. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  390. temp = ((0x81 | MCI_REGISTER_DATA_BYTE0) << 10);
  391. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  392. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  393. return_value |= ((temp & 0x03FC0000) >> 18);
  394. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  395. /* Read data byte 1;*/
  396. temp = (0x82 | MCI_REGISTER_DATA_BYTE1) << 10;
  397. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  398. temp = ((0x81 | MCI_REGISTER_DATA_BYTE1) << 10);
  399. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  400. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  401. return_value |= ((temp & 0x03FC0000) >> 10);
  402. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  403. /*Read data byte 2;*/
  404. temp = (0x82 | MCI_REGISTER_DATA_BYTE2) << 10;
  405. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  406. temp = ((0x81 | MCI_REGISTER_DATA_BYTE2) << 10);
  407. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  408. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  409. return_value |= ((temp & 0x03FC0000) >> 2);
  410. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  411. /*Read data byte 3;*/
  412. temp = (0x82 | MCI_REGISTER_DATA_BYTE3) << 10;
  413. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  414. temp = ((0x81 | MCI_REGISTER_DATA_BYTE3) << 10);
  415. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  416. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  417. return_value |= ((temp & 0x03FC0000) << 6);
  418. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  419. *value = return_value;
  420. return ret;
  421. }
  422. static int mc417_memory_write(struct cx231xx *dev, u32 address, u32 value)
  423. {
  424. /*write data byte 0;*/
  425. u32 temp;
  426. int ret = 0;
  427. temp = 0x82 | MCI_MEMORY_DATA_BYTE0 | ((value & 0x000000FF) << 8);
  428. temp = temp << 10;
  429. ret = set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  430. if (ret < 0)
  431. return ret;
  432. temp = temp | (0x05 << 10);
  433. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  434. /*write data byte 1;*/
  435. temp = 0x82 | MCI_MEMORY_DATA_BYTE1 | (value & 0x0000FF00);
  436. temp = temp << 10;
  437. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  438. temp = temp | (0x05 << 10);
  439. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  440. /*write data byte 2;*/
  441. temp = 0x82 | MCI_MEMORY_DATA_BYTE2 | ((value & 0x00FF0000) >> 8);
  442. temp = temp << 10;
  443. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  444. temp = temp | (0x05 << 10);
  445. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  446. /*write data byte 3;*/
  447. temp = 0x82 | MCI_MEMORY_DATA_BYTE3 | ((value & 0xFF000000) >> 16);
  448. temp = temp << 10;
  449. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  450. temp = temp | (0x05 << 10);
  451. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  452. /* write address byte 2;*/
  453. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_WRITE |
  454. ((address & 0x003F0000) >> 8);
  455. temp = temp << 10;
  456. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  457. temp = temp | (0x05 << 10);
  458. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  459. /* write address byte 1;*/
  460. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
  461. temp = temp << 10;
  462. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  463. temp = temp | (0x05 << 10);
  464. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  465. /* write address byte 0;*/
  466. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE0 | ((address & 0x00FF) << 8);
  467. temp = temp << 10;
  468. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  469. temp = temp | (0x05 << 10);
  470. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  471. /*wait for MIRDY line;*/
  472. wait_for_mci_complete(dev);
  473. return 0;
  474. }
  475. static int mc417_memory_read(struct cx231xx *dev, u32 address, u32 *value)
  476. {
  477. u32 temp = 0;
  478. u32 return_value = 0;
  479. int ret = 0;
  480. /*write address byte 2;*/
  481. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_READ |
  482. ((address & 0x003F0000) >> 8);
  483. temp = temp << 10;
  484. ret = set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  485. if (ret < 0)
  486. return ret;
  487. temp = temp | (0x05 << 10);
  488. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  489. /*write address byte 1*/
  490. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
  491. temp = temp << 10;
  492. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  493. temp = temp | (0x05 << 10);
  494. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  495. /*write address byte 0*/
  496. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE0 | ((address & 0x00FF) << 8);
  497. temp = temp << 10;
  498. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  499. temp = temp | (0x05 << 10);
  500. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  501. /*Wait for MIRDY line*/
  502. ret = wait_for_mci_complete(dev);
  503. /*Read data byte 3;*/
  504. temp = (0x82 | MCI_MEMORY_DATA_BYTE3) << 10;
  505. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  506. temp = ((0x81 | MCI_MEMORY_DATA_BYTE3) << 10);
  507. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  508. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  509. return_value |= ((temp & 0x03FC0000) << 6);
  510. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  511. /*Read data byte 2;*/
  512. temp = (0x82 | MCI_MEMORY_DATA_BYTE2) << 10;
  513. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  514. temp = ((0x81 | MCI_MEMORY_DATA_BYTE2) << 10);
  515. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  516. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  517. return_value |= ((temp & 0x03FC0000) >> 2);
  518. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  519. /* Read data byte 1;*/
  520. temp = (0x82 | MCI_MEMORY_DATA_BYTE1) << 10;
  521. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  522. temp = ((0x81 | MCI_MEMORY_DATA_BYTE1) << 10);
  523. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  524. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  525. return_value |= ((temp & 0x03FC0000) >> 10);
  526. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  527. /*Read data byte 0;*/
  528. temp = (0x82 | MCI_MEMORY_DATA_BYTE0) << 10;
  529. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  530. temp = ((0x81 | MCI_MEMORY_DATA_BYTE0) << 10);
  531. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  532. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  533. return_value |= ((temp & 0x03FC0000) >> 18);
  534. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  535. *value = return_value;
  536. return ret;
  537. }
  538. /* ------------------------------------------------------------------ */
  539. /* MPEG encoder API */
  540. static char *cmd_to_str(int cmd)
  541. {
  542. switch (cmd) {
  543. case CX2341X_ENC_PING_FW:
  544. return "PING_FW";
  545. case CX2341X_ENC_START_CAPTURE:
  546. return "START_CAPTURE";
  547. case CX2341X_ENC_STOP_CAPTURE:
  548. return "STOP_CAPTURE";
  549. case CX2341X_ENC_SET_AUDIO_ID:
  550. return "SET_AUDIO_ID";
  551. case CX2341X_ENC_SET_VIDEO_ID:
  552. return "SET_VIDEO_ID";
  553. case CX2341X_ENC_SET_PCR_ID:
  554. return "SET_PCR_PID";
  555. case CX2341X_ENC_SET_FRAME_RATE:
  556. return "SET_FRAME_RATE";
  557. case CX2341X_ENC_SET_FRAME_SIZE:
  558. return "SET_FRAME_SIZE";
  559. case CX2341X_ENC_SET_BIT_RATE:
  560. return "SET_BIT_RATE";
  561. case CX2341X_ENC_SET_GOP_PROPERTIES:
  562. return "SET_GOP_PROPERTIES";
  563. case CX2341X_ENC_SET_ASPECT_RATIO:
  564. return "SET_ASPECT_RATIO";
  565. case CX2341X_ENC_SET_DNR_FILTER_MODE:
  566. return "SET_DNR_FILTER_PROPS";
  567. case CX2341X_ENC_SET_DNR_FILTER_PROPS:
  568. return "SET_DNR_FILTER_PROPS";
  569. case CX2341X_ENC_SET_CORING_LEVELS:
  570. return "SET_CORING_LEVELS";
  571. case CX2341X_ENC_SET_SPATIAL_FILTER_TYPE:
  572. return "SET_SPATIAL_FILTER_TYPE";
  573. case CX2341X_ENC_SET_VBI_LINE:
  574. return "SET_VBI_LINE";
  575. case CX2341X_ENC_SET_STREAM_TYPE:
  576. return "SET_STREAM_TYPE";
  577. case CX2341X_ENC_SET_OUTPUT_PORT:
  578. return "SET_OUTPUT_PORT";
  579. case CX2341X_ENC_SET_AUDIO_PROPERTIES:
  580. return "SET_AUDIO_PROPERTIES";
  581. case CX2341X_ENC_HALT_FW:
  582. return "HALT_FW";
  583. case CX2341X_ENC_GET_VERSION:
  584. return "GET_VERSION";
  585. case CX2341X_ENC_SET_GOP_CLOSURE:
  586. return "SET_GOP_CLOSURE";
  587. case CX2341X_ENC_GET_SEQ_END:
  588. return "GET_SEQ_END";
  589. case CX2341X_ENC_SET_PGM_INDEX_INFO:
  590. return "SET_PGM_INDEX_INFO";
  591. case CX2341X_ENC_SET_VBI_CONFIG:
  592. return "SET_VBI_CONFIG";
  593. case CX2341X_ENC_SET_DMA_BLOCK_SIZE:
  594. return "SET_DMA_BLOCK_SIZE";
  595. case CX2341X_ENC_GET_PREV_DMA_INFO_MB_10:
  596. return "GET_PREV_DMA_INFO_MB_10";
  597. case CX2341X_ENC_GET_PREV_DMA_INFO_MB_9:
  598. return "GET_PREV_DMA_INFO_MB_9";
  599. case CX2341X_ENC_SCHED_DMA_TO_HOST:
  600. return "SCHED_DMA_TO_HOST";
  601. case CX2341X_ENC_INITIALIZE_INPUT:
  602. return "INITIALIZE_INPUT";
  603. case CX2341X_ENC_SET_FRAME_DROP_RATE:
  604. return "SET_FRAME_DROP_RATE";
  605. case CX2341X_ENC_PAUSE_ENCODER:
  606. return "PAUSE_ENCODER";
  607. case CX2341X_ENC_REFRESH_INPUT:
  608. return "REFRESH_INPUT";
  609. case CX2341X_ENC_SET_COPYRIGHT:
  610. return "SET_COPYRIGHT";
  611. case CX2341X_ENC_SET_EVENT_NOTIFICATION:
  612. return "SET_EVENT_NOTIFICATION";
  613. case CX2341X_ENC_SET_NUM_VSYNC_LINES:
  614. return "SET_NUM_VSYNC_LINES";
  615. case CX2341X_ENC_SET_PLACEHOLDER:
  616. return "SET_PLACEHOLDER";
  617. case CX2341X_ENC_MUTE_VIDEO:
  618. return "MUTE_VIDEO";
  619. case CX2341X_ENC_MUTE_AUDIO:
  620. return "MUTE_AUDIO";
  621. case CX2341X_ENC_MISC:
  622. return "MISC";
  623. default:
  624. return "UNKNOWN";
  625. }
  626. }
  627. static int cx231xx_mbox_func(void *priv, u32 command, int in, int out,
  628. u32 data[CX2341X_MBOX_MAX_DATA])
  629. {
  630. struct cx231xx *dev = priv;
  631. unsigned long timeout;
  632. u32 value, flag, retval = 0;
  633. int i;
  634. dprintk(3, "%s: command(0x%X) = %s\n", __func__, command,
  635. cmd_to_str(command));
  636. /* this may not be 100% safe if we can't read any memory location
  637. without side effects */
  638. mc417_memory_read(dev, dev->cx23417_mailbox - 4, &value);
  639. if (value != 0x12345678) {
  640. dprintk(3, "Firmware and/or mailbox pointer not initialized or corrupted, signature = 0x%x, cmd = %s\n",
  641. value, cmd_to_str(command));
  642. return -EIO;
  643. }
  644. /* This read looks at 32 bits, but flag is only 8 bits.
  645. * Seems we also bail if CMD or TIMEOUT bytes are set???
  646. */
  647. mc417_memory_read(dev, dev->cx23417_mailbox, &flag);
  648. if (flag) {
  649. dprintk(3, "ERROR: Mailbox appears to be in use (%x), cmd = %s\n",
  650. flag, cmd_to_str(command));
  651. return -EBUSY;
  652. }
  653. flag |= 1; /* tell 'em we're working on it */
  654. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  655. /* write command + args + fill remaining with zeros */
  656. /* command code */
  657. mc417_memory_write(dev, dev->cx23417_mailbox + 1, command);
  658. mc417_memory_write(dev, dev->cx23417_mailbox + 3,
  659. IVTV_API_STD_TIMEOUT); /* timeout */
  660. for (i = 0; i < in; i++) {
  661. mc417_memory_write(dev, dev->cx23417_mailbox + 4 + i, data[i]);
  662. dprintk(3, "API Input %d = %d\n", i, data[i]);
  663. }
  664. for (; i < CX2341X_MBOX_MAX_DATA; i++)
  665. mc417_memory_write(dev, dev->cx23417_mailbox + 4 + i, 0);
  666. flag |= 3; /* tell 'em we're done writing */
  667. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  668. /* wait for firmware to handle the API command */
  669. timeout = jiffies + msecs_to_jiffies(10);
  670. for (;;) {
  671. mc417_memory_read(dev, dev->cx23417_mailbox, &flag);
  672. if (0 != (flag & 4))
  673. break;
  674. if (time_after(jiffies, timeout)) {
  675. dprintk(3, "ERROR: API Mailbox timeout\n");
  676. return -EIO;
  677. }
  678. udelay(10);
  679. }
  680. /* read output values */
  681. for (i = 0; i < out; i++) {
  682. mc417_memory_read(dev, dev->cx23417_mailbox + 4 + i, data + i);
  683. dprintk(3, "API Output %d = %d\n", i, data[i]);
  684. }
  685. mc417_memory_read(dev, dev->cx23417_mailbox + 2, &retval);
  686. dprintk(3, "API result = %d\n", retval);
  687. flag = 0;
  688. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  689. return 0;
  690. }
  691. /* We don't need to call the API often, so using just one
  692. * mailbox will probably suffice
  693. */
  694. static int cx231xx_api_cmd(struct cx231xx *dev, u32 command,
  695. u32 inputcnt, u32 outputcnt, ...)
  696. {
  697. u32 data[CX2341X_MBOX_MAX_DATA];
  698. va_list vargs;
  699. int i, err;
  700. dprintk(3, "%s() cmds = 0x%08x\n", __func__, command);
  701. va_start(vargs, outputcnt);
  702. for (i = 0; i < inputcnt; i++)
  703. data[i] = va_arg(vargs, int);
  704. err = cx231xx_mbox_func(dev, command, inputcnt, outputcnt, data);
  705. for (i = 0; i < outputcnt; i++) {
  706. int *vptr = va_arg(vargs, int *);
  707. *vptr = data[i];
  708. }
  709. va_end(vargs);
  710. return err;
  711. }
  712. static int cx231xx_find_mailbox(struct cx231xx *dev)
  713. {
  714. u32 signature[4] = {
  715. 0x12345678, 0x34567812, 0x56781234, 0x78123456
  716. };
  717. int signaturecnt = 0;
  718. u32 value;
  719. int i;
  720. int ret = 0;
  721. dprintk(2, "%s()\n", __func__);
  722. for (i = 0; i < 0x100; i++) {/*CX231xx_FIRM_IMAGE_SIZE*/
  723. ret = mc417_memory_read(dev, i, &value);
  724. if (ret < 0)
  725. return ret;
  726. if (value == signature[signaturecnt])
  727. signaturecnt++;
  728. else
  729. signaturecnt = 0;
  730. if (4 == signaturecnt) {
  731. dprintk(1, "Mailbox signature found at 0x%x\n", i + 1);
  732. return i + 1;
  733. }
  734. }
  735. dprintk(3, "Mailbox signature values not found!\n");
  736. return -1;
  737. }
  738. static void mci_write_memory_to_gpio(struct cx231xx *dev, u32 address, u32 value,
  739. u32 *p_fw_image)
  740. {
  741. u32 temp = 0;
  742. int i = 0;
  743. temp = 0x82 | MCI_MEMORY_DATA_BYTE0 | ((value & 0x000000FF) << 8);
  744. temp = temp << 10;
  745. *p_fw_image = temp;
  746. p_fw_image++;
  747. temp = temp | (0x05 << 10);
  748. *p_fw_image = temp;
  749. p_fw_image++;
  750. /*write data byte 1;*/
  751. temp = 0x82 | MCI_MEMORY_DATA_BYTE1 | (value & 0x0000FF00);
  752. temp = temp << 10;
  753. *p_fw_image = temp;
  754. p_fw_image++;
  755. temp = temp | (0x05 << 10);
  756. *p_fw_image = temp;
  757. p_fw_image++;
  758. /*write data byte 2;*/
  759. temp = 0x82 | MCI_MEMORY_DATA_BYTE2 | ((value & 0x00FF0000) >> 8);
  760. temp = temp << 10;
  761. *p_fw_image = temp;
  762. p_fw_image++;
  763. temp = temp | (0x05 << 10);
  764. *p_fw_image = temp;
  765. p_fw_image++;
  766. /*write data byte 3;*/
  767. temp = 0x82 | MCI_MEMORY_DATA_BYTE3 | ((value & 0xFF000000) >> 16);
  768. temp = temp << 10;
  769. *p_fw_image = temp;
  770. p_fw_image++;
  771. temp = temp | (0x05 << 10);
  772. *p_fw_image = temp;
  773. p_fw_image++;
  774. /* write address byte 2;*/
  775. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_WRITE |
  776. ((address & 0x003F0000) >> 8);
  777. temp = temp << 10;
  778. *p_fw_image = temp;
  779. p_fw_image++;
  780. temp = temp | (0x05 << 10);
  781. *p_fw_image = temp;
  782. p_fw_image++;
  783. /* write address byte 1;*/
  784. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
  785. temp = temp << 10;
  786. *p_fw_image = temp;
  787. p_fw_image++;
  788. temp = temp | (0x05 << 10);
  789. *p_fw_image = temp;
  790. p_fw_image++;
  791. /* write address byte 0;*/
  792. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE0 | ((address & 0x00FF) << 8);
  793. temp = temp << 10;
  794. *p_fw_image = temp;
  795. p_fw_image++;
  796. temp = temp | (0x05 << 10);
  797. *p_fw_image = temp;
  798. p_fw_image++;
  799. for (i = 0; i < 6; i++) {
  800. *p_fw_image = 0xFFFFFFFF;
  801. p_fw_image++;
  802. }
  803. }
  804. static int cx231xx_load_firmware(struct cx231xx *dev)
  805. {
  806. static const unsigned char magic[8] = {
  807. 0xa7, 0x0d, 0x00, 0x00, 0x66, 0xbb, 0x55, 0xaa
  808. };
  809. const struct firmware *firmware;
  810. int i, retval = 0;
  811. u32 value = 0;
  812. u32 gpio_output = 0;
  813. /*u32 checksum = 0;*/
  814. /*u32 *dataptr;*/
  815. u32 transfer_size = 0;
  816. u32 fw_data = 0;
  817. u32 address = 0;
  818. /*u32 current_fw[800];*/
  819. u32 *p_current_fw, *p_fw;
  820. u32 *p_fw_data;
  821. int frame = 0;
  822. u16 _buffer_size = 4096;
  823. u8 *p_buffer;
  824. p_current_fw = vmalloc(1884180 * 4);
  825. p_fw = p_current_fw;
  826. if (p_current_fw == NULL) {
  827. dprintk(2, "FAIL!!!\n");
  828. return -1;
  829. }
  830. p_buffer = vmalloc(4096);
  831. if (p_buffer == NULL) {
  832. dprintk(2, "FAIL!!!\n");
  833. return -1;
  834. }
  835. dprintk(2, "%s()\n", __func__);
  836. /* Save GPIO settings before reset of APU */
  837. retval |= mc417_memory_read(dev, 0x9020, &gpio_output);
  838. retval |= mc417_memory_read(dev, 0x900C, &value);
  839. retval = mc417_register_write(dev,
  840. IVTV_REG_VPU, 0xFFFFFFED);
  841. retval |= mc417_register_write(dev,
  842. IVTV_REG_HW_BLOCKS, IVTV_CMD_HW_BLOCKS_RST);
  843. retval |= mc417_register_write(dev,
  844. IVTV_REG_ENC_SDRAM_REFRESH, 0x80000800);
  845. retval |= mc417_register_write(dev,
  846. IVTV_REG_ENC_SDRAM_PRECHARGE, 0x1A);
  847. retval |= mc417_register_write(dev,
  848. IVTV_REG_APU, 0);
  849. if (retval != 0) {
  850. pr_err("%s: Error with mc417_register_write\n", __func__);
  851. return -1;
  852. }
  853. retval = request_firmware(&firmware, CX231xx_FIRM_IMAGE_NAME,
  854. &dev->udev->dev);
  855. if (retval != 0) {
  856. pr_err("ERROR: Hotplug firmware request failed (%s).\n",
  857. CX231xx_FIRM_IMAGE_NAME);
  858. pr_err("Please fix your hotplug setup, the board will not work without firmware loaded!\n");
  859. return -1;
  860. }
  861. if (firmware->size != CX231xx_FIRM_IMAGE_SIZE) {
  862. pr_err("ERROR: Firmware size mismatch (have %zd, expected %d)\n",
  863. firmware->size, CX231xx_FIRM_IMAGE_SIZE);
  864. release_firmware(firmware);
  865. return -1;
  866. }
  867. if (0 != memcmp(firmware->data, magic, 8)) {
  868. pr_err("ERROR: Firmware magic mismatch, wrong file?\n");
  869. release_firmware(firmware);
  870. return -1;
  871. }
  872. initGPIO(dev);
  873. /* transfer to the chip */
  874. dprintk(2, "Loading firmware to GPIO...\n");
  875. p_fw_data = (u32 *)firmware->data;
  876. dprintk(2, "firmware->size=%zd\n", firmware->size);
  877. for (transfer_size = 0; transfer_size < firmware->size;
  878. transfer_size += 4) {
  879. fw_data = *p_fw_data;
  880. mci_write_memory_to_gpio(dev, address, fw_data, p_current_fw);
  881. address = address + 1;
  882. p_current_fw += 20;
  883. p_fw_data += 1;
  884. }
  885. /*download the firmware by ep5-out*/
  886. for (frame = 0; frame < (int)(CX231xx_FIRM_IMAGE_SIZE*20/_buffer_size);
  887. frame++) {
  888. for (i = 0; i < _buffer_size; i++) {
  889. *(p_buffer + i) = (u8)(*(p_fw + (frame * 128 * 8 + (i / 4))) & 0x000000FF);
  890. i++;
  891. *(p_buffer + i) = (u8)((*(p_fw + (frame * 128 * 8 + (i / 4))) & 0x0000FF00) >> 8);
  892. i++;
  893. *(p_buffer + i) = (u8)((*(p_fw + (frame * 128 * 8 + (i / 4))) & 0x00FF0000) >> 16);
  894. i++;
  895. *(p_buffer + i) = (u8)((*(p_fw + (frame * 128 * 8 + (i / 4))) & 0xFF000000) >> 24);
  896. }
  897. cx231xx_ep5_bulkout(dev, p_buffer, _buffer_size);
  898. }
  899. p_current_fw = p_fw;
  900. vfree(p_current_fw);
  901. p_current_fw = NULL;
  902. uninitGPIO(dev);
  903. release_firmware(firmware);
  904. dprintk(1, "Firmware upload successful.\n");
  905. retval |= mc417_register_write(dev, IVTV_REG_HW_BLOCKS,
  906. IVTV_CMD_HW_BLOCKS_RST);
  907. if (retval < 0) {
  908. pr_err("%s: Error with mc417_register_write\n",
  909. __func__);
  910. return retval;
  911. }
  912. /* F/W power up disturbs the GPIOs, restore state */
  913. retval |= mc417_register_write(dev, 0x9020, gpio_output);
  914. retval |= mc417_register_write(dev, 0x900C, value);
  915. retval |= mc417_register_read(dev, IVTV_REG_VPU, &value);
  916. retval |= mc417_register_write(dev, IVTV_REG_VPU, value & 0xFFFFFFE8);
  917. if (retval < 0) {
  918. pr_err("%s: Error with mc417_register_write\n",
  919. __func__);
  920. return retval;
  921. }
  922. return 0;
  923. }
  924. static void cx231xx_417_check_encoder(struct cx231xx *dev)
  925. {
  926. u32 status, seq;
  927. status = 0;
  928. seq = 0;
  929. cx231xx_api_cmd(dev, CX2341X_ENC_GET_SEQ_END, 0, 2, &status, &seq);
  930. dprintk(1, "%s() status = %d, seq = %d\n", __func__, status, seq);
  931. }
  932. static void cx231xx_codec_settings(struct cx231xx *dev)
  933. {
  934. dprintk(1, "%s()\n", __func__);
  935. /* assign frame size */
  936. cx231xx_api_cmd(dev, CX2341X_ENC_SET_FRAME_SIZE, 2, 0,
  937. dev->ts1.height, dev->ts1.width);
  938. dev->mpeg_ctrl_handler.width = dev->ts1.width;
  939. dev->mpeg_ctrl_handler.height = dev->ts1.height;
  940. cx2341x_handler_setup(&dev->mpeg_ctrl_handler);
  941. cx231xx_api_cmd(dev, CX2341X_ENC_MISC, 2, 0, 3, 1);
  942. cx231xx_api_cmd(dev, CX2341X_ENC_MISC, 2, 0, 4, 1);
  943. }
  944. static int cx231xx_initialize_codec(struct cx231xx *dev)
  945. {
  946. int version;
  947. int retval;
  948. u32 i;
  949. u32 val = 0;
  950. dprintk(1, "%s()\n", __func__);
  951. cx231xx_disable656(dev);
  952. retval = cx231xx_api_cmd(dev, CX2341X_ENC_PING_FW, 0, 0); /* ping */
  953. if (retval < 0) {
  954. dprintk(2, "%s() PING OK\n", __func__);
  955. retval = cx231xx_load_firmware(dev);
  956. if (retval < 0) {
  957. pr_err("%s() f/w load failed\n", __func__);
  958. return retval;
  959. }
  960. retval = cx231xx_find_mailbox(dev);
  961. if (retval < 0) {
  962. pr_err("%s() mailbox < 0, error\n",
  963. __func__);
  964. return -1;
  965. }
  966. dev->cx23417_mailbox = retval;
  967. retval = cx231xx_api_cmd(dev, CX2341X_ENC_PING_FW, 0, 0);
  968. if (retval < 0) {
  969. pr_err("ERROR: cx23417 firmware ping failed!\n");
  970. return -1;
  971. }
  972. retval = cx231xx_api_cmd(dev, CX2341X_ENC_GET_VERSION, 0, 1,
  973. &version);
  974. if (retval < 0) {
  975. pr_err("ERROR: cx23417 firmware get encoder: version failed!\n");
  976. return -1;
  977. }
  978. dprintk(1, "cx23417 firmware version is 0x%08x\n", version);
  979. msleep(200);
  980. }
  981. for (i = 0; i < 1; i++) {
  982. retval = mc417_register_read(dev, 0x20f8, &val);
  983. dprintk(3, "***before enable656() VIM Capture Lines = %d ***\n",
  984. val);
  985. if (retval < 0)
  986. return retval;
  987. }
  988. cx231xx_enable656(dev);
  989. /* stop mpeg capture */
  990. cx231xx_api_cmd(dev, CX2341X_ENC_STOP_CAPTURE,
  991. 3, 0, 1, 3, 4);
  992. cx231xx_codec_settings(dev);
  993. msleep(60);
  994. /* cx231xx_api_cmd(dev, CX2341X_ENC_SET_NUM_VSYNC_LINES, 2, 0,
  995. CX231xx_FIELD1_SAA7115, CX231xx_FIELD2_SAA7115);
  996. cx231xx_api_cmd(dev, CX2341X_ENC_SET_PLACEHOLDER, 12, 0,
  997. CX231xx_CUSTOM_EXTENSION_USR_DATA, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  998. 0, 0);
  999. */
  1000. #if 0
  1001. /* TODO */
  1002. u32 data[7];
  1003. /* Setup to capture VBI */
  1004. data[0] = 0x0001BD00;
  1005. data[1] = 1; /* frames per interrupt */
  1006. data[2] = 4; /* total bufs */
  1007. data[3] = 0x91559155; /* start codes */
  1008. data[4] = 0x206080C0; /* stop codes */
  1009. data[5] = 6; /* lines */
  1010. data[6] = 64; /* BPL */
  1011. cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_CONFIG, 7, 0, data[0], data[1],
  1012. data[2], data[3], data[4], data[5], data[6]);
  1013. for (i = 2; i <= 24; i++) {
  1014. int valid;
  1015. valid = ((i >= 19) && (i <= 21));
  1016. cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_LINE, 5, 0, i,
  1017. valid, 0 , 0, 0);
  1018. cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_LINE, 5, 0,
  1019. i | 0x80000000, valid, 0, 0, 0);
  1020. }
  1021. #endif
  1022. /* cx231xx_api_cmd(dev, CX2341X_ENC_MUTE_AUDIO, 1, 0, CX231xx_UNMUTE);
  1023. msleep(60);
  1024. */
  1025. /* initialize the video input */
  1026. retval = cx231xx_api_cmd(dev, CX2341X_ENC_INITIALIZE_INPUT, 0, 0);
  1027. if (retval < 0)
  1028. return retval;
  1029. msleep(60);
  1030. /* Enable VIP style pixel invalidation so we work with scaled mode */
  1031. mc417_memory_write(dev, 2120, 0x00000080);
  1032. /* start capturing to the host interface */
  1033. retval = cx231xx_api_cmd(dev, CX2341X_ENC_START_CAPTURE, 2, 0,
  1034. CX231xx_MPEG_CAPTURE, CX231xx_RAW_BITS_NONE);
  1035. if (retval < 0)
  1036. return retval;
  1037. msleep(10);
  1038. for (i = 0; i < 1; i++) {
  1039. mc417_register_read(dev, 0x20f8, &val);
  1040. dprintk(3, "***VIM Capture Lines =%d ***\n", val);
  1041. }
  1042. return 0;
  1043. }
  1044. /* ------------------------------------------------------------------ */
  1045. static int bb_buf_setup(struct videobuf_queue *q,
  1046. unsigned int *count, unsigned int *size)
  1047. {
  1048. struct cx231xx_fh *fh = q->priv_data;
  1049. fh->dev->ts1.ts_packet_size = mpeglinesize;
  1050. fh->dev->ts1.ts_packet_count = mpeglines;
  1051. *size = fh->dev->ts1.ts_packet_size * fh->dev->ts1.ts_packet_count;
  1052. *count = mpegbufs;
  1053. return 0;
  1054. }
  1055. static void free_buffer(struct videobuf_queue *vq, struct cx231xx_buffer *buf)
  1056. {
  1057. struct cx231xx_fh *fh = vq->priv_data;
  1058. struct cx231xx *dev = fh->dev;
  1059. unsigned long flags = 0;
  1060. if (in_interrupt())
  1061. BUG();
  1062. spin_lock_irqsave(&dev->video_mode.slock, flags);
  1063. if (dev->USE_ISO) {
  1064. if (dev->video_mode.isoc_ctl.buf == buf)
  1065. dev->video_mode.isoc_ctl.buf = NULL;
  1066. } else {
  1067. if (dev->video_mode.bulk_ctl.buf == buf)
  1068. dev->video_mode.bulk_ctl.buf = NULL;
  1069. }
  1070. spin_unlock_irqrestore(&dev->video_mode.slock, flags);
  1071. videobuf_waiton(vq, &buf->vb, 0, 0);
  1072. videobuf_vmalloc_free(&buf->vb);
  1073. buf->vb.state = VIDEOBUF_NEEDS_INIT;
  1074. }
  1075. static void buffer_copy(struct cx231xx *dev, char *data, int len, struct urb *urb,
  1076. struct cx231xx_dmaqueue *dma_q)
  1077. {
  1078. void *vbuf;
  1079. struct cx231xx_buffer *buf;
  1080. u32 tail_data = 0;
  1081. char *p_data;
  1082. if (dma_q->mpeg_buffer_done == 0) {
  1083. if (list_empty(&dma_q->active))
  1084. return;
  1085. buf = list_entry(dma_q->active.next,
  1086. struct cx231xx_buffer, vb.queue);
  1087. dev->video_mode.isoc_ctl.buf = buf;
  1088. dma_q->mpeg_buffer_done = 1;
  1089. }
  1090. /* Fill buffer */
  1091. buf = dev->video_mode.isoc_ctl.buf;
  1092. vbuf = videobuf_to_vmalloc(&buf->vb);
  1093. if ((dma_q->mpeg_buffer_completed+len) <
  1094. mpeglines*mpeglinesize) {
  1095. if (dma_q->add_ps_package_head ==
  1096. CX231XX_NEED_ADD_PS_PACKAGE_HEAD) {
  1097. memcpy(vbuf+dma_q->mpeg_buffer_completed,
  1098. dma_q->ps_head, 3);
  1099. dma_q->mpeg_buffer_completed =
  1100. dma_q->mpeg_buffer_completed + 3;
  1101. dma_q->add_ps_package_head =
  1102. CX231XX_NONEED_PS_PACKAGE_HEAD;
  1103. }
  1104. memcpy(vbuf+dma_q->mpeg_buffer_completed, data, len);
  1105. dma_q->mpeg_buffer_completed =
  1106. dma_q->mpeg_buffer_completed + len;
  1107. } else {
  1108. dma_q->mpeg_buffer_done = 0;
  1109. tail_data =
  1110. mpeglines*mpeglinesize - dma_q->mpeg_buffer_completed;
  1111. memcpy(vbuf+dma_q->mpeg_buffer_completed,
  1112. data, tail_data);
  1113. buf->vb.state = VIDEOBUF_DONE;
  1114. buf->vb.field_count++;
  1115. v4l2_get_timestamp(&buf->vb.ts);
  1116. list_del(&buf->vb.queue);
  1117. wake_up(&buf->vb.done);
  1118. dma_q->mpeg_buffer_completed = 0;
  1119. if (len - tail_data > 0) {
  1120. p_data = data + tail_data;
  1121. dma_q->left_data_count = len - tail_data;
  1122. memcpy(dma_q->p_left_data,
  1123. p_data, len - tail_data);
  1124. }
  1125. }
  1126. }
  1127. static void buffer_filled(char *data, int len, struct urb *urb,
  1128. struct cx231xx_dmaqueue *dma_q)
  1129. {
  1130. void *vbuf;
  1131. struct cx231xx_buffer *buf;
  1132. if (list_empty(&dma_q->active))
  1133. return;
  1134. buf = list_entry(dma_q->active.next,
  1135. struct cx231xx_buffer, vb.queue);
  1136. /* Fill buffer */
  1137. vbuf = videobuf_to_vmalloc(&buf->vb);
  1138. memcpy(vbuf, data, len);
  1139. buf->vb.state = VIDEOBUF_DONE;
  1140. buf->vb.field_count++;
  1141. v4l2_get_timestamp(&buf->vb.ts);
  1142. list_del(&buf->vb.queue);
  1143. wake_up(&buf->vb.done);
  1144. }
  1145. static int cx231xx_isoc_copy(struct cx231xx *dev, struct urb *urb)
  1146. {
  1147. struct cx231xx_dmaqueue *dma_q = urb->context;
  1148. unsigned char *p_buffer;
  1149. u32 buffer_size = 0;
  1150. u32 i = 0;
  1151. for (i = 0; i < urb->number_of_packets; i++) {
  1152. if (dma_q->left_data_count > 0) {
  1153. buffer_copy(dev, dma_q->p_left_data,
  1154. dma_q->left_data_count, urb, dma_q);
  1155. dma_q->mpeg_buffer_completed = dma_q->left_data_count;
  1156. dma_q->left_data_count = 0;
  1157. }
  1158. p_buffer = urb->transfer_buffer +
  1159. urb->iso_frame_desc[i].offset;
  1160. buffer_size = urb->iso_frame_desc[i].actual_length;
  1161. if (buffer_size > 0)
  1162. buffer_copy(dev, p_buffer, buffer_size, urb, dma_q);
  1163. }
  1164. return 0;
  1165. }
  1166. static int cx231xx_bulk_copy(struct cx231xx *dev, struct urb *urb)
  1167. {
  1168. struct cx231xx_dmaqueue *dma_q = urb->context;
  1169. unsigned char *p_buffer, *buffer;
  1170. u32 buffer_size = 0;
  1171. p_buffer = urb->transfer_buffer;
  1172. buffer_size = urb->actual_length;
  1173. buffer = kmalloc(buffer_size, GFP_ATOMIC);
  1174. memcpy(buffer, dma_q->ps_head, 3);
  1175. memcpy(buffer+3, p_buffer, buffer_size-3);
  1176. memcpy(dma_q->ps_head, p_buffer+buffer_size-3, 3);
  1177. p_buffer = buffer;
  1178. buffer_filled(p_buffer, buffer_size, urb, dma_q);
  1179. kfree(buffer);
  1180. return 0;
  1181. }
  1182. static int bb_buf_prepare(struct videobuf_queue *q,
  1183. struct videobuf_buffer *vb, enum v4l2_field field)
  1184. {
  1185. struct cx231xx_fh *fh = q->priv_data;
  1186. struct cx231xx_buffer *buf =
  1187. container_of(vb, struct cx231xx_buffer, vb);
  1188. struct cx231xx *dev = fh->dev;
  1189. int rc = 0, urb_init = 0;
  1190. int size = fh->dev->ts1.ts_packet_size * fh->dev->ts1.ts_packet_count;
  1191. if (0 != buf->vb.baddr && buf->vb.bsize < size)
  1192. return -EINVAL;
  1193. buf->vb.width = fh->dev->ts1.ts_packet_size;
  1194. buf->vb.height = fh->dev->ts1.ts_packet_count;
  1195. buf->vb.size = size;
  1196. buf->vb.field = field;
  1197. if (VIDEOBUF_NEEDS_INIT == buf->vb.state) {
  1198. rc = videobuf_iolock(q, &buf->vb, NULL);
  1199. if (rc < 0)
  1200. goto fail;
  1201. }
  1202. if (dev->USE_ISO) {
  1203. if (!dev->video_mode.isoc_ctl.num_bufs)
  1204. urb_init = 1;
  1205. } else {
  1206. if (!dev->video_mode.bulk_ctl.num_bufs)
  1207. urb_init = 1;
  1208. }
  1209. /*cx231xx_info("urb_init=%d dev->video_mode.max_pkt_size=%d\n",
  1210. urb_init, dev->video_mode.max_pkt_size);*/
  1211. dev->mode_tv = 1;
  1212. if (urb_init) {
  1213. rc = cx231xx_set_mode(dev, CX231XX_DIGITAL_MODE);
  1214. rc = cx231xx_unmute_audio(dev);
  1215. if (dev->USE_ISO) {
  1216. cx231xx_set_alt_setting(dev, INDEX_TS1, 4);
  1217. rc = cx231xx_init_isoc(dev, mpeglines,
  1218. mpegbufs,
  1219. dev->ts1_mode.max_pkt_size,
  1220. cx231xx_isoc_copy);
  1221. } else {
  1222. cx231xx_set_alt_setting(dev, INDEX_TS1, 0);
  1223. rc = cx231xx_init_bulk(dev, mpeglines,
  1224. mpegbufs,
  1225. dev->ts1_mode.max_pkt_size,
  1226. cx231xx_bulk_copy);
  1227. }
  1228. if (rc < 0)
  1229. goto fail;
  1230. }
  1231. buf->vb.state = VIDEOBUF_PREPARED;
  1232. return 0;
  1233. fail:
  1234. free_buffer(q, buf);
  1235. return rc;
  1236. }
  1237. static void bb_buf_queue(struct videobuf_queue *q,
  1238. struct videobuf_buffer *vb)
  1239. {
  1240. struct cx231xx_fh *fh = q->priv_data;
  1241. struct cx231xx_buffer *buf =
  1242. container_of(vb, struct cx231xx_buffer, vb);
  1243. struct cx231xx *dev = fh->dev;
  1244. struct cx231xx_dmaqueue *vidq = &dev->video_mode.vidq;
  1245. buf->vb.state = VIDEOBUF_QUEUED;
  1246. list_add_tail(&buf->vb.queue, &vidq->active);
  1247. }
  1248. static void bb_buf_release(struct videobuf_queue *q,
  1249. struct videobuf_buffer *vb)
  1250. {
  1251. struct cx231xx_buffer *buf =
  1252. container_of(vb, struct cx231xx_buffer, vb);
  1253. /*struct cx231xx_fh *fh = q->priv_data;*/
  1254. /*struct cx231xx *dev = (struct cx231xx *)fh->dev;*/
  1255. free_buffer(q, buf);
  1256. }
  1257. static struct videobuf_queue_ops cx231xx_qops = {
  1258. .buf_setup = bb_buf_setup,
  1259. .buf_prepare = bb_buf_prepare,
  1260. .buf_queue = bb_buf_queue,
  1261. .buf_release = bb_buf_release,
  1262. };
  1263. /* ------------------------------------------------------------------ */
  1264. static int vidioc_g_std(struct file *file, void *fh0, v4l2_std_id *norm)
  1265. {
  1266. struct cx231xx_fh *fh = file->private_data;
  1267. struct cx231xx *dev = fh->dev;
  1268. *norm = dev->encodernorm.id;
  1269. return 0;
  1270. }
  1271. static int vidioc_s_std(struct file *file, void *priv, v4l2_std_id id)
  1272. {
  1273. struct cx231xx_fh *fh = file->private_data;
  1274. struct cx231xx *dev = fh->dev;
  1275. unsigned int i;
  1276. for (i = 0; i < ARRAY_SIZE(cx231xx_tvnorms); i++)
  1277. if (id & cx231xx_tvnorms[i].id)
  1278. break;
  1279. if (i == ARRAY_SIZE(cx231xx_tvnorms))
  1280. return -EINVAL;
  1281. dev->encodernorm = cx231xx_tvnorms[i];
  1282. if (dev->encodernorm.id & 0xb000) {
  1283. dprintk(3, "encodernorm set to NTSC\n");
  1284. dev->norm = V4L2_STD_NTSC;
  1285. dev->ts1.height = 480;
  1286. cx2341x_handler_set_50hz(&dev->mpeg_ctrl_handler, false);
  1287. } else {
  1288. dprintk(3, "encodernorm set to PAL\n");
  1289. dev->norm = V4L2_STD_PAL_B;
  1290. dev->ts1.height = 576;
  1291. cx2341x_handler_set_50hz(&dev->mpeg_ctrl_handler, true);
  1292. }
  1293. call_all(dev, core, s_std, dev->norm);
  1294. /* do mode control overrides */
  1295. cx231xx_do_mode_ctrl_overrides(dev);
  1296. dprintk(3, "exit vidioc_s_std() i=0x%x\n", i);
  1297. return 0;
  1298. }
  1299. static int vidioc_s_ctrl(struct file *file, void *priv,
  1300. struct v4l2_control *ctl)
  1301. {
  1302. struct cx231xx_fh *fh = file->private_data;
  1303. struct cx231xx *dev = fh->dev;
  1304. dprintk(3, "enter vidioc_s_ctrl()\n");
  1305. /* Update the A/V core */
  1306. call_all(dev, core, s_ctrl, ctl);
  1307. dprintk(3, "exit vidioc_s_ctrl()\n");
  1308. return 0;
  1309. }
  1310. static int vidioc_enum_fmt_vid_cap(struct file *file, void *priv,
  1311. struct v4l2_fmtdesc *f)
  1312. {
  1313. if (f->index != 0)
  1314. return -EINVAL;
  1315. strlcpy(f->description, "MPEG", sizeof(f->description));
  1316. f->pixelformat = V4L2_PIX_FMT_MPEG;
  1317. return 0;
  1318. }
  1319. static int vidioc_g_fmt_vid_cap(struct file *file, void *priv,
  1320. struct v4l2_format *f)
  1321. {
  1322. struct cx231xx_fh *fh = file->private_data;
  1323. struct cx231xx *dev = fh->dev;
  1324. dprintk(3, "enter vidioc_g_fmt_vid_cap()\n");
  1325. f->fmt.pix.pixelformat = V4L2_PIX_FMT_MPEG;
  1326. f->fmt.pix.bytesperline = 0;
  1327. f->fmt.pix.sizeimage = mpeglines * mpeglinesize;
  1328. f->fmt.pix.colorspace = V4L2_COLORSPACE_SMPTE170M;
  1329. f->fmt.pix.width = dev->ts1.width;
  1330. f->fmt.pix.height = dev->ts1.height;
  1331. f->fmt.pix.field = V4L2_FIELD_INTERLACED;
  1332. f->fmt.pix.priv = 0;
  1333. dprintk(1, "VIDIOC_G_FMT: w: %d, h: %d\n",
  1334. dev->ts1.width, dev->ts1.height);
  1335. dprintk(3, "exit vidioc_g_fmt_vid_cap()\n");
  1336. return 0;
  1337. }
  1338. static int vidioc_try_fmt_vid_cap(struct file *file, void *priv,
  1339. struct v4l2_format *f)
  1340. {
  1341. struct cx231xx_fh *fh = file->private_data;
  1342. struct cx231xx *dev = fh->dev;
  1343. dprintk(3, "enter vidioc_try_fmt_vid_cap()\n");
  1344. f->fmt.pix.pixelformat = V4L2_PIX_FMT_MPEG;
  1345. f->fmt.pix.bytesperline = 0;
  1346. f->fmt.pix.sizeimage = mpeglines * mpeglinesize;
  1347. f->fmt.pix.field = V4L2_FIELD_INTERLACED;
  1348. f->fmt.pix.colorspace = V4L2_COLORSPACE_SMPTE170M;
  1349. f->fmt.pix.priv = 0;
  1350. dprintk(1, "VIDIOC_TRY_FMT: w: %d, h: %d\n",
  1351. dev->ts1.width, dev->ts1.height);
  1352. dprintk(3, "exit vidioc_try_fmt_vid_cap()\n");
  1353. return 0;
  1354. }
  1355. static int vidioc_reqbufs(struct file *file, void *priv,
  1356. struct v4l2_requestbuffers *p)
  1357. {
  1358. struct cx231xx_fh *fh = file->private_data;
  1359. return videobuf_reqbufs(&fh->vidq, p);
  1360. }
  1361. static int vidioc_querybuf(struct file *file, void *priv,
  1362. struct v4l2_buffer *p)
  1363. {
  1364. struct cx231xx_fh *fh = file->private_data;
  1365. return videobuf_querybuf(&fh->vidq, p);
  1366. }
  1367. static int vidioc_qbuf(struct file *file, void *priv,
  1368. struct v4l2_buffer *p)
  1369. {
  1370. struct cx231xx_fh *fh = file->private_data;
  1371. return videobuf_qbuf(&fh->vidq, p);
  1372. }
  1373. static int vidioc_dqbuf(struct file *file, void *priv, struct v4l2_buffer *b)
  1374. {
  1375. struct cx231xx_fh *fh = priv;
  1376. return videobuf_dqbuf(&fh->vidq, b, file->f_flags & O_NONBLOCK);
  1377. }
  1378. static int vidioc_streamon(struct file *file, void *priv,
  1379. enum v4l2_buf_type i)
  1380. {
  1381. struct cx231xx_fh *fh = file->private_data;
  1382. struct cx231xx *dev = fh->dev;
  1383. dprintk(3, "enter vidioc_streamon()\n");
  1384. cx231xx_set_alt_setting(dev, INDEX_TS1, 0);
  1385. cx231xx_set_mode(dev, CX231XX_DIGITAL_MODE);
  1386. if (dev->USE_ISO)
  1387. cx231xx_init_isoc(dev, CX231XX_NUM_PACKETS,
  1388. CX231XX_NUM_BUFS,
  1389. dev->video_mode.max_pkt_size,
  1390. cx231xx_isoc_copy);
  1391. else {
  1392. cx231xx_init_bulk(dev, 320,
  1393. 5,
  1394. dev->ts1_mode.max_pkt_size,
  1395. cx231xx_bulk_copy);
  1396. }
  1397. dprintk(3, "exit vidioc_streamon()\n");
  1398. return videobuf_streamon(&fh->vidq);
  1399. }
  1400. static int vidioc_streamoff(struct file *file, void *priv, enum v4l2_buf_type i)
  1401. {
  1402. struct cx231xx_fh *fh = file->private_data;
  1403. return videobuf_streamoff(&fh->vidq);
  1404. }
  1405. static int vidioc_log_status(struct file *file, void *priv)
  1406. {
  1407. struct cx231xx_fh *fh = priv;
  1408. struct cx231xx *dev = fh->dev;
  1409. call_all(dev, core, log_status);
  1410. return v4l2_ctrl_log_status(file, priv);
  1411. }
  1412. static int mpeg_open(struct file *file)
  1413. {
  1414. struct video_device *vdev = video_devdata(file);
  1415. struct cx231xx *dev = video_drvdata(file);
  1416. struct cx231xx_fh *fh;
  1417. dprintk(2, "%s()\n", __func__);
  1418. if (mutex_lock_interruptible(&dev->lock))
  1419. return -ERESTARTSYS;
  1420. /* allocate + initialize per filehandle data */
  1421. fh = kzalloc(sizeof(*fh), GFP_KERNEL);
  1422. if (NULL == fh) {
  1423. mutex_unlock(&dev->lock);
  1424. return -ENOMEM;
  1425. }
  1426. file->private_data = fh;
  1427. v4l2_fh_init(&fh->fh, vdev);
  1428. fh->dev = dev;
  1429. videobuf_queue_vmalloc_init(&fh->vidq, &cx231xx_qops,
  1430. NULL, &dev->video_mode.slock,
  1431. V4L2_BUF_TYPE_VIDEO_CAPTURE, V4L2_FIELD_INTERLACED,
  1432. sizeof(struct cx231xx_buffer), fh, &dev->lock);
  1433. /*
  1434. videobuf_queue_sg_init(&fh->vidq, &cx231xx_qops,
  1435. &dev->udev->dev, &dev->ts1.slock,
  1436. V4L2_BUF_TYPE_VIDEO_CAPTURE,
  1437. V4L2_FIELD_INTERLACED,
  1438. sizeof(struct cx231xx_buffer),
  1439. fh, &dev->lock);
  1440. */
  1441. cx231xx_set_alt_setting(dev, INDEX_VANC, 1);
  1442. cx231xx_set_gpio_value(dev, 2, 0);
  1443. cx231xx_initialize_codec(dev);
  1444. mutex_unlock(&dev->lock);
  1445. v4l2_fh_add(&fh->fh);
  1446. cx231xx_start_TS1(dev);
  1447. return 0;
  1448. }
  1449. static int mpeg_release(struct file *file)
  1450. {
  1451. struct cx231xx_fh *fh = file->private_data;
  1452. struct cx231xx *dev = fh->dev;
  1453. dprintk(3, "mpeg_release()! dev=0x%p\n", dev);
  1454. mutex_lock(&dev->lock);
  1455. cx231xx_stop_TS1(dev);
  1456. /* do this before setting alternate! */
  1457. if (dev->USE_ISO)
  1458. cx231xx_uninit_isoc(dev);
  1459. else
  1460. cx231xx_uninit_bulk(dev);
  1461. cx231xx_set_mode(dev, CX231XX_SUSPEND);
  1462. cx231xx_api_cmd(fh->dev, CX2341X_ENC_STOP_CAPTURE, 3, 0,
  1463. CX231xx_END_NOW, CX231xx_MPEG_CAPTURE,
  1464. CX231xx_RAW_BITS_NONE);
  1465. /* FIXME: Review this crap */
  1466. /* Shut device down on last close */
  1467. if (atomic_cmpxchg(&fh->v4l_reading, 1, 0) == 1) {
  1468. if (atomic_dec_return(&dev->v4l_reader_count) == 0) {
  1469. /* stop mpeg capture */
  1470. msleep(500);
  1471. cx231xx_417_check_encoder(dev);
  1472. }
  1473. }
  1474. if (fh->vidq.streaming)
  1475. videobuf_streamoff(&fh->vidq);
  1476. if (fh->vidq.reading)
  1477. videobuf_read_stop(&fh->vidq);
  1478. videobuf_mmap_free(&fh->vidq);
  1479. v4l2_fh_del(&fh->fh);
  1480. v4l2_fh_exit(&fh->fh);
  1481. kfree(fh);
  1482. mutex_unlock(&dev->lock);
  1483. return 0;
  1484. }
  1485. static ssize_t mpeg_read(struct file *file, char __user *data,
  1486. size_t count, loff_t *ppos)
  1487. {
  1488. struct cx231xx_fh *fh = file->private_data;
  1489. struct cx231xx *dev = fh->dev;
  1490. /* Deal w/ A/V decoder * and mpeg encoder sync issues. */
  1491. /* Start mpeg encoder on first read. */
  1492. if (atomic_cmpxchg(&fh->v4l_reading, 0, 1) == 0) {
  1493. if (atomic_inc_return(&dev->v4l_reader_count) == 1) {
  1494. if (cx231xx_initialize_codec(dev) < 0)
  1495. return -EINVAL;
  1496. }
  1497. }
  1498. return videobuf_read_stream(&fh->vidq, data, count, ppos, 0,
  1499. file->f_flags & O_NONBLOCK);
  1500. }
  1501. static unsigned int mpeg_poll(struct file *file,
  1502. struct poll_table_struct *wait)
  1503. {
  1504. unsigned long req_events = poll_requested_events(wait);
  1505. struct cx231xx_fh *fh = file->private_data;
  1506. struct cx231xx *dev = fh->dev;
  1507. unsigned int res = 0;
  1508. if (v4l2_event_pending(&fh->fh))
  1509. res |= POLLPRI;
  1510. else
  1511. poll_wait(file, &fh->fh.wait, wait);
  1512. if (!(req_events & (POLLIN | POLLRDNORM)))
  1513. return res;
  1514. mutex_lock(&dev->lock);
  1515. res |= videobuf_poll_stream(file, &fh->vidq, wait);
  1516. mutex_unlock(&dev->lock);
  1517. return res;
  1518. }
  1519. static int mpeg_mmap(struct file *file, struct vm_area_struct *vma)
  1520. {
  1521. struct cx231xx_fh *fh = file->private_data;
  1522. struct cx231xx *dev = fh->dev;
  1523. dprintk(2, "%s()\n", __func__);
  1524. return videobuf_mmap_mapper(&fh->vidq, vma);
  1525. }
  1526. static struct v4l2_file_operations mpeg_fops = {
  1527. .owner = THIS_MODULE,
  1528. .open = mpeg_open,
  1529. .release = mpeg_release,
  1530. .read = mpeg_read,
  1531. .poll = mpeg_poll,
  1532. .mmap = mpeg_mmap,
  1533. .unlocked_ioctl = video_ioctl2,
  1534. };
  1535. static const struct v4l2_ioctl_ops mpeg_ioctl_ops = {
  1536. .vidioc_s_std = vidioc_s_std,
  1537. .vidioc_g_std = vidioc_g_std,
  1538. .vidioc_g_tuner = cx231xx_g_tuner,
  1539. .vidioc_s_tuner = cx231xx_s_tuner,
  1540. .vidioc_g_frequency = cx231xx_g_frequency,
  1541. .vidioc_s_frequency = cx231xx_s_frequency,
  1542. .vidioc_enum_input = cx231xx_enum_input,
  1543. .vidioc_g_input = cx231xx_g_input,
  1544. .vidioc_s_input = cx231xx_s_input,
  1545. .vidioc_s_ctrl = vidioc_s_ctrl,
  1546. .vidioc_querycap = cx231xx_querycap,
  1547. .vidioc_enum_fmt_vid_cap = vidioc_enum_fmt_vid_cap,
  1548. .vidioc_g_fmt_vid_cap = vidioc_g_fmt_vid_cap,
  1549. .vidioc_try_fmt_vid_cap = vidioc_try_fmt_vid_cap,
  1550. .vidioc_s_fmt_vid_cap = vidioc_try_fmt_vid_cap,
  1551. .vidioc_reqbufs = vidioc_reqbufs,
  1552. .vidioc_querybuf = vidioc_querybuf,
  1553. .vidioc_qbuf = vidioc_qbuf,
  1554. .vidioc_dqbuf = vidioc_dqbuf,
  1555. .vidioc_streamon = vidioc_streamon,
  1556. .vidioc_streamoff = vidioc_streamoff,
  1557. .vidioc_log_status = vidioc_log_status,
  1558. #ifdef CONFIG_VIDEO_ADV_DEBUG
  1559. .vidioc_g_register = cx231xx_g_register,
  1560. .vidioc_s_register = cx231xx_s_register,
  1561. #endif
  1562. .vidioc_subscribe_event = v4l2_ctrl_subscribe_event,
  1563. .vidioc_unsubscribe_event = v4l2_event_unsubscribe,
  1564. };
  1565. static struct video_device cx231xx_mpeg_template = {
  1566. .name = "cx231xx",
  1567. .fops = &mpeg_fops,
  1568. .ioctl_ops = &mpeg_ioctl_ops,
  1569. .minor = -1,
  1570. .tvnorms = V4L2_STD_ALL,
  1571. };
  1572. void cx231xx_417_unregister(struct cx231xx *dev)
  1573. {
  1574. dprintk(1, "%s()\n", __func__);
  1575. dprintk(3, "%s()\n", __func__);
  1576. if (dev->v4l_device) {
  1577. if (-1 != dev->v4l_device->minor)
  1578. video_unregister_device(dev->v4l_device);
  1579. else
  1580. video_device_release(dev->v4l_device);
  1581. v4l2_ctrl_handler_free(&dev->mpeg_ctrl_handler.hdl);
  1582. dev->v4l_device = NULL;
  1583. }
  1584. }
  1585. static int cx231xx_s_video_encoding(struct cx2341x_handler *cxhdl, u32 val)
  1586. {
  1587. struct cx231xx *dev = container_of(cxhdl, struct cx231xx, mpeg_ctrl_handler);
  1588. int is_mpeg1 = val == V4L2_MPEG_VIDEO_ENCODING_MPEG_1;
  1589. struct v4l2_mbus_framefmt fmt;
  1590. /* fix videodecoder resolution */
  1591. fmt.width = cxhdl->width / (is_mpeg1 ? 2 : 1);
  1592. fmt.height = cxhdl->height;
  1593. fmt.code = V4L2_MBUS_FMT_FIXED;
  1594. v4l2_subdev_call(dev->sd_cx25840, video, s_mbus_fmt, &fmt);
  1595. return 0;
  1596. }
  1597. static int cx231xx_s_audio_sampling_freq(struct cx2341x_handler *cxhdl, u32 idx)
  1598. {
  1599. static const u32 freqs[3] = { 44100, 48000, 32000 };
  1600. struct cx231xx *dev = container_of(cxhdl, struct cx231xx, mpeg_ctrl_handler);
  1601. /* The audio clock of the digitizer must match the codec sample
  1602. rate otherwise you get some very strange effects. */
  1603. if (idx < ARRAY_SIZE(freqs))
  1604. call_all(dev, audio, s_clock_freq, freqs[idx]);
  1605. return 0;
  1606. }
  1607. static struct cx2341x_handler_ops cx231xx_ops = {
  1608. /* needed for the video clock freq */
  1609. .s_audio_sampling_freq = cx231xx_s_audio_sampling_freq,
  1610. /* needed for setting up the video resolution */
  1611. .s_video_encoding = cx231xx_s_video_encoding,
  1612. };
  1613. static struct video_device *cx231xx_video_dev_alloc(
  1614. struct cx231xx *dev,
  1615. struct usb_device *usbdev,
  1616. struct video_device *template,
  1617. char *type)
  1618. {
  1619. struct video_device *vfd;
  1620. dprintk(1, "%s()\n", __func__);
  1621. vfd = video_device_alloc();
  1622. if (NULL == vfd)
  1623. return NULL;
  1624. *vfd = *template;
  1625. snprintf(vfd->name, sizeof(vfd->name), "%s %s (%s)", dev->name,
  1626. type, cx231xx_boards[dev->model].name);
  1627. vfd->v4l2_dev = &dev->v4l2_dev;
  1628. vfd->lock = &dev->lock;
  1629. vfd->release = video_device_release;
  1630. set_bit(V4L2_FL_USE_FH_PRIO, &vfd->flags);
  1631. vfd->ctrl_handler = &dev->mpeg_ctrl_handler.hdl;
  1632. video_set_drvdata(vfd, dev);
  1633. if (dev->tuner_type == TUNER_ABSENT) {
  1634. v4l2_disable_ioctl(vfd, VIDIOC_G_FREQUENCY);
  1635. v4l2_disable_ioctl(vfd, VIDIOC_S_FREQUENCY);
  1636. v4l2_disable_ioctl(vfd, VIDIOC_G_TUNER);
  1637. v4l2_disable_ioctl(vfd, VIDIOC_S_TUNER);
  1638. }
  1639. return vfd;
  1640. }
  1641. int cx231xx_417_register(struct cx231xx *dev)
  1642. {
  1643. /* FIXME: Port1 hardcoded here */
  1644. int err = -ENODEV;
  1645. struct cx231xx_tsport *tsport = &dev->ts1;
  1646. dprintk(1, "%s()\n", __func__);
  1647. /* Set default TV standard */
  1648. dev->encodernorm = cx231xx_tvnorms[0];
  1649. if (dev->encodernorm.id & V4L2_STD_525_60)
  1650. tsport->height = 480;
  1651. else
  1652. tsport->height = 576;
  1653. tsport->width = 720;
  1654. err = cx2341x_handler_init(&dev->mpeg_ctrl_handler, 50);
  1655. if (err) {
  1656. dprintk(3, "%s: can't init cx2341x controls\n", dev->name);
  1657. return err;
  1658. }
  1659. dev->mpeg_ctrl_handler.func = cx231xx_mbox_func;
  1660. dev->mpeg_ctrl_handler.priv = dev;
  1661. dev->mpeg_ctrl_handler.ops = &cx231xx_ops;
  1662. if (dev->sd_cx25840)
  1663. v4l2_ctrl_add_handler(&dev->mpeg_ctrl_handler.hdl,
  1664. dev->sd_cx25840->ctrl_handler, NULL);
  1665. if (dev->mpeg_ctrl_handler.hdl.error) {
  1666. err = dev->mpeg_ctrl_handler.hdl.error;
  1667. dprintk(3, "%s: can't add cx25840 controls\n", dev->name);
  1668. v4l2_ctrl_handler_free(&dev->mpeg_ctrl_handler.hdl);
  1669. return err;
  1670. }
  1671. dev->norm = V4L2_STD_NTSC;
  1672. dev->mpeg_ctrl_handler.port = CX2341X_PORT_SERIAL;
  1673. cx2341x_handler_set_50hz(&dev->mpeg_ctrl_handler, false);
  1674. /* Allocate and initialize V4L video device */
  1675. dev->v4l_device = cx231xx_video_dev_alloc(dev,
  1676. dev->udev, &cx231xx_mpeg_template, "mpeg");
  1677. err = video_register_device(dev->v4l_device,
  1678. VFL_TYPE_GRABBER, -1);
  1679. if (err < 0) {
  1680. dprintk(3, "%s: can't register mpeg device\n", dev->name);
  1681. v4l2_ctrl_handler_free(&dev->mpeg_ctrl_handler.hdl);
  1682. return err;
  1683. }
  1684. dprintk(3, "%s: registered device video%d [mpeg]\n",
  1685. dev->name, dev->v4l_device->num);
  1686. return 0;
  1687. }
  1688. MODULE_FIRMWARE(CX231xx_FIRM_IMAGE_NAME);