irq-orion.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. /*
  2. * Marvell Orion SoCs IRQ chip driver.
  3. *
  4. * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/io.h>
  11. #include <linux/irq.h>
  12. #include <linux/of.h>
  13. #include <linux/of_address.h>
  14. #include <linux/of_irq.h>
  15. #include <asm/exception.h>
  16. #include <asm/mach/irq.h>
  17. #include "irqchip.h"
  18. /*
  19. * Orion SoC main interrupt controller
  20. */
  21. #define ORION_IRQS_PER_CHIP 32
  22. #define ORION_IRQ_CAUSE 0x00
  23. #define ORION_IRQ_MASK 0x04
  24. #define ORION_IRQ_FIQ_MASK 0x08
  25. #define ORION_IRQ_ENDP_MASK 0x0c
  26. static struct irq_domain *orion_irq_domain;
  27. static asmlinkage void
  28. __exception_irq_entry orion_handle_irq(struct pt_regs *regs)
  29. {
  30. struct irq_domain_chip_generic *dgc = orion_irq_domain->gc;
  31. int n, base = 0;
  32. for (n = 0; n < dgc->num_chips; n++, base += ORION_IRQS_PER_CHIP) {
  33. struct irq_chip_generic *gc =
  34. irq_get_domain_generic_chip(orion_irq_domain, base);
  35. u32 stat = readl_relaxed(gc->reg_base + ORION_IRQ_CAUSE) &
  36. gc->mask_cache;
  37. while (stat) {
  38. u32 hwirq = ffs(stat) - 1;
  39. u32 irq = irq_find_mapping(orion_irq_domain,
  40. gc->irq_base + hwirq);
  41. handle_IRQ(irq, regs);
  42. stat &= ~(1 << hwirq);
  43. }
  44. }
  45. }
  46. static int __init orion_irq_init(struct device_node *np,
  47. struct device_node *parent)
  48. {
  49. unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN;
  50. int n, ret, base, num_chips = 0;
  51. struct resource r;
  52. /* count number of irq chips by valid reg addresses */
  53. while (of_address_to_resource(np, num_chips, &r) == 0)
  54. num_chips++;
  55. orion_irq_domain = irq_domain_add_linear(np,
  56. num_chips * ORION_IRQS_PER_CHIP,
  57. &irq_generic_chip_ops, NULL);
  58. if (!orion_irq_domain)
  59. panic("%s: unable to add irq domain\n", np->name);
  60. ret = irq_alloc_domain_generic_chips(orion_irq_domain,
  61. ORION_IRQS_PER_CHIP, 1, np->name,
  62. handle_level_irq, clr, 0,
  63. IRQ_GC_INIT_MASK_CACHE);
  64. if (ret)
  65. panic("%s: unable to alloc irq domain gc\n", np->name);
  66. for (n = 0, base = 0; n < num_chips; n++, base += ORION_IRQS_PER_CHIP) {
  67. struct irq_chip_generic *gc =
  68. irq_get_domain_generic_chip(orion_irq_domain, base);
  69. of_address_to_resource(np, n, &r);
  70. if (!request_mem_region(r.start, resource_size(&r), np->name))
  71. panic("%s: unable to request mem region %d",
  72. np->name, n);
  73. gc->reg_base = ioremap(r.start, resource_size(&r));
  74. if (!gc->reg_base)
  75. panic("%s: unable to map resource %d", np->name, n);
  76. gc->chip_types[0].regs.mask = ORION_IRQ_MASK;
  77. gc->chip_types[0].chip.irq_mask = irq_gc_mask_clr_bit;
  78. gc->chip_types[0].chip.irq_unmask = irq_gc_mask_set_bit;
  79. /* mask all interrupts */
  80. writel(0, gc->reg_base + ORION_IRQ_MASK);
  81. }
  82. set_handle_irq(orion_handle_irq);
  83. return 0;
  84. }
  85. IRQCHIP_DECLARE(orion_intc, "marvell,orion-intc", orion_irq_init);
  86. /*
  87. * Orion SoC bridge interrupt controller
  88. */
  89. #define ORION_BRIDGE_IRQ_CAUSE 0x00
  90. #define ORION_BRIDGE_IRQ_MASK 0x04
  91. static void orion_bridge_irq_handler(unsigned int irq, struct irq_desc *desc)
  92. {
  93. struct irq_domain *d = irq_get_handler_data(irq);
  94. struct irq_chip_generic *gc = irq_get_domain_generic_chip(d, irq);
  95. u32 stat = readl_relaxed(gc->reg_base + ORION_BRIDGE_IRQ_CAUSE) &
  96. gc->mask_cache;
  97. while (stat) {
  98. u32 hwirq = ffs(stat) - 1;
  99. generic_handle_irq(irq_find_mapping(d, gc->irq_base + hwirq));
  100. stat &= ~(1 << hwirq);
  101. }
  102. }
  103. static int __init orion_bridge_irq_init(struct device_node *np,
  104. struct device_node *parent)
  105. {
  106. unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN;
  107. struct resource r;
  108. struct irq_domain *domain;
  109. struct irq_chip_generic *gc;
  110. int ret, irq, nrirqs = 32;
  111. /* get optional number of interrupts provided */
  112. of_property_read_u32(np, "marvell,#interrupts", &nrirqs);
  113. domain = irq_domain_add_linear(np, nrirqs,
  114. &irq_generic_chip_ops, NULL);
  115. if (!domain) {
  116. pr_err("%s: unable to add irq domain\n", np->name);
  117. return -ENOMEM;
  118. }
  119. ret = irq_alloc_domain_generic_chips(domain, nrirqs, 1, np->name,
  120. handle_level_irq, clr, 0, IRQ_GC_INIT_MASK_CACHE);
  121. if (ret) {
  122. pr_err("%s: unable to alloc irq domain gc\n", np->name);
  123. return ret;
  124. }
  125. ret = of_address_to_resource(np, 0, &r);
  126. if (ret) {
  127. pr_err("%s: unable to get resource\n", np->name);
  128. return ret;
  129. }
  130. if (!request_mem_region(r.start, resource_size(&r), np->name)) {
  131. pr_err("%s: unable to request mem region\n", np->name);
  132. return -ENOMEM;
  133. }
  134. /* Map the parent interrupt for the chained handler */
  135. irq = irq_of_parse_and_map(np, 0);
  136. if (irq <= 0) {
  137. pr_err("%s: unable to parse irq\n", np->name);
  138. return -EINVAL;
  139. }
  140. gc = irq_get_domain_generic_chip(domain, 0);
  141. gc->reg_base = ioremap(r.start, resource_size(&r));
  142. if (!gc->reg_base) {
  143. pr_err("%s: unable to map resource\n", np->name);
  144. return -ENOMEM;
  145. }
  146. gc->chip_types[0].regs.ack = ORION_BRIDGE_IRQ_CAUSE;
  147. gc->chip_types[0].regs.mask = ORION_BRIDGE_IRQ_MASK;
  148. gc->chip_types[0].chip.irq_ack = irq_gc_ack_clr_bit;
  149. gc->chip_types[0].chip.irq_mask = irq_gc_mask_clr_bit;
  150. gc->chip_types[0].chip.irq_unmask = irq_gc_mask_set_bit;
  151. /* mask all interrupts */
  152. writel(0, gc->reg_base + ORION_BRIDGE_IRQ_MASK);
  153. irq_set_handler_data(irq, domain);
  154. irq_set_chained_handler(irq, orion_bridge_irq_handler);
  155. return 0;
  156. }
  157. IRQCHIP_DECLARE(orion_bridge_intc,
  158. "marvell,orion-bridge-intc", orion_bridge_irq_init);