irq-mmp.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495
  1. /*
  2. * linux/arch/arm/mach-mmp/irq.c
  3. *
  4. * Generic IRQ handling, GPIO IRQ demultiplexing, etc.
  5. * Copyright (C) 2008 - 2012 Marvell Technology Group Ltd.
  6. *
  7. * Author: Bin Yang <bin.yang@marvell.com>
  8. * Haojian Zhuang <haojian.zhuang@gmail.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/irq.h>
  17. #include <linux/irqdomain.h>
  18. #include <linux/io.h>
  19. #include <linux/ioport.h>
  20. #include <linux/of_address.h>
  21. #include <linux/of_irq.h>
  22. #include <asm/exception.h>
  23. #include <asm/mach/irq.h>
  24. #include "irqchip.h"
  25. #define MAX_ICU_NR 16
  26. #define PJ1_INT_SEL 0x10c
  27. #define PJ4_INT_SEL 0x104
  28. /* bit fields in PJ1_INT_SEL and PJ4_INT_SEL */
  29. #define SEL_INT_PENDING (1 << 6)
  30. #define SEL_INT_NUM_MASK 0x3f
  31. struct icu_chip_data {
  32. int nr_irqs;
  33. unsigned int virq_base;
  34. unsigned int cascade_irq;
  35. void __iomem *reg_status;
  36. void __iomem *reg_mask;
  37. unsigned int conf_enable;
  38. unsigned int conf_disable;
  39. unsigned int conf_mask;
  40. unsigned int clr_mfp_irq_base;
  41. unsigned int clr_mfp_hwirq;
  42. struct irq_domain *domain;
  43. };
  44. struct mmp_intc_conf {
  45. unsigned int conf_enable;
  46. unsigned int conf_disable;
  47. unsigned int conf_mask;
  48. };
  49. static void __iomem *mmp_icu_base;
  50. static struct icu_chip_data icu_data[MAX_ICU_NR];
  51. static int max_icu_nr;
  52. extern void mmp2_clear_pmic_int(void);
  53. static void icu_mask_ack_irq(struct irq_data *d)
  54. {
  55. struct irq_domain *domain = d->domain;
  56. struct icu_chip_data *data = (struct icu_chip_data *)domain->host_data;
  57. int hwirq;
  58. u32 r;
  59. hwirq = d->irq - data->virq_base;
  60. if (data == &icu_data[0]) {
  61. r = readl_relaxed(mmp_icu_base + (hwirq << 2));
  62. r &= ~data->conf_mask;
  63. r |= data->conf_disable;
  64. writel_relaxed(r, mmp_icu_base + (hwirq << 2));
  65. } else {
  66. #ifdef CONFIG_CPU_MMP2
  67. if ((data->virq_base == data->clr_mfp_irq_base)
  68. && (hwirq == data->clr_mfp_hwirq))
  69. mmp2_clear_pmic_int();
  70. #endif
  71. r = readl_relaxed(data->reg_mask) | (1 << hwirq);
  72. writel_relaxed(r, data->reg_mask);
  73. }
  74. }
  75. static void icu_mask_irq(struct irq_data *d)
  76. {
  77. struct irq_domain *domain = d->domain;
  78. struct icu_chip_data *data = (struct icu_chip_data *)domain->host_data;
  79. int hwirq;
  80. u32 r;
  81. hwirq = d->irq - data->virq_base;
  82. if (data == &icu_data[0]) {
  83. r = readl_relaxed(mmp_icu_base + (hwirq << 2));
  84. r &= ~data->conf_mask;
  85. r |= data->conf_disable;
  86. writel_relaxed(r, mmp_icu_base + (hwirq << 2));
  87. } else {
  88. r = readl_relaxed(data->reg_mask) | (1 << hwirq);
  89. writel_relaxed(r, data->reg_mask);
  90. }
  91. }
  92. static void icu_unmask_irq(struct irq_data *d)
  93. {
  94. struct irq_domain *domain = d->domain;
  95. struct icu_chip_data *data = (struct icu_chip_data *)domain->host_data;
  96. int hwirq;
  97. u32 r;
  98. hwirq = d->irq - data->virq_base;
  99. if (data == &icu_data[0]) {
  100. r = readl_relaxed(mmp_icu_base + (hwirq << 2));
  101. r &= ~data->conf_mask;
  102. r |= data->conf_enable;
  103. writel_relaxed(r, mmp_icu_base + (hwirq << 2));
  104. } else {
  105. r = readl_relaxed(data->reg_mask) & ~(1 << hwirq);
  106. writel_relaxed(r, data->reg_mask);
  107. }
  108. }
  109. struct irq_chip icu_irq_chip = {
  110. .name = "icu_irq",
  111. .irq_mask = icu_mask_irq,
  112. .irq_mask_ack = icu_mask_ack_irq,
  113. .irq_unmask = icu_unmask_irq,
  114. };
  115. static void icu_mux_irq_demux(unsigned int irq, struct irq_desc *desc)
  116. {
  117. struct irq_domain *domain;
  118. struct icu_chip_data *data;
  119. int i;
  120. unsigned long mask, status, n;
  121. for (i = 1; i < max_icu_nr; i++) {
  122. if (irq == icu_data[i].cascade_irq) {
  123. domain = icu_data[i].domain;
  124. data = (struct icu_chip_data *)domain->host_data;
  125. break;
  126. }
  127. }
  128. if (i >= max_icu_nr) {
  129. pr_err("Spurious irq %d in MMP INTC\n", irq);
  130. return;
  131. }
  132. mask = readl_relaxed(data->reg_mask);
  133. while (1) {
  134. status = readl_relaxed(data->reg_status) & ~mask;
  135. if (status == 0)
  136. break;
  137. for_each_set_bit(n, &status, BITS_PER_LONG) {
  138. generic_handle_irq(icu_data[i].virq_base + n);
  139. }
  140. }
  141. }
  142. static int mmp_irq_domain_map(struct irq_domain *d, unsigned int irq,
  143. irq_hw_number_t hw)
  144. {
  145. irq_set_chip_and_handler(irq, &icu_irq_chip, handle_level_irq);
  146. set_irq_flags(irq, IRQF_VALID);
  147. return 0;
  148. }
  149. static int mmp_irq_domain_xlate(struct irq_domain *d, struct device_node *node,
  150. const u32 *intspec, unsigned int intsize,
  151. unsigned long *out_hwirq,
  152. unsigned int *out_type)
  153. {
  154. *out_hwirq = intspec[0];
  155. return 0;
  156. }
  157. const struct irq_domain_ops mmp_irq_domain_ops = {
  158. .map = mmp_irq_domain_map,
  159. .xlate = mmp_irq_domain_xlate,
  160. };
  161. static struct mmp_intc_conf mmp_conf = {
  162. .conf_enable = 0x51,
  163. .conf_disable = 0x0,
  164. .conf_mask = 0x7f,
  165. };
  166. static struct mmp_intc_conf mmp2_conf = {
  167. .conf_enable = 0x20,
  168. .conf_disable = 0x0,
  169. .conf_mask = 0x7f,
  170. };
  171. static asmlinkage void __exception_irq_entry
  172. mmp_handle_irq(struct pt_regs *regs)
  173. {
  174. int irq, hwirq;
  175. hwirq = readl_relaxed(mmp_icu_base + PJ1_INT_SEL);
  176. if (!(hwirq & SEL_INT_PENDING))
  177. return;
  178. hwirq &= SEL_INT_NUM_MASK;
  179. irq = irq_find_mapping(icu_data[0].domain, hwirq);
  180. handle_IRQ(irq, regs);
  181. }
  182. static asmlinkage void __exception_irq_entry
  183. mmp2_handle_irq(struct pt_regs *regs)
  184. {
  185. int irq, hwirq;
  186. hwirq = readl_relaxed(mmp_icu_base + PJ4_INT_SEL);
  187. if (!(hwirq & SEL_INT_PENDING))
  188. return;
  189. hwirq &= SEL_INT_NUM_MASK;
  190. irq = irq_find_mapping(icu_data[0].domain, hwirq);
  191. handle_IRQ(irq, regs);
  192. }
  193. /* MMP (ARMv5) */
  194. void __init icu_init_irq(void)
  195. {
  196. int irq;
  197. max_icu_nr = 1;
  198. mmp_icu_base = ioremap(0xd4282000, 0x1000);
  199. icu_data[0].conf_enable = mmp_conf.conf_enable;
  200. icu_data[0].conf_disable = mmp_conf.conf_disable;
  201. icu_data[0].conf_mask = mmp_conf.conf_mask;
  202. icu_data[0].nr_irqs = 64;
  203. icu_data[0].virq_base = 0;
  204. icu_data[0].domain = irq_domain_add_legacy(NULL, 64, 0, 0,
  205. &irq_domain_simple_ops,
  206. &icu_data[0]);
  207. for (irq = 0; irq < 64; irq++) {
  208. icu_mask_irq(irq_get_irq_data(irq));
  209. irq_set_chip_and_handler(irq, &icu_irq_chip, handle_level_irq);
  210. set_irq_flags(irq, IRQF_VALID);
  211. }
  212. irq_set_default_host(icu_data[0].domain);
  213. set_handle_irq(mmp_handle_irq);
  214. }
  215. /* MMP2 (ARMv7) */
  216. void __init mmp2_init_icu(void)
  217. {
  218. int irq, end;
  219. max_icu_nr = 8;
  220. mmp_icu_base = ioremap(0xd4282000, 0x1000);
  221. icu_data[0].conf_enable = mmp2_conf.conf_enable;
  222. icu_data[0].conf_disable = mmp2_conf.conf_disable;
  223. icu_data[0].conf_mask = mmp2_conf.conf_mask;
  224. icu_data[0].nr_irqs = 64;
  225. icu_data[0].virq_base = 0;
  226. icu_data[0].domain = irq_domain_add_legacy(NULL, 64, 0, 0,
  227. &irq_domain_simple_ops,
  228. &icu_data[0]);
  229. icu_data[1].reg_status = mmp_icu_base + 0x150;
  230. icu_data[1].reg_mask = mmp_icu_base + 0x168;
  231. icu_data[1].clr_mfp_irq_base = icu_data[0].virq_base +
  232. icu_data[0].nr_irqs;
  233. icu_data[1].clr_mfp_hwirq = 1; /* offset to IRQ_MMP2_PMIC_BASE */
  234. icu_data[1].nr_irqs = 2;
  235. icu_data[1].cascade_irq = 4;
  236. icu_data[1].virq_base = icu_data[0].virq_base + icu_data[0].nr_irqs;
  237. icu_data[1].domain = irq_domain_add_legacy(NULL, icu_data[1].nr_irqs,
  238. icu_data[1].virq_base, 0,
  239. &irq_domain_simple_ops,
  240. &icu_data[1]);
  241. icu_data[2].reg_status = mmp_icu_base + 0x154;
  242. icu_data[2].reg_mask = mmp_icu_base + 0x16c;
  243. icu_data[2].nr_irqs = 2;
  244. icu_data[2].cascade_irq = 5;
  245. icu_data[2].virq_base = icu_data[1].virq_base + icu_data[1].nr_irqs;
  246. icu_data[2].domain = irq_domain_add_legacy(NULL, icu_data[2].nr_irqs,
  247. icu_data[2].virq_base, 0,
  248. &irq_domain_simple_ops,
  249. &icu_data[2]);
  250. icu_data[3].reg_status = mmp_icu_base + 0x180;
  251. icu_data[3].reg_mask = mmp_icu_base + 0x17c;
  252. icu_data[3].nr_irqs = 3;
  253. icu_data[3].cascade_irq = 9;
  254. icu_data[3].virq_base = icu_data[2].virq_base + icu_data[2].nr_irqs;
  255. icu_data[3].domain = irq_domain_add_legacy(NULL, icu_data[3].nr_irqs,
  256. icu_data[3].virq_base, 0,
  257. &irq_domain_simple_ops,
  258. &icu_data[3]);
  259. icu_data[4].reg_status = mmp_icu_base + 0x158;
  260. icu_data[4].reg_mask = mmp_icu_base + 0x170;
  261. icu_data[4].nr_irqs = 5;
  262. icu_data[4].cascade_irq = 17;
  263. icu_data[4].virq_base = icu_data[3].virq_base + icu_data[3].nr_irqs;
  264. icu_data[4].domain = irq_domain_add_legacy(NULL, icu_data[4].nr_irqs,
  265. icu_data[4].virq_base, 0,
  266. &irq_domain_simple_ops,
  267. &icu_data[4]);
  268. icu_data[5].reg_status = mmp_icu_base + 0x15c;
  269. icu_data[5].reg_mask = mmp_icu_base + 0x174;
  270. icu_data[5].nr_irqs = 15;
  271. icu_data[5].cascade_irq = 35;
  272. icu_data[5].virq_base = icu_data[4].virq_base + icu_data[4].nr_irqs;
  273. icu_data[5].domain = irq_domain_add_legacy(NULL, icu_data[5].nr_irqs,
  274. icu_data[5].virq_base, 0,
  275. &irq_domain_simple_ops,
  276. &icu_data[5]);
  277. icu_data[6].reg_status = mmp_icu_base + 0x160;
  278. icu_data[6].reg_mask = mmp_icu_base + 0x178;
  279. icu_data[6].nr_irqs = 2;
  280. icu_data[6].cascade_irq = 51;
  281. icu_data[6].virq_base = icu_data[5].virq_base + icu_data[5].nr_irqs;
  282. icu_data[6].domain = irq_domain_add_legacy(NULL, icu_data[6].nr_irqs,
  283. icu_data[6].virq_base, 0,
  284. &irq_domain_simple_ops,
  285. &icu_data[6]);
  286. icu_data[7].reg_status = mmp_icu_base + 0x188;
  287. icu_data[7].reg_mask = mmp_icu_base + 0x184;
  288. icu_data[7].nr_irqs = 2;
  289. icu_data[7].cascade_irq = 55;
  290. icu_data[7].virq_base = icu_data[6].virq_base + icu_data[6].nr_irqs;
  291. icu_data[7].domain = irq_domain_add_legacy(NULL, icu_data[7].nr_irqs,
  292. icu_data[7].virq_base, 0,
  293. &irq_domain_simple_ops,
  294. &icu_data[7]);
  295. end = icu_data[7].virq_base + icu_data[7].nr_irqs;
  296. for (irq = 0; irq < end; irq++) {
  297. icu_mask_irq(irq_get_irq_data(irq));
  298. if (irq == icu_data[1].cascade_irq ||
  299. irq == icu_data[2].cascade_irq ||
  300. irq == icu_data[3].cascade_irq ||
  301. irq == icu_data[4].cascade_irq ||
  302. irq == icu_data[5].cascade_irq ||
  303. irq == icu_data[6].cascade_irq ||
  304. irq == icu_data[7].cascade_irq) {
  305. irq_set_chip(irq, &icu_irq_chip);
  306. irq_set_chained_handler(irq, icu_mux_irq_demux);
  307. } else {
  308. irq_set_chip_and_handler(irq, &icu_irq_chip,
  309. handle_level_irq);
  310. }
  311. set_irq_flags(irq, IRQF_VALID);
  312. }
  313. irq_set_default_host(icu_data[0].domain);
  314. set_handle_irq(mmp2_handle_irq);
  315. }
  316. #ifdef CONFIG_OF
  317. static int __init mmp_init_bases(struct device_node *node)
  318. {
  319. int ret, nr_irqs, irq, i = 0;
  320. ret = of_property_read_u32(node, "mrvl,intc-nr-irqs", &nr_irqs);
  321. if (ret) {
  322. pr_err("Not found mrvl,intc-nr-irqs property\n");
  323. return ret;
  324. }
  325. mmp_icu_base = of_iomap(node, 0);
  326. if (!mmp_icu_base) {
  327. pr_err("Failed to get interrupt controller register\n");
  328. return -ENOMEM;
  329. }
  330. icu_data[0].virq_base = 0;
  331. icu_data[0].domain = irq_domain_add_linear(node, nr_irqs,
  332. &mmp_irq_domain_ops,
  333. &icu_data[0]);
  334. for (irq = 0; irq < nr_irqs; irq++) {
  335. ret = irq_create_mapping(icu_data[0].domain, irq);
  336. if (!ret) {
  337. pr_err("Failed to mapping hwirq\n");
  338. goto err;
  339. }
  340. if (!irq)
  341. icu_data[0].virq_base = ret;
  342. }
  343. icu_data[0].nr_irqs = nr_irqs;
  344. return 0;
  345. err:
  346. if (icu_data[0].virq_base) {
  347. for (i = 0; i < irq; i++)
  348. irq_dispose_mapping(icu_data[0].virq_base + i);
  349. }
  350. irq_domain_remove(icu_data[0].domain);
  351. iounmap(mmp_icu_base);
  352. return -EINVAL;
  353. }
  354. static int __init mmp_of_init(struct device_node *node,
  355. struct device_node *parent)
  356. {
  357. int ret;
  358. ret = mmp_init_bases(node);
  359. if (ret < 0)
  360. return ret;
  361. icu_data[0].conf_enable = mmp_conf.conf_enable;
  362. icu_data[0].conf_disable = mmp_conf.conf_disable;
  363. icu_data[0].conf_mask = mmp_conf.conf_mask;
  364. irq_set_default_host(icu_data[0].domain);
  365. set_handle_irq(mmp_handle_irq);
  366. max_icu_nr = 1;
  367. return 0;
  368. }
  369. IRQCHIP_DECLARE(mmp_intc, "mrvl,mmp-intc", mmp_of_init);
  370. static int __init mmp2_of_init(struct device_node *node,
  371. struct device_node *parent)
  372. {
  373. int ret;
  374. ret = mmp_init_bases(node);
  375. if (ret < 0)
  376. return ret;
  377. icu_data[0].conf_enable = mmp2_conf.conf_enable;
  378. icu_data[0].conf_disable = mmp2_conf.conf_disable;
  379. icu_data[0].conf_mask = mmp2_conf.conf_mask;
  380. irq_set_default_host(icu_data[0].domain);
  381. set_handle_irq(mmp2_handle_irq);
  382. max_icu_nr = 1;
  383. return 0;
  384. }
  385. IRQCHIP_DECLARE(mmp2_intc, "mrvl,mmp2-intc", mmp2_of_init);
  386. static int __init mmp2_mux_of_init(struct device_node *node,
  387. struct device_node *parent)
  388. {
  389. struct resource res;
  390. int i, ret, irq, j = 0;
  391. u32 nr_irqs, mfp_irq;
  392. if (!parent)
  393. return -ENODEV;
  394. i = max_icu_nr;
  395. ret = of_property_read_u32(node, "mrvl,intc-nr-irqs",
  396. &nr_irqs);
  397. if (ret) {
  398. pr_err("Not found mrvl,intc-nr-irqs property\n");
  399. return -EINVAL;
  400. }
  401. ret = of_address_to_resource(node, 0, &res);
  402. if (ret < 0) {
  403. pr_err("Not found reg property\n");
  404. return -EINVAL;
  405. }
  406. icu_data[i].reg_status = mmp_icu_base + res.start;
  407. ret = of_address_to_resource(node, 1, &res);
  408. if (ret < 0) {
  409. pr_err("Not found reg property\n");
  410. return -EINVAL;
  411. }
  412. icu_data[i].reg_mask = mmp_icu_base + res.start;
  413. icu_data[i].cascade_irq = irq_of_parse_and_map(node, 0);
  414. if (!icu_data[i].cascade_irq)
  415. return -EINVAL;
  416. icu_data[i].virq_base = 0;
  417. icu_data[i].domain = irq_domain_add_linear(node, nr_irqs,
  418. &mmp_irq_domain_ops,
  419. &icu_data[i]);
  420. for (irq = 0; irq < nr_irqs; irq++) {
  421. ret = irq_create_mapping(icu_data[i].domain, irq);
  422. if (!ret) {
  423. pr_err("Failed to mapping hwirq\n");
  424. goto err;
  425. }
  426. if (!irq)
  427. icu_data[i].virq_base = ret;
  428. }
  429. icu_data[i].nr_irqs = nr_irqs;
  430. if (!of_property_read_u32(node, "mrvl,clr-mfp-irq",
  431. &mfp_irq)) {
  432. icu_data[i].clr_mfp_irq_base = icu_data[i].virq_base;
  433. icu_data[i].clr_mfp_hwirq = mfp_irq;
  434. }
  435. irq_set_chained_handler(icu_data[i].cascade_irq,
  436. icu_mux_irq_demux);
  437. max_icu_nr++;
  438. return 0;
  439. err:
  440. if (icu_data[i].virq_base) {
  441. for (j = 0; j < irq; j++)
  442. irq_dispose_mapping(icu_data[i].virq_base + j);
  443. }
  444. irq_domain_remove(icu_data[i].domain);
  445. return -EINVAL;
  446. }
  447. IRQCHIP_DECLARE(mmp2_mux_intc, "mrvl,mmp2-mux-intc", mmp2_mux_of_init);
  448. #endif