ocrdma_hw.c 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573
  1. /*******************************************************************
  2. * This file is part of the Emulex RoCE Device Driver for *
  3. * RoCE (RDMA over Converged Ethernet) CNA Adapters. *
  4. * Copyright (C) 2008-2012 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *
  20. * Contact Information:
  21. * linux-drivers@emulex.com
  22. *
  23. * Emulex
  24. * 3333 Susan Street
  25. * Costa Mesa, CA 92626
  26. *******************************************************************/
  27. #include <linux/sched.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/log2.h>
  30. #include <linux/dma-mapping.h>
  31. #include <rdma/ib_verbs.h>
  32. #include <rdma/ib_user_verbs.h>
  33. #include <rdma/ib_addr.h>
  34. #include "ocrdma.h"
  35. #include "ocrdma_hw.h"
  36. #include "ocrdma_verbs.h"
  37. #include "ocrdma_ah.h"
  38. enum mbx_status {
  39. OCRDMA_MBX_STATUS_FAILED = 1,
  40. OCRDMA_MBX_STATUS_ILLEGAL_FIELD = 3,
  41. OCRDMA_MBX_STATUS_OOR = 100,
  42. OCRDMA_MBX_STATUS_INVALID_PD = 101,
  43. OCRDMA_MBX_STATUS_PD_INUSE = 102,
  44. OCRDMA_MBX_STATUS_INVALID_CQ = 103,
  45. OCRDMA_MBX_STATUS_INVALID_QP = 104,
  46. OCRDMA_MBX_STATUS_INVALID_LKEY = 105,
  47. OCRDMA_MBX_STATUS_ORD_EXCEEDS = 106,
  48. OCRDMA_MBX_STATUS_IRD_EXCEEDS = 107,
  49. OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS = 108,
  50. OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS = 109,
  51. OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS = 110,
  52. OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS = 111,
  53. OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS = 112,
  54. OCRDMA_MBX_STATUS_INVALID_STATE_CHANGE = 113,
  55. OCRDMA_MBX_STATUS_MW_BOUND = 114,
  56. OCRDMA_MBX_STATUS_INVALID_VA = 115,
  57. OCRDMA_MBX_STATUS_INVALID_LENGTH = 116,
  58. OCRDMA_MBX_STATUS_INVALID_FBO = 117,
  59. OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS = 118,
  60. OCRDMA_MBX_STATUS_INVALID_PBE_SIZE = 119,
  61. OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY = 120,
  62. OCRDMA_MBX_STATUS_INVALID_PBL_SHIFT = 121,
  63. OCRDMA_MBX_STATUS_INVALID_SRQ_ID = 129,
  64. OCRDMA_MBX_STATUS_SRQ_ERROR = 133,
  65. OCRDMA_MBX_STATUS_RQE_EXCEEDS = 134,
  66. OCRDMA_MBX_STATUS_MTU_EXCEEDS = 135,
  67. OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS = 136,
  68. OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS = 137,
  69. OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS = 138,
  70. OCRDMA_MBX_STATUS_QP_BOUND = 130,
  71. OCRDMA_MBX_STATUS_INVALID_CHANGE = 139,
  72. OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP = 140,
  73. OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER = 141,
  74. OCRDMA_MBX_STATUS_MW_STILL_BOUND = 142,
  75. OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID = 143,
  76. OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS = 144
  77. };
  78. enum additional_status {
  79. OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES = 22
  80. };
  81. enum cqe_status {
  82. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES = 1,
  83. OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER = 2,
  84. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES = 3,
  85. OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING = 4,
  86. OCRDMA_MBX_CQE_STATUS_DMA_FAILED = 5
  87. };
  88. static inline void *ocrdma_get_eqe(struct ocrdma_eq *eq)
  89. {
  90. return eq->q.va + (eq->q.tail * sizeof(struct ocrdma_eqe));
  91. }
  92. static inline void ocrdma_eq_inc_tail(struct ocrdma_eq *eq)
  93. {
  94. eq->q.tail = (eq->q.tail + 1) & (OCRDMA_EQ_LEN - 1);
  95. }
  96. static inline void *ocrdma_get_mcqe(struct ocrdma_dev *dev)
  97. {
  98. struct ocrdma_mcqe *cqe = (struct ocrdma_mcqe *)
  99. (dev->mq.cq.va + (dev->mq.cq.tail * sizeof(struct ocrdma_mcqe)));
  100. if (!(le32_to_cpu(cqe->valid_ae_cmpl_cons) & OCRDMA_MCQE_VALID_MASK))
  101. return NULL;
  102. return cqe;
  103. }
  104. static inline void ocrdma_mcq_inc_tail(struct ocrdma_dev *dev)
  105. {
  106. dev->mq.cq.tail = (dev->mq.cq.tail + 1) & (OCRDMA_MQ_CQ_LEN - 1);
  107. }
  108. static inline struct ocrdma_mqe *ocrdma_get_mqe(struct ocrdma_dev *dev)
  109. {
  110. return dev->mq.sq.va + (dev->mq.sq.head * sizeof(struct ocrdma_mqe));
  111. }
  112. static inline void ocrdma_mq_inc_head(struct ocrdma_dev *dev)
  113. {
  114. dev->mq.sq.head = (dev->mq.sq.head + 1) & (OCRDMA_MQ_LEN - 1);
  115. }
  116. static inline void *ocrdma_get_mqe_rsp(struct ocrdma_dev *dev)
  117. {
  118. return dev->mq.sq.va + (dev->mqe_ctx.tag * sizeof(struct ocrdma_mqe));
  119. }
  120. enum ib_qp_state get_ibqp_state(enum ocrdma_qp_state qps)
  121. {
  122. switch (qps) {
  123. case OCRDMA_QPS_RST:
  124. return IB_QPS_RESET;
  125. case OCRDMA_QPS_INIT:
  126. return IB_QPS_INIT;
  127. case OCRDMA_QPS_RTR:
  128. return IB_QPS_RTR;
  129. case OCRDMA_QPS_RTS:
  130. return IB_QPS_RTS;
  131. case OCRDMA_QPS_SQD:
  132. case OCRDMA_QPS_SQ_DRAINING:
  133. return IB_QPS_SQD;
  134. case OCRDMA_QPS_SQE:
  135. return IB_QPS_SQE;
  136. case OCRDMA_QPS_ERR:
  137. return IB_QPS_ERR;
  138. };
  139. return IB_QPS_ERR;
  140. }
  141. static enum ocrdma_qp_state get_ocrdma_qp_state(enum ib_qp_state qps)
  142. {
  143. switch (qps) {
  144. case IB_QPS_RESET:
  145. return OCRDMA_QPS_RST;
  146. case IB_QPS_INIT:
  147. return OCRDMA_QPS_INIT;
  148. case IB_QPS_RTR:
  149. return OCRDMA_QPS_RTR;
  150. case IB_QPS_RTS:
  151. return OCRDMA_QPS_RTS;
  152. case IB_QPS_SQD:
  153. return OCRDMA_QPS_SQD;
  154. case IB_QPS_SQE:
  155. return OCRDMA_QPS_SQE;
  156. case IB_QPS_ERR:
  157. return OCRDMA_QPS_ERR;
  158. };
  159. return OCRDMA_QPS_ERR;
  160. }
  161. static int ocrdma_get_mbx_errno(u32 status)
  162. {
  163. int err_num;
  164. u8 mbox_status = (status & OCRDMA_MBX_RSP_STATUS_MASK) >>
  165. OCRDMA_MBX_RSP_STATUS_SHIFT;
  166. u8 add_status = (status & OCRDMA_MBX_RSP_ASTATUS_MASK) >>
  167. OCRDMA_MBX_RSP_ASTATUS_SHIFT;
  168. switch (mbox_status) {
  169. case OCRDMA_MBX_STATUS_OOR:
  170. case OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS:
  171. err_num = -EAGAIN;
  172. break;
  173. case OCRDMA_MBX_STATUS_INVALID_PD:
  174. case OCRDMA_MBX_STATUS_INVALID_CQ:
  175. case OCRDMA_MBX_STATUS_INVALID_SRQ_ID:
  176. case OCRDMA_MBX_STATUS_INVALID_QP:
  177. case OCRDMA_MBX_STATUS_INVALID_CHANGE:
  178. case OCRDMA_MBX_STATUS_MTU_EXCEEDS:
  179. case OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER:
  180. case OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID:
  181. case OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS:
  182. case OCRDMA_MBX_STATUS_ILLEGAL_FIELD:
  183. case OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY:
  184. case OCRDMA_MBX_STATUS_INVALID_LKEY:
  185. case OCRDMA_MBX_STATUS_INVALID_VA:
  186. case OCRDMA_MBX_STATUS_INVALID_LENGTH:
  187. case OCRDMA_MBX_STATUS_INVALID_FBO:
  188. case OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS:
  189. case OCRDMA_MBX_STATUS_INVALID_PBE_SIZE:
  190. case OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP:
  191. case OCRDMA_MBX_STATUS_SRQ_ERROR:
  192. case OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS:
  193. err_num = -EINVAL;
  194. break;
  195. case OCRDMA_MBX_STATUS_PD_INUSE:
  196. case OCRDMA_MBX_STATUS_QP_BOUND:
  197. case OCRDMA_MBX_STATUS_MW_STILL_BOUND:
  198. case OCRDMA_MBX_STATUS_MW_BOUND:
  199. err_num = -EBUSY;
  200. break;
  201. case OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS:
  202. case OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS:
  203. case OCRDMA_MBX_STATUS_RQE_EXCEEDS:
  204. case OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS:
  205. case OCRDMA_MBX_STATUS_ORD_EXCEEDS:
  206. case OCRDMA_MBX_STATUS_IRD_EXCEEDS:
  207. case OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS:
  208. case OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS:
  209. case OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS:
  210. err_num = -ENOBUFS;
  211. break;
  212. case OCRDMA_MBX_STATUS_FAILED:
  213. switch (add_status) {
  214. case OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES:
  215. err_num = -EAGAIN;
  216. break;
  217. }
  218. default:
  219. err_num = -EFAULT;
  220. }
  221. return err_num;
  222. }
  223. static int ocrdma_get_mbx_cqe_errno(u16 cqe_status)
  224. {
  225. int err_num = -EINVAL;
  226. switch (cqe_status) {
  227. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES:
  228. err_num = -EPERM;
  229. break;
  230. case OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER:
  231. err_num = -EINVAL;
  232. break;
  233. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES:
  234. case OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING:
  235. err_num = -EINVAL;
  236. break;
  237. case OCRDMA_MBX_CQE_STATUS_DMA_FAILED:
  238. default:
  239. err_num = -EINVAL;
  240. break;
  241. }
  242. return err_num;
  243. }
  244. void ocrdma_ring_cq_db(struct ocrdma_dev *dev, u16 cq_id, bool armed,
  245. bool solicited, u16 cqe_popped)
  246. {
  247. u32 val = cq_id & OCRDMA_DB_CQ_RING_ID_MASK;
  248. val |= ((cq_id & OCRDMA_DB_CQ_RING_ID_EXT_MASK) <<
  249. OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT);
  250. if (armed)
  251. val |= (1 << OCRDMA_DB_CQ_REARM_SHIFT);
  252. if (solicited)
  253. val |= (1 << OCRDMA_DB_CQ_SOLICIT_SHIFT);
  254. val |= (cqe_popped << OCRDMA_DB_CQ_NUM_POPPED_SHIFT);
  255. iowrite32(val, dev->nic_info.db + OCRDMA_DB_CQ_OFFSET);
  256. }
  257. static void ocrdma_ring_mq_db(struct ocrdma_dev *dev)
  258. {
  259. u32 val = 0;
  260. val |= dev->mq.sq.id & OCRDMA_MQ_ID_MASK;
  261. val |= 1 << OCRDMA_MQ_NUM_MQE_SHIFT;
  262. iowrite32(val, dev->nic_info.db + OCRDMA_DB_MQ_OFFSET);
  263. }
  264. static void ocrdma_ring_eq_db(struct ocrdma_dev *dev, u16 eq_id,
  265. bool arm, bool clear_int, u16 num_eqe)
  266. {
  267. u32 val = 0;
  268. val |= eq_id & OCRDMA_EQ_ID_MASK;
  269. val |= ((eq_id & OCRDMA_EQ_ID_EXT_MASK) << OCRDMA_EQ_ID_EXT_MASK_SHIFT);
  270. if (arm)
  271. val |= (1 << OCRDMA_REARM_SHIFT);
  272. if (clear_int)
  273. val |= (1 << OCRDMA_EQ_CLR_SHIFT);
  274. val |= (1 << OCRDMA_EQ_TYPE_SHIFT);
  275. val |= (num_eqe << OCRDMA_NUM_EQE_SHIFT);
  276. iowrite32(val, dev->nic_info.db + OCRDMA_DB_EQ_OFFSET);
  277. }
  278. static void ocrdma_init_mch(struct ocrdma_mbx_hdr *cmd_hdr,
  279. u8 opcode, u8 subsys, u32 cmd_len)
  280. {
  281. cmd_hdr->subsys_op = (opcode | (subsys << OCRDMA_MCH_SUBSYS_SHIFT));
  282. cmd_hdr->timeout = 20; /* seconds */
  283. cmd_hdr->cmd_len = cmd_len - sizeof(struct ocrdma_mbx_hdr);
  284. }
  285. static void *ocrdma_init_emb_mqe(u8 opcode, u32 cmd_len)
  286. {
  287. struct ocrdma_mqe *mqe;
  288. mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
  289. if (!mqe)
  290. return NULL;
  291. mqe->hdr.spcl_sge_cnt_emb |=
  292. (OCRDMA_MQE_EMBEDDED << OCRDMA_MQE_HDR_EMB_SHIFT) &
  293. OCRDMA_MQE_HDR_EMB_MASK;
  294. mqe->hdr.pyld_len = cmd_len - sizeof(struct ocrdma_mqe_hdr);
  295. ocrdma_init_mch(&mqe->u.emb_req.mch, opcode, OCRDMA_SUBSYS_ROCE,
  296. mqe->hdr.pyld_len);
  297. return mqe;
  298. }
  299. static void ocrdma_free_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q)
  300. {
  301. dma_free_coherent(&dev->nic_info.pdev->dev, q->size, q->va, q->dma);
  302. }
  303. static int ocrdma_alloc_q(struct ocrdma_dev *dev,
  304. struct ocrdma_queue_info *q, u16 len, u16 entry_size)
  305. {
  306. memset(q, 0, sizeof(*q));
  307. q->len = len;
  308. q->entry_size = entry_size;
  309. q->size = len * entry_size;
  310. q->va = dma_alloc_coherent(&dev->nic_info.pdev->dev, q->size,
  311. &q->dma, GFP_KERNEL);
  312. if (!q->va)
  313. return -ENOMEM;
  314. memset(q->va, 0, q->size);
  315. return 0;
  316. }
  317. static void ocrdma_build_q_pages(struct ocrdma_pa *q_pa, int cnt,
  318. dma_addr_t host_pa, int hw_page_size)
  319. {
  320. int i;
  321. for (i = 0; i < cnt; i++) {
  322. q_pa[i].lo = (u32) (host_pa & 0xffffffff);
  323. q_pa[i].hi = (u32) upper_32_bits(host_pa);
  324. host_pa += hw_page_size;
  325. }
  326. }
  327. static int ocrdma_mbx_delete_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q,
  328. int queue_type)
  329. {
  330. u8 opcode = 0;
  331. int status;
  332. struct ocrdma_delete_q_req *cmd = dev->mbx_cmd;
  333. switch (queue_type) {
  334. case QTYPE_MCCQ:
  335. opcode = OCRDMA_CMD_DELETE_MQ;
  336. break;
  337. case QTYPE_CQ:
  338. opcode = OCRDMA_CMD_DELETE_CQ;
  339. break;
  340. case QTYPE_EQ:
  341. opcode = OCRDMA_CMD_DELETE_EQ;
  342. break;
  343. default:
  344. BUG();
  345. }
  346. memset(cmd, 0, sizeof(*cmd));
  347. ocrdma_init_mch(&cmd->req, opcode, OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  348. cmd->id = q->id;
  349. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  350. cmd, sizeof(*cmd), NULL, NULL);
  351. if (!status)
  352. q->created = false;
  353. return status;
  354. }
  355. static int ocrdma_mbx_create_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  356. {
  357. int status;
  358. struct ocrdma_create_eq_req *cmd = dev->mbx_cmd;
  359. struct ocrdma_create_eq_rsp *rsp = dev->mbx_cmd;
  360. memset(cmd, 0, sizeof(*cmd));
  361. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_EQ, OCRDMA_SUBSYS_COMMON,
  362. sizeof(*cmd));
  363. cmd->req.rsvd_version = 2;
  364. cmd->num_pages = 4;
  365. cmd->valid = OCRDMA_CREATE_EQ_VALID;
  366. cmd->cnt = 4 << OCRDMA_CREATE_EQ_CNT_SHIFT;
  367. ocrdma_build_q_pages(&cmd->pa[0], cmd->num_pages, eq->q.dma,
  368. PAGE_SIZE_4K);
  369. status = be_roce_mcc_cmd(dev->nic_info.netdev, cmd, sizeof(*cmd), NULL,
  370. NULL);
  371. if (!status) {
  372. eq->q.id = rsp->vector_eqid & 0xffff;
  373. eq->vector = (rsp->vector_eqid >> 16) & 0xffff;
  374. eq->q.created = true;
  375. }
  376. return status;
  377. }
  378. static int ocrdma_create_eq(struct ocrdma_dev *dev,
  379. struct ocrdma_eq *eq, u16 q_len)
  380. {
  381. int status;
  382. status = ocrdma_alloc_q(dev, &eq->q, OCRDMA_EQ_LEN,
  383. sizeof(struct ocrdma_eqe));
  384. if (status)
  385. return status;
  386. status = ocrdma_mbx_create_eq(dev, eq);
  387. if (status)
  388. goto mbx_err;
  389. eq->dev = dev;
  390. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  391. return 0;
  392. mbx_err:
  393. ocrdma_free_q(dev, &eq->q);
  394. return status;
  395. }
  396. static int ocrdma_get_irq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  397. {
  398. int irq;
  399. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  400. irq = dev->nic_info.pdev->irq;
  401. else
  402. irq = dev->nic_info.msix.vector_list[eq->vector];
  403. return irq;
  404. }
  405. static void _ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  406. {
  407. if (eq->q.created) {
  408. ocrdma_mbx_delete_q(dev, &eq->q, QTYPE_EQ);
  409. ocrdma_free_q(dev, &eq->q);
  410. }
  411. }
  412. static void ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  413. {
  414. int irq;
  415. /* disarm EQ so that interrupts are not generated
  416. * during freeing and EQ delete is in progress.
  417. */
  418. ocrdma_ring_eq_db(dev, eq->q.id, false, false, 0);
  419. irq = ocrdma_get_irq(dev, eq);
  420. free_irq(irq, eq);
  421. _ocrdma_destroy_eq(dev, eq);
  422. }
  423. static void ocrdma_destroy_eqs(struct ocrdma_dev *dev)
  424. {
  425. int i;
  426. for (i = 0; i < dev->eq_cnt; i++)
  427. ocrdma_destroy_eq(dev, &dev->eq_tbl[i]);
  428. }
  429. static int ocrdma_mbx_mq_cq_create(struct ocrdma_dev *dev,
  430. struct ocrdma_queue_info *cq,
  431. struct ocrdma_queue_info *eq)
  432. {
  433. struct ocrdma_create_cq_cmd *cmd = dev->mbx_cmd;
  434. struct ocrdma_create_cq_cmd_rsp *rsp = dev->mbx_cmd;
  435. int status;
  436. memset(cmd, 0, sizeof(*cmd));
  437. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_CQ,
  438. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  439. cmd->req.rsvd_version = OCRDMA_CREATE_CQ_VER2;
  440. cmd->pgsz_pgcnt = (cq->size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  441. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  442. cmd->pgsz_pgcnt |= PAGES_4K_SPANNED(cq->va, cq->size);
  443. cmd->ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  444. cmd->eqn = eq->id;
  445. cmd->cqe_count = cq->size / sizeof(struct ocrdma_mcqe);
  446. ocrdma_build_q_pages(&cmd->pa[0], cq->size / OCRDMA_MIN_Q_PAGE_SIZE,
  447. cq->dma, PAGE_SIZE_4K);
  448. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  449. cmd, sizeof(*cmd), NULL, NULL);
  450. if (!status) {
  451. cq->id = (u16) (rsp->cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  452. cq->created = true;
  453. }
  454. return status;
  455. }
  456. static u32 ocrdma_encoded_q_len(int q_len)
  457. {
  458. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  459. if (len_encoded == 16)
  460. len_encoded = 0;
  461. return len_encoded;
  462. }
  463. static int ocrdma_mbx_create_mq(struct ocrdma_dev *dev,
  464. struct ocrdma_queue_info *mq,
  465. struct ocrdma_queue_info *cq)
  466. {
  467. int num_pages, status;
  468. struct ocrdma_create_mq_req *cmd = dev->mbx_cmd;
  469. struct ocrdma_create_mq_rsp *rsp = dev->mbx_cmd;
  470. struct ocrdma_pa *pa;
  471. memset(cmd, 0, sizeof(*cmd));
  472. num_pages = PAGES_4K_SPANNED(mq->va, mq->size);
  473. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_MQ_EXT,
  474. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  475. cmd->req.rsvd_version = 1;
  476. cmd->cqid_pages = num_pages;
  477. cmd->cqid_pages |= (cq->id << OCRDMA_CREATE_MQ_CQ_ID_SHIFT);
  478. cmd->async_cqid_valid = OCRDMA_CREATE_MQ_ASYNC_CQ_VALID;
  479. cmd->async_event_bitmap = Bit(OCRDMA_ASYNC_GRP5_EVE_CODE);
  480. cmd->async_event_bitmap |= Bit(OCRDMA_ASYNC_RDMA_EVE_CODE);
  481. cmd->async_cqid_ringsize = cq->id;
  482. cmd->async_cqid_ringsize |= (ocrdma_encoded_q_len(mq->len) <<
  483. OCRDMA_CREATE_MQ_RING_SIZE_SHIFT);
  484. cmd->valid = OCRDMA_CREATE_MQ_VALID;
  485. pa = &cmd->pa[0];
  486. ocrdma_build_q_pages(pa, num_pages, mq->dma, PAGE_SIZE_4K);
  487. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  488. cmd, sizeof(*cmd), NULL, NULL);
  489. if (!status) {
  490. mq->id = rsp->id;
  491. mq->created = true;
  492. }
  493. return status;
  494. }
  495. static int ocrdma_create_mq(struct ocrdma_dev *dev)
  496. {
  497. int status;
  498. /* Alloc completion queue for Mailbox queue */
  499. status = ocrdma_alloc_q(dev, &dev->mq.cq, OCRDMA_MQ_CQ_LEN,
  500. sizeof(struct ocrdma_mcqe));
  501. if (status)
  502. goto alloc_err;
  503. status = ocrdma_mbx_mq_cq_create(dev, &dev->mq.cq, &dev->eq_tbl[0].q);
  504. if (status)
  505. goto mbx_cq_free;
  506. memset(&dev->mqe_ctx, 0, sizeof(dev->mqe_ctx));
  507. init_waitqueue_head(&dev->mqe_ctx.cmd_wait);
  508. mutex_init(&dev->mqe_ctx.lock);
  509. /* Alloc Mailbox queue */
  510. status = ocrdma_alloc_q(dev, &dev->mq.sq, OCRDMA_MQ_LEN,
  511. sizeof(struct ocrdma_mqe));
  512. if (status)
  513. goto mbx_cq_destroy;
  514. status = ocrdma_mbx_create_mq(dev, &dev->mq.sq, &dev->mq.cq);
  515. if (status)
  516. goto mbx_q_free;
  517. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, 0);
  518. return 0;
  519. mbx_q_free:
  520. ocrdma_free_q(dev, &dev->mq.sq);
  521. mbx_cq_destroy:
  522. ocrdma_mbx_delete_q(dev, &dev->mq.cq, QTYPE_CQ);
  523. mbx_cq_free:
  524. ocrdma_free_q(dev, &dev->mq.cq);
  525. alloc_err:
  526. return status;
  527. }
  528. static void ocrdma_destroy_mq(struct ocrdma_dev *dev)
  529. {
  530. struct ocrdma_queue_info *mbxq, *cq;
  531. /* mqe_ctx lock synchronizes with any other pending cmds. */
  532. mutex_lock(&dev->mqe_ctx.lock);
  533. mbxq = &dev->mq.sq;
  534. if (mbxq->created) {
  535. ocrdma_mbx_delete_q(dev, mbxq, QTYPE_MCCQ);
  536. ocrdma_free_q(dev, mbxq);
  537. }
  538. mutex_unlock(&dev->mqe_ctx.lock);
  539. cq = &dev->mq.cq;
  540. if (cq->created) {
  541. ocrdma_mbx_delete_q(dev, cq, QTYPE_CQ);
  542. ocrdma_free_q(dev, cq);
  543. }
  544. }
  545. static void ocrdma_process_qpcat_error(struct ocrdma_dev *dev,
  546. struct ocrdma_qp *qp)
  547. {
  548. enum ib_qp_state new_ib_qps = IB_QPS_ERR;
  549. enum ib_qp_state old_ib_qps;
  550. if (qp == NULL)
  551. BUG();
  552. ocrdma_qp_state_change(qp, new_ib_qps, &old_ib_qps);
  553. }
  554. static void ocrdma_dispatch_ibevent(struct ocrdma_dev *dev,
  555. struct ocrdma_ae_mcqe *cqe)
  556. {
  557. struct ocrdma_qp *qp = NULL;
  558. struct ocrdma_cq *cq = NULL;
  559. struct ib_event ib_evt;
  560. int cq_event = 0;
  561. int qp_event = 1;
  562. int srq_event = 0;
  563. int dev_event = 0;
  564. int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
  565. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
  566. if (cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPVALID)
  567. qp = dev->qp_tbl[cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPID_MASK];
  568. if (cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQVALID)
  569. cq = dev->cq_tbl[cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQID_MASK];
  570. ib_evt.device = &dev->ibdev;
  571. switch (type) {
  572. case OCRDMA_CQ_ERROR:
  573. ib_evt.element.cq = &cq->ibcq;
  574. ib_evt.event = IB_EVENT_CQ_ERR;
  575. cq_event = 1;
  576. qp_event = 0;
  577. break;
  578. case OCRDMA_CQ_OVERRUN_ERROR:
  579. ib_evt.element.cq = &cq->ibcq;
  580. ib_evt.event = IB_EVENT_CQ_ERR;
  581. break;
  582. case OCRDMA_CQ_QPCAT_ERROR:
  583. ib_evt.element.qp = &qp->ibqp;
  584. ib_evt.event = IB_EVENT_QP_FATAL;
  585. ocrdma_process_qpcat_error(dev, qp);
  586. break;
  587. case OCRDMA_QP_ACCESS_ERROR:
  588. ib_evt.element.qp = &qp->ibqp;
  589. ib_evt.event = IB_EVENT_QP_ACCESS_ERR;
  590. break;
  591. case OCRDMA_QP_COMM_EST_EVENT:
  592. ib_evt.element.qp = &qp->ibqp;
  593. ib_evt.event = IB_EVENT_COMM_EST;
  594. break;
  595. case OCRDMA_SQ_DRAINED_EVENT:
  596. ib_evt.element.qp = &qp->ibqp;
  597. ib_evt.event = IB_EVENT_SQ_DRAINED;
  598. break;
  599. case OCRDMA_DEVICE_FATAL_EVENT:
  600. ib_evt.element.port_num = 1;
  601. ib_evt.event = IB_EVENT_DEVICE_FATAL;
  602. qp_event = 0;
  603. dev_event = 1;
  604. break;
  605. case OCRDMA_SRQCAT_ERROR:
  606. ib_evt.element.srq = &qp->srq->ibsrq;
  607. ib_evt.event = IB_EVENT_SRQ_ERR;
  608. srq_event = 1;
  609. qp_event = 0;
  610. break;
  611. case OCRDMA_SRQ_LIMIT_EVENT:
  612. ib_evt.element.srq = &qp->srq->ibsrq;
  613. ib_evt.event = IB_EVENT_SRQ_LIMIT_REACHED;
  614. srq_event = 1;
  615. qp_event = 0;
  616. break;
  617. case OCRDMA_QP_LAST_WQE_EVENT:
  618. ib_evt.element.qp = &qp->ibqp;
  619. ib_evt.event = IB_EVENT_QP_LAST_WQE_REACHED;
  620. break;
  621. default:
  622. cq_event = 0;
  623. qp_event = 0;
  624. srq_event = 0;
  625. dev_event = 0;
  626. pr_err("%s() unknown type=0x%x\n", __func__, type);
  627. break;
  628. }
  629. if (qp_event) {
  630. if (qp->ibqp.event_handler)
  631. qp->ibqp.event_handler(&ib_evt, qp->ibqp.qp_context);
  632. } else if (cq_event) {
  633. if (cq->ibcq.event_handler)
  634. cq->ibcq.event_handler(&ib_evt, cq->ibcq.cq_context);
  635. } else if (srq_event) {
  636. if (qp->srq->ibsrq.event_handler)
  637. qp->srq->ibsrq.event_handler(&ib_evt,
  638. qp->srq->ibsrq.
  639. srq_context);
  640. } else if (dev_event) {
  641. ib_dispatch_event(&ib_evt);
  642. }
  643. }
  644. static void ocrdma_process_grp5_aync(struct ocrdma_dev *dev,
  645. struct ocrdma_ae_mcqe *cqe)
  646. {
  647. struct ocrdma_ae_pvid_mcqe *evt;
  648. int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
  649. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
  650. switch (type) {
  651. case OCRDMA_ASYNC_EVENT_PVID_STATE:
  652. evt = (struct ocrdma_ae_pvid_mcqe *)cqe;
  653. if ((evt->tag_enabled & OCRDMA_AE_PVID_MCQE_ENABLED_MASK) >>
  654. OCRDMA_AE_PVID_MCQE_ENABLED_SHIFT)
  655. dev->pvid = ((evt->tag_enabled &
  656. OCRDMA_AE_PVID_MCQE_TAG_MASK) >>
  657. OCRDMA_AE_PVID_MCQE_TAG_SHIFT);
  658. break;
  659. default:
  660. /* Not interested evts. */
  661. break;
  662. }
  663. }
  664. static void ocrdma_process_acqe(struct ocrdma_dev *dev, void *ae_cqe)
  665. {
  666. /* async CQE processing */
  667. struct ocrdma_ae_mcqe *cqe = ae_cqe;
  668. u32 evt_code = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_CODE_MASK) >>
  669. OCRDMA_AE_MCQE_EVENT_CODE_SHIFT;
  670. if (evt_code == OCRDMA_ASYNC_RDMA_EVE_CODE)
  671. ocrdma_dispatch_ibevent(dev, cqe);
  672. else if (evt_code == OCRDMA_ASYNC_GRP5_EVE_CODE)
  673. ocrdma_process_grp5_aync(dev, cqe);
  674. else
  675. pr_err("%s(%d) invalid evt code=0x%x\n", __func__,
  676. dev->id, evt_code);
  677. }
  678. static void ocrdma_process_mcqe(struct ocrdma_dev *dev, struct ocrdma_mcqe *cqe)
  679. {
  680. if (dev->mqe_ctx.tag == cqe->tag_lo && dev->mqe_ctx.cmd_done == false) {
  681. dev->mqe_ctx.cqe_status = (cqe->status &
  682. OCRDMA_MCQE_STATUS_MASK) >> OCRDMA_MCQE_STATUS_SHIFT;
  683. dev->mqe_ctx.ext_status =
  684. (cqe->status & OCRDMA_MCQE_ESTATUS_MASK)
  685. >> OCRDMA_MCQE_ESTATUS_SHIFT;
  686. dev->mqe_ctx.cmd_done = true;
  687. wake_up(&dev->mqe_ctx.cmd_wait);
  688. } else
  689. pr_err("%s() cqe for invalid tag0x%x.expected=0x%x\n",
  690. __func__, cqe->tag_lo, dev->mqe_ctx.tag);
  691. }
  692. static int ocrdma_mq_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  693. {
  694. u16 cqe_popped = 0;
  695. struct ocrdma_mcqe *cqe;
  696. while (1) {
  697. cqe = ocrdma_get_mcqe(dev);
  698. if (cqe == NULL)
  699. break;
  700. ocrdma_le32_to_cpu(cqe, sizeof(*cqe));
  701. cqe_popped += 1;
  702. if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_AE_MASK)
  703. ocrdma_process_acqe(dev, cqe);
  704. else if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_CMPL_MASK)
  705. ocrdma_process_mcqe(dev, cqe);
  706. else
  707. pr_err("%s() cqe->compl is not set.\n", __func__);
  708. memset(cqe, 0, sizeof(struct ocrdma_mcqe));
  709. ocrdma_mcq_inc_tail(dev);
  710. }
  711. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, cqe_popped);
  712. return 0;
  713. }
  714. static void ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
  715. struct ocrdma_cq *cq)
  716. {
  717. unsigned long flags;
  718. struct ocrdma_qp *qp;
  719. bool buddy_cq_found = false;
  720. /* Go through list of QPs in error state which are using this CQ
  721. * and invoke its callback handler to trigger CQE processing for
  722. * error/flushed CQE. It is rare to find more than few entries in
  723. * this list as most consumers stops after getting error CQE.
  724. * List is traversed only once when a matching buddy cq found for a QP.
  725. */
  726. spin_lock_irqsave(&dev->flush_q_lock, flags);
  727. list_for_each_entry(qp, &cq->sq_head, sq_entry) {
  728. if (qp->srq)
  729. continue;
  730. /* if wq and rq share the same cq, than comp_handler
  731. * is already invoked.
  732. */
  733. if (qp->sq_cq == qp->rq_cq)
  734. continue;
  735. /* if completion came on sq, rq's cq is buddy cq.
  736. * if completion came on rq, sq's cq is buddy cq.
  737. */
  738. if (qp->sq_cq == cq)
  739. cq = qp->rq_cq;
  740. else
  741. cq = qp->sq_cq;
  742. buddy_cq_found = true;
  743. break;
  744. }
  745. spin_unlock_irqrestore(&dev->flush_q_lock, flags);
  746. if (buddy_cq_found == false)
  747. return;
  748. if (cq->ibcq.comp_handler) {
  749. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  750. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  751. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  752. }
  753. }
  754. static void ocrdma_qp_cq_handler(struct ocrdma_dev *dev, u16 cq_idx)
  755. {
  756. unsigned long flags;
  757. struct ocrdma_cq *cq;
  758. if (cq_idx >= OCRDMA_MAX_CQ)
  759. BUG();
  760. cq = dev->cq_tbl[cq_idx];
  761. if (cq == NULL) {
  762. pr_err("%s%d invalid id=0x%x\n", __func__, dev->id, cq_idx);
  763. return;
  764. }
  765. spin_lock_irqsave(&cq->cq_lock, flags);
  766. cq->armed = false;
  767. cq->solicited = false;
  768. spin_unlock_irqrestore(&cq->cq_lock, flags);
  769. ocrdma_ring_cq_db(dev, cq->id, false, false, 0);
  770. if (cq->ibcq.comp_handler) {
  771. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  772. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  773. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  774. }
  775. ocrdma_qp_buddy_cq_handler(dev, cq);
  776. }
  777. static void ocrdma_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  778. {
  779. /* process the MQ-CQE. */
  780. if (cq_id == dev->mq.cq.id)
  781. ocrdma_mq_cq_handler(dev, cq_id);
  782. else
  783. ocrdma_qp_cq_handler(dev, cq_id);
  784. }
  785. static irqreturn_t ocrdma_irq_handler(int irq, void *handle)
  786. {
  787. struct ocrdma_eq *eq = handle;
  788. struct ocrdma_dev *dev = eq->dev;
  789. struct ocrdma_eqe eqe;
  790. struct ocrdma_eqe *ptr;
  791. u16 eqe_popped = 0;
  792. u16 cq_id;
  793. while (1) {
  794. ptr = ocrdma_get_eqe(eq);
  795. eqe = *ptr;
  796. ocrdma_le32_to_cpu(&eqe, sizeof(eqe));
  797. if ((eqe.id_valid & OCRDMA_EQE_VALID_MASK) == 0)
  798. break;
  799. eqe_popped += 1;
  800. ptr->id_valid = 0;
  801. /* check whether its CQE or not. */
  802. if ((eqe.id_valid & OCRDMA_EQE_FOR_CQE_MASK) == 0) {
  803. cq_id = eqe.id_valid >> OCRDMA_EQE_RESOURCE_ID_SHIFT;
  804. ocrdma_cq_handler(dev, cq_id);
  805. }
  806. ocrdma_eq_inc_tail(eq);
  807. }
  808. ocrdma_ring_eq_db(dev, eq->q.id, true, true, eqe_popped);
  809. /* Ring EQ doorbell with num_popped to 0 to enable interrupts again. */
  810. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  811. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  812. return IRQ_HANDLED;
  813. }
  814. static void ocrdma_post_mqe(struct ocrdma_dev *dev, struct ocrdma_mqe *cmd)
  815. {
  816. struct ocrdma_mqe *mqe;
  817. dev->mqe_ctx.tag = dev->mq.sq.head;
  818. dev->mqe_ctx.cmd_done = false;
  819. mqe = ocrdma_get_mqe(dev);
  820. cmd->hdr.tag_lo = dev->mq.sq.head;
  821. ocrdma_copy_cpu_to_le32(mqe, cmd, sizeof(*mqe));
  822. /* make sure descriptor is written before ringing doorbell */
  823. wmb();
  824. ocrdma_mq_inc_head(dev);
  825. ocrdma_ring_mq_db(dev);
  826. }
  827. static int ocrdma_wait_mqe_cmpl(struct ocrdma_dev *dev)
  828. {
  829. long status;
  830. /* 30 sec timeout */
  831. status = wait_event_timeout(dev->mqe_ctx.cmd_wait,
  832. (dev->mqe_ctx.cmd_done != false),
  833. msecs_to_jiffies(30000));
  834. if (status)
  835. return 0;
  836. else
  837. return -1;
  838. }
  839. /* issue a mailbox command on the MQ */
  840. static int ocrdma_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe)
  841. {
  842. int status = 0;
  843. u16 cqe_status, ext_status;
  844. struct ocrdma_mqe *rsp;
  845. mutex_lock(&dev->mqe_ctx.lock);
  846. ocrdma_post_mqe(dev, mqe);
  847. status = ocrdma_wait_mqe_cmpl(dev);
  848. if (status)
  849. goto mbx_err;
  850. cqe_status = dev->mqe_ctx.cqe_status;
  851. ext_status = dev->mqe_ctx.ext_status;
  852. rsp = ocrdma_get_mqe_rsp(dev);
  853. ocrdma_copy_le32_to_cpu(mqe, rsp, (sizeof(*mqe)));
  854. if (cqe_status || ext_status) {
  855. pr_err("%s() opcode=0x%x, cqe_status=0x%x, ext_status=0x%x\n",
  856. __func__,
  857. (rsp->u.rsp.subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
  858. OCRDMA_MBX_RSP_OPCODE_SHIFT, cqe_status, ext_status);
  859. status = ocrdma_get_mbx_cqe_errno(cqe_status);
  860. goto mbx_err;
  861. }
  862. if (mqe->u.rsp.status & OCRDMA_MBX_RSP_STATUS_MASK)
  863. status = ocrdma_get_mbx_errno(mqe->u.rsp.status);
  864. mbx_err:
  865. mutex_unlock(&dev->mqe_ctx.lock);
  866. return status;
  867. }
  868. static void ocrdma_get_attr(struct ocrdma_dev *dev,
  869. struct ocrdma_dev_attr *attr,
  870. struct ocrdma_mbx_query_config *rsp)
  871. {
  872. attr->max_pd =
  873. (rsp->max_pd_ca_ack_delay & OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK) >>
  874. OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT;
  875. attr->max_qp =
  876. (rsp->qp_srq_cq_ird_ord & OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK) >>
  877. OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT;
  878. attr->max_send_sge = ((rsp->max_write_send_sge &
  879. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  880. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT);
  881. attr->max_recv_sge = (rsp->max_write_send_sge &
  882. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  883. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT;
  884. attr->max_srq_sge = (rsp->max_srq_rqe_sge &
  885. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK) >>
  886. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET;
  887. attr->max_rdma_sge = (rsp->max_write_send_sge &
  888. OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_MASK) >>
  889. OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_SHIFT;
  890. attr->max_ord_per_qp = (rsp->max_ird_ord_per_qp &
  891. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK) >>
  892. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT;
  893. attr->max_srq =
  894. (rsp->max_srq_rpir_qps & OCRDMA_MBX_QUERY_CFG_MAX_SRQ_MASK) >>
  895. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET;
  896. attr->max_ird_per_qp = (rsp->max_ird_ord_per_qp &
  897. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK) >>
  898. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT;
  899. attr->cq_overflow_detect = (rsp->qp_srq_cq_ird_ord &
  900. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK) >>
  901. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT;
  902. attr->srq_supported = (rsp->qp_srq_cq_ird_ord &
  903. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK) >>
  904. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT;
  905. attr->local_ca_ack_delay = (rsp->max_pd_ca_ack_delay &
  906. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK) >>
  907. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT;
  908. attr->max_mr = rsp->max_mr;
  909. attr->max_mr_size = ~0ull;
  910. attr->max_fmr = 0;
  911. attr->max_pages_per_frmr = rsp->max_pages_per_frmr;
  912. attr->max_num_mr_pbl = rsp->max_num_mr_pbl;
  913. attr->max_cqe = rsp->max_cq_cqes_per_cq &
  914. OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK;
  915. attr->max_cq = (rsp->max_cq_cqes_per_cq &
  916. OCRDMA_MBX_QUERY_CFG_MAX_CQ_MASK) >>
  917. OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET;
  918. attr->wqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  919. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK) >>
  920. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET) *
  921. OCRDMA_WQE_STRIDE;
  922. attr->rqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  923. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK) >>
  924. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET) *
  925. OCRDMA_WQE_STRIDE;
  926. attr->max_inline_data =
  927. attr->wqe_size - (sizeof(struct ocrdma_hdr_wqe) +
  928. sizeof(struct ocrdma_sge));
  929. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY) {
  930. attr->ird = 1;
  931. attr->ird_page_size = OCRDMA_MIN_Q_PAGE_SIZE;
  932. attr->num_ird_pages = MAX_OCRDMA_IRD_PAGES;
  933. }
  934. dev->attr.max_wqe = rsp->max_wqes_rqes_per_q >>
  935. OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET;
  936. dev->attr.max_rqe = rsp->max_wqes_rqes_per_q &
  937. OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK;
  938. }
  939. static int ocrdma_check_fw_config(struct ocrdma_dev *dev,
  940. struct ocrdma_fw_conf_rsp *conf)
  941. {
  942. u32 fn_mode;
  943. fn_mode = conf->fn_mode & OCRDMA_FN_MODE_RDMA;
  944. if (fn_mode != OCRDMA_FN_MODE_RDMA)
  945. return -EINVAL;
  946. dev->base_eqid = conf->base_eqid;
  947. dev->max_eq = conf->max_eq;
  948. return 0;
  949. }
  950. /* can be issued only during init time. */
  951. static int ocrdma_mbx_query_fw_ver(struct ocrdma_dev *dev)
  952. {
  953. int status = -ENOMEM;
  954. struct ocrdma_mqe *cmd;
  955. struct ocrdma_fw_ver_rsp *rsp;
  956. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_VER, sizeof(*cmd));
  957. if (!cmd)
  958. return -ENOMEM;
  959. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  960. OCRDMA_CMD_GET_FW_VER,
  961. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  962. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  963. if (status)
  964. goto mbx_err;
  965. rsp = (struct ocrdma_fw_ver_rsp *)cmd;
  966. memset(&dev->attr.fw_ver[0], 0, sizeof(dev->attr.fw_ver));
  967. memcpy(&dev->attr.fw_ver[0], &rsp->running_ver[0],
  968. sizeof(rsp->running_ver));
  969. ocrdma_le32_to_cpu(dev->attr.fw_ver, sizeof(rsp->running_ver));
  970. mbx_err:
  971. kfree(cmd);
  972. return status;
  973. }
  974. /* can be issued only during init time. */
  975. static int ocrdma_mbx_query_fw_config(struct ocrdma_dev *dev)
  976. {
  977. int status = -ENOMEM;
  978. struct ocrdma_mqe *cmd;
  979. struct ocrdma_fw_conf_rsp *rsp;
  980. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_CONFIG, sizeof(*cmd));
  981. if (!cmd)
  982. return -ENOMEM;
  983. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  984. OCRDMA_CMD_GET_FW_CONFIG,
  985. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  986. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  987. if (status)
  988. goto mbx_err;
  989. rsp = (struct ocrdma_fw_conf_rsp *)cmd;
  990. status = ocrdma_check_fw_config(dev, rsp);
  991. mbx_err:
  992. kfree(cmd);
  993. return status;
  994. }
  995. static int ocrdma_mbx_query_dev(struct ocrdma_dev *dev)
  996. {
  997. int status = -ENOMEM;
  998. struct ocrdma_mbx_query_config *rsp;
  999. struct ocrdma_mqe *cmd;
  1000. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_CONFIG, sizeof(*cmd));
  1001. if (!cmd)
  1002. return status;
  1003. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1004. if (status)
  1005. goto mbx_err;
  1006. rsp = (struct ocrdma_mbx_query_config *)cmd;
  1007. ocrdma_get_attr(dev, &dev->attr, rsp);
  1008. mbx_err:
  1009. kfree(cmd);
  1010. return status;
  1011. }
  1012. int ocrdma_mbx_get_link_speed(struct ocrdma_dev *dev, u8 *lnk_speed)
  1013. {
  1014. int status = -ENOMEM;
  1015. struct ocrdma_get_link_speed_rsp *rsp;
  1016. struct ocrdma_mqe *cmd;
  1017. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
  1018. sizeof(*cmd));
  1019. if (!cmd)
  1020. return status;
  1021. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1022. OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
  1023. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1024. ((struct ocrdma_mbx_hdr *)cmd->u.cmd)->rsvd_version = 0x1;
  1025. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1026. if (status)
  1027. goto mbx_err;
  1028. rsp = (struct ocrdma_get_link_speed_rsp *)cmd;
  1029. *lnk_speed = rsp->phys_port_speed;
  1030. mbx_err:
  1031. kfree(cmd);
  1032. return status;
  1033. }
  1034. int ocrdma_mbx_alloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1035. {
  1036. int status = -ENOMEM;
  1037. struct ocrdma_alloc_pd *cmd;
  1038. struct ocrdma_alloc_pd_rsp *rsp;
  1039. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD, sizeof(*cmd));
  1040. if (!cmd)
  1041. return status;
  1042. if (pd->dpp_enabled)
  1043. cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
  1044. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1045. if (status)
  1046. goto mbx_err;
  1047. rsp = (struct ocrdma_alloc_pd_rsp *)cmd;
  1048. pd->id = rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_PDID_MASK;
  1049. if (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) {
  1050. pd->dpp_enabled = true;
  1051. pd->dpp_page = rsp->dpp_page_pdid >>
  1052. OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
  1053. } else {
  1054. pd->dpp_enabled = false;
  1055. pd->num_dpp_qp = 0;
  1056. }
  1057. mbx_err:
  1058. kfree(cmd);
  1059. return status;
  1060. }
  1061. int ocrdma_mbx_dealloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1062. {
  1063. int status = -ENOMEM;
  1064. struct ocrdma_dealloc_pd *cmd;
  1065. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD, sizeof(*cmd));
  1066. if (!cmd)
  1067. return status;
  1068. cmd->id = pd->id;
  1069. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1070. kfree(cmd);
  1071. return status;
  1072. }
  1073. static int ocrdma_build_q_conf(u32 *num_entries, int entry_size,
  1074. int *num_pages, int *page_size)
  1075. {
  1076. int i;
  1077. int mem_size;
  1078. *num_entries = roundup_pow_of_two(*num_entries);
  1079. mem_size = *num_entries * entry_size;
  1080. /* find the possible lowest possible multiplier */
  1081. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1082. if (mem_size <= (OCRDMA_Q_PAGE_BASE_SIZE << i))
  1083. break;
  1084. }
  1085. if (i >= OCRDMA_MAX_Q_PAGE_SIZE_CNT)
  1086. return -EINVAL;
  1087. mem_size = roundup(mem_size,
  1088. ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES));
  1089. *num_pages =
  1090. mem_size / ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1091. *page_size = ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1092. *num_entries = mem_size / entry_size;
  1093. return 0;
  1094. }
  1095. static int ocrdma_mbx_create_ah_tbl(struct ocrdma_dev *dev)
  1096. {
  1097. int i ;
  1098. int status = 0;
  1099. int max_ah;
  1100. struct ocrdma_create_ah_tbl *cmd;
  1101. struct ocrdma_create_ah_tbl_rsp *rsp;
  1102. struct pci_dev *pdev = dev->nic_info.pdev;
  1103. dma_addr_t pa;
  1104. struct ocrdma_pbe *pbes;
  1105. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_AH_TBL, sizeof(*cmd));
  1106. if (!cmd)
  1107. return status;
  1108. max_ah = OCRDMA_MAX_AH;
  1109. dev->av_tbl.size = sizeof(struct ocrdma_av) * max_ah;
  1110. /* number of PBEs in PBL */
  1111. cmd->ah_conf = (OCRDMA_AH_TBL_PAGES <<
  1112. OCRDMA_CREATE_AH_NUM_PAGES_SHIFT) &
  1113. OCRDMA_CREATE_AH_NUM_PAGES_MASK;
  1114. /* page size */
  1115. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1116. if (PAGE_SIZE == (OCRDMA_MIN_Q_PAGE_SIZE << i))
  1117. break;
  1118. }
  1119. cmd->ah_conf |= (i << OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT) &
  1120. OCRDMA_CREATE_AH_PAGE_SIZE_MASK;
  1121. /* ah_entry size */
  1122. cmd->ah_conf |= (sizeof(struct ocrdma_av) <<
  1123. OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT) &
  1124. OCRDMA_CREATE_AH_ENTRY_SIZE_MASK;
  1125. dev->av_tbl.pbl.va = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
  1126. &dev->av_tbl.pbl.pa,
  1127. GFP_KERNEL);
  1128. if (dev->av_tbl.pbl.va == NULL)
  1129. goto mem_err;
  1130. dev->av_tbl.va = dma_alloc_coherent(&pdev->dev, dev->av_tbl.size,
  1131. &pa, GFP_KERNEL);
  1132. if (dev->av_tbl.va == NULL)
  1133. goto mem_err_ah;
  1134. dev->av_tbl.pa = pa;
  1135. dev->av_tbl.num_ah = max_ah;
  1136. memset(dev->av_tbl.va, 0, dev->av_tbl.size);
  1137. pbes = (struct ocrdma_pbe *)dev->av_tbl.pbl.va;
  1138. for (i = 0; i < dev->av_tbl.size / OCRDMA_MIN_Q_PAGE_SIZE; i++) {
  1139. pbes[i].pa_lo = (u32) (pa & 0xffffffff);
  1140. pbes[i].pa_hi = (u32) upper_32_bits(pa);
  1141. pa += PAGE_SIZE;
  1142. }
  1143. cmd->tbl_addr[0].lo = (u32)(dev->av_tbl.pbl.pa & 0xFFFFFFFF);
  1144. cmd->tbl_addr[0].hi = (u32)upper_32_bits(dev->av_tbl.pbl.pa);
  1145. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1146. if (status)
  1147. goto mbx_err;
  1148. rsp = (struct ocrdma_create_ah_tbl_rsp *)cmd;
  1149. dev->av_tbl.ahid = rsp->ahid & 0xFFFF;
  1150. kfree(cmd);
  1151. return 0;
  1152. mbx_err:
  1153. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1154. dev->av_tbl.pa);
  1155. dev->av_tbl.va = NULL;
  1156. mem_err_ah:
  1157. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1158. dev->av_tbl.pbl.pa);
  1159. dev->av_tbl.pbl.va = NULL;
  1160. dev->av_tbl.size = 0;
  1161. mem_err:
  1162. kfree(cmd);
  1163. return status;
  1164. }
  1165. static void ocrdma_mbx_delete_ah_tbl(struct ocrdma_dev *dev)
  1166. {
  1167. struct ocrdma_delete_ah_tbl *cmd;
  1168. struct pci_dev *pdev = dev->nic_info.pdev;
  1169. if (dev->av_tbl.va == NULL)
  1170. return;
  1171. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_AH_TBL, sizeof(*cmd));
  1172. if (!cmd)
  1173. return;
  1174. cmd->ahid = dev->av_tbl.ahid;
  1175. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1176. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1177. dev->av_tbl.pa);
  1178. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1179. dev->av_tbl.pbl.pa);
  1180. kfree(cmd);
  1181. }
  1182. /* Multiple CQs uses the EQ. This routine returns least used
  1183. * EQ to associate with CQ. This will distributes the interrupt
  1184. * processing and CPU load to associated EQ, vector and so to that CPU.
  1185. */
  1186. static u16 ocrdma_bind_eq(struct ocrdma_dev *dev)
  1187. {
  1188. int i, selected_eq = 0, cq_cnt = 0;
  1189. u16 eq_id;
  1190. mutex_lock(&dev->dev_lock);
  1191. cq_cnt = dev->eq_tbl[0].cq_cnt;
  1192. eq_id = dev->eq_tbl[0].q.id;
  1193. /* find the EQ which is has the least number of
  1194. * CQs associated with it.
  1195. */
  1196. for (i = 0; i < dev->eq_cnt; i++) {
  1197. if (dev->eq_tbl[i].cq_cnt < cq_cnt) {
  1198. cq_cnt = dev->eq_tbl[i].cq_cnt;
  1199. eq_id = dev->eq_tbl[i].q.id;
  1200. selected_eq = i;
  1201. }
  1202. }
  1203. dev->eq_tbl[selected_eq].cq_cnt += 1;
  1204. mutex_unlock(&dev->dev_lock);
  1205. return eq_id;
  1206. }
  1207. static void ocrdma_unbind_eq(struct ocrdma_dev *dev, u16 eq_id)
  1208. {
  1209. int i;
  1210. mutex_lock(&dev->dev_lock);
  1211. for (i = 0; i < dev->eq_cnt; i++) {
  1212. if (dev->eq_tbl[i].q.id != eq_id)
  1213. continue;
  1214. dev->eq_tbl[i].cq_cnt -= 1;
  1215. break;
  1216. }
  1217. mutex_unlock(&dev->dev_lock);
  1218. }
  1219. int ocrdma_mbx_create_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq,
  1220. int entries, int dpp_cq, u16 pd_id)
  1221. {
  1222. int status = -ENOMEM; int max_hw_cqe;
  1223. struct pci_dev *pdev = dev->nic_info.pdev;
  1224. struct ocrdma_create_cq *cmd;
  1225. struct ocrdma_create_cq_rsp *rsp;
  1226. u32 hw_pages, cqe_size, page_size, cqe_count;
  1227. if (entries > dev->attr.max_cqe) {
  1228. pr_err("%s(%d) max_cqe=0x%x, requester_cqe=0x%x\n",
  1229. __func__, dev->id, dev->attr.max_cqe, entries);
  1230. return -EINVAL;
  1231. }
  1232. if (dpp_cq && (dev->nic_info.dev_family != OCRDMA_GEN2_FAMILY))
  1233. return -EINVAL;
  1234. if (dpp_cq) {
  1235. cq->max_hw_cqe = 1;
  1236. max_hw_cqe = 1;
  1237. cqe_size = OCRDMA_DPP_CQE_SIZE;
  1238. hw_pages = 1;
  1239. } else {
  1240. cq->max_hw_cqe = dev->attr.max_cqe;
  1241. max_hw_cqe = dev->attr.max_cqe;
  1242. cqe_size = sizeof(struct ocrdma_cqe);
  1243. hw_pages = OCRDMA_CREATE_CQ_MAX_PAGES;
  1244. }
  1245. cq->len = roundup(max_hw_cqe * cqe_size, OCRDMA_MIN_Q_PAGE_SIZE);
  1246. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_CQ, sizeof(*cmd));
  1247. if (!cmd)
  1248. return -ENOMEM;
  1249. ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_CREATE_CQ,
  1250. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1251. cq->va = dma_alloc_coherent(&pdev->dev, cq->len, &cq->pa, GFP_KERNEL);
  1252. if (!cq->va) {
  1253. status = -ENOMEM;
  1254. goto mem_err;
  1255. }
  1256. memset(cq->va, 0, cq->len);
  1257. page_size = cq->len / hw_pages;
  1258. cmd->cmd.pgsz_pgcnt = (page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1259. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  1260. cmd->cmd.pgsz_pgcnt |= hw_pages;
  1261. cmd->cmd.ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  1262. cq->eqn = ocrdma_bind_eq(dev);
  1263. cmd->cmd.req.rsvd_version = OCRDMA_CREATE_CQ_VER3;
  1264. cqe_count = cq->len / cqe_size;
  1265. if (cqe_count > 1024) {
  1266. /* Set cnt to 3 to indicate more than 1024 cq entries */
  1267. cmd->cmd.ev_cnt_flags |= (0x3 << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1268. } else {
  1269. u8 count = 0;
  1270. switch (cqe_count) {
  1271. case 256:
  1272. count = 0;
  1273. break;
  1274. case 512:
  1275. count = 1;
  1276. break;
  1277. case 1024:
  1278. count = 2;
  1279. break;
  1280. default:
  1281. goto mbx_err;
  1282. }
  1283. cmd->cmd.ev_cnt_flags |= (count << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1284. }
  1285. /* shared eq between all the consumer cqs. */
  1286. cmd->cmd.eqn = cq->eqn;
  1287. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY) {
  1288. if (dpp_cq)
  1289. cmd->cmd.pgsz_pgcnt |= OCRDMA_CREATE_CQ_DPP <<
  1290. OCRDMA_CREATE_CQ_TYPE_SHIFT;
  1291. cq->phase_change = false;
  1292. cmd->cmd.cqe_count = (cq->len / cqe_size);
  1293. } else {
  1294. cmd->cmd.cqe_count = (cq->len / cqe_size) - 1;
  1295. cmd->cmd.ev_cnt_flags |= OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID;
  1296. cq->phase_change = true;
  1297. }
  1298. cmd->cmd.pd_id = pd_id; /* valid only for v3 */
  1299. ocrdma_build_q_pages(&cmd->cmd.pa[0], hw_pages, cq->pa, page_size);
  1300. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1301. if (status)
  1302. goto mbx_err;
  1303. rsp = (struct ocrdma_create_cq_rsp *)cmd;
  1304. cq->id = (u16) (rsp->rsp.cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  1305. kfree(cmd);
  1306. return 0;
  1307. mbx_err:
  1308. ocrdma_unbind_eq(dev, cq->eqn);
  1309. dma_free_coherent(&pdev->dev, cq->len, cq->va, cq->pa);
  1310. mem_err:
  1311. kfree(cmd);
  1312. return status;
  1313. }
  1314. int ocrdma_mbx_destroy_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq)
  1315. {
  1316. int status = -ENOMEM;
  1317. struct ocrdma_destroy_cq *cmd;
  1318. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_CQ, sizeof(*cmd));
  1319. if (!cmd)
  1320. return status;
  1321. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_DELETE_CQ,
  1322. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1323. cmd->bypass_flush_qid |=
  1324. (cq->id << OCRDMA_DESTROY_CQ_QID_SHIFT) &
  1325. OCRDMA_DESTROY_CQ_QID_MASK;
  1326. ocrdma_unbind_eq(dev, cq->eqn);
  1327. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1328. if (status)
  1329. goto mbx_err;
  1330. dma_free_coherent(&dev->nic_info.pdev->dev, cq->len, cq->va, cq->pa);
  1331. mbx_err:
  1332. kfree(cmd);
  1333. return status;
  1334. }
  1335. int ocrdma_mbx_alloc_lkey(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1336. u32 pdid, int addr_check)
  1337. {
  1338. int status = -ENOMEM;
  1339. struct ocrdma_alloc_lkey *cmd;
  1340. struct ocrdma_alloc_lkey_rsp *rsp;
  1341. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_LKEY, sizeof(*cmd));
  1342. if (!cmd)
  1343. return status;
  1344. cmd->pdid = pdid;
  1345. cmd->pbl_sz_flags |= addr_check;
  1346. cmd->pbl_sz_flags |= (hwmr->fr_mr << OCRDMA_ALLOC_LKEY_FMR_SHIFT);
  1347. cmd->pbl_sz_flags |=
  1348. (hwmr->remote_wr << OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT);
  1349. cmd->pbl_sz_flags |=
  1350. (hwmr->remote_rd << OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT);
  1351. cmd->pbl_sz_flags |=
  1352. (hwmr->local_wr << OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT);
  1353. cmd->pbl_sz_flags |=
  1354. (hwmr->remote_atomic << OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT);
  1355. cmd->pbl_sz_flags |=
  1356. (hwmr->num_pbls << OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT);
  1357. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1358. if (status)
  1359. goto mbx_err;
  1360. rsp = (struct ocrdma_alloc_lkey_rsp *)cmd;
  1361. hwmr->lkey = rsp->lrkey;
  1362. mbx_err:
  1363. kfree(cmd);
  1364. return status;
  1365. }
  1366. int ocrdma_mbx_dealloc_lkey(struct ocrdma_dev *dev, int fr_mr, u32 lkey)
  1367. {
  1368. int status = -ENOMEM;
  1369. struct ocrdma_dealloc_lkey *cmd;
  1370. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_LKEY, sizeof(*cmd));
  1371. if (!cmd)
  1372. return -ENOMEM;
  1373. cmd->lkey = lkey;
  1374. cmd->rsvd_frmr = fr_mr ? 1 : 0;
  1375. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1376. if (status)
  1377. goto mbx_err;
  1378. mbx_err:
  1379. kfree(cmd);
  1380. return status;
  1381. }
  1382. static int ocrdma_mbx_reg_mr(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1383. u32 pdid, u32 pbl_cnt, u32 pbe_size, u32 last)
  1384. {
  1385. int status = -ENOMEM;
  1386. int i;
  1387. struct ocrdma_reg_nsmr *cmd;
  1388. struct ocrdma_reg_nsmr_rsp *rsp;
  1389. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR, sizeof(*cmd));
  1390. if (!cmd)
  1391. return -ENOMEM;
  1392. cmd->num_pbl_pdid =
  1393. pdid | (hwmr->num_pbls << OCRDMA_REG_NSMR_NUM_PBL_SHIFT);
  1394. cmd->fr_mr = hwmr->fr_mr;
  1395. cmd->flags_hpage_pbe_sz |= (hwmr->remote_wr <<
  1396. OCRDMA_REG_NSMR_REMOTE_WR_SHIFT);
  1397. cmd->flags_hpage_pbe_sz |= (hwmr->remote_rd <<
  1398. OCRDMA_REG_NSMR_REMOTE_RD_SHIFT);
  1399. cmd->flags_hpage_pbe_sz |= (hwmr->local_wr <<
  1400. OCRDMA_REG_NSMR_LOCAL_WR_SHIFT);
  1401. cmd->flags_hpage_pbe_sz |= (hwmr->remote_atomic <<
  1402. OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT);
  1403. cmd->flags_hpage_pbe_sz |= (hwmr->mw_bind <<
  1404. OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT);
  1405. cmd->flags_hpage_pbe_sz |= (last << OCRDMA_REG_NSMR_LAST_SHIFT);
  1406. cmd->flags_hpage_pbe_sz |= (hwmr->pbe_size / OCRDMA_MIN_HPAGE_SIZE);
  1407. cmd->flags_hpage_pbe_sz |= (hwmr->pbl_size / OCRDMA_MIN_HPAGE_SIZE) <<
  1408. OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT;
  1409. cmd->totlen_low = hwmr->len;
  1410. cmd->totlen_high = upper_32_bits(hwmr->len);
  1411. cmd->fbo_low = (u32) (hwmr->fbo & 0xffffffff);
  1412. cmd->fbo_high = (u32) upper_32_bits(hwmr->fbo);
  1413. cmd->va_loaddr = (u32) hwmr->va;
  1414. cmd->va_hiaddr = (u32) upper_32_bits(hwmr->va);
  1415. for (i = 0; i < pbl_cnt; i++) {
  1416. cmd->pbl[i].lo = (u32) (hwmr->pbl_table[i].pa & 0xffffffff);
  1417. cmd->pbl[i].hi = upper_32_bits(hwmr->pbl_table[i].pa);
  1418. }
  1419. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1420. if (status)
  1421. goto mbx_err;
  1422. rsp = (struct ocrdma_reg_nsmr_rsp *)cmd;
  1423. hwmr->lkey = rsp->lrkey;
  1424. mbx_err:
  1425. kfree(cmd);
  1426. return status;
  1427. }
  1428. static int ocrdma_mbx_reg_mr_cont(struct ocrdma_dev *dev,
  1429. struct ocrdma_hw_mr *hwmr, u32 pbl_cnt,
  1430. u32 pbl_offset, u32 last)
  1431. {
  1432. int status = -ENOMEM;
  1433. int i;
  1434. struct ocrdma_reg_nsmr_cont *cmd;
  1435. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR_CONT, sizeof(*cmd));
  1436. if (!cmd)
  1437. return -ENOMEM;
  1438. cmd->lrkey = hwmr->lkey;
  1439. cmd->num_pbl_offset = (pbl_cnt << OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT) |
  1440. (pbl_offset & OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK);
  1441. cmd->last = last << OCRDMA_REG_NSMR_CONT_LAST_SHIFT;
  1442. for (i = 0; i < pbl_cnt; i++) {
  1443. cmd->pbl[i].lo =
  1444. (u32) (hwmr->pbl_table[i + pbl_offset].pa & 0xffffffff);
  1445. cmd->pbl[i].hi =
  1446. upper_32_bits(hwmr->pbl_table[i + pbl_offset].pa);
  1447. }
  1448. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1449. if (status)
  1450. goto mbx_err;
  1451. mbx_err:
  1452. kfree(cmd);
  1453. return status;
  1454. }
  1455. int ocrdma_reg_mr(struct ocrdma_dev *dev,
  1456. struct ocrdma_hw_mr *hwmr, u32 pdid, int acc)
  1457. {
  1458. int status;
  1459. u32 last = 0;
  1460. u32 cur_pbl_cnt, pbl_offset;
  1461. u32 pending_pbl_cnt = hwmr->num_pbls;
  1462. pbl_offset = 0;
  1463. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1464. if (cur_pbl_cnt == pending_pbl_cnt)
  1465. last = 1;
  1466. status = ocrdma_mbx_reg_mr(dev, hwmr, pdid,
  1467. cur_pbl_cnt, hwmr->pbe_size, last);
  1468. if (status) {
  1469. pr_err("%s() status=%d\n", __func__, status);
  1470. return status;
  1471. }
  1472. /* if there is no more pbls to register then exit. */
  1473. if (last)
  1474. return 0;
  1475. while (!last) {
  1476. pbl_offset += cur_pbl_cnt;
  1477. pending_pbl_cnt -= cur_pbl_cnt;
  1478. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1479. /* if we reach the end of the pbls, then need to set the last
  1480. * bit, indicating no more pbls to register for this memory key.
  1481. */
  1482. if (cur_pbl_cnt == pending_pbl_cnt)
  1483. last = 1;
  1484. status = ocrdma_mbx_reg_mr_cont(dev, hwmr, cur_pbl_cnt,
  1485. pbl_offset, last);
  1486. if (status)
  1487. break;
  1488. }
  1489. if (status)
  1490. pr_err("%s() err. status=%d\n", __func__, status);
  1491. return status;
  1492. }
  1493. bool ocrdma_is_qp_in_sq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1494. {
  1495. struct ocrdma_qp *tmp;
  1496. bool found = false;
  1497. list_for_each_entry(tmp, &cq->sq_head, sq_entry) {
  1498. if (qp == tmp) {
  1499. found = true;
  1500. break;
  1501. }
  1502. }
  1503. return found;
  1504. }
  1505. bool ocrdma_is_qp_in_rq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1506. {
  1507. struct ocrdma_qp *tmp;
  1508. bool found = false;
  1509. list_for_each_entry(tmp, &cq->rq_head, rq_entry) {
  1510. if (qp == tmp) {
  1511. found = true;
  1512. break;
  1513. }
  1514. }
  1515. return found;
  1516. }
  1517. void ocrdma_flush_qp(struct ocrdma_qp *qp)
  1518. {
  1519. bool found;
  1520. unsigned long flags;
  1521. spin_lock_irqsave(&qp->dev->flush_q_lock, flags);
  1522. found = ocrdma_is_qp_in_sq_flushlist(qp->sq_cq, qp);
  1523. if (!found)
  1524. list_add_tail(&qp->sq_entry, &qp->sq_cq->sq_head);
  1525. if (!qp->srq) {
  1526. found = ocrdma_is_qp_in_rq_flushlist(qp->rq_cq, qp);
  1527. if (!found)
  1528. list_add_tail(&qp->rq_entry, &qp->rq_cq->rq_head);
  1529. }
  1530. spin_unlock_irqrestore(&qp->dev->flush_q_lock, flags);
  1531. }
  1532. static void ocrdma_init_hwq_ptr(struct ocrdma_qp *qp)
  1533. {
  1534. qp->sq.head = 0;
  1535. qp->sq.tail = 0;
  1536. qp->rq.head = 0;
  1537. qp->rq.tail = 0;
  1538. }
  1539. int ocrdma_qp_state_change(struct ocrdma_qp *qp, enum ib_qp_state new_ib_state,
  1540. enum ib_qp_state *old_ib_state)
  1541. {
  1542. unsigned long flags;
  1543. int status = 0;
  1544. enum ocrdma_qp_state new_state;
  1545. new_state = get_ocrdma_qp_state(new_ib_state);
  1546. /* sync with wqe and rqe posting */
  1547. spin_lock_irqsave(&qp->q_lock, flags);
  1548. if (old_ib_state)
  1549. *old_ib_state = get_ibqp_state(qp->state);
  1550. if (new_state == qp->state) {
  1551. spin_unlock_irqrestore(&qp->q_lock, flags);
  1552. return 1;
  1553. }
  1554. if (new_state == OCRDMA_QPS_INIT) {
  1555. ocrdma_init_hwq_ptr(qp);
  1556. ocrdma_del_flush_qp(qp);
  1557. } else if (new_state == OCRDMA_QPS_ERR) {
  1558. ocrdma_flush_qp(qp);
  1559. }
  1560. qp->state = new_state;
  1561. spin_unlock_irqrestore(&qp->q_lock, flags);
  1562. return status;
  1563. }
  1564. static u32 ocrdma_set_create_qp_mbx_access_flags(struct ocrdma_qp *qp)
  1565. {
  1566. u32 flags = 0;
  1567. if (qp->cap_flags & OCRDMA_QP_INB_RD)
  1568. flags |= OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK;
  1569. if (qp->cap_flags & OCRDMA_QP_INB_WR)
  1570. flags |= OCRDMA_CREATE_QP_REQ_INB_WREN_MASK;
  1571. if (qp->cap_flags & OCRDMA_QP_MW_BIND)
  1572. flags |= OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK;
  1573. if (qp->cap_flags & OCRDMA_QP_LKEY0)
  1574. flags |= OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK;
  1575. if (qp->cap_flags & OCRDMA_QP_FAST_REG)
  1576. flags |= OCRDMA_CREATE_QP_REQ_FMR_EN_MASK;
  1577. return flags;
  1578. }
  1579. static int ocrdma_set_create_qp_sq_cmd(struct ocrdma_create_qp_req *cmd,
  1580. struct ib_qp_init_attr *attrs,
  1581. struct ocrdma_qp *qp)
  1582. {
  1583. int status;
  1584. u32 len, hw_pages, hw_page_size;
  1585. dma_addr_t pa;
  1586. struct ocrdma_dev *dev = qp->dev;
  1587. struct pci_dev *pdev = dev->nic_info.pdev;
  1588. u32 max_wqe_allocated;
  1589. u32 max_sges = attrs->cap.max_send_sge;
  1590. /* QP1 may exceed 127 */
  1591. max_wqe_allocated = min_t(int, attrs->cap.max_send_wr + 1,
  1592. dev->attr.max_wqe);
  1593. status = ocrdma_build_q_conf(&max_wqe_allocated,
  1594. dev->attr.wqe_size, &hw_pages, &hw_page_size);
  1595. if (status) {
  1596. pr_err("%s() req. max_send_wr=0x%x\n", __func__,
  1597. max_wqe_allocated);
  1598. return -EINVAL;
  1599. }
  1600. qp->sq.max_cnt = max_wqe_allocated;
  1601. len = (hw_pages * hw_page_size);
  1602. qp->sq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1603. if (!qp->sq.va)
  1604. return -EINVAL;
  1605. memset(qp->sq.va, 0, len);
  1606. qp->sq.len = len;
  1607. qp->sq.pa = pa;
  1608. qp->sq.entry_size = dev->attr.wqe_size;
  1609. ocrdma_build_q_pages(&cmd->wq_addr[0], hw_pages, pa, hw_page_size);
  1610. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  1611. << OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT);
  1612. cmd->num_wq_rq_pages |= (hw_pages <<
  1613. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT) &
  1614. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK;
  1615. cmd->max_sge_send_write |= (max_sges <<
  1616. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT) &
  1617. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK;
  1618. cmd->max_sge_send_write |= (max_sges <<
  1619. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT) &
  1620. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK;
  1621. cmd->max_wqe_rqe |= (ilog2(qp->sq.max_cnt) <<
  1622. OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT) &
  1623. OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK;
  1624. cmd->wqe_rqe_size |= (dev->attr.wqe_size <<
  1625. OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT) &
  1626. OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK;
  1627. return 0;
  1628. }
  1629. static int ocrdma_set_create_qp_rq_cmd(struct ocrdma_create_qp_req *cmd,
  1630. struct ib_qp_init_attr *attrs,
  1631. struct ocrdma_qp *qp)
  1632. {
  1633. int status;
  1634. u32 len, hw_pages, hw_page_size;
  1635. dma_addr_t pa = 0;
  1636. struct ocrdma_dev *dev = qp->dev;
  1637. struct pci_dev *pdev = dev->nic_info.pdev;
  1638. u32 max_rqe_allocated = attrs->cap.max_recv_wr + 1;
  1639. status = ocrdma_build_q_conf(&max_rqe_allocated, dev->attr.rqe_size,
  1640. &hw_pages, &hw_page_size);
  1641. if (status) {
  1642. pr_err("%s() req. max_recv_wr=0x%x\n", __func__,
  1643. attrs->cap.max_recv_wr + 1);
  1644. return status;
  1645. }
  1646. qp->rq.max_cnt = max_rqe_allocated;
  1647. len = (hw_pages * hw_page_size);
  1648. qp->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1649. if (!qp->rq.va)
  1650. return -ENOMEM;
  1651. memset(qp->rq.va, 0, len);
  1652. qp->rq.pa = pa;
  1653. qp->rq.len = len;
  1654. qp->rq.entry_size = dev->attr.rqe_size;
  1655. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  1656. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1657. OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT);
  1658. cmd->num_wq_rq_pages |=
  1659. (hw_pages << OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT) &
  1660. OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK;
  1661. cmd->max_sge_recv_flags |= (attrs->cap.max_recv_sge <<
  1662. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT) &
  1663. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK;
  1664. cmd->max_wqe_rqe |= (ilog2(qp->rq.max_cnt) <<
  1665. OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT) &
  1666. OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK;
  1667. cmd->wqe_rqe_size |= (dev->attr.rqe_size <<
  1668. OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT) &
  1669. OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK;
  1670. return 0;
  1671. }
  1672. static void ocrdma_set_create_qp_dpp_cmd(struct ocrdma_create_qp_req *cmd,
  1673. struct ocrdma_pd *pd,
  1674. struct ocrdma_qp *qp,
  1675. u8 enable_dpp_cq, u16 dpp_cq_id)
  1676. {
  1677. pd->num_dpp_qp--;
  1678. qp->dpp_enabled = true;
  1679. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  1680. if (!enable_dpp_cq)
  1681. return;
  1682. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  1683. cmd->dpp_credits_cqid = dpp_cq_id;
  1684. cmd->dpp_credits_cqid |= OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT <<
  1685. OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT;
  1686. }
  1687. static int ocrdma_set_create_qp_ird_cmd(struct ocrdma_create_qp_req *cmd,
  1688. struct ocrdma_qp *qp)
  1689. {
  1690. struct ocrdma_dev *dev = qp->dev;
  1691. struct pci_dev *pdev = dev->nic_info.pdev;
  1692. dma_addr_t pa = 0;
  1693. int ird_page_size = dev->attr.ird_page_size;
  1694. int ird_q_len = dev->attr.num_ird_pages * ird_page_size;
  1695. struct ocrdma_hdr_wqe *rqe;
  1696. int i = 0;
  1697. if (dev->attr.ird == 0)
  1698. return 0;
  1699. qp->ird_q_va = dma_alloc_coherent(&pdev->dev, ird_q_len,
  1700. &pa, GFP_KERNEL);
  1701. if (!qp->ird_q_va)
  1702. return -ENOMEM;
  1703. memset(qp->ird_q_va, 0, ird_q_len);
  1704. ocrdma_build_q_pages(&cmd->ird_addr[0], dev->attr.num_ird_pages,
  1705. pa, ird_page_size);
  1706. for (; i < ird_q_len / dev->attr.rqe_size; i++) {
  1707. rqe = (struct ocrdma_hdr_wqe *)(qp->ird_q_va +
  1708. (i * dev->attr.rqe_size));
  1709. rqe->cw = 0;
  1710. rqe->cw |= 2;
  1711. rqe->cw |= (OCRDMA_TYPE_LKEY << OCRDMA_WQE_TYPE_SHIFT);
  1712. rqe->cw |= (8 << OCRDMA_WQE_SIZE_SHIFT);
  1713. rqe->cw |= (8 << OCRDMA_WQE_NXT_WQE_SIZE_SHIFT);
  1714. }
  1715. return 0;
  1716. }
  1717. static void ocrdma_get_create_qp_rsp(struct ocrdma_create_qp_rsp *rsp,
  1718. struct ocrdma_qp *qp,
  1719. struct ib_qp_init_attr *attrs,
  1720. u16 *dpp_offset, u16 *dpp_credit_lmt)
  1721. {
  1722. u32 max_wqe_allocated, max_rqe_allocated;
  1723. qp->id = rsp->qp_id & OCRDMA_CREATE_QP_RSP_QP_ID_MASK;
  1724. qp->rq.dbid = rsp->sq_rq_id & OCRDMA_CREATE_QP_RSP_RQ_ID_MASK;
  1725. qp->sq.dbid = rsp->sq_rq_id >> OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT;
  1726. qp->max_ird = rsp->max_ord_ird & OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK;
  1727. qp->max_ord = (rsp->max_ord_ird >> OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT);
  1728. qp->dpp_enabled = false;
  1729. if (rsp->dpp_response & OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK) {
  1730. qp->dpp_enabled = true;
  1731. *dpp_credit_lmt = (rsp->dpp_response &
  1732. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK) >>
  1733. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT;
  1734. *dpp_offset = (rsp->dpp_response &
  1735. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK) >>
  1736. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT;
  1737. }
  1738. max_wqe_allocated =
  1739. rsp->max_wqe_rqe >> OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT;
  1740. max_wqe_allocated = 1 << max_wqe_allocated;
  1741. max_rqe_allocated = 1 << ((u16)rsp->max_wqe_rqe);
  1742. qp->sq.max_cnt = max_wqe_allocated;
  1743. qp->sq.max_wqe_idx = max_wqe_allocated - 1;
  1744. if (!attrs->srq) {
  1745. qp->rq.max_cnt = max_rqe_allocated;
  1746. qp->rq.max_wqe_idx = max_rqe_allocated - 1;
  1747. }
  1748. }
  1749. int ocrdma_mbx_create_qp(struct ocrdma_qp *qp, struct ib_qp_init_attr *attrs,
  1750. u8 enable_dpp_cq, u16 dpp_cq_id, u16 *dpp_offset,
  1751. u16 *dpp_credit_lmt)
  1752. {
  1753. int status = -ENOMEM;
  1754. u32 flags = 0;
  1755. struct ocrdma_dev *dev = qp->dev;
  1756. struct ocrdma_pd *pd = qp->pd;
  1757. struct pci_dev *pdev = dev->nic_info.pdev;
  1758. struct ocrdma_cq *cq;
  1759. struct ocrdma_create_qp_req *cmd;
  1760. struct ocrdma_create_qp_rsp *rsp;
  1761. int qptype;
  1762. switch (attrs->qp_type) {
  1763. case IB_QPT_GSI:
  1764. qptype = OCRDMA_QPT_GSI;
  1765. break;
  1766. case IB_QPT_RC:
  1767. qptype = OCRDMA_QPT_RC;
  1768. break;
  1769. case IB_QPT_UD:
  1770. qptype = OCRDMA_QPT_UD;
  1771. break;
  1772. default:
  1773. return -EINVAL;
  1774. };
  1775. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_QP, sizeof(*cmd));
  1776. if (!cmd)
  1777. return status;
  1778. cmd->type_pgsz_pdn |= (qptype << OCRDMA_CREATE_QP_REQ_QPT_SHIFT) &
  1779. OCRDMA_CREATE_QP_REQ_QPT_MASK;
  1780. status = ocrdma_set_create_qp_sq_cmd(cmd, attrs, qp);
  1781. if (status)
  1782. goto sq_err;
  1783. if (attrs->srq) {
  1784. struct ocrdma_srq *srq = get_ocrdma_srq(attrs->srq);
  1785. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK;
  1786. cmd->rq_addr[0].lo = srq->id;
  1787. qp->srq = srq;
  1788. } else {
  1789. status = ocrdma_set_create_qp_rq_cmd(cmd, attrs, qp);
  1790. if (status)
  1791. goto rq_err;
  1792. }
  1793. status = ocrdma_set_create_qp_ird_cmd(cmd, qp);
  1794. if (status)
  1795. goto mbx_err;
  1796. cmd->type_pgsz_pdn |= (pd->id << OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT) &
  1797. OCRDMA_CREATE_QP_REQ_PD_ID_MASK;
  1798. flags = ocrdma_set_create_qp_mbx_access_flags(qp);
  1799. cmd->max_sge_recv_flags |= flags;
  1800. cmd->max_ord_ird |= (dev->attr.max_ord_per_qp <<
  1801. OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT) &
  1802. OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK;
  1803. cmd->max_ord_ird |= (dev->attr.max_ird_per_qp <<
  1804. OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT) &
  1805. OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK;
  1806. cq = get_ocrdma_cq(attrs->send_cq);
  1807. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT) &
  1808. OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK;
  1809. qp->sq_cq = cq;
  1810. cq = get_ocrdma_cq(attrs->recv_cq);
  1811. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT) &
  1812. OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK;
  1813. qp->rq_cq = cq;
  1814. if (pd->dpp_enabled && attrs->cap.max_inline_data && pd->num_dpp_qp &&
  1815. (attrs->cap.max_inline_data <= dev->attr.max_inline_data)) {
  1816. ocrdma_set_create_qp_dpp_cmd(cmd, pd, qp, enable_dpp_cq,
  1817. dpp_cq_id);
  1818. }
  1819. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1820. if (status)
  1821. goto mbx_err;
  1822. rsp = (struct ocrdma_create_qp_rsp *)cmd;
  1823. ocrdma_get_create_qp_rsp(rsp, qp, attrs, dpp_offset, dpp_credit_lmt);
  1824. qp->state = OCRDMA_QPS_RST;
  1825. kfree(cmd);
  1826. return 0;
  1827. mbx_err:
  1828. if (qp->rq.va)
  1829. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  1830. rq_err:
  1831. pr_err("%s(%d) rq_err\n", __func__, dev->id);
  1832. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  1833. sq_err:
  1834. pr_err("%s(%d) sq_err\n", __func__, dev->id);
  1835. kfree(cmd);
  1836. return status;
  1837. }
  1838. int ocrdma_mbx_query_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  1839. struct ocrdma_qp_params *param)
  1840. {
  1841. int status = -ENOMEM;
  1842. struct ocrdma_query_qp *cmd;
  1843. struct ocrdma_query_qp_rsp *rsp;
  1844. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_QP, sizeof(*cmd));
  1845. if (!cmd)
  1846. return status;
  1847. cmd->qp_id = qp->id;
  1848. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1849. if (status)
  1850. goto mbx_err;
  1851. rsp = (struct ocrdma_query_qp_rsp *)cmd;
  1852. memcpy(param, &rsp->params, sizeof(struct ocrdma_qp_params));
  1853. mbx_err:
  1854. kfree(cmd);
  1855. return status;
  1856. }
  1857. int ocrdma_resolve_dgid(struct ocrdma_dev *dev, union ib_gid *dgid,
  1858. u8 *mac_addr)
  1859. {
  1860. struct in6_addr in6;
  1861. memcpy(&in6, dgid, sizeof in6);
  1862. if (rdma_is_multicast_addr(&in6)) {
  1863. rdma_get_mcast_mac(&in6, mac_addr);
  1864. } else if (rdma_link_local_addr(&in6)) {
  1865. rdma_get_ll_mac(&in6, mac_addr);
  1866. } else {
  1867. pr_err("%s() fail to resolve mac_addr.\n", __func__);
  1868. return -EINVAL;
  1869. }
  1870. return 0;
  1871. }
  1872. static int ocrdma_set_av_params(struct ocrdma_qp *qp,
  1873. struct ocrdma_modify_qp *cmd,
  1874. struct ib_qp_attr *attrs)
  1875. {
  1876. int status;
  1877. struct ib_ah_attr *ah_attr = &attrs->ah_attr;
  1878. union ib_gid sgid, zgid;
  1879. u32 vlan_id;
  1880. u8 mac_addr[6];
  1881. if ((ah_attr->ah_flags & IB_AH_GRH) == 0)
  1882. return -EINVAL;
  1883. cmd->params.tclass_sq_psn |=
  1884. (ah_attr->grh.traffic_class << OCRDMA_QP_PARAMS_TCLASS_SHIFT);
  1885. cmd->params.rnt_rc_sl_fl |=
  1886. (ah_attr->grh.flow_label & OCRDMA_QP_PARAMS_FLOW_LABEL_MASK);
  1887. cmd->params.rnt_rc_sl_fl |= (ah_attr->sl << OCRDMA_QP_PARAMS_SL_SHIFT);
  1888. cmd->params.hop_lmt_rq_psn |=
  1889. (ah_attr->grh.hop_limit << OCRDMA_QP_PARAMS_HOP_LMT_SHIFT);
  1890. cmd->flags |= OCRDMA_QP_PARA_FLOW_LBL_VALID;
  1891. memcpy(&cmd->params.dgid[0], &ah_attr->grh.dgid.raw[0],
  1892. sizeof(cmd->params.dgid));
  1893. status = ocrdma_query_gid(&qp->dev->ibdev, 1,
  1894. ah_attr->grh.sgid_index, &sgid);
  1895. if (status)
  1896. return status;
  1897. memset(&zgid, 0, sizeof(zgid));
  1898. if (!memcmp(&sgid, &zgid, sizeof(zgid)))
  1899. return -EINVAL;
  1900. qp->sgid_idx = ah_attr->grh.sgid_index;
  1901. memcpy(&cmd->params.sgid[0], &sgid.raw[0], sizeof(cmd->params.sgid));
  1902. ocrdma_resolve_dgid(qp->dev, &ah_attr->grh.dgid, &mac_addr[0]);
  1903. cmd->params.dmac_b0_to_b3 = mac_addr[0] | (mac_addr[1] << 8) |
  1904. (mac_addr[2] << 16) | (mac_addr[3] << 24);
  1905. /* convert them to LE format. */
  1906. ocrdma_cpu_to_le32(&cmd->params.dgid[0], sizeof(cmd->params.dgid));
  1907. ocrdma_cpu_to_le32(&cmd->params.sgid[0], sizeof(cmd->params.sgid));
  1908. cmd->params.vlan_dmac_b4_to_b5 = mac_addr[4] | (mac_addr[5] << 8);
  1909. vlan_id = rdma_get_vlan_id(&sgid);
  1910. if (vlan_id && (vlan_id < 0x1000)) {
  1911. cmd->params.vlan_dmac_b4_to_b5 |=
  1912. vlan_id << OCRDMA_QP_PARAMS_VLAN_SHIFT;
  1913. cmd->flags |= OCRDMA_QP_PARA_VLAN_EN_VALID;
  1914. }
  1915. return 0;
  1916. }
  1917. static int ocrdma_set_qp_params(struct ocrdma_qp *qp,
  1918. struct ocrdma_modify_qp *cmd,
  1919. struct ib_qp_attr *attrs, int attr_mask,
  1920. enum ib_qp_state old_qps)
  1921. {
  1922. int status = 0;
  1923. if (attr_mask & IB_QP_PKEY_INDEX) {
  1924. cmd->params.path_mtu_pkey_indx |= (attrs->pkey_index &
  1925. OCRDMA_QP_PARAMS_PKEY_INDEX_MASK);
  1926. cmd->flags |= OCRDMA_QP_PARA_PKEY_VALID;
  1927. }
  1928. if (attr_mask & IB_QP_QKEY) {
  1929. qp->qkey = attrs->qkey;
  1930. cmd->params.qkey = attrs->qkey;
  1931. cmd->flags |= OCRDMA_QP_PARA_QKEY_VALID;
  1932. }
  1933. if (attr_mask & IB_QP_AV) {
  1934. status = ocrdma_set_av_params(qp, cmd, attrs);
  1935. if (status)
  1936. return status;
  1937. } else if (qp->qp_type == IB_QPT_GSI || qp->qp_type == IB_QPT_UD) {
  1938. /* set the default mac address for UD, GSI QPs */
  1939. cmd->params.dmac_b0_to_b3 = qp->dev->nic_info.mac_addr[0] |
  1940. (qp->dev->nic_info.mac_addr[1] << 8) |
  1941. (qp->dev->nic_info.mac_addr[2] << 16) |
  1942. (qp->dev->nic_info.mac_addr[3] << 24);
  1943. cmd->params.vlan_dmac_b4_to_b5 = qp->dev->nic_info.mac_addr[4] |
  1944. (qp->dev->nic_info.mac_addr[5] << 8);
  1945. }
  1946. if ((attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY) &&
  1947. attrs->en_sqd_async_notify) {
  1948. cmd->params.max_sge_recv_flags |=
  1949. OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC;
  1950. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  1951. }
  1952. if (attr_mask & IB_QP_DEST_QPN) {
  1953. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->dest_qp_num &
  1954. OCRDMA_QP_PARAMS_DEST_QPN_MASK);
  1955. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  1956. }
  1957. if (attr_mask & IB_QP_PATH_MTU) {
  1958. if (attrs->path_mtu < IB_MTU_256 ||
  1959. attrs->path_mtu > IB_MTU_4096) {
  1960. status = -EINVAL;
  1961. goto pmtu_err;
  1962. }
  1963. cmd->params.path_mtu_pkey_indx |=
  1964. (ib_mtu_enum_to_int(attrs->path_mtu) <<
  1965. OCRDMA_QP_PARAMS_PATH_MTU_SHIFT) &
  1966. OCRDMA_QP_PARAMS_PATH_MTU_MASK;
  1967. cmd->flags |= OCRDMA_QP_PARA_PMTU_VALID;
  1968. }
  1969. if (attr_mask & IB_QP_TIMEOUT) {
  1970. cmd->params.ack_to_rnr_rtc_dest_qpn |= attrs->timeout <<
  1971. OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT;
  1972. cmd->flags |= OCRDMA_QP_PARA_ACK_TO_VALID;
  1973. }
  1974. if (attr_mask & IB_QP_RETRY_CNT) {
  1975. cmd->params.rnt_rc_sl_fl |= (attrs->retry_cnt <<
  1976. OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT) &
  1977. OCRDMA_QP_PARAMS_RETRY_CNT_MASK;
  1978. cmd->flags |= OCRDMA_QP_PARA_RETRY_CNT_VALID;
  1979. }
  1980. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  1981. cmd->params.rnt_rc_sl_fl |= (attrs->min_rnr_timer <<
  1982. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT) &
  1983. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK;
  1984. cmd->flags |= OCRDMA_QP_PARA_RNT_VALID;
  1985. }
  1986. if (attr_mask & IB_QP_RNR_RETRY) {
  1987. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->rnr_retry <<
  1988. OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT)
  1989. & OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK;
  1990. cmd->flags |= OCRDMA_QP_PARA_RRC_VALID;
  1991. }
  1992. if (attr_mask & IB_QP_SQ_PSN) {
  1993. cmd->params.tclass_sq_psn |= (attrs->sq_psn & 0x00ffffff);
  1994. cmd->flags |= OCRDMA_QP_PARA_SQPSN_VALID;
  1995. }
  1996. if (attr_mask & IB_QP_RQ_PSN) {
  1997. cmd->params.hop_lmt_rq_psn |= (attrs->rq_psn & 0x00ffffff);
  1998. cmd->flags |= OCRDMA_QP_PARA_RQPSN_VALID;
  1999. }
  2000. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2001. if (attrs->max_rd_atomic > qp->dev->attr.max_ord_per_qp) {
  2002. status = -EINVAL;
  2003. goto pmtu_err;
  2004. }
  2005. qp->max_ord = attrs->max_rd_atomic;
  2006. cmd->flags |= OCRDMA_QP_PARA_MAX_ORD_VALID;
  2007. }
  2008. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2009. if (attrs->max_dest_rd_atomic > qp->dev->attr.max_ird_per_qp) {
  2010. status = -EINVAL;
  2011. goto pmtu_err;
  2012. }
  2013. qp->max_ird = attrs->max_dest_rd_atomic;
  2014. cmd->flags |= OCRDMA_QP_PARA_MAX_IRD_VALID;
  2015. }
  2016. cmd->params.max_ord_ird = (qp->max_ord <<
  2017. OCRDMA_QP_PARAMS_MAX_ORD_SHIFT) |
  2018. (qp->max_ird & OCRDMA_QP_PARAMS_MAX_IRD_MASK);
  2019. pmtu_err:
  2020. return status;
  2021. }
  2022. int ocrdma_mbx_modify_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  2023. struct ib_qp_attr *attrs, int attr_mask,
  2024. enum ib_qp_state old_qps)
  2025. {
  2026. int status = -ENOMEM;
  2027. struct ocrdma_modify_qp *cmd;
  2028. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_QP, sizeof(*cmd));
  2029. if (!cmd)
  2030. return status;
  2031. cmd->params.id = qp->id;
  2032. cmd->flags = 0;
  2033. if (attr_mask & IB_QP_STATE) {
  2034. cmd->params.max_sge_recv_flags |=
  2035. (get_ocrdma_qp_state(attrs->qp_state) <<
  2036. OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2037. OCRDMA_QP_PARAMS_STATE_MASK;
  2038. cmd->flags |= OCRDMA_QP_PARA_QPS_VALID;
  2039. } else {
  2040. cmd->params.max_sge_recv_flags |=
  2041. (qp->state << OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2042. OCRDMA_QP_PARAMS_STATE_MASK;
  2043. }
  2044. status = ocrdma_set_qp_params(qp, cmd, attrs, attr_mask, old_qps);
  2045. if (status)
  2046. goto mbx_err;
  2047. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2048. if (status)
  2049. goto mbx_err;
  2050. mbx_err:
  2051. kfree(cmd);
  2052. return status;
  2053. }
  2054. int ocrdma_mbx_destroy_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp)
  2055. {
  2056. int status = -ENOMEM;
  2057. struct ocrdma_destroy_qp *cmd;
  2058. struct pci_dev *pdev = dev->nic_info.pdev;
  2059. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_QP, sizeof(*cmd));
  2060. if (!cmd)
  2061. return status;
  2062. cmd->qp_id = qp->id;
  2063. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2064. if (status)
  2065. goto mbx_err;
  2066. mbx_err:
  2067. kfree(cmd);
  2068. if (qp->sq.va)
  2069. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  2070. if (!qp->srq && qp->rq.va)
  2071. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  2072. if (qp->dpp_enabled)
  2073. qp->pd->num_dpp_qp++;
  2074. return status;
  2075. }
  2076. int ocrdma_mbx_create_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq,
  2077. struct ib_srq_init_attr *srq_attr,
  2078. struct ocrdma_pd *pd)
  2079. {
  2080. int status = -ENOMEM;
  2081. int hw_pages, hw_page_size;
  2082. int len;
  2083. struct ocrdma_create_srq_rsp *rsp;
  2084. struct ocrdma_create_srq *cmd;
  2085. dma_addr_t pa;
  2086. struct pci_dev *pdev = dev->nic_info.pdev;
  2087. u32 max_rqe_allocated;
  2088. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2089. if (!cmd)
  2090. return status;
  2091. cmd->pgsz_pdid = pd->id & OCRDMA_CREATE_SRQ_PD_ID_MASK;
  2092. max_rqe_allocated = srq_attr->attr.max_wr + 1;
  2093. status = ocrdma_build_q_conf(&max_rqe_allocated,
  2094. dev->attr.rqe_size,
  2095. &hw_pages, &hw_page_size);
  2096. if (status) {
  2097. pr_err("%s() req. max_wr=0x%x\n", __func__,
  2098. srq_attr->attr.max_wr);
  2099. status = -EINVAL;
  2100. goto ret;
  2101. }
  2102. len = hw_pages * hw_page_size;
  2103. srq->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  2104. if (!srq->rq.va) {
  2105. status = -ENOMEM;
  2106. goto ret;
  2107. }
  2108. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  2109. srq->rq.entry_size = dev->attr.rqe_size;
  2110. srq->rq.pa = pa;
  2111. srq->rq.len = len;
  2112. srq->rq.max_cnt = max_rqe_allocated;
  2113. cmd->max_sge_rqe = ilog2(max_rqe_allocated);
  2114. cmd->max_sge_rqe |= srq_attr->attr.max_sge <<
  2115. OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT;
  2116. cmd->pgsz_pdid |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  2117. << OCRDMA_CREATE_SRQ_PG_SZ_SHIFT);
  2118. cmd->pages_rqe_sz |= (dev->attr.rqe_size
  2119. << OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT)
  2120. & OCRDMA_CREATE_SRQ_RQE_SIZE_MASK;
  2121. cmd->pages_rqe_sz |= hw_pages << OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT;
  2122. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2123. if (status)
  2124. goto mbx_err;
  2125. rsp = (struct ocrdma_create_srq_rsp *)cmd;
  2126. srq->id = rsp->id;
  2127. srq->rq.dbid = rsp->id;
  2128. max_rqe_allocated = ((rsp->max_sge_rqe_allocated &
  2129. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK) >>
  2130. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT);
  2131. max_rqe_allocated = (1 << max_rqe_allocated);
  2132. srq->rq.max_cnt = max_rqe_allocated;
  2133. srq->rq.max_wqe_idx = max_rqe_allocated - 1;
  2134. srq->rq.max_sges = (rsp->max_sge_rqe_allocated &
  2135. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK) >>
  2136. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT;
  2137. goto ret;
  2138. mbx_err:
  2139. dma_free_coherent(&pdev->dev, srq->rq.len, srq->rq.va, pa);
  2140. ret:
  2141. kfree(cmd);
  2142. return status;
  2143. }
  2144. int ocrdma_mbx_modify_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2145. {
  2146. int status = -ENOMEM;
  2147. struct ocrdma_modify_srq *cmd;
  2148. struct ocrdma_pd *pd = srq->pd;
  2149. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  2150. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_SRQ, sizeof(*cmd));
  2151. if (!cmd)
  2152. return status;
  2153. cmd->id = srq->id;
  2154. cmd->limit_max_rqe |= srq_attr->srq_limit <<
  2155. OCRDMA_MODIFY_SRQ_LIMIT_SHIFT;
  2156. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2157. kfree(cmd);
  2158. return status;
  2159. }
  2160. int ocrdma_mbx_query_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2161. {
  2162. int status = -ENOMEM;
  2163. struct ocrdma_query_srq *cmd;
  2164. struct ocrdma_dev *dev = get_ocrdma_dev(srq->ibsrq.device);
  2165. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_SRQ, sizeof(*cmd));
  2166. if (!cmd)
  2167. return status;
  2168. cmd->id = srq->rq.dbid;
  2169. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2170. if (status == 0) {
  2171. struct ocrdma_query_srq_rsp *rsp =
  2172. (struct ocrdma_query_srq_rsp *)cmd;
  2173. srq_attr->max_sge =
  2174. rsp->srq_lmt_max_sge &
  2175. OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK;
  2176. srq_attr->max_wr =
  2177. rsp->max_rqe_pdid >> OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT;
  2178. srq_attr->srq_limit = rsp->srq_lmt_max_sge >>
  2179. OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT;
  2180. }
  2181. kfree(cmd);
  2182. return status;
  2183. }
  2184. int ocrdma_mbx_destroy_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq)
  2185. {
  2186. int status = -ENOMEM;
  2187. struct ocrdma_destroy_srq *cmd;
  2188. struct pci_dev *pdev = dev->nic_info.pdev;
  2189. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_SRQ, sizeof(*cmd));
  2190. if (!cmd)
  2191. return status;
  2192. cmd->id = srq->id;
  2193. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2194. if (srq->rq.va)
  2195. dma_free_coherent(&pdev->dev, srq->rq.len,
  2196. srq->rq.va, srq->rq.pa);
  2197. kfree(cmd);
  2198. return status;
  2199. }
  2200. int ocrdma_alloc_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2201. {
  2202. int i;
  2203. int status = -EINVAL;
  2204. struct ocrdma_av *av;
  2205. unsigned long flags;
  2206. av = dev->av_tbl.va;
  2207. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2208. for (i = 0; i < dev->av_tbl.num_ah; i++) {
  2209. if (av->valid == 0) {
  2210. av->valid = OCRDMA_AV_VALID;
  2211. ah->av = av;
  2212. ah->id = i;
  2213. status = 0;
  2214. break;
  2215. }
  2216. av++;
  2217. }
  2218. if (i == dev->av_tbl.num_ah)
  2219. status = -EAGAIN;
  2220. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2221. return status;
  2222. }
  2223. int ocrdma_free_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2224. {
  2225. unsigned long flags;
  2226. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2227. ah->av->valid = 0;
  2228. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2229. return 0;
  2230. }
  2231. static int ocrdma_create_eqs(struct ocrdma_dev *dev)
  2232. {
  2233. int num_eq, i, status = 0;
  2234. int irq;
  2235. unsigned long flags = 0;
  2236. num_eq = dev->nic_info.msix.num_vectors -
  2237. dev->nic_info.msix.start_vector;
  2238. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX) {
  2239. num_eq = 1;
  2240. flags = IRQF_SHARED;
  2241. } else {
  2242. num_eq = min_t(u32, num_eq, num_online_cpus());
  2243. }
  2244. if (!num_eq)
  2245. return -EINVAL;
  2246. dev->eq_tbl = kzalloc(sizeof(struct ocrdma_eq) * num_eq, GFP_KERNEL);
  2247. if (!dev->eq_tbl)
  2248. return -ENOMEM;
  2249. for (i = 0; i < num_eq; i++) {
  2250. status = ocrdma_create_eq(dev, &dev->eq_tbl[i],
  2251. OCRDMA_EQ_LEN);
  2252. if (status) {
  2253. status = -EINVAL;
  2254. break;
  2255. }
  2256. sprintf(dev->eq_tbl[i].irq_name, "ocrdma%d-%d",
  2257. dev->id, i);
  2258. irq = ocrdma_get_irq(dev, &dev->eq_tbl[i]);
  2259. status = request_irq(irq, ocrdma_irq_handler, flags,
  2260. dev->eq_tbl[i].irq_name,
  2261. &dev->eq_tbl[i]);
  2262. if (status)
  2263. goto done;
  2264. dev->eq_cnt += 1;
  2265. }
  2266. /* one eq is sufficient for data path to work */
  2267. return 0;
  2268. done:
  2269. ocrdma_destroy_eqs(dev);
  2270. return status;
  2271. }
  2272. int ocrdma_init_hw(struct ocrdma_dev *dev)
  2273. {
  2274. int status;
  2275. /* create the eqs */
  2276. status = ocrdma_create_eqs(dev);
  2277. if (status)
  2278. goto qpeq_err;
  2279. status = ocrdma_create_mq(dev);
  2280. if (status)
  2281. goto mq_err;
  2282. status = ocrdma_mbx_query_fw_config(dev);
  2283. if (status)
  2284. goto conf_err;
  2285. status = ocrdma_mbx_query_dev(dev);
  2286. if (status)
  2287. goto conf_err;
  2288. status = ocrdma_mbx_query_fw_ver(dev);
  2289. if (status)
  2290. goto conf_err;
  2291. status = ocrdma_mbx_create_ah_tbl(dev);
  2292. if (status)
  2293. goto conf_err;
  2294. return 0;
  2295. conf_err:
  2296. ocrdma_destroy_mq(dev);
  2297. mq_err:
  2298. ocrdma_destroy_eqs(dev);
  2299. qpeq_err:
  2300. pr_err("%s() status=%d\n", __func__, status);
  2301. return status;
  2302. }
  2303. void ocrdma_cleanup_hw(struct ocrdma_dev *dev)
  2304. {
  2305. ocrdma_mbx_delete_ah_tbl(dev);
  2306. /* cleanup the eqs */
  2307. ocrdma_destroy_eqs(dev);
  2308. /* cleanup the control path */
  2309. ocrdma_destroy_mq(dev);
  2310. }