radeon_pm.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include <drm/drmP.h>
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #include "atom.h"
  27. #include <linux/power_supply.h>
  28. #include <linux/hwmon.h>
  29. #include <linux/hwmon-sysfs.h>
  30. #define RADEON_IDLE_LOOP_MS 100
  31. #define RADEON_RECLOCK_DELAY_MS 200
  32. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  33. static const char *radeon_pm_state_type_name[5] = {
  34. "",
  35. "Powersave",
  36. "Battery",
  37. "Balanced",
  38. "Performance",
  39. };
  40. static void radeon_dynpm_idle_work_handler(struct work_struct *work);
  41. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  42. static bool radeon_pm_in_vbl(struct radeon_device *rdev);
  43. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
  44. static void radeon_pm_update_profile(struct radeon_device *rdev);
  45. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  46. int radeon_pm_get_type_index(struct radeon_device *rdev,
  47. enum radeon_pm_state_type ps_type,
  48. int instance)
  49. {
  50. int i;
  51. int found_instance = -1;
  52. for (i = 0; i < rdev->pm.num_power_states; i++) {
  53. if (rdev->pm.power_state[i].type == ps_type) {
  54. found_instance++;
  55. if (found_instance == instance)
  56. return i;
  57. }
  58. }
  59. /* return default if no match */
  60. return rdev->pm.default_power_state_index;
  61. }
  62. void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
  63. {
  64. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  65. if (rdev->pm.profile == PM_PROFILE_AUTO) {
  66. mutex_lock(&rdev->pm.mutex);
  67. radeon_pm_update_profile(rdev);
  68. radeon_pm_set_clocks(rdev);
  69. mutex_unlock(&rdev->pm.mutex);
  70. }
  71. }
  72. }
  73. static void radeon_pm_update_profile(struct radeon_device *rdev)
  74. {
  75. switch (rdev->pm.profile) {
  76. case PM_PROFILE_DEFAULT:
  77. rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
  78. break;
  79. case PM_PROFILE_AUTO:
  80. if (power_supply_is_system_supplied() > 0) {
  81. if (rdev->pm.active_crtc_count > 1)
  82. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  83. else
  84. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  85. } else {
  86. if (rdev->pm.active_crtc_count > 1)
  87. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  88. else
  89. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  90. }
  91. break;
  92. case PM_PROFILE_LOW:
  93. if (rdev->pm.active_crtc_count > 1)
  94. rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
  95. else
  96. rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
  97. break;
  98. case PM_PROFILE_MID:
  99. if (rdev->pm.active_crtc_count > 1)
  100. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  101. else
  102. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  103. break;
  104. case PM_PROFILE_HIGH:
  105. if (rdev->pm.active_crtc_count > 1)
  106. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  107. else
  108. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  109. break;
  110. }
  111. if (rdev->pm.active_crtc_count == 0) {
  112. rdev->pm.requested_power_state_index =
  113. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
  114. rdev->pm.requested_clock_mode_index =
  115. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
  116. } else {
  117. rdev->pm.requested_power_state_index =
  118. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
  119. rdev->pm.requested_clock_mode_index =
  120. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
  121. }
  122. }
  123. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  124. {
  125. struct radeon_bo *bo, *n;
  126. if (list_empty(&rdev->gem.objects))
  127. return;
  128. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  129. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  130. ttm_bo_unmap_virtual(&bo->tbo);
  131. }
  132. }
  133. static void radeon_sync_with_vblank(struct radeon_device *rdev)
  134. {
  135. if (rdev->pm.active_crtcs) {
  136. rdev->pm.vblank_sync = false;
  137. wait_event_timeout(
  138. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  139. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  140. }
  141. }
  142. static void radeon_set_power_state(struct radeon_device *rdev)
  143. {
  144. u32 sclk, mclk;
  145. bool misc_after = false;
  146. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  147. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  148. return;
  149. if (radeon_gui_idle(rdev)) {
  150. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  151. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  152. if (sclk > rdev->pm.default_sclk)
  153. sclk = rdev->pm.default_sclk;
  154. /* starting with BTC, there is one state that is used for both
  155. * MH and SH. Difference is that we always use the high clock index for
  156. * mclk and vddci.
  157. */
  158. if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
  159. (rdev->family >= CHIP_BARTS) &&
  160. rdev->pm.active_crtc_count &&
  161. ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
  162. (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
  163. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  164. clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
  165. else
  166. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  167. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  168. if (mclk > rdev->pm.default_mclk)
  169. mclk = rdev->pm.default_mclk;
  170. /* upvolt before raising clocks, downvolt after lowering clocks */
  171. if (sclk < rdev->pm.current_sclk)
  172. misc_after = true;
  173. radeon_sync_with_vblank(rdev);
  174. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  175. if (!radeon_pm_in_vbl(rdev))
  176. return;
  177. }
  178. radeon_pm_prepare(rdev);
  179. if (!misc_after)
  180. /* voltage, pcie lanes, etc.*/
  181. radeon_pm_misc(rdev);
  182. /* set engine clock */
  183. if (sclk != rdev->pm.current_sclk) {
  184. radeon_pm_debug_check_in_vbl(rdev, false);
  185. radeon_set_engine_clock(rdev, sclk);
  186. radeon_pm_debug_check_in_vbl(rdev, true);
  187. rdev->pm.current_sclk = sclk;
  188. DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
  189. }
  190. /* set memory clock */
  191. if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  192. radeon_pm_debug_check_in_vbl(rdev, false);
  193. radeon_set_memory_clock(rdev, mclk);
  194. radeon_pm_debug_check_in_vbl(rdev, true);
  195. rdev->pm.current_mclk = mclk;
  196. DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
  197. }
  198. if (misc_after)
  199. /* voltage, pcie lanes, etc.*/
  200. radeon_pm_misc(rdev);
  201. radeon_pm_finish(rdev);
  202. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  203. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  204. } else
  205. DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
  206. }
  207. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  208. {
  209. int i, r;
  210. /* no need to take locks, etc. if nothing's going to change */
  211. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  212. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  213. return;
  214. mutex_lock(&rdev->ddev->struct_mutex);
  215. down_write(&rdev->pm.mclk_lock);
  216. mutex_lock(&rdev->ring_lock);
  217. /* wait for the rings to drain */
  218. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  219. struct radeon_ring *ring = &rdev->ring[i];
  220. if (!ring->ready) {
  221. continue;
  222. }
  223. r = radeon_fence_wait_empty_locked(rdev, i);
  224. if (r) {
  225. /* needs a GPU reset dont reset here */
  226. mutex_unlock(&rdev->ring_lock);
  227. up_write(&rdev->pm.mclk_lock);
  228. mutex_unlock(&rdev->ddev->struct_mutex);
  229. return;
  230. }
  231. }
  232. radeon_unmap_vram_bos(rdev);
  233. if (rdev->irq.installed) {
  234. for (i = 0; i < rdev->num_crtc; i++) {
  235. if (rdev->pm.active_crtcs & (1 << i)) {
  236. rdev->pm.req_vblank |= (1 << i);
  237. drm_vblank_get(rdev->ddev, i);
  238. }
  239. }
  240. }
  241. radeon_set_power_state(rdev);
  242. if (rdev->irq.installed) {
  243. for (i = 0; i < rdev->num_crtc; i++) {
  244. if (rdev->pm.req_vblank & (1 << i)) {
  245. rdev->pm.req_vblank &= ~(1 << i);
  246. drm_vblank_put(rdev->ddev, i);
  247. }
  248. }
  249. }
  250. /* update display watermarks based on new power state */
  251. radeon_update_bandwidth_info(rdev);
  252. if (rdev->pm.active_crtc_count)
  253. radeon_bandwidth_update(rdev);
  254. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  255. mutex_unlock(&rdev->ring_lock);
  256. up_write(&rdev->pm.mclk_lock);
  257. mutex_unlock(&rdev->ddev->struct_mutex);
  258. }
  259. static void radeon_pm_print_states(struct radeon_device *rdev)
  260. {
  261. int i, j;
  262. struct radeon_power_state *power_state;
  263. struct radeon_pm_clock_info *clock_info;
  264. DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
  265. for (i = 0; i < rdev->pm.num_power_states; i++) {
  266. power_state = &rdev->pm.power_state[i];
  267. DRM_DEBUG_DRIVER("State %d: %s\n", i,
  268. radeon_pm_state_type_name[power_state->type]);
  269. if (i == rdev->pm.default_power_state_index)
  270. DRM_DEBUG_DRIVER("\tDefault");
  271. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  272. DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
  273. if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  274. DRM_DEBUG_DRIVER("\tSingle display only\n");
  275. DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
  276. for (j = 0; j < power_state->num_clock_modes; j++) {
  277. clock_info = &(power_state->clock_info[j]);
  278. if (rdev->flags & RADEON_IS_IGP)
  279. DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
  280. j,
  281. clock_info->sclk * 10);
  282. else
  283. DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
  284. j,
  285. clock_info->sclk * 10,
  286. clock_info->mclk * 10,
  287. clock_info->voltage.voltage);
  288. }
  289. }
  290. }
  291. static ssize_t radeon_get_pm_profile(struct device *dev,
  292. struct device_attribute *attr,
  293. char *buf)
  294. {
  295. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  296. struct radeon_device *rdev = ddev->dev_private;
  297. int cp = rdev->pm.profile;
  298. return snprintf(buf, PAGE_SIZE, "%s\n",
  299. (cp == PM_PROFILE_AUTO) ? "auto" :
  300. (cp == PM_PROFILE_LOW) ? "low" :
  301. (cp == PM_PROFILE_MID) ? "mid" :
  302. (cp == PM_PROFILE_HIGH) ? "high" : "default");
  303. }
  304. static ssize_t radeon_set_pm_profile(struct device *dev,
  305. struct device_attribute *attr,
  306. const char *buf,
  307. size_t count)
  308. {
  309. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  310. struct radeon_device *rdev = ddev->dev_private;
  311. mutex_lock(&rdev->pm.mutex);
  312. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  313. if (strncmp("default", buf, strlen("default")) == 0)
  314. rdev->pm.profile = PM_PROFILE_DEFAULT;
  315. else if (strncmp("auto", buf, strlen("auto")) == 0)
  316. rdev->pm.profile = PM_PROFILE_AUTO;
  317. else if (strncmp("low", buf, strlen("low")) == 0)
  318. rdev->pm.profile = PM_PROFILE_LOW;
  319. else if (strncmp("mid", buf, strlen("mid")) == 0)
  320. rdev->pm.profile = PM_PROFILE_MID;
  321. else if (strncmp("high", buf, strlen("high")) == 0)
  322. rdev->pm.profile = PM_PROFILE_HIGH;
  323. else {
  324. count = -EINVAL;
  325. goto fail;
  326. }
  327. radeon_pm_update_profile(rdev);
  328. radeon_pm_set_clocks(rdev);
  329. } else
  330. count = -EINVAL;
  331. fail:
  332. mutex_unlock(&rdev->pm.mutex);
  333. return count;
  334. }
  335. static ssize_t radeon_get_pm_method(struct device *dev,
  336. struct device_attribute *attr,
  337. char *buf)
  338. {
  339. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  340. struct radeon_device *rdev = ddev->dev_private;
  341. int pm = rdev->pm.pm_method;
  342. return snprintf(buf, PAGE_SIZE, "%s\n",
  343. (pm == PM_METHOD_DYNPM) ? "dynpm" :
  344. (pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
  345. }
  346. static ssize_t radeon_set_pm_method(struct device *dev,
  347. struct device_attribute *attr,
  348. const char *buf,
  349. size_t count)
  350. {
  351. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  352. struct radeon_device *rdev = ddev->dev_private;
  353. /* we don't support the legacy modes with dpm */
  354. if (rdev->pm.pm_method == PM_METHOD_DPM) {
  355. count = -EINVAL;
  356. goto fail;
  357. }
  358. if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
  359. mutex_lock(&rdev->pm.mutex);
  360. rdev->pm.pm_method = PM_METHOD_DYNPM;
  361. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  362. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  363. mutex_unlock(&rdev->pm.mutex);
  364. } else if (strncmp("profile", buf, strlen("profile")) == 0) {
  365. mutex_lock(&rdev->pm.mutex);
  366. /* disable dynpm */
  367. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  368. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  369. rdev->pm.pm_method = PM_METHOD_PROFILE;
  370. mutex_unlock(&rdev->pm.mutex);
  371. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  372. } else {
  373. count = -EINVAL;
  374. goto fail;
  375. }
  376. radeon_pm_compute_clocks(rdev);
  377. fail:
  378. return count;
  379. }
  380. static ssize_t radeon_get_dpm_state(struct device *dev,
  381. struct device_attribute *attr,
  382. char *buf)
  383. {
  384. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  385. struct radeon_device *rdev = ddev->dev_private;
  386. enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
  387. return snprintf(buf, PAGE_SIZE, "%s\n",
  388. (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
  389. (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
  390. }
  391. static ssize_t radeon_set_dpm_state(struct device *dev,
  392. struct device_attribute *attr,
  393. const char *buf,
  394. size_t count)
  395. {
  396. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  397. struct radeon_device *rdev = ddev->dev_private;
  398. mutex_lock(&rdev->pm.mutex);
  399. if (strncmp("battery", buf, strlen("battery")) == 0)
  400. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
  401. else if (strncmp("balanced", buf, strlen("balanced")) == 0)
  402. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  403. else if (strncmp("performance", buf, strlen("performance")) == 0)
  404. rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
  405. else {
  406. mutex_unlock(&rdev->pm.mutex);
  407. count = -EINVAL;
  408. goto fail;
  409. }
  410. mutex_unlock(&rdev->pm.mutex);
  411. radeon_pm_compute_clocks(rdev);
  412. fail:
  413. return count;
  414. }
  415. static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
  416. struct device_attribute *attr,
  417. char *buf)
  418. {
  419. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  420. struct radeon_device *rdev = ddev->dev_private;
  421. enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
  422. return snprintf(buf, PAGE_SIZE, "%s\n",
  423. (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  424. (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
  425. }
  426. static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
  427. struct device_attribute *attr,
  428. const char *buf,
  429. size_t count)
  430. {
  431. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  432. struct radeon_device *rdev = ddev->dev_private;
  433. enum radeon_dpm_forced_level level;
  434. int ret = 0;
  435. mutex_lock(&rdev->pm.mutex);
  436. if (strncmp("low", buf, strlen("low")) == 0) {
  437. level = RADEON_DPM_FORCED_LEVEL_LOW;
  438. } else if (strncmp("high", buf, strlen("high")) == 0) {
  439. level = RADEON_DPM_FORCED_LEVEL_HIGH;
  440. } else if (strncmp("auto", buf, strlen("auto")) == 0) {
  441. level = RADEON_DPM_FORCED_LEVEL_AUTO;
  442. } else {
  443. mutex_unlock(&rdev->pm.mutex);
  444. count = -EINVAL;
  445. goto fail;
  446. }
  447. if (rdev->asic->dpm.force_performance_level) {
  448. ret = radeon_dpm_force_performance_level(rdev, level);
  449. if (ret)
  450. count = -EINVAL;
  451. }
  452. mutex_unlock(&rdev->pm.mutex);
  453. fail:
  454. return count;
  455. }
  456. static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
  457. static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
  458. static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
  459. static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
  460. radeon_get_dpm_forced_performance_level,
  461. radeon_set_dpm_forced_performance_level);
  462. static ssize_t radeon_hwmon_show_temp(struct device *dev,
  463. struct device_attribute *attr,
  464. char *buf)
  465. {
  466. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  467. struct radeon_device *rdev = ddev->dev_private;
  468. int temp;
  469. if (rdev->asic->pm.get_temperature)
  470. temp = radeon_get_temperature(rdev);
  471. else
  472. temp = 0;
  473. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  474. }
  475. static ssize_t radeon_hwmon_show_name(struct device *dev,
  476. struct device_attribute *attr,
  477. char *buf)
  478. {
  479. return sprintf(buf, "radeon\n");
  480. }
  481. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
  482. static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0);
  483. static struct attribute *hwmon_attributes[] = {
  484. &sensor_dev_attr_temp1_input.dev_attr.attr,
  485. &sensor_dev_attr_name.dev_attr.attr,
  486. NULL
  487. };
  488. static const struct attribute_group hwmon_attrgroup = {
  489. .attrs = hwmon_attributes,
  490. };
  491. static int radeon_hwmon_init(struct radeon_device *rdev)
  492. {
  493. int err = 0;
  494. rdev->pm.int_hwmon_dev = NULL;
  495. switch (rdev->pm.int_thermal_type) {
  496. case THERMAL_TYPE_RV6XX:
  497. case THERMAL_TYPE_RV770:
  498. case THERMAL_TYPE_EVERGREEN:
  499. case THERMAL_TYPE_NI:
  500. case THERMAL_TYPE_SUMO:
  501. case THERMAL_TYPE_SI:
  502. case THERMAL_TYPE_CI:
  503. case THERMAL_TYPE_KV:
  504. if (rdev->asic->pm.get_temperature == NULL)
  505. return err;
  506. rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev);
  507. if (IS_ERR(rdev->pm.int_hwmon_dev)) {
  508. err = PTR_ERR(rdev->pm.int_hwmon_dev);
  509. dev_err(rdev->dev,
  510. "Unable to register hwmon device: %d\n", err);
  511. break;
  512. }
  513. dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev);
  514. err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj,
  515. &hwmon_attrgroup);
  516. if (err) {
  517. dev_err(rdev->dev,
  518. "Unable to create hwmon sysfs file: %d\n", err);
  519. hwmon_device_unregister(rdev->dev);
  520. }
  521. break;
  522. default:
  523. break;
  524. }
  525. return err;
  526. }
  527. static void radeon_hwmon_fini(struct radeon_device *rdev)
  528. {
  529. if (rdev->pm.int_hwmon_dev) {
  530. sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup);
  531. hwmon_device_unregister(rdev->pm.int_hwmon_dev);
  532. }
  533. }
  534. static void radeon_dpm_thermal_work_handler(struct work_struct *work)
  535. {
  536. struct radeon_device *rdev =
  537. container_of(work, struct radeon_device,
  538. pm.dpm.thermal.work);
  539. /* switch to the thermal state */
  540. enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
  541. if (!rdev->pm.dpm_enabled)
  542. return;
  543. if (rdev->asic->pm.get_temperature) {
  544. int temp = radeon_get_temperature(rdev);
  545. if (temp < rdev->pm.dpm.thermal.min_temp)
  546. /* switch back the user state */
  547. dpm_state = rdev->pm.dpm.user_state;
  548. } else {
  549. if (rdev->pm.dpm.thermal.high_to_low)
  550. /* switch back the user state */
  551. dpm_state = rdev->pm.dpm.user_state;
  552. }
  553. mutex_lock(&rdev->pm.mutex);
  554. if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
  555. rdev->pm.dpm.thermal_active = true;
  556. else
  557. rdev->pm.dpm.thermal_active = false;
  558. rdev->pm.dpm.state = dpm_state;
  559. mutex_unlock(&rdev->pm.mutex);
  560. radeon_pm_compute_clocks(rdev);
  561. }
  562. static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
  563. enum radeon_pm_state_type dpm_state)
  564. {
  565. int i;
  566. struct radeon_ps *ps;
  567. u32 ui_class;
  568. bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ?
  569. true : false;
  570. /* check if the vblank period is too short to adjust the mclk */
  571. if (single_display && rdev->asic->dpm.vblank_too_short) {
  572. if (radeon_dpm_vblank_too_short(rdev))
  573. single_display = false;
  574. }
  575. /* certain older asics have a separare 3D performance state,
  576. * so try that first if the user selected performance
  577. */
  578. if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
  579. dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
  580. /* balanced states don't exist at the moment */
  581. if (dpm_state == POWER_STATE_TYPE_BALANCED)
  582. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  583. restart_search:
  584. /* Pick the best power state based on current conditions */
  585. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  586. ps = &rdev->pm.dpm.ps[i];
  587. ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
  588. switch (dpm_state) {
  589. /* user states */
  590. case POWER_STATE_TYPE_BATTERY:
  591. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
  592. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  593. if (single_display)
  594. return ps;
  595. } else
  596. return ps;
  597. }
  598. break;
  599. case POWER_STATE_TYPE_BALANCED:
  600. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
  601. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  602. if (single_display)
  603. return ps;
  604. } else
  605. return ps;
  606. }
  607. break;
  608. case POWER_STATE_TYPE_PERFORMANCE:
  609. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  610. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  611. if (single_display)
  612. return ps;
  613. } else
  614. return ps;
  615. }
  616. break;
  617. /* internal states */
  618. case POWER_STATE_TYPE_INTERNAL_UVD:
  619. if (rdev->pm.dpm.uvd_ps)
  620. return rdev->pm.dpm.uvd_ps;
  621. else
  622. break;
  623. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  624. if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  625. return ps;
  626. break;
  627. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  628. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  629. return ps;
  630. break;
  631. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  632. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  633. return ps;
  634. break;
  635. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  636. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  637. return ps;
  638. break;
  639. case POWER_STATE_TYPE_INTERNAL_BOOT:
  640. return rdev->pm.dpm.boot_ps;
  641. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  642. if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  643. return ps;
  644. break;
  645. case POWER_STATE_TYPE_INTERNAL_ACPI:
  646. if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  647. return ps;
  648. break;
  649. case POWER_STATE_TYPE_INTERNAL_ULV:
  650. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  651. return ps;
  652. break;
  653. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  654. if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  655. return ps;
  656. break;
  657. default:
  658. break;
  659. }
  660. }
  661. /* use a fallback state if we didn't match */
  662. switch (dpm_state) {
  663. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  664. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  665. goto restart_search;
  666. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  667. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  668. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  669. if (rdev->pm.dpm.uvd_ps) {
  670. return rdev->pm.dpm.uvd_ps;
  671. } else {
  672. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  673. goto restart_search;
  674. }
  675. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  676. dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
  677. goto restart_search;
  678. case POWER_STATE_TYPE_INTERNAL_ACPI:
  679. dpm_state = POWER_STATE_TYPE_BATTERY;
  680. goto restart_search;
  681. case POWER_STATE_TYPE_BATTERY:
  682. case POWER_STATE_TYPE_BALANCED:
  683. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  684. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  685. goto restart_search;
  686. default:
  687. break;
  688. }
  689. return NULL;
  690. }
  691. static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
  692. {
  693. int i;
  694. struct radeon_ps *ps;
  695. enum radeon_pm_state_type dpm_state;
  696. int ret;
  697. /* if dpm init failed */
  698. if (!rdev->pm.dpm_enabled)
  699. return;
  700. if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
  701. /* add other state override checks here */
  702. if ((!rdev->pm.dpm.thermal_active) &&
  703. (!rdev->pm.dpm.uvd_active))
  704. rdev->pm.dpm.state = rdev->pm.dpm.user_state;
  705. }
  706. dpm_state = rdev->pm.dpm.state;
  707. ps = radeon_dpm_pick_power_state(rdev, dpm_state);
  708. if (ps)
  709. rdev->pm.dpm.requested_ps = ps;
  710. else
  711. return;
  712. /* no need to reprogram if nothing changed unless we are on BTC+ */
  713. if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
  714. if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
  715. /* for pre-BTC and APUs if the num crtcs changed but state is the same,
  716. * all we need to do is update the display configuration.
  717. */
  718. if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
  719. /* update display watermarks based on new power state */
  720. radeon_bandwidth_update(rdev);
  721. /* update displays */
  722. radeon_dpm_display_configuration_changed(rdev);
  723. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  724. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  725. }
  726. return;
  727. } else {
  728. /* for BTC+ if the num crtcs hasn't changed and state is the same,
  729. * nothing to do, if the num crtcs is > 1 and state is the same,
  730. * update display configuration.
  731. */
  732. if (rdev->pm.dpm.new_active_crtcs ==
  733. rdev->pm.dpm.current_active_crtcs) {
  734. return;
  735. } else {
  736. if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
  737. (rdev->pm.dpm.new_active_crtc_count > 1)) {
  738. /* update display watermarks based on new power state */
  739. radeon_bandwidth_update(rdev);
  740. /* update displays */
  741. radeon_dpm_display_configuration_changed(rdev);
  742. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  743. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  744. return;
  745. }
  746. }
  747. }
  748. }
  749. printk("switching from power state:\n");
  750. radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
  751. printk("switching to power state:\n");
  752. radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
  753. mutex_lock(&rdev->ddev->struct_mutex);
  754. down_write(&rdev->pm.mclk_lock);
  755. mutex_lock(&rdev->ring_lock);
  756. ret = radeon_dpm_pre_set_power_state(rdev);
  757. if (ret)
  758. goto done;
  759. /* update display watermarks based on new power state */
  760. radeon_bandwidth_update(rdev);
  761. /* update displays */
  762. radeon_dpm_display_configuration_changed(rdev);
  763. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  764. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  765. /* wait for the rings to drain */
  766. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  767. struct radeon_ring *ring = &rdev->ring[i];
  768. if (ring->ready)
  769. radeon_fence_wait_empty_locked(rdev, i);
  770. }
  771. /* program the new power state */
  772. radeon_dpm_set_power_state(rdev);
  773. /* update current power state */
  774. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
  775. radeon_dpm_post_set_power_state(rdev);
  776. /* force low perf level for thermal */
  777. if (rdev->pm.dpm.thermal_active &&
  778. rdev->asic->dpm.force_performance_level) {
  779. radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW);
  780. }
  781. done:
  782. mutex_unlock(&rdev->ring_lock);
  783. up_write(&rdev->pm.mclk_lock);
  784. mutex_unlock(&rdev->ddev->struct_mutex);
  785. }
  786. void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable)
  787. {
  788. enum radeon_pm_state_type dpm_state;
  789. if (rdev->asic->dpm.powergate_uvd) {
  790. mutex_lock(&rdev->pm.mutex);
  791. /* enable/disable UVD */
  792. radeon_dpm_powergate_uvd(rdev, !enable);
  793. mutex_unlock(&rdev->pm.mutex);
  794. } else {
  795. if (enable) {
  796. mutex_lock(&rdev->pm.mutex);
  797. rdev->pm.dpm.uvd_active = true;
  798. if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0))
  799. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD;
  800. else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0))
  801. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  802. else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1))
  803. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  804. else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2))
  805. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2;
  806. else
  807. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD;
  808. rdev->pm.dpm.state = dpm_state;
  809. mutex_unlock(&rdev->pm.mutex);
  810. } else {
  811. mutex_lock(&rdev->pm.mutex);
  812. rdev->pm.dpm.uvd_active = false;
  813. mutex_unlock(&rdev->pm.mutex);
  814. }
  815. radeon_pm_compute_clocks(rdev);
  816. }
  817. }
  818. static void radeon_pm_suspend_old(struct radeon_device *rdev)
  819. {
  820. mutex_lock(&rdev->pm.mutex);
  821. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  822. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
  823. rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
  824. }
  825. mutex_unlock(&rdev->pm.mutex);
  826. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  827. }
  828. static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
  829. {
  830. mutex_lock(&rdev->pm.mutex);
  831. /* disable dpm */
  832. radeon_dpm_disable(rdev);
  833. /* reset the power state */
  834. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  835. rdev->pm.dpm_enabled = false;
  836. mutex_unlock(&rdev->pm.mutex);
  837. }
  838. void radeon_pm_suspend(struct radeon_device *rdev)
  839. {
  840. if (rdev->pm.pm_method == PM_METHOD_DPM)
  841. radeon_pm_suspend_dpm(rdev);
  842. else
  843. radeon_pm_suspend_old(rdev);
  844. }
  845. static void radeon_pm_resume_old(struct radeon_device *rdev)
  846. {
  847. /* set up the default clocks if the MC ucode is loaded */
  848. if ((rdev->family >= CHIP_BARTS) &&
  849. (rdev->family <= CHIP_HAINAN) &&
  850. rdev->mc_fw) {
  851. if (rdev->pm.default_vddc)
  852. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  853. SET_VOLTAGE_TYPE_ASIC_VDDC);
  854. if (rdev->pm.default_vddci)
  855. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  856. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  857. if (rdev->pm.default_sclk)
  858. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  859. if (rdev->pm.default_mclk)
  860. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  861. }
  862. /* asic init will reset the default power state */
  863. mutex_lock(&rdev->pm.mutex);
  864. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  865. rdev->pm.current_clock_mode_index = 0;
  866. rdev->pm.current_sclk = rdev->pm.default_sclk;
  867. rdev->pm.current_mclk = rdev->pm.default_mclk;
  868. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  869. rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
  870. if (rdev->pm.pm_method == PM_METHOD_DYNPM
  871. && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
  872. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  873. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  874. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  875. }
  876. mutex_unlock(&rdev->pm.mutex);
  877. radeon_pm_compute_clocks(rdev);
  878. }
  879. static void radeon_pm_resume_dpm(struct radeon_device *rdev)
  880. {
  881. int ret;
  882. /* asic init will reset to the boot state */
  883. mutex_lock(&rdev->pm.mutex);
  884. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  885. radeon_dpm_setup_asic(rdev);
  886. ret = radeon_dpm_enable(rdev);
  887. mutex_unlock(&rdev->pm.mutex);
  888. if (ret) {
  889. DRM_ERROR("radeon: dpm resume failed\n");
  890. if ((rdev->family >= CHIP_BARTS) &&
  891. (rdev->family <= CHIP_HAINAN) &&
  892. rdev->mc_fw) {
  893. if (rdev->pm.default_vddc)
  894. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  895. SET_VOLTAGE_TYPE_ASIC_VDDC);
  896. if (rdev->pm.default_vddci)
  897. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  898. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  899. if (rdev->pm.default_sclk)
  900. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  901. if (rdev->pm.default_mclk)
  902. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  903. }
  904. } else {
  905. rdev->pm.dpm_enabled = true;
  906. radeon_pm_compute_clocks(rdev);
  907. }
  908. }
  909. void radeon_pm_resume(struct radeon_device *rdev)
  910. {
  911. if (rdev->pm.pm_method == PM_METHOD_DPM)
  912. radeon_pm_resume_dpm(rdev);
  913. else
  914. radeon_pm_resume_old(rdev);
  915. }
  916. static int radeon_pm_init_old(struct radeon_device *rdev)
  917. {
  918. int ret;
  919. rdev->pm.profile = PM_PROFILE_DEFAULT;
  920. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  921. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  922. rdev->pm.dynpm_can_upclock = true;
  923. rdev->pm.dynpm_can_downclock = true;
  924. rdev->pm.default_sclk = rdev->clock.default_sclk;
  925. rdev->pm.default_mclk = rdev->clock.default_mclk;
  926. rdev->pm.current_sclk = rdev->clock.default_sclk;
  927. rdev->pm.current_mclk = rdev->clock.default_mclk;
  928. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  929. if (rdev->bios) {
  930. if (rdev->is_atom_bios)
  931. radeon_atombios_get_power_modes(rdev);
  932. else
  933. radeon_combios_get_power_modes(rdev);
  934. radeon_pm_print_states(rdev);
  935. radeon_pm_init_profile(rdev);
  936. /* set up the default clocks if the MC ucode is loaded */
  937. if ((rdev->family >= CHIP_BARTS) &&
  938. (rdev->family <= CHIP_HAINAN) &&
  939. rdev->mc_fw) {
  940. if (rdev->pm.default_vddc)
  941. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  942. SET_VOLTAGE_TYPE_ASIC_VDDC);
  943. if (rdev->pm.default_vddci)
  944. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  945. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  946. if (rdev->pm.default_sclk)
  947. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  948. if (rdev->pm.default_mclk)
  949. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  950. }
  951. }
  952. /* set up the internal thermal sensor if applicable */
  953. ret = radeon_hwmon_init(rdev);
  954. if (ret)
  955. return ret;
  956. INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
  957. if (rdev->pm.num_power_states > 1) {
  958. /* where's the best place to put these? */
  959. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  960. if (ret)
  961. DRM_ERROR("failed to create device file for power profile\n");
  962. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  963. if (ret)
  964. DRM_ERROR("failed to create device file for power method\n");
  965. if (radeon_debugfs_pm_init(rdev)) {
  966. DRM_ERROR("Failed to register debugfs file for PM!\n");
  967. }
  968. DRM_INFO("radeon: power management initialized\n");
  969. }
  970. return 0;
  971. }
  972. static void radeon_dpm_print_power_states(struct radeon_device *rdev)
  973. {
  974. int i;
  975. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  976. printk("== power state %d ==\n", i);
  977. radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
  978. }
  979. }
  980. static int radeon_pm_init_dpm(struct radeon_device *rdev)
  981. {
  982. int ret;
  983. /* default to performance state */
  984. rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  985. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  986. rdev->pm.default_sclk = rdev->clock.default_sclk;
  987. rdev->pm.default_mclk = rdev->clock.default_mclk;
  988. rdev->pm.current_sclk = rdev->clock.default_sclk;
  989. rdev->pm.current_mclk = rdev->clock.default_mclk;
  990. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  991. if (rdev->bios && rdev->is_atom_bios)
  992. radeon_atombios_get_power_modes(rdev);
  993. else
  994. return -EINVAL;
  995. /* set up the internal thermal sensor if applicable */
  996. ret = radeon_hwmon_init(rdev);
  997. if (ret)
  998. return ret;
  999. INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
  1000. mutex_lock(&rdev->pm.mutex);
  1001. radeon_dpm_init(rdev);
  1002. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  1003. radeon_dpm_print_power_states(rdev);
  1004. radeon_dpm_setup_asic(rdev);
  1005. ret = radeon_dpm_enable(rdev);
  1006. mutex_unlock(&rdev->pm.mutex);
  1007. if (ret) {
  1008. rdev->pm.dpm_enabled = false;
  1009. if ((rdev->family >= CHIP_BARTS) &&
  1010. (rdev->family <= CHIP_HAINAN) &&
  1011. rdev->mc_fw) {
  1012. if (rdev->pm.default_vddc)
  1013. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  1014. SET_VOLTAGE_TYPE_ASIC_VDDC);
  1015. if (rdev->pm.default_vddci)
  1016. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  1017. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  1018. if (rdev->pm.default_sclk)
  1019. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  1020. if (rdev->pm.default_mclk)
  1021. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  1022. }
  1023. DRM_ERROR("radeon: dpm initialization failed\n");
  1024. return ret;
  1025. }
  1026. rdev->pm.dpm_enabled = true;
  1027. radeon_pm_compute_clocks(rdev);
  1028. if (rdev->pm.num_power_states > 1) {
  1029. ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
  1030. if (ret)
  1031. DRM_ERROR("failed to create device file for dpm state\n");
  1032. ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
  1033. if (ret)
  1034. DRM_ERROR("failed to create device file for dpm state\n");
  1035. /* XXX: these are noops for dpm but are here for backwards compat */
  1036. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  1037. if (ret)
  1038. DRM_ERROR("failed to create device file for power profile\n");
  1039. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  1040. if (ret)
  1041. DRM_ERROR("failed to create device file for power method\n");
  1042. if (radeon_debugfs_pm_init(rdev)) {
  1043. DRM_ERROR("Failed to register debugfs file for dpm!\n");
  1044. }
  1045. DRM_INFO("radeon: dpm initialized\n");
  1046. }
  1047. return 0;
  1048. }
  1049. int radeon_pm_init(struct radeon_device *rdev)
  1050. {
  1051. /* enable dpm on rv6xx+ */
  1052. switch (rdev->family) {
  1053. case CHIP_RV610:
  1054. case CHIP_RV630:
  1055. case CHIP_RV620:
  1056. case CHIP_RV635:
  1057. case CHIP_RV670:
  1058. case CHIP_RS780:
  1059. case CHIP_RS880:
  1060. case CHIP_RV770:
  1061. case CHIP_RV730:
  1062. case CHIP_RV710:
  1063. case CHIP_RV740:
  1064. case CHIP_CEDAR:
  1065. case CHIP_REDWOOD:
  1066. case CHIP_JUNIPER:
  1067. case CHIP_CYPRESS:
  1068. case CHIP_HEMLOCK:
  1069. case CHIP_PALM:
  1070. case CHIP_SUMO:
  1071. case CHIP_SUMO2:
  1072. case CHIP_BARTS:
  1073. case CHIP_TURKS:
  1074. case CHIP_CAICOS:
  1075. case CHIP_CAYMAN:
  1076. case CHIP_ARUBA:
  1077. case CHIP_TAHITI:
  1078. case CHIP_PITCAIRN:
  1079. case CHIP_VERDE:
  1080. case CHIP_OLAND:
  1081. case CHIP_HAINAN:
  1082. case CHIP_BONAIRE:
  1083. case CHIP_KABINI:
  1084. case CHIP_KAVERI:
  1085. /* DPM requires the RLC, RV770+ dGPU requires SMC */
  1086. if (!rdev->rlc_fw)
  1087. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1088. else if ((rdev->family >= CHIP_RV770) &&
  1089. (!(rdev->flags & RADEON_IS_IGP)) &&
  1090. (!rdev->smc_fw))
  1091. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1092. else if (radeon_dpm == 1)
  1093. rdev->pm.pm_method = PM_METHOD_DPM;
  1094. else
  1095. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1096. break;
  1097. default:
  1098. /* default to profile method */
  1099. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1100. break;
  1101. }
  1102. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1103. return radeon_pm_init_dpm(rdev);
  1104. else
  1105. return radeon_pm_init_old(rdev);
  1106. }
  1107. static void radeon_pm_fini_old(struct radeon_device *rdev)
  1108. {
  1109. if (rdev->pm.num_power_states > 1) {
  1110. mutex_lock(&rdev->pm.mutex);
  1111. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  1112. rdev->pm.profile = PM_PROFILE_DEFAULT;
  1113. radeon_pm_update_profile(rdev);
  1114. radeon_pm_set_clocks(rdev);
  1115. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  1116. /* reset default clocks */
  1117. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  1118. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  1119. radeon_pm_set_clocks(rdev);
  1120. }
  1121. mutex_unlock(&rdev->pm.mutex);
  1122. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  1123. device_remove_file(rdev->dev, &dev_attr_power_profile);
  1124. device_remove_file(rdev->dev, &dev_attr_power_method);
  1125. }
  1126. if (rdev->pm.power_state)
  1127. kfree(rdev->pm.power_state);
  1128. radeon_hwmon_fini(rdev);
  1129. }
  1130. static void radeon_pm_fini_dpm(struct radeon_device *rdev)
  1131. {
  1132. if (rdev->pm.num_power_states > 1) {
  1133. mutex_lock(&rdev->pm.mutex);
  1134. radeon_dpm_disable(rdev);
  1135. mutex_unlock(&rdev->pm.mutex);
  1136. device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
  1137. device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
  1138. /* XXX backwards compat */
  1139. device_remove_file(rdev->dev, &dev_attr_power_profile);
  1140. device_remove_file(rdev->dev, &dev_attr_power_method);
  1141. }
  1142. radeon_dpm_fini(rdev);
  1143. if (rdev->pm.power_state)
  1144. kfree(rdev->pm.power_state);
  1145. radeon_hwmon_fini(rdev);
  1146. }
  1147. void radeon_pm_fini(struct radeon_device *rdev)
  1148. {
  1149. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1150. radeon_pm_fini_dpm(rdev);
  1151. else
  1152. radeon_pm_fini_old(rdev);
  1153. }
  1154. static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
  1155. {
  1156. struct drm_device *ddev = rdev->ddev;
  1157. struct drm_crtc *crtc;
  1158. struct radeon_crtc *radeon_crtc;
  1159. if (rdev->pm.num_power_states < 2)
  1160. return;
  1161. mutex_lock(&rdev->pm.mutex);
  1162. rdev->pm.active_crtcs = 0;
  1163. rdev->pm.active_crtc_count = 0;
  1164. list_for_each_entry(crtc,
  1165. &ddev->mode_config.crtc_list, head) {
  1166. radeon_crtc = to_radeon_crtc(crtc);
  1167. if (radeon_crtc->enabled) {
  1168. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  1169. rdev->pm.active_crtc_count++;
  1170. }
  1171. }
  1172. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  1173. radeon_pm_update_profile(rdev);
  1174. radeon_pm_set_clocks(rdev);
  1175. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  1176. if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
  1177. if (rdev->pm.active_crtc_count > 1) {
  1178. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  1179. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  1180. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  1181. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  1182. radeon_pm_get_dynpm_state(rdev);
  1183. radeon_pm_set_clocks(rdev);
  1184. DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
  1185. }
  1186. } else if (rdev->pm.active_crtc_count == 1) {
  1187. /* TODO: Increase clocks if needed for current mode */
  1188. if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
  1189. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  1190. rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
  1191. radeon_pm_get_dynpm_state(rdev);
  1192. radeon_pm_set_clocks(rdev);
  1193. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1194. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1195. } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
  1196. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  1197. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1198. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1199. DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
  1200. }
  1201. } else { /* count == 0 */
  1202. if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
  1203. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  1204. rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
  1205. rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
  1206. radeon_pm_get_dynpm_state(rdev);
  1207. radeon_pm_set_clocks(rdev);
  1208. }
  1209. }
  1210. }
  1211. }
  1212. mutex_unlock(&rdev->pm.mutex);
  1213. }
  1214. static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
  1215. {
  1216. struct drm_device *ddev = rdev->ddev;
  1217. struct drm_crtc *crtc;
  1218. struct radeon_crtc *radeon_crtc;
  1219. mutex_lock(&rdev->pm.mutex);
  1220. /* update active crtc counts */
  1221. rdev->pm.dpm.new_active_crtcs = 0;
  1222. rdev->pm.dpm.new_active_crtc_count = 0;
  1223. list_for_each_entry(crtc,
  1224. &ddev->mode_config.crtc_list, head) {
  1225. radeon_crtc = to_radeon_crtc(crtc);
  1226. if (crtc->enabled) {
  1227. rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
  1228. rdev->pm.dpm.new_active_crtc_count++;
  1229. }
  1230. }
  1231. /* update battery/ac status */
  1232. if (power_supply_is_system_supplied() > 0)
  1233. rdev->pm.dpm.ac_power = true;
  1234. else
  1235. rdev->pm.dpm.ac_power = false;
  1236. radeon_dpm_change_power_state_locked(rdev);
  1237. mutex_unlock(&rdev->pm.mutex);
  1238. }
  1239. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  1240. {
  1241. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1242. radeon_pm_compute_clocks_dpm(rdev);
  1243. else
  1244. radeon_pm_compute_clocks_old(rdev);
  1245. }
  1246. static bool radeon_pm_in_vbl(struct radeon_device *rdev)
  1247. {
  1248. int crtc, vpos, hpos, vbl_status;
  1249. bool in_vbl = true;
  1250. /* Iterate over all active crtc's. All crtc's must be in vblank,
  1251. * otherwise return in_vbl == false.
  1252. */
  1253. for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
  1254. if (rdev->pm.active_crtcs & (1 << crtc)) {
  1255. vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos);
  1256. if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
  1257. !(vbl_status & DRM_SCANOUTPOS_INVBL))
  1258. in_vbl = false;
  1259. }
  1260. }
  1261. return in_vbl;
  1262. }
  1263. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  1264. {
  1265. u32 stat_crtc = 0;
  1266. bool in_vbl = radeon_pm_in_vbl(rdev);
  1267. if (in_vbl == false)
  1268. DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
  1269. finish ? "exit" : "entry");
  1270. return in_vbl;
  1271. }
  1272. static void radeon_dynpm_idle_work_handler(struct work_struct *work)
  1273. {
  1274. struct radeon_device *rdev;
  1275. int resched;
  1276. rdev = container_of(work, struct radeon_device,
  1277. pm.dynpm_idle_work.work);
  1278. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  1279. mutex_lock(&rdev->pm.mutex);
  1280. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  1281. int not_processed = 0;
  1282. int i;
  1283. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1284. struct radeon_ring *ring = &rdev->ring[i];
  1285. if (ring->ready) {
  1286. not_processed += radeon_fence_count_emitted(rdev, i);
  1287. if (not_processed >= 3)
  1288. break;
  1289. }
  1290. }
  1291. if (not_processed >= 3) { /* should upclock */
  1292. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
  1293. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1294. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  1295. rdev->pm.dynpm_can_upclock) {
  1296. rdev->pm.dynpm_planned_action =
  1297. DYNPM_ACTION_UPCLOCK;
  1298. rdev->pm.dynpm_action_timeout = jiffies +
  1299. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  1300. }
  1301. } else if (not_processed == 0) { /* should downclock */
  1302. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
  1303. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1304. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  1305. rdev->pm.dynpm_can_downclock) {
  1306. rdev->pm.dynpm_planned_action =
  1307. DYNPM_ACTION_DOWNCLOCK;
  1308. rdev->pm.dynpm_action_timeout = jiffies +
  1309. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  1310. }
  1311. }
  1312. /* Note, radeon_pm_set_clocks is called with static_switch set
  1313. * to false since we want to wait for vbl to avoid flicker.
  1314. */
  1315. if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
  1316. jiffies > rdev->pm.dynpm_action_timeout) {
  1317. radeon_pm_get_dynpm_state(rdev);
  1318. radeon_pm_set_clocks(rdev);
  1319. }
  1320. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1321. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1322. }
  1323. mutex_unlock(&rdev->pm.mutex);
  1324. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  1325. }
  1326. /*
  1327. * Debugfs info
  1328. */
  1329. #if defined(CONFIG_DEBUG_FS)
  1330. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  1331. {
  1332. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1333. struct drm_device *dev = node->minor->dev;
  1334. struct radeon_device *rdev = dev->dev_private;
  1335. if (rdev->pm.dpm_enabled) {
  1336. mutex_lock(&rdev->pm.mutex);
  1337. if (rdev->asic->dpm.debugfs_print_current_performance_level)
  1338. radeon_dpm_debugfs_print_current_performance_level(rdev, m);
  1339. else
  1340. seq_printf(m, "Debugfs support not implemented for this asic\n");
  1341. mutex_unlock(&rdev->pm.mutex);
  1342. } else {
  1343. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
  1344. /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
  1345. if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
  1346. seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
  1347. else
  1348. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  1349. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
  1350. if (rdev->asic->pm.get_memory_clock)
  1351. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  1352. if (rdev->pm.current_vddc)
  1353. seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
  1354. if (rdev->asic->pm.get_pcie_lanes)
  1355. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  1356. }
  1357. return 0;
  1358. }
  1359. static struct drm_info_list radeon_pm_info_list[] = {
  1360. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  1361. };
  1362. #endif
  1363. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  1364. {
  1365. #if defined(CONFIG_DEBUG_FS)
  1366. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  1367. #else
  1368. return 0;
  1369. #endif
  1370. }