r600_hdmi.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Christian König.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Christian König
  25. */
  26. #include <linux/hdmi.h>
  27. #include <drm/drmP.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include "r600d.h"
  32. #include "atom.h"
  33. /*
  34. * HDMI color format
  35. */
  36. enum r600_hdmi_color_format {
  37. RGB = 0,
  38. YCC_422 = 1,
  39. YCC_444 = 2
  40. };
  41. /*
  42. * IEC60958 status bits
  43. */
  44. enum r600_hdmi_iec_status_bits {
  45. AUDIO_STATUS_DIG_ENABLE = 0x01,
  46. AUDIO_STATUS_V = 0x02,
  47. AUDIO_STATUS_VCFG = 0x04,
  48. AUDIO_STATUS_EMPHASIS = 0x08,
  49. AUDIO_STATUS_COPYRIGHT = 0x10,
  50. AUDIO_STATUS_NONAUDIO = 0x20,
  51. AUDIO_STATUS_PROFESSIONAL = 0x40,
  52. AUDIO_STATUS_LEVEL = 0x80
  53. };
  54. static const struct radeon_hdmi_acr r600_hdmi_predefined_acr[] = {
  55. /* 32kHz 44.1kHz 48kHz */
  56. /* Clock N CTS N CTS N CTS */
  57. { 25174, 4576, 28125, 7007, 31250, 6864, 28125 }, /* 25,20/1.001 MHz */
  58. { 25200, 4096, 25200, 6272, 28000, 6144, 25200 }, /* 25.20 MHz */
  59. { 27000, 4096, 27000, 6272, 30000, 6144, 27000 }, /* 27.00 MHz */
  60. { 27027, 4096, 27027, 6272, 30030, 6144, 27027 }, /* 27.00*1.001 MHz */
  61. { 54000, 4096, 54000, 6272, 60000, 6144, 54000 }, /* 54.00 MHz */
  62. { 54054, 4096, 54054, 6272, 60060, 6144, 54054 }, /* 54.00*1.001 MHz */
  63. { 74175, 11648, 210937, 17836, 234375, 11648, 140625 }, /* 74.25/1.001 MHz */
  64. { 74250, 4096, 74250, 6272, 82500, 6144, 74250 }, /* 74.25 MHz */
  65. { 148351, 11648, 421875, 8918, 234375, 5824, 140625 }, /* 148.50/1.001 MHz */
  66. { 148500, 4096, 148500, 6272, 165000, 6144, 148500 }, /* 148.50 MHz */
  67. { 0, 4096, 0, 6272, 0, 6144, 0 } /* Other */
  68. };
  69. /*
  70. * calculate CTS value if it's not found in the table
  71. */
  72. static void r600_hdmi_calc_cts(uint32_t clock, int *CTS, int N, int freq)
  73. {
  74. if (*CTS == 0)
  75. *CTS = clock * N / (128 * freq) * 1000;
  76. DRM_DEBUG("Using ACR timing N=%d CTS=%d for frequency %d\n",
  77. N, *CTS, freq);
  78. }
  79. struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock)
  80. {
  81. struct radeon_hdmi_acr res;
  82. u8 i;
  83. for (i = 0; r600_hdmi_predefined_acr[i].clock != clock &&
  84. r600_hdmi_predefined_acr[i].clock != 0; i++)
  85. ;
  86. res = r600_hdmi_predefined_acr[i];
  87. /* In case some CTS are missing */
  88. r600_hdmi_calc_cts(clock, &res.cts_32khz, res.n_32khz, 32000);
  89. r600_hdmi_calc_cts(clock, &res.cts_44_1khz, res.n_44_1khz, 44100);
  90. r600_hdmi_calc_cts(clock, &res.cts_48khz, res.n_48khz, 48000);
  91. return res;
  92. }
  93. /*
  94. * update the N and CTS parameters for a given pixel clock rate
  95. */
  96. static void r600_hdmi_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  97. {
  98. struct drm_device *dev = encoder->dev;
  99. struct radeon_device *rdev = dev->dev_private;
  100. struct radeon_hdmi_acr acr = r600_hdmi_acr(clock);
  101. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  102. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  103. uint32_t offset = dig->afmt->offset;
  104. WREG32(HDMI0_ACR_32_0 + offset, HDMI0_ACR_CTS_32(acr.cts_32khz));
  105. WREG32(HDMI0_ACR_32_1 + offset, acr.n_32khz);
  106. WREG32(HDMI0_ACR_44_0 + offset, HDMI0_ACR_CTS_44(acr.cts_44_1khz));
  107. WREG32(HDMI0_ACR_44_1 + offset, acr.n_44_1khz);
  108. WREG32(HDMI0_ACR_48_0 + offset, HDMI0_ACR_CTS_48(acr.cts_48khz));
  109. WREG32(HDMI0_ACR_48_1 + offset, acr.n_48khz);
  110. }
  111. /*
  112. * build a HDMI Video Info Frame
  113. */
  114. static void r600_hdmi_update_avi_infoframe(struct drm_encoder *encoder,
  115. void *buffer, size_t size)
  116. {
  117. struct drm_device *dev = encoder->dev;
  118. struct radeon_device *rdev = dev->dev_private;
  119. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  120. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  121. uint32_t offset = dig->afmt->offset;
  122. uint8_t *frame = buffer + 3;
  123. uint8_t *header = buffer;
  124. WREG32(HDMI0_AVI_INFO0 + offset,
  125. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  126. WREG32(HDMI0_AVI_INFO1 + offset,
  127. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  128. WREG32(HDMI0_AVI_INFO2 + offset,
  129. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  130. WREG32(HDMI0_AVI_INFO3 + offset,
  131. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  132. }
  133. /*
  134. * build a Audio Info Frame
  135. */
  136. static void r600_hdmi_update_audio_infoframe(struct drm_encoder *encoder,
  137. const void *buffer, size_t size)
  138. {
  139. struct drm_device *dev = encoder->dev;
  140. struct radeon_device *rdev = dev->dev_private;
  141. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  142. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  143. uint32_t offset = dig->afmt->offset;
  144. const u8 *frame = buffer + 3;
  145. WREG32(HDMI0_AUDIO_INFO0 + offset,
  146. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  147. WREG32(HDMI0_AUDIO_INFO1 + offset,
  148. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x8] << 24));
  149. }
  150. /*
  151. * test if audio buffer is filled enough to start playing
  152. */
  153. static bool r600_hdmi_is_audio_buffer_filled(struct drm_encoder *encoder)
  154. {
  155. struct drm_device *dev = encoder->dev;
  156. struct radeon_device *rdev = dev->dev_private;
  157. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  158. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  159. uint32_t offset = dig->afmt->offset;
  160. return (RREG32(HDMI0_STATUS + offset) & 0x10) != 0;
  161. }
  162. /*
  163. * have buffer status changed since last call?
  164. */
  165. int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder)
  166. {
  167. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  168. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  169. int status, result;
  170. if (!dig->afmt || !dig->afmt->enabled)
  171. return 0;
  172. status = r600_hdmi_is_audio_buffer_filled(encoder);
  173. result = dig->afmt->last_buffer_filled_status != status;
  174. dig->afmt->last_buffer_filled_status = status;
  175. return result;
  176. }
  177. /*
  178. * write the audio workaround status to the hardware
  179. */
  180. static void r600_hdmi_audio_workaround(struct drm_encoder *encoder)
  181. {
  182. struct drm_device *dev = encoder->dev;
  183. struct radeon_device *rdev = dev->dev_private;
  184. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  185. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  186. uint32_t offset = dig->afmt->offset;
  187. bool hdmi_audio_workaround = false; /* FIXME */
  188. u32 value;
  189. if (!hdmi_audio_workaround ||
  190. r600_hdmi_is_audio_buffer_filled(encoder))
  191. value = 0; /* disable workaround */
  192. else
  193. value = HDMI0_AUDIO_TEST_EN; /* enable workaround */
  194. WREG32_P(HDMI0_AUDIO_PACKET_CONTROL + offset,
  195. value, ~HDMI0_AUDIO_TEST_EN);
  196. }
  197. void r600_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  198. {
  199. struct drm_device *dev = encoder->dev;
  200. struct radeon_device *rdev = dev->dev_private;
  201. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  202. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  203. u32 base_rate = 24000;
  204. u32 max_ratio = clock / base_rate;
  205. u32 dto_phase;
  206. u32 dto_modulo = clock;
  207. u32 wallclock_ratio;
  208. u32 dto_cntl;
  209. if (!dig || !dig->afmt)
  210. return;
  211. if (max_ratio >= 8) {
  212. dto_phase = 192 * 1000;
  213. wallclock_ratio = 3;
  214. } else if (max_ratio >= 4) {
  215. dto_phase = 96 * 1000;
  216. wallclock_ratio = 2;
  217. } else if (max_ratio >= 2) {
  218. dto_phase = 48 * 1000;
  219. wallclock_ratio = 1;
  220. } else {
  221. dto_phase = 24 * 1000;
  222. wallclock_ratio = 0;
  223. }
  224. /* there are two DTOs selected by DCCG_AUDIO_DTO_SELECT.
  225. * doesn't matter which one you use. Just use the first one.
  226. */
  227. /* XXX two dtos; generally use dto0 for hdmi */
  228. /* Express [24MHz / target pixel clock] as an exact rational
  229. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  230. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  231. */
  232. if (ASIC_IS_DCE3(rdev)) {
  233. /* according to the reg specs, this should DCE3.2 only, but in
  234. * practice it seems to cover DCE3.0 as well.
  235. */
  236. if (dig->dig_encoder == 0) {
  237. dto_cntl = RREG32(DCCG_AUDIO_DTO0_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
  238. dto_cntl |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
  239. WREG32(DCCG_AUDIO_DTO0_CNTL, dto_cntl);
  240. WREG32(DCCG_AUDIO_DTO0_PHASE, dto_phase);
  241. WREG32(DCCG_AUDIO_DTO0_MODULE, dto_modulo);
  242. WREG32(DCCG_AUDIO_DTO_SELECT, 0); /* select DTO0 */
  243. } else {
  244. dto_cntl = RREG32(DCCG_AUDIO_DTO1_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
  245. dto_cntl |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
  246. WREG32(DCCG_AUDIO_DTO1_CNTL, dto_cntl);
  247. WREG32(DCCG_AUDIO_DTO1_PHASE, dto_phase);
  248. WREG32(DCCG_AUDIO_DTO1_MODULE, dto_modulo);
  249. WREG32(DCCG_AUDIO_DTO_SELECT, 1); /* select DTO1 */
  250. }
  251. } else {
  252. /* according to the reg specs, this should be DCE2.0 and DCE3.0 */
  253. WREG32(AUDIO_DTO, AUDIO_DTO_PHASE(base_rate / 10) |
  254. AUDIO_DTO_MODULE(clock / 10));
  255. }
  256. }
  257. static void dce3_2_afmt_write_speaker_allocation(struct drm_encoder *encoder)
  258. {
  259. struct radeon_device *rdev = encoder->dev->dev_private;
  260. struct drm_connector *connector;
  261. struct radeon_connector *radeon_connector = NULL;
  262. u32 tmp;
  263. u8 *sadb;
  264. int sad_count;
  265. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  266. if (connector->encoder == encoder)
  267. radeon_connector = to_radeon_connector(connector);
  268. }
  269. if (!radeon_connector) {
  270. DRM_ERROR("Couldn't find encoder's connector\n");
  271. return;
  272. }
  273. sad_count = drm_edid_to_speaker_allocation(radeon_connector->edid, &sadb);
  274. if (sad_count < 0) {
  275. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  276. return;
  277. }
  278. /* program the speaker allocation */
  279. tmp = RREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
  280. tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK);
  281. /* set HDMI mode */
  282. tmp |= HDMI_CONNECTION;
  283. if (sad_count)
  284. tmp |= SPEAKER_ALLOCATION(sadb[0]);
  285. else
  286. tmp |= SPEAKER_ALLOCATION(5); /* stereo */
  287. WREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
  288. kfree(sadb);
  289. }
  290. static void dce3_2_afmt_write_sad_regs(struct drm_encoder *encoder)
  291. {
  292. struct radeon_device *rdev = encoder->dev->dev_private;
  293. struct drm_connector *connector;
  294. struct radeon_connector *radeon_connector = NULL;
  295. struct cea_sad *sads;
  296. int i, sad_count;
  297. static const u16 eld_reg_to_type[][2] = {
  298. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  299. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  300. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  301. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  302. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  303. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  304. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  305. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  306. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  307. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  308. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  309. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  310. };
  311. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  312. if (connector->encoder == encoder)
  313. radeon_connector = to_radeon_connector(connector);
  314. }
  315. if (!radeon_connector) {
  316. DRM_ERROR("Couldn't find encoder's connector\n");
  317. return;
  318. }
  319. sad_count = drm_edid_to_sad(radeon_connector->edid, &sads);
  320. if (sad_count < 0) {
  321. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  322. return;
  323. }
  324. BUG_ON(!sads);
  325. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  326. u32 value = 0;
  327. int j;
  328. for (j = 0; j < sad_count; j++) {
  329. struct cea_sad *sad = &sads[j];
  330. if (sad->format == eld_reg_to_type[i][1]) {
  331. value = MAX_CHANNELS(sad->channels) |
  332. DESCRIPTOR_BYTE_2(sad->byte2) |
  333. SUPPORTED_FREQUENCIES(sad->freq);
  334. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  335. value |= SUPPORTED_FREQUENCIES_STEREO(sad->freq);
  336. break;
  337. }
  338. }
  339. WREG32(eld_reg_to_type[i][0], value);
  340. }
  341. kfree(sads);
  342. }
  343. /*
  344. * update the info frames with the data from the current display mode
  345. */
  346. void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode)
  347. {
  348. struct drm_device *dev = encoder->dev;
  349. struct radeon_device *rdev = dev->dev_private;
  350. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  351. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  352. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  353. struct hdmi_avi_infoframe frame;
  354. uint32_t offset;
  355. ssize_t err;
  356. if (!dig || !dig->afmt)
  357. return;
  358. /* Silent, r600_hdmi_enable will raise WARN for us */
  359. if (!dig->afmt->enabled)
  360. return;
  361. offset = dig->afmt->offset;
  362. r600_audio_set_dto(encoder, mode->clock);
  363. WREG32(HDMI0_VBI_PACKET_CONTROL + offset,
  364. HDMI0_NULL_SEND); /* send null packets when required */
  365. WREG32(HDMI0_AUDIO_CRC_CONTROL + offset, 0x1000);
  366. if (ASIC_IS_DCE32(rdev)) {
  367. WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
  368. HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
  369. HDMI0_AUDIO_PACKETS_PER_LINE(3)); /* should be suffient for all audio modes and small enough for all hblanks */
  370. WREG32(AFMT_AUDIO_PACKET_CONTROL + offset,
  371. AFMT_AUDIO_SAMPLE_SEND | /* send audio packets */
  372. AFMT_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
  373. } else {
  374. WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
  375. HDMI0_AUDIO_SAMPLE_SEND | /* send audio packets */
  376. HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
  377. HDMI0_AUDIO_PACKETS_PER_LINE(3) | /* should be suffient for all audio modes and small enough for all hblanks */
  378. HDMI0_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
  379. }
  380. if (ASIC_IS_DCE32(rdev)) {
  381. dce3_2_afmt_write_speaker_allocation(encoder);
  382. dce3_2_afmt_write_sad_regs(encoder);
  383. }
  384. WREG32(HDMI0_ACR_PACKET_CONTROL + offset,
  385. HDMI0_ACR_AUTO_SEND | /* allow hw to sent ACR packets when required */
  386. HDMI0_ACR_SOURCE); /* select SW CTS value */
  387. WREG32(HDMI0_VBI_PACKET_CONTROL + offset,
  388. HDMI0_NULL_SEND | /* send null packets when required */
  389. HDMI0_GC_SEND | /* send general control packets */
  390. HDMI0_GC_CONT); /* send general control packets every frame */
  391. /* TODO: HDMI0_AUDIO_INFO_UPDATE */
  392. WREG32(HDMI0_INFOFRAME_CONTROL0 + offset,
  393. HDMI0_AVI_INFO_SEND | /* enable AVI info frames */
  394. HDMI0_AVI_INFO_CONT | /* send AVI info frames every frame/field */
  395. HDMI0_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
  396. HDMI0_AUDIO_INFO_CONT); /* send audio info frames every frame/field */
  397. WREG32(HDMI0_INFOFRAME_CONTROL1 + offset,
  398. HDMI0_AVI_INFO_LINE(2) | /* anything other than 0 */
  399. HDMI0_AUDIO_INFO_LINE(2)); /* anything other than 0 */
  400. WREG32(HDMI0_GC + offset, 0); /* unset HDMI0_GC_AVMUTE */
  401. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  402. if (err < 0) {
  403. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  404. return;
  405. }
  406. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  407. if (err < 0) {
  408. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  409. return;
  410. }
  411. r600_hdmi_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  412. r600_hdmi_update_ACR(encoder, mode->clock);
  413. /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
  414. WREG32(HDMI0_RAMP_CONTROL0 + offset, 0x00FFFFFF);
  415. WREG32(HDMI0_RAMP_CONTROL1 + offset, 0x007FFFFF);
  416. WREG32(HDMI0_RAMP_CONTROL2 + offset, 0x00000001);
  417. WREG32(HDMI0_RAMP_CONTROL3 + offset, 0x00000001);
  418. r600_hdmi_audio_workaround(encoder);
  419. }
  420. /*
  421. * update settings with current parameters from audio engine
  422. */
  423. void r600_hdmi_update_audio_settings(struct drm_encoder *encoder)
  424. {
  425. struct drm_device *dev = encoder->dev;
  426. struct radeon_device *rdev = dev->dev_private;
  427. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  428. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  429. struct r600_audio_pin audio = r600_audio_status(rdev);
  430. uint8_t buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AUDIO_INFOFRAME_SIZE];
  431. struct hdmi_audio_infoframe frame;
  432. uint32_t offset;
  433. uint32_t iec;
  434. ssize_t err;
  435. if (!dig->afmt || !dig->afmt->enabled)
  436. return;
  437. offset = dig->afmt->offset;
  438. DRM_DEBUG("%s with %d channels, %d Hz sampling rate, %d bits per sample,\n",
  439. r600_hdmi_is_audio_buffer_filled(encoder) ? "playing" : "stopped",
  440. audio.channels, audio.rate, audio.bits_per_sample);
  441. DRM_DEBUG("0x%02X IEC60958 status bits and 0x%02X category code\n",
  442. (int)audio.status_bits, (int)audio.category_code);
  443. iec = 0;
  444. if (audio.status_bits & AUDIO_STATUS_PROFESSIONAL)
  445. iec |= 1 << 0;
  446. if (audio.status_bits & AUDIO_STATUS_NONAUDIO)
  447. iec |= 1 << 1;
  448. if (audio.status_bits & AUDIO_STATUS_COPYRIGHT)
  449. iec |= 1 << 2;
  450. if (audio.status_bits & AUDIO_STATUS_EMPHASIS)
  451. iec |= 1 << 3;
  452. iec |= HDMI0_60958_CS_CATEGORY_CODE(audio.category_code);
  453. switch (audio.rate) {
  454. case 32000:
  455. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x3);
  456. break;
  457. case 44100:
  458. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x0);
  459. break;
  460. case 48000:
  461. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x2);
  462. break;
  463. case 88200:
  464. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x8);
  465. break;
  466. case 96000:
  467. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xa);
  468. break;
  469. case 176400:
  470. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xc);
  471. break;
  472. case 192000:
  473. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xe);
  474. break;
  475. }
  476. WREG32(HDMI0_60958_0 + offset, iec);
  477. iec = 0;
  478. switch (audio.bits_per_sample) {
  479. case 16:
  480. iec |= HDMI0_60958_CS_WORD_LENGTH(0x2);
  481. break;
  482. case 20:
  483. iec |= HDMI0_60958_CS_WORD_LENGTH(0x3);
  484. break;
  485. case 24:
  486. iec |= HDMI0_60958_CS_WORD_LENGTH(0xb);
  487. break;
  488. }
  489. if (audio.status_bits & AUDIO_STATUS_V)
  490. iec |= 0x5 << 16;
  491. WREG32_P(HDMI0_60958_1 + offset, iec, ~0x5000f);
  492. err = hdmi_audio_infoframe_init(&frame);
  493. if (err < 0) {
  494. DRM_ERROR("failed to setup audio infoframe\n");
  495. return;
  496. }
  497. frame.channels = audio.channels;
  498. err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
  499. if (err < 0) {
  500. DRM_ERROR("failed to pack audio infoframe\n");
  501. return;
  502. }
  503. r600_hdmi_update_audio_infoframe(encoder, buffer, sizeof(buffer));
  504. r600_hdmi_audio_workaround(encoder);
  505. }
  506. /*
  507. * enable the HDMI engine
  508. */
  509. void r600_hdmi_enable(struct drm_encoder *encoder, bool enable)
  510. {
  511. struct drm_device *dev = encoder->dev;
  512. struct radeon_device *rdev = dev->dev_private;
  513. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  514. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  515. u32 hdmi = HDMI0_ERROR_ACK;
  516. if (!dig || !dig->afmt)
  517. return;
  518. /* Silent, r600_hdmi_enable will raise WARN for us */
  519. if (enable && dig->afmt->enabled)
  520. return;
  521. if (!enable && !dig->afmt->enabled)
  522. return;
  523. if (enable)
  524. dig->afmt->pin = r600_audio_get_pin(rdev);
  525. else
  526. dig->afmt->pin = NULL;
  527. /* Older chipsets require setting HDMI and routing manually */
  528. if (!ASIC_IS_DCE3(rdev)) {
  529. if (enable)
  530. hdmi |= HDMI0_ENABLE;
  531. switch (radeon_encoder->encoder_id) {
  532. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  533. if (enable) {
  534. WREG32_OR(AVIVO_TMDSA_CNTL, AVIVO_TMDSA_CNTL_HDMI_EN);
  535. hdmi |= HDMI0_STREAM(HDMI0_STREAM_TMDSA);
  536. } else {
  537. WREG32_AND(AVIVO_TMDSA_CNTL, ~AVIVO_TMDSA_CNTL_HDMI_EN);
  538. }
  539. break;
  540. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  541. if (enable) {
  542. WREG32_OR(AVIVO_LVTMA_CNTL, AVIVO_LVTMA_CNTL_HDMI_EN);
  543. hdmi |= HDMI0_STREAM(HDMI0_STREAM_LVTMA);
  544. } else {
  545. WREG32_AND(AVIVO_LVTMA_CNTL, ~AVIVO_LVTMA_CNTL_HDMI_EN);
  546. }
  547. break;
  548. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  549. if (enable) {
  550. WREG32_OR(DDIA_CNTL, DDIA_HDMI_EN);
  551. hdmi |= HDMI0_STREAM(HDMI0_STREAM_DDIA);
  552. } else {
  553. WREG32_AND(DDIA_CNTL, ~DDIA_HDMI_EN);
  554. }
  555. break;
  556. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  557. if (enable)
  558. hdmi |= HDMI0_STREAM(HDMI0_STREAM_DVOA);
  559. break;
  560. default:
  561. dev_err(rdev->dev, "Invalid encoder for HDMI: 0x%X\n",
  562. radeon_encoder->encoder_id);
  563. break;
  564. }
  565. WREG32(HDMI0_CONTROL + dig->afmt->offset, hdmi);
  566. }
  567. if (rdev->irq.installed) {
  568. /* if irq is available use it */
  569. /* XXX: shouldn't need this on any asics. Double check DCE2/3 */
  570. if (enable)
  571. radeon_irq_kms_enable_afmt(rdev, dig->afmt->id);
  572. else
  573. radeon_irq_kms_disable_afmt(rdev, dig->afmt->id);
  574. }
  575. dig->afmt->enabled = enable;
  576. DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n",
  577. enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id);
  578. }