r600.c 124 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/module.h>
  32. #include <drm/drmP.h>
  33. #include <drm/radeon_drm.h>
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #include "radeon_ucode.h"
  41. /* Firmware Names */
  42. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  43. MODULE_FIRMWARE("radeon/R600_me.bin");
  44. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  45. MODULE_FIRMWARE("radeon/RV610_me.bin");
  46. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  47. MODULE_FIRMWARE("radeon/RV630_me.bin");
  48. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  49. MODULE_FIRMWARE("radeon/RV620_me.bin");
  50. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  51. MODULE_FIRMWARE("radeon/RV635_me.bin");
  52. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV670_me.bin");
  54. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RS780_me.bin");
  56. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV770_me.bin");
  58. MODULE_FIRMWARE("radeon/RV770_smc.bin");
  59. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV730_me.bin");
  61. MODULE_FIRMWARE("radeon/RV730_smc.bin");
  62. MODULE_FIRMWARE("radeon/RV740_smc.bin");
  63. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV710_me.bin");
  65. MODULE_FIRMWARE("radeon/RV710_smc.bin");
  66. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  67. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  68. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  69. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  70. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  71. MODULE_FIRMWARE("radeon/CEDAR_smc.bin");
  72. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  73. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  74. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_smc.bin");
  76. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  77. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_smc.bin");
  80. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_smc.bin");
  84. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  85. MODULE_FIRMWARE("radeon/PALM_me.bin");
  86. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  87. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  88. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  89. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  90. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  91. static const u32 crtc_offsets[2] =
  92. {
  93. 0,
  94. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  95. };
  96. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  97. /* r600,rv610,rv630,rv620,rv635,rv670 */
  98. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  99. static void r600_gpu_init(struct radeon_device *rdev);
  100. void r600_fini(struct radeon_device *rdev);
  101. void r600_irq_disable(struct radeon_device *rdev);
  102. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  103. extern int evergreen_rlc_resume(struct radeon_device *rdev);
  104. /**
  105. * r600_get_xclk - get the xclk
  106. *
  107. * @rdev: radeon_device pointer
  108. *
  109. * Returns the reference clock used by the gfx engine
  110. * (r6xx, IGPs, APUs).
  111. */
  112. u32 r600_get_xclk(struct radeon_device *rdev)
  113. {
  114. return rdev->clock.spll.reference_freq;
  115. }
  116. /* get temperature in millidegrees */
  117. int rv6xx_get_temp(struct radeon_device *rdev)
  118. {
  119. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  120. ASIC_T_SHIFT;
  121. int actual_temp = temp & 0xff;
  122. if (temp & 0x100)
  123. actual_temp -= 256;
  124. return actual_temp * 1000;
  125. }
  126. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  127. {
  128. int i;
  129. rdev->pm.dynpm_can_upclock = true;
  130. rdev->pm.dynpm_can_downclock = true;
  131. /* power state array is low to high, default is first */
  132. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  133. int min_power_state_index = 0;
  134. if (rdev->pm.num_power_states > 2)
  135. min_power_state_index = 1;
  136. switch (rdev->pm.dynpm_planned_action) {
  137. case DYNPM_ACTION_MINIMUM:
  138. rdev->pm.requested_power_state_index = min_power_state_index;
  139. rdev->pm.requested_clock_mode_index = 0;
  140. rdev->pm.dynpm_can_downclock = false;
  141. break;
  142. case DYNPM_ACTION_DOWNCLOCK:
  143. if (rdev->pm.current_power_state_index == min_power_state_index) {
  144. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  145. rdev->pm.dynpm_can_downclock = false;
  146. } else {
  147. if (rdev->pm.active_crtc_count > 1) {
  148. for (i = 0; i < rdev->pm.num_power_states; i++) {
  149. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  150. continue;
  151. else if (i >= rdev->pm.current_power_state_index) {
  152. rdev->pm.requested_power_state_index =
  153. rdev->pm.current_power_state_index;
  154. break;
  155. } else {
  156. rdev->pm.requested_power_state_index = i;
  157. break;
  158. }
  159. }
  160. } else {
  161. if (rdev->pm.current_power_state_index == 0)
  162. rdev->pm.requested_power_state_index =
  163. rdev->pm.num_power_states - 1;
  164. else
  165. rdev->pm.requested_power_state_index =
  166. rdev->pm.current_power_state_index - 1;
  167. }
  168. }
  169. rdev->pm.requested_clock_mode_index = 0;
  170. /* don't use the power state if crtcs are active and no display flag is set */
  171. if ((rdev->pm.active_crtc_count > 0) &&
  172. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  173. clock_info[rdev->pm.requested_clock_mode_index].flags &
  174. RADEON_PM_MODE_NO_DISPLAY)) {
  175. rdev->pm.requested_power_state_index++;
  176. }
  177. break;
  178. case DYNPM_ACTION_UPCLOCK:
  179. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  180. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  181. rdev->pm.dynpm_can_upclock = false;
  182. } else {
  183. if (rdev->pm.active_crtc_count > 1) {
  184. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  185. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  186. continue;
  187. else if (i <= rdev->pm.current_power_state_index) {
  188. rdev->pm.requested_power_state_index =
  189. rdev->pm.current_power_state_index;
  190. break;
  191. } else {
  192. rdev->pm.requested_power_state_index = i;
  193. break;
  194. }
  195. }
  196. } else
  197. rdev->pm.requested_power_state_index =
  198. rdev->pm.current_power_state_index + 1;
  199. }
  200. rdev->pm.requested_clock_mode_index = 0;
  201. break;
  202. case DYNPM_ACTION_DEFAULT:
  203. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  204. rdev->pm.requested_clock_mode_index = 0;
  205. rdev->pm.dynpm_can_upclock = false;
  206. break;
  207. case DYNPM_ACTION_NONE:
  208. default:
  209. DRM_ERROR("Requested mode for not defined action\n");
  210. return;
  211. }
  212. } else {
  213. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  214. /* for now just select the first power state and switch between clock modes */
  215. /* power state array is low to high, default is first (0) */
  216. if (rdev->pm.active_crtc_count > 1) {
  217. rdev->pm.requested_power_state_index = -1;
  218. /* start at 1 as we don't want the default mode */
  219. for (i = 1; i < rdev->pm.num_power_states; i++) {
  220. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  221. continue;
  222. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  223. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  224. rdev->pm.requested_power_state_index = i;
  225. break;
  226. }
  227. }
  228. /* if nothing selected, grab the default state. */
  229. if (rdev->pm.requested_power_state_index == -1)
  230. rdev->pm.requested_power_state_index = 0;
  231. } else
  232. rdev->pm.requested_power_state_index = 1;
  233. switch (rdev->pm.dynpm_planned_action) {
  234. case DYNPM_ACTION_MINIMUM:
  235. rdev->pm.requested_clock_mode_index = 0;
  236. rdev->pm.dynpm_can_downclock = false;
  237. break;
  238. case DYNPM_ACTION_DOWNCLOCK:
  239. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  240. if (rdev->pm.current_clock_mode_index == 0) {
  241. rdev->pm.requested_clock_mode_index = 0;
  242. rdev->pm.dynpm_can_downclock = false;
  243. } else
  244. rdev->pm.requested_clock_mode_index =
  245. rdev->pm.current_clock_mode_index - 1;
  246. } else {
  247. rdev->pm.requested_clock_mode_index = 0;
  248. rdev->pm.dynpm_can_downclock = false;
  249. }
  250. /* don't use the power state if crtcs are active and no display flag is set */
  251. if ((rdev->pm.active_crtc_count > 0) &&
  252. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  253. clock_info[rdev->pm.requested_clock_mode_index].flags &
  254. RADEON_PM_MODE_NO_DISPLAY)) {
  255. rdev->pm.requested_clock_mode_index++;
  256. }
  257. break;
  258. case DYNPM_ACTION_UPCLOCK:
  259. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  260. if (rdev->pm.current_clock_mode_index ==
  261. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  262. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  263. rdev->pm.dynpm_can_upclock = false;
  264. } else
  265. rdev->pm.requested_clock_mode_index =
  266. rdev->pm.current_clock_mode_index + 1;
  267. } else {
  268. rdev->pm.requested_clock_mode_index =
  269. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  270. rdev->pm.dynpm_can_upclock = false;
  271. }
  272. break;
  273. case DYNPM_ACTION_DEFAULT:
  274. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  275. rdev->pm.requested_clock_mode_index = 0;
  276. rdev->pm.dynpm_can_upclock = false;
  277. break;
  278. case DYNPM_ACTION_NONE:
  279. default:
  280. DRM_ERROR("Requested mode for not defined action\n");
  281. return;
  282. }
  283. }
  284. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  285. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  286. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  287. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  288. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  289. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  290. pcie_lanes);
  291. }
  292. void rs780_pm_init_profile(struct radeon_device *rdev)
  293. {
  294. if (rdev->pm.num_power_states == 2) {
  295. /* default */
  296. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  297. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  298. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  300. /* low sh */
  301. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  305. /* mid sh */
  306. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  310. /* high sh */
  311. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  312. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  313. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  315. /* low mh */
  316. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  317. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  318. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  319. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  320. /* mid mh */
  321. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  322. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  323. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  324. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  325. /* high mh */
  326. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  327. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  328. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  329. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  330. } else if (rdev->pm.num_power_states == 3) {
  331. /* default */
  332. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  333. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  334. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  335. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  336. /* low sh */
  337. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  339. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  340. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  341. /* mid sh */
  342. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  344. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  345. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  346. /* high sh */
  347. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  348. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  349. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  350. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  351. /* low mh */
  352. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  353. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  354. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  355. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  356. /* mid mh */
  357. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  358. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  359. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  360. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  361. /* high mh */
  362. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  363. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  364. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  365. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  366. } else {
  367. /* default */
  368. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  369. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  370. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  371. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  372. /* low sh */
  373. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  375. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  376. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  377. /* mid sh */
  378. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  379. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  380. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  381. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  382. /* high sh */
  383. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  384. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  385. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  386. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  387. /* low mh */
  388. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  389. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  390. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  391. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  392. /* mid mh */
  393. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  394. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  395. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  396. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  397. /* high mh */
  398. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  399. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  400. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  401. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  402. }
  403. }
  404. void r600_pm_init_profile(struct radeon_device *rdev)
  405. {
  406. int idx;
  407. if (rdev->family == CHIP_R600) {
  408. /* XXX */
  409. /* default */
  410. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  411. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  412. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  413. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  414. /* low sh */
  415. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  417. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  418. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  419. /* mid sh */
  420. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  422. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  423. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  424. /* high sh */
  425. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  426. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  427. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  428. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  429. /* low mh */
  430. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  431. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  432. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  433. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  434. /* mid mh */
  435. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  436. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  437. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  438. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  439. /* high mh */
  440. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  441. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  442. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  443. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  444. } else {
  445. if (rdev->pm.num_power_states < 4) {
  446. /* default */
  447. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  448. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  449. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  450. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  451. /* low sh */
  452. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  453. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  454. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  455. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  456. /* mid sh */
  457. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  458. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  459. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  460. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  461. /* high sh */
  462. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  463. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  464. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  465. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  466. /* low mh */
  467. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  468. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  469. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  470. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  471. /* low mh */
  472. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  473. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  474. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  475. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  476. /* high mh */
  477. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  478. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  479. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  480. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  481. } else {
  482. /* default */
  483. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  484. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  485. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  486. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  487. /* low sh */
  488. if (rdev->flags & RADEON_IS_MOBILITY)
  489. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  490. else
  491. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  492. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  493. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  494. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  495. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  496. /* mid sh */
  497. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  498. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  499. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  500. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  501. /* high sh */
  502. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  503. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  504. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  505. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  506. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  507. /* low mh */
  508. if (rdev->flags & RADEON_IS_MOBILITY)
  509. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  510. else
  511. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  512. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  513. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  514. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  515. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  516. /* mid mh */
  517. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  518. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  519. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  520. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  521. /* high mh */
  522. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  523. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  524. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  525. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  526. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  527. }
  528. }
  529. }
  530. void r600_pm_misc(struct radeon_device *rdev)
  531. {
  532. int req_ps_idx = rdev->pm.requested_power_state_index;
  533. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  534. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  535. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  536. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  537. /* 0xff01 is a flag rather then an actual voltage */
  538. if (voltage->voltage == 0xff01)
  539. return;
  540. if (voltage->voltage != rdev->pm.current_vddc) {
  541. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  542. rdev->pm.current_vddc = voltage->voltage;
  543. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  544. }
  545. }
  546. }
  547. bool r600_gui_idle(struct radeon_device *rdev)
  548. {
  549. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  550. return false;
  551. else
  552. return true;
  553. }
  554. /* hpd for digital panel detect/disconnect */
  555. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  556. {
  557. bool connected = false;
  558. if (ASIC_IS_DCE3(rdev)) {
  559. switch (hpd) {
  560. case RADEON_HPD_1:
  561. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  562. connected = true;
  563. break;
  564. case RADEON_HPD_2:
  565. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  566. connected = true;
  567. break;
  568. case RADEON_HPD_3:
  569. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  570. connected = true;
  571. break;
  572. case RADEON_HPD_4:
  573. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  574. connected = true;
  575. break;
  576. /* DCE 3.2 */
  577. case RADEON_HPD_5:
  578. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  579. connected = true;
  580. break;
  581. case RADEON_HPD_6:
  582. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  583. connected = true;
  584. break;
  585. default:
  586. break;
  587. }
  588. } else {
  589. switch (hpd) {
  590. case RADEON_HPD_1:
  591. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  592. connected = true;
  593. break;
  594. case RADEON_HPD_2:
  595. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  596. connected = true;
  597. break;
  598. case RADEON_HPD_3:
  599. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  600. connected = true;
  601. break;
  602. default:
  603. break;
  604. }
  605. }
  606. return connected;
  607. }
  608. void r600_hpd_set_polarity(struct radeon_device *rdev,
  609. enum radeon_hpd_id hpd)
  610. {
  611. u32 tmp;
  612. bool connected = r600_hpd_sense(rdev, hpd);
  613. if (ASIC_IS_DCE3(rdev)) {
  614. switch (hpd) {
  615. case RADEON_HPD_1:
  616. tmp = RREG32(DC_HPD1_INT_CONTROL);
  617. if (connected)
  618. tmp &= ~DC_HPDx_INT_POLARITY;
  619. else
  620. tmp |= DC_HPDx_INT_POLARITY;
  621. WREG32(DC_HPD1_INT_CONTROL, tmp);
  622. break;
  623. case RADEON_HPD_2:
  624. tmp = RREG32(DC_HPD2_INT_CONTROL);
  625. if (connected)
  626. tmp &= ~DC_HPDx_INT_POLARITY;
  627. else
  628. tmp |= DC_HPDx_INT_POLARITY;
  629. WREG32(DC_HPD2_INT_CONTROL, tmp);
  630. break;
  631. case RADEON_HPD_3:
  632. tmp = RREG32(DC_HPD3_INT_CONTROL);
  633. if (connected)
  634. tmp &= ~DC_HPDx_INT_POLARITY;
  635. else
  636. tmp |= DC_HPDx_INT_POLARITY;
  637. WREG32(DC_HPD3_INT_CONTROL, tmp);
  638. break;
  639. case RADEON_HPD_4:
  640. tmp = RREG32(DC_HPD4_INT_CONTROL);
  641. if (connected)
  642. tmp &= ~DC_HPDx_INT_POLARITY;
  643. else
  644. tmp |= DC_HPDx_INT_POLARITY;
  645. WREG32(DC_HPD4_INT_CONTROL, tmp);
  646. break;
  647. case RADEON_HPD_5:
  648. tmp = RREG32(DC_HPD5_INT_CONTROL);
  649. if (connected)
  650. tmp &= ~DC_HPDx_INT_POLARITY;
  651. else
  652. tmp |= DC_HPDx_INT_POLARITY;
  653. WREG32(DC_HPD5_INT_CONTROL, tmp);
  654. break;
  655. /* DCE 3.2 */
  656. case RADEON_HPD_6:
  657. tmp = RREG32(DC_HPD6_INT_CONTROL);
  658. if (connected)
  659. tmp &= ~DC_HPDx_INT_POLARITY;
  660. else
  661. tmp |= DC_HPDx_INT_POLARITY;
  662. WREG32(DC_HPD6_INT_CONTROL, tmp);
  663. break;
  664. default:
  665. break;
  666. }
  667. } else {
  668. switch (hpd) {
  669. case RADEON_HPD_1:
  670. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  671. if (connected)
  672. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  673. else
  674. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  675. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  676. break;
  677. case RADEON_HPD_2:
  678. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  679. if (connected)
  680. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  681. else
  682. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  683. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  684. break;
  685. case RADEON_HPD_3:
  686. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  687. if (connected)
  688. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  689. else
  690. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  691. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  692. break;
  693. default:
  694. break;
  695. }
  696. }
  697. }
  698. void r600_hpd_init(struct radeon_device *rdev)
  699. {
  700. struct drm_device *dev = rdev->ddev;
  701. struct drm_connector *connector;
  702. unsigned enable = 0;
  703. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  704. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  705. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  706. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  707. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  708. * aux dp channel on imac and help (but not completely fix)
  709. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  710. */
  711. continue;
  712. }
  713. if (ASIC_IS_DCE3(rdev)) {
  714. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  715. if (ASIC_IS_DCE32(rdev))
  716. tmp |= DC_HPDx_EN;
  717. switch (radeon_connector->hpd.hpd) {
  718. case RADEON_HPD_1:
  719. WREG32(DC_HPD1_CONTROL, tmp);
  720. break;
  721. case RADEON_HPD_2:
  722. WREG32(DC_HPD2_CONTROL, tmp);
  723. break;
  724. case RADEON_HPD_3:
  725. WREG32(DC_HPD3_CONTROL, tmp);
  726. break;
  727. case RADEON_HPD_4:
  728. WREG32(DC_HPD4_CONTROL, tmp);
  729. break;
  730. /* DCE 3.2 */
  731. case RADEON_HPD_5:
  732. WREG32(DC_HPD5_CONTROL, tmp);
  733. break;
  734. case RADEON_HPD_6:
  735. WREG32(DC_HPD6_CONTROL, tmp);
  736. break;
  737. default:
  738. break;
  739. }
  740. } else {
  741. switch (radeon_connector->hpd.hpd) {
  742. case RADEON_HPD_1:
  743. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  744. break;
  745. case RADEON_HPD_2:
  746. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  747. break;
  748. case RADEON_HPD_3:
  749. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  750. break;
  751. default:
  752. break;
  753. }
  754. }
  755. enable |= 1 << radeon_connector->hpd.hpd;
  756. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  757. }
  758. radeon_irq_kms_enable_hpd(rdev, enable);
  759. }
  760. void r600_hpd_fini(struct radeon_device *rdev)
  761. {
  762. struct drm_device *dev = rdev->ddev;
  763. struct drm_connector *connector;
  764. unsigned disable = 0;
  765. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  766. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  767. if (ASIC_IS_DCE3(rdev)) {
  768. switch (radeon_connector->hpd.hpd) {
  769. case RADEON_HPD_1:
  770. WREG32(DC_HPD1_CONTROL, 0);
  771. break;
  772. case RADEON_HPD_2:
  773. WREG32(DC_HPD2_CONTROL, 0);
  774. break;
  775. case RADEON_HPD_3:
  776. WREG32(DC_HPD3_CONTROL, 0);
  777. break;
  778. case RADEON_HPD_4:
  779. WREG32(DC_HPD4_CONTROL, 0);
  780. break;
  781. /* DCE 3.2 */
  782. case RADEON_HPD_5:
  783. WREG32(DC_HPD5_CONTROL, 0);
  784. break;
  785. case RADEON_HPD_6:
  786. WREG32(DC_HPD6_CONTROL, 0);
  787. break;
  788. default:
  789. break;
  790. }
  791. } else {
  792. switch (radeon_connector->hpd.hpd) {
  793. case RADEON_HPD_1:
  794. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  795. break;
  796. case RADEON_HPD_2:
  797. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  798. break;
  799. case RADEON_HPD_3:
  800. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  801. break;
  802. default:
  803. break;
  804. }
  805. }
  806. disable |= 1 << radeon_connector->hpd.hpd;
  807. }
  808. radeon_irq_kms_disable_hpd(rdev, disable);
  809. }
  810. /*
  811. * R600 PCIE GART
  812. */
  813. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  814. {
  815. unsigned i;
  816. u32 tmp;
  817. /* flush hdp cache so updates hit vram */
  818. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  819. !(rdev->flags & RADEON_IS_AGP)) {
  820. void __iomem *ptr = (void *)rdev->gart.ptr;
  821. u32 tmp;
  822. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  823. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  824. * This seems to cause problems on some AGP cards. Just use the old
  825. * method for them.
  826. */
  827. WREG32(HDP_DEBUG1, 0);
  828. tmp = readl((void __iomem *)ptr);
  829. } else
  830. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  831. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  832. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  833. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  834. for (i = 0; i < rdev->usec_timeout; i++) {
  835. /* read MC_STATUS */
  836. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  837. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  838. if (tmp == 2) {
  839. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  840. return;
  841. }
  842. if (tmp) {
  843. return;
  844. }
  845. udelay(1);
  846. }
  847. }
  848. int r600_pcie_gart_init(struct radeon_device *rdev)
  849. {
  850. int r;
  851. if (rdev->gart.robj) {
  852. WARN(1, "R600 PCIE GART already initialized\n");
  853. return 0;
  854. }
  855. /* Initialize common gart structure */
  856. r = radeon_gart_init(rdev);
  857. if (r)
  858. return r;
  859. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  860. return radeon_gart_table_vram_alloc(rdev);
  861. }
  862. static int r600_pcie_gart_enable(struct radeon_device *rdev)
  863. {
  864. u32 tmp;
  865. int r, i;
  866. if (rdev->gart.robj == NULL) {
  867. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  868. return -EINVAL;
  869. }
  870. r = radeon_gart_table_vram_pin(rdev);
  871. if (r)
  872. return r;
  873. radeon_gart_restore(rdev);
  874. /* Setup L2 cache */
  875. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  876. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  877. EFFECTIVE_L2_QUEUE_SIZE(7));
  878. WREG32(VM_L2_CNTL2, 0);
  879. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  880. /* Setup TLB control */
  881. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  882. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  883. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  884. ENABLE_WAIT_L2_QUERY;
  885. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  886. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  887. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  888. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  889. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  890. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  891. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  892. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  893. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  894. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  895. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  896. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  897. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  898. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  899. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  900. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  901. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  902. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  903. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  904. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  905. (u32)(rdev->dummy_page.addr >> 12));
  906. for (i = 1; i < 7; i++)
  907. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  908. r600_pcie_gart_tlb_flush(rdev);
  909. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  910. (unsigned)(rdev->mc.gtt_size >> 20),
  911. (unsigned long long)rdev->gart.table_addr);
  912. rdev->gart.ready = true;
  913. return 0;
  914. }
  915. static void r600_pcie_gart_disable(struct radeon_device *rdev)
  916. {
  917. u32 tmp;
  918. int i;
  919. /* Disable all tables */
  920. for (i = 0; i < 7; i++)
  921. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  922. /* Disable L2 cache */
  923. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  924. EFFECTIVE_L2_QUEUE_SIZE(7));
  925. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  926. /* Setup L1 TLB control */
  927. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  928. ENABLE_WAIT_L2_QUERY;
  929. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  930. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  931. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  932. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  933. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  934. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  935. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  936. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  937. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  938. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  939. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  940. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  941. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  942. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  943. radeon_gart_table_vram_unpin(rdev);
  944. }
  945. static void r600_pcie_gart_fini(struct radeon_device *rdev)
  946. {
  947. radeon_gart_fini(rdev);
  948. r600_pcie_gart_disable(rdev);
  949. radeon_gart_table_vram_free(rdev);
  950. }
  951. static void r600_agp_enable(struct radeon_device *rdev)
  952. {
  953. u32 tmp;
  954. int i;
  955. /* Setup L2 cache */
  956. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  957. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  958. EFFECTIVE_L2_QUEUE_SIZE(7));
  959. WREG32(VM_L2_CNTL2, 0);
  960. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  961. /* Setup TLB control */
  962. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  963. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  964. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  965. ENABLE_WAIT_L2_QUERY;
  966. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  967. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  968. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  969. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  970. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  971. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  972. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  973. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  974. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  975. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  976. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  977. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  978. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  979. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  980. for (i = 0; i < 7; i++)
  981. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  982. }
  983. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  984. {
  985. unsigned i;
  986. u32 tmp;
  987. for (i = 0; i < rdev->usec_timeout; i++) {
  988. /* read MC_STATUS */
  989. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  990. if (!tmp)
  991. return 0;
  992. udelay(1);
  993. }
  994. return -1;
  995. }
  996. uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  997. {
  998. uint32_t r;
  999. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
  1000. r = RREG32(R_0028FC_MC_DATA);
  1001. WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
  1002. return r;
  1003. }
  1004. void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1005. {
  1006. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
  1007. S_0028F8_MC_IND_WR_EN(1));
  1008. WREG32(R_0028FC_MC_DATA, v);
  1009. WREG32(R_0028F8_MC_INDEX, 0x7F);
  1010. }
  1011. static void r600_mc_program(struct radeon_device *rdev)
  1012. {
  1013. struct rv515_mc_save save;
  1014. u32 tmp;
  1015. int i, j;
  1016. /* Initialize HDP */
  1017. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1018. WREG32((0x2c14 + j), 0x00000000);
  1019. WREG32((0x2c18 + j), 0x00000000);
  1020. WREG32((0x2c1c + j), 0x00000000);
  1021. WREG32((0x2c20 + j), 0x00000000);
  1022. WREG32((0x2c24 + j), 0x00000000);
  1023. }
  1024. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1025. rv515_mc_stop(rdev, &save);
  1026. if (r600_mc_wait_for_idle(rdev)) {
  1027. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1028. }
  1029. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1030. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1031. /* Update configuration */
  1032. if (rdev->flags & RADEON_IS_AGP) {
  1033. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1034. /* VRAM before AGP */
  1035. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1036. rdev->mc.vram_start >> 12);
  1037. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1038. rdev->mc.gtt_end >> 12);
  1039. } else {
  1040. /* VRAM after AGP */
  1041. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1042. rdev->mc.gtt_start >> 12);
  1043. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1044. rdev->mc.vram_end >> 12);
  1045. }
  1046. } else {
  1047. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1048. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1049. }
  1050. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1051. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1052. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1053. WREG32(MC_VM_FB_LOCATION, tmp);
  1054. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1055. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1056. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1057. if (rdev->flags & RADEON_IS_AGP) {
  1058. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1059. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1060. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1061. } else {
  1062. WREG32(MC_VM_AGP_BASE, 0);
  1063. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1064. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1065. }
  1066. if (r600_mc_wait_for_idle(rdev)) {
  1067. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1068. }
  1069. rv515_mc_resume(rdev, &save);
  1070. /* we need to own VRAM, so turn off the VGA renderer here
  1071. * to stop it overwriting our objects */
  1072. rv515_vga_render_disable(rdev);
  1073. }
  1074. /**
  1075. * r600_vram_gtt_location - try to find VRAM & GTT location
  1076. * @rdev: radeon device structure holding all necessary informations
  1077. * @mc: memory controller structure holding memory informations
  1078. *
  1079. * Function will place try to place VRAM at same place as in CPU (PCI)
  1080. * address space as some GPU seems to have issue when we reprogram at
  1081. * different address space.
  1082. *
  1083. * If there is not enough space to fit the unvisible VRAM after the
  1084. * aperture then we limit the VRAM size to the aperture.
  1085. *
  1086. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1087. * them to be in one from GPU point of view so that we can program GPU to
  1088. * catch access outside them (weird GPU policy see ??).
  1089. *
  1090. * This function will never fails, worst case are limiting VRAM or GTT.
  1091. *
  1092. * Note: GTT start, end, size should be initialized before calling this
  1093. * function on AGP platform.
  1094. */
  1095. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1096. {
  1097. u64 size_bf, size_af;
  1098. if (mc->mc_vram_size > 0xE0000000) {
  1099. /* leave room for at least 512M GTT */
  1100. dev_warn(rdev->dev, "limiting VRAM\n");
  1101. mc->real_vram_size = 0xE0000000;
  1102. mc->mc_vram_size = 0xE0000000;
  1103. }
  1104. if (rdev->flags & RADEON_IS_AGP) {
  1105. size_bf = mc->gtt_start;
  1106. size_af = mc->mc_mask - mc->gtt_end;
  1107. if (size_bf > size_af) {
  1108. if (mc->mc_vram_size > size_bf) {
  1109. dev_warn(rdev->dev, "limiting VRAM\n");
  1110. mc->real_vram_size = size_bf;
  1111. mc->mc_vram_size = size_bf;
  1112. }
  1113. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1114. } else {
  1115. if (mc->mc_vram_size > size_af) {
  1116. dev_warn(rdev->dev, "limiting VRAM\n");
  1117. mc->real_vram_size = size_af;
  1118. mc->mc_vram_size = size_af;
  1119. }
  1120. mc->vram_start = mc->gtt_end + 1;
  1121. }
  1122. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1123. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1124. mc->mc_vram_size >> 20, mc->vram_start,
  1125. mc->vram_end, mc->real_vram_size >> 20);
  1126. } else {
  1127. u64 base = 0;
  1128. if (rdev->flags & RADEON_IS_IGP) {
  1129. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1130. base <<= 24;
  1131. }
  1132. radeon_vram_location(rdev, &rdev->mc, base);
  1133. rdev->mc.gtt_base_align = 0;
  1134. radeon_gtt_location(rdev, mc);
  1135. }
  1136. }
  1137. static int r600_mc_init(struct radeon_device *rdev)
  1138. {
  1139. u32 tmp;
  1140. int chansize, numchan;
  1141. uint32_t h_addr, l_addr;
  1142. unsigned long long k8_addr;
  1143. /* Get VRAM informations */
  1144. rdev->mc.vram_is_ddr = true;
  1145. tmp = RREG32(RAMCFG);
  1146. if (tmp & CHANSIZE_OVERRIDE) {
  1147. chansize = 16;
  1148. } else if (tmp & CHANSIZE_MASK) {
  1149. chansize = 64;
  1150. } else {
  1151. chansize = 32;
  1152. }
  1153. tmp = RREG32(CHMAP);
  1154. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1155. case 0:
  1156. default:
  1157. numchan = 1;
  1158. break;
  1159. case 1:
  1160. numchan = 2;
  1161. break;
  1162. case 2:
  1163. numchan = 4;
  1164. break;
  1165. case 3:
  1166. numchan = 8;
  1167. break;
  1168. }
  1169. rdev->mc.vram_width = numchan * chansize;
  1170. /* Could aper size report 0 ? */
  1171. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1172. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1173. /* Setup GPU memory space */
  1174. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1175. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1176. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1177. r600_vram_gtt_location(rdev, &rdev->mc);
  1178. if (rdev->flags & RADEON_IS_IGP) {
  1179. rs690_pm_info(rdev);
  1180. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1181. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  1182. /* Use K8 direct mapping for fast fb access. */
  1183. rdev->fastfb_working = false;
  1184. h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
  1185. l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
  1186. k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
  1187. #if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
  1188. if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
  1189. #endif
  1190. {
  1191. /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
  1192. * memory is present.
  1193. */
  1194. if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
  1195. DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
  1196. (unsigned long long)rdev->mc.aper_base, k8_addr);
  1197. rdev->mc.aper_base = (resource_size_t)k8_addr;
  1198. rdev->fastfb_working = true;
  1199. }
  1200. }
  1201. }
  1202. }
  1203. radeon_update_bandwidth_info(rdev);
  1204. return 0;
  1205. }
  1206. int r600_vram_scratch_init(struct radeon_device *rdev)
  1207. {
  1208. int r;
  1209. if (rdev->vram_scratch.robj == NULL) {
  1210. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1211. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1212. NULL, &rdev->vram_scratch.robj);
  1213. if (r) {
  1214. return r;
  1215. }
  1216. }
  1217. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1218. if (unlikely(r != 0))
  1219. return r;
  1220. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1221. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1222. if (r) {
  1223. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1224. return r;
  1225. }
  1226. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1227. (void **)&rdev->vram_scratch.ptr);
  1228. if (r)
  1229. radeon_bo_unpin(rdev->vram_scratch.robj);
  1230. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1231. return r;
  1232. }
  1233. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1234. {
  1235. int r;
  1236. if (rdev->vram_scratch.robj == NULL) {
  1237. return;
  1238. }
  1239. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1240. if (likely(r == 0)) {
  1241. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1242. radeon_bo_unpin(rdev->vram_scratch.robj);
  1243. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1244. }
  1245. radeon_bo_unref(&rdev->vram_scratch.robj);
  1246. }
  1247. void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
  1248. {
  1249. u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
  1250. if (hung)
  1251. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1252. else
  1253. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1254. WREG32(R600_BIOS_3_SCRATCH, tmp);
  1255. }
  1256. static void r600_print_gpu_status_regs(struct radeon_device *rdev)
  1257. {
  1258. dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
  1259. RREG32(R_008010_GRBM_STATUS));
  1260. dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
  1261. RREG32(R_008014_GRBM_STATUS2));
  1262. dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
  1263. RREG32(R_000E50_SRBM_STATUS));
  1264. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1265. RREG32(CP_STALLED_STAT1));
  1266. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1267. RREG32(CP_STALLED_STAT2));
  1268. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1269. RREG32(CP_BUSY_STAT));
  1270. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1271. RREG32(CP_STAT));
  1272. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1273. RREG32(DMA_STATUS_REG));
  1274. }
  1275. static bool r600_is_display_hung(struct radeon_device *rdev)
  1276. {
  1277. u32 crtc_hung = 0;
  1278. u32 crtc_status[2];
  1279. u32 i, j, tmp;
  1280. for (i = 0; i < rdev->num_crtc; i++) {
  1281. if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
  1282. crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1283. crtc_hung |= (1 << i);
  1284. }
  1285. }
  1286. for (j = 0; j < 10; j++) {
  1287. for (i = 0; i < rdev->num_crtc; i++) {
  1288. if (crtc_hung & (1 << i)) {
  1289. tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1290. if (tmp != crtc_status[i])
  1291. crtc_hung &= ~(1 << i);
  1292. }
  1293. }
  1294. if (crtc_hung == 0)
  1295. return false;
  1296. udelay(100);
  1297. }
  1298. return true;
  1299. }
  1300. u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
  1301. {
  1302. u32 reset_mask = 0;
  1303. u32 tmp;
  1304. /* GRBM_STATUS */
  1305. tmp = RREG32(R_008010_GRBM_STATUS);
  1306. if (rdev->family >= CHIP_RV770) {
  1307. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1308. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1309. G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1310. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1311. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1312. reset_mask |= RADEON_RESET_GFX;
  1313. } else {
  1314. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1315. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1316. G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1317. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1318. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1319. reset_mask |= RADEON_RESET_GFX;
  1320. }
  1321. if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
  1322. G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
  1323. reset_mask |= RADEON_RESET_CP;
  1324. if (G_008010_GRBM_EE_BUSY(tmp))
  1325. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1326. /* DMA_STATUS_REG */
  1327. tmp = RREG32(DMA_STATUS_REG);
  1328. if (!(tmp & DMA_IDLE))
  1329. reset_mask |= RADEON_RESET_DMA;
  1330. /* SRBM_STATUS */
  1331. tmp = RREG32(R_000E50_SRBM_STATUS);
  1332. if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
  1333. reset_mask |= RADEON_RESET_RLC;
  1334. if (G_000E50_IH_BUSY(tmp))
  1335. reset_mask |= RADEON_RESET_IH;
  1336. if (G_000E50_SEM_BUSY(tmp))
  1337. reset_mask |= RADEON_RESET_SEM;
  1338. if (G_000E50_GRBM_RQ_PENDING(tmp))
  1339. reset_mask |= RADEON_RESET_GRBM;
  1340. if (G_000E50_VMC_BUSY(tmp))
  1341. reset_mask |= RADEON_RESET_VMC;
  1342. if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
  1343. G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
  1344. G_000E50_MCDW_BUSY(tmp))
  1345. reset_mask |= RADEON_RESET_MC;
  1346. if (r600_is_display_hung(rdev))
  1347. reset_mask |= RADEON_RESET_DISPLAY;
  1348. /* Skip MC reset as it's mostly likely not hung, just busy */
  1349. if (reset_mask & RADEON_RESET_MC) {
  1350. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  1351. reset_mask &= ~RADEON_RESET_MC;
  1352. }
  1353. return reset_mask;
  1354. }
  1355. static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1356. {
  1357. struct rv515_mc_save save;
  1358. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1359. u32 tmp;
  1360. if (reset_mask == 0)
  1361. return;
  1362. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1363. r600_print_gpu_status_regs(rdev);
  1364. /* Disable CP parsing/prefetching */
  1365. if (rdev->family >= CHIP_RV770)
  1366. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
  1367. else
  1368. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1369. /* disable the RLC */
  1370. WREG32(RLC_CNTL, 0);
  1371. if (reset_mask & RADEON_RESET_DMA) {
  1372. /* Disable DMA */
  1373. tmp = RREG32(DMA_RB_CNTL);
  1374. tmp &= ~DMA_RB_ENABLE;
  1375. WREG32(DMA_RB_CNTL, tmp);
  1376. }
  1377. mdelay(50);
  1378. rv515_mc_stop(rdev, &save);
  1379. if (r600_mc_wait_for_idle(rdev)) {
  1380. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1381. }
  1382. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1383. if (rdev->family >= CHIP_RV770)
  1384. grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
  1385. S_008020_SOFT_RESET_CB(1) |
  1386. S_008020_SOFT_RESET_PA(1) |
  1387. S_008020_SOFT_RESET_SC(1) |
  1388. S_008020_SOFT_RESET_SPI(1) |
  1389. S_008020_SOFT_RESET_SX(1) |
  1390. S_008020_SOFT_RESET_SH(1) |
  1391. S_008020_SOFT_RESET_TC(1) |
  1392. S_008020_SOFT_RESET_TA(1) |
  1393. S_008020_SOFT_RESET_VC(1) |
  1394. S_008020_SOFT_RESET_VGT(1);
  1395. else
  1396. grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
  1397. S_008020_SOFT_RESET_DB(1) |
  1398. S_008020_SOFT_RESET_CB(1) |
  1399. S_008020_SOFT_RESET_PA(1) |
  1400. S_008020_SOFT_RESET_SC(1) |
  1401. S_008020_SOFT_RESET_SMX(1) |
  1402. S_008020_SOFT_RESET_SPI(1) |
  1403. S_008020_SOFT_RESET_SX(1) |
  1404. S_008020_SOFT_RESET_SH(1) |
  1405. S_008020_SOFT_RESET_TC(1) |
  1406. S_008020_SOFT_RESET_TA(1) |
  1407. S_008020_SOFT_RESET_VC(1) |
  1408. S_008020_SOFT_RESET_VGT(1);
  1409. }
  1410. if (reset_mask & RADEON_RESET_CP) {
  1411. grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
  1412. S_008020_SOFT_RESET_VGT(1);
  1413. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1414. }
  1415. if (reset_mask & RADEON_RESET_DMA) {
  1416. if (rdev->family >= CHIP_RV770)
  1417. srbm_soft_reset |= RV770_SOFT_RESET_DMA;
  1418. else
  1419. srbm_soft_reset |= SOFT_RESET_DMA;
  1420. }
  1421. if (reset_mask & RADEON_RESET_RLC)
  1422. srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
  1423. if (reset_mask & RADEON_RESET_SEM)
  1424. srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
  1425. if (reset_mask & RADEON_RESET_IH)
  1426. srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
  1427. if (reset_mask & RADEON_RESET_GRBM)
  1428. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1429. if (!(rdev->flags & RADEON_IS_IGP)) {
  1430. if (reset_mask & RADEON_RESET_MC)
  1431. srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
  1432. }
  1433. if (reset_mask & RADEON_RESET_VMC)
  1434. srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
  1435. if (grbm_soft_reset) {
  1436. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1437. tmp |= grbm_soft_reset;
  1438. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1439. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1440. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1441. udelay(50);
  1442. tmp &= ~grbm_soft_reset;
  1443. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1444. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1445. }
  1446. if (srbm_soft_reset) {
  1447. tmp = RREG32(SRBM_SOFT_RESET);
  1448. tmp |= srbm_soft_reset;
  1449. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1450. WREG32(SRBM_SOFT_RESET, tmp);
  1451. tmp = RREG32(SRBM_SOFT_RESET);
  1452. udelay(50);
  1453. tmp &= ~srbm_soft_reset;
  1454. WREG32(SRBM_SOFT_RESET, tmp);
  1455. tmp = RREG32(SRBM_SOFT_RESET);
  1456. }
  1457. /* Wait a little for things to settle down */
  1458. mdelay(1);
  1459. rv515_mc_resume(rdev, &save);
  1460. udelay(50);
  1461. r600_print_gpu_status_regs(rdev);
  1462. }
  1463. int r600_asic_reset(struct radeon_device *rdev)
  1464. {
  1465. u32 reset_mask;
  1466. reset_mask = r600_gpu_check_soft_reset(rdev);
  1467. if (reset_mask)
  1468. r600_set_bios_scratch_engine_hung(rdev, true);
  1469. r600_gpu_soft_reset(rdev, reset_mask);
  1470. reset_mask = r600_gpu_check_soft_reset(rdev);
  1471. if (!reset_mask)
  1472. r600_set_bios_scratch_engine_hung(rdev, false);
  1473. return 0;
  1474. }
  1475. /**
  1476. * r600_gfx_is_lockup - Check if the GFX engine is locked up
  1477. *
  1478. * @rdev: radeon_device pointer
  1479. * @ring: radeon_ring structure holding ring information
  1480. *
  1481. * Check if the GFX engine is locked up.
  1482. * Returns true if the engine appears to be locked up, false if not.
  1483. */
  1484. bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1485. {
  1486. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1487. if (!(reset_mask & (RADEON_RESET_GFX |
  1488. RADEON_RESET_COMPUTE |
  1489. RADEON_RESET_CP))) {
  1490. radeon_ring_lockup_update(ring);
  1491. return false;
  1492. }
  1493. /* force CP activities */
  1494. radeon_ring_force_activity(rdev, ring);
  1495. return radeon_ring_test_lockup(rdev, ring);
  1496. }
  1497. u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1498. u32 tiling_pipe_num,
  1499. u32 max_rb_num,
  1500. u32 total_max_rb_num,
  1501. u32 disabled_rb_mask)
  1502. {
  1503. u32 rendering_pipe_num, rb_num_width, req_rb_num;
  1504. u32 pipe_rb_ratio, pipe_rb_remain, tmp;
  1505. u32 data = 0, mask = 1 << (max_rb_num - 1);
  1506. unsigned i, j;
  1507. /* mask out the RBs that don't exist on that asic */
  1508. tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
  1509. /* make sure at least one RB is available */
  1510. if ((tmp & 0xff) != 0xff)
  1511. disabled_rb_mask = tmp;
  1512. rendering_pipe_num = 1 << tiling_pipe_num;
  1513. req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
  1514. BUG_ON(rendering_pipe_num < req_rb_num);
  1515. pipe_rb_ratio = rendering_pipe_num / req_rb_num;
  1516. pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
  1517. if (rdev->family <= CHIP_RV740) {
  1518. /* r6xx/r7xx */
  1519. rb_num_width = 2;
  1520. } else {
  1521. /* eg+ */
  1522. rb_num_width = 4;
  1523. }
  1524. for (i = 0; i < max_rb_num; i++) {
  1525. if (!(mask & disabled_rb_mask)) {
  1526. for (j = 0; j < pipe_rb_ratio; j++) {
  1527. data <<= rb_num_width;
  1528. data |= max_rb_num - i - 1;
  1529. }
  1530. if (pipe_rb_remain) {
  1531. data <<= rb_num_width;
  1532. data |= max_rb_num - i - 1;
  1533. pipe_rb_remain--;
  1534. }
  1535. }
  1536. mask >>= 1;
  1537. }
  1538. return data;
  1539. }
  1540. int r600_count_pipe_bits(uint32_t val)
  1541. {
  1542. return hweight32(val);
  1543. }
  1544. static void r600_gpu_init(struct radeon_device *rdev)
  1545. {
  1546. u32 tiling_config;
  1547. u32 ramcfg;
  1548. u32 cc_rb_backend_disable;
  1549. u32 cc_gc_shader_pipe_config;
  1550. u32 tmp;
  1551. int i, j;
  1552. u32 sq_config;
  1553. u32 sq_gpr_resource_mgmt_1 = 0;
  1554. u32 sq_gpr_resource_mgmt_2 = 0;
  1555. u32 sq_thread_resource_mgmt = 0;
  1556. u32 sq_stack_resource_mgmt_1 = 0;
  1557. u32 sq_stack_resource_mgmt_2 = 0;
  1558. u32 disabled_rb_mask;
  1559. rdev->config.r600.tiling_group_size = 256;
  1560. switch (rdev->family) {
  1561. case CHIP_R600:
  1562. rdev->config.r600.max_pipes = 4;
  1563. rdev->config.r600.max_tile_pipes = 8;
  1564. rdev->config.r600.max_simds = 4;
  1565. rdev->config.r600.max_backends = 4;
  1566. rdev->config.r600.max_gprs = 256;
  1567. rdev->config.r600.max_threads = 192;
  1568. rdev->config.r600.max_stack_entries = 256;
  1569. rdev->config.r600.max_hw_contexts = 8;
  1570. rdev->config.r600.max_gs_threads = 16;
  1571. rdev->config.r600.sx_max_export_size = 128;
  1572. rdev->config.r600.sx_max_export_pos_size = 16;
  1573. rdev->config.r600.sx_max_export_smx_size = 128;
  1574. rdev->config.r600.sq_num_cf_insts = 2;
  1575. break;
  1576. case CHIP_RV630:
  1577. case CHIP_RV635:
  1578. rdev->config.r600.max_pipes = 2;
  1579. rdev->config.r600.max_tile_pipes = 2;
  1580. rdev->config.r600.max_simds = 3;
  1581. rdev->config.r600.max_backends = 1;
  1582. rdev->config.r600.max_gprs = 128;
  1583. rdev->config.r600.max_threads = 192;
  1584. rdev->config.r600.max_stack_entries = 128;
  1585. rdev->config.r600.max_hw_contexts = 8;
  1586. rdev->config.r600.max_gs_threads = 4;
  1587. rdev->config.r600.sx_max_export_size = 128;
  1588. rdev->config.r600.sx_max_export_pos_size = 16;
  1589. rdev->config.r600.sx_max_export_smx_size = 128;
  1590. rdev->config.r600.sq_num_cf_insts = 2;
  1591. break;
  1592. case CHIP_RV610:
  1593. case CHIP_RV620:
  1594. case CHIP_RS780:
  1595. case CHIP_RS880:
  1596. rdev->config.r600.max_pipes = 1;
  1597. rdev->config.r600.max_tile_pipes = 1;
  1598. rdev->config.r600.max_simds = 2;
  1599. rdev->config.r600.max_backends = 1;
  1600. rdev->config.r600.max_gprs = 128;
  1601. rdev->config.r600.max_threads = 192;
  1602. rdev->config.r600.max_stack_entries = 128;
  1603. rdev->config.r600.max_hw_contexts = 4;
  1604. rdev->config.r600.max_gs_threads = 4;
  1605. rdev->config.r600.sx_max_export_size = 128;
  1606. rdev->config.r600.sx_max_export_pos_size = 16;
  1607. rdev->config.r600.sx_max_export_smx_size = 128;
  1608. rdev->config.r600.sq_num_cf_insts = 1;
  1609. break;
  1610. case CHIP_RV670:
  1611. rdev->config.r600.max_pipes = 4;
  1612. rdev->config.r600.max_tile_pipes = 4;
  1613. rdev->config.r600.max_simds = 4;
  1614. rdev->config.r600.max_backends = 4;
  1615. rdev->config.r600.max_gprs = 192;
  1616. rdev->config.r600.max_threads = 192;
  1617. rdev->config.r600.max_stack_entries = 256;
  1618. rdev->config.r600.max_hw_contexts = 8;
  1619. rdev->config.r600.max_gs_threads = 16;
  1620. rdev->config.r600.sx_max_export_size = 128;
  1621. rdev->config.r600.sx_max_export_pos_size = 16;
  1622. rdev->config.r600.sx_max_export_smx_size = 128;
  1623. rdev->config.r600.sq_num_cf_insts = 2;
  1624. break;
  1625. default:
  1626. break;
  1627. }
  1628. /* Initialize HDP */
  1629. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1630. WREG32((0x2c14 + j), 0x00000000);
  1631. WREG32((0x2c18 + j), 0x00000000);
  1632. WREG32((0x2c1c + j), 0x00000000);
  1633. WREG32((0x2c20 + j), 0x00000000);
  1634. WREG32((0x2c24 + j), 0x00000000);
  1635. }
  1636. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1637. /* Setup tiling */
  1638. tiling_config = 0;
  1639. ramcfg = RREG32(RAMCFG);
  1640. switch (rdev->config.r600.max_tile_pipes) {
  1641. case 1:
  1642. tiling_config |= PIPE_TILING(0);
  1643. break;
  1644. case 2:
  1645. tiling_config |= PIPE_TILING(1);
  1646. break;
  1647. case 4:
  1648. tiling_config |= PIPE_TILING(2);
  1649. break;
  1650. case 8:
  1651. tiling_config |= PIPE_TILING(3);
  1652. break;
  1653. default:
  1654. break;
  1655. }
  1656. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1657. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1658. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1659. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1660. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1661. if (tmp > 3) {
  1662. tiling_config |= ROW_TILING(3);
  1663. tiling_config |= SAMPLE_SPLIT(3);
  1664. } else {
  1665. tiling_config |= ROW_TILING(tmp);
  1666. tiling_config |= SAMPLE_SPLIT(tmp);
  1667. }
  1668. tiling_config |= BANK_SWAPS(1);
  1669. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1670. tmp = R6XX_MAX_BACKENDS -
  1671. r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
  1672. if (tmp < rdev->config.r600.max_backends) {
  1673. rdev->config.r600.max_backends = tmp;
  1674. }
  1675. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
  1676. tmp = R6XX_MAX_PIPES -
  1677. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
  1678. if (tmp < rdev->config.r600.max_pipes) {
  1679. rdev->config.r600.max_pipes = tmp;
  1680. }
  1681. tmp = R6XX_MAX_SIMDS -
  1682. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1683. if (tmp < rdev->config.r600.max_simds) {
  1684. rdev->config.r600.max_simds = tmp;
  1685. }
  1686. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
  1687. tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1688. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
  1689. R6XX_MAX_BACKENDS, disabled_rb_mask);
  1690. tiling_config |= tmp << 16;
  1691. rdev->config.r600.backend_map = tmp;
  1692. rdev->config.r600.tile_config = tiling_config;
  1693. WREG32(GB_TILING_CONFIG, tiling_config);
  1694. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1695. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1696. WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
  1697. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1698. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1699. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1700. /* Setup some CP states */
  1701. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1702. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1703. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1704. SYNC_WALKER | SYNC_ALIGNER));
  1705. /* Setup various GPU states */
  1706. if (rdev->family == CHIP_RV670)
  1707. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1708. tmp = RREG32(SX_DEBUG_1);
  1709. tmp |= SMX_EVENT_RELEASE;
  1710. if ((rdev->family > CHIP_R600))
  1711. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1712. WREG32(SX_DEBUG_1, tmp);
  1713. if (((rdev->family) == CHIP_R600) ||
  1714. ((rdev->family) == CHIP_RV630) ||
  1715. ((rdev->family) == CHIP_RV610) ||
  1716. ((rdev->family) == CHIP_RV620) ||
  1717. ((rdev->family) == CHIP_RS780) ||
  1718. ((rdev->family) == CHIP_RS880)) {
  1719. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1720. } else {
  1721. WREG32(DB_DEBUG, 0);
  1722. }
  1723. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1724. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1725. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1726. WREG32(VGT_NUM_INSTANCES, 0);
  1727. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1728. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1729. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1730. if (((rdev->family) == CHIP_RV610) ||
  1731. ((rdev->family) == CHIP_RV620) ||
  1732. ((rdev->family) == CHIP_RS780) ||
  1733. ((rdev->family) == CHIP_RS880)) {
  1734. tmp = (CACHE_FIFO_SIZE(0xa) |
  1735. FETCH_FIFO_HIWATER(0xa) |
  1736. DONE_FIFO_HIWATER(0xe0) |
  1737. ALU_UPDATE_FIFO_HIWATER(0x8));
  1738. } else if (((rdev->family) == CHIP_R600) ||
  1739. ((rdev->family) == CHIP_RV630)) {
  1740. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1741. tmp |= DONE_FIFO_HIWATER(0x4);
  1742. }
  1743. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1744. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1745. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1746. */
  1747. sq_config = RREG32(SQ_CONFIG);
  1748. sq_config &= ~(PS_PRIO(3) |
  1749. VS_PRIO(3) |
  1750. GS_PRIO(3) |
  1751. ES_PRIO(3));
  1752. sq_config |= (DX9_CONSTS |
  1753. VC_ENABLE |
  1754. PS_PRIO(0) |
  1755. VS_PRIO(1) |
  1756. GS_PRIO(2) |
  1757. ES_PRIO(3));
  1758. if ((rdev->family) == CHIP_R600) {
  1759. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1760. NUM_VS_GPRS(124) |
  1761. NUM_CLAUSE_TEMP_GPRS(4));
  1762. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1763. NUM_ES_GPRS(0));
  1764. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1765. NUM_VS_THREADS(48) |
  1766. NUM_GS_THREADS(4) |
  1767. NUM_ES_THREADS(4));
  1768. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1769. NUM_VS_STACK_ENTRIES(128));
  1770. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1771. NUM_ES_STACK_ENTRIES(0));
  1772. } else if (((rdev->family) == CHIP_RV610) ||
  1773. ((rdev->family) == CHIP_RV620) ||
  1774. ((rdev->family) == CHIP_RS780) ||
  1775. ((rdev->family) == CHIP_RS880)) {
  1776. /* no vertex cache */
  1777. sq_config &= ~VC_ENABLE;
  1778. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1779. NUM_VS_GPRS(44) |
  1780. NUM_CLAUSE_TEMP_GPRS(2));
  1781. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1782. NUM_ES_GPRS(17));
  1783. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1784. NUM_VS_THREADS(78) |
  1785. NUM_GS_THREADS(4) |
  1786. NUM_ES_THREADS(31));
  1787. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1788. NUM_VS_STACK_ENTRIES(40));
  1789. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1790. NUM_ES_STACK_ENTRIES(16));
  1791. } else if (((rdev->family) == CHIP_RV630) ||
  1792. ((rdev->family) == CHIP_RV635)) {
  1793. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1794. NUM_VS_GPRS(44) |
  1795. NUM_CLAUSE_TEMP_GPRS(2));
  1796. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1797. NUM_ES_GPRS(18));
  1798. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1799. NUM_VS_THREADS(78) |
  1800. NUM_GS_THREADS(4) |
  1801. NUM_ES_THREADS(31));
  1802. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1803. NUM_VS_STACK_ENTRIES(40));
  1804. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1805. NUM_ES_STACK_ENTRIES(16));
  1806. } else if ((rdev->family) == CHIP_RV670) {
  1807. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1808. NUM_VS_GPRS(44) |
  1809. NUM_CLAUSE_TEMP_GPRS(2));
  1810. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1811. NUM_ES_GPRS(17));
  1812. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1813. NUM_VS_THREADS(78) |
  1814. NUM_GS_THREADS(4) |
  1815. NUM_ES_THREADS(31));
  1816. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1817. NUM_VS_STACK_ENTRIES(64));
  1818. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1819. NUM_ES_STACK_ENTRIES(64));
  1820. }
  1821. WREG32(SQ_CONFIG, sq_config);
  1822. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1823. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1824. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1825. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1826. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1827. if (((rdev->family) == CHIP_RV610) ||
  1828. ((rdev->family) == CHIP_RV620) ||
  1829. ((rdev->family) == CHIP_RS780) ||
  1830. ((rdev->family) == CHIP_RS880)) {
  1831. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1832. } else {
  1833. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1834. }
  1835. /* More default values. 2D/3D driver should adjust as needed */
  1836. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1837. S1_X(0x4) | S1_Y(0xc)));
  1838. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1839. S1_X(0x2) | S1_Y(0x2) |
  1840. S2_X(0xa) | S2_Y(0x6) |
  1841. S3_X(0x6) | S3_Y(0xa)));
  1842. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1843. S1_X(0x4) | S1_Y(0xc) |
  1844. S2_X(0x1) | S2_Y(0x6) |
  1845. S3_X(0xa) | S3_Y(0xe)));
  1846. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1847. S5_X(0x0) | S5_Y(0x0) |
  1848. S6_X(0xb) | S6_Y(0x4) |
  1849. S7_X(0x7) | S7_Y(0x8)));
  1850. WREG32(VGT_STRMOUT_EN, 0);
  1851. tmp = rdev->config.r600.max_pipes * 16;
  1852. switch (rdev->family) {
  1853. case CHIP_RV610:
  1854. case CHIP_RV620:
  1855. case CHIP_RS780:
  1856. case CHIP_RS880:
  1857. tmp += 32;
  1858. break;
  1859. case CHIP_RV670:
  1860. tmp += 128;
  1861. break;
  1862. default:
  1863. break;
  1864. }
  1865. if (tmp > 256) {
  1866. tmp = 256;
  1867. }
  1868. WREG32(VGT_ES_PER_GS, 128);
  1869. WREG32(VGT_GS_PER_ES, tmp);
  1870. WREG32(VGT_GS_PER_VS, 2);
  1871. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1872. /* more default values. 2D/3D driver should adjust as needed */
  1873. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1874. WREG32(VGT_STRMOUT_EN, 0);
  1875. WREG32(SX_MISC, 0);
  1876. WREG32(PA_SC_MODE_CNTL, 0);
  1877. WREG32(PA_SC_AA_CONFIG, 0);
  1878. WREG32(PA_SC_LINE_STIPPLE, 0);
  1879. WREG32(SPI_INPUT_Z, 0);
  1880. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1881. WREG32(CB_COLOR7_FRAG, 0);
  1882. /* Clear render buffer base addresses */
  1883. WREG32(CB_COLOR0_BASE, 0);
  1884. WREG32(CB_COLOR1_BASE, 0);
  1885. WREG32(CB_COLOR2_BASE, 0);
  1886. WREG32(CB_COLOR3_BASE, 0);
  1887. WREG32(CB_COLOR4_BASE, 0);
  1888. WREG32(CB_COLOR5_BASE, 0);
  1889. WREG32(CB_COLOR6_BASE, 0);
  1890. WREG32(CB_COLOR7_BASE, 0);
  1891. WREG32(CB_COLOR7_FRAG, 0);
  1892. switch (rdev->family) {
  1893. case CHIP_RV610:
  1894. case CHIP_RV620:
  1895. case CHIP_RS780:
  1896. case CHIP_RS880:
  1897. tmp = TC_L2_SIZE(8);
  1898. break;
  1899. case CHIP_RV630:
  1900. case CHIP_RV635:
  1901. tmp = TC_L2_SIZE(4);
  1902. break;
  1903. case CHIP_R600:
  1904. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1905. break;
  1906. default:
  1907. tmp = TC_L2_SIZE(0);
  1908. break;
  1909. }
  1910. WREG32(TC_CNTL, tmp);
  1911. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1912. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1913. tmp = RREG32(ARB_POP);
  1914. tmp |= ENABLE_TC128;
  1915. WREG32(ARB_POP, tmp);
  1916. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1917. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1918. NUM_CLIP_SEQ(3)));
  1919. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1920. WREG32(VC_ENHANCE, 0);
  1921. }
  1922. /*
  1923. * Indirect registers accessor
  1924. */
  1925. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1926. {
  1927. u32 r;
  1928. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1929. (void)RREG32(PCIE_PORT_INDEX);
  1930. r = RREG32(PCIE_PORT_DATA);
  1931. return r;
  1932. }
  1933. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1934. {
  1935. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1936. (void)RREG32(PCIE_PORT_INDEX);
  1937. WREG32(PCIE_PORT_DATA, (v));
  1938. (void)RREG32(PCIE_PORT_DATA);
  1939. }
  1940. /*
  1941. * CP & Ring
  1942. */
  1943. void r600_cp_stop(struct radeon_device *rdev)
  1944. {
  1945. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1946. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1947. WREG32(SCRATCH_UMSK, 0);
  1948. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1949. }
  1950. int r600_init_microcode(struct radeon_device *rdev)
  1951. {
  1952. const char *chip_name;
  1953. const char *rlc_chip_name;
  1954. const char *smc_chip_name = "RV770";
  1955. size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0;
  1956. char fw_name[30];
  1957. int err;
  1958. DRM_DEBUG("\n");
  1959. switch (rdev->family) {
  1960. case CHIP_R600:
  1961. chip_name = "R600";
  1962. rlc_chip_name = "R600";
  1963. break;
  1964. case CHIP_RV610:
  1965. chip_name = "RV610";
  1966. rlc_chip_name = "R600";
  1967. break;
  1968. case CHIP_RV630:
  1969. chip_name = "RV630";
  1970. rlc_chip_name = "R600";
  1971. break;
  1972. case CHIP_RV620:
  1973. chip_name = "RV620";
  1974. rlc_chip_name = "R600";
  1975. break;
  1976. case CHIP_RV635:
  1977. chip_name = "RV635";
  1978. rlc_chip_name = "R600";
  1979. break;
  1980. case CHIP_RV670:
  1981. chip_name = "RV670";
  1982. rlc_chip_name = "R600";
  1983. break;
  1984. case CHIP_RS780:
  1985. case CHIP_RS880:
  1986. chip_name = "RS780";
  1987. rlc_chip_name = "R600";
  1988. break;
  1989. case CHIP_RV770:
  1990. chip_name = "RV770";
  1991. rlc_chip_name = "R700";
  1992. smc_chip_name = "RV770";
  1993. smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4);
  1994. break;
  1995. case CHIP_RV730:
  1996. chip_name = "RV730";
  1997. rlc_chip_name = "R700";
  1998. smc_chip_name = "RV730";
  1999. smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4);
  2000. break;
  2001. case CHIP_RV710:
  2002. chip_name = "RV710";
  2003. rlc_chip_name = "R700";
  2004. smc_chip_name = "RV710";
  2005. smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4);
  2006. break;
  2007. case CHIP_RV740:
  2008. chip_name = "RV730";
  2009. rlc_chip_name = "R700";
  2010. smc_chip_name = "RV740";
  2011. smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4);
  2012. break;
  2013. case CHIP_CEDAR:
  2014. chip_name = "CEDAR";
  2015. rlc_chip_name = "CEDAR";
  2016. smc_chip_name = "CEDAR";
  2017. smc_req_size = ALIGN(CEDAR_SMC_UCODE_SIZE, 4);
  2018. break;
  2019. case CHIP_REDWOOD:
  2020. chip_name = "REDWOOD";
  2021. rlc_chip_name = "REDWOOD";
  2022. smc_chip_name = "REDWOOD";
  2023. smc_req_size = ALIGN(REDWOOD_SMC_UCODE_SIZE, 4);
  2024. break;
  2025. case CHIP_JUNIPER:
  2026. chip_name = "JUNIPER";
  2027. rlc_chip_name = "JUNIPER";
  2028. smc_chip_name = "JUNIPER";
  2029. smc_req_size = ALIGN(JUNIPER_SMC_UCODE_SIZE, 4);
  2030. break;
  2031. case CHIP_CYPRESS:
  2032. case CHIP_HEMLOCK:
  2033. chip_name = "CYPRESS";
  2034. rlc_chip_name = "CYPRESS";
  2035. smc_chip_name = "CYPRESS";
  2036. smc_req_size = ALIGN(CYPRESS_SMC_UCODE_SIZE, 4);
  2037. break;
  2038. case CHIP_PALM:
  2039. chip_name = "PALM";
  2040. rlc_chip_name = "SUMO";
  2041. break;
  2042. case CHIP_SUMO:
  2043. chip_name = "SUMO";
  2044. rlc_chip_name = "SUMO";
  2045. break;
  2046. case CHIP_SUMO2:
  2047. chip_name = "SUMO2";
  2048. rlc_chip_name = "SUMO";
  2049. break;
  2050. default: BUG();
  2051. }
  2052. if (rdev->family >= CHIP_CEDAR) {
  2053. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  2054. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  2055. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  2056. } else if (rdev->family >= CHIP_RV770) {
  2057. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  2058. me_req_size = R700_PM4_UCODE_SIZE * 4;
  2059. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  2060. } else {
  2061. pfp_req_size = R600_PFP_UCODE_SIZE * 4;
  2062. me_req_size = R600_PM4_UCODE_SIZE * 12;
  2063. rlc_req_size = R600_RLC_UCODE_SIZE * 4;
  2064. }
  2065. DRM_INFO("Loading %s Microcode\n", chip_name);
  2066. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  2067. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  2068. if (err)
  2069. goto out;
  2070. if (rdev->pfp_fw->size != pfp_req_size) {
  2071. printk(KERN_ERR
  2072. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2073. rdev->pfp_fw->size, fw_name);
  2074. err = -EINVAL;
  2075. goto out;
  2076. }
  2077. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  2078. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  2079. if (err)
  2080. goto out;
  2081. if (rdev->me_fw->size != me_req_size) {
  2082. printk(KERN_ERR
  2083. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2084. rdev->me_fw->size, fw_name);
  2085. err = -EINVAL;
  2086. }
  2087. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  2088. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2089. if (err)
  2090. goto out;
  2091. if (rdev->rlc_fw->size != rlc_req_size) {
  2092. printk(KERN_ERR
  2093. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  2094. rdev->rlc_fw->size, fw_name);
  2095. err = -EINVAL;
  2096. }
  2097. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_HEMLOCK)) {
  2098. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", smc_chip_name);
  2099. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2100. if (err) {
  2101. printk(KERN_ERR
  2102. "smc: error loading firmware \"%s\"\n",
  2103. fw_name);
  2104. release_firmware(rdev->smc_fw);
  2105. rdev->smc_fw = NULL;
  2106. } else if (rdev->smc_fw->size != smc_req_size) {
  2107. printk(KERN_ERR
  2108. "smc: Bogus length %zu in firmware \"%s\"\n",
  2109. rdev->smc_fw->size, fw_name);
  2110. err = -EINVAL;
  2111. }
  2112. }
  2113. out:
  2114. if (err) {
  2115. if (err != -EINVAL)
  2116. printk(KERN_ERR
  2117. "r600_cp: Failed to load firmware \"%s\"\n",
  2118. fw_name);
  2119. release_firmware(rdev->pfp_fw);
  2120. rdev->pfp_fw = NULL;
  2121. release_firmware(rdev->me_fw);
  2122. rdev->me_fw = NULL;
  2123. release_firmware(rdev->rlc_fw);
  2124. rdev->rlc_fw = NULL;
  2125. release_firmware(rdev->smc_fw);
  2126. rdev->smc_fw = NULL;
  2127. }
  2128. return err;
  2129. }
  2130. static int r600_cp_load_microcode(struct radeon_device *rdev)
  2131. {
  2132. const __be32 *fw_data;
  2133. int i;
  2134. if (!rdev->me_fw || !rdev->pfp_fw)
  2135. return -EINVAL;
  2136. r600_cp_stop(rdev);
  2137. WREG32(CP_RB_CNTL,
  2138. #ifdef __BIG_ENDIAN
  2139. BUF_SWAP_32BIT |
  2140. #endif
  2141. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  2142. /* Reset cp */
  2143. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2144. RREG32(GRBM_SOFT_RESET);
  2145. mdelay(15);
  2146. WREG32(GRBM_SOFT_RESET, 0);
  2147. WREG32(CP_ME_RAM_WADDR, 0);
  2148. fw_data = (const __be32 *)rdev->me_fw->data;
  2149. WREG32(CP_ME_RAM_WADDR, 0);
  2150. for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++)
  2151. WREG32(CP_ME_RAM_DATA,
  2152. be32_to_cpup(fw_data++));
  2153. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2154. WREG32(CP_PFP_UCODE_ADDR, 0);
  2155. for (i = 0; i < R600_PFP_UCODE_SIZE; i++)
  2156. WREG32(CP_PFP_UCODE_DATA,
  2157. be32_to_cpup(fw_data++));
  2158. WREG32(CP_PFP_UCODE_ADDR, 0);
  2159. WREG32(CP_ME_RAM_WADDR, 0);
  2160. WREG32(CP_ME_RAM_RADDR, 0);
  2161. return 0;
  2162. }
  2163. int r600_cp_start(struct radeon_device *rdev)
  2164. {
  2165. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2166. int r;
  2167. uint32_t cp_me;
  2168. r = radeon_ring_lock(rdev, ring, 7);
  2169. if (r) {
  2170. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2171. return r;
  2172. }
  2173. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2174. radeon_ring_write(ring, 0x1);
  2175. if (rdev->family >= CHIP_RV770) {
  2176. radeon_ring_write(ring, 0x0);
  2177. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  2178. } else {
  2179. radeon_ring_write(ring, 0x3);
  2180. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  2181. }
  2182. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2183. radeon_ring_write(ring, 0);
  2184. radeon_ring_write(ring, 0);
  2185. radeon_ring_unlock_commit(rdev, ring);
  2186. cp_me = 0xff;
  2187. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2188. return 0;
  2189. }
  2190. int r600_cp_resume(struct radeon_device *rdev)
  2191. {
  2192. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2193. u32 tmp;
  2194. u32 rb_bufsz;
  2195. int r;
  2196. /* Reset cp */
  2197. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2198. RREG32(GRBM_SOFT_RESET);
  2199. mdelay(15);
  2200. WREG32(GRBM_SOFT_RESET, 0);
  2201. /* Set ring buffer size */
  2202. rb_bufsz = order_base_2(ring->ring_size / 8);
  2203. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2204. #ifdef __BIG_ENDIAN
  2205. tmp |= BUF_SWAP_32BIT;
  2206. #endif
  2207. WREG32(CP_RB_CNTL, tmp);
  2208. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2209. /* Set the write pointer delay */
  2210. WREG32(CP_RB_WPTR_DELAY, 0);
  2211. /* Initialize the ring buffer's read and write pointers */
  2212. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2213. WREG32(CP_RB_RPTR_WR, 0);
  2214. ring->wptr = 0;
  2215. WREG32(CP_RB_WPTR, ring->wptr);
  2216. /* set the wb address whether it's enabled or not */
  2217. WREG32(CP_RB_RPTR_ADDR,
  2218. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2219. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2220. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2221. if (rdev->wb.enabled)
  2222. WREG32(SCRATCH_UMSK, 0xff);
  2223. else {
  2224. tmp |= RB_NO_UPDATE;
  2225. WREG32(SCRATCH_UMSK, 0);
  2226. }
  2227. mdelay(1);
  2228. WREG32(CP_RB_CNTL, tmp);
  2229. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  2230. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2231. ring->rptr = RREG32(CP_RB_RPTR);
  2232. r600_cp_start(rdev);
  2233. ring->ready = true;
  2234. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  2235. if (r) {
  2236. ring->ready = false;
  2237. return r;
  2238. }
  2239. return 0;
  2240. }
  2241. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2242. {
  2243. u32 rb_bufsz;
  2244. int r;
  2245. /* Align ring size */
  2246. rb_bufsz = order_base_2(ring_size / 8);
  2247. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2248. ring->ring_size = ring_size;
  2249. ring->align_mask = 16 - 1;
  2250. if (radeon_ring_supports_scratch_reg(rdev, ring)) {
  2251. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  2252. if (r) {
  2253. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  2254. ring->rptr_save_reg = 0;
  2255. }
  2256. }
  2257. }
  2258. void r600_cp_fini(struct radeon_device *rdev)
  2259. {
  2260. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2261. r600_cp_stop(rdev);
  2262. radeon_ring_fini(rdev, ring);
  2263. radeon_scratch_free(rdev, ring->rptr_save_reg);
  2264. }
  2265. /*
  2266. * GPU scratch registers helpers function.
  2267. */
  2268. void r600_scratch_init(struct radeon_device *rdev)
  2269. {
  2270. int i;
  2271. rdev->scratch.num_reg = 7;
  2272. rdev->scratch.reg_base = SCRATCH_REG0;
  2273. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2274. rdev->scratch.free[i] = true;
  2275. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2276. }
  2277. }
  2278. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2279. {
  2280. uint32_t scratch;
  2281. uint32_t tmp = 0;
  2282. unsigned i;
  2283. int r;
  2284. r = radeon_scratch_get(rdev, &scratch);
  2285. if (r) {
  2286. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2287. return r;
  2288. }
  2289. WREG32(scratch, 0xCAFEDEAD);
  2290. r = radeon_ring_lock(rdev, ring, 3);
  2291. if (r) {
  2292. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2293. radeon_scratch_free(rdev, scratch);
  2294. return r;
  2295. }
  2296. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2297. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2298. radeon_ring_write(ring, 0xDEADBEEF);
  2299. radeon_ring_unlock_commit(rdev, ring);
  2300. for (i = 0; i < rdev->usec_timeout; i++) {
  2301. tmp = RREG32(scratch);
  2302. if (tmp == 0xDEADBEEF)
  2303. break;
  2304. DRM_UDELAY(1);
  2305. }
  2306. if (i < rdev->usec_timeout) {
  2307. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2308. } else {
  2309. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2310. ring->idx, scratch, tmp);
  2311. r = -EINVAL;
  2312. }
  2313. radeon_scratch_free(rdev, scratch);
  2314. return r;
  2315. }
  2316. /*
  2317. * CP fences/semaphores
  2318. */
  2319. void r600_fence_ring_emit(struct radeon_device *rdev,
  2320. struct radeon_fence *fence)
  2321. {
  2322. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2323. if (rdev->wb.use_event) {
  2324. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2325. /* flush read cache over gart */
  2326. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2327. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2328. PACKET3_VC_ACTION_ENA |
  2329. PACKET3_SH_ACTION_ENA);
  2330. radeon_ring_write(ring, 0xFFFFFFFF);
  2331. radeon_ring_write(ring, 0);
  2332. radeon_ring_write(ring, 10); /* poll interval */
  2333. /* EVENT_WRITE_EOP - flush caches, send int */
  2334. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2335. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2336. radeon_ring_write(ring, addr & 0xffffffff);
  2337. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2338. radeon_ring_write(ring, fence->seq);
  2339. radeon_ring_write(ring, 0);
  2340. } else {
  2341. /* flush read cache over gart */
  2342. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2343. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2344. PACKET3_VC_ACTION_ENA |
  2345. PACKET3_SH_ACTION_ENA);
  2346. radeon_ring_write(ring, 0xFFFFFFFF);
  2347. radeon_ring_write(ring, 0);
  2348. radeon_ring_write(ring, 10); /* poll interval */
  2349. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2350. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2351. /* wait for 3D idle clean */
  2352. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2353. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2354. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2355. /* Emit fence sequence & fire IRQ */
  2356. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2357. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2358. radeon_ring_write(ring, fence->seq);
  2359. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2360. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2361. radeon_ring_write(ring, RB_INT_STAT);
  2362. }
  2363. }
  2364. void r600_semaphore_ring_emit(struct radeon_device *rdev,
  2365. struct radeon_ring *ring,
  2366. struct radeon_semaphore *semaphore,
  2367. bool emit_wait)
  2368. {
  2369. uint64_t addr = semaphore->gpu_addr;
  2370. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2371. if (rdev->family < CHIP_CAYMAN)
  2372. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2373. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2374. radeon_ring_write(ring, addr & 0xffffffff);
  2375. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2376. }
  2377. /**
  2378. * r600_copy_cpdma - copy pages using the CP DMA engine
  2379. *
  2380. * @rdev: radeon_device pointer
  2381. * @src_offset: src GPU address
  2382. * @dst_offset: dst GPU address
  2383. * @num_gpu_pages: number of GPU pages to xfer
  2384. * @fence: radeon fence object
  2385. *
  2386. * Copy GPU paging using the CP DMA engine (r6xx+).
  2387. * Used by the radeon ttm implementation to move pages if
  2388. * registered as the asic copy callback.
  2389. */
  2390. int r600_copy_cpdma(struct radeon_device *rdev,
  2391. uint64_t src_offset, uint64_t dst_offset,
  2392. unsigned num_gpu_pages,
  2393. struct radeon_fence **fence)
  2394. {
  2395. struct radeon_semaphore *sem = NULL;
  2396. int ring_index = rdev->asic->copy.blit_ring_index;
  2397. struct radeon_ring *ring = &rdev->ring[ring_index];
  2398. u32 size_in_bytes, cur_size_in_bytes, tmp;
  2399. int i, num_loops;
  2400. int r = 0;
  2401. r = radeon_semaphore_create(rdev, &sem);
  2402. if (r) {
  2403. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2404. return r;
  2405. }
  2406. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  2407. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  2408. r = radeon_ring_lock(rdev, ring, num_loops * 6 + 24);
  2409. if (r) {
  2410. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2411. radeon_semaphore_free(rdev, &sem, NULL);
  2412. return r;
  2413. }
  2414. if (radeon_fence_need_sync(*fence, ring->idx)) {
  2415. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  2416. ring->idx);
  2417. radeon_fence_note_sync(*fence, ring->idx);
  2418. } else {
  2419. radeon_semaphore_free(rdev, &sem, NULL);
  2420. }
  2421. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2422. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2423. radeon_ring_write(ring, WAIT_3D_IDLE_bit);
  2424. for (i = 0; i < num_loops; i++) {
  2425. cur_size_in_bytes = size_in_bytes;
  2426. if (cur_size_in_bytes > 0x1fffff)
  2427. cur_size_in_bytes = 0x1fffff;
  2428. size_in_bytes -= cur_size_in_bytes;
  2429. tmp = upper_32_bits(src_offset) & 0xff;
  2430. if (size_in_bytes == 0)
  2431. tmp |= PACKET3_CP_DMA_CP_SYNC;
  2432. radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4));
  2433. radeon_ring_write(ring, src_offset & 0xffffffff);
  2434. radeon_ring_write(ring, tmp);
  2435. radeon_ring_write(ring, dst_offset & 0xffffffff);
  2436. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  2437. radeon_ring_write(ring, cur_size_in_bytes);
  2438. src_offset += cur_size_in_bytes;
  2439. dst_offset += cur_size_in_bytes;
  2440. }
  2441. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2442. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2443. radeon_ring_write(ring, WAIT_CP_DMA_IDLE_bit);
  2444. r = radeon_fence_emit(rdev, fence, ring->idx);
  2445. if (r) {
  2446. radeon_ring_unlock_undo(rdev, ring);
  2447. return r;
  2448. }
  2449. radeon_ring_unlock_commit(rdev, ring);
  2450. radeon_semaphore_free(rdev, &sem, *fence);
  2451. return r;
  2452. }
  2453. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2454. uint32_t tiling_flags, uint32_t pitch,
  2455. uint32_t offset, uint32_t obj_size)
  2456. {
  2457. /* FIXME: implement */
  2458. return 0;
  2459. }
  2460. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2461. {
  2462. /* FIXME: implement */
  2463. }
  2464. static int r600_startup(struct radeon_device *rdev)
  2465. {
  2466. struct radeon_ring *ring;
  2467. int r;
  2468. /* enable pcie gen2 link */
  2469. r600_pcie_gen2_enable(rdev);
  2470. /* scratch needs to be initialized before MC */
  2471. r = r600_vram_scratch_init(rdev);
  2472. if (r)
  2473. return r;
  2474. r600_mc_program(rdev);
  2475. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2476. r = r600_init_microcode(rdev);
  2477. if (r) {
  2478. DRM_ERROR("Failed to load firmware!\n");
  2479. return r;
  2480. }
  2481. }
  2482. if (rdev->flags & RADEON_IS_AGP) {
  2483. r600_agp_enable(rdev);
  2484. } else {
  2485. r = r600_pcie_gart_enable(rdev);
  2486. if (r)
  2487. return r;
  2488. }
  2489. r600_gpu_init(rdev);
  2490. /* allocate wb buffer */
  2491. r = radeon_wb_init(rdev);
  2492. if (r)
  2493. return r;
  2494. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2495. if (r) {
  2496. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2497. return r;
  2498. }
  2499. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  2500. if (r) {
  2501. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  2502. return r;
  2503. }
  2504. /* Enable IRQ */
  2505. if (!rdev->irq.installed) {
  2506. r = radeon_irq_kms_init(rdev);
  2507. if (r)
  2508. return r;
  2509. }
  2510. r = r600_irq_init(rdev);
  2511. if (r) {
  2512. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2513. radeon_irq_kms_fini(rdev);
  2514. return r;
  2515. }
  2516. r600_irq_set(rdev);
  2517. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2518. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2519. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2520. RADEON_CP_PACKET2);
  2521. if (r)
  2522. return r;
  2523. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2524. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  2525. DMA_RB_RPTR, DMA_RB_WPTR,
  2526. DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  2527. if (r)
  2528. return r;
  2529. r = r600_cp_load_microcode(rdev);
  2530. if (r)
  2531. return r;
  2532. r = r600_cp_resume(rdev);
  2533. if (r)
  2534. return r;
  2535. r = r600_dma_resume(rdev);
  2536. if (r)
  2537. return r;
  2538. r = radeon_ib_pool_init(rdev);
  2539. if (r) {
  2540. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2541. return r;
  2542. }
  2543. r = r600_audio_init(rdev);
  2544. if (r) {
  2545. DRM_ERROR("radeon: audio init failed\n");
  2546. return r;
  2547. }
  2548. return 0;
  2549. }
  2550. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2551. {
  2552. uint32_t temp;
  2553. temp = RREG32(CONFIG_CNTL);
  2554. if (state == false) {
  2555. temp &= ~(1<<0);
  2556. temp |= (1<<1);
  2557. } else {
  2558. temp &= ~(1<<1);
  2559. }
  2560. WREG32(CONFIG_CNTL, temp);
  2561. }
  2562. int r600_resume(struct radeon_device *rdev)
  2563. {
  2564. int r;
  2565. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2566. * posting will perform necessary task to bring back GPU into good
  2567. * shape.
  2568. */
  2569. /* post card */
  2570. atom_asic_init(rdev->mode_info.atom_context);
  2571. rdev->accel_working = true;
  2572. r = r600_startup(rdev);
  2573. if (r) {
  2574. DRM_ERROR("r600 startup failed on resume\n");
  2575. rdev->accel_working = false;
  2576. return r;
  2577. }
  2578. return r;
  2579. }
  2580. int r600_suspend(struct radeon_device *rdev)
  2581. {
  2582. r600_audio_fini(rdev);
  2583. r600_cp_stop(rdev);
  2584. r600_dma_stop(rdev);
  2585. r600_irq_suspend(rdev);
  2586. radeon_wb_disable(rdev);
  2587. r600_pcie_gart_disable(rdev);
  2588. return 0;
  2589. }
  2590. /* Plan is to move initialization in that function and use
  2591. * helper function so that radeon_device_init pretty much
  2592. * do nothing more than calling asic specific function. This
  2593. * should also allow to remove a bunch of callback function
  2594. * like vram_info.
  2595. */
  2596. int r600_init(struct radeon_device *rdev)
  2597. {
  2598. int r;
  2599. if (r600_debugfs_mc_info_init(rdev)) {
  2600. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2601. }
  2602. /* Read BIOS */
  2603. if (!radeon_get_bios(rdev)) {
  2604. if (ASIC_IS_AVIVO(rdev))
  2605. return -EINVAL;
  2606. }
  2607. /* Must be an ATOMBIOS */
  2608. if (!rdev->is_atom_bios) {
  2609. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2610. return -EINVAL;
  2611. }
  2612. r = radeon_atombios_init(rdev);
  2613. if (r)
  2614. return r;
  2615. /* Post card if necessary */
  2616. if (!radeon_card_posted(rdev)) {
  2617. if (!rdev->bios) {
  2618. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2619. return -EINVAL;
  2620. }
  2621. DRM_INFO("GPU not posted. posting now...\n");
  2622. atom_asic_init(rdev->mode_info.atom_context);
  2623. }
  2624. /* Initialize scratch registers */
  2625. r600_scratch_init(rdev);
  2626. /* Initialize surface registers */
  2627. radeon_surface_init(rdev);
  2628. /* Initialize clocks */
  2629. radeon_get_clock_info(rdev->ddev);
  2630. /* Fence driver */
  2631. r = radeon_fence_driver_init(rdev);
  2632. if (r)
  2633. return r;
  2634. if (rdev->flags & RADEON_IS_AGP) {
  2635. r = radeon_agp_init(rdev);
  2636. if (r)
  2637. radeon_agp_disable(rdev);
  2638. }
  2639. r = r600_mc_init(rdev);
  2640. if (r)
  2641. return r;
  2642. /* Memory manager */
  2643. r = radeon_bo_init(rdev);
  2644. if (r)
  2645. return r;
  2646. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  2647. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  2648. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  2649. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  2650. rdev->ih.ring_obj = NULL;
  2651. r600_ih_ring_init(rdev, 64 * 1024);
  2652. r = r600_pcie_gart_init(rdev);
  2653. if (r)
  2654. return r;
  2655. rdev->accel_working = true;
  2656. r = r600_startup(rdev);
  2657. if (r) {
  2658. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2659. r600_cp_fini(rdev);
  2660. r600_dma_fini(rdev);
  2661. r600_irq_fini(rdev);
  2662. radeon_wb_fini(rdev);
  2663. radeon_ib_pool_fini(rdev);
  2664. radeon_irq_kms_fini(rdev);
  2665. r600_pcie_gart_fini(rdev);
  2666. rdev->accel_working = false;
  2667. }
  2668. return 0;
  2669. }
  2670. void r600_fini(struct radeon_device *rdev)
  2671. {
  2672. r600_audio_fini(rdev);
  2673. r600_cp_fini(rdev);
  2674. r600_dma_fini(rdev);
  2675. r600_irq_fini(rdev);
  2676. radeon_wb_fini(rdev);
  2677. radeon_ib_pool_fini(rdev);
  2678. radeon_irq_kms_fini(rdev);
  2679. r600_pcie_gart_fini(rdev);
  2680. r600_vram_scratch_fini(rdev);
  2681. radeon_agp_fini(rdev);
  2682. radeon_gem_fini(rdev);
  2683. radeon_fence_driver_fini(rdev);
  2684. radeon_bo_fini(rdev);
  2685. radeon_atombios_fini(rdev);
  2686. kfree(rdev->bios);
  2687. rdev->bios = NULL;
  2688. }
  2689. /*
  2690. * CS stuff
  2691. */
  2692. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2693. {
  2694. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2695. u32 next_rptr;
  2696. if (ring->rptr_save_reg) {
  2697. next_rptr = ring->wptr + 3 + 4;
  2698. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2699. radeon_ring_write(ring, ((ring->rptr_save_reg -
  2700. PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2701. radeon_ring_write(ring, next_rptr);
  2702. } else if (rdev->wb.enabled) {
  2703. next_rptr = ring->wptr + 5 + 4;
  2704. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  2705. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2706. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  2707. radeon_ring_write(ring, next_rptr);
  2708. radeon_ring_write(ring, 0);
  2709. }
  2710. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2711. radeon_ring_write(ring,
  2712. #ifdef __BIG_ENDIAN
  2713. (2 << 0) |
  2714. #endif
  2715. (ib->gpu_addr & 0xFFFFFFFC));
  2716. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  2717. radeon_ring_write(ring, ib->length_dw);
  2718. }
  2719. int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2720. {
  2721. struct radeon_ib ib;
  2722. uint32_t scratch;
  2723. uint32_t tmp = 0;
  2724. unsigned i;
  2725. int r;
  2726. r = radeon_scratch_get(rdev, &scratch);
  2727. if (r) {
  2728. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2729. return r;
  2730. }
  2731. WREG32(scratch, 0xCAFEDEAD);
  2732. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2733. if (r) {
  2734. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2735. goto free_scratch;
  2736. }
  2737. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2738. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2739. ib.ptr[2] = 0xDEADBEEF;
  2740. ib.length_dw = 3;
  2741. r = radeon_ib_schedule(rdev, &ib, NULL);
  2742. if (r) {
  2743. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2744. goto free_ib;
  2745. }
  2746. r = radeon_fence_wait(ib.fence, false);
  2747. if (r) {
  2748. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2749. goto free_ib;
  2750. }
  2751. for (i = 0; i < rdev->usec_timeout; i++) {
  2752. tmp = RREG32(scratch);
  2753. if (tmp == 0xDEADBEEF)
  2754. break;
  2755. DRM_UDELAY(1);
  2756. }
  2757. if (i < rdev->usec_timeout) {
  2758. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2759. } else {
  2760. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2761. scratch, tmp);
  2762. r = -EINVAL;
  2763. }
  2764. free_ib:
  2765. radeon_ib_free(rdev, &ib);
  2766. free_scratch:
  2767. radeon_scratch_free(rdev, scratch);
  2768. return r;
  2769. }
  2770. /*
  2771. * Interrupts
  2772. *
  2773. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2774. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2775. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2776. * and host consumes. As the host irq handler processes interrupts, it
  2777. * increments the rptr. When the rptr catches up with the wptr, all the
  2778. * current interrupts have been processed.
  2779. */
  2780. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2781. {
  2782. u32 rb_bufsz;
  2783. /* Align ring size */
  2784. rb_bufsz = order_base_2(ring_size / 4);
  2785. ring_size = (1 << rb_bufsz) * 4;
  2786. rdev->ih.ring_size = ring_size;
  2787. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2788. rdev->ih.rptr = 0;
  2789. }
  2790. int r600_ih_ring_alloc(struct radeon_device *rdev)
  2791. {
  2792. int r;
  2793. /* Allocate ring buffer */
  2794. if (rdev->ih.ring_obj == NULL) {
  2795. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  2796. PAGE_SIZE, true,
  2797. RADEON_GEM_DOMAIN_GTT,
  2798. NULL, &rdev->ih.ring_obj);
  2799. if (r) {
  2800. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2801. return r;
  2802. }
  2803. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2804. if (unlikely(r != 0))
  2805. return r;
  2806. r = radeon_bo_pin(rdev->ih.ring_obj,
  2807. RADEON_GEM_DOMAIN_GTT,
  2808. &rdev->ih.gpu_addr);
  2809. if (r) {
  2810. radeon_bo_unreserve(rdev->ih.ring_obj);
  2811. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2812. return r;
  2813. }
  2814. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2815. (void **)&rdev->ih.ring);
  2816. radeon_bo_unreserve(rdev->ih.ring_obj);
  2817. if (r) {
  2818. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2819. return r;
  2820. }
  2821. }
  2822. return 0;
  2823. }
  2824. void r600_ih_ring_fini(struct radeon_device *rdev)
  2825. {
  2826. int r;
  2827. if (rdev->ih.ring_obj) {
  2828. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2829. if (likely(r == 0)) {
  2830. radeon_bo_kunmap(rdev->ih.ring_obj);
  2831. radeon_bo_unpin(rdev->ih.ring_obj);
  2832. radeon_bo_unreserve(rdev->ih.ring_obj);
  2833. }
  2834. radeon_bo_unref(&rdev->ih.ring_obj);
  2835. rdev->ih.ring = NULL;
  2836. rdev->ih.ring_obj = NULL;
  2837. }
  2838. }
  2839. void r600_rlc_stop(struct radeon_device *rdev)
  2840. {
  2841. if ((rdev->family >= CHIP_RV770) &&
  2842. (rdev->family <= CHIP_RV740)) {
  2843. /* r7xx asics need to soft reset RLC before halting */
  2844. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2845. RREG32(SRBM_SOFT_RESET);
  2846. mdelay(15);
  2847. WREG32(SRBM_SOFT_RESET, 0);
  2848. RREG32(SRBM_SOFT_RESET);
  2849. }
  2850. WREG32(RLC_CNTL, 0);
  2851. }
  2852. static void r600_rlc_start(struct radeon_device *rdev)
  2853. {
  2854. WREG32(RLC_CNTL, RLC_ENABLE);
  2855. }
  2856. static int r600_rlc_resume(struct radeon_device *rdev)
  2857. {
  2858. u32 i;
  2859. const __be32 *fw_data;
  2860. if (!rdev->rlc_fw)
  2861. return -EINVAL;
  2862. r600_rlc_stop(rdev);
  2863. WREG32(RLC_HB_CNTL, 0);
  2864. WREG32(RLC_HB_BASE, 0);
  2865. WREG32(RLC_HB_RPTR, 0);
  2866. WREG32(RLC_HB_WPTR, 0);
  2867. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2868. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2869. WREG32(RLC_MC_CNTL, 0);
  2870. WREG32(RLC_UCODE_CNTL, 0);
  2871. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2872. if (rdev->family >= CHIP_RV770) {
  2873. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2874. WREG32(RLC_UCODE_ADDR, i);
  2875. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2876. }
  2877. } else {
  2878. for (i = 0; i < R600_RLC_UCODE_SIZE; i++) {
  2879. WREG32(RLC_UCODE_ADDR, i);
  2880. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2881. }
  2882. }
  2883. WREG32(RLC_UCODE_ADDR, 0);
  2884. r600_rlc_start(rdev);
  2885. return 0;
  2886. }
  2887. static void r600_enable_interrupts(struct radeon_device *rdev)
  2888. {
  2889. u32 ih_cntl = RREG32(IH_CNTL);
  2890. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2891. ih_cntl |= ENABLE_INTR;
  2892. ih_rb_cntl |= IH_RB_ENABLE;
  2893. WREG32(IH_CNTL, ih_cntl);
  2894. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2895. rdev->ih.enabled = true;
  2896. }
  2897. void r600_disable_interrupts(struct radeon_device *rdev)
  2898. {
  2899. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2900. u32 ih_cntl = RREG32(IH_CNTL);
  2901. ih_rb_cntl &= ~IH_RB_ENABLE;
  2902. ih_cntl &= ~ENABLE_INTR;
  2903. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2904. WREG32(IH_CNTL, ih_cntl);
  2905. /* set rptr, wptr to 0 */
  2906. WREG32(IH_RB_RPTR, 0);
  2907. WREG32(IH_RB_WPTR, 0);
  2908. rdev->ih.enabled = false;
  2909. rdev->ih.rptr = 0;
  2910. }
  2911. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2912. {
  2913. u32 tmp;
  2914. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2915. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  2916. WREG32(DMA_CNTL, tmp);
  2917. WREG32(GRBM_INT_CNTL, 0);
  2918. WREG32(DxMODE_INT_MASK, 0);
  2919. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  2920. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  2921. if (ASIC_IS_DCE3(rdev)) {
  2922. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2923. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2924. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2925. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2926. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2927. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2928. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2929. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2930. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2931. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2932. if (ASIC_IS_DCE32(rdev)) {
  2933. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2934. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2935. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2936. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2937. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2938. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  2939. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2940. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  2941. } else {
  2942. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2943. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  2944. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2945. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  2946. }
  2947. } else {
  2948. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2949. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2950. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2951. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2952. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2953. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2954. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2955. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2956. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2957. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  2958. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2959. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  2960. }
  2961. }
  2962. int r600_irq_init(struct radeon_device *rdev)
  2963. {
  2964. int ret = 0;
  2965. int rb_bufsz;
  2966. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2967. /* allocate ring */
  2968. ret = r600_ih_ring_alloc(rdev);
  2969. if (ret)
  2970. return ret;
  2971. /* disable irqs */
  2972. r600_disable_interrupts(rdev);
  2973. /* init rlc */
  2974. if (rdev->family >= CHIP_CEDAR)
  2975. ret = evergreen_rlc_resume(rdev);
  2976. else
  2977. ret = r600_rlc_resume(rdev);
  2978. if (ret) {
  2979. r600_ih_ring_fini(rdev);
  2980. return ret;
  2981. }
  2982. /* setup interrupt control */
  2983. /* set dummy read address to ring address */
  2984. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2985. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2986. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2987. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2988. */
  2989. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2990. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2991. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2992. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2993. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2994. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  2995. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2996. IH_WPTR_OVERFLOW_CLEAR |
  2997. (rb_bufsz << 1));
  2998. if (rdev->wb.enabled)
  2999. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3000. /* set the writeback address whether it's enabled or not */
  3001. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3002. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3003. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3004. /* set rptr, wptr to 0 */
  3005. WREG32(IH_RB_RPTR, 0);
  3006. WREG32(IH_RB_WPTR, 0);
  3007. /* Default settings for IH_CNTL (disabled at first) */
  3008. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  3009. /* RPTR_REARM only works if msi's are enabled */
  3010. if (rdev->msi_enabled)
  3011. ih_cntl |= RPTR_REARM;
  3012. WREG32(IH_CNTL, ih_cntl);
  3013. /* force the active interrupt state to all disabled */
  3014. if (rdev->family >= CHIP_CEDAR)
  3015. evergreen_disable_interrupt_state(rdev);
  3016. else
  3017. r600_disable_interrupt_state(rdev);
  3018. /* at this point everything should be setup correctly to enable master */
  3019. pci_set_master(rdev->pdev);
  3020. /* enable irqs */
  3021. r600_enable_interrupts(rdev);
  3022. return ret;
  3023. }
  3024. void r600_irq_suspend(struct radeon_device *rdev)
  3025. {
  3026. r600_irq_disable(rdev);
  3027. r600_rlc_stop(rdev);
  3028. }
  3029. void r600_irq_fini(struct radeon_device *rdev)
  3030. {
  3031. r600_irq_suspend(rdev);
  3032. r600_ih_ring_fini(rdev);
  3033. }
  3034. int r600_irq_set(struct radeon_device *rdev)
  3035. {
  3036. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3037. u32 mode_int = 0;
  3038. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  3039. u32 grbm_int_cntl = 0;
  3040. u32 hdmi0, hdmi1;
  3041. u32 d1grph = 0, d2grph = 0;
  3042. u32 dma_cntl;
  3043. u32 thermal_int = 0;
  3044. if (!rdev->irq.installed) {
  3045. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3046. return -EINVAL;
  3047. }
  3048. /* don't enable anything if the ih is disabled */
  3049. if (!rdev->ih.enabled) {
  3050. r600_disable_interrupts(rdev);
  3051. /* force the active interrupt state to all disabled */
  3052. r600_disable_interrupt_state(rdev);
  3053. return 0;
  3054. }
  3055. if (ASIC_IS_DCE3(rdev)) {
  3056. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3057. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3058. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3059. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3060. if (ASIC_IS_DCE32(rdev)) {
  3061. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3062. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3063. hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3064. hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3065. } else {
  3066. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3067. hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3068. }
  3069. } else {
  3070. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3071. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3072. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3073. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3074. hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3075. }
  3076. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3077. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3078. thermal_int = RREG32(CG_THERMAL_INT) &
  3079. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3080. } else if (rdev->family >= CHIP_RV770) {
  3081. thermal_int = RREG32(RV770_CG_THERMAL_INT) &
  3082. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3083. }
  3084. if (rdev->irq.dpm_thermal) {
  3085. DRM_DEBUG("dpm thermal\n");
  3086. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  3087. }
  3088. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3089. DRM_DEBUG("r600_irq_set: sw int\n");
  3090. cp_int_cntl |= RB_INT_ENABLE;
  3091. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3092. }
  3093. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3094. DRM_DEBUG("r600_irq_set: sw int dma\n");
  3095. dma_cntl |= TRAP_ENABLE;
  3096. }
  3097. if (rdev->irq.crtc_vblank_int[0] ||
  3098. atomic_read(&rdev->irq.pflip[0])) {
  3099. DRM_DEBUG("r600_irq_set: vblank 0\n");
  3100. mode_int |= D1MODE_VBLANK_INT_MASK;
  3101. }
  3102. if (rdev->irq.crtc_vblank_int[1] ||
  3103. atomic_read(&rdev->irq.pflip[1])) {
  3104. DRM_DEBUG("r600_irq_set: vblank 1\n");
  3105. mode_int |= D2MODE_VBLANK_INT_MASK;
  3106. }
  3107. if (rdev->irq.hpd[0]) {
  3108. DRM_DEBUG("r600_irq_set: hpd 1\n");
  3109. hpd1 |= DC_HPDx_INT_EN;
  3110. }
  3111. if (rdev->irq.hpd[1]) {
  3112. DRM_DEBUG("r600_irq_set: hpd 2\n");
  3113. hpd2 |= DC_HPDx_INT_EN;
  3114. }
  3115. if (rdev->irq.hpd[2]) {
  3116. DRM_DEBUG("r600_irq_set: hpd 3\n");
  3117. hpd3 |= DC_HPDx_INT_EN;
  3118. }
  3119. if (rdev->irq.hpd[3]) {
  3120. DRM_DEBUG("r600_irq_set: hpd 4\n");
  3121. hpd4 |= DC_HPDx_INT_EN;
  3122. }
  3123. if (rdev->irq.hpd[4]) {
  3124. DRM_DEBUG("r600_irq_set: hpd 5\n");
  3125. hpd5 |= DC_HPDx_INT_EN;
  3126. }
  3127. if (rdev->irq.hpd[5]) {
  3128. DRM_DEBUG("r600_irq_set: hpd 6\n");
  3129. hpd6 |= DC_HPDx_INT_EN;
  3130. }
  3131. if (rdev->irq.afmt[0]) {
  3132. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3133. hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3134. }
  3135. if (rdev->irq.afmt[1]) {
  3136. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3137. hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3138. }
  3139. WREG32(CP_INT_CNTL, cp_int_cntl);
  3140. WREG32(DMA_CNTL, dma_cntl);
  3141. WREG32(DxMODE_INT_MASK, mode_int);
  3142. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  3143. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  3144. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3145. if (ASIC_IS_DCE3(rdev)) {
  3146. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3147. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3148. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3149. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3150. if (ASIC_IS_DCE32(rdev)) {
  3151. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3152. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3153. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
  3154. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
  3155. } else {
  3156. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3157. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3158. }
  3159. } else {
  3160. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  3161. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  3162. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  3163. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3164. WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3165. }
  3166. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3167. WREG32(CG_THERMAL_INT, thermal_int);
  3168. } else if (rdev->family >= CHIP_RV770) {
  3169. WREG32(RV770_CG_THERMAL_INT, thermal_int);
  3170. }
  3171. return 0;
  3172. }
  3173. static void r600_irq_ack(struct radeon_device *rdev)
  3174. {
  3175. u32 tmp;
  3176. if (ASIC_IS_DCE3(rdev)) {
  3177. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  3178. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  3179. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  3180. if (ASIC_IS_DCE32(rdev)) {
  3181. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
  3182. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
  3183. } else {
  3184. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3185. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
  3186. }
  3187. } else {
  3188. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3189. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3190. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  3191. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3192. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
  3193. }
  3194. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  3195. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  3196. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3197. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3198. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3199. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3200. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  3201. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3202. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  3203. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3204. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  3205. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3206. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  3207. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3208. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3209. if (ASIC_IS_DCE3(rdev)) {
  3210. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3211. tmp |= DC_HPDx_INT_ACK;
  3212. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3213. } else {
  3214. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  3215. tmp |= DC_HPDx_INT_ACK;
  3216. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3217. }
  3218. }
  3219. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3220. if (ASIC_IS_DCE3(rdev)) {
  3221. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3222. tmp |= DC_HPDx_INT_ACK;
  3223. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3224. } else {
  3225. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  3226. tmp |= DC_HPDx_INT_ACK;
  3227. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3228. }
  3229. }
  3230. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3231. if (ASIC_IS_DCE3(rdev)) {
  3232. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3233. tmp |= DC_HPDx_INT_ACK;
  3234. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3235. } else {
  3236. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  3237. tmp |= DC_HPDx_INT_ACK;
  3238. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3239. }
  3240. }
  3241. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3242. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3243. tmp |= DC_HPDx_INT_ACK;
  3244. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3245. }
  3246. if (ASIC_IS_DCE32(rdev)) {
  3247. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3248. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3249. tmp |= DC_HPDx_INT_ACK;
  3250. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3251. }
  3252. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3253. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3254. tmp |= DC_HPDx_INT_ACK;
  3255. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3256. }
  3257. if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
  3258. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
  3259. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3260. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3261. }
  3262. if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
  3263. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
  3264. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3265. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3266. }
  3267. } else {
  3268. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3269. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
  3270. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3271. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3272. }
  3273. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3274. if (ASIC_IS_DCE3(rdev)) {
  3275. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
  3276. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3277. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3278. } else {
  3279. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
  3280. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3281. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3282. }
  3283. }
  3284. }
  3285. }
  3286. void r600_irq_disable(struct radeon_device *rdev)
  3287. {
  3288. r600_disable_interrupts(rdev);
  3289. /* Wait and acknowledge irq */
  3290. mdelay(1);
  3291. r600_irq_ack(rdev);
  3292. r600_disable_interrupt_state(rdev);
  3293. }
  3294. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3295. {
  3296. u32 wptr, tmp;
  3297. if (rdev->wb.enabled)
  3298. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3299. else
  3300. wptr = RREG32(IH_RB_WPTR);
  3301. if (wptr & RB_OVERFLOW) {
  3302. /* When a ring buffer overflow happen start parsing interrupt
  3303. * from the last not overwritten vector (wptr + 16). Hopefully
  3304. * this should allow us to catchup.
  3305. */
  3306. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3307. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3308. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3309. tmp = RREG32(IH_RB_CNTL);
  3310. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3311. WREG32(IH_RB_CNTL, tmp);
  3312. }
  3313. return (wptr & rdev->ih.ptr_mask);
  3314. }
  3315. /* r600 IV Ring
  3316. * Each IV ring entry is 128 bits:
  3317. * [7:0] - interrupt source id
  3318. * [31:8] - reserved
  3319. * [59:32] - interrupt source data
  3320. * [127:60] - reserved
  3321. *
  3322. * The basic interrupt vector entries
  3323. * are decoded as follows:
  3324. * src_id src_data description
  3325. * 1 0 D1 Vblank
  3326. * 1 1 D1 Vline
  3327. * 5 0 D2 Vblank
  3328. * 5 1 D2 Vline
  3329. * 19 0 FP Hot plug detection A
  3330. * 19 1 FP Hot plug detection B
  3331. * 19 2 DAC A auto-detection
  3332. * 19 3 DAC B auto-detection
  3333. * 21 4 HDMI block A
  3334. * 21 5 HDMI block B
  3335. * 176 - CP_INT RB
  3336. * 177 - CP_INT IB1
  3337. * 178 - CP_INT IB2
  3338. * 181 - EOP Interrupt
  3339. * 233 - GUI Idle
  3340. *
  3341. * Note, these are based on r600 and may need to be
  3342. * adjusted or added to on newer asics
  3343. */
  3344. int r600_irq_process(struct radeon_device *rdev)
  3345. {
  3346. u32 wptr;
  3347. u32 rptr;
  3348. u32 src_id, src_data;
  3349. u32 ring_index;
  3350. bool queue_hotplug = false;
  3351. bool queue_hdmi = false;
  3352. bool queue_thermal = false;
  3353. if (!rdev->ih.enabled || rdev->shutdown)
  3354. return IRQ_NONE;
  3355. /* No MSIs, need a dummy read to flush PCI DMAs */
  3356. if (!rdev->msi_enabled)
  3357. RREG32(IH_RB_WPTR);
  3358. wptr = r600_get_ih_wptr(rdev);
  3359. restart_ih:
  3360. /* is somebody else already processing irqs? */
  3361. if (atomic_xchg(&rdev->ih.lock, 1))
  3362. return IRQ_NONE;
  3363. rptr = rdev->ih.rptr;
  3364. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3365. /* Order reading of wptr vs. reading of IH ring data */
  3366. rmb();
  3367. /* display interrupts */
  3368. r600_irq_ack(rdev);
  3369. while (rptr != wptr) {
  3370. /* wptr/rptr are in bytes! */
  3371. ring_index = rptr / 4;
  3372. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3373. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3374. switch (src_id) {
  3375. case 1: /* D1 vblank/vline */
  3376. switch (src_data) {
  3377. case 0: /* D1 vblank */
  3378. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3379. if (rdev->irq.crtc_vblank_int[0]) {
  3380. drm_handle_vblank(rdev->ddev, 0);
  3381. rdev->pm.vblank_sync = true;
  3382. wake_up(&rdev->irq.vblank_queue);
  3383. }
  3384. if (atomic_read(&rdev->irq.pflip[0]))
  3385. radeon_crtc_handle_flip(rdev, 0);
  3386. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3387. DRM_DEBUG("IH: D1 vblank\n");
  3388. }
  3389. break;
  3390. case 1: /* D1 vline */
  3391. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3392. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3393. DRM_DEBUG("IH: D1 vline\n");
  3394. }
  3395. break;
  3396. default:
  3397. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3398. break;
  3399. }
  3400. break;
  3401. case 5: /* D2 vblank/vline */
  3402. switch (src_data) {
  3403. case 0: /* D2 vblank */
  3404. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3405. if (rdev->irq.crtc_vblank_int[1]) {
  3406. drm_handle_vblank(rdev->ddev, 1);
  3407. rdev->pm.vblank_sync = true;
  3408. wake_up(&rdev->irq.vblank_queue);
  3409. }
  3410. if (atomic_read(&rdev->irq.pflip[1]))
  3411. radeon_crtc_handle_flip(rdev, 1);
  3412. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3413. DRM_DEBUG("IH: D2 vblank\n");
  3414. }
  3415. break;
  3416. case 1: /* D1 vline */
  3417. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3418. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3419. DRM_DEBUG("IH: D2 vline\n");
  3420. }
  3421. break;
  3422. default:
  3423. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3424. break;
  3425. }
  3426. break;
  3427. case 19: /* HPD/DAC hotplug */
  3428. switch (src_data) {
  3429. case 0:
  3430. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3431. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3432. queue_hotplug = true;
  3433. DRM_DEBUG("IH: HPD1\n");
  3434. }
  3435. break;
  3436. case 1:
  3437. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3438. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3439. queue_hotplug = true;
  3440. DRM_DEBUG("IH: HPD2\n");
  3441. }
  3442. break;
  3443. case 4:
  3444. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3445. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3446. queue_hotplug = true;
  3447. DRM_DEBUG("IH: HPD3\n");
  3448. }
  3449. break;
  3450. case 5:
  3451. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3452. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3453. queue_hotplug = true;
  3454. DRM_DEBUG("IH: HPD4\n");
  3455. }
  3456. break;
  3457. case 10:
  3458. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3459. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3460. queue_hotplug = true;
  3461. DRM_DEBUG("IH: HPD5\n");
  3462. }
  3463. break;
  3464. case 12:
  3465. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3466. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3467. queue_hotplug = true;
  3468. DRM_DEBUG("IH: HPD6\n");
  3469. }
  3470. break;
  3471. default:
  3472. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3473. break;
  3474. }
  3475. break;
  3476. case 21: /* hdmi */
  3477. switch (src_data) {
  3478. case 4:
  3479. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3480. rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3481. queue_hdmi = true;
  3482. DRM_DEBUG("IH: HDMI0\n");
  3483. }
  3484. break;
  3485. case 5:
  3486. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3487. rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3488. queue_hdmi = true;
  3489. DRM_DEBUG("IH: HDMI1\n");
  3490. }
  3491. break;
  3492. default:
  3493. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  3494. break;
  3495. }
  3496. break;
  3497. case 176: /* CP_INT in ring buffer */
  3498. case 177: /* CP_INT in IB1 */
  3499. case 178: /* CP_INT in IB2 */
  3500. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3501. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3502. break;
  3503. case 181: /* CP EOP event */
  3504. DRM_DEBUG("IH: CP EOP\n");
  3505. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3506. break;
  3507. case 224: /* DMA trap event */
  3508. DRM_DEBUG("IH: DMA trap\n");
  3509. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3510. break;
  3511. case 230: /* thermal low to high */
  3512. DRM_DEBUG("IH: thermal low to high\n");
  3513. rdev->pm.dpm.thermal.high_to_low = false;
  3514. queue_thermal = true;
  3515. break;
  3516. case 231: /* thermal high to low */
  3517. DRM_DEBUG("IH: thermal high to low\n");
  3518. rdev->pm.dpm.thermal.high_to_low = true;
  3519. queue_thermal = true;
  3520. break;
  3521. case 233: /* GUI IDLE */
  3522. DRM_DEBUG("IH: GUI idle\n");
  3523. break;
  3524. default:
  3525. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3526. break;
  3527. }
  3528. /* wptr/rptr are in bytes! */
  3529. rptr += 16;
  3530. rptr &= rdev->ih.ptr_mask;
  3531. }
  3532. if (queue_hotplug)
  3533. schedule_work(&rdev->hotplug_work);
  3534. if (queue_hdmi)
  3535. schedule_work(&rdev->audio_work);
  3536. if (queue_thermal && rdev->pm.dpm_enabled)
  3537. schedule_work(&rdev->pm.dpm.thermal.work);
  3538. rdev->ih.rptr = rptr;
  3539. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3540. atomic_set(&rdev->ih.lock, 0);
  3541. /* make sure wptr hasn't changed while processing */
  3542. wptr = r600_get_ih_wptr(rdev);
  3543. if (wptr != rptr)
  3544. goto restart_ih;
  3545. return IRQ_HANDLED;
  3546. }
  3547. /*
  3548. * Debugfs info
  3549. */
  3550. #if defined(CONFIG_DEBUG_FS)
  3551. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3552. {
  3553. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3554. struct drm_device *dev = node->minor->dev;
  3555. struct radeon_device *rdev = dev->dev_private;
  3556. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3557. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3558. return 0;
  3559. }
  3560. static struct drm_info_list r600_mc_info_list[] = {
  3561. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3562. };
  3563. #endif
  3564. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3565. {
  3566. #if defined(CONFIG_DEBUG_FS)
  3567. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3568. #else
  3569. return 0;
  3570. #endif
  3571. }
  3572. /**
  3573. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3574. * rdev: radeon device structure
  3575. * bo: buffer object struct which userspace is waiting for idle
  3576. *
  3577. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3578. * through ring buffer, this leads to corruption in rendering, see
  3579. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3580. * directly perform HDP flush by writing register through MMIO.
  3581. */
  3582. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3583. {
  3584. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3585. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3586. * This seems to cause problems on some AGP cards. Just use the old
  3587. * method for them.
  3588. */
  3589. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3590. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3591. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3592. u32 tmp;
  3593. WREG32(HDP_DEBUG1, 0);
  3594. tmp = readl((void __iomem *)ptr);
  3595. } else
  3596. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3597. }
  3598. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3599. {
  3600. u32 link_width_cntl, mask;
  3601. if (rdev->flags & RADEON_IS_IGP)
  3602. return;
  3603. if (!(rdev->flags & RADEON_IS_PCIE))
  3604. return;
  3605. /* x2 cards have a special sequence */
  3606. if (ASIC_IS_X2(rdev))
  3607. return;
  3608. radeon_gui_idle(rdev);
  3609. switch (lanes) {
  3610. case 0:
  3611. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3612. break;
  3613. case 1:
  3614. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3615. break;
  3616. case 2:
  3617. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3618. break;
  3619. case 4:
  3620. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3621. break;
  3622. case 8:
  3623. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3624. break;
  3625. case 12:
  3626. /* not actually supported */
  3627. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3628. break;
  3629. case 16:
  3630. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3631. break;
  3632. default:
  3633. DRM_ERROR("invalid pcie lane request: %d\n", lanes);
  3634. return;
  3635. }
  3636. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3637. link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
  3638. link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
  3639. link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
  3640. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3641. WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3642. }
  3643. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3644. {
  3645. u32 link_width_cntl;
  3646. if (rdev->flags & RADEON_IS_IGP)
  3647. return 0;
  3648. if (!(rdev->flags & RADEON_IS_PCIE))
  3649. return 0;
  3650. /* x2 cards have a special sequence */
  3651. if (ASIC_IS_X2(rdev))
  3652. return 0;
  3653. radeon_gui_idle(rdev);
  3654. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3655. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3656. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3657. return 1;
  3658. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3659. return 2;
  3660. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3661. return 4;
  3662. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3663. return 8;
  3664. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  3665. /* not actually supported */
  3666. return 12;
  3667. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3668. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3669. default:
  3670. return 16;
  3671. }
  3672. }
  3673. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3674. {
  3675. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3676. u16 link_cntl2;
  3677. if (radeon_pcie_gen2 == 0)
  3678. return;
  3679. if (rdev->flags & RADEON_IS_IGP)
  3680. return;
  3681. if (!(rdev->flags & RADEON_IS_PCIE))
  3682. return;
  3683. /* x2 cards have a special sequence */
  3684. if (ASIC_IS_X2(rdev))
  3685. return;
  3686. /* only RV6xx+ chips are supported */
  3687. if (rdev->family <= CHIP_R600)
  3688. return;
  3689. if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
  3690. (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
  3691. return;
  3692. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3693. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  3694. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  3695. return;
  3696. }
  3697. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  3698. /* 55 nm r6xx asics */
  3699. if ((rdev->family == CHIP_RV670) ||
  3700. (rdev->family == CHIP_RV620) ||
  3701. (rdev->family == CHIP_RV635)) {
  3702. /* advertise upconfig capability */
  3703. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3704. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3705. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3706. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3707. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3708. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3709. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3710. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3711. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3712. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3713. } else {
  3714. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3715. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3716. }
  3717. }
  3718. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3719. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3720. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3721. /* 55 nm r6xx asics */
  3722. if ((rdev->family == CHIP_RV670) ||
  3723. (rdev->family == CHIP_RV620) ||
  3724. (rdev->family == CHIP_RV635)) {
  3725. WREG32(MM_CFGREGS_CNTL, 0x8);
  3726. link_cntl2 = RREG32(0x4088);
  3727. WREG32(MM_CFGREGS_CNTL, 0);
  3728. /* not supported yet */
  3729. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3730. return;
  3731. }
  3732. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3733. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3734. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3735. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3736. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3737. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3738. tmp = RREG32(0x541c);
  3739. WREG32(0x541c, tmp | 0x8);
  3740. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3741. link_cntl2 = RREG16(0x4088);
  3742. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3743. link_cntl2 |= 0x2;
  3744. WREG16(0x4088, link_cntl2);
  3745. WREG32(MM_CFGREGS_CNTL, 0);
  3746. if ((rdev->family == CHIP_RV670) ||
  3747. (rdev->family == CHIP_RV620) ||
  3748. (rdev->family == CHIP_RV635)) {
  3749. training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
  3750. training_cntl &= ~LC_POINT_7_PLUS_EN;
  3751. WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
  3752. } else {
  3753. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3754. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3755. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3756. }
  3757. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3758. speed_cntl |= LC_GEN2_EN_STRAP;
  3759. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3760. } else {
  3761. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3762. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3763. if (1)
  3764. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3765. else
  3766. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3767. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3768. }
  3769. }
  3770. /**
  3771. * r600_get_gpu_clock_counter - return GPU clock counter snapshot
  3772. *
  3773. * @rdev: radeon_device pointer
  3774. *
  3775. * Fetches a GPU clock counter snapshot (R6xx-cayman).
  3776. * Returns the 64 bit clock counter snapshot.
  3777. */
  3778. uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
  3779. {
  3780. uint64_t clock;
  3781. mutex_lock(&rdev->gpu_clock_mutex);
  3782. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3783. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  3784. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3785. mutex_unlock(&rdev->gpu_clock_mutex);
  3786. return clock;
  3787. }