dce6_afmt.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/hdmi.h>
  24. #include <drm/drmP.h>
  25. #include "radeon.h"
  26. #include "sid.h"
  27. static u32 dce6_endpoint_rreg(struct radeon_device *rdev,
  28. u32 block_offset, u32 reg)
  29. {
  30. u32 r;
  31. WREG32(AZ_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  32. r = RREG32(AZ_F0_CODEC_ENDPOINT_DATA + block_offset);
  33. return r;
  34. }
  35. static void dce6_endpoint_wreg(struct radeon_device *rdev,
  36. u32 block_offset, u32 reg, u32 v)
  37. {
  38. if (ASIC_IS_DCE8(rdev))
  39. WREG32(AZ_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  40. else
  41. WREG32(AZ_F0_CODEC_ENDPOINT_INDEX + block_offset,
  42. AZ_ENDPOINT_REG_WRITE_EN | AZ_ENDPOINT_REG_INDEX(reg));
  43. WREG32(AZ_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  44. }
  45. #define RREG32_ENDPOINT(block, reg) dce6_endpoint_rreg(rdev, (block), (reg))
  46. #define WREG32_ENDPOINT(block, reg, v) dce6_endpoint_wreg(rdev, (block), (reg), (v))
  47. static void dce6_afmt_get_connected_pins(struct radeon_device *rdev)
  48. {
  49. int i;
  50. u32 offset, tmp;
  51. for (i = 0; i < rdev->audio.num_pins; i++) {
  52. offset = rdev->audio.pin[i].offset;
  53. tmp = RREG32_ENDPOINT(offset,
  54. AZ_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  55. if (((tmp & PORT_CONNECTIVITY_MASK) >> PORT_CONNECTIVITY_SHIFT) == 1)
  56. rdev->audio.pin[i].connected = false;
  57. else
  58. rdev->audio.pin[i].connected = true;
  59. }
  60. }
  61. struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev)
  62. {
  63. int i;
  64. dce6_afmt_get_connected_pins(rdev);
  65. for (i = 0; i < rdev->audio.num_pins; i++) {
  66. if (rdev->audio.pin[i].connected)
  67. return &rdev->audio.pin[i];
  68. }
  69. DRM_ERROR("No connected audio pins found!\n");
  70. return NULL;
  71. }
  72. void dce6_afmt_select_pin(struct drm_encoder *encoder)
  73. {
  74. struct radeon_device *rdev = encoder->dev->dev_private;
  75. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  76. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  77. u32 offset = dig->afmt->offset;
  78. u32 id = dig->afmt->pin->id;
  79. if (!dig->afmt->pin)
  80. return;
  81. WREG32(AFMT_AUDIO_SRC_CONTROL + offset, AFMT_AUDIO_SRC_SELECT(id));
  82. }
  83. void dce6_afmt_write_speaker_allocation(struct drm_encoder *encoder)
  84. {
  85. struct radeon_device *rdev = encoder->dev->dev_private;
  86. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  87. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  88. struct drm_connector *connector;
  89. struct radeon_connector *radeon_connector = NULL;
  90. u32 offset, tmp;
  91. u8 *sadb;
  92. int sad_count;
  93. if (!dig->afmt->pin)
  94. return;
  95. offset = dig->afmt->pin->offset;
  96. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  97. if (connector->encoder == encoder)
  98. radeon_connector = to_radeon_connector(connector);
  99. }
  100. if (!radeon_connector) {
  101. DRM_ERROR("Couldn't find encoder's connector\n");
  102. return;
  103. }
  104. sad_count = drm_edid_to_speaker_allocation(radeon_connector->edid, &sadb);
  105. if (sad_count < 0) {
  106. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  107. return;
  108. }
  109. /* program the speaker allocation */
  110. tmp = RREG32_ENDPOINT(offset, AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  111. tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK);
  112. /* set HDMI mode */
  113. tmp |= HDMI_CONNECTION;
  114. if (sad_count)
  115. tmp |= SPEAKER_ALLOCATION(sadb[0]);
  116. else
  117. tmp |= SPEAKER_ALLOCATION(5); /* stereo */
  118. WREG32_ENDPOINT(offset, AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  119. kfree(sadb);
  120. }
  121. void dce6_afmt_write_sad_regs(struct drm_encoder *encoder)
  122. {
  123. struct radeon_device *rdev = encoder->dev->dev_private;
  124. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  125. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  126. u32 offset;
  127. struct drm_connector *connector;
  128. struct radeon_connector *radeon_connector = NULL;
  129. struct cea_sad *sads;
  130. int i, sad_count;
  131. static const u16 eld_reg_to_type[][2] = {
  132. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  133. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  134. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  135. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  136. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  137. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  138. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  139. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  140. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  141. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  142. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  143. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  144. };
  145. if (!dig->afmt->pin)
  146. return;
  147. offset = dig->afmt->pin->offset;
  148. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  149. if (connector->encoder == encoder)
  150. radeon_connector = to_radeon_connector(connector);
  151. }
  152. if (!radeon_connector) {
  153. DRM_ERROR("Couldn't find encoder's connector\n");
  154. return;
  155. }
  156. sad_count = drm_edid_to_sad(radeon_connector->edid, &sads);
  157. if (sad_count < 0) {
  158. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  159. return;
  160. }
  161. BUG_ON(!sads);
  162. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  163. u32 value = 0;
  164. int j;
  165. for (j = 0; j < sad_count; j++) {
  166. struct cea_sad *sad = &sads[j];
  167. if (sad->format == eld_reg_to_type[i][1]) {
  168. value = MAX_CHANNELS(sad->channels) |
  169. DESCRIPTOR_BYTE_2(sad->byte2) |
  170. SUPPORTED_FREQUENCIES(sad->freq);
  171. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  172. value |= SUPPORTED_FREQUENCIES_STEREO(sad->freq);
  173. break;
  174. }
  175. }
  176. WREG32_ENDPOINT(offset, eld_reg_to_type[i][0], value);
  177. }
  178. kfree(sads);
  179. }
  180. static int dce6_audio_chipset_supported(struct radeon_device *rdev)
  181. {
  182. return !ASIC_IS_NODCE(rdev);
  183. }
  184. static void dce6_audio_enable(struct radeon_device *rdev,
  185. struct r600_audio_pin *pin,
  186. bool enable)
  187. {
  188. WREG32_ENDPOINT(pin->offset, AZ_F0_CODEC_PIN_CONTROL_HOTPLUG_CONTROL,
  189. AUDIO_ENABLED);
  190. DRM_INFO("%s audio %d support\n", enable ? "Enabling" : "Disabling", pin->id);
  191. }
  192. static const u32 pin_offsets[7] =
  193. {
  194. (0x5e00 - 0x5e00),
  195. (0x5e18 - 0x5e00),
  196. (0x5e30 - 0x5e00),
  197. (0x5e48 - 0x5e00),
  198. (0x5e60 - 0x5e00),
  199. (0x5e78 - 0x5e00),
  200. (0x5e90 - 0x5e00),
  201. };
  202. int dce6_audio_init(struct radeon_device *rdev)
  203. {
  204. int i;
  205. if (!radeon_audio || !dce6_audio_chipset_supported(rdev))
  206. return 0;
  207. rdev->audio.enabled = true;
  208. if (ASIC_IS_DCE8(rdev))
  209. rdev->audio.num_pins = 7;
  210. else
  211. rdev->audio.num_pins = 6;
  212. for (i = 0; i < rdev->audio.num_pins; i++) {
  213. rdev->audio.pin[i].channels = -1;
  214. rdev->audio.pin[i].rate = -1;
  215. rdev->audio.pin[i].bits_per_sample = -1;
  216. rdev->audio.pin[i].status_bits = 0;
  217. rdev->audio.pin[i].category_code = 0;
  218. rdev->audio.pin[i].connected = false;
  219. rdev->audio.pin[i].offset = pin_offsets[i];
  220. rdev->audio.pin[i].id = i;
  221. dce6_audio_enable(rdev, &rdev->audio.pin[i], true);
  222. }
  223. return 0;
  224. }
  225. void dce6_audio_fini(struct radeon_device *rdev)
  226. {
  227. int i;
  228. if (!rdev->audio.enabled)
  229. return;
  230. for (i = 0; i < rdev->audio.num_pins; i++)
  231. dce6_audio_enable(rdev, &rdev->audio.pin[i], false);
  232. rdev->audio.enabled = false;
  233. }