cik.c 232 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "cikd.h"
  31. #include "atom.h"
  32. #include "cik_blit_shaders.h"
  33. #include "radeon_ucode.h"
  34. #include "clearstate_ci.h"
  35. MODULE_FIRMWARE("radeon/BONAIRE_pfp.bin");
  36. MODULE_FIRMWARE("radeon/BONAIRE_me.bin");
  37. MODULE_FIRMWARE("radeon/BONAIRE_ce.bin");
  38. MODULE_FIRMWARE("radeon/BONAIRE_mec.bin");
  39. MODULE_FIRMWARE("radeon/BONAIRE_mc.bin");
  40. MODULE_FIRMWARE("radeon/BONAIRE_rlc.bin");
  41. MODULE_FIRMWARE("radeon/BONAIRE_sdma.bin");
  42. MODULE_FIRMWARE("radeon/BONAIRE_smc.bin");
  43. MODULE_FIRMWARE("radeon/KAVERI_pfp.bin");
  44. MODULE_FIRMWARE("radeon/KAVERI_me.bin");
  45. MODULE_FIRMWARE("radeon/KAVERI_ce.bin");
  46. MODULE_FIRMWARE("radeon/KAVERI_mec.bin");
  47. MODULE_FIRMWARE("radeon/KAVERI_rlc.bin");
  48. MODULE_FIRMWARE("radeon/KAVERI_sdma.bin");
  49. MODULE_FIRMWARE("radeon/KABINI_pfp.bin");
  50. MODULE_FIRMWARE("radeon/KABINI_me.bin");
  51. MODULE_FIRMWARE("radeon/KABINI_ce.bin");
  52. MODULE_FIRMWARE("radeon/KABINI_mec.bin");
  53. MODULE_FIRMWARE("radeon/KABINI_rlc.bin");
  54. MODULE_FIRMWARE("radeon/KABINI_sdma.bin");
  55. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  56. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  57. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  58. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  59. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  60. extern void sumo_rlc_fini(struct radeon_device *rdev);
  61. extern int sumo_rlc_init(struct radeon_device *rdev);
  62. extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  63. extern void si_rlc_reset(struct radeon_device *rdev);
  64. extern void si_init_uvd_internal_cg(struct radeon_device *rdev);
  65. extern int cik_sdma_resume(struct radeon_device *rdev);
  66. extern void cik_sdma_enable(struct radeon_device *rdev, bool enable);
  67. extern void cik_sdma_fini(struct radeon_device *rdev);
  68. extern void cik_sdma_vm_set_page(struct radeon_device *rdev,
  69. struct radeon_ib *ib,
  70. uint64_t pe,
  71. uint64_t addr, unsigned count,
  72. uint32_t incr, uint32_t flags);
  73. static void cik_rlc_stop(struct radeon_device *rdev);
  74. static void cik_pcie_gen3_enable(struct radeon_device *rdev);
  75. static void cik_program_aspm(struct radeon_device *rdev);
  76. static void cik_init_pg(struct radeon_device *rdev);
  77. static void cik_init_cg(struct radeon_device *rdev);
  78. /* get temperature in millidegrees */
  79. int ci_get_temp(struct radeon_device *rdev)
  80. {
  81. u32 temp;
  82. int actual_temp = 0;
  83. temp = (RREG32_SMC(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  84. CTF_TEMP_SHIFT;
  85. if (temp & 0x200)
  86. actual_temp = 255;
  87. else
  88. actual_temp = temp & 0x1ff;
  89. actual_temp = actual_temp * 1000;
  90. return actual_temp;
  91. }
  92. /* get temperature in millidegrees */
  93. int kv_get_temp(struct radeon_device *rdev)
  94. {
  95. u32 temp;
  96. int actual_temp = 0;
  97. temp = RREG32_SMC(0xC0300E0C);
  98. if (temp)
  99. actual_temp = (temp / 8) - 49;
  100. else
  101. actual_temp = 0;
  102. actual_temp = actual_temp * 1000;
  103. return actual_temp;
  104. }
  105. /*
  106. * Indirect registers accessor
  107. */
  108. u32 cik_pciep_rreg(struct radeon_device *rdev, u32 reg)
  109. {
  110. u32 r;
  111. WREG32(PCIE_INDEX, reg);
  112. (void)RREG32(PCIE_INDEX);
  113. r = RREG32(PCIE_DATA);
  114. return r;
  115. }
  116. void cik_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  117. {
  118. WREG32(PCIE_INDEX, reg);
  119. (void)RREG32(PCIE_INDEX);
  120. WREG32(PCIE_DATA, v);
  121. (void)RREG32(PCIE_DATA);
  122. }
  123. static const u32 spectre_rlc_save_restore_register_list[] =
  124. {
  125. (0x0e00 << 16) | (0xc12c >> 2),
  126. 0x00000000,
  127. (0x0e00 << 16) | (0xc140 >> 2),
  128. 0x00000000,
  129. (0x0e00 << 16) | (0xc150 >> 2),
  130. 0x00000000,
  131. (0x0e00 << 16) | (0xc15c >> 2),
  132. 0x00000000,
  133. (0x0e00 << 16) | (0xc168 >> 2),
  134. 0x00000000,
  135. (0x0e00 << 16) | (0xc170 >> 2),
  136. 0x00000000,
  137. (0x0e00 << 16) | (0xc178 >> 2),
  138. 0x00000000,
  139. (0x0e00 << 16) | (0xc204 >> 2),
  140. 0x00000000,
  141. (0x0e00 << 16) | (0xc2b4 >> 2),
  142. 0x00000000,
  143. (0x0e00 << 16) | (0xc2b8 >> 2),
  144. 0x00000000,
  145. (0x0e00 << 16) | (0xc2bc >> 2),
  146. 0x00000000,
  147. (0x0e00 << 16) | (0xc2c0 >> 2),
  148. 0x00000000,
  149. (0x0e00 << 16) | (0x8228 >> 2),
  150. 0x00000000,
  151. (0x0e00 << 16) | (0x829c >> 2),
  152. 0x00000000,
  153. (0x0e00 << 16) | (0x869c >> 2),
  154. 0x00000000,
  155. (0x0600 << 16) | (0x98f4 >> 2),
  156. 0x00000000,
  157. (0x0e00 << 16) | (0x98f8 >> 2),
  158. 0x00000000,
  159. (0x0e00 << 16) | (0x9900 >> 2),
  160. 0x00000000,
  161. (0x0e00 << 16) | (0xc260 >> 2),
  162. 0x00000000,
  163. (0x0e00 << 16) | (0x90e8 >> 2),
  164. 0x00000000,
  165. (0x0e00 << 16) | (0x3c000 >> 2),
  166. 0x00000000,
  167. (0x0e00 << 16) | (0x3c00c >> 2),
  168. 0x00000000,
  169. (0x0e00 << 16) | (0x8c1c >> 2),
  170. 0x00000000,
  171. (0x0e00 << 16) | (0x9700 >> 2),
  172. 0x00000000,
  173. (0x0e00 << 16) | (0xcd20 >> 2),
  174. 0x00000000,
  175. (0x4e00 << 16) | (0xcd20 >> 2),
  176. 0x00000000,
  177. (0x5e00 << 16) | (0xcd20 >> 2),
  178. 0x00000000,
  179. (0x6e00 << 16) | (0xcd20 >> 2),
  180. 0x00000000,
  181. (0x7e00 << 16) | (0xcd20 >> 2),
  182. 0x00000000,
  183. (0x8e00 << 16) | (0xcd20 >> 2),
  184. 0x00000000,
  185. (0x9e00 << 16) | (0xcd20 >> 2),
  186. 0x00000000,
  187. (0xae00 << 16) | (0xcd20 >> 2),
  188. 0x00000000,
  189. (0xbe00 << 16) | (0xcd20 >> 2),
  190. 0x00000000,
  191. (0x0e00 << 16) | (0x89bc >> 2),
  192. 0x00000000,
  193. (0x0e00 << 16) | (0x8900 >> 2),
  194. 0x00000000,
  195. 0x3,
  196. (0x0e00 << 16) | (0xc130 >> 2),
  197. 0x00000000,
  198. (0x0e00 << 16) | (0xc134 >> 2),
  199. 0x00000000,
  200. (0x0e00 << 16) | (0xc1fc >> 2),
  201. 0x00000000,
  202. (0x0e00 << 16) | (0xc208 >> 2),
  203. 0x00000000,
  204. (0x0e00 << 16) | (0xc264 >> 2),
  205. 0x00000000,
  206. (0x0e00 << 16) | (0xc268 >> 2),
  207. 0x00000000,
  208. (0x0e00 << 16) | (0xc26c >> 2),
  209. 0x00000000,
  210. (0x0e00 << 16) | (0xc270 >> 2),
  211. 0x00000000,
  212. (0x0e00 << 16) | (0xc274 >> 2),
  213. 0x00000000,
  214. (0x0e00 << 16) | (0xc278 >> 2),
  215. 0x00000000,
  216. (0x0e00 << 16) | (0xc27c >> 2),
  217. 0x00000000,
  218. (0x0e00 << 16) | (0xc280 >> 2),
  219. 0x00000000,
  220. (0x0e00 << 16) | (0xc284 >> 2),
  221. 0x00000000,
  222. (0x0e00 << 16) | (0xc288 >> 2),
  223. 0x00000000,
  224. (0x0e00 << 16) | (0xc28c >> 2),
  225. 0x00000000,
  226. (0x0e00 << 16) | (0xc290 >> 2),
  227. 0x00000000,
  228. (0x0e00 << 16) | (0xc294 >> 2),
  229. 0x00000000,
  230. (0x0e00 << 16) | (0xc298 >> 2),
  231. 0x00000000,
  232. (0x0e00 << 16) | (0xc29c >> 2),
  233. 0x00000000,
  234. (0x0e00 << 16) | (0xc2a0 >> 2),
  235. 0x00000000,
  236. (0x0e00 << 16) | (0xc2a4 >> 2),
  237. 0x00000000,
  238. (0x0e00 << 16) | (0xc2a8 >> 2),
  239. 0x00000000,
  240. (0x0e00 << 16) | (0xc2ac >> 2),
  241. 0x00000000,
  242. (0x0e00 << 16) | (0xc2b0 >> 2),
  243. 0x00000000,
  244. (0x0e00 << 16) | (0x301d0 >> 2),
  245. 0x00000000,
  246. (0x0e00 << 16) | (0x30238 >> 2),
  247. 0x00000000,
  248. (0x0e00 << 16) | (0x30250 >> 2),
  249. 0x00000000,
  250. (0x0e00 << 16) | (0x30254 >> 2),
  251. 0x00000000,
  252. (0x0e00 << 16) | (0x30258 >> 2),
  253. 0x00000000,
  254. (0x0e00 << 16) | (0x3025c >> 2),
  255. 0x00000000,
  256. (0x4e00 << 16) | (0xc900 >> 2),
  257. 0x00000000,
  258. (0x5e00 << 16) | (0xc900 >> 2),
  259. 0x00000000,
  260. (0x6e00 << 16) | (0xc900 >> 2),
  261. 0x00000000,
  262. (0x7e00 << 16) | (0xc900 >> 2),
  263. 0x00000000,
  264. (0x8e00 << 16) | (0xc900 >> 2),
  265. 0x00000000,
  266. (0x9e00 << 16) | (0xc900 >> 2),
  267. 0x00000000,
  268. (0xae00 << 16) | (0xc900 >> 2),
  269. 0x00000000,
  270. (0xbe00 << 16) | (0xc900 >> 2),
  271. 0x00000000,
  272. (0x4e00 << 16) | (0xc904 >> 2),
  273. 0x00000000,
  274. (0x5e00 << 16) | (0xc904 >> 2),
  275. 0x00000000,
  276. (0x6e00 << 16) | (0xc904 >> 2),
  277. 0x00000000,
  278. (0x7e00 << 16) | (0xc904 >> 2),
  279. 0x00000000,
  280. (0x8e00 << 16) | (0xc904 >> 2),
  281. 0x00000000,
  282. (0x9e00 << 16) | (0xc904 >> 2),
  283. 0x00000000,
  284. (0xae00 << 16) | (0xc904 >> 2),
  285. 0x00000000,
  286. (0xbe00 << 16) | (0xc904 >> 2),
  287. 0x00000000,
  288. (0x4e00 << 16) | (0xc908 >> 2),
  289. 0x00000000,
  290. (0x5e00 << 16) | (0xc908 >> 2),
  291. 0x00000000,
  292. (0x6e00 << 16) | (0xc908 >> 2),
  293. 0x00000000,
  294. (0x7e00 << 16) | (0xc908 >> 2),
  295. 0x00000000,
  296. (0x8e00 << 16) | (0xc908 >> 2),
  297. 0x00000000,
  298. (0x9e00 << 16) | (0xc908 >> 2),
  299. 0x00000000,
  300. (0xae00 << 16) | (0xc908 >> 2),
  301. 0x00000000,
  302. (0xbe00 << 16) | (0xc908 >> 2),
  303. 0x00000000,
  304. (0x4e00 << 16) | (0xc90c >> 2),
  305. 0x00000000,
  306. (0x5e00 << 16) | (0xc90c >> 2),
  307. 0x00000000,
  308. (0x6e00 << 16) | (0xc90c >> 2),
  309. 0x00000000,
  310. (0x7e00 << 16) | (0xc90c >> 2),
  311. 0x00000000,
  312. (0x8e00 << 16) | (0xc90c >> 2),
  313. 0x00000000,
  314. (0x9e00 << 16) | (0xc90c >> 2),
  315. 0x00000000,
  316. (0xae00 << 16) | (0xc90c >> 2),
  317. 0x00000000,
  318. (0xbe00 << 16) | (0xc90c >> 2),
  319. 0x00000000,
  320. (0x4e00 << 16) | (0xc910 >> 2),
  321. 0x00000000,
  322. (0x5e00 << 16) | (0xc910 >> 2),
  323. 0x00000000,
  324. (0x6e00 << 16) | (0xc910 >> 2),
  325. 0x00000000,
  326. (0x7e00 << 16) | (0xc910 >> 2),
  327. 0x00000000,
  328. (0x8e00 << 16) | (0xc910 >> 2),
  329. 0x00000000,
  330. (0x9e00 << 16) | (0xc910 >> 2),
  331. 0x00000000,
  332. (0xae00 << 16) | (0xc910 >> 2),
  333. 0x00000000,
  334. (0xbe00 << 16) | (0xc910 >> 2),
  335. 0x00000000,
  336. (0x0e00 << 16) | (0xc99c >> 2),
  337. 0x00000000,
  338. (0x0e00 << 16) | (0x9834 >> 2),
  339. 0x00000000,
  340. (0x0000 << 16) | (0x30f00 >> 2),
  341. 0x00000000,
  342. (0x0001 << 16) | (0x30f00 >> 2),
  343. 0x00000000,
  344. (0x0000 << 16) | (0x30f04 >> 2),
  345. 0x00000000,
  346. (0x0001 << 16) | (0x30f04 >> 2),
  347. 0x00000000,
  348. (0x0000 << 16) | (0x30f08 >> 2),
  349. 0x00000000,
  350. (0x0001 << 16) | (0x30f08 >> 2),
  351. 0x00000000,
  352. (0x0000 << 16) | (0x30f0c >> 2),
  353. 0x00000000,
  354. (0x0001 << 16) | (0x30f0c >> 2),
  355. 0x00000000,
  356. (0x0600 << 16) | (0x9b7c >> 2),
  357. 0x00000000,
  358. (0x0e00 << 16) | (0x8a14 >> 2),
  359. 0x00000000,
  360. (0x0e00 << 16) | (0x8a18 >> 2),
  361. 0x00000000,
  362. (0x0600 << 16) | (0x30a00 >> 2),
  363. 0x00000000,
  364. (0x0e00 << 16) | (0x8bf0 >> 2),
  365. 0x00000000,
  366. (0x0e00 << 16) | (0x8bcc >> 2),
  367. 0x00000000,
  368. (0x0e00 << 16) | (0x8b24 >> 2),
  369. 0x00000000,
  370. (0x0e00 << 16) | (0x30a04 >> 2),
  371. 0x00000000,
  372. (0x0600 << 16) | (0x30a10 >> 2),
  373. 0x00000000,
  374. (0x0600 << 16) | (0x30a14 >> 2),
  375. 0x00000000,
  376. (0x0600 << 16) | (0x30a18 >> 2),
  377. 0x00000000,
  378. (0x0600 << 16) | (0x30a2c >> 2),
  379. 0x00000000,
  380. (0x0e00 << 16) | (0xc700 >> 2),
  381. 0x00000000,
  382. (0x0e00 << 16) | (0xc704 >> 2),
  383. 0x00000000,
  384. (0x0e00 << 16) | (0xc708 >> 2),
  385. 0x00000000,
  386. (0x0e00 << 16) | (0xc768 >> 2),
  387. 0x00000000,
  388. (0x0400 << 16) | (0xc770 >> 2),
  389. 0x00000000,
  390. (0x0400 << 16) | (0xc774 >> 2),
  391. 0x00000000,
  392. (0x0400 << 16) | (0xc778 >> 2),
  393. 0x00000000,
  394. (0x0400 << 16) | (0xc77c >> 2),
  395. 0x00000000,
  396. (0x0400 << 16) | (0xc780 >> 2),
  397. 0x00000000,
  398. (0x0400 << 16) | (0xc784 >> 2),
  399. 0x00000000,
  400. (0x0400 << 16) | (0xc788 >> 2),
  401. 0x00000000,
  402. (0x0400 << 16) | (0xc78c >> 2),
  403. 0x00000000,
  404. (0x0400 << 16) | (0xc798 >> 2),
  405. 0x00000000,
  406. (0x0400 << 16) | (0xc79c >> 2),
  407. 0x00000000,
  408. (0x0400 << 16) | (0xc7a0 >> 2),
  409. 0x00000000,
  410. (0x0400 << 16) | (0xc7a4 >> 2),
  411. 0x00000000,
  412. (0x0400 << 16) | (0xc7a8 >> 2),
  413. 0x00000000,
  414. (0x0400 << 16) | (0xc7ac >> 2),
  415. 0x00000000,
  416. (0x0400 << 16) | (0xc7b0 >> 2),
  417. 0x00000000,
  418. (0x0400 << 16) | (0xc7b4 >> 2),
  419. 0x00000000,
  420. (0x0e00 << 16) | (0x9100 >> 2),
  421. 0x00000000,
  422. (0x0e00 << 16) | (0x3c010 >> 2),
  423. 0x00000000,
  424. (0x0e00 << 16) | (0x92a8 >> 2),
  425. 0x00000000,
  426. (0x0e00 << 16) | (0x92ac >> 2),
  427. 0x00000000,
  428. (0x0e00 << 16) | (0x92b4 >> 2),
  429. 0x00000000,
  430. (0x0e00 << 16) | (0x92b8 >> 2),
  431. 0x00000000,
  432. (0x0e00 << 16) | (0x92bc >> 2),
  433. 0x00000000,
  434. (0x0e00 << 16) | (0x92c0 >> 2),
  435. 0x00000000,
  436. (0x0e00 << 16) | (0x92c4 >> 2),
  437. 0x00000000,
  438. (0x0e00 << 16) | (0x92c8 >> 2),
  439. 0x00000000,
  440. (0x0e00 << 16) | (0x92cc >> 2),
  441. 0x00000000,
  442. (0x0e00 << 16) | (0x92d0 >> 2),
  443. 0x00000000,
  444. (0x0e00 << 16) | (0x8c00 >> 2),
  445. 0x00000000,
  446. (0x0e00 << 16) | (0x8c04 >> 2),
  447. 0x00000000,
  448. (0x0e00 << 16) | (0x8c20 >> 2),
  449. 0x00000000,
  450. (0x0e00 << 16) | (0x8c38 >> 2),
  451. 0x00000000,
  452. (0x0e00 << 16) | (0x8c3c >> 2),
  453. 0x00000000,
  454. (0x0e00 << 16) | (0xae00 >> 2),
  455. 0x00000000,
  456. (0x0e00 << 16) | (0x9604 >> 2),
  457. 0x00000000,
  458. (0x0e00 << 16) | (0xac08 >> 2),
  459. 0x00000000,
  460. (0x0e00 << 16) | (0xac0c >> 2),
  461. 0x00000000,
  462. (0x0e00 << 16) | (0xac10 >> 2),
  463. 0x00000000,
  464. (0x0e00 << 16) | (0xac14 >> 2),
  465. 0x00000000,
  466. (0x0e00 << 16) | (0xac58 >> 2),
  467. 0x00000000,
  468. (0x0e00 << 16) | (0xac68 >> 2),
  469. 0x00000000,
  470. (0x0e00 << 16) | (0xac6c >> 2),
  471. 0x00000000,
  472. (0x0e00 << 16) | (0xac70 >> 2),
  473. 0x00000000,
  474. (0x0e00 << 16) | (0xac74 >> 2),
  475. 0x00000000,
  476. (0x0e00 << 16) | (0xac78 >> 2),
  477. 0x00000000,
  478. (0x0e00 << 16) | (0xac7c >> 2),
  479. 0x00000000,
  480. (0x0e00 << 16) | (0xac80 >> 2),
  481. 0x00000000,
  482. (0x0e00 << 16) | (0xac84 >> 2),
  483. 0x00000000,
  484. (0x0e00 << 16) | (0xac88 >> 2),
  485. 0x00000000,
  486. (0x0e00 << 16) | (0xac8c >> 2),
  487. 0x00000000,
  488. (0x0e00 << 16) | (0x970c >> 2),
  489. 0x00000000,
  490. (0x0e00 << 16) | (0x9714 >> 2),
  491. 0x00000000,
  492. (0x0e00 << 16) | (0x9718 >> 2),
  493. 0x00000000,
  494. (0x0e00 << 16) | (0x971c >> 2),
  495. 0x00000000,
  496. (0x0e00 << 16) | (0x31068 >> 2),
  497. 0x00000000,
  498. (0x4e00 << 16) | (0x31068 >> 2),
  499. 0x00000000,
  500. (0x5e00 << 16) | (0x31068 >> 2),
  501. 0x00000000,
  502. (0x6e00 << 16) | (0x31068 >> 2),
  503. 0x00000000,
  504. (0x7e00 << 16) | (0x31068 >> 2),
  505. 0x00000000,
  506. (0x8e00 << 16) | (0x31068 >> 2),
  507. 0x00000000,
  508. (0x9e00 << 16) | (0x31068 >> 2),
  509. 0x00000000,
  510. (0xae00 << 16) | (0x31068 >> 2),
  511. 0x00000000,
  512. (0xbe00 << 16) | (0x31068 >> 2),
  513. 0x00000000,
  514. (0x0e00 << 16) | (0xcd10 >> 2),
  515. 0x00000000,
  516. (0x0e00 << 16) | (0xcd14 >> 2),
  517. 0x00000000,
  518. (0x0e00 << 16) | (0x88b0 >> 2),
  519. 0x00000000,
  520. (0x0e00 << 16) | (0x88b4 >> 2),
  521. 0x00000000,
  522. (0x0e00 << 16) | (0x88b8 >> 2),
  523. 0x00000000,
  524. (0x0e00 << 16) | (0x88bc >> 2),
  525. 0x00000000,
  526. (0x0400 << 16) | (0x89c0 >> 2),
  527. 0x00000000,
  528. (0x0e00 << 16) | (0x88c4 >> 2),
  529. 0x00000000,
  530. (0x0e00 << 16) | (0x88c8 >> 2),
  531. 0x00000000,
  532. (0x0e00 << 16) | (0x88d0 >> 2),
  533. 0x00000000,
  534. (0x0e00 << 16) | (0x88d4 >> 2),
  535. 0x00000000,
  536. (0x0e00 << 16) | (0x88d8 >> 2),
  537. 0x00000000,
  538. (0x0e00 << 16) | (0x8980 >> 2),
  539. 0x00000000,
  540. (0x0e00 << 16) | (0x30938 >> 2),
  541. 0x00000000,
  542. (0x0e00 << 16) | (0x3093c >> 2),
  543. 0x00000000,
  544. (0x0e00 << 16) | (0x30940 >> 2),
  545. 0x00000000,
  546. (0x0e00 << 16) | (0x89a0 >> 2),
  547. 0x00000000,
  548. (0x0e00 << 16) | (0x30900 >> 2),
  549. 0x00000000,
  550. (0x0e00 << 16) | (0x30904 >> 2),
  551. 0x00000000,
  552. (0x0e00 << 16) | (0x89b4 >> 2),
  553. 0x00000000,
  554. (0x0e00 << 16) | (0x3c210 >> 2),
  555. 0x00000000,
  556. (0x0e00 << 16) | (0x3c214 >> 2),
  557. 0x00000000,
  558. (0x0e00 << 16) | (0x3c218 >> 2),
  559. 0x00000000,
  560. (0x0e00 << 16) | (0x8904 >> 2),
  561. 0x00000000,
  562. 0x5,
  563. (0x0e00 << 16) | (0x8c28 >> 2),
  564. (0x0e00 << 16) | (0x8c2c >> 2),
  565. (0x0e00 << 16) | (0x8c30 >> 2),
  566. (0x0e00 << 16) | (0x8c34 >> 2),
  567. (0x0e00 << 16) | (0x9600 >> 2),
  568. };
  569. static const u32 kalindi_rlc_save_restore_register_list[] =
  570. {
  571. (0x0e00 << 16) | (0xc12c >> 2),
  572. 0x00000000,
  573. (0x0e00 << 16) | (0xc140 >> 2),
  574. 0x00000000,
  575. (0x0e00 << 16) | (0xc150 >> 2),
  576. 0x00000000,
  577. (0x0e00 << 16) | (0xc15c >> 2),
  578. 0x00000000,
  579. (0x0e00 << 16) | (0xc168 >> 2),
  580. 0x00000000,
  581. (0x0e00 << 16) | (0xc170 >> 2),
  582. 0x00000000,
  583. (0x0e00 << 16) | (0xc204 >> 2),
  584. 0x00000000,
  585. (0x0e00 << 16) | (0xc2b4 >> 2),
  586. 0x00000000,
  587. (0x0e00 << 16) | (0xc2b8 >> 2),
  588. 0x00000000,
  589. (0x0e00 << 16) | (0xc2bc >> 2),
  590. 0x00000000,
  591. (0x0e00 << 16) | (0xc2c0 >> 2),
  592. 0x00000000,
  593. (0x0e00 << 16) | (0x8228 >> 2),
  594. 0x00000000,
  595. (0x0e00 << 16) | (0x829c >> 2),
  596. 0x00000000,
  597. (0x0e00 << 16) | (0x869c >> 2),
  598. 0x00000000,
  599. (0x0600 << 16) | (0x98f4 >> 2),
  600. 0x00000000,
  601. (0x0e00 << 16) | (0x98f8 >> 2),
  602. 0x00000000,
  603. (0x0e00 << 16) | (0x9900 >> 2),
  604. 0x00000000,
  605. (0x0e00 << 16) | (0xc260 >> 2),
  606. 0x00000000,
  607. (0x0e00 << 16) | (0x90e8 >> 2),
  608. 0x00000000,
  609. (0x0e00 << 16) | (0x3c000 >> 2),
  610. 0x00000000,
  611. (0x0e00 << 16) | (0x3c00c >> 2),
  612. 0x00000000,
  613. (0x0e00 << 16) | (0x8c1c >> 2),
  614. 0x00000000,
  615. (0x0e00 << 16) | (0x9700 >> 2),
  616. 0x00000000,
  617. (0x0e00 << 16) | (0xcd20 >> 2),
  618. 0x00000000,
  619. (0x4e00 << 16) | (0xcd20 >> 2),
  620. 0x00000000,
  621. (0x5e00 << 16) | (0xcd20 >> 2),
  622. 0x00000000,
  623. (0x6e00 << 16) | (0xcd20 >> 2),
  624. 0x00000000,
  625. (0x7e00 << 16) | (0xcd20 >> 2),
  626. 0x00000000,
  627. (0x0e00 << 16) | (0x89bc >> 2),
  628. 0x00000000,
  629. (0x0e00 << 16) | (0x8900 >> 2),
  630. 0x00000000,
  631. 0x3,
  632. (0x0e00 << 16) | (0xc130 >> 2),
  633. 0x00000000,
  634. (0x0e00 << 16) | (0xc134 >> 2),
  635. 0x00000000,
  636. (0x0e00 << 16) | (0xc1fc >> 2),
  637. 0x00000000,
  638. (0x0e00 << 16) | (0xc208 >> 2),
  639. 0x00000000,
  640. (0x0e00 << 16) | (0xc264 >> 2),
  641. 0x00000000,
  642. (0x0e00 << 16) | (0xc268 >> 2),
  643. 0x00000000,
  644. (0x0e00 << 16) | (0xc26c >> 2),
  645. 0x00000000,
  646. (0x0e00 << 16) | (0xc270 >> 2),
  647. 0x00000000,
  648. (0x0e00 << 16) | (0xc274 >> 2),
  649. 0x00000000,
  650. (0x0e00 << 16) | (0xc28c >> 2),
  651. 0x00000000,
  652. (0x0e00 << 16) | (0xc290 >> 2),
  653. 0x00000000,
  654. (0x0e00 << 16) | (0xc294 >> 2),
  655. 0x00000000,
  656. (0x0e00 << 16) | (0xc298 >> 2),
  657. 0x00000000,
  658. (0x0e00 << 16) | (0xc2a0 >> 2),
  659. 0x00000000,
  660. (0x0e00 << 16) | (0xc2a4 >> 2),
  661. 0x00000000,
  662. (0x0e00 << 16) | (0xc2a8 >> 2),
  663. 0x00000000,
  664. (0x0e00 << 16) | (0xc2ac >> 2),
  665. 0x00000000,
  666. (0x0e00 << 16) | (0x301d0 >> 2),
  667. 0x00000000,
  668. (0x0e00 << 16) | (0x30238 >> 2),
  669. 0x00000000,
  670. (0x0e00 << 16) | (0x30250 >> 2),
  671. 0x00000000,
  672. (0x0e00 << 16) | (0x30254 >> 2),
  673. 0x00000000,
  674. (0x0e00 << 16) | (0x30258 >> 2),
  675. 0x00000000,
  676. (0x0e00 << 16) | (0x3025c >> 2),
  677. 0x00000000,
  678. (0x4e00 << 16) | (0xc900 >> 2),
  679. 0x00000000,
  680. (0x5e00 << 16) | (0xc900 >> 2),
  681. 0x00000000,
  682. (0x6e00 << 16) | (0xc900 >> 2),
  683. 0x00000000,
  684. (0x7e00 << 16) | (0xc900 >> 2),
  685. 0x00000000,
  686. (0x4e00 << 16) | (0xc904 >> 2),
  687. 0x00000000,
  688. (0x5e00 << 16) | (0xc904 >> 2),
  689. 0x00000000,
  690. (0x6e00 << 16) | (0xc904 >> 2),
  691. 0x00000000,
  692. (0x7e00 << 16) | (0xc904 >> 2),
  693. 0x00000000,
  694. (0x4e00 << 16) | (0xc908 >> 2),
  695. 0x00000000,
  696. (0x5e00 << 16) | (0xc908 >> 2),
  697. 0x00000000,
  698. (0x6e00 << 16) | (0xc908 >> 2),
  699. 0x00000000,
  700. (0x7e00 << 16) | (0xc908 >> 2),
  701. 0x00000000,
  702. (0x4e00 << 16) | (0xc90c >> 2),
  703. 0x00000000,
  704. (0x5e00 << 16) | (0xc90c >> 2),
  705. 0x00000000,
  706. (0x6e00 << 16) | (0xc90c >> 2),
  707. 0x00000000,
  708. (0x7e00 << 16) | (0xc90c >> 2),
  709. 0x00000000,
  710. (0x4e00 << 16) | (0xc910 >> 2),
  711. 0x00000000,
  712. (0x5e00 << 16) | (0xc910 >> 2),
  713. 0x00000000,
  714. (0x6e00 << 16) | (0xc910 >> 2),
  715. 0x00000000,
  716. (0x7e00 << 16) | (0xc910 >> 2),
  717. 0x00000000,
  718. (0x0e00 << 16) | (0xc99c >> 2),
  719. 0x00000000,
  720. (0x0e00 << 16) | (0x9834 >> 2),
  721. 0x00000000,
  722. (0x0000 << 16) | (0x30f00 >> 2),
  723. 0x00000000,
  724. (0x0000 << 16) | (0x30f04 >> 2),
  725. 0x00000000,
  726. (0x0000 << 16) | (0x30f08 >> 2),
  727. 0x00000000,
  728. (0x0000 << 16) | (0x30f0c >> 2),
  729. 0x00000000,
  730. (0x0600 << 16) | (0x9b7c >> 2),
  731. 0x00000000,
  732. (0x0e00 << 16) | (0x8a14 >> 2),
  733. 0x00000000,
  734. (0x0e00 << 16) | (0x8a18 >> 2),
  735. 0x00000000,
  736. (0x0600 << 16) | (0x30a00 >> 2),
  737. 0x00000000,
  738. (0x0e00 << 16) | (0x8bf0 >> 2),
  739. 0x00000000,
  740. (0x0e00 << 16) | (0x8bcc >> 2),
  741. 0x00000000,
  742. (0x0e00 << 16) | (0x8b24 >> 2),
  743. 0x00000000,
  744. (0x0e00 << 16) | (0x30a04 >> 2),
  745. 0x00000000,
  746. (0x0600 << 16) | (0x30a10 >> 2),
  747. 0x00000000,
  748. (0x0600 << 16) | (0x30a14 >> 2),
  749. 0x00000000,
  750. (0x0600 << 16) | (0x30a18 >> 2),
  751. 0x00000000,
  752. (0x0600 << 16) | (0x30a2c >> 2),
  753. 0x00000000,
  754. (0x0e00 << 16) | (0xc700 >> 2),
  755. 0x00000000,
  756. (0x0e00 << 16) | (0xc704 >> 2),
  757. 0x00000000,
  758. (0x0e00 << 16) | (0xc708 >> 2),
  759. 0x00000000,
  760. (0x0e00 << 16) | (0xc768 >> 2),
  761. 0x00000000,
  762. (0x0400 << 16) | (0xc770 >> 2),
  763. 0x00000000,
  764. (0x0400 << 16) | (0xc774 >> 2),
  765. 0x00000000,
  766. (0x0400 << 16) | (0xc798 >> 2),
  767. 0x00000000,
  768. (0x0400 << 16) | (0xc79c >> 2),
  769. 0x00000000,
  770. (0x0e00 << 16) | (0x9100 >> 2),
  771. 0x00000000,
  772. (0x0e00 << 16) | (0x3c010 >> 2),
  773. 0x00000000,
  774. (0x0e00 << 16) | (0x8c00 >> 2),
  775. 0x00000000,
  776. (0x0e00 << 16) | (0x8c04 >> 2),
  777. 0x00000000,
  778. (0x0e00 << 16) | (0x8c20 >> 2),
  779. 0x00000000,
  780. (0x0e00 << 16) | (0x8c38 >> 2),
  781. 0x00000000,
  782. (0x0e00 << 16) | (0x8c3c >> 2),
  783. 0x00000000,
  784. (0x0e00 << 16) | (0xae00 >> 2),
  785. 0x00000000,
  786. (0x0e00 << 16) | (0x9604 >> 2),
  787. 0x00000000,
  788. (0x0e00 << 16) | (0xac08 >> 2),
  789. 0x00000000,
  790. (0x0e00 << 16) | (0xac0c >> 2),
  791. 0x00000000,
  792. (0x0e00 << 16) | (0xac10 >> 2),
  793. 0x00000000,
  794. (0x0e00 << 16) | (0xac14 >> 2),
  795. 0x00000000,
  796. (0x0e00 << 16) | (0xac58 >> 2),
  797. 0x00000000,
  798. (0x0e00 << 16) | (0xac68 >> 2),
  799. 0x00000000,
  800. (0x0e00 << 16) | (0xac6c >> 2),
  801. 0x00000000,
  802. (0x0e00 << 16) | (0xac70 >> 2),
  803. 0x00000000,
  804. (0x0e00 << 16) | (0xac74 >> 2),
  805. 0x00000000,
  806. (0x0e00 << 16) | (0xac78 >> 2),
  807. 0x00000000,
  808. (0x0e00 << 16) | (0xac7c >> 2),
  809. 0x00000000,
  810. (0x0e00 << 16) | (0xac80 >> 2),
  811. 0x00000000,
  812. (0x0e00 << 16) | (0xac84 >> 2),
  813. 0x00000000,
  814. (0x0e00 << 16) | (0xac88 >> 2),
  815. 0x00000000,
  816. (0x0e00 << 16) | (0xac8c >> 2),
  817. 0x00000000,
  818. (0x0e00 << 16) | (0x970c >> 2),
  819. 0x00000000,
  820. (0x0e00 << 16) | (0x9714 >> 2),
  821. 0x00000000,
  822. (0x0e00 << 16) | (0x9718 >> 2),
  823. 0x00000000,
  824. (0x0e00 << 16) | (0x971c >> 2),
  825. 0x00000000,
  826. (0x0e00 << 16) | (0x31068 >> 2),
  827. 0x00000000,
  828. (0x4e00 << 16) | (0x31068 >> 2),
  829. 0x00000000,
  830. (0x5e00 << 16) | (0x31068 >> 2),
  831. 0x00000000,
  832. (0x6e00 << 16) | (0x31068 >> 2),
  833. 0x00000000,
  834. (0x7e00 << 16) | (0x31068 >> 2),
  835. 0x00000000,
  836. (0x0e00 << 16) | (0xcd10 >> 2),
  837. 0x00000000,
  838. (0x0e00 << 16) | (0xcd14 >> 2),
  839. 0x00000000,
  840. (0x0e00 << 16) | (0x88b0 >> 2),
  841. 0x00000000,
  842. (0x0e00 << 16) | (0x88b4 >> 2),
  843. 0x00000000,
  844. (0x0e00 << 16) | (0x88b8 >> 2),
  845. 0x00000000,
  846. (0x0e00 << 16) | (0x88bc >> 2),
  847. 0x00000000,
  848. (0x0400 << 16) | (0x89c0 >> 2),
  849. 0x00000000,
  850. (0x0e00 << 16) | (0x88c4 >> 2),
  851. 0x00000000,
  852. (0x0e00 << 16) | (0x88c8 >> 2),
  853. 0x00000000,
  854. (0x0e00 << 16) | (0x88d0 >> 2),
  855. 0x00000000,
  856. (0x0e00 << 16) | (0x88d4 >> 2),
  857. 0x00000000,
  858. (0x0e00 << 16) | (0x88d8 >> 2),
  859. 0x00000000,
  860. (0x0e00 << 16) | (0x8980 >> 2),
  861. 0x00000000,
  862. (0x0e00 << 16) | (0x30938 >> 2),
  863. 0x00000000,
  864. (0x0e00 << 16) | (0x3093c >> 2),
  865. 0x00000000,
  866. (0x0e00 << 16) | (0x30940 >> 2),
  867. 0x00000000,
  868. (0x0e00 << 16) | (0x89a0 >> 2),
  869. 0x00000000,
  870. (0x0e00 << 16) | (0x30900 >> 2),
  871. 0x00000000,
  872. (0x0e00 << 16) | (0x30904 >> 2),
  873. 0x00000000,
  874. (0x0e00 << 16) | (0x89b4 >> 2),
  875. 0x00000000,
  876. (0x0e00 << 16) | (0x3e1fc >> 2),
  877. 0x00000000,
  878. (0x0e00 << 16) | (0x3c210 >> 2),
  879. 0x00000000,
  880. (0x0e00 << 16) | (0x3c214 >> 2),
  881. 0x00000000,
  882. (0x0e00 << 16) | (0x3c218 >> 2),
  883. 0x00000000,
  884. (0x0e00 << 16) | (0x8904 >> 2),
  885. 0x00000000,
  886. 0x5,
  887. (0x0e00 << 16) | (0x8c28 >> 2),
  888. (0x0e00 << 16) | (0x8c2c >> 2),
  889. (0x0e00 << 16) | (0x8c30 >> 2),
  890. (0x0e00 << 16) | (0x8c34 >> 2),
  891. (0x0e00 << 16) | (0x9600 >> 2),
  892. };
  893. static const u32 bonaire_golden_spm_registers[] =
  894. {
  895. 0x30800, 0xe0ffffff, 0xe0000000
  896. };
  897. static const u32 bonaire_golden_common_registers[] =
  898. {
  899. 0xc770, 0xffffffff, 0x00000800,
  900. 0xc774, 0xffffffff, 0x00000800,
  901. 0xc798, 0xffffffff, 0x00007fbf,
  902. 0xc79c, 0xffffffff, 0x00007faf
  903. };
  904. static const u32 bonaire_golden_registers[] =
  905. {
  906. 0x3354, 0x00000333, 0x00000333,
  907. 0x3350, 0x000c0fc0, 0x00040200,
  908. 0x9a10, 0x00010000, 0x00058208,
  909. 0x3c000, 0xffff1fff, 0x00140000,
  910. 0x3c200, 0xfdfc0fff, 0x00000100,
  911. 0x3c234, 0x40000000, 0x40000200,
  912. 0x9830, 0xffffffff, 0x00000000,
  913. 0x9834, 0xf00fffff, 0x00000400,
  914. 0x9838, 0x0002021c, 0x00020200,
  915. 0xc78, 0x00000080, 0x00000000,
  916. 0x5bb0, 0x000000f0, 0x00000070,
  917. 0x5bc0, 0xf0311fff, 0x80300000,
  918. 0x98f8, 0x73773777, 0x12010001,
  919. 0x350c, 0x00810000, 0x408af000,
  920. 0x7030, 0x31000111, 0x00000011,
  921. 0x2f48, 0x73773777, 0x12010001,
  922. 0x220c, 0x00007fb6, 0x0021a1b1,
  923. 0x2210, 0x00007fb6, 0x002021b1,
  924. 0x2180, 0x00007fb6, 0x00002191,
  925. 0x2218, 0x00007fb6, 0x002121b1,
  926. 0x221c, 0x00007fb6, 0x002021b1,
  927. 0x21dc, 0x00007fb6, 0x00002191,
  928. 0x21e0, 0x00007fb6, 0x00002191,
  929. 0x3628, 0x0000003f, 0x0000000a,
  930. 0x362c, 0x0000003f, 0x0000000a,
  931. 0x2ae4, 0x00073ffe, 0x000022a2,
  932. 0x240c, 0x000007ff, 0x00000000,
  933. 0x8a14, 0xf000003f, 0x00000007,
  934. 0x8bf0, 0x00002001, 0x00000001,
  935. 0x8b24, 0xffffffff, 0x00ffffff,
  936. 0x30a04, 0x0000ff0f, 0x00000000,
  937. 0x28a4c, 0x07ffffff, 0x06000000,
  938. 0x4d8, 0x00000fff, 0x00000100,
  939. 0x3e78, 0x00000001, 0x00000002,
  940. 0x9100, 0x03000000, 0x0362c688,
  941. 0x8c00, 0x000000ff, 0x00000001,
  942. 0xe40, 0x00001fff, 0x00001fff,
  943. 0x9060, 0x0000007f, 0x00000020,
  944. 0x9508, 0x00010000, 0x00010000,
  945. 0xac14, 0x000003ff, 0x000000f3,
  946. 0xac0c, 0xffffffff, 0x00001032
  947. };
  948. static const u32 bonaire_mgcg_cgcg_init[] =
  949. {
  950. 0xc420, 0xffffffff, 0xfffffffc,
  951. 0x30800, 0xffffffff, 0xe0000000,
  952. 0x3c2a0, 0xffffffff, 0x00000100,
  953. 0x3c208, 0xffffffff, 0x00000100,
  954. 0x3c2c0, 0xffffffff, 0xc0000100,
  955. 0x3c2c8, 0xffffffff, 0xc0000100,
  956. 0x3c2c4, 0xffffffff, 0xc0000100,
  957. 0x55e4, 0xffffffff, 0x00600100,
  958. 0x3c280, 0xffffffff, 0x00000100,
  959. 0x3c214, 0xffffffff, 0x06000100,
  960. 0x3c220, 0xffffffff, 0x00000100,
  961. 0x3c218, 0xffffffff, 0x06000100,
  962. 0x3c204, 0xffffffff, 0x00000100,
  963. 0x3c2e0, 0xffffffff, 0x00000100,
  964. 0x3c224, 0xffffffff, 0x00000100,
  965. 0x3c200, 0xffffffff, 0x00000100,
  966. 0x3c230, 0xffffffff, 0x00000100,
  967. 0x3c234, 0xffffffff, 0x00000100,
  968. 0x3c250, 0xffffffff, 0x00000100,
  969. 0x3c254, 0xffffffff, 0x00000100,
  970. 0x3c258, 0xffffffff, 0x00000100,
  971. 0x3c25c, 0xffffffff, 0x00000100,
  972. 0x3c260, 0xffffffff, 0x00000100,
  973. 0x3c27c, 0xffffffff, 0x00000100,
  974. 0x3c278, 0xffffffff, 0x00000100,
  975. 0x3c210, 0xffffffff, 0x06000100,
  976. 0x3c290, 0xffffffff, 0x00000100,
  977. 0x3c274, 0xffffffff, 0x00000100,
  978. 0x3c2b4, 0xffffffff, 0x00000100,
  979. 0x3c2b0, 0xffffffff, 0x00000100,
  980. 0x3c270, 0xffffffff, 0x00000100,
  981. 0x30800, 0xffffffff, 0xe0000000,
  982. 0x3c020, 0xffffffff, 0x00010000,
  983. 0x3c024, 0xffffffff, 0x00030002,
  984. 0x3c028, 0xffffffff, 0x00040007,
  985. 0x3c02c, 0xffffffff, 0x00060005,
  986. 0x3c030, 0xffffffff, 0x00090008,
  987. 0x3c034, 0xffffffff, 0x00010000,
  988. 0x3c038, 0xffffffff, 0x00030002,
  989. 0x3c03c, 0xffffffff, 0x00040007,
  990. 0x3c040, 0xffffffff, 0x00060005,
  991. 0x3c044, 0xffffffff, 0x00090008,
  992. 0x3c048, 0xffffffff, 0x00010000,
  993. 0x3c04c, 0xffffffff, 0x00030002,
  994. 0x3c050, 0xffffffff, 0x00040007,
  995. 0x3c054, 0xffffffff, 0x00060005,
  996. 0x3c058, 0xffffffff, 0x00090008,
  997. 0x3c05c, 0xffffffff, 0x00010000,
  998. 0x3c060, 0xffffffff, 0x00030002,
  999. 0x3c064, 0xffffffff, 0x00040007,
  1000. 0x3c068, 0xffffffff, 0x00060005,
  1001. 0x3c06c, 0xffffffff, 0x00090008,
  1002. 0x3c070, 0xffffffff, 0x00010000,
  1003. 0x3c074, 0xffffffff, 0x00030002,
  1004. 0x3c078, 0xffffffff, 0x00040007,
  1005. 0x3c07c, 0xffffffff, 0x00060005,
  1006. 0x3c080, 0xffffffff, 0x00090008,
  1007. 0x3c084, 0xffffffff, 0x00010000,
  1008. 0x3c088, 0xffffffff, 0x00030002,
  1009. 0x3c08c, 0xffffffff, 0x00040007,
  1010. 0x3c090, 0xffffffff, 0x00060005,
  1011. 0x3c094, 0xffffffff, 0x00090008,
  1012. 0x3c098, 0xffffffff, 0x00010000,
  1013. 0x3c09c, 0xffffffff, 0x00030002,
  1014. 0x3c0a0, 0xffffffff, 0x00040007,
  1015. 0x3c0a4, 0xffffffff, 0x00060005,
  1016. 0x3c0a8, 0xffffffff, 0x00090008,
  1017. 0x3c000, 0xffffffff, 0x96e00200,
  1018. 0x8708, 0xffffffff, 0x00900100,
  1019. 0xc424, 0xffffffff, 0x0020003f,
  1020. 0x38, 0xffffffff, 0x0140001c,
  1021. 0x3c, 0x000f0000, 0x000f0000,
  1022. 0x220, 0xffffffff, 0xC060000C,
  1023. 0x224, 0xc0000fff, 0x00000100,
  1024. 0xf90, 0xffffffff, 0x00000100,
  1025. 0xf98, 0x00000101, 0x00000000,
  1026. 0x20a8, 0xffffffff, 0x00000104,
  1027. 0x55e4, 0xff000fff, 0x00000100,
  1028. 0x30cc, 0xc0000fff, 0x00000104,
  1029. 0xc1e4, 0x00000001, 0x00000001,
  1030. 0xd00c, 0xff000ff0, 0x00000100,
  1031. 0xd80c, 0xff000ff0, 0x00000100
  1032. };
  1033. static const u32 spectre_golden_spm_registers[] =
  1034. {
  1035. 0x30800, 0xe0ffffff, 0xe0000000
  1036. };
  1037. static const u32 spectre_golden_common_registers[] =
  1038. {
  1039. 0xc770, 0xffffffff, 0x00000800,
  1040. 0xc774, 0xffffffff, 0x00000800,
  1041. 0xc798, 0xffffffff, 0x00007fbf,
  1042. 0xc79c, 0xffffffff, 0x00007faf
  1043. };
  1044. static const u32 spectre_golden_registers[] =
  1045. {
  1046. 0x3c000, 0xffff1fff, 0x96940200,
  1047. 0x3c00c, 0xffff0001, 0xff000000,
  1048. 0x3c200, 0xfffc0fff, 0x00000100,
  1049. 0x6ed8, 0x00010101, 0x00010000,
  1050. 0x9834, 0xf00fffff, 0x00000400,
  1051. 0x9838, 0xfffffffc, 0x00020200,
  1052. 0x5bb0, 0x000000f0, 0x00000070,
  1053. 0x5bc0, 0xf0311fff, 0x80300000,
  1054. 0x98f8, 0x73773777, 0x12010001,
  1055. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1056. 0x2f48, 0x73773777, 0x12010001,
  1057. 0x8a14, 0xf000003f, 0x00000007,
  1058. 0x8b24, 0xffffffff, 0x00ffffff,
  1059. 0x28350, 0x3f3f3fff, 0x00000082,
  1060. 0x28355, 0x0000003f, 0x00000000,
  1061. 0x3e78, 0x00000001, 0x00000002,
  1062. 0x913c, 0xffff03df, 0x00000004,
  1063. 0xc768, 0x00000008, 0x00000008,
  1064. 0x8c00, 0x000008ff, 0x00000800,
  1065. 0x9508, 0x00010000, 0x00010000,
  1066. 0xac0c, 0xffffffff, 0x54763210,
  1067. 0x214f8, 0x01ff01ff, 0x00000002,
  1068. 0x21498, 0x007ff800, 0x00200000,
  1069. 0x2015c, 0xffffffff, 0x00000f40,
  1070. 0x30934, 0xffffffff, 0x00000001
  1071. };
  1072. static const u32 spectre_mgcg_cgcg_init[] =
  1073. {
  1074. 0xc420, 0xffffffff, 0xfffffffc,
  1075. 0x30800, 0xffffffff, 0xe0000000,
  1076. 0x3c2a0, 0xffffffff, 0x00000100,
  1077. 0x3c208, 0xffffffff, 0x00000100,
  1078. 0x3c2c0, 0xffffffff, 0x00000100,
  1079. 0x3c2c8, 0xffffffff, 0x00000100,
  1080. 0x3c2c4, 0xffffffff, 0x00000100,
  1081. 0x55e4, 0xffffffff, 0x00600100,
  1082. 0x3c280, 0xffffffff, 0x00000100,
  1083. 0x3c214, 0xffffffff, 0x06000100,
  1084. 0x3c220, 0xffffffff, 0x00000100,
  1085. 0x3c218, 0xffffffff, 0x06000100,
  1086. 0x3c204, 0xffffffff, 0x00000100,
  1087. 0x3c2e0, 0xffffffff, 0x00000100,
  1088. 0x3c224, 0xffffffff, 0x00000100,
  1089. 0x3c200, 0xffffffff, 0x00000100,
  1090. 0x3c230, 0xffffffff, 0x00000100,
  1091. 0x3c234, 0xffffffff, 0x00000100,
  1092. 0x3c250, 0xffffffff, 0x00000100,
  1093. 0x3c254, 0xffffffff, 0x00000100,
  1094. 0x3c258, 0xffffffff, 0x00000100,
  1095. 0x3c25c, 0xffffffff, 0x00000100,
  1096. 0x3c260, 0xffffffff, 0x00000100,
  1097. 0x3c27c, 0xffffffff, 0x00000100,
  1098. 0x3c278, 0xffffffff, 0x00000100,
  1099. 0x3c210, 0xffffffff, 0x06000100,
  1100. 0x3c290, 0xffffffff, 0x00000100,
  1101. 0x3c274, 0xffffffff, 0x00000100,
  1102. 0x3c2b4, 0xffffffff, 0x00000100,
  1103. 0x3c2b0, 0xffffffff, 0x00000100,
  1104. 0x3c270, 0xffffffff, 0x00000100,
  1105. 0x30800, 0xffffffff, 0xe0000000,
  1106. 0x3c020, 0xffffffff, 0x00010000,
  1107. 0x3c024, 0xffffffff, 0x00030002,
  1108. 0x3c028, 0xffffffff, 0x00040007,
  1109. 0x3c02c, 0xffffffff, 0x00060005,
  1110. 0x3c030, 0xffffffff, 0x00090008,
  1111. 0x3c034, 0xffffffff, 0x00010000,
  1112. 0x3c038, 0xffffffff, 0x00030002,
  1113. 0x3c03c, 0xffffffff, 0x00040007,
  1114. 0x3c040, 0xffffffff, 0x00060005,
  1115. 0x3c044, 0xffffffff, 0x00090008,
  1116. 0x3c048, 0xffffffff, 0x00010000,
  1117. 0x3c04c, 0xffffffff, 0x00030002,
  1118. 0x3c050, 0xffffffff, 0x00040007,
  1119. 0x3c054, 0xffffffff, 0x00060005,
  1120. 0x3c058, 0xffffffff, 0x00090008,
  1121. 0x3c05c, 0xffffffff, 0x00010000,
  1122. 0x3c060, 0xffffffff, 0x00030002,
  1123. 0x3c064, 0xffffffff, 0x00040007,
  1124. 0x3c068, 0xffffffff, 0x00060005,
  1125. 0x3c06c, 0xffffffff, 0x00090008,
  1126. 0x3c070, 0xffffffff, 0x00010000,
  1127. 0x3c074, 0xffffffff, 0x00030002,
  1128. 0x3c078, 0xffffffff, 0x00040007,
  1129. 0x3c07c, 0xffffffff, 0x00060005,
  1130. 0x3c080, 0xffffffff, 0x00090008,
  1131. 0x3c084, 0xffffffff, 0x00010000,
  1132. 0x3c088, 0xffffffff, 0x00030002,
  1133. 0x3c08c, 0xffffffff, 0x00040007,
  1134. 0x3c090, 0xffffffff, 0x00060005,
  1135. 0x3c094, 0xffffffff, 0x00090008,
  1136. 0x3c098, 0xffffffff, 0x00010000,
  1137. 0x3c09c, 0xffffffff, 0x00030002,
  1138. 0x3c0a0, 0xffffffff, 0x00040007,
  1139. 0x3c0a4, 0xffffffff, 0x00060005,
  1140. 0x3c0a8, 0xffffffff, 0x00090008,
  1141. 0x3c0ac, 0xffffffff, 0x00010000,
  1142. 0x3c0b0, 0xffffffff, 0x00030002,
  1143. 0x3c0b4, 0xffffffff, 0x00040007,
  1144. 0x3c0b8, 0xffffffff, 0x00060005,
  1145. 0x3c0bc, 0xffffffff, 0x00090008,
  1146. 0x3c000, 0xffffffff, 0x96e00200,
  1147. 0x8708, 0xffffffff, 0x00900100,
  1148. 0xc424, 0xffffffff, 0x0020003f,
  1149. 0x38, 0xffffffff, 0x0140001c,
  1150. 0x3c, 0x000f0000, 0x000f0000,
  1151. 0x220, 0xffffffff, 0xC060000C,
  1152. 0x224, 0xc0000fff, 0x00000100,
  1153. 0xf90, 0xffffffff, 0x00000100,
  1154. 0xf98, 0x00000101, 0x00000000,
  1155. 0x20a8, 0xffffffff, 0x00000104,
  1156. 0x55e4, 0xff000fff, 0x00000100,
  1157. 0x30cc, 0xc0000fff, 0x00000104,
  1158. 0xc1e4, 0x00000001, 0x00000001,
  1159. 0xd00c, 0xff000ff0, 0x00000100,
  1160. 0xd80c, 0xff000ff0, 0x00000100
  1161. };
  1162. static const u32 kalindi_golden_spm_registers[] =
  1163. {
  1164. 0x30800, 0xe0ffffff, 0xe0000000
  1165. };
  1166. static const u32 kalindi_golden_common_registers[] =
  1167. {
  1168. 0xc770, 0xffffffff, 0x00000800,
  1169. 0xc774, 0xffffffff, 0x00000800,
  1170. 0xc798, 0xffffffff, 0x00007fbf,
  1171. 0xc79c, 0xffffffff, 0x00007faf
  1172. };
  1173. static const u32 kalindi_golden_registers[] =
  1174. {
  1175. 0x3c000, 0xffffdfff, 0x6e944040,
  1176. 0x55e4, 0xff607fff, 0xfc000100,
  1177. 0x3c220, 0xff000fff, 0x00000100,
  1178. 0x3c224, 0xff000fff, 0x00000100,
  1179. 0x3c200, 0xfffc0fff, 0x00000100,
  1180. 0x6ed8, 0x00010101, 0x00010000,
  1181. 0x9830, 0xffffffff, 0x00000000,
  1182. 0x9834, 0xf00fffff, 0x00000400,
  1183. 0x5bb0, 0x000000f0, 0x00000070,
  1184. 0x5bc0, 0xf0311fff, 0x80300000,
  1185. 0x98f8, 0x73773777, 0x12010001,
  1186. 0x98fc, 0xffffffff, 0x00000010,
  1187. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1188. 0x8030, 0x00001f0f, 0x0000100a,
  1189. 0x2f48, 0x73773777, 0x12010001,
  1190. 0x2408, 0x000fffff, 0x000c007f,
  1191. 0x8a14, 0xf000003f, 0x00000007,
  1192. 0x8b24, 0x3fff3fff, 0x00ffcfff,
  1193. 0x30a04, 0x0000ff0f, 0x00000000,
  1194. 0x28a4c, 0x07ffffff, 0x06000000,
  1195. 0x4d8, 0x00000fff, 0x00000100,
  1196. 0x3e78, 0x00000001, 0x00000002,
  1197. 0xc768, 0x00000008, 0x00000008,
  1198. 0x8c00, 0x000000ff, 0x00000003,
  1199. 0x214f8, 0x01ff01ff, 0x00000002,
  1200. 0x21498, 0x007ff800, 0x00200000,
  1201. 0x2015c, 0xffffffff, 0x00000f40,
  1202. 0x88c4, 0x001f3ae3, 0x00000082,
  1203. 0x88d4, 0x0000001f, 0x00000010,
  1204. 0x30934, 0xffffffff, 0x00000000
  1205. };
  1206. static const u32 kalindi_mgcg_cgcg_init[] =
  1207. {
  1208. 0xc420, 0xffffffff, 0xfffffffc,
  1209. 0x30800, 0xffffffff, 0xe0000000,
  1210. 0x3c2a0, 0xffffffff, 0x00000100,
  1211. 0x3c208, 0xffffffff, 0x00000100,
  1212. 0x3c2c0, 0xffffffff, 0x00000100,
  1213. 0x3c2c8, 0xffffffff, 0x00000100,
  1214. 0x3c2c4, 0xffffffff, 0x00000100,
  1215. 0x55e4, 0xffffffff, 0x00600100,
  1216. 0x3c280, 0xffffffff, 0x00000100,
  1217. 0x3c214, 0xffffffff, 0x06000100,
  1218. 0x3c220, 0xffffffff, 0x00000100,
  1219. 0x3c218, 0xffffffff, 0x06000100,
  1220. 0x3c204, 0xffffffff, 0x00000100,
  1221. 0x3c2e0, 0xffffffff, 0x00000100,
  1222. 0x3c224, 0xffffffff, 0x00000100,
  1223. 0x3c200, 0xffffffff, 0x00000100,
  1224. 0x3c230, 0xffffffff, 0x00000100,
  1225. 0x3c234, 0xffffffff, 0x00000100,
  1226. 0x3c250, 0xffffffff, 0x00000100,
  1227. 0x3c254, 0xffffffff, 0x00000100,
  1228. 0x3c258, 0xffffffff, 0x00000100,
  1229. 0x3c25c, 0xffffffff, 0x00000100,
  1230. 0x3c260, 0xffffffff, 0x00000100,
  1231. 0x3c27c, 0xffffffff, 0x00000100,
  1232. 0x3c278, 0xffffffff, 0x00000100,
  1233. 0x3c210, 0xffffffff, 0x06000100,
  1234. 0x3c290, 0xffffffff, 0x00000100,
  1235. 0x3c274, 0xffffffff, 0x00000100,
  1236. 0x3c2b4, 0xffffffff, 0x00000100,
  1237. 0x3c2b0, 0xffffffff, 0x00000100,
  1238. 0x3c270, 0xffffffff, 0x00000100,
  1239. 0x30800, 0xffffffff, 0xe0000000,
  1240. 0x3c020, 0xffffffff, 0x00010000,
  1241. 0x3c024, 0xffffffff, 0x00030002,
  1242. 0x3c028, 0xffffffff, 0x00040007,
  1243. 0x3c02c, 0xffffffff, 0x00060005,
  1244. 0x3c030, 0xffffffff, 0x00090008,
  1245. 0x3c034, 0xffffffff, 0x00010000,
  1246. 0x3c038, 0xffffffff, 0x00030002,
  1247. 0x3c03c, 0xffffffff, 0x00040007,
  1248. 0x3c040, 0xffffffff, 0x00060005,
  1249. 0x3c044, 0xffffffff, 0x00090008,
  1250. 0x3c000, 0xffffffff, 0x96e00200,
  1251. 0x8708, 0xffffffff, 0x00900100,
  1252. 0xc424, 0xffffffff, 0x0020003f,
  1253. 0x38, 0xffffffff, 0x0140001c,
  1254. 0x3c, 0x000f0000, 0x000f0000,
  1255. 0x220, 0xffffffff, 0xC060000C,
  1256. 0x224, 0xc0000fff, 0x00000100,
  1257. 0x20a8, 0xffffffff, 0x00000104,
  1258. 0x55e4, 0xff000fff, 0x00000100,
  1259. 0x30cc, 0xc0000fff, 0x00000104,
  1260. 0xc1e4, 0x00000001, 0x00000001,
  1261. 0xd00c, 0xff000ff0, 0x00000100,
  1262. 0xd80c, 0xff000ff0, 0x00000100
  1263. };
  1264. static void cik_init_golden_registers(struct radeon_device *rdev)
  1265. {
  1266. switch (rdev->family) {
  1267. case CHIP_BONAIRE:
  1268. radeon_program_register_sequence(rdev,
  1269. bonaire_mgcg_cgcg_init,
  1270. (const u32)ARRAY_SIZE(bonaire_mgcg_cgcg_init));
  1271. radeon_program_register_sequence(rdev,
  1272. bonaire_golden_registers,
  1273. (const u32)ARRAY_SIZE(bonaire_golden_registers));
  1274. radeon_program_register_sequence(rdev,
  1275. bonaire_golden_common_registers,
  1276. (const u32)ARRAY_SIZE(bonaire_golden_common_registers));
  1277. radeon_program_register_sequence(rdev,
  1278. bonaire_golden_spm_registers,
  1279. (const u32)ARRAY_SIZE(bonaire_golden_spm_registers));
  1280. break;
  1281. case CHIP_KABINI:
  1282. radeon_program_register_sequence(rdev,
  1283. kalindi_mgcg_cgcg_init,
  1284. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1285. radeon_program_register_sequence(rdev,
  1286. kalindi_golden_registers,
  1287. (const u32)ARRAY_SIZE(kalindi_golden_registers));
  1288. radeon_program_register_sequence(rdev,
  1289. kalindi_golden_common_registers,
  1290. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1291. radeon_program_register_sequence(rdev,
  1292. kalindi_golden_spm_registers,
  1293. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1294. break;
  1295. case CHIP_KAVERI:
  1296. radeon_program_register_sequence(rdev,
  1297. spectre_mgcg_cgcg_init,
  1298. (const u32)ARRAY_SIZE(spectre_mgcg_cgcg_init));
  1299. radeon_program_register_sequence(rdev,
  1300. spectre_golden_registers,
  1301. (const u32)ARRAY_SIZE(spectre_golden_registers));
  1302. radeon_program_register_sequence(rdev,
  1303. spectre_golden_common_registers,
  1304. (const u32)ARRAY_SIZE(spectre_golden_common_registers));
  1305. radeon_program_register_sequence(rdev,
  1306. spectre_golden_spm_registers,
  1307. (const u32)ARRAY_SIZE(spectre_golden_spm_registers));
  1308. break;
  1309. default:
  1310. break;
  1311. }
  1312. }
  1313. /**
  1314. * cik_get_xclk - get the xclk
  1315. *
  1316. * @rdev: radeon_device pointer
  1317. *
  1318. * Returns the reference clock used by the gfx engine
  1319. * (CIK).
  1320. */
  1321. u32 cik_get_xclk(struct radeon_device *rdev)
  1322. {
  1323. u32 reference_clock = rdev->clock.spll.reference_freq;
  1324. if (rdev->flags & RADEON_IS_IGP) {
  1325. if (RREG32_SMC(GENERAL_PWRMGT) & GPU_COUNTER_CLK)
  1326. return reference_clock / 2;
  1327. } else {
  1328. if (RREG32_SMC(CG_CLKPIN_CNTL) & XTALIN_DIVIDE)
  1329. return reference_clock / 4;
  1330. }
  1331. return reference_clock;
  1332. }
  1333. /**
  1334. * cik_mm_rdoorbell - read a doorbell dword
  1335. *
  1336. * @rdev: radeon_device pointer
  1337. * @offset: byte offset into the aperture
  1338. *
  1339. * Returns the value in the doorbell aperture at the
  1340. * requested offset (CIK).
  1341. */
  1342. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset)
  1343. {
  1344. if (offset < rdev->doorbell.size) {
  1345. return readl(((void __iomem *)rdev->doorbell.ptr) + offset);
  1346. } else {
  1347. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", offset);
  1348. return 0;
  1349. }
  1350. }
  1351. /**
  1352. * cik_mm_wdoorbell - write a doorbell dword
  1353. *
  1354. * @rdev: radeon_device pointer
  1355. * @offset: byte offset into the aperture
  1356. * @v: value to write
  1357. *
  1358. * Writes @v to the doorbell aperture at the
  1359. * requested offset (CIK).
  1360. */
  1361. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v)
  1362. {
  1363. if (offset < rdev->doorbell.size) {
  1364. writel(v, ((void __iomem *)rdev->doorbell.ptr) + offset);
  1365. } else {
  1366. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", offset);
  1367. }
  1368. }
  1369. #define BONAIRE_IO_MC_REGS_SIZE 36
  1370. static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
  1371. {
  1372. {0x00000070, 0x04400000},
  1373. {0x00000071, 0x80c01803},
  1374. {0x00000072, 0x00004004},
  1375. {0x00000073, 0x00000100},
  1376. {0x00000074, 0x00ff0000},
  1377. {0x00000075, 0x34000000},
  1378. {0x00000076, 0x08000014},
  1379. {0x00000077, 0x00cc08ec},
  1380. {0x00000078, 0x00000400},
  1381. {0x00000079, 0x00000000},
  1382. {0x0000007a, 0x04090000},
  1383. {0x0000007c, 0x00000000},
  1384. {0x0000007e, 0x4408a8e8},
  1385. {0x0000007f, 0x00000304},
  1386. {0x00000080, 0x00000000},
  1387. {0x00000082, 0x00000001},
  1388. {0x00000083, 0x00000002},
  1389. {0x00000084, 0xf3e4f400},
  1390. {0x00000085, 0x052024e3},
  1391. {0x00000087, 0x00000000},
  1392. {0x00000088, 0x01000000},
  1393. {0x0000008a, 0x1c0a0000},
  1394. {0x0000008b, 0xff010000},
  1395. {0x0000008d, 0xffffefff},
  1396. {0x0000008e, 0xfff3efff},
  1397. {0x0000008f, 0xfff3efbf},
  1398. {0x00000092, 0xf7ffffff},
  1399. {0x00000093, 0xffffff7f},
  1400. {0x00000095, 0x00101101},
  1401. {0x00000096, 0x00000fff},
  1402. {0x00000097, 0x00116fff},
  1403. {0x00000098, 0x60010000},
  1404. {0x00000099, 0x10010000},
  1405. {0x0000009a, 0x00006000},
  1406. {0x0000009b, 0x00001000},
  1407. {0x0000009f, 0x00b48000}
  1408. };
  1409. /**
  1410. * cik_srbm_select - select specific register instances
  1411. *
  1412. * @rdev: radeon_device pointer
  1413. * @me: selected ME (micro engine)
  1414. * @pipe: pipe
  1415. * @queue: queue
  1416. * @vmid: VMID
  1417. *
  1418. * Switches the currently active registers instances. Some
  1419. * registers are instanced per VMID, others are instanced per
  1420. * me/pipe/queue combination.
  1421. */
  1422. static void cik_srbm_select(struct radeon_device *rdev,
  1423. u32 me, u32 pipe, u32 queue, u32 vmid)
  1424. {
  1425. u32 srbm_gfx_cntl = (PIPEID(pipe & 0x3) |
  1426. MEID(me & 0x3) |
  1427. VMID(vmid & 0xf) |
  1428. QUEUEID(queue & 0x7));
  1429. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl);
  1430. }
  1431. /* ucode loading */
  1432. /**
  1433. * ci_mc_load_microcode - load MC ucode into the hw
  1434. *
  1435. * @rdev: radeon_device pointer
  1436. *
  1437. * Load the GDDR MC ucode into the hw (CIK).
  1438. * Returns 0 on success, error on failure.
  1439. */
  1440. static int ci_mc_load_microcode(struct radeon_device *rdev)
  1441. {
  1442. const __be32 *fw_data;
  1443. u32 running, blackout = 0;
  1444. u32 *io_mc_regs;
  1445. int i, ucode_size, regs_size;
  1446. if (!rdev->mc_fw)
  1447. return -EINVAL;
  1448. switch (rdev->family) {
  1449. case CHIP_BONAIRE:
  1450. default:
  1451. io_mc_regs = (u32 *)&bonaire_io_mc_regs;
  1452. ucode_size = CIK_MC_UCODE_SIZE;
  1453. regs_size = BONAIRE_IO_MC_REGS_SIZE;
  1454. break;
  1455. }
  1456. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  1457. if (running == 0) {
  1458. if (running) {
  1459. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1460. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  1461. }
  1462. /* reset the engine and set to writable */
  1463. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1464. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  1465. /* load mc io regs */
  1466. for (i = 0; i < regs_size; i++) {
  1467. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  1468. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  1469. }
  1470. /* load the MC ucode */
  1471. fw_data = (const __be32 *)rdev->mc_fw->data;
  1472. for (i = 0; i < ucode_size; i++)
  1473. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  1474. /* put the engine back into the active state */
  1475. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1476. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  1477. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  1478. /* wait for training to complete */
  1479. for (i = 0; i < rdev->usec_timeout; i++) {
  1480. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  1481. break;
  1482. udelay(1);
  1483. }
  1484. for (i = 0; i < rdev->usec_timeout; i++) {
  1485. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  1486. break;
  1487. udelay(1);
  1488. }
  1489. if (running)
  1490. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  1491. }
  1492. return 0;
  1493. }
  1494. /**
  1495. * cik_init_microcode - load ucode images from disk
  1496. *
  1497. * @rdev: radeon_device pointer
  1498. *
  1499. * Use the firmware interface to load the ucode images into
  1500. * the driver (not loaded into hw).
  1501. * Returns 0 on success, error on failure.
  1502. */
  1503. static int cik_init_microcode(struct radeon_device *rdev)
  1504. {
  1505. const char *chip_name;
  1506. size_t pfp_req_size, me_req_size, ce_req_size,
  1507. mec_req_size, rlc_req_size, mc_req_size,
  1508. sdma_req_size, smc_req_size;
  1509. char fw_name[30];
  1510. int err;
  1511. DRM_DEBUG("\n");
  1512. switch (rdev->family) {
  1513. case CHIP_BONAIRE:
  1514. chip_name = "BONAIRE";
  1515. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1516. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1517. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1518. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1519. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1520. mc_req_size = CIK_MC_UCODE_SIZE * 4;
  1521. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1522. smc_req_size = ALIGN(BONAIRE_SMC_UCODE_SIZE, 4);
  1523. break;
  1524. case CHIP_KAVERI:
  1525. chip_name = "KAVERI";
  1526. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1527. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1528. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1529. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1530. rlc_req_size = KV_RLC_UCODE_SIZE * 4;
  1531. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1532. break;
  1533. case CHIP_KABINI:
  1534. chip_name = "KABINI";
  1535. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1536. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1537. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1538. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1539. rlc_req_size = KB_RLC_UCODE_SIZE * 4;
  1540. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1541. break;
  1542. default: BUG();
  1543. }
  1544. DRM_INFO("Loading %s Microcode\n", chip_name);
  1545. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1546. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1547. if (err)
  1548. goto out;
  1549. if (rdev->pfp_fw->size != pfp_req_size) {
  1550. printk(KERN_ERR
  1551. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1552. rdev->pfp_fw->size, fw_name);
  1553. err = -EINVAL;
  1554. goto out;
  1555. }
  1556. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1557. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  1558. if (err)
  1559. goto out;
  1560. if (rdev->me_fw->size != me_req_size) {
  1561. printk(KERN_ERR
  1562. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1563. rdev->me_fw->size, fw_name);
  1564. err = -EINVAL;
  1565. }
  1566. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  1567. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  1568. if (err)
  1569. goto out;
  1570. if (rdev->ce_fw->size != ce_req_size) {
  1571. printk(KERN_ERR
  1572. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1573. rdev->ce_fw->size, fw_name);
  1574. err = -EINVAL;
  1575. }
  1576. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  1577. err = request_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  1578. if (err)
  1579. goto out;
  1580. if (rdev->mec_fw->size != mec_req_size) {
  1581. printk(KERN_ERR
  1582. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1583. rdev->mec_fw->size, fw_name);
  1584. err = -EINVAL;
  1585. }
  1586. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  1587. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  1588. if (err)
  1589. goto out;
  1590. if (rdev->rlc_fw->size != rlc_req_size) {
  1591. printk(KERN_ERR
  1592. "cik_rlc: Bogus length %zu in firmware \"%s\"\n",
  1593. rdev->rlc_fw->size, fw_name);
  1594. err = -EINVAL;
  1595. }
  1596. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  1597. err = request_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  1598. if (err)
  1599. goto out;
  1600. if (rdev->sdma_fw->size != sdma_req_size) {
  1601. printk(KERN_ERR
  1602. "cik_sdma: Bogus length %zu in firmware \"%s\"\n",
  1603. rdev->sdma_fw->size, fw_name);
  1604. err = -EINVAL;
  1605. }
  1606. /* No SMC, MC ucode on APUs */
  1607. if (!(rdev->flags & RADEON_IS_IGP)) {
  1608. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  1609. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  1610. if (err)
  1611. goto out;
  1612. if (rdev->mc_fw->size != mc_req_size) {
  1613. printk(KERN_ERR
  1614. "cik_mc: Bogus length %zu in firmware \"%s\"\n",
  1615. rdev->mc_fw->size, fw_name);
  1616. err = -EINVAL;
  1617. }
  1618. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  1619. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  1620. if (err) {
  1621. printk(KERN_ERR
  1622. "smc: error loading firmware \"%s\"\n",
  1623. fw_name);
  1624. release_firmware(rdev->smc_fw);
  1625. rdev->smc_fw = NULL;
  1626. } else if (rdev->smc_fw->size != smc_req_size) {
  1627. printk(KERN_ERR
  1628. "cik_smc: Bogus length %zu in firmware \"%s\"\n",
  1629. rdev->smc_fw->size, fw_name);
  1630. err = -EINVAL;
  1631. }
  1632. }
  1633. out:
  1634. if (err) {
  1635. if (err != -EINVAL)
  1636. printk(KERN_ERR
  1637. "cik_cp: Failed to load firmware \"%s\"\n",
  1638. fw_name);
  1639. release_firmware(rdev->pfp_fw);
  1640. rdev->pfp_fw = NULL;
  1641. release_firmware(rdev->me_fw);
  1642. rdev->me_fw = NULL;
  1643. release_firmware(rdev->ce_fw);
  1644. rdev->ce_fw = NULL;
  1645. release_firmware(rdev->rlc_fw);
  1646. rdev->rlc_fw = NULL;
  1647. release_firmware(rdev->mc_fw);
  1648. rdev->mc_fw = NULL;
  1649. release_firmware(rdev->smc_fw);
  1650. rdev->smc_fw = NULL;
  1651. }
  1652. return err;
  1653. }
  1654. /*
  1655. * Core functions
  1656. */
  1657. /**
  1658. * cik_tiling_mode_table_init - init the hw tiling table
  1659. *
  1660. * @rdev: radeon_device pointer
  1661. *
  1662. * Starting with SI, the tiling setup is done globally in a
  1663. * set of 32 tiling modes. Rather than selecting each set of
  1664. * parameters per surface as on older asics, we just select
  1665. * which index in the tiling table we want to use, and the
  1666. * surface uses those parameters (CIK).
  1667. */
  1668. static void cik_tiling_mode_table_init(struct radeon_device *rdev)
  1669. {
  1670. const u32 num_tile_mode_states = 32;
  1671. const u32 num_secondary_tile_mode_states = 16;
  1672. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  1673. u32 num_pipe_configs;
  1674. u32 num_rbs = rdev->config.cik.max_backends_per_se *
  1675. rdev->config.cik.max_shader_engines;
  1676. switch (rdev->config.cik.mem_row_size_in_kb) {
  1677. case 1:
  1678. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  1679. break;
  1680. case 2:
  1681. default:
  1682. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  1683. break;
  1684. case 4:
  1685. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  1686. break;
  1687. }
  1688. num_pipe_configs = rdev->config.cik.max_tile_pipes;
  1689. if (num_pipe_configs > 8)
  1690. num_pipe_configs = 8; /* ??? */
  1691. if (num_pipe_configs == 8) {
  1692. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1693. switch (reg_offset) {
  1694. case 0:
  1695. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1696. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1697. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1698. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1699. break;
  1700. case 1:
  1701. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1702. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1703. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1704. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1705. break;
  1706. case 2:
  1707. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1708. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1709. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1710. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1711. break;
  1712. case 3:
  1713. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1714. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1715. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1716. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1717. break;
  1718. case 4:
  1719. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1720. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1721. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1722. TILE_SPLIT(split_equal_to_row_size));
  1723. break;
  1724. case 5:
  1725. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1726. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1727. break;
  1728. case 6:
  1729. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1730. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1731. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1732. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1733. break;
  1734. case 7:
  1735. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1736. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1737. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1738. TILE_SPLIT(split_equal_to_row_size));
  1739. break;
  1740. case 8:
  1741. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1742. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1743. break;
  1744. case 9:
  1745. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1746. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1747. break;
  1748. case 10:
  1749. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1750. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1751. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1752. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1753. break;
  1754. case 11:
  1755. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1756. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1757. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1758. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1759. break;
  1760. case 12:
  1761. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1762. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1763. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1764. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1765. break;
  1766. case 13:
  1767. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1768. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1769. break;
  1770. case 14:
  1771. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1772. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1773. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1774. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1775. break;
  1776. case 16:
  1777. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1778. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1779. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1780. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1781. break;
  1782. case 17:
  1783. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1784. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1785. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1786. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1787. break;
  1788. case 27:
  1789. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1790. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1791. break;
  1792. case 28:
  1793. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1794. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1795. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1796. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1797. break;
  1798. case 29:
  1799. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1800. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1801. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1802. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1803. break;
  1804. case 30:
  1805. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1806. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1807. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1808. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1809. break;
  1810. default:
  1811. gb_tile_moden = 0;
  1812. break;
  1813. }
  1814. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  1815. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1816. }
  1817. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1818. switch (reg_offset) {
  1819. case 0:
  1820. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1821. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1822. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1823. NUM_BANKS(ADDR_SURF_16_BANK));
  1824. break;
  1825. case 1:
  1826. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1827. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1828. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1829. NUM_BANKS(ADDR_SURF_16_BANK));
  1830. break;
  1831. case 2:
  1832. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1833. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1834. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1835. NUM_BANKS(ADDR_SURF_16_BANK));
  1836. break;
  1837. case 3:
  1838. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1839. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1840. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1841. NUM_BANKS(ADDR_SURF_16_BANK));
  1842. break;
  1843. case 4:
  1844. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1845. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1846. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1847. NUM_BANKS(ADDR_SURF_8_BANK));
  1848. break;
  1849. case 5:
  1850. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1851. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1852. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1853. NUM_BANKS(ADDR_SURF_4_BANK));
  1854. break;
  1855. case 6:
  1856. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1857. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1858. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1859. NUM_BANKS(ADDR_SURF_2_BANK));
  1860. break;
  1861. case 8:
  1862. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1863. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1864. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1865. NUM_BANKS(ADDR_SURF_16_BANK));
  1866. break;
  1867. case 9:
  1868. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1869. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1870. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1871. NUM_BANKS(ADDR_SURF_16_BANK));
  1872. break;
  1873. case 10:
  1874. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1875. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1876. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1877. NUM_BANKS(ADDR_SURF_16_BANK));
  1878. break;
  1879. case 11:
  1880. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1881. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1882. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1883. NUM_BANKS(ADDR_SURF_16_BANK));
  1884. break;
  1885. case 12:
  1886. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1887. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1888. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1889. NUM_BANKS(ADDR_SURF_8_BANK));
  1890. break;
  1891. case 13:
  1892. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1893. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1894. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1895. NUM_BANKS(ADDR_SURF_4_BANK));
  1896. break;
  1897. case 14:
  1898. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1899. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1900. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1901. NUM_BANKS(ADDR_SURF_2_BANK));
  1902. break;
  1903. default:
  1904. gb_tile_moden = 0;
  1905. break;
  1906. }
  1907. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1908. }
  1909. } else if (num_pipe_configs == 4) {
  1910. if (num_rbs == 4) {
  1911. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1912. switch (reg_offset) {
  1913. case 0:
  1914. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1915. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1916. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1917. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1918. break;
  1919. case 1:
  1920. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1921. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1922. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1923. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1924. break;
  1925. case 2:
  1926. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1927. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1928. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1929. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1930. break;
  1931. case 3:
  1932. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1933. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1934. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1935. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1936. break;
  1937. case 4:
  1938. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1939. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1940. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1941. TILE_SPLIT(split_equal_to_row_size));
  1942. break;
  1943. case 5:
  1944. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1945. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1946. break;
  1947. case 6:
  1948. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1949. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1950. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1951. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1952. break;
  1953. case 7:
  1954. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1955. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1956. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1957. TILE_SPLIT(split_equal_to_row_size));
  1958. break;
  1959. case 8:
  1960. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1961. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  1962. break;
  1963. case 9:
  1964. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1965. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1966. break;
  1967. case 10:
  1968. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1969. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1970. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1971. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1972. break;
  1973. case 11:
  1974. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1975. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1976. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1977. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1978. break;
  1979. case 12:
  1980. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1981. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1982. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1983. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1984. break;
  1985. case 13:
  1986. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1987. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1988. break;
  1989. case 14:
  1990. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1991. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1992. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1993. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1994. break;
  1995. case 16:
  1996. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1997. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1998. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1999. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2000. break;
  2001. case 17:
  2002. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2003. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2004. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2005. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2006. break;
  2007. case 27:
  2008. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2009. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2010. break;
  2011. case 28:
  2012. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2013. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2014. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2015. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2016. break;
  2017. case 29:
  2018. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2019. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2020. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2021. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2022. break;
  2023. case 30:
  2024. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2025. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2026. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2027. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2028. break;
  2029. default:
  2030. gb_tile_moden = 0;
  2031. break;
  2032. }
  2033. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2034. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2035. }
  2036. } else if (num_rbs < 4) {
  2037. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2038. switch (reg_offset) {
  2039. case 0:
  2040. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2041. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2042. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2043. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2044. break;
  2045. case 1:
  2046. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2047. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2048. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2049. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2050. break;
  2051. case 2:
  2052. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2053. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2054. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2055. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2056. break;
  2057. case 3:
  2058. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2059. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2060. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2061. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2062. break;
  2063. case 4:
  2064. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2065. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2066. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2067. TILE_SPLIT(split_equal_to_row_size));
  2068. break;
  2069. case 5:
  2070. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2071. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2072. break;
  2073. case 6:
  2074. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2075. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2076. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2077. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2078. break;
  2079. case 7:
  2080. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2081. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2082. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2083. TILE_SPLIT(split_equal_to_row_size));
  2084. break;
  2085. case 8:
  2086. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2087. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  2088. break;
  2089. case 9:
  2090. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2091. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2092. break;
  2093. case 10:
  2094. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2095. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2096. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2097. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2098. break;
  2099. case 11:
  2100. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2101. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2102. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2103. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2104. break;
  2105. case 12:
  2106. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2107. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2108. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2109. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2110. break;
  2111. case 13:
  2112. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2113. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2114. break;
  2115. case 14:
  2116. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2117. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2118. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2120. break;
  2121. case 16:
  2122. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2123. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2124. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2125. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2126. break;
  2127. case 17:
  2128. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2129. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2130. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2131. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2132. break;
  2133. case 27:
  2134. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2135. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2136. break;
  2137. case 28:
  2138. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2139. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2140. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2141. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2142. break;
  2143. case 29:
  2144. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2145. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2146. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2147. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2148. break;
  2149. case 30:
  2150. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2151. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2152. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2153. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2154. break;
  2155. default:
  2156. gb_tile_moden = 0;
  2157. break;
  2158. }
  2159. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2160. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2161. }
  2162. }
  2163. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2164. switch (reg_offset) {
  2165. case 0:
  2166. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2167. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2168. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2169. NUM_BANKS(ADDR_SURF_16_BANK));
  2170. break;
  2171. case 1:
  2172. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2173. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2174. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2175. NUM_BANKS(ADDR_SURF_16_BANK));
  2176. break;
  2177. case 2:
  2178. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2179. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2180. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2181. NUM_BANKS(ADDR_SURF_16_BANK));
  2182. break;
  2183. case 3:
  2184. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2185. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2186. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2187. NUM_BANKS(ADDR_SURF_16_BANK));
  2188. break;
  2189. case 4:
  2190. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2191. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2192. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2193. NUM_BANKS(ADDR_SURF_16_BANK));
  2194. break;
  2195. case 5:
  2196. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2197. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2198. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2199. NUM_BANKS(ADDR_SURF_8_BANK));
  2200. break;
  2201. case 6:
  2202. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2203. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2204. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2205. NUM_BANKS(ADDR_SURF_4_BANK));
  2206. break;
  2207. case 8:
  2208. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2209. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2210. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2211. NUM_BANKS(ADDR_SURF_16_BANK));
  2212. break;
  2213. case 9:
  2214. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2215. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2216. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2217. NUM_BANKS(ADDR_SURF_16_BANK));
  2218. break;
  2219. case 10:
  2220. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2221. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2222. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2223. NUM_BANKS(ADDR_SURF_16_BANK));
  2224. break;
  2225. case 11:
  2226. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2227. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2228. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2229. NUM_BANKS(ADDR_SURF_16_BANK));
  2230. break;
  2231. case 12:
  2232. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2233. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2234. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2235. NUM_BANKS(ADDR_SURF_16_BANK));
  2236. break;
  2237. case 13:
  2238. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2239. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2240. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2241. NUM_BANKS(ADDR_SURF_8_BANK));
  2242. break;
  2243. case 14:
  2244. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2245. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2246. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2247. NUM_BANKS(ADDR_SURF_4_BANK));
  2248. break;
  2249. default:
  2250. gb_tile_moden = 0;
  2251. break;
  2252. }
  2253. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2254. }
  2255. } else if (num_pipe_configs == 2) {
  2256. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2257. switch (reg_offset) {
  2258. case 0:
  2259. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2260. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2261. PIPE_CONFIG(ADDR_SURF_P2) |
  2262. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2263. break;
  2264. case 1:
  2265. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2266. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2267. PIPE_CONFIG(ADDR_SURF_P2) |
  2268. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2269. break;
  2270. case 2:
  2271. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2272. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2273. PIPE_CONFIG(ADDR_SURF_P2) |
  2274. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2275. break;
  2276. case 3:
  2277. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2278. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2279. PIPE_CONFIG(ADDR_SURF_P2) |
  2280. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2281. break;
  2282. case 4:
  2283. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2284. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2285. PIPE_CONFIG(ADDR_SURF_P2) |
  2286. TILE_SPLIT(split_equal_to_row_size));
  2287. break;
  2288. case 5:
  2289. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2290. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2291. break;
  2292. case 6:
  2293. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2294. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2295. PIPE_CONFIG(ADDR_SURF_P2) |
  2296. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2297. break;
  2298. case 7:
  2299. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2300. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2301. PIPE_CONFIG(ADDR_SURF_P2) |
  2302. TILE_SPLIT(split_equal_to_row_size));
  2303. break;
  2304. case 8:
  2305. gb_tile_moden = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  2306. break;
  2307. case 9:
  2308. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2309. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2310. break;
  2311. case 10:
  2312. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2313. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2314. PIPE_CONFIG(ADDR_SURF_P2) |
  2315. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2316. break;
  2317. case 11:
  2318. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2319. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2320. PIPE_CONFIG(ADDR_SURF_P2) |
  2321. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2322. break;
  2323. case 12:
  2324. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2325. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2326. PIPE_CONFIG(ADDR_SURF_P2) |
  2327. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2328. break;
  2329. case 13:
  2330. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2331. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2332. break;
  2333. case 14:
  2334. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2335. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2336. PIPE_CONFIG(ADDR_SURF_P2) |
  2337. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2338. break;
  2339. case 16:
  2340. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2341. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2342. PIPE_CONFIG(ADDR_SURF_P2) |
  2343. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2344. break;
  2345. case 17:
  2346. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2347. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2348. PIPE_CONFIG(ADDR_SURF_P2) |
  2349. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2350. break;
  2351. case 27:
  2352. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2353. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2354. break;
  2355. case 28:
  2356. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2357. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2358. PIPE_CONFIG(ADDR_SURF_P2) |
  2359. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2360. break;
  2361. case 29:
  2362. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2363. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2364. PIPE_CONFIG(ADDR_SURF_P2) |
  2365. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2366. break;
  2367. case 30:
  2368. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2369. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2370. PIPE_CONFIG(ADDR_SURF_P2) |
  2371. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2372. break;
  2373. default:
  2374. gb_tile_moden = 0;
  2375. break;
  2376. }
  2377. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2378. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2379. }
  2380. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2381. switch (reg_offset) {
  2382. case 0:
  2383. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2384. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2385. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2386. NUM_BANKS(ADDR_SURF_16_BANK));
  2387. break;
  2388. case 1:
  2389. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2390. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2391. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2392. NUM_BANKS(ADDR_SURF_16_BANK));
  2393. break;
  2394. case 2:
  2395. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2396. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2397. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2398. NUM_BANKS(ADDR_SURF_16_BANK));
  2399. break;
  2400. case 3:
  2401. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2402. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2403. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2404. NUM_BANKS(ADDR_SURF_16_BANK));
  2405. break;
  2406. case 4:
  2407. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2408. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2409. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2410. NUM_BANKS(ADDR_SURF_16_BANK));
  2411. break;
  2412. case 5:
  2413. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2414. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2415. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2416. NUM_BANKS(ADDR_SURF_16_BANK));
  2417. break;
  2418. case 6:
  2419. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2420. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2421. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2422. NUM_BANKS(ADDR_SURF_8_BANK));
  2423. break;
  2424. case 8:
  2425. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2426. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2427. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2428. NUM_BANKS(ADDR_SURF_16_BANK));
  2429. break;
  2430. case 9:
  2431. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2432. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2433. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2434. NUM_BANKS(ADDR_SURF_16_BANK));
  2435. break;
  2436. case 10:
  2437. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2438. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2439. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2440. NUM_BANKS(ADDR_SURF_16_BANK));
  2441. break;
  2442. case 11:
  2443. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2444. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2445. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2446. NUM_BANKS(ADDR_SURF_16_BANK));
  2447. break;
  2448. case 12:
  2449. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2450. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2451. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2452. NUM_BANKS(ADDR_SURF_16_BANK));
  2453. break;
  2454. case 13:
  2455. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2456. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2457. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2458. NUM_BANKS(ADDR_SURF_16_BANK));
  2459. break;
  2460. case 14:
  2461. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2462. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2463. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2464. NUM_BANKS(ADDR_SURF_8_BANK));
  2465. break;
  2466. default:
  2467. gb_tile_moden = 0;
  2468. break;
  2469. }
  2470. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2471. }
  2472. } else
  2473. DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
  2474. }
  2475. /**
  2476. * cik_select_se_sh - select which SE, SH to address
  2477. *
  2478. * @rdev: radeon_device pointer
  2479. * @se_num: shader engine to address
  2480. * @sh_num: sh block to address
  2481. *
  2482. * Select which SE, SH combinations to address. Certain
  2483. * registers are instanced per SE or SH. 0xffffffff means
  2484. * broadcast to all SEs or SHs (CIK).
  2485. */
  2486. static void cik_select_se_sh(struct radeon_device *rdev,
  2487. u32 se_num, u32 sh_num)
  2488. {
  2489. u32 data = INSTANCE_BROADCAST_WRITES;
  2490. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  2491. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  2492. else if (se_num == 0xffffffff)
  2493. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  2494. else if (sh_num == 0xffffffff)
  2495. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  2496. else
  2497. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  2498. WREG32(GRBM_GFX_INDEX, data);
  2499. }
  2500. /**
  2501. * cik_create_bitmask - create a bitmask
  2502. *
  2503. * @bit_width: length of the mask
  2504. *
  2505. * create a variable length bit mask (CIK).
  2506. * Returns the bitmask.
  2507. */
  2508. static u32 cik_create_bitmask(u32 bit_width)
  2509. {
  2510. u32 i, mask = 0;
  2511. for (i = 0; i < bit_width; i++) {
  2512. mask <<= 1;
  2513. mask |= 1;
  2514. }
  2515. return mask;
  2516. }
  2517. /**
  2518. * cik_select_se_sh - select which SE, SH to address
  2519. *
  2520. * @rdev: radeon_device pointer
  2521. * @max_rb_num: max RBs (render backends) for the asic
  2522. * @se_num: number of SEs (shader engines) for the asic
  2523. * @sh_per_se: number of SH blocks per SE for the asic
  2524. *
  2525. * Calculates the bitmask of disabled RBs (CIK).
  2526. * Returns the disabled RB bitmask.
  2527. */
  2528. static u32 cik_get_rb_disabled(struct radeon_device *rdev,
  2529. u32 max_rb_num, u32 se_num,
  2530. u32 sh_per_se)
  2531. {
  2532. u32 data, mask;
  2533. data = RREG32(CC_RB_BACKEND_DISABLE);
  2534. if (data & 1)
  2535. data &= BACKEND_DISABLE_MASK;
  2536. else
  2537. data = 0;
  2538. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  2539. data >>= BACKEND_DISABLE_SHIFT;
  2540. mask = cik_create_bitmask(max_rb_num / se_num / sh_per_se);
  2541. return data & mask;
  2542. }
  2543. /**
  2544. * cik_setup_rb - setup the RBs on the asic
  2545. *
  2546. * @rdev: radeon_device pointer
  2547. * @se_num: number of SEs (shader engines) for the asic
  2548. * @sh_per_se: number of SH blocks per SE for the asic
  2549. * @max_rb_num: max RBs (render backends) for the asic
  2550. *
  2551. * Configures per-SE/SH RB registers (CIK).
  2552. */
  2553. static void cik_setup_rb(struct radeon_device *rdev,
  2554. u32 se_num, u32 sh_per_se,
  2555. u32 max_rb_num)
  2556. {
  2557. int i, j;
  2558. u32 data, mask;
  2559. u32 disabled_rbs = 0;
  2560. u32 enabled_rbs = 0;
  2561. for (i = 0; i < se_num; i++) {
  2562. for (j = 0; j < sh_per_se; j++) {
  2563. cik_select_se_sh(rdev, i, j);
  2564. data = cik_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se);
  2565. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  2566. }
  2567. }
  2568. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2569. mask = 1;
  2570. for (i = 0; i < max_rb_num; i++) {
  2571. if (!(disabled_rbs & mask))
  2572. enabled_rbs |= mask;
  2573. mask <<= 1;
  2574. }
  2575. for (i = 0; i < se_num; i++) {
  2576. cik_select_se_sh(rdev, i, 0xffffffff);
  2577. data = 0;
  2578. for (j = 0; j < sh_per_se; j++) {
  2579. switch (enabled_rbs & 3) {
  2580. case 1:
  2581. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  2582. break;
  2583. case 2:
  2584. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  2585. break;
  2586. case 3:
  2587. default:
  2588. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  2589. break;
  2590. }
  2591. enabled_rbs >>= 2;
  2592. }
  2593. WREG32(PA_SC_RASTER_CONFIG, data);
  2594. }
  2595. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2596. }
  2597. /**
  2598. * cik_gpu_init - setup the 3D engine
  2599. *
  2600. * @rdev: radeon_device pointer
  2601. *
  2602. * Configures the 3D engine and tiling configuration
  2603. * registers so that the 3D engine is usable.
  2604. */
  2605. static void cik_gpu_init(struct radeon_device *rdev)
  2606. {
  2607. u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
  2608. u32 mc_shared_chmap, mc_arb_ramcfg;
  2609. u32 hdp_host_path_cntl;
  2610. u32 tmp;
  2611. int i, j;
  2612. switch (rdev->family) {
  2613. case CHIP_BONAIRE:
  2614. rdev->config.cik.max_shader_engines = 2;
  2615. rdev->config.cik.max_tile_pipes = 4;
  2616. rdev->config.cik.max_cu_per_sh = 7;
  2617. rdev->config.cik.max_sh_per_se = 1;
  2618. rdev->config.cik.max_backends_per_se = 2;
  2619. rdev->config.cik.max_texture_channel_caches = 4;
  2620. rdev->config.cik.max_gprs = 256;
  2621. rdev->config.cik.max_gs_threads = 32;
  2622. rdev->config.cik.max_hw_contexts = 8;
  2623. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  2624. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  2625. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  2626. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  2627. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  2628. break;
  2629. case CHIP_KAVERI:
  2630. rdev->config.cik.max_shader_engines = 1;
  2631. rdev->config.cik.max_tile_pipes = 4;
  2632. if ((rdev->pdev->device == 0x1304) ||
  2633. (rdev->pdev->device == 0x1305) ||
  2634. (rdev->pdev->device == 0x130C) ||
  2635. (rdev->pdev->device == 0x130F) ||
  2636. (rdev->pdev->device == 0x1310) ||
  2637. (rdev->pdev->device == 0x1311) ||
  2638. (rdev->pdev->device == 0x131C)) {
  2639. rdev->config.cik.max_cu_per_sh = 8;
  2640. rdev->config.cik.max_backends_per_se = 2;
  2641. } else if ((rdev->pdev->device == 0x1309) ||
  2642. (rdev->pdev->device == 0x130A) ||
  2643. (rdev->pdev->device == 0x130D) ||
  2644. (rdev->pdev->device == 0x1313)) {
  2645. rdev->config.cik.max_cu_per_sh = 6;
  2646. rdev->config.cik.max_backends_per_se = 2;
  2647. } else if ((rdev->pdev->device == 0x1306) ||
  2648. (rdev->pdev->device == 0x1307) ||
  2649. (rdev->pdev->device == 0x130B) ||
  2650. (rdev->pdev->device == 0x130E) ||
  2651. (rdev->pdev->device == 0x1315) ||
  2652. (rdev->pdev->device == 0x131B)) {
  2653. rdev->config.cik.max_cu_per_sh = 4;
  2654. rdev->config.cik.max_backends_per_se = 1;
  2655. } else {
  2656. rdev->config.cik.max_cu_per_sh = 3;
  2657. rdev->config.cik.max_backends_per_se = 1;
  2658. }
  2659. rdev->config.cik.max_sh_per_se = 1;
  2660. rdev->config.cik.max_texture_channel_caches = 4;
  2661. rdev->config.cik.max_gprs = 256;
  2662. rdev->config.cik.max_gs_threads = 16;
  2663. rdev->config.cik.max_hw_contexts = 8;
  2664. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  2665. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  2666. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  2667. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  2668. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  2669. break;
  2670. case CHIP_KABINI:
  2671. default:
  2672. rdev->config.cik.max_shader_engines = 1;
  2673. rdev->config.cik.max_tile_pipes = 2;
  2674. rdev->config.cik.max_cu_per_sh = 2;
  2675. rdev->config.cik.max_sh_per_se = 1;
  2676. rdev->config.cik.max_backends_per_se = 1;
  2677. rdev->config.cik.max_texture_channel_caches = 2;
  2678. rdev->config.cik.max_gprs = 256;
  2679. rdev->config.cik.max_gs_threads = 16;
  2680. rdev->config.cik.max_hw_contexts = 8;
  2681. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  2682. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  2683. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  2684. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  2685. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  2686. break;
  2687. }
  2688. /* Initialize HDP */
  2689. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2690. WREG32((0x2c14 + j), 0x00000000);
  2691. WREG32((0x2c18 + j), 0x00000000);
  2692. WREG32((0x2c1c + j), 0x00000000);
  2693. WREG32((0x2c20 + j), 0x00000000);
  2694. WREG32((0x2c24 + j), 0x00000000);
  2695. }
  2696. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  2697. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  2698. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  2699. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  2700. rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
  2701. rdev->config.cik.mem_max_burst_length_bytes = 256;
  2702. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  2703. rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  2704. if (rdev->config.cik.mem_row_size_in_kb > 4)
  2705. rdev->config.cik.mem_row_size_in_kb = 4;
  2706. /* XXX use MC settings? */
  2707. rdev->config.cik.shader_engine_tile_size = 32;
  2708. rdev->config.cik.num_gpus = 1;
  2709. rdev->config.cik.multi_gpu_tile_size = 64;
  2710. /* fix up row size */
  2711. gb_addr_config &= ~ROW_SIZE_MASK;
  2712. switch (rdev->config.cik.mem_row_size_in_kb) {
  2713. case 1:
  2714. default:
  2715. gb_addr_config |= ROW_SIZE(0);
  2716. break;
  2717. case 2:
  2718. gb_addr_config |= ROW_SIZE(1);
  2719. break;
  2720. case 4:
  2721. gb_addr_config |= ROW_SIZE(2);
  2722. break;
  2723. }
  2724. /* setup tiling info dword. gb_addr_config is not adequate since it does
  2725. * not have bank info, so create a custom tiling dword.
  2726. * bits 3:0 num_pipes
  2727. * bits 7:4 num_banks
  2728. * bits 11:8 group_size
  2729. * bits 15:12 row_size
  2730. */
  2731. rdev->config.cik.tile_config = 0;
  2732. switch (rdev->config.cik.num_tile_pipes) {
  2733. case 1:
  2734. rdev->config.cik.tile_config |= (0 << 0);
  2735. break;
  2736. case 2:
  2737. rdev->config.cik.tile_config |= (1 << 0);
  2738. break;
  2739. case 4:
  2740. rdev->config.cik.tile_config |= (2 << 0);
  2741. break;
  2742. case 8:
  2743. default:
  2744. /* XXX what about 12? */
  2745. rdev->config.cik.tile_config |= (3 << 0);
  2746. break;
  2747. }
  2748. if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT)
  2749. rdev->config.cik.tile_config |= 1 << 4;
  2750. else
  2751. rdev->config.cik.tile_config |= 0 << 4;
  2752. rdev->config.cik.tile_config |=
  2753. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  2754. rdev->config.cik.tile_config |=
  2755. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  2756. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  2757. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  2758. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  2759. WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  2760. WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  2761. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  2762. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  2763. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  2764. cik_tiling_mode_table_init(rdev);
  2765. cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
  2766. rdev->config.cik.max_sh_per_se,
  2767. rdev->config.cik.max_backends_per_se);
  2768. /* set HW defaults for 3D engine */
  2769. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  2770. WREG32(SX_DEBUG_1, 0x20);
  2771. WREG32(TA_CNTL_AUX, 0x00010000);
  2772. tmp = RREG32(SPI_CONFIG_CNTL);
  2773. tmp |= 0x03000000;
  2774. WREG32(SPI_CONFIG_CNTL, tmp);
  2775. WREG32(SQ_CONFIG, 1);
  2776. WREG32(DB_DEBUG, 0);
  2777. tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
  2778. tmp |= 0x00000400;
  2779. WREG32(DB_DEBUG2, tmp);
  2780. tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
  2781. tmp |= 0x00020200;
  2782. WREG32(DB_DEBUG3, tmp);
  2783. tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
  2784. tmp |= 0x00018208;
  2785. WREG32(CB_HW_CONTROL, tmp);
  2786. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  2787. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
  2788. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
  2789. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
  2790. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
  2791. WREG32(VGT_NUM_INSTANCES, 1);
  2792. WREG32(CP_PERFMON_CNTL, 0);
  2793. WREG32(SQ_CONFIG, 0);
  2794. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  2795. FORCE_EOV_MAX_REZ_CNT(255)));
  2796. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  2797. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  2798. WREG32(VGT_GS_VERTEX_REUSE, 16);
  2799. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  2800. tmp = RREG32(HDP_MISC_CNTL);
  2801. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2802. WREG32(HDP_MISC_CNTL, tmp);
  2803. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2804. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2805. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2806. WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
  2807. udelay(50);
  2808. }
  2809. /*
  2810. * GPU scratch registers helpers function.
  2811. */
  2812. /**
  2813. * cik_scratch_init - setup driver info for CP scratch regs
  2814. *
  2815. * @rdev: radeon_device pointer
  2816. *
  2817. * Set up the number and offset of the CP scratch registers.
  2818. * NOTE: use of CP scratch registers is a legacy inferface and
  2819. * is not used by default on newer asics (r6xx+). On newer asics,
  2820. * memory buffers are used for fences rather than scratch regs.
  2821. */
  2822. static void cik_scratch_init(struct radeon_device *rdev)
  2823. {
  2824. int i;
  2825. rdev->scratch.num_reg = 7;
  2826. rdev->scratch.reg_base = SCRATCH_REG0;
  2827. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2828. rdev->scratch.free[i] = true;
  2829. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2830. }
  2831. }
  2832. /**
  2833. * cik_ring_test - basic gfx ring test
  2834. *
  2835. * @rdev: radeon_device pointer
  2836. * @ring: radeon_ring structure holding ring information
  2837. *
  2838. * Allocate a scratch register and write to it using the gfx ring (CIK).
  2839. * Provides a basic gfx ring test to verify that the ring is working.
  2840. * Used by cik_cp_gfx_resume();
  2841. * Returns 0 on success, error on failure.
  2842. */
  2843. int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2844. {
  2845. uint32_t scratch;
  2846. uint32_t tmp = 0;
  2847. unsigned i;
  2848. int r;
  2849. r = radeon_scratch_get(rdev, &scratch);
  2850. if (r) {
  2851. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2852. return r;
  2853. }
  2854. WREG32(scratch, 0xCAFEDEAD);
  2855. r = radeon_ring_lock(rdev, ring, 3);
  2856. if (r) {
  2857. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2858. radeon_scratch_free(rdev, scratch);
  2859. return r;
  2860. }
  2861. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2862. radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
  2863. radeon_ring_write(ring, 0xDEADBEEF);
  2864. radeon_ring_unlock_commit(rdev, ring);
  2865. for (i = 0; i < rdev->usec_timeout; i++) {
  2866. tmp = RREG32(scratch);
  2867. if (tmp == 0xDEADBEEF)
  2868. break;
  2869. DRM_UDELAY(1);
  2870. }
  2871. if (i < rdev->usec_timeout) {
  2872. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2873. } else {
  2874. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2875. ring->idx, scratch, tmp);
  2876. r = -EINVAL;
  2877. }
  2878. radeon_scratch_free(rdev, scratch);
  2879. return r;
  2880. }
  2881. /**
  2882. * cik_fence_gfx_ring_emit - emit a fence on the gfx ring
  2883. *
  2884. * @rdev: radeon_device pointer
  2885. * @fence: radeon fence object
  2886. *
  2887. * Emits a fence sequnce number on the gfx ring and flushes
  2888. * GPU caches.
  2889. */
  2890. void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
  2891. struct radeon_fence *fence)
  2892. {
  2893. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2894. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2895. /* EVENT_WRITE_EOP - flush caches, send int */
  2896. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2897. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2898. EOP_TC_ACTION_EN |
  2899. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2900. EVENT_INDEX(5)));
  2901. radeon_ring_write(ring, addr & 0xfffffffc);
  2902. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
  2903. radeon_ring_write(ring, fence->seq);
  2904. radeon_ring_write(ring, 0);
  2905. /* HDP flush */
  2906. /* We should be using the new WAIT_REG_MEM special op packet here
  2907. * but it causes the CP to hang
  2908. */
  2909. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2910. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2911. WRITE_DATA_DST_SEL(0)));
  2912. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2913. radeon_ring_write(ring, 0);
  2914. radeon_ring_write(ring, 0);
  2915. }
  2916. /**
  2917. * cik_fence_compute_ring_emit - emit a fence on the compute ring
  2918. *
  2919. * @rdev: radeon_device pointer
  2920. * @fence: radeon fence object
  2921. *
  2922. * Emits a fence sequnce number on the compute ring and flushes
  2923. * GPU caches.
  2924. */
  2925. void cik_fence_compute_ring_emit(struct radeon_device *rdev,
  2926. struct radeon_fence *fence)
  2927. {
  2928. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2929. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2930. /* RELEASE_MEM - flush caches, send int */
  2931. radeon_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  2932. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2933. EOP_TC_ACTION_EN |
  2934. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2935. EVENT_INDEX(5)));
  2936. radeon_ring_write(ring, DATA_SEL(1) | INT_SEL(2));
  2937. radeon_ring_write(ring, addr & 0xfffffffc);
  2938. radeon_ring_write(ring, upper_32_bits(addr));
  2939. radeon_ring_write(ring, fence->seq);
  2940. radeon_ring_write(ring, 0);
  2941. /* HDP flush */
  2942. /* We should be using the new WAIT_REG_MEM special op packet here
  2943. * but it causes the CP to hang
  2944. */
  2945. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2946. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2947. WRITE_DATA_DST_SEL(0)));
  2948. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2949. radeon_ring_write(ring, 0);
  2950. radeon_ring_write(ring, 0);
  2951. }
  2952. void cik_semaphore_ring_emit(struct radeon_device *rdev,
  2953. struct radeon_ring *ring,
  2954. struct radeon_semaphore *semaphore,
  2955. bool emit_wait)
  2956. {
  2957. uint64_t addr = semaphore->gpu_addr;
  2958. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2959. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2960. radeon_ring_write(ring, addr & 0xffffffff);
  2961. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  2962. }
  2963. /*
  2964. * IB stuff
  2965. */
  2966. /**
  2967. * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
  2968. *
  2969. * @rdev: radeon_device pointer
  2970. * @ib: radeon indirect buffer object
  2971. *
  2972. * Emits an DE (drawing engine) or CE (constant engine) IB
  2973. * on the gfx ring. IBs are usually generated by userspace
  2974. * acceleration drivers and submitted to the kernel for
  2975. * sheduling on the ring. This function schedules the IB
  2976. * on the gfx ring for execution by the GPU.
  2977. */
  2978. void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2979. {
  2980. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2981. u32 header, control = INDIRECT_BUFFER_VALID;
  2982. if (ib->is_const_ib) {
  2983. /* set switch buffer packet before const IB */
  2984. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2985. radeon_ring_write(ring, 0);
  2986. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2987. } else {
  2988. u32 next_rptr;
  2989. if (ring->rptr_save_reg) {
  2990. next_rptr = ring->wptr + 3 + 4;
  2991. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2992. radeon_ring_write(ring, ((ring->rptr_save_reg -
  2993. PACKET3_SET_UCONFIG_REG_START) >> 2));
  2994. radeon_ring_write(ring, next_rptr);
  2995. } else if (rdev->wb.enabled) {
  2996. next_rptr = ring->wptr + 5 + 4;
  2997. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2998. radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
  2999. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3000. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3001. radeon_ring_write(ring, next_rptr);
  3002. }
  3003. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3004. }
  3005. control |= ib->length_dw |
  3006. (ib->vm ? (ib->vm->id << 24) : 0);
  3007. radeon_ring_write(ring, header);
  3008. radeon_ring_write(ring,
  3009. #ifdef __BIG_ENDIAN
  3010. (2 << 0) |
  3011. #endif
  3012. (ib->gpu_addr & 0xFFFFFFFC));
  3013. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3014. radeon_ring_write(ring, control);
  3015. }
  3016. /**
  3017. * cik_ib_test - basic gfx ring IB test
  3018. *
  3019. * @rdev: radeon_device pointer
  3020. * @ring: radeon_ring structure holding ring information
  3021. *
  3022. * Allocate an IB and execute it on the gfx ring (CIK).
  3023. * Provides a basic gfx ring test to verify that IBs are working.
  3024. * Returns 0 on success, error on failure.
  3025. */
  3026. int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3027. {
  3028. struct radeon_ib ib;
  3029. uint32_t scratch;
  3030. uint32_t tmp = 0;
  3031. unsigned i;
  3032. int r;
  3033. r = radeon_scratch_get(rdev, &scratch);
  3034. if (r) {
  3035. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3036. return r;
  3037. }
  3038. WREG32(scratch, 0xCAFEDEAD);
  3039. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3040. if (r) {
  3041. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3042. return r;
  3043. }
  3044. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  3045. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
  3046. ib.ptr[2] = 0xDEADBEEF;
  3047. ib.length_dw = 3;
  3048. r = radeon_ib_schedule(rdev, &ib, NULL);
  3049. if (r) {
  3050. radeon_scratch_free(rdev, scratch);
  3051. radeon_ib_free(rdev, &ib);
  3052. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3053. return r;
  3054. }
  3055. r = radeon_fence_wait(ib.fence, false);
  3056. if (r) {
  3057. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3058. return r;
  3059. }
  3060. for (i = 0; i < rdev->usec_timeout; i++) {
  3061. tmp = RREG32(scratch);
  3062. if (tmp == 0xDEADBEEF)
  3063. break;
  3064. DRM_UDELAY(1);
  3065. }
  3066. if (i < rdev->usec_timeout) {
  3067. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3068. } else {
  3069. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3070. scratch, tmp);
  3071. r = -EINVAL;
  3072. }
  3073. radeon_scratch_free(rdev, scratch);
  3074. radeon_ib_free(rdev, &ib);
  3075. return r;
  3076. }
  3077. /*
  3078. * CP.
  3079. * On CIK, gfx and compute now have independant command processors.
  3080. *
  3081. * GFX
  3082. * Gfx consists of a single ring and can process both gfx jobs and
  3083. * compute jobs. The gfx CP consists of three microengines (ME):
  3084. * PFP - Pre-Fetch Parser
  3085. * ME - Micro Engine
  3086. * CE - Constant Engine
  3087. * The PFP and ME make up what is considered the Drawing Engine (DE).
  3088. * The CE is an asynchronous engine used for updating buffer desciptors
  3089. * used by the DE so that they can be loaded into cache in parallel
  3090. * while the DE is processing state update packets.
  3091. *
  3092. * Compute
  3093. * The compute CP consists of two microengines (ME):
  3094. * MEC1 - Compute MicroEngine 1
  3095. * MEC2 - Compute MicroEngine 2
  3096. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  3097. * The queues are exposed to userspace and are programmed directly
  3098. * by the compute runtime.
  3099. */
  3100. /**
  3101. * cik_cp_gfx_enable - enable/disable the gfx CP MEs
  3102. *
  3103. * @rdev: radeon_device pointer
  3104. * @enable: enable or disable the MEs
  3105. *
  3106. * Halts or unhalts the gfx MEs.
  3107. */
  3108. static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
  3109. {
  3110. if (enable)
  3111. WREG32(CP_ME_CNTL, 0);
  3112. else {
  3113. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  3114. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3115. }
  3116. udelay(50);
  3117. }
  3118. /**
  3119. * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
  3120. *
  3121. * @rdev: radeon_device pointer
  3122. *
  3123. * Loads the gfx PFP, ME, and CE ucode.
  3124. * Returns 0 for success, -EINVAL if the ucode is not available.
  3125. */
  3126. static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
  3127. {
  3128. const __be32 *fw_data;
  3129. int i;
  3130. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  3131. return -EINVAL;
  3132. cik_cp_gfx_enable(rdev, false);
  3133. /* PFP */
  3134. fw_data = (const __be32 *)rdev->pfp_fw->data;
  3135. WREG32(CP_PFP_UCODE_ADDR, 0);
  3136. for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
  3137. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  3138. WREG32(CP_PFP_UCODE_ADDR, 0);
  3139. /* CE */
  3140. fw_data = (const __be32 *)rdev->ce_fw->data;
  3141. WREG32(CP_CE_UCODE_ADDR, 0);
  3142. for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
  3143. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  3144. WREG32(CP_CE_UCODE_ADDR, 0);
  3145. /* ME */
  3146. fw_data = (const __be32 *)rdev->me_fw->data;
  3147. WREG32(CP_ME_RAM_WADDR, 0);
  3148. for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
  3149. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  3150. WREG32(CP_ME_RAM_WADDR, 0);
  3151. WREG32(CP_PFP_UCODE_ADDR, 0);
  3152. WREG32(CP_CE_UCODE_ADDR, 0);
  3153. WREG32(CP_ME_RAM_WADDR, 0);
  3154. WREG32(CP_ME_RAM_RADDR, 0);
  3155. return 0;
  3156. }
  3157. /**
  3158. * cik_cp_gfx_start - start the gfx ring
  3159. *
  3160. * @rdev: radeon_device pointer
  3161. *
  3162. * Enables the ring and loads the clear state context and other
  3163. * packets required to init the ring.
  3164. * Returns 0 for success, error for failure.
  3165. */
  3166. static int cik_cp_gfx_start(struct radeon_device *rdev)
  3167. {
  3168. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3169. int r, i;
  3170. /* init the CP */
  3171. WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
  3172. WREG32(CP_ENDIAN_SWAP, 0);
  3173. WREG32(CP_DEVICE_ID, 1);
  3174. cik_cp_gfx_enable(rdev, true);
  3175. r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
  3176. if (r) {
  3177. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3178. return r;
  3179. }
  3180. /* init the CE partitions. CE only used for gfx on CIK */
  3181. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3182. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3183. radeon_ring_write(ring, 0xc000);
  3184. radeon_ring_write(ring, 0xc000);
  3185. /* setup clear context state */
  3186. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3187. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3188. radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3189. radeon_ring_write(ring, 0x80000000);
  3190. radeon_ring_write(ring, 0x80000000);
  3191. for (i = 0; i < cik_default_size; i++)
  3192. radeon_ring_write(ring, cik_default_state[i]);
  3193. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3194. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3195. /* set clear context state */
  3196. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3197. radeon_ring_write(ring, 0);
  3198. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3199. radeon_ring_write(ring, 0x00000316);
  3200. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  3201. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  3202. radeon_ring_unlock_commit(rdev, ring);
  3203. return 0;
  3204. }
  3205. /**
  3206. * cik_cp_gfx_fini - stop the gfx ring
  3207. *
  3208. * @rdev: radeon_device pointer
  3209. *
  3210. * Stop the gfx ring and tear down the driver ring
  3211. * info.
  3212. */
  3213. static void cik_cp_gfx_fini(struct radeon_device *rdev)
  3214. {
  3215. cik_cp_gfx_enable(rdev, false);
  3216. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3217. }
  3218. /**
  3219. * cik_cp_gfx_resume - setup the gfx ring buffer registers
  3220. *
  3221. * @rdev: radeon_device pointer
  3222. *
  3223. * Program the location and size of the gfx ring buffer
  3224. * and test it to make sure it's working.
  3225. * Returns 0 for success, error for failure.
  3226. */
  3227. static int cik_cp_gfx_resume(struct radeon_device *rdev)
  3228. {
  3229. struct radeon_ring *ring;
  3230. u32 tmp;
  3231. u32 rb_bufsz;
  3232. u64 rb_addr;
  3233. int r;
  3234. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  3235. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  3236. /* Set the write pointer delay */
  3237. WREG32(CP_RB_WPTR_DELAY, 0);
  3238. /* set the RB to use vmid 0 */
  3239. WREG32(CP_RB_VMID, 0);
  3240. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  3241. /* ring 0 - compute and gfx */
  3242. /* Set ring buffer size */
  3243. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3244. rb_bufsz = order_base_2(ring->ring_size / 8);
  3245. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  3246. #ifdef __BIG_ENDIAN
  3247. tmp |= BUF_SWAP_32BIT;
  3248. #endif
  3249. WREG32(CP_RB0_CNTL, tmp);
  3250. /* Initialize the ring buffer's read and write pointers */
  3251. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  3252. ring->wptr = 0;
  3253. WREG32(CP_RB0_WPTR, ring->wptr);
  3254. /* set the wb address wether it's enabled or not */
  3255. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  3256. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  3257. /* scratch register shadowing is no longer supported */
  3258. WREG32(SCRATCH_UMSK, 0);
  3259. if (!rdev->wb.enabled)
  3260. tmp |= RB_NO_UPDATE;
  3261. mdelay(1);
  3262. WREG32(CP_RB0_CNTL, tmp);
  3263. rb_addr = ring->gpu_addr >> 8;
  3264. WREG32(CP_RB0_BASE, rb_addr);
  3265. WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3266. ring->rptr = RREG32(CP_RB0_RPTR);
  3267. /* start the ring */
  3268. cik_cp_gfx_start(rdev);
  3269. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  3270. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3271. if (r) {
  3272. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3273. return r;
  3274. }
  3275. return 0;
  3276. }
  3277. u32 cik_compute_ring_get_rptr(struct radeon_device *rdev,
  3278. struct radeon_ring *ring)
  3279. {
  3280. u32 rptr;
  3281. if (rdev->wb.enabled) {
  3282. rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
  3283. } else {
  3284. mutex_lock(&rdev->srbm_mutex);
  3285. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3286. rptr = RREG32(CP_HQD_PQ_RPTR);
  3287. cik_srbm_select(rdev, 0, 0, 0, 0);
  3288. mutex_unlock(&rdev->srbm_mutex);
  3289. }
  3290. return rptr;
  3291. }
  3292. u32 cik_compute_ring_get_wptr(struct radeon_device *rdev,
  3293. struct radeon_ring *ring)
  3294. {
  3295. u32 wptr;
  3296. if (rdev->wb.enabled) {
  3297. wptr = le32_to_cpu(rdev->wb.wb[ring->wptr_offs/4]);
  3298. } else {
  3299. mutex_lock(&rdev->srbm_mutex);
  3300. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3301. wptr = RREG32(CP_HQD_PQ_WPTR);
  3302. cik_srbm_select(rdev, 0, 0, 0, 0);
  3303. mutex_unlock(&rdev->srbm_mutex);
  3304. }
  3305. return wptr;
  3306. }
  3307. void cik_compute_ring_set_wptr(struct radeon_device *rdev,
  3308. struct radeon_ring *ring)
  3309. {
  3310. rdev->wb.wb[ring->wptr_offs/4] = cpu_to_le32(ring->wptr);
  3311. WDOORBELL32(ring->doorbell_offset, ring->wptr);
  3312. }
  3313. /**
  3314. * cik_cp_compute_enable - enable/disable the compute CP MEs
  3315. *
  3316. * @rdev: radeon_device pointer
  3317. * @enable: enable or disable the MEs
  3318. *
  3319. * Halts or unhalts the compute MEs.
  3320. */
  3321. static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
  3322. {
  3323. if (enable)
  3324. WREG32(CP_MEC_CNTL, 0);
  3325. else
  3326. WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
  3327. udelay(50);
  3328. }
  3329. /**
  3330. * cik_cp_compute_load_microcode - load the compute CP ME ucode
  3331. *
  3332. * @rdev: radeon_device pointer
  3333. *
  3334. * Loads the compute MEC1&2 ucode.
  3335. * Returns 0 for success, -EINVAL if the ucode is not available.
  3336. */
  3337. static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
  3338. {
  3339. const __be32 *fw_data;
  3340. int i;
  3341. if (!rdev->mec_fw)
  3342. return -EINVAL;
  3343. cik_cp_compute_enable(rdev, false);
  3344. /* MEC1 */
  3345. fw_data = (const __be32 *)rdev->mec_fw->data;
  3346. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  3347. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  3348. WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
  3349. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  3350. if (rdev->family == CHIP_KAVERI) {
  3351. /* MEC2 */
  3352. fw_data = (const __be32 *)rdev->mec_fw->data;
  3353. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  3354. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  3355. WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
  3356. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  3357. }
  3358. return 0;
  3359. }
  3360. /**
  3361. * cik_cp_compute_start - start the compute queues
  3362. *
  3363. * @rdev: radeon_device pointer
  3364. *
  3365. * Enable the compute queues.
  3366. * Returns 0 for success, error for failure.
  3367. */
  3368. static int cik_cp_compute_start(struct radeon_device *rdev)
  3369. {
  3370. cik_cp_compute_enable(rdev, true);
  3371. return 0;
  3372. }
  3373. /**
  3374. * cik_cp_compute_fini - stop the compute queues
  3375. *
  3376. * @rdev: radeon_device pointer
  3377. *
  3378. * Stop the compute queues and tear down the driver queue
  3379. * info.
  3380. */
  3381. static void cik_cp_compute_fini(struct radeon_device *rdev)
  3382. {
  3383. int i, idx, r;
  3384. cik_cp_compute_enable(rdev, false);
  3385. for (i = 0; i < 2; i++) {
  3386. if (i == 0)
  3387. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  3388. else
  3389. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  3390. if (rdev->ring[idx].mqd_obj) {
  3391. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  3392. if (unlikely(r != 0))
  3393. dev_warn(rdev->dev, "(%d) reserve MQD bo failed\n", r);
  3394. radeon_bo_unpin(rdev->ring[idx].mqd_obj);
  3395. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  3396. radeon_bo_unref(&rdev->ring[idx].mqd_obj);
  3397. rdev->ring[idx].mqd_obj = NULL;
  3398. }
  3399. }
  3400. }
  3401. static void cik_mec_fini(struct radeon_device *rdev)
  3402. {
  3403. int r;
  3404. if (rdev->mec.hpd_eop_obj) {
  3405. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  3406. if (unlikely(r != 0))
  3407. dev_warn(rdev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  3408. radeon_bo_unpin(rdev->mec.hpd_eop_obj);
  3409. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  3410. radeon_bo_unref(&rdev->mec.hpd_eop_obj);
  3411. rdev->mec.hpd_eop_obj = NULL;
  3412. }
  3413. }
  3414. #define MEC_HPD_SIZE 2048
  3415. static int cik_mec_init(struct radeon_device *rdev)
  3416. {
  3417. int r;
  3418. u32 *hpd;
  3419. /*
  3420. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  3421. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  3422. */
  3423. if (rdev->family == CHIP_KAVERI)
  3424. rdev->mec.num_mec = 2;
  3425. else
  3426. rdev->mec.num_mec = 1;
  3427. rdev->mec.num_pipe = 4;
  3428. rdev->mec.num_queue = rdev->mec.num_mec * rdev->mec.num_pipe * 8;
  3429. if (rdev->mec.hpd_eop_obj == NULL) {
  3430. r = radeon_bo_create(rdev,
  3431. rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2,
  3432. PAGE_SIZE, true,
  3433. RADEON_GEM_DOMAIN_GTT, NULL,
  3434. &rdev->mec.hpd_eop_obj);
  3435. if (r) {
  3436. dev_warn(rdev->dev, "(%d) create HDP EOP bo failed\n", r);
  3437. return r;
  3438. }
  3439. }
  3440. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  3441. if (unlikely(r != 0)) {
  3442. cik_mec_fini(rdev);
  3443. return r;
  3444. }
  3445. r = radeon_bo_pin(rdev->mec.hpd_eop_obj, RADEON_GEM_DOMAIN_GTT,
  3446. &rdev->mec.hpd_eop_gpu_addr);
  3447. if (r) {
  3448. dev_warn(rdev->dev, "(%d) pin HDP EOP bo failed\n", r);
  3449. cik_mec_fini(rdev);
  3450. return r;
  3451. }
  3452. r = radeon_bo_kmap(rdev->mec.hpd_eop_obj, (void **)&hpd);
  3453. if (r) {
  3454. dev_warn(rdev->dev, "(%d) map HDP EOP bo failed\n", r);
  3455. cik_mec_fini(rdev);
  3456. return r;
  3457. }
  3458. /* clear memory. Not sure if this is required or not */
  3459. memset(hpd, 0, rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2);
  3460. radeon_bo_kunmap(rdev->mec.hpd_eop_obj);
  3461. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  3462. return 0;
  3463. }
  3464. struct hqd_registers
  3465. {
  3466. u32 cp_mqd_base_addr;
  3467. u32 cp_mqd_base_addr_hi;
  3468. u32 cp_hqd_active;
  3469. u32 cp_hqd_vmid;
  3470. u32 cp_hqd_persistent_state;
  3471. u32 cp_hqd_pipe_priority;
  3472. u32 cp_hqd_queue_priority;
  3473. u32 cp_hqd_quantum;
  3474. u32 cp_hqd_pq_base;
  3475. u32 cp_hqd_pq_base_hi;
  3476. u32 cp_hqd_pq_rptr;
  3477. u32 cp_hqd_pq_rptr_report_addr;
  3478. u32 cp_hqd_pq_rptr_report_addr_hi;
  3479. u32 cp_hqd_pq_wptr_poll_addr;
  3480. u32 cp_hqd_pq_wptr_poll_addr_hi;
  3481. u32 cp_hqd_pq_doorbell_control;
  3482. u32 cp_hqd_pq_wptr;
  3483. u32 cp_hqd_pq_control;
  3484. u32 cp_hqd_ib_base_addr;
  3485. u32 cp_hqd_ib_base_addr_hi;
  3486. u32 cp_hqd_ib_rptr;
  3487. u32 cp_hqd_ib_control;
  3488. u32 cp_hqd_iq_timer;
  3489. u32 cp_hqd_iq_rptr;
  3490. u32 cp_hqd_dequeue_request;
  3491. u32 cp_hqd_dma_offload;
  3492. u32 cp_hqd_sema_cmd;
  3493. u32 cp_hqd_msg_type;
  3494. u32 cp_hqd_atomic0_preop_lo;
  3495. u32 cp_hqd_atomic0_preop_hi;
  3496. u32 cp_hqd_atomic1_preop_lo;
  3497. u32 cp_hqd_atomic1_preop_hi;
  3498. u32 cp_hqd_hq_scheduler0;
  3499. u32 cp_hqd_hq_scheduler1;
  3500. u32 cp_mqd_control;
  3501. };
  3502. struct bonaire_mqd
  3503. {
  3504. u32 header;
  3505. u32 dispatch_initiator;
  3506. u32 dimensions[3];
  3507. u32 start_idx[3];
  3508. u32 num_threads[3];
  3509. u32 pipeline_stat_enable;
  3510. u32 perf_counter_enable;
  3511. u32 pgm[2];
  3512. u32 tba[2];
  3513. u32 tma[2];
  3514. u32 pgm_rsrc[2];
  3515. u32 vmid;
  3516. u32 resource_limits;
  3517. u32 static_thread_mgmt01[2];
  3518. u32 tmp_ring_size;
  3519. u32 static_thread_mgmt23[2];
  3520. u32 restart[3];
  3521. u32 thread_trace_enable;
  3522. u32 reserved1;
  3523. u32 user_data[16];
  3524. u32 vgtcs_invoke_count[2];
  3525. struct hqd_registers queue_state;
  3526. u32 dequeue_cntr;
  3527. u32 interrupt_queue[64];
  3528. };
  3529. /**
  3530. * cik_cp_compute_resume - setup the compute queue registers
  3531. *
  3532. * @rdev: radeon_device pointer
  3533. *
  3534. * Program the compute queues and test them to make sure they
  3535. * are working.
  3536. * Returns 0 for success, error for failure.
  3537. */
  3538. static int cik_cp_compute_resume(struct radeon_device *rdev)
  3539. {
  3540. int r, i, idx;
  3541. u32 tmp;
  3542. bool use_doorbell = true;
  3543. u64 hqd_gpu_addr;
  3544. u64 mqd_gpu_addr;
  3545. u64 eop_gpu_addr;
  3546. u64 wb_gpu_addr;
  3547. u32 *buf;
  3548. struct bonaire_mqd *mqd;
  3549. r = cik_cp_compute_start(rdev);
  3550. if (r)
  3551. return r;
  3552. /* fix up chicken bits */
  3553. tmp = RREG32(CP_CPF_DEBUG);
  3554. tmp |= (1 << 23);
  3555. WREG32(CP_CPF_DEBUG, tmp);
  3556. /* init the pipes */
  3557. mutex_lock(&rdev->srbm_mutex);
  3558. for (i = 0; i < (rdev->mec.num_pipe * rdev->mec.num_mec); i++) {
  3559. int me = (i < 4) ? 1 : 2;
  3560. int pipe = (i < 4) ? i : (i - 4);
  3561. eop_gpu_addr = rdev->mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE * 2);
  3562. cik_srbm_select(rdev, me, pipe, 0, 0);
  3563. /* write the EOP addr */
  3564. WREG32(CP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  3565. WREG32(CP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  3566. /* set the VMID assigned */
  3567. WREG32(CP_HPD_EOP_VMID, 0);
  3568. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3569. tmp = RREG32(CP_HPD_EOP_CONTROL);
  3570. tmp &= ~EOP_SIZE_MASK;
  3571. tmp |= order_base_2(MEC_HPD_SIZE / 8);
  3572. WREG32(CP_HPD_EOP_CONTROL, tmp);
  3573. }
  3574. cik_srbm_select(rdev, 0, 0, 0, 0);
  3575. mutex_unlock(&rdev->srbm_mutex);
  3576. /* init the queues. Just two for now. */
  3577. for (i = 0; i < 2; i++) {
  3578. if (i == 0)
  3579. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  3580. else
  3581. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  3582. if (rdev->ring[idx].mqd_obj == NULL) {
  3583. r = radeon_bo_create(rdev,
  3584. sizeof(struct bonaire_mqd),
  3585. PAGE_SIZE, true,
  3586. RADEON_GEM_DOMAIN_GTT, NULL,
  3587. &rdev->ring[idx].mqd_obj);
  3588. if (r) {
  3589. dev_warn(rdev->dev, "(%d) create MQD bo failed\n", r);
  3590. return r;
  3591. }
  3592. }
  3593. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  3594. if (unlikely(r != 0)) {
  3595. cik_cp_compute_fini(rdev);
  3596. return r;
  3597. }
  3598. r = radeon_bo_pin(rdev->ring[idx].mqd_obj, RADEON_GEM_DOMAIN_GTT,
  3599. &mqd_gpu_addr);
  3600. if (r) {
  3601. dev_warn(rdev->dev, "(%d) pin MQD bo failed\n", r);
  3602. cik_cp_compute_fini(rdev);
  3603. return r;
  3604. }
  3605. r = radeon_bo_kmap(rdev->ring[idx].mqd_obj, (void **)&buf);
  3606. if (r) {
  3607. dev_warn(rdev->dev, "(%d) map MQD bo failed\n", r);
  3608. cik_cp_compute_fini(rdev);
  3609. return r;
  3610. }
  3611. /* doorbell offset */
  3612. rdev->ring[idx].doorbell_offset =
  3613. (rdev->ring[idx].doorbell_page_num * PAGE_SIZE) + 0;
  3614. /* init the mqd struct */
  3615. memset(buf, 0, sizeof(struct bonaire_mqd));
  3616. mqd = (struct bonaire_mqd *)buf;
  3617. mqd->header = 0xC0310800;
  3618. mqd->static_thread_mgmt01[0] = 0xffffffff;
  3619. mqd->static_thread_mgmt01[1] = 0xffffffff;
  3620. mqd->static_thread_mgmt23[0] = 0xffffffff;
  3621. mqd->static_thread_mgmt23[1] = 0xffffffff;
  3622. mutex_lock(&rdev->srbm_mutex);
  3623. cik_srbm_select(rdev, rdev->ring[idx].me,
  3624. rdev->ring[idx].pipe,
  3625. rdev->ring[idx].queue, 0);
  3626. /* disable wptr polling */
  3627. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  3628. tmp &= ~WPTR_POLL_EN;
  3629. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  3630. /* enable doorbell? */
  3631. mqd->queue_state.cp_hqd_pq_doorbell_control =
  3632. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  3633. if (use_doorbell)
  3634. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  3635. else
  3636. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_EN;
  3637. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  3638. mqd->queue_state.cp_hqd_pq_doorbell_control);
  3639. /* disable the queue if it's active */
  3640. mqd->queue_state.cp_hqd_dequeue_request = 0;
  3641. mqd->queue_state.cp_hqd_pq_rptr = 0;
  3642. mqd->queue_state.cp_hqd_pq_wptr= 0;
  3643. if (RREG32(CP_HQD_ACTIVE) & 1) {
  3644. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  3645. for (i = 0; i < rdev->usec_timeout; i++) {
  3646. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  3647. break;
  3648. udelay(1);
  3649. }
  3650. WREG32(CP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  3651. WREG32(CP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  3652. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  3653. }
  3654. /* set the pointer to the MQD */
  3655. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  3656. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3657. WREG32(CP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  3658. WREG32(CP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  3659. /* set MQD vmid to 0 */
  3660. mqd->queue_state.cp_mqd_control = RREG32(CP_MQD_CONTROL);
  3661. mqd->queue_state.cp_mqd_control &= ~MQD_VMID_MASK;
  3662. WREG32(CP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  3663. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3664. hqd_gpu_addr = rdev->ring[idx].gpu_addr >> 8;
  3665. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  3666. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3667. WREG32(CP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  3668. WREG32(CP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  3669. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3670. mqd->queue_state.cp_hqd_pq_control = RREG32(CP_HQD_PQ_CONTROL);
  3671. mqd->queue_state.cp_hqd_pq_control &=
  3672. ~(QUEUE_SIZE_MASK | RPTR_BLOCK_SIZE_MASK);
  3673. mqd->queue_state.cp_hqd_pq_control |=
  3674. order_base_2(rdev->ring[idx].ring_size / 8);
  3675. mqd->queue_state.cp_hqd_pq_control |=
  3676. (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8);
  3677. #ifdef __BIG_ENDIAN
  3678. mqd->queue_state.cp_hqd_pq_control |= BUF_SWAP_32BIT;
  3679. #endif
  3680. mqd->queue_state.cp_hqd_pq_control &=
  3681. ~(UNORD_DISPATCH | ROQ_PQ_IB_FLIP | PQ_VOLATILE);
  3682. mqd->queue_state.cp_hqd_pq_control |=
  3683. PRIV_STATE | KMD_QUEUE; /* assuming kernel queue control */
  3684. WREG32(CP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  3685. /* only used if CP_PQ_WPTR_POLL_CNTL.WPTR_POLL_EN=1 */
  3686. if (i == 0)
  3687. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP1_WPTR_OFFSET;
  3688. else
  3689. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP2_WPTR_OFFSET;
  3690. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  3691. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  3692. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  3693. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR_HI,
  3694. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  3695. /* set the wb address wether it's enabled or not */
  3696. if (i == 0)
  3697. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET;
  3698. else
  3699. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET;
  3700. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  3701. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  3702. upper_32_bits(wb_gpu_addr) & 0xffff;
  3703. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR,
  3704. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  3705. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  3706. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  3707. /* enable the doorbell if requested */
  3708. if (use_doorbell) {
  3709. mqd->queue_state.cp_hqd_pq_doorbell_control =
  3710. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  3711. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_OFFSET_MASK;
  3712. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  3713. DOORBELL_OFFSET(rdev->ring[idx].doorbell_offset / 4);
  3714. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  3715. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  3716. ~(DOORBELL_SOURCE | DOORBELL_HIT);
  3717. } else {
  3718. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  3719. }
  3720. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  3721. mqd->queue_state.cp_hqd_pq_doorbell_control);
  3722. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3723. rdev->ring[idx].wptr = 0;
  3724. mqd->queue_state.cp_hqd_pq_wptr = rdev->ring[idx].wptr;
  3725. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  3726. rdev->ring[idx].rptr = RREG32(CP_HQD_PQ_RPTR);
  3727. mqd->queue_state.cp_hqd_pq_rptr = rdev->ring[idx].rptr;
  3728. /* set the vmid for the queue */
  3729. mqd->queue_state.cp_hqd_vmid = 0;
  3730. WREG32(CP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  3731. /* activate the queue */
  3732. mqd->queue_state.cp_hqd_active = 1;
  3733. WREG32(CP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  3734. cik_srbm_select(rdev, 0, 0, 0, 0);
  3735. mutex_unlock(&rdev->srbm_mutex);
  3736. radeon_bo_kunmap(rdev->ring[idx].mqd_obj);
  3737. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  3738. rdev->ring[idx].ready = true;
  3739. r = radeon_ring_test(rdev, idx, &rdev->ring[idx]);
  3740. if (r)
  3741. rdev->ring[idx].ready = false;
  3742. }
  3743. return 0;
  3744. }
  3745. static void cik_cp_enable(struct radeon_device *rdev, bool enable)
  3746. {
  3747. cik_cp_gfx_enable(rdev, enable);
  3748. cik_cp_compute_enable(rdev, enable);
  3749. }
  3750. static int cik_cp_load_microcode(struct radeon_device *rdev)
  3751. {
  3752. int r;
  3753. r = cik_cp_gfx_load_microcode(rdev);
  3754. if (r)
  3755. return r;
  3756. r = cik_cp_compute_load_microcode(rdev);
  3757. if (r)
  3758. return r;
  3759. return 0;
  3760. }
  3761. static void cik_cp_fini(struct radeon_device *rdev)
  3762. {
  3763. cik_cp_gfx_fini(rdev);
  3764. cik_cp_compute_fini(rdev);
  3765. }
  3766. static int cik_cp_resume(struct radeon_device *rdev)
  3767. {
  3768. int r;
  3769. r = cik_cp_load_microcode(rdev);
  3770. if (r)
  3771. return r;
  3772. r = cik_cp_gfx_resume(rdev);
  3773. if (r)
  3774. return r;
  3775. r = cik_cp_compute_resume(rdev);
  3776. if (r)
  3777. return r;
  3778. return 0;
  3779. }
  3780. static void cik_print_gpu_status_regs(struct radeon_device *rdev)
  3781. {
  3782. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  3783. RREG32(GRBM_STATUS));
  3784. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  3785. RREG32(GRBM_STATUS2));
  3786. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  3787. RREG32(GRBM_STATUS_SE0));
  3788. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  3789. RREG32(GRBM_STATUS_SE1));
  3790. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  3791. RREG32(GRBM_STATUS_SE2));
  3792. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  3793. RREG32(GRBM_STATUS_SE3));
  3794. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  3795. RREG32(SRBM_STATUS));
  3796. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  3797. RREG32(SRBM_STATUS2));
  3798. dev_info(rdev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  3799. RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  3800. dev_info(rdev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  3801. RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  3802. dev_info(rdev->dev, " CP_STAT = 0x%08x\n", RREG32(CP_STAT));
  3803. dev_info(rdev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  3804. RREG32(CP_STALLED_STAT1));
  3805. dev_info(rdev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3806. RREG32(CP_STALLED_STAT2));
  3807. dev_info(rdev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3808. RREG32(CP_STALLED_STAT3));
  3809. dev_info(rdev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3810. RREG32(CP_CPF_BUSY_STAT));
  3811. dev_info(rdev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3812. RREG32(CP_CPF_STALLED_STAT1));
  3813. dev_info(rdev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(CP_CPF_STATUS));
  3814. dev_info(rdev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(CP_CPC_BUSY_STAT));
  3815. dev_info(rdev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3816. RREG32(CP_CPC_STALLED_STAT1));
  3817. dev_info(rdev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(CP_CPC_STATUS));
  3818. }
  3819. /**
  3820. * cik_gpu_check_soft_reset - check which blocks are busy
  3821. *
  3822. * @rdev: radeon_device pointer
  3823. *
  3824. * Check which blocks are busy and return the relevant reset
  3825. * mask to be used by cik_gpu_soft_reset().
  3826. * Returns a mask of the blocks to be reset.
  3827. */
  3828. u32 cik_gpu_check_soft_reset(struct radeon_device *rdev)
  3829. {
  3830. u32 reset_mask = 0;
  3831. u32 tmp;
  3832. /* GRBM_STATUS */
  3833. tmp = RREG32(GRBM_STATUS);
  3834. if (tmp & (PA_BUSY | SC_BUSY |
  3835. BCI_BUSY | SX_BUSY |
  3836. TA_BUSY | VGT_BUSY |
  3837. DB_BUSY | CB_BUSY |
  3838. GDS_BUSY | SPI_BUSY |
  3839. IA_BUSY | IA_BUSY_NO_DMA))
  3840. reset_mask |= RADEON_RESET_GFX;
  3841. if (tmp & (CP_BUSY | CP_COHERENCY_BUSY))
  3842. reset_mask |= RADEON_RESET_CP;
  3843. /* GRBM_STATUS2 */
  3844. tmp = RREG32(GRBM_STATUS2);
  3845. if (tmp & RLC_BUSY)
  3846. reset_mask |= RADEON_RESET_RLC;
  3847. /* SDMA0_STATUS_REG */
  3848. tmp = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  3849. if (!(tmp & SDMA_IDLE))
  3850. reset_mask |= RADEON_RESET_DMA;
  3851. /* SDMA1_STATUS_REG */
  3852. tmp = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  3853. if (!(tmp & SDMA_IDLE))
  3854. reset_mask |= RADEON_RESET_DMA1;
  3855. /* SRBM_STATUS2 */
  3856. tmp = RREG32(SRBM_STATUS2);
  3857. if (tmp & SDMA_BUSY)
  3858. reset_mask |= RADEON_RESET_DMA;
  3859. if (tmp & SDMA1_BUSY)
  3860. reset_mask |= RADEON_RESET_DMA1;
  3861. /* SRBM_STATUS */
  3862. tmp = RREG32(SRBM_STATUS);
  3863. if (tmp & IH_BUSY)
  3864. reset_mask |= RADEON_RESET_IH;
  3865. if (tmp & SEM_BUSY)
  3866. reset_mask |= RADEON_RESET_SEM;
  3867. if (tmp & GRBM_RQ_PENDING)
  3868. reset_mask |= RADEON_RESET_GRBM;
  3869. if (tmp & VMC_BUSY)
  3870. reset_mask |= RADEON_RESET_VMC;
  3871. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  3872. MCC_BUSY | MCD_BUSY))
  3873. reset_mask |= RADEON_RESET_MC;
  3874. if (evergreen_is_display_hung(rdev))
  3875. reset_mask |= RADEON_RESET_DISPLAY;
  3876. /* Skip MC reset as it's mostly likely not hung, just busy */
  3877. if (reset_mask & RADEON_RESET_MC) {
  3878. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  3879. reset_mask &= ~RADEON_RESET_MC;
  3880. }
  3881. return reset_mask;
  3882. }
  3883. /**
  3884. * cik_gpu_soft_reset - soft reset GPU
  3885. *
  3886. * @rdev: radeon_device pointer
  3887. * @reset_mask: mask of which blocks to reset
  3888. *
  3889. * Soft reset the blocks specified in @reset_mask.
  3890. */
  3891. static void cik_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  3892. {
  3893. struct evergreen_mc_save save;
  3894. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3895. u32 tmp;
  3896. if (reset_mask == 0)
  3897. return;
  3898. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  3899. cik_print_gpu_status_regs(rdev);
  3900. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3901. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3902. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3903. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3904. /* stop the rlc */
  3905. cik_rlc_stop(rdev);
  3906. /* Disable GFX parsing/prefetching */
  3907. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  3908. /* Disable MEC parsing/prefetching */
  3909. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  3910. if (reset_mask & RADEON_RESET_DMA) {
  3911. /* sdma0 */
  3912. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  3913. tmp |= SDMA_HALT;
  3914. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  3915. }
  3916. if (reset_mask & RADEON_RESET_DMA1) {
  3917. /* sdma1 */
  3918. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  3919. tmp |= SDMA_HALT;
  3920. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  3921. }
  3922. evergreen_mc_stop(rdev, &save);
  3923. if (evergreen_mc_wait_for_idle(rdev)) {
  3924. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3925. }
  3926. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP))
  3927. grbm_soft_reset = SOFT_RESET_CP | SOFT_RESET_GFX;
  3928. if (reset_mask & RADEON_RESET_CP) {
  3929. grbm_soft_reset |= SOFT_RESET_CP;
  3930. srbm_soft_reset |= SOFT_RESET_GRBM;
  3931. }
  3932. if (reset_mask & RADEON_RESET_DMA)
  3933. srbm_soft_reset |= SOFT_RESET_SDMA;
  3934. if (reset_mask & RADEON_RESET_DMA1)
  3935. srbm_soft_reset |= SOFT_RESET_SDMA1;
  3936. if (reset_mask & RADEON_RESET_DISPLAY)
  3937. srbm_soft_reset |= SOFT_RESET_DC;
  3938. if (reset_mask & RADEON_RESET_RLC)
  3939. grbm_soft_reset |= SOFT_RESET_RLC;
  3940. if (reset_mask & RADEON_RESET_SEM)
  3941. srbm_soft_reset |= SOFT_RESET_SEM;
  3942. if (reset_mask & RADEON_RESET_IH)
  3943. srbm_soft_reset |= SOFT_RESET_IH;
  3944. if (reset_mask & RADEON_RESET_GRBM)
  3945. srbm_soft_reset |= SOFT_RESET_GRBM;
  3946. if (reset_mask & RADEON_RESET_VMC)
  3947. srbm_soft_reset |= SOFT_RESET_VMC;
  3948. if (!(rdev->flags & RADEON_IS_IGP)) {
  3949. if (reset_mask & RADEON_RESET_MC)
  3950. srbm_soft_reset |= SOFT_RESET_MC;
  3951. }
  3952. if (grbm_soft_reset) {
  3953. tmp = RREG32(GRBM_SOFT_RESET);
  3954. tmp |= grbm_soft_reset;
  3955. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3956. WREG32(GRBM_SOFT_RESET, tmp);
  3957. tmp = RREG32(GRBM_SOFT_RESET);
  3958. udelay(50);
  3959. tmp &= ~grbm_soft_reset;
  3960. WREG32(GRBM_SOFT_RESET, tmp);
  3961. tmp = RREG32(GRBM_SOFT_RESET);
  3962. }
  3963. if (srbm_soft_reset) {
  3964. tmp = RREG32(SRBM_SOFT_RESET);
  3965. tmp |= srbm_soft_reset;
  3966. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3967. WREG32(SRBM_SOFT_RESET, tmp);
  3968. tmp = RREG32(SRBM_SOFT_RESET);
  3969. udelay(50);
  3970. tmp &= ~srbm_soft_reset;
  3971. WREG32(SRBM_SOFT_RESET, tmp);
  3972. tmp = RREG32(SRBM_SOFT_RESET);
  3973. }
  3974. /* Wait a little for things to settle down */
  3975. udelay(50);
  3976. evergreen_mc_resume(rdev, &save);
  3977. udelay(50);
  3978. cik_print_gpu_status_regs(rdev);
  3979. }
  3980. /**
  3981. * cik_asic_reset - soft reset GPU
  3982. *
  3983. * @rdev: radeon_device pointer
  3984. *
  3985. * Look up which blocks are hung and attempt
  3986. * to reset them.
  3987. * Returns 0 for success.
  3988. */
  3989. int cik_asic_reset(struct radeon_device *rdev)
  3990. {
  3991. u32 reset_mask;
  3992. reset_mask = cik_gpu_check_soft_reset(rdev);
  3993. if (reset_mask)
  3994. r600_set_bios_scratch_engine_hung(rdev, true);
  3995. cik_gpu_soft_reset(rdev, reset_mask);
  3996. reset_mask = cik_gpu_check_soft_reset(rdev);
  3997. if (!reset_mask)
  3998. r600_set_bios_scratch_engine_hung(rdev, false);
  3999. return 0;
  4000. }
  4001. /**
  4002. * cik_gfx_is_lockup - check if the 3D engine is locked up
  4003. *
  4004. * @rdev: radeon_device pointer
  4005. * @ring: radeon_ring structure holding ring information
  4006. *
  4007. * Check if the 3D engine is locked up (CIK).
  4008. * Returns true if the engine is locked, false if not.
  4009. */
  4010. bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  4011. {
  4012. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  4013. if (!(reset_mask & (RADEON_RESET_GFX |
  4014. RADEON_RESET_COMPUTE |
  4015. RADEON_RESET_CP))) {
  4016. radeon_ring_lockup_update(ring);
  4017. return false;
  4018. }
  4019. /* force CP activities */
  4020. radeon_ring_force_activity(rdev, ring);
  4021. return radeon_ring_test_lockup(rdev, ring);
  4022. }
  4023. /* MC */
  4024. /**
  4025. * cik_mc_program - program the GPU memory controller
  4026. *
  4027. * @rdev: radeon_device pointer
  4028. *
  4029. * Set the location of vram, gart, and AGP in the GPU's
  4030. * physical address space (CIK).
  4031. */
  4032. static void cik_mc_program(struct radeon_device *rdev)
  4033. {
  4034. struct evergreen_mc_save save;
  4035. u32 tmp;
  4036. int i, j;
  4037. /* Initialize HDP */
  4038. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  4039. WREG32((0x2c14 + j), 0x00000000);
  4040. WREG32((0x2c18 + j), 0x00000000);
  4041. WREG32((0x2c1c + j), 0x00000000);
  4042. WREG32((0x2c20 + j), 0x00000000);
  4043. WREG32((0x2c24 + j), 0x00000000);
  4044. }
  4045. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  4046. evergreen_mc_stop(rdev, &save);
  4047. if (radeon_mc_wait_for_idle(rdev)) {
  4048. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4049. }
  4050. /* Lockout access through VGA aperture*/
  4051. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  4052. /* Update configuration */
  4053. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  4054. rdev->mc.vram_start >> 12);
  4055. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  4056. rdev->mc.vram_end >> 12);
  4057. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  4058. rdev->vram_scratch.gpu_addr >> 12);
  4059. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  4060. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  4061. WREG32(MC_VM_FB_LOCATION, tmp);
  4062. /* XXX double check these! */
  4063. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  4064. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  4065. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  4066. WREG32(MC_VM_AGP_BASE, 0);
  4067. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  4068. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  4069. if (radeon_mc_wait_for_idle(rdev)) {
  4070. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4071. }
  4072. evergreen_mc_resume(rdev, &save);
  4073. /* we need to own VRAM, so turn off the VGA renderer here
  4074. * to stop it overwriting our objects */
  4075. rv515_vga_render_disable(rdev);
  4076. }
  4077. /**
  4078. * cik_mc_init - initialize the memory controller driver params
  4079. *
  4080. * @rdev: radeon_device pointer
  4081. *
  4082. * Look up the amount of vram, vram width, and decide how to place
  4083. * vram and gart within the GPU's physical address space (CIK).
  4084. * Returns 0 for success.
  4085. */
  4086. static int cik_mc_init(struct radeon_device *rdev)
  4087. {
  4088. u32 tmp;
  4089. int chansize, numchan;
  4090. /* Get VRAM informations */
  4091. rdev->mc.vram_is_ddr = true;
  4092. tmp = RREG32(MC_ARB_RAMCFG);
  4093. if (tmp & CHANSIZE_MASK) {
  4094. chansize = 64;
  4095. } else {
  4096. chansize = 32;
  4097. }
  4098. tmp = RREG32(MC_SHARED_CHMAP);
  4099. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  4100. case 0:
  4101. default:
  4102. numchan = 1;
  4103. break;
  4104. case 1:
  4105. numchan = 2;
  4106. break;
  4107. case 2:
  4108. numchan = 4;
  4109. break;
  4110. case 3:
  4111. numchan = 8;
  4112. break;
  4113. case 4:
  4114. numchan = 3;
  4115. break;
  4116. case 5:
  4117. numchan = 6;
  4118. break;
  4119. case 6:
  4120. numchan = 10;
  4121. break;
  4122. case 7:
  4123. numchan = 12;
  4124. break;
  4125. case 8:
  4126. numchan = 16;
  4127. break;
  4128. }
  4129. rdev->mc.vram_width = numchan * chansize;
  4130. /* Could aper size report 0 ? */
  4131. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  4132. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  4133. /* size in MB on si */
  4134. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  4135. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  4136. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  4137. si_vram_gtt_location(rdev, &rdev->mc);
  4138. radeon_update_bandwidth_info(rdev);
  4139. return 0;
  4140. }
  4141. /*
  4142. * GART
  4143. * VMID 0 is the physical GPU addresses as used by the kernel.
  4144. * VMIDs 1-15 are used for userspace clients and are handled
  4145. * by the radeon vm/hsa code.
  4146. */
  4147. /**
  4148. * cik_pcie_gart_tlb_flush - gart tlb flush callback
  4149. *
  4150. * @rdev: radeon_device pointer
  4151. *
  4152. * Flush the TLB for the VMID 0 page table (CIK).
  4153. */
  4154. void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
  4155. {
  4156. /* flush hdp cache */
  4157. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  4158. /* bits 0-15 are the VM contexts0-15 */
  4159. WREG32(VM_INVALIDATE_REQUEST, 0x1);
  4160. }
  4161. /**
  4162. * cik_pcie_gart_enable - gart enable
  4163. *
  4164. * @rdev: radeon_device pointer
  4165. *
  4166. * This sets up the TLBs, programs the page tables for VMID0,
  4167. * sets up the hw for VMIDs 1-15 which are allocated on
  4168. * demand, and sets up the global locations for the LDS, GDS,
  4169. * and GPUVM for FSA64 clients (CIK).
  4170. * Returns 0 for success, errors for failure.
  4171. */
  4172. static int cik_pcie_gart_enable(struct radeon_device *rdev)
  4173. {
  4174. int r, i;
  4175. if (rdev->gart.robj == NULL) {
  4176. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  4177. return -EINVAL;
  4178. }
  4179. r = radeon_gart_table_vram_pin(rdev);
  4180. if (r)
  4181. return r;
  4182. radeon_gart_restore(rdev);
  4183. /* Setup TLB control */
  4184. WREG32(MC_VM_MX_L1_TLB_CNTL,
  4185. (0xA << 7) |
  4186. ENABLE_L1_TLB |
  4187. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  4188. ENABLE_ADVANCED_DRIVER_MODEL |
  4189. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  4190. /* Setup L2 cache */
  4191. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  4192. ENABLE_L2_FRAGMENT_PROCESSING |
  4193. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  4194. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  4195. EFFECTIVE_L2_QUEUE_SIZE(7) |
  4196. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  4197. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  4198. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  4199. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  4200. /* setup context0 */
  4201. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  4202. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  4203. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  4204. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  4205. (u32)(rdev->dummy_page.addr >> 12));
  4206. WREG32(VM_CONTEXT0_CNTL2, 0);
  4207. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  4208. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  4209. WREG32(0x15D4, 0);
  4210. WREG32(0x15D8, 0);
  4211. WREG32(0x15DC, 0);
  4212. /* empty context1-15 */
  4213. /* FIXME start with 4G, once using 2 level pt switch to full
  4214. * vm size space
  4215. */
  4216. /* set vm size, must be a multiple of 4 */
  4217. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  4218. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  4219. for (i = 1; i < 16; i++) {
  4220. if (i < 8)
  4221. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  4222. rdev->gart.table_addr >> 12);
  4223. else
  4224. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  4225. rdev->gart.table_addr >> 12);
  4226. }
  4227. /* enable context1-15 */
  4228. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  4229. (u32)(rdev->dummy_page.addr >> 12));
  4230. WREG32(VM_CONTEXT1_CNTL2, 4);
  4231. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  4232. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4233. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  4234. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4235. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  4236. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4237. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  4238. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4239. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  4240. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4241. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  4242. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4243. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  4244. /* TC cache setup ??? */
  4245. WREG32(TC_CFG_L1_LOAD_POLICY0, 0);
  4246. WREG32(TC_CFG_L1_LOAD_POLICY1, 0);
  4247. WREG32(TC_CFG_L1_STORE_POLICY, 0);
  4248. WREG32(TC_CFG_L2_LOAD_POLICY0, 0);
  4249. WREG32(TC_CFG_L2_LOAD_POLICY1, 0);
  4250. WREG32(TC_CFG_L2_STORE_POLICY0, 0);
  4251. WREG32(TC_CFG_L2_STORE_POLICY1, 0);
  4252. WREG32(TC_CFG_L2_ATOMIC_POLICY, 0);
  4253. WREG32(TC_CFG_L1_VOLATILE, 0);
  4254. WREG32(TC_CFG_L2_VOLATILE, 0);
  4255. if (rdev->family == CHIP_KAVERI) {
  4256. u32 tmp = RREG32(CHUB_CONTROL);
  4257. tmp &= ~BYPASS_VM;
  4258. WREG32(CHUB_CONTROL, tmp);
  4259. }
  4260. /* XXX SH_MEM regs */
  4261. /* where to put LDS, scratch, GPUVM in FSA64 space */
  4262. mutex_lock(&rdev->srbm_mutex);
  4263. for (i = 0; i < 16; i++) {
  4264. cik_srbm_select(rdev, 0, 0, 0, i);
  4265. /* CP and shaders */
  4266. WREG32(SH_MEM_CONFIG, 0);
  4267. WREG32(SH_MEM_APE1_BASE, 1);
  4268. WREG32(SH_MEM_APE1_LIMIT, 0);
  4269. WREG32(SH_MEM_BASES, 0);
  4270. /* SDMA GFX */
  4271. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
  4272. WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
  4273. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
  4274. WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
  4275. /* XXX SDMA RLC - todo */
  4276. }
  4277. cik_srbm_select(rdev, 0, 0, 0, 0);
  4278. mutex_unlock(&rdev->srbm_mutex);
  4279. cik_pcie_gart_tlb_flush(rdev);
  4280. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  4281. (unsigned)(rdev->mc.gtt_size >> 20),
  4282. (unsigned long long)rdev->gart.table_addr);
  4283. rdev->gart.ready = true;
  4284. return 0;
  4285. }
  4286. /**
  4287. * cik_pcie_gart_disable - gart disable
  4288. *
  4289. * @rdev: radeon_device pointer
  4290. *
  4291. * This disables all VM page table (CIK).
  4292. */
  4293. static void cik_pcie_gart_disable(struct radeon_device *rdev)
  4294. {
  4295. /* Disable all tables */
  4296. WREG32(VM_CONTEXT0_CNTL, 0);
  4297. WREG32(VM_CONTEXT1_CNTL, 0);
  4298. /* Setup TLB control */
  4299. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  4300. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  4301. /* Setup L2 cache */
  4302. WREG32(VM_L2_CNTL,
  4303. ENABLE_L2_FRAGMENT_PROCESSING |
  4304. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  4305. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  4306. EFFECTIVE_L2_QUEUE_SIZE(7) |
  4307. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  4308. WREG32(VM_L2_CNTL2, 0);
  4309. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  4310. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  4311. radeon_gart_table_vram_unpin(rdev);
  4312. }
  4313. /**
  4314. * cik_pcie_gart_fini - vm fini callback
  4315. *
  4316. * @rdev: radeon_device pointer
  4317. *
  4318. * Tears down the driver GART/VM setup (CIK).
  4319. */
  4320. static void cik_pcie_gart_fini(struct radeon_device *rdev)
  4321. {
  4322. cik_pcie_gart_disable(rdev);
  4323. radeon_gart_table_vram_free(rdev);
  4324. radeon_gart_fini(rdev);
  4325. }
  4326. /* vm parser */
  4327. /**
  4328. * cik_ib_parse - vm ib_parse callback
  4329. *
  4330. * @rdev: radeon_device pointer
  4331. * @ib: indirect buffer pointer
  4332. *
  4333. * CIK uses hw IB checking so this is a nop (CIK).
  4334. */
  4335. int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  4336. {
  4337. return 0;
  4338. }
  4339. /*
  4340. * vm
  4341. * VMID 0 is the physical GPU addresses as used by the kernel.
  4342. * VMIDs 1-15 are used for userspace clients and are handled
  4343. * by the radeon vm/hsa code.
  4344. */
  4345. /**
  4346. * cik_vm_init - cik vm init callback
  4347. *
  4348. * @rdev: radeon_device pointer
  4349. *
  4350. * Inits cik specific vm parameters (number of VMs, base of vram for
  4351. * VMIDs 1-15) (CIK).
  4352. * Returns 0 for success.
  4353. */
  4354. int cik_vm_init(struct radeon_device *rdev)
  4355. {
  4356. /* number of VMs */
  4357. rdev->vm_manager.nvm = 16;
  4358. /* base offset of vram pages */
  4359. if (rdev->flags & RADEON_IS_IGP) {
  4360. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  4361. tmp <<= 22;
  4362. rdev->vm_manager.vram_base_offset = tmp;
  4363. } else
  4364. rdev->vm_manager.vram_base_offset = 0;
  4365. return 0;
  4366. }
  4367. /**
  4368. * cik_vm_fini - cik vm fini callback
  4369. *
  4370. * @rdev: radeon_device pointer
  4371. *
  4372. * Tear down any asic specific VM setup (CIK).
  4373. */
  4374. void cik_vm_fini(struct radeon_device *rdev)
  4375. {
  4376. }
  4377. /**
  4378. * cik_vm_decode_fault - print human readable fault info
  4379. *
  4380. * @rdev: radeon_device pointer
  4381. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  4382. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  4383. *
  4384. * Print human readable fault information (CIK).
  4385. */
  4386. static void cik_vm_decode_fault(struct radeon_device *rdev,
  4387. u32 status, u32 addr, u32 mc_client)
  4388. {
  4389. u32 mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  4390. u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
  4391. u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
  4392. char *block = (char *)&mc_client;
  4393. printk("VM fault (0x%02x, vmid %d) at page %u, %s from %s (%d)\n",
  4394. protections, vmid, addr,
  4395. (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
  4396. block, mc_id);
  4397. }
  4398. /**
  4399. * cik_vm_flush - cik vm flush using the CP
  4400. *
  4401. * @rdev: radeon_device pointer
  4402. *
  4403. * Update the page table base and flush the VM TLB
  4404. * using the CP (CIK).
  4405. */
  4406. void cik_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  4407. {
  4408. struct radeon_ring *ring = &rdev->ring[ridx];
  4409. if (vm == NULL)
  4410. return;
  4411. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4412. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4413. WRITE_DATA_DST_SEL(0)));
  4414. if (vm->id < 8) {
  4415. radeon_ring_write(ring,
  4416. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  4417. } else {
  4418. radeon_ring_write(ring,
  4419. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  4420. }
  4421. radeon_ring_write(ring, 0);
  4422. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  4423. /* update SH_MEM_* regs */
  4424. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4425. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4426. WRITE_DATA_DST_SEL(0)));
  4427. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4428. radeon_ring_write(ring, 0);
  4429. radeon_ring_write(ring, VMID(vm->id));
  4430. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  4431. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4432. WRITE_DATA_DST_SEL(0)));
  4433. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  4434. radeon_ring_write(ring, 0);
  4435. radeon_ring_write(ring, 0); /* SH_MEM_BASES */
  4436. radeon_ring_write(ring, 0); /* SH_MEM_CONFIG */
  4437. radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  4438. radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  4439. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4440. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4441. WRITE_DATA_DST_SEL(0)));
  4442. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4443. radeon_ring_write(ring, 0);
  4444. radeon_ring_write(ring, VMID(0));
  4445. /* HDP flush */
  4446. /* We should be using the WAIT_REG_MEM packet here like in
  4447. * cik_fence_ring_emit(), but it causes the CP to hang in this
  4448. * context...
  4449. */
  4450. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4451. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4452. WRITE_DATA_DST_SEL(0)));
  4453. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  4454. radeon_ring_write(ring, 0);
  4455. radeon_ring_write(ring, 0);
  4456. /* bits 0-15 are the VM contexts0-15 */
  4457. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4458. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4459. WRITE_DATA_DST_SEL(0)));
  4460. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  4461. radeon_ring_write(ring, 0);
  4462. radeon_ring_write(ring, 1 << vm->id);
  4463. /* compute doesn't have PFP */
  4464. if (ridx == RADEON_RING_TYPE_GFX_INDEX) {
  4465. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  4466. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4467. radeon_ring_write(ring, 0x0);
  4468. }
  4469. }
  4470. /**
  4471. * cik_vm_set_page - update the page tables using sDMA
  4472. *
  4473. * @rdev: radeon_device pointer
  4474. * @ib: indirect buffer to fill with commands
  4475. * @pe: addr of the page entry
  4476. * @addr: dst addr to write into pe
  4477. * @count: number of page entries to update
  4478. * @incr: increase next addr by incr bytes
  4479. * @flags: access flags
  4480. *
  4481. * Update the page tables using CP or sDMA (CIK).
  4482. */
  4483. void cik_vm_set_page(struct radeon_device *rdev,
  4484. struct radeon_ib *ib,
  4485. uint64_t pe,
  4486. uint64_t addr, unsigned count,
  4487. uint32_t incr, uint32_t flags)
  4488. {
  4489. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  4490. uint64_t value;
  4491. unsigned ndw;
  4492. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  4493. /* CP */
  4494. while (count) {
  4495. ndw = 2 + count * 2;
  4496. if (ndw > 0x3FFE)
  4497. ndw = 0x3FFE;
  4498. ib->ptr[ib->length_dw++] = PACKET3(PACKET3_WRITE_DATA, ndw);
  4499. ib->ptr[ib->length_dw++] = (WRITE_DATA_ENGINE_SEL(0) |
  4500. WRITE_DATA_DST_SEL(1));
  4501. ib->ptr[ib->length_dw++] = pe;
  4502. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  4503. for (; ndw > 2; ndw -= 2, --count, pe += 8) {
  4504. if (flags & RADEON_VM_PAGE_SYSTEM) {
  4505. value = radeon_vm_map_gart(rdev, addr);
  4506. value &= 0xFFFFFFFFFFFFF000ULL;
  4507. } else if (flags & RADEON_VM_PAGE_VALID) {
  4508. value = addr;
  4509. } else {
  4510. value = 0;
  4511. }
  4512. addr += incr;
  4513. value |= r600_flags;
  4514. ib->ptr[ib->length_dw++] = value;
  4515. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  4516. }
  4517. }
  4518. } else {
  4519. /* DMA */
  4520. cik_sdma_vm_set_page(rdev, ib, pe, addr, count, incr, flags);
  4521. }
  4522. }
  4523. /*
  4524. * RLC
  4525. * The RLC is a multi-purpose microengine that handles a
  4526. * variety of functions, the most important of which is
  4527. * the interrupt controller.
  4528. */
  4529. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  4530. bool enable)
  4531. {
  4532. u32 tmp = RREG32(CP_INT_CNTL_RING0);
  4533. if (enable)
  4534. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4535. else
  4536. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4537. WREG32(CP_INT_CNTL_RING0, tmp);
  4538. }
  4539. static void cik_enable_lbpw(struct radeon_device *rdev, bool enable)
  4540. {
  4541. u32 tmp;
  4542. tmp = RREG32(RLC_LB_CNTL);
  4543. if (enable)
  4544. tmp |= LOAD_BALANCE_ENABLE;
  4545. else
  4546. tmp &= ~LOAD_BALANCE_ENABLE;
  4547. WREG32(RLC_LB_CNTL, tmp);
  4548. }
  4549. static void cik_wait_for_rlc_serdes(struct radeon_device *rdev)
  4550. {
  4551. u32 i, j, k;
  4552. u32 mask;
  4553. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  4554. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  4555. cik_select_se_sh(rdev, i, j);
  4556. for (k = 0; k < rdev->usec_timeout; k++) {
  4557. if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
  4558. break;
  4559. udelay(1);
  4560. }
  4561. }
  4562. }
  4563. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4564. mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
  4565. for (k = 0; k < rdev->usec_timeout; k++) {
  4566. if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  4567. break;
  4568. udelay(1);
  4569. }
  4570. }
  4571. static void cik_update_rlc(struct radeon_device *rdev, u32 rlc)
  4572. {
  4573. u32 tmp;
  4574. tmp = RREG32(RLC_CNTL);
  4575. if (tmp != rlc)
  4576. WREG32(RLC_CNTL, rlc);
  4577. }
  4578. static u32 cik_halt_rlc(struct radeon_device *rdev)
  4579. {
  4580. u32 data, orig;
  4581. orig = data = RREG32(RLC_CNTL);
  4582. if (data & RLC_ENABLE) {
  4583. u32 i;
  4584. data &= ~RLC_ENABLE;
  4585. WREG32(RLC_CNTL, data);
  4586. for (i = 0; i < rdev->usec_timeout; i++) {
  4587. if ((RREG32(RLC_GPM_STAT) & RLC_GPM_BUSY) == 0)
  4588. break;
  4589. udelay(1);
  4590. }
  4591. cik_wait_for_rlc_serdes(rdev);
  4592. }
  4593. return orig;
  4594. }
  4595. void cik_enter_rlc_safe_mode(struct radeon_device *rdev)
  4596. {
  4597. u32 tmp, i, mask;
  4598. tmp = REQ | MESSAGE(MSG_ENTER_RLC_SAFE_MODE);
  4599. WREG32(RLC_GPR_REG2, tmp);
  4600. mask = GFX_POWER_STATUS | GFX_CLOCK_STATUS;
  4601. for (i = 0; i < rdev->usec_timeout; i++) {
  4602. if ((RREG32(RLC_GPM_STAT) & mask) == mask)
  4603. break;
  4604. udelay(1);
  4605. }
  4606. for (i = 0; i < rdev->usec_timeout; i++) {
  4607. if ((RREG32(RLC_GPR_REG2) & REQ) == 0)
  4608. break;
  4609. udelay(1);
  4610. }
  4611. }
  4612. void cik_exit_rlc_safe_mode(struct radeon_device *rdev)
  4613. {
  4614. u32 tmp;
  4615. tmp = REQ | MESSAGE(MSG_EXIT_RLC_SAFE_MODE);
  4616. WREG32(RLC_GPR_REG2, tmp);
  4617. }
  4618. /**
  4619. * cik_rlc_stop - stop the RLC ME
  4620. *
  4621. * @rdev: radeon_device pointer
  4622. *
  4623. * Halt the RLC ME (MicroEngine) (CIK).
  4624. */
  4625. static void cik_rlc_stop(struct radeon_device *rdev)
  4626. {
  4627. WREG32(RLC_CNTL, 0);
  4628. cik_enable_gui_idle_interrupt(rdev, false);
  4629. cik_wait_for_rlc_serdes(rdev);
  4630. }
  4631. /**
  4632. * cik_rlc_start - start the RLC ME
  4633. *
  4634. * @rdev: radeon_device pointer
  4635. *
  4636. * Unhalt the RLC ME (MicroEngine) (CIK).
  4637. */
  4638. static void cik_rlc_start(struct radeon_device *rdev)
  4639. {
  4640. WREG32(RLC_CNTL, RLC_ENABLE);
  4641. cik_enable_gui_idle_interrupt(rdev, true);
  4642. udelay(50);
  4643. }
  4644. /**
  4645. * cik_rlc_resume - setup the RLC hw
  4646. *
  4647. * @rdev: radeon_device pointer
  4648. *
  4649. * Initialize the RLC registers, load the ucode,
  4650. * and start the RLC (CIK).
  4651. * Returns 0 for success, -EINVAL if the ucode is not available.
  4652. */
  4653. static int cik_rlc_resume(struct radeon_device *rdev)
  4654. {
  4655. u32 i, size, tmp;
  4656. const __be32 *fw_data;
  4657. if (!rdev->rlc_fw)
  4658. return -EINVAL;
  4659. switch (rdev->family) {
  4660. case CHIP_BONAIRE:
  4661. default:
  4662. size = BONAIRE_RLC_UCODE_SIZE;
  4663. break;
  4664. case CHIP_KAVERI:
  4665. size = KV_RLC_UCODE_SIZE;
  4666. break;
  4667. case CHIP_KABINI:
  4668. size = KB_RLC_UCODE_SIZE;
  4669. break;
  4670. }
  4671. cik_rlc_stop(rdev);
  4672. /* disable CG */
  4673. tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  4674. WREG32(RLC_CGCG_CGLS_CTRL, tmp);
  4675. si_rlc_reset(rdev);
  4676. cik_init_pg(rdev);
  4677. cik_init_cg(rdev);
  4678. WREG32(RLC_LB_CNTR_INIT, 0);
  4679. WREG32(RLC_LB_CNTR_MAX, 0x00008000);
  4680. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4681. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  4682. WREG32(RLC_LB_PARAMS, 0x00600408);
  4683. WREG32(RLC_LB_CNTL, 0x80000004);
  4684. WREG32(RLC_MC_CNTL, 0);
  4685. WREG32(RLC_UCODE_CNTL, 0);
  4686. fw_data = (const __be32 *)rdev->rlc_fw->data;
  4687. WREG32(RLC_GPM_UCODE_ADDR, 0);
  4688. for (i = 0; i < size; i++)
  4689. WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
  4690. WREG32(RLC_GPM_UCODE_ADDR, 0);
  4691. /* XXX - find out what chips support lbpw */
  4692. cik_enable_lbpw(rdev, false);
  4693. if (rdev->family == CHIP_BONAIRE)
  4694. WREG32(RLC_DRIVER_DMA_STATUS, 0);
  4695. cik_rlc_start(rdev);
  4696. return 0;
  4697. }
  4698. static void cik_enable_cgcg(struct radeon_device *rdev, bool enable)
  4699. {
  4700. u32 data, orig, tmp, tmp2;
  4701. orig = data = RREG32(RLC_CGCG_CGLS_CTRL);
  4702. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGCG)) {
  4703. cik_enable_gui_idle_interrupt(rdev, true);
  4704. tmp = cik_halt_rlc(rdev);
  4705. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4706. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4707. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4708. tmp2 = BPM_ADDR_MASK | CGCG_OVERRIDE_0 | CGLS_ENABLE;
  4709. WREG32(RLC_SERDES_WR_CTRL, tmp2);
  4710. cik_update_rlc(rdev, tmp);
  4711. data |= CGCG_EN | CGLS_EN;
  4712. } else {
  4713. cik_enable_gui_idle_interrupt(rdev, false);
  4714. RREG32(CB_CGTT_SCLK_CTRL);
  4715. RREG32(CB_CGTT_SCLK_CTRL);
  4716. RREG32(CB_CGTT_SCLK_CTRL);
  4717. RREG32(CB_CGTT_SCLK_CTRL);
  4718. data &= ~(CGCG_EN | CGLS_EN);
  4719. }
  4720. if (orig != data)
  4721. WREG32(RLC_CGCG_CGLS_CTRL, data);
  4722. }
  4723. static void cik_enable_mgcg(struct radeon_device *rdev, bool enable)
  4724. {
  4725. u32 data, orig, tmp = 0;
  4726. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGCG)) {
  4727. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) {
  4728. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CP_LS) {
  4729. orig = data = RREG32(CP_MEM_SLP_CNTL);
  4730. data |= CP_MEM_LS_EN;
  4731. if (orig != data)
  4732. WREG32(CP_MEM_SLP_CNTL, data);
  4733. }
  4734. }
  4735. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  4736. data &= 0xfffffffd;
  4737. if (orig != data)
  4738. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  4739. tmp = cik_halt_rlc(rdev);
  4740. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4741. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4742. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4743. data = BPM_ADDR_MASK | MGCG_OVERRIDE_0;
  4744. WREG32(RLC_SERDES_WR_CTRL, data);
  4745. cik_update_rlc(rdev, tmp);
  4746. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS) {
  4747. orig = data = RREG32(CGTS_SM_CTRL_REG);
  4748. data &= ~SM_MODE_MASK;
  4749. data |= SM_MODE(0x2);
  4750. data |= SM_MODE_ENABLE;
  4751. data &= ~CGTS_OVERRIDE;
  4752. if ((rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) &&
  4753. (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS_LS))
  4754. data &= ~CGTS_LS_OVERRIDE;
  4755. data &= ~ON_MONITOR_ADD_MASK;
  4756. data |= ON_MONITOR_ADD_EN;
  4757. data |= ON_MONITOR_ADD(0x96);
  4758. if (orig != data)
  4759. WREG32(CGTS_SM_CTRL_REG, data);
  4760. }
  4761. } else {
  4762. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  4763. data |= 0x00000002;
  4764. if (orig != data)
  4765. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  4766. data = RREG32(RLC_MEM_SLP_CNTL);
  4767. if (data & RLC_MEM_LS_EN) {
  4768. data &= ~RLC_MEM_LS_EN;
  4769. WREG32(RLC_MEM_SLP_CNTL, data);
  4770. }
  4771. data = RREG32(CP_MEM_SLP_CNTL);
  4772. if (data & CP_MEM_LS_EN) {
  4773. data &= ~CP_MEM_LS_EN;
  4774. WREG32(CP_MEM_SLP_CNTL, data);
  4775. }
  4776. orig = data = RREG32(CGTS_SM_CTRL_REG);
  4777. data |= CGTS_OVERRIDE | CGTS_LS_OVERRIDE;
  4778. if (orig != data)
  4779. WREG32(CGTS_SM_CTRL_REG, data);
  4780. tmp = cik_halt_rlc(rdev);
  4781. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4782. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4783. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4784. data = BPM_ADDR_MASK | MGCG_OVERRIDE_1;
  4785. WREG32(RLC_SERDES_WR_CTRL, data);
  4786. cik_update_rlc(rdev, tmp);
  4787. }
  4788. }
  4789. static const u32 mc_cg_registers[] =
  4790. {
  4791. MC_HUB_MISC_HUB_CG,
  4792. MC_HUB_MISC_SIP_CG,
  4793. MC_HUB_MISC_VM_CG,
  4794. MC_XPB_CLK_GAT,
  4795. ATC_MISC_CG,
  4796. MC_CITF_MISC_WR_CG,
  4797. MC_CITF_MISC_RD_CG,
  4798. MC_CITF_MISC_VM_CG,
  4799. VM_L2_CG,
  4800. };
  4801. static void cik_enable_mc_ls(struct radeon_device *rdev,
  4802. bool enable)
  4803. {
  4804. int i;
  4805. u32 orig, data;
  4806. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  4807. orig = data = RREG32(mc_cg_registers[i]);
  4808. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_LS))
  4809. data |= MC_LS_ENABLE;
  4810. else
  4811. data &= ~MC_LS_ENABLE;
  4812. if (data != orig)
  4813. WREG32(mc_cg_registers[i], data);
  4814. }
  4815. }
  4816. static void cik_enable_mc_mgcg(struct radeon_device *rdev,
  4817. bool enable)
  4818. {
  4819. int i;
  4820. u32 orig, data;
  4821. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  4822. orig = data = RREG32(mc_cg_registers[i]);
  4823. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_MGCG))
  4824. data |= MC_CG_ENABLE;
  4825. else
  4826. data &= ~MC_CG_ENABLE;
  4827. if (data != orig)
  4828. WREG32(mc_cg_registers[i], data);
  4829. }
  4830. }
  4831. static void cik_enable_sdma_mgcg(struct radeon_device *rdev,
  4832. bool enable)
  4833. {
  4834. u32 orig, data;
  4835. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_MGCG)) {
  4836. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  4837. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  4838. } else {
  4839. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  4840. data |= 0xff000000;
  4841. if (data != orig)
  4842. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  4843. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  4844. data |= 0xff000000;
  4845. if (data != orig)
  4846. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  4847. }
  4848. }
  4849. static void cik_enable_sdma_mgls(struct radeon_device *rdev,
  4850. bool enable)
  4851. {
  4852. u32 orig, data;
  4853. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_LS)) {
  4854. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  4855. data |= 0x100;
  4856. if (orig != data)
  4857. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  4858. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  4859. data |= 0x100;
  4860. if (orig != data)
  4861. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  4862. } else {
  4863. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  4864. data &= ~0x100;
  4865. if (orig != data)
  4866. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  4867. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  4868. data &= ~0x100;
  4869. if (orig != data)
  4870. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  4871. }
  4872. }
  4873. static void cik_enable_uvd_mgcg(struct radeon_device *rdev,
  4874. bool enable)
  4875. {
  4876. u32 orig, data;
  4877. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_UVD_MGCG)) {
  4878. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  4879. data = 0xfff;
  4880. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  4881. orig = data = RREG32(UVD_CGC_CTRL);
  4882. data |= DCM;
  4883. if (orig != data)
  4884. WREG32(UVD_CGC_CTRL, data);
  4885. } else {
  4886. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  4887. data &= ~0xfff;
  4888. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  4889. orig = data = RREG32(UVD_CGC_CTRL);
  4890. data &= ~DCM;
  4891. if (orig != data)
  4892. WREG32(UVD_CGC_CTRL, data);
  4893. }
  4894. }
  4895. static void cik_enable_bif_mgls(struct radeon_device *rdev,
  4896. bool enable)
  4897. {
  4898. u32 orig, data;
  4899. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  4900. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_BIF_LS))
  4901. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN |
  4902. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN;
  4903. else
  4904. data &= ~(SLV_MEM_LS_EN | MST_MEM_LS_EN |
  4905. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN);
  4906. if (orig != data)
  4907. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  4908. }
  4909. static void cik_enable_hdp_mgcg(struct radeon_device *rdev,
  4910. bool enable)
  4911. {
  4912. u32 orig, data;
  4913. orig = data = RREG32(HDP_HOST_PATH_CNTL);
  4914. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_MGCG))
  4915. data &= ~CLOCK_GATING_DIS;
  4916. else
  4917. data |= CLOCK_GATING_DIS;
  4918. if (orig != data)
  4919. WREG32(HDP_HOST_PATH_CNTL, data);
  4920. }
  4921. static void cik_enable_hdp_ls(struct radeon_device *rdev,
  4922. bool enable)
  4923. {
  4924. u32 orig, data;
  4925. orig = data = RREG32(HDP_MEM_POWER_LS);
  4926. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_LS))
  4927. data |= HDP_LS_ENABLE;
  4928. else
  4929. data &= ~HDP_LS_ENABLE;
  4930. if (orig != data)
  4931. WREG32(HDP_MEM_POWER_LS, data);
  4932. }
  4933. void cik_update_cg(struct radeon_device *rdev,
  4934. u32 block, bool enable)
  4935. {
  4936. if (block & RADEON_CG_BLOCK_GFX) {
  4937. /* order matters! */
  4938. if (enable) {
  4939. cik_enable_mgcg(rdev, true);
  4940. cik_enable_cgcg(rdev, true);
  4941. } else {
  4942. cik_enable_cgcg(rdev, false);
  4943. cik_enable_mgcg(rdev, false);
  4944. }
  4945. }
  4946. if (block & RADEON_CG_BLOCK_MC) {
  4947. if (!(rdev->flags & RADEON_IS_IGP)) {
  4948. cik_enable_mc_mgcg(rdev, enable);
  4949. cik_enable_mc_ls(rdev, enable);
  4950. }
  4951. }
  4952. if (block & RADEON_CG_BLOCK_SDMA) {
  4953. cik_enable_sdma_mgcg(rdev, enable);
  4954. cik_enable_sdma_mgls(rdev, enable);
  4955. }
  4956. if (block & RADEON_CG_BLOCK_BIF) {
  4957. cik_enable_bif_mgls(rdev, enable);
  4958. }
  4959. if (block & RADEON_CG_BLOCK_UVD) {
  4960. if (rdev->has_uvd)
  4961. cik_enable_uvd_mgcg(rdev, enable);
  4962. }
  4963. if (block & RADEON_CG_BLOCK_HDP) {
  4964. cik_enable_hdp_mgcg(rdev, enable);
  4965. cik_enable_hdp_ls(rdev, enable);
  4966. }
  4967. }
  4968. static void cik_init_cg(struct radeon_device *rdev)
  4969. {
  4970. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, true);
  4971. if (rdev->has_uvd)
  4972. si_init_uvd_internal_cg(rdev);
  4973. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  4974. RADEON_CG_BLOCK_SDMA |
  4975. RADEON_CG_BLOCK_BIF |
  4976. RADEON_CG_BLOCK_UVD |
  4977. RADEON_CG_BLOCK_HDP), true);
  4978. }
  4979. static void cik_fini_cg(struct radeon_device *rdev)
  4980. {
  4981. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  4982. RADEON_CG_BLOCK_SDMA |
  4983. RADEON_CG_BLOCK_BIF |
  4984. RADEON_CG_BLOCK_UVD |
  4985. RADEON_CG_BLOCK_HDP), false);
  4986. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, false);
  4987. }
  4988. static void cik_enable_sck_slowdown_on_pu(struct radeon_device *rdev,
  4989. bool enable)
  4990. {
  4991. u32 data, orig;
  4992. orig = data = RREG32(RLC_PG_CNTL);
  4993. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  4994. data |= SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  4995. else
  4996. data &= ~SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  4997. if (orig != data)
  4998. WREG32(RLC_PG_CNTL, data);
  4999. }
  5000. static void cik_enable_sck_slowdown_on_pd(struct radeon_device *rdev,
  5001. bool enable)
  5002. {
  5003. u32 data, orig;
  5004. orig = data = RREG32(RLC_PG_CNTL);
  5005. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  5006. data |= SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  5007. else
  5008. data &= ~SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  5009. if (orig != data)
  5010. WREG32(RLC_PG_CNTL, data);
  5011. }
  5012. static void cik_enable_cp_pg(struct radeon_device *rdev, bool enable)
  5013. {
  5014. u32 data, orig;
  5015. orig = data = RREG32(RLC_PG_CNTL);
  5016. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_CP))
  5017. data &= ~DISABLE_CP_PG;
  5018. else
  5019. data |= DISABLE_CP_PG;
  5020. if (orig != data)
  5021. WREG32(RLC_PG_CNTL, data);
  5022. }
  5023. static void cik_enable_gds_pg(struct radeon_device *rdev, bool enable)
  5024. {
  5025. u32 data, orig;
  5026. orig = data = RREG32(RLC_PG_CNTL);
  5027. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GDS))
  5028. data &= ~DISABLE_GDS_PG;
  5029. else
  5030. data |= DISABLE_GDS_PG;
  5031. if (orig != data)
  5032. WREG32(RLC_PG_CNTL, data);
  5033. }
  5034. #define CP_ME_TABLE_SIZE 96
  5035. #define CP_ME_TABLE_OFFSET 2048
  5036. #define CP_MEC_TABLE_OFFSET 4096
  5037. void cik_init_cp_pg_table(struct radeon_device *rdev)
  5038. {
  5039. const __be32 *fw_data;
  5040. volatile u32 *dst_ptr;
  5041. int me, i, max_me = 4;
  5042. u32 bo_offset = 0;
  5043. u32 table_offset;
  5044. if (rdev->family == CHIP_KAVERI)
  5045. max_me = 5;
  5046. if (rdev->rlc.cp_table_ptr == NULL)
  5047. return;
  5048. /* write the cp table buffer */
  5049. dst_ptr = rdev->rlc.cp_table_ptr;
  5050. for (me = 0; me < max_me; me++) {
  5051. if (me == 0) {
  5052. fw_data = (const __be32 *)rdev->ce_fw->data;
  5053. table_offset = CP_ME_TABLE_OFFSET;
  5054. } else if (me == 1) {
  5055. fw_data = (const __be32 *)rdev->pfp_fw->data;
  5056. table_offset = CP_ME_TABLE_OFFSET;
  5057. } else if (me == 2) {
  5058. fw_data = (const __be32 *)rdev->me_fw->data;
  5059. table_offset = CP_ME_TABLE_OFFSET;
  5060. } else {
  5061. fw_data = (const __be32 *)rdev->mec_fw->data;
  5062. table_offset = CP_MEC_TABLE_OFFSET;
  5063. }
  5064. for (i = 0; i < CP_ME_TABLE_SIZE; i ++) {
  5065. dst_ptr[bo_offset + i] = be32_to_cpu(fw_data[table_offset + i]);
  5066. }
  5067. bo_offset += CP_ME_TABLE_SIZE;
  5068. }
  5069. }
  5070. static void cik_enable_gfx_cgpg(struct radeon_device *rdev,
  5071. bool enable)
  5072. {
  5073. u32 data, orig;
  5074. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_CG)) {
  5075. orig = data = RREG32(RLC_PG_CNTL);
  5076. data |= GFX_PG_ENABLE;
  5077. if (orig != data)
  5078. WREG32(RLC_PG_CNTL, data);
  5079. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5080. data |= AUTO_PG_EN;
  5081. if (orig != data)
  5082. WREG32(RLC_AUTO_PG_CTRL, data);
  5083. } else {
  5084. orig = data = RREG32(RLC_PG_CNTL);
  5085. data &= ~GFX_PG_ENABLE;
  5086. if (orig != data)
  5087. WREG32(RLC_PG_CNTL, data);
  5088. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5089. data &= ~AUTO_PG_EN;
  5090. if (orig != data)
  5091. WREG32(RLC_AUTO_PG_CTRL, data);
  5092. data = RREG32(DB_RENDER_CONTROL);
  5093. }
  5094. }
  5095. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh)
  5096. {
  5097. u32 mask = 0, tmp, tmp1;
  5098. int i;
  5099. cik_select_se_sh(rdev, se, sh);
  5100. tmp = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  5101. tmp1 = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  5102. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5103. tmp &= 0xffff0000;
  5104. tmp |= tmp1;
  5105. tmp >>= 16;
  5106. for (i = 0; i < rdev->config.cik.max_cu_per_sh; i ++) {
  5107. mask <<= 1;
  5108. mask |= 1;
  5109. }
  5110. return (~tmp) & mask;
  5111. }
  5112. static void cik_init_ao_cu_mask(struct radeon_device *rdev)
  5113. {
  5114. u32 i, j, k, active_cu_number = 0;
  5115. u32 mask, counter, cu_bitmap;
  5116. u32 tmp = 0;
  5117. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  5118. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  5119. mask = 1;
  5120. cu_bitmap = 0;
  5121. counter = 0;
  5122. for (k = 0; k < rdev->config.cik.max_cu_per_sh; k ++) {
  5123. if (cik_get_cu_active_bitmap(rdev, i, j) & mask) {
  5124. if (counter < 2)
  5125. cu_bitmap |= mask;
  5126. counter ++;
  5127. }
  5128. mask <<= 1;
  5129. }
  5130. active_cu_number += counter;
  5131. tmp |= (cu_bitmap << (i * 16 + j * 8));
  5132. }
  5133. }
  5134. WREG32(RLC_PG_AO_CU_MASK, tmp);
  5135. tmp = RREG32(RLC_MAX_PG_CU);
  5136. tmp &= ~MAX_PU_CU_MASK;
  5137. tmp |= MAX_PU_CU(active_cu_number);
  5138. WREG32(RLC_MAX_PG_CU, tmp);
  5139. }
  5140. static void cik_enable_gfx_static_mgpg(struct radeon_device *rdev,
  5141. bool enable)
  5142. {
  5143. u32 data, orig;
  5144. orig = data = RREG32(RLC_PG_CNTL);
  5145. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_SMG))
  5146. data |= STATIC_PER_CU_PG_ENABLE;
  5147. else
  5148. data &= ~STATIC_PER_CU_PG_ENABLE;
  5149. if (orig != data)
  5150. WREG32(RLC_PG_CNTL, data);
  5151. }
  5152. static void cik_enable_gfx_dynamic_mgpg(struct radeon_device *rdev,
  5153. bool enable)
  5154. {
  5155. u32 data, orig;
  5156. orig = data = RREG32(RLC_PG_CNTL);
  5157. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_DMG))
  5158. data |= DYN_PER_CU_PG_ENABLE;
  5159. else
  5160. data &= ~DYN_PER_CU_PG_ENABLE;
  5161. if (orig != data)
  5162. WREG32(RLC_PG_CNTL, data);
  5163. }
  5164. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  5165. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  5166. static void cik_init_gfx_cgpg(struct radeon_device *rdev)
  5167. {
  5168. u32 data, orig;
  5169. u32 i;
  5170. if (rdev->rlc.cs_data) {
  5171. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  5172. WREG32(RLC_GPM_SCRATCH_DATA, upper_32_bits(rdev->rlc.clear_state_gpu_addr));
  5173. WREG32(RLC_GPM_SCRATCH_DATA, lower_32_bits(rdev->rlc.clear_state_gpu_addr));
  5174. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.clear_state_size);
  5175. } else {
  5176. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  5177. for (i = 0; i < 3; i++)
  5178. WREG32(RLC_GPM_SCRATCH_DATA, 0);
  5179. }
  5180. if (rdev->rlc.reg_list) {
  5181. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  5182. for (i = 0; i < rdev->rlc.reg_list_size; i++)
  5183. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.reg_list[i]);
  5184. }
  5185. orig = data = RREG32(RLC_PG_CNTL);
  5186. data |= GFX_PG_SRC;
  5187. if (orig != data)
  5188. WREG32(RLC_PG_CNTL, data);
  5189. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  5190. WREG32(RLC_CP_TABLE_RESTORE, rdev->rlc.cp_table_gpu_addr >> 8);
  5191. data = RREG32(CP_RB_WPTR_POLL_CNTL);
  5192. data &= ~IDLE_POLL_COUNT_MASK;
  5193. data |= IDLE_POLL_COUNT(0x60);
  5194. WREG32(CP_RB_WPTR_POLL_CNTL, data);
  5195. data = 0x10101010;
  5196. WREG32(RLC_PG_DELAY, data);
  5197. data = RREG32(RLC_PG_DELAY_2);
  5198. data &= ~0xff;
  5199. data |= 0x3;
  5200. WREG32(RLC_PG_DELAY_2, data);
  5201. data = RREG32(RLC_AUTO_PG_CTRL);
  5202. data &= ~GRBM_REG_SGIT_MASK;
  5203. data |= GRBM_REG_SGIT(0x700);
  5204. WREG32(RLC_AUTO_PG_CTRL, data);
  5205. }
  5206. static void cik_update_gfx_pg(struct radeon_device *rdev, bool enable)
  5207. {
  5208. cik_enable_gfx_cgpg(rdev, enable);
  5209. cik_enable_gfx_static_mgpg(rdev, enable);
  5210. cik_enable_gfx_dynamic_mgpg(rdev, enable);
  5211. }
  5212. u32 cik_get_csb_size(struct radeon_device *rdev)
  5213. {
  5214. u32 count = 0;
  5215. const struct cs_section_def *sect = NULL;
  5216. const struct cs_extent_def *ext = NULL;
  5217. if (rdev->rlc.cs_data == NULL)
  5218. return 0;
  5219. /* begin clear state */
  5220. count += 2;
  5221. /* context control state */
  5222. count += 3;
  5223. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  5224. for (ext = sect->section; ext->extent != NULL; ++ext) {
  5225. if (sect->id == SECT_CONTEXT)
  5226. count += 2 + ext->reg_count;
  5227. else
  5228. return 0;
  5229. }
  5230. }
  5231. /* pa_sc_raster_config/pa_sc_raster_config1 */
  5232. count += 4;
  5233. /* end clear state */
  5234. count += 2;
  5235. /* clear state */
  5236. count += 2;
  5237. return count;
  5238. }
  5239. void cik_get_csb_buffer(struct radeon_device *rdev, volatile u32 *buffer)
  5240. {
  5241. u32 count = 0, i;
  5242. const struct cs_section_def *sect = NULL;
  5243. const struct cs_extent_def *ext = NULL;
  5244. if (rdev->rlc.cs_data == NULL)
  5245. return;
  5246. if (buffer == NULL)
  5247. return;
  5248. buffer[count++] = PACKET3(PACKET3_PREAMBLE_CNTL, 0);
  5249. buffer[count++] = PACKET3_PREAMBLE_BEGIN_CLEAR_STATE;
  5250. buffer[count++] = PACKET3(PACKET3_CONTEXT_CONTROL, 1);
  5251. buffer[count++] = 0x80000000;
  5252. buffer[count++] = 0x80000000;
  5253. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  5254. for (ext = sect->section; ext->extent != NULL; ++ext) {
  5255. if (sect->id == SECT_CONTEXT) {
  5256. buffer[count++] = PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count);
  5257. buffer[count++] = ext->reg_index - 0xa000;
  5258. for (i = 0; i < ext->reg_count; i++)
  5259. buffer[count++] = ext->extent[i];
  5260. } else {
  5261. return;
  5262. }
  5263. }
  5264. }
  5265. buffer[count++] = PACKET3(PACKET3_SET_CONTEXT_REG, 2);
  5266. buffer[count++] = PA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START;
  5267. switch (rdev->family) {
  5268. case CHIP_BONAIRE:
  5269. buffer[count++] = 0x16000012;
  5270. buffer[count++] = 0x00000000;
  5271. break;
  5272. case CHIP_KAVERI:
  5273. buffer[count++] = 0x00000000; /* XXX */
  5274. buffer[count++] = 0x00000000;
  5275. break;
  5276. case CHIP_KABINI:
  5277. buffer[count++] = 0x00000000; /* XXX */
  5278. buffer[count++] = 0x00000000;
  5279. break;
  5280. default:
  5281. buffer[count++] = 0x00000000;
  5282. buffer[count++] = 0x00000000;
  5283. break;
  5284. }
  5285. buffer[count++] = PACKET3(PACKET3_PREAMBLE_CNTL, 0);
  5286. buffer[count++] = PACKET3_PREAMBLE_END_CLEAR_STATE;
  5287. buffer[count++] = PACKET3(PACKET3_CLEAR_STATE, 0);
  5288. buffer[count++] = 0;
  5289. }
  5290. static void cik_init_pg(struct radeon_device *rdev)
  5291. {
  5292. if (rdev->pg_flags) {
  5293. cik_enable_sck_slowdown_on_pu(rdev, true);
  5294. cik_enable_sck_slowdown_on_pd(rdev, true);
  5295. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_CG) {
  5296. cik_init_gfx_cgpg(rdev);
  5297. cik_enable_cp_pg(rdev, true);
  5298. cik_enable_gds_pg(rdev, true);
  5299. }
  5300. cik_init_ao_cu_mask(rdev);
  5301. cik_update_gfx_pg(rdev, true);
  5302. }
  5303. }
  5304. static void cik_fini_pg(struct radeon_device *rdev)
  5305. {
  5306. if (rdev->pg_flags) {
  5307. cik_update_gfx_pg(rdev, false);
  5308. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_CG) {
  5309. cik_enable_cp_pg(rdev, false);
  5310. cik_enable_gds_pg(rdev, false);
  5311. }
  5312. }
  5313. }
  5314. /*
  5315. * Interrupts
  5316. * Starting with r6xx, interrupts are handled via a ring buffer.
  5317. * Ring buffers are areas of GPU accessible memory that the GPU
  5318. * writes interrupt vectors into and the host reads vectors out of.
  5319. * There is a rptr (read pointer) that determines where the
  5320. * host is currently reading, and a wptr (write pointer)
  5321. * which determines where the GPU has written. When the
  5322. * pointers are equal, the ring is idle. When the GPU
  5323. * writes vectors to the ring buffer, it increments the
  5324. * wptr. When there is an interrupt, the host then starts
  5325. * fetching commands and processing them until the pointers are
  5326. * equal again at which point it updates the rptr.
  5327. */
  5328. /**
  5329. * cik_enable_interrupts - Enable the interrupt ring buffer
  5330. *
  5331. * @rdev: radeon_device pointer
  5332. *
  5333. * Enable the interrupt ring buffer (CIK).
  5334. */
  5335. static void cik_enable_interrupts(struct radeon_device *rdev)
  5336. {
  5337. u32 ih_cntl = RREG32(IH_CNTL);
  5338. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  5339. ih_cntl |= ENABLE_INTR;
  5340. ih_rb_cntl |= IH_RB_ENABLE;
  5341. WREG32(IH_CNTL, ih_cntl);
  5342. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5343. rdev->ih.enabled = true;
  5344. }
  5345. /**
  5346. * cik_disable_interrupts - Disable the interrupt ring buffer
  5347. *
  5348. * @rdev: radeon_device pointer
  5349. *
  5350. * Disable the interrupt ring buffer (CIK).
  5351. */
  5352. static void cik_disable_interrupts(struct radeon_device *rdev)
  5353. {
  5354. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  5355. u32 ih_cntl = RREG32(IH_CNTL);
  5356. ih_rb_cntl &= ~IH_RB_ENABLE;
  5357. ih_cntl &= ~ENABLE_INTR;
  5358. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5359. WREG32(IH_CNTL, ih_cntl);
  5360. /* set rptr, wptr to 0 */
  5361. WREG32(IH_RB_RPTR, 0);
  5362. WREG32(IH_RB_WPTR, 0);
  5363. rdev->ih.enabled = false;
  5364. rdev->ih.rptr = 0;
  5365. }
  5366. /**
  5367. * cik_disable_interrupt_state - Disable all interrupt sources
  5368. *
  5369. * @rdev: radeon_device pointer
  5370. *
  5371. * Clear all interrupt enable bits used by the driver (CIK).
  5372. */
  5373. static void cik_disable_interrupt_state(struct radeon_device *rdev)
  5374. {
  5375. u32 tmp;
  5376. /* gfx ring */
  5377. WREG32(CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5378. /* sdma */
  5379. tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5380. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  5381. tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5382. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  5383. /* compute queues */
  5384. WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
  5385. WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
  5386. WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
  5387. WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
  5388. WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
  5389. WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
  5390. WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
  5391. WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
  5392. /* grbm */
  5393. WREG32(GRBM_INT_CNTL, 0);
  5394. /* vline/vblank, etc. */
  5395. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  5396. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  5397. if (rdev->num_crtc >= 4) {
  5398. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  5399. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  5400. }
  5401. if (rdev->num_crtc >= 6) {
  5402. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  5403. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  5404. }
  5405. /* dac hotplug */
  5406. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  5407. /* digital hotplug */
  5408. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5409. WREG32(DC_HPD1_INT_CONTROL, tmp);
  5410. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5411. WREG32(DC_HPD2_INT_CONTROL, tmp);
  5412. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5413. WREG32(DC_HPD3_INT_CONTROL, tmp);
  5414. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5415. WREG32(DC_HPD4_INT_CONTROL, tmp);
  5416. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5417. WREG32(DC_HPD5_INT_CONTROL, tmp);
  5418. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5419. WREG32(DC_HPD6_INT_CONTROL, tmp);
  5420. }
  5421. /**
  5422. * cik_irq_init - init and enable the interrupt ring
  5423. *
  5424. * @rdev: radeon_device pointer
  5425. *
  5426. * Allocate a ring buffer for the interrupt controller,
  5427. * enable the RLC, disable interrupts, enable the IH
  5428. * ring buffer and enable it (CIK).
  5429. * Called at device load and reume.
  5430. * Returns 0 for success, errors for failure.
  5431. */
  5432. static int cik_irq_init(struct radeon_device *rdev)
  5433. {
  5434. int ret = 0;
  5435. int rb_bufsz;
  5436. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  5437. /* allocate ring */
  5438. ret = r600_ih_ring_alloc(rdev);
  5439. if (ret)
  5440. return ret;
  5441. /* disable irqs */
  5442. cik_disable_interrupts(rdev);
  5443. /* init rlc */
  5444. ret = cik_rlc_resume(rdev);
  5445. if (ret) {
  5446. r600_ih_ring_fini(rdev);
  5447. return ret;
  5448. }
  5449. /* setup interrupt control */
  5450. /* XXX this should actually be a bus address, not an MC address. same on older asics */
  5451. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  5452. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  5453. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  5454. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  5455. */
  5456. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  5457. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  5458. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  5459. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  5460. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  5461. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  5462. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  5463. IH_WPTR_OVERFLOW_CLEAR |
  5464. (rb_bufsz << 1));
  5465. if (rdev->wb.enabled)
  5466. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  5467. /* set the writeback address whether it's enabled or not */
  5468. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  5469. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  5470. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5471. /* set rptr, wptr to 0 */
  5472. WREG32(IH_RB_RPTR, 0);
  5473. WREG32(IH_RB_WPTR, 0);
  5474. /* Default settings for IH_CNTL (disabled at first) */
  5475. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  5476. /* RPTR_REARM only works if msi's are enabled */
  5477. if (rdev->msi_enabled)
  5478. ih_cntl |= RPTR_REARM;
  5479. WREG32(IH_CNTL, ih_cntl);
  5480. /* force the active interrupt state to all disabled */
  5481. cik_disable_interrupt_state(rdev);
  5482. pci_set_master(rdev->pdev);
  5483. /* enable irqs */
  5484. cik_enable_interrupts(rdev);
  5485. return ret;
  5486. }
  5487. /**
  5488. * cik_irq_set - enable/disable interrupt sources
  5489. *
  5490. * @rdev: radeon_device pointer
  5491. *
  5492. * Enable interrupt sources on the GPU (vblanks, hpd,
  5493. * etc.) (CIK).
  5494. * Returns 0 for success, errors for failure.
  5495. */
  5496. int cik_irq_set(struct radeon_device *rdev)
  5497. {
  5498. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE |
  5499. PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
  5500. u32 cp_m1p0, cp_m1p1, cp_m1p2, cp_m1p3;
  5501. u32 cp_m2p0, cp_m2p1, cp_m2p2, cp_m2p3;
  5502. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  5503. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  5504. u32 grbm_int_cntl = 0;
  5505. u32 dma_cntl, dma_cntl1;
  5506. u32 thermal_int;
  5507. if (!rdev->irq.installed) {
  5508. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  5509. return -EINVAL;
  5510. }
  5511. /* don't enable anything if the ih is disabled */
  5512. if (!rdev->ih.enabled) {
  5513. cik_disable_interrupts(rdev);
  5514. /* force the active interrupt state to all disabled */
  5515. cik_disable_interrupt_state(rdev);
  5516. return 0;
  5517. }
  5518. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5519. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5520. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5521. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5522. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5523. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5524. dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5525. dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5526. cp_m1p0 = RREG32(CP_ME1_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5527. cp_m1p1 = RREG32(CP_ME1_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5528. cp_m1p2 = RREG32(CP_ME1_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5529. cp_m1p3 = RREG32(CP_ME1_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5530. cp_m2p0 = RREG32(CP_ME2_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5531. cp_m2p1 = RREG32(CP_ME2_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5532. cp_m2p2 = RREG32(CP_ME2_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5533. cp_m2p3 = RREG32(CP_ME2_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5534. if (rdev->flags & RADEON_IS_IGP)
  5535. thermal_int = RREG32_SMC(CG_THERMAL_INT_CTRL) &
  5536. ~(THERM_INTH_MASK | THERM_INTL_MASK);
  5537. else
  5538. thermal_int = RREG32_SMC(CG_THERMAL_INT) &
  5539. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  5540. /* enable CP interrupts on all rings */
  5541. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  5542. DRM_DEBUG("cik_irq_set: sw int gfx\n");
  5543. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  5544. }
  5545. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  5546. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5547. DRM_DEBUG("si_irq_set: sw int cp1\n");
  5548. if (ring->me == 1) {
  5549. switch (ring->pipe) {
  5550. case 0:
  5551. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  5552. break;
  5553. case 1:
  5554. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  5555. break;
  5556. case 2:
  5557. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5558. break;
  5559. case 3:
  5560. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5561. break;
  5562. default:
  5563. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  5564. break;
  5565. }
  5566. } else if (ring->me == 2) {
  5567. switch (ring->pipe) {
  5568. case 0:
  5569. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  5570. break;
  5571. case 1:
  5572. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  5573. break;
  5574. case 2:
  5575. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5576. break;
  5577. case 3:
  5578. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5579. break;
  5580. default:
  5581. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  5582. break;
  5583. }
  5584. } else {
  5585. DRM_DEBUG("si_irq_set: sw int cp1 invalid me %d\n", ring->me);
  5586. }
  5587. }
  5588. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  5589. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5590. DRM_DEBUG("si_irq_set: sw int cp2\n");
  5591. if (ring->me == 1) {
  5592. switch (ring->pipe) {
  5593. case 0:
  5594. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  5595. break;
  5596. case 1:
  5597. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  5598. break;
  5599. case 2:
  5600. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5601. break;
  5602. case 3:
  5603. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5604. break;
  5605. default:
  5606. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  5607. break;
  5608. }
  5609. } else if (ring->me == 2) {
  5610. switch (ring->pipe) {
  5611. case 0:
  5612. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  5613. break;
  5614. case 1:
  5615. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  5616. break;
  5617. case 2:
  5618. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5619. break;
  5620. case 3:
  5621. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5622. break;
  5623. default:
  5624. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  5625. break;
  5626. }
  5627. } else {
  5628. DRM_DEBUG("si_irq_set: sw int cp2 invalid me %d\n", ring->me);
  5629. }
  5630. }
  5631. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  5632. DRM_DEBUG("cik_irq_set: sw int dma\n");
  5633. dma_cntl |= TRAP_ENABLE;
  5634. }
  5635. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  5636. DRM_DEBUG("cik_irq_set: sw int dma1\n");
  5637. dma_cntl1 |= TRAP_ENABLE;
  5638. }
  5639. if (rdev->irq.crtc_vblank_int[0] ||
  5640. atomic_read(&rdev->irq.pflip[0])) {
  5641. DRM_DEBUG("cik_irq_set: vblank 0\n");
  5642. crtc1 |= VBLANK_INTERRUPT_MASK;
  5643. }
  5644. if (rdev->irq.crtc_vblank_int[1] ||
  5645. atomic_read(&rdev->irq.pflip[1])) {
  5646. DRM_DEBUG("cik_irq_set: vblank 1\n");
  5647. crtc2 |= VBLANK_INTERRUPT_MASK;
  5648. }
  5649. if (rdev->irq.crtc_vblank_int[2] ||
  5650. atomic_read(&rdev->irq.pflip[2])) {
  5651. DRM_DEBUG("cik_irq_set: vblank 2\n");
  5652. crtc3 |= VBLANK_INTERRUPT_MASK;
  5653. }
  5654. if (rdev->irq.crtc_vblank_int[3] ||
  5655. atomic_read(&rdev->irq.pflip[3])) {
  5656. DRM_DEBUG("cik_irq_set: vblank 3\n");
  5657. crtc4 |= VBLANK_INTERRUPT_MASK;
  5658. }
  5659. if (rdev->irq.crtc_vblank_int[4] ||
  5660. atomic_read(&rdev->irq.pflip[4])) {
  5661. DRM_DEBUG("cik_irq_set: vblank 4\n");
  5662. crtc5 |= VBLANK_INTERRUPT_MASK;
  5663. }
  5664. if (rdev->irq.crtc_vblank_int[5] ||
  5665. atomic_read(&rdev->irq.pflip[5])) {
  5666. DRM_DEBUG("cik_irq_set: vblank 5\n");
  5667. crtc6 |= VBLANK_INTERRUPT_MASK;
  5668. }
  5669. if (rdev->irq.hpd[0]) {
  5670. DRM_DEBUG("cik_irq_set: hpd 1\n");
  5671. hpd1 |= DC_HPDx_INT_EN;
  5672. }
  5673. if (rdev->irq.hpd[1]) {
  5674. DRM_DEBUG("cik_irq_set: hpd 2\n");
  5675. hpd2 |= DC_HPDx_INT_EN;
  5676. }
  5677. if (rdev->irq.hpd[2]) {
  5678. DRM_DEBUG("cik_irq_set: hpd 3\n");
  5679. hpd3 |= DC_HPDx_INT_EN;
  5680. }
  5681. if (rdev->irq.hpd[3]) {
  5682. DRM_DEBUG("cik_irq_set: hpd 4\n");
  5683. hpd4 |= DC_HPDx_INT_EN;
  5684. }
  5685. if (rdev->irq.hpd[4]) {
  5686. DRM_DEBUG("cik_irq_set: hpd 5\n");
  5687. hpd5 |= DC_HPDx_INT_EN;
  5688. }
  5689. if (rdev->irq.hpd[5]) {
  5690. DRM_DEBUG("cik_irq_set: hpd 6\n");
  5691. hpd6 |= DC_HPDx_INT_EN;
  5692. }
  5693. if (rdev->irq.dpm_thermal) {
  5694. DRM_DEBUG("dpm thermal\n");
  5695. if (rdev->flags & RADEON_IS_IGP)
  5696. thermal_int |= THERM_INTH_MASK | THERM_INTL_MASK;
  5697. else
  5698. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  5699. }
  5700. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  5701. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
  5702. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
  5703. WREG32(CP_ME1_PIPE0_INT_CNTL, cp_m1p0);
  5704. WREG32(CP_ME1_PIPE1_INT_CNTL, cp_m1p1);
  5705. WREG32(CP_ME1_PIPE2_INT_CNTL, cp_m1p2);
  5706. WREG32(CP_ME1_PIPE3_INT_CNTL, cp_m1p3);
  5707. WREG32(CP_ME2_PIPE0_INT_CNTL, cp_m2p0);
  5708. WREG32(CP_ME2_PIPE1_INT_CNTL, cp_m2p1);
  5709. WREG32(CP_ME2_PIPE2_INT_CNTL, cp_m2p2);
  5710. WREG32(CP_ME2_PIPE3_INT_CNTL, cp_m2p3);
  5711. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  5712. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  5713. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  5714. if (rdev->num_crtc >= 4) {
  5715. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  5716. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  5717. }
  5718. if (rdev->num_crtc >= 6) {
  5719. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  5720. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  5721. }
  5722. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  5723. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  5724. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  5725. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  5726. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  5727. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  5728. if (rdev->flags & RADEON_IS_IGP)
  5729. WREG32_SMC(CG_THERMAL_INT_CTRL, thermal_int);
  5730. else
  5731. WREG32_SMC(CG_THERMAL_INT, thermal_int);
  5732. return 0;
  5733. }
  5734. /**
  5735. * cik_irq_ack - ack interrupt sources
  5736. *
  5737. * @rdev: radeon_device pointer
  5738. *
  5739. * Ack interrupt sources on the GPU (vblanks, hpd,
  5740. * etc.) (CIK). Certain interrupts sources are sw
  5741. * generated and do not require an explicit ack.
  5742. */
  5743. static inline void cik_irq_ack(struct radeon_device *rdev)
  5744. {
  5745. u32 tmp;
  5746. rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  5747. rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  5748. rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  5749. rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  5750. rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  5751. rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  5752. rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
  5753. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
  5754. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  5755. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
  5756. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  5757. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  5758. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  5759. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  5760. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  5761. if (rdev->num_crtc >= 4) {
  5762. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  5763. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  5764. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  5765. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  5766. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  5767. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  5768. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  5769. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  5770. }
  5771. if (rdev->num_crtc >= 6) {
  5772. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  5773. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  5774. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  5775. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  5776. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  5777. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  5778. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  5779. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  5780. }
  5781. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  5782. tmp = RREG32(DC_HPD1_INT_CONTROL);
  5783. tmp |= DC_HPDx_INT_ACK;
  5784. WREG32(DC_HPD1_INT_CONTROL, tmp);
  5785. }
  5786. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  5787. tmp = RREG32(DC_HPD2_INT_CONTROL);
  5788. tmp |= DC_HPDx_INT_ACK;
  5789. WREG32(DC_HPD2_INT_CONTROL, tmp);
  5790. }
  5791. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  5792. tmp = RREG32(DC_HPD3_INT_CONTROL);
  5793. tmp |= DC_HPDx_INT_ACK;
  5794. WREG32(DC_HPD3_INT_CONTROL, tmp);
  5795. }
  5796. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  5797. tmp = RREG32(DC_HPD4_INT_CONTROL);
  5798. tmp |= DC_HPDx_INT_ACK;
  5799. WREG32(DC_HPD4_INT_CONTROL, tmp);
  5800. }
  5801. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  5802. tmp = RREG32(DC_HPD5_INT_CONTROL);
  5803. tmp |= DC_HPDx_INT_ACK;
  5804. WREG32(DC_HPD5_INT_CONTROL, tmp);
  5805. }
  5806. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  5807. tmp = RREG32(DC_HPD5_INT_CONTROL);
  5808. tmp |= DC_HPDx_INT_ACK;
  5809. WREG32(DC_HPD6_INT_CONTROL, tmp);
  5810. }
  5811. }
  5812. /**
  5813. * cik_irq_disable - disable interrupts
  5814. *
  5815. * @rdev: radeon_device pointer
  5816. *
  5817. * Disable interrupts on the hw (CIK).
  5818. */
  5819. static void cik_irq_disable(struct radeon_device *rdev)
  5820. {
  5821. cik_disable_interrupts(rdev);
  5822. /* Wait and acknowledge irq */
  5823. mdelay(1);
  5824. cik_irq_ack(rdev);
  5825. cik_disable_interrupt_state(rdev);
  5826. }
  5827. /**
  5828. * cik_irq_disable - disable interrupts for suspend
  5829. *
  5830. * @rdev: radeon_device pointer
  5831. *
  5832. * Disable interrupts and stop the RLC (CIK).
  5833. * Used for suspend.
  5834. */
  5835. static void cik_irq_suspend(struct radeon_device *rdev)
  5836. {
  5837. cik_irq_disable(rdev);
  5838. cik_rlc_stop(rdev);
  5839. }
  5840. /**
  5841. * cik_irq_fini - tear down interrupt support
  5842. *
  5843. * @rdev: radeon_device pointer
  5844. *
  5845. * Disable interrupts on the hw and free the IH ring
  5846. * buffer (CIK).
  5847. * Used for driver unload.
  5848. */
  5849. static void cik_irq_fini(struct radeon_device *rdev)
  5850. {
  5851. cik_irq_suspend(rdev);
  5852. r600_ih_ring_fini(rdev);
  5853. }
  5854. /**
  5855. * cik_get_ih_wptr - get the IH ring buffer wptr
  5856. *
  5857. * @rdev: radeon_device pointer
  5858. *
  5859. * Get the IH ring buffer wptr from either the register
  5860. * or the writeback memory buffer (CIK). Also check for
  5861. * ring buffer overflow and deal with it.
  5862. * Used by cik_irq_process().
  5863. * Returns the value of the wptr.
  5864. */
  5865. static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
  5866. {
  5867. u32 wptr, tmp;
  5868. if (rdev->wb.enabled)
  5869. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  5870. else
  5871. wptr = RREG32(IH_RB_WPTR);
  5872. if (wptr & RB_OVERFLOW) {
  5873. /* When a ring buffer overflow happen start parsing interrupt
  5874. * from the last not overwritten vector (wptr + 16). Hopefully
  5875. * this should allow us to catchup.
  5876. */
  5877. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  5878. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  5879. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  5880. tmp = RREG32(IH_RB_CNTL);
  5881. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  5882. WREG32(IH_RB_CNTL, tmp);
  5883. }
  5884. return (wptr & rdev->ih.ptr_mask);
  5885. }
  5886. /* CIK IV Ring
  5887. * Each IV ring entry is 128 bits:
  5888. * [7:0] - interrupt source id
  5889. * [31:8] - reserved
  5890. * [59:32] - interrupt source data
  5891. * [63:60] - reserved
  5892. * [71:64] - RINGID
  5893. * CP:
  5894. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  5895. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  5896. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  5897. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  5898. * PIPE_ID - ME0 0=3D
  5899. * - ME1&2 compute dispatcher (4 pipes each)
  5900. * SDMA:
  5901. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  5902. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  5903. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  5904. * [79:72] - VMID
  5905. * [95:80] - PASID
  5906. * [127:96] - reserved
  5907. */
  5908. /**
  5909. * cik_irq_process - interrupt handler
  5910. *
  5911. * @rdev: radeon_device pointer
  5912. *
  5913. * Interrupt hander (CIK). Walk the IH ring,
  5914. * ack interrupts and schedule work to handle
  5915. * interrupt events.
  5916. * Returns irq process return code.
  5917. */
  5918. int cik_irq_process(struct radeon_device *rdev)
  5919. {
  5920. struct radeon_ring *cp1_ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5921. struct radeon_ring *cp2_ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5922. u32 wptr;
  5923. u32 rptr;
  5924. u32 src_id, src_data, ring_id;
  5925. u8 me_id, pipe_id, queue_id;
  5926. u32 ring_index;
  5927. bool queue_hotplug = false;
  5928. bool queue_reset = false;
  5929. u32 addr, status, mc_client;
  5930. bool queue_thermal = false;
  5931. if (!rdev->ih.enabled || rdev->shutdown)
  5932. return IRQ_NONE;
  5933. wptr = cik_get_ih_wptr(rdev);
  5934. restart_ih:
  5935. /* is somebody else already processing irqs? */
  5936. if (atomic_xchg(&rdev->ih.lock, 1))
  5937. return IRQ_NONE;
  5938. rptr = rdev->ih.rptr;
  5939. DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  5940. /* Order reading of wptr vs. reading of IH ring data */
  5941. rmb();
  5942. /* display interrupts */
  5943. cik_irq_ack(rdev);
  5944. while (rptr != wptr) {
  5945. /* wptr/rptr are in bytes! */
  5946. ring_index = rptr / 4;
  5947. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  5948. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  5949. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  5950. switch (src_id) {
  5951. case 1: /* D1 vblank/vline */
  5952. switch (src_data) {
  5953. case 0: /* D1 vblank */
  5954. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT) {
  5955. if (rdev->irq.crtc_vblank_int[0]) {
  5956. drm_handle_vblank(rdev->ddev, 0);
  5957. rdev->pm.vblank_sync = true;
  5958. wake_up(&rdev->irq.vblank_queue);
  5959. }
  5960. if (atomic_read(&rdev->irq.pflip[0]))
  5961. radeon_crtc_handle_flip(rdev, 0);
  5962. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  5963. DRM_DEBUG("IH: D1 vblank\n");
  5964. }
  5965. break;
  5966. case 1: /* D1 vline */
  5967. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT) {
  5968. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  5969. DRM_DEBUG("IH: D1 vline\n");
  5970. }
  5971. break;
  5972. default:
  5973. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5974. break;
  5975. }
  5976. break;
  5977. case 2: /* D2 vblank/vline */
  5978. switch (src_data) {
  5979. case 0: /* D2 vblank */
  5980. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  5981. if (rdev->irq.crtc_vblank_int[1]) {
  5982. drm_handle_vblank(rdev->ddev, 1);
  5983. rdev->pm.vblank_sync = true;
  5984. wake_up(&rdev->irq.vblank_queue);
  5985. }
  5986. if (atomic_read(&rdev->irq.pflip[1]))
  5987. radeon_crtc_handle_flip(rdev, 1);
  5988. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  5989. DRM_DEBUG("IH: D2 vblank\n");
  5990. }
  5991. break;
  5992. case 1: /* D2 vline */
  5993. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  5994. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  5995. DRM_DEBUG("IH: D2 vline\n");
  5996. }
  5997. break;
  5998. default:
  5999. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6000. break;
  6001. }
  6002. break;
  6003. case 3: /* D3 vblank/vline */
  6004. switch (src_data) {
  6005. case 0: /* D3 vblank */
  6006. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  6007. if (rdev->irq.crtc_vblank_int[2]) {
  6008. drm_handle_vblank(rdev->ddev, 2);
  6009. rdev->pm.vblank_sync = true;
  6010. wake_up(&rdev->irq.vblank_queue);
  6011. }
  6012. if (atomic_read(&rdev->irq.pflip[2]))
  6013. radeon_crtc_handle_flip(rdev, 2);
  6014. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  6015. DRM_DEBUG("IH: D3 vblank\n");
  6016. }
  6017. break;
  6018. case 1: /* D3 vline */
  6019. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  6020. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  6021. DRM_DEBUG("IH: D3 vline\n");
  6022. }
  6023. break;
  6024. default:
  6025. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6026. break;
  6027. }
  6028. break;
  6029. case 4: /* D4 vblank/vline */
  6030. switch (src_data) {
  6031. case 0: /* D4 vblank */
  6032. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  6033. if (rdev->irq.crtc_vblank_int[3]) {
  6034. drm_handle_vblank(rdev->ddev, 3);
  6035. rdev->pm.vblank_sync = true;
  6036. wake_up(&rdev->irq.vblank_queue);
  6037. }
  6038. if (atomic_read(&rdev->irq.pflip[3]))
  6039. radeon_crtc_handle_flip(rdev, 3);
  6040. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  6041. DRM_DEBUG("IH: D4 vblank\n");
  6042. }
  6043. break;
  6044. case 1: /* D4 vline */
  6045. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  6046. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  6047. DRM_DEBUG("IH: D4 vline\n");
  6048. }
  6049. break;
  6050. default:
  6051. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6052. break;
  6053. }
  6054. break;
  6055. case 5: /* D5 vblank/vline */
  6056. switch (src_data) {
  6057. case 0: /* D5 vblank */
  6058. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  6059. if (rdev->irq.crtc_vblank_int[4]) {
  6060. drm_handle_vblank(rdev->ddev, 4);
  6061. rdev->pm.vblank_sync = true;
  6062. wake_up(&rdev->irq.vblank_queue);
  6063. }
  6064. if (atomic_read(&rdev->irq.pflip[4]))
  6065. radeon_crtc_handle_flip(rdev, 4);
  6066. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  6067. DRM_DEBUG("IH: D5 vblank\n");
  6068. }
  6069. break;
  6070. case 1: /* D5 vline */
  6071. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  6072. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  6073. DRM_DEBUG("IH: D5 vline\n");
  6074. }
  6075. break;
  6076. default:
  6077. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6078. break;
  6079. }
  6080. break;
  6081. case 6: /* D6 vblank/vline */
  6082. switch (src_data) {
  6083. case 0: /* D6 vblank */
  6084. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  6085. if (rdev->irq.crtc_vblank_int[5]) {
  6086. drm_handle_vblank(rdev->ddev, 5);
  6087. rdev->pm.vblank_sync = true;
  6088. wake_up(&rdev->irq.vblank_queue);
  6089. }
  6090. if (atomic_read(&rdev->irq.pflip[5]))
  6091. radeon_crtc_handle_flip(rdev, 5);
  6092. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  6093. DRM_DEBUG("IH: D6 vblank\n");
  6094. }
  6095. break;
  6096. case 1: /* D6 vline */
  6097. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  6098. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  6099. DRM_DEBUG("IH: D6 vline\n");
  6100. }
  6101. break;
  6102. default:
  6103. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6104. break;
  6105. }
  6106. break;
  6107. case 42: /* HPD hotplug */
  6108. switch (src_data) {
  6109. case 0:
  6110. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  6111. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
  6112. queue_hotplug = true;
  6113. DRM_DEBUG("IH: HPD1\n");
  6114. }
  6115. break;
  6116. case 1:
  6117. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  6118. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  6119. queue_hotplug = true;
  6120. DRM_DEBUG("IH: HPD2\n");
  6121. }
  6122. break;
  6123. case 2:
  6124. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  6125. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  6126. queue_hotplug = true;
  6127. DRM_DEBUG("IH: HPD3\n");
  6128. }
  6129. break;
  6130. case 3:
  6131. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  6132. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  6133. queue_hotplug = true;
  6134. DRM_DEBUG("IH: HPD4\n");
  6135. }
  6136. break;
  6137. case 4:
  6138. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  6139. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  6140. queue_hotplug = true;
  6141. DRM_DEBUG("IH: HPD5\n");
  6142. }
  6143. break;
  6144. case 5:
  6145. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  6146. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  6147. queue_hotplug = true;
  6148. DRM_DEBUG("IH: HPD6\n");
  6149. }
  6150. break;
  6151. default:
  6152. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6153. break;
  6154. }
  6155. break;
  6156. case 124: /* UVD */
  6157. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  6158. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  6159. break;
  6160. case 146:
  6161. case 147:
  6162. addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
  6163. status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
  6164. mc_client = RREG32(VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  6165. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  6166. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  6167. addr);
  6168. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  6169. status);
  6170. cik_vm_decode_fault(rdev, status, addr, mc_client);
  6171. /* reset addr and status */
  6172. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  6173. break;
  6174. case 176: /* GFX RB CP_INT */
  6175. case 177: /* GFX IB CP_INT */
  6176. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6177. break;
  6178. case 181: /* CP EOP event */
  6179. DRM_DEBUG("IH: CP EOP\n");
  6180. /* XXX check the bitfield order! */
  6181. me_id = (ring_id & 0x60) >> 5;
  6182. pipe_id = (ring_id & 0x18) >> 3;
  6183. queue_id = (ring_id & 0x7) >> 0;
  6184. switch (me_id) {
  6185. case 0:
  6186. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6187. break;
  6188. case 1:
  6189. case 2:
  6190. if ((cp1_ring->me == me_id) & (cp1_ring->pipe == pipe_id))
  6191. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  6192. if ((cp2_ring->me == me_id) & (cp2_ring->pipe == pipe_id))
  6193. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  6194. break;
  6195. }
  6196. break;
  6197. case 184: /* CP Privileged reg access */
  6198. DRM_ERROR("Illegal register access in command stream\n");
  6199. /* XXX check the bitfield order! */
  6200. me_id = (ring_id & 0x60) >> 5;
  6201. pipe_id = (ring_id & 0x18) >> 3;
  6202. queue_id = (ring_id & 0x7) >> 0;
  6203. switch (me_id) {
  6204. case 0:
  6205. /* This results in a full GPU reset, but all we need to do is soft
  6206. * reset the CP for gfx
  6207. */
  6208. queue_reset = true;
  6209. break;
  6210. case 1:
  6211. /* XXX compute */
  6212. queue_reset = true;
  6213. break;
  6214. case 2:
  6215. /* XXX compute */
  6216. queue_reset = true;
  6217. break;
  6218. }
  6219. break;
  6220. case 185: /* CP Privileged inst */
  6221. DRM_ERROR("Illegal instruction in command stream\n");
  6222. /* XXX check the bitfield order! */
  6223. me_id = (ring_id & 0x60) >> 5;
  6224. pipe_id = (ring_id & 0x18) >> 3;
  6225. queue_id = (ring_id & 0x7) >> 0;
  6226. switch (me_id) {
  6227. case 0:
  6228. /* This results in a full GPU reset, but all we need to do is soft
  6229. * reset the CP for gfx
  6230. */
  6231. queue_reset = true;
  6232. break;
  6233. case 1:
  6234. /* XXX compute */
  6235. queue_reset = true;
  6236. break;
  6237. case 2:
  6238. /* XXX compute */
  6239. queue_reset = true;
  6240. break;
  6241. }
  6242. break;
  6243. case 224: /* SDMA trap event */
  6244. /* XXX check the bitfield order! */
  6245. me_id = (ring_id & 0x3) >> 0;
  6246. queue_id = (ring_id & 0xc) >> 2;
  6247. DRM_DEBUG("IH: SDMA trap\n");
  6248. switch (me_id) {
  6249. case 0:
  6250. switch (queue_id) {
  6251. case 0:
  6252. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  6253. break;
  6254. case 1:
  6255. /* XXX compute */
  6256. break;
  6257. case 2:
  6258. /* XXX compute */
  6259. break;
  6260. }
  6261. break;
  6262. case 1:
  6263. switch (queue_id) {
  6264. case 0:
  6265. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  6266. break;
  6267. case 1:
  6268. /* XXX compute */
  6269. break;
  6270. case 2:
  6271. /* XXX compute */
  6272. break;
  6273. }
  6274. break;
  6275. }
  6276. break;
  6277. case 230: /* thermal low to high */
  6278. DRM_DEBUG("IH: thermal low to high\n");
  6279. rdev->pm.dpm.thermal.high_to_low = false;
  6280. queue_thermal = true;
  6281. break;
  6282. case 231: /* thermal high to low */
  6283. DRM_DEBUG("IH: thermal high to low\n");
  6284. rdev->pm.dpm.thermal.high_to_low = true;
  6285. queue_thermal = true;
  6286. break;
  6287. case 233: /* GUI IDLE */
  6288. DRM_DEBUG("IH: GUI idle\n");
  6289. break;
  6290. case 241: /* SDMA Privileged inst */
  6291. case 247: /* SDMA Privileged inst */
  6292. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  6293. /* XXX check the bitfield order! */
  6294. me_id = (ring_id & 0x3) >> 0;
  6295. queue_id = (ring_id & 0xc) >> 2;
  6296. switch (me_id) {
  6297. case 0:
  6298. switch (queue_id) {
  6299. case 0:
  6300. queue_reset = true;
  6301. break;
  6302. case 1:
  6303. /* XXX compute */
  6304. queue_reset = true;
  6305. break;
  6306. case 2:
  6307. /* XXX compute */
  6308. queue_reset = true;
  6309. break;
  6310. }
  6311. break;
  6312. case 1:
  6313. switch (queue_id) {
  6314. case 0:
  6315. queue_reset = true;
  6316. break;
  6317. case 1:
  6318. /* XXX compute */
  6319. queue_reset = true;
  6320. break;
  6321. case 2:
  6322. /* XXX compute */
  6323. queue_reset = true;
  6324. break;
  6325. }
  6326. break;
  6327. }
  6328. break;
  6329. default:
  6330. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6331. break;
  6332. }
  6333. /* wptr/rptr are in bytes! */
  6334. rptr += 16;
  6335. rptr &= rdev->ih.ptr_mask;
  6336. }
  6337. if (queue_hotplug)
  6338. schedule_work(&rdev->hotplug_work);
  6339. if (queue_reset)
  6340. schedule_work(&rdev->reset_work);
  6341. if (queue_thermal)
  6342. schedule_work(&rdev->pm.dpm.thermal.work);
  6343. rdev->ih.rptr = rptr;
  6344. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  6345. atomic_set(&rdev->ih.lock, 0);
  6346. /* make sure wptr hasn't changed while processing */
  6347. wptr = cik_get_ih_wptr(rdev);
  6348. if (wptr != rptr)
  6349. goto restart_ih;
  6350. return IRQ_HANDLED;
  6351. }
  6352. /*
  6353. * startup/shutdown callbacks
  6354. */
  6355. /**
  6356. * cik_startup - program the asic to a functional state
  6357. *
  6358. * @rdev: radeon_device pointer
  6359. *
  6360. * Programs the asic to a functional state (CIK).
  6361. * Called by cik_init() and cik_resume().
  6362. * Returns 0 for success, error for failure.
  6363. */
  6364. static int cik_startup(struct radeon_device *rdev)
  6365. {
  6366. struct radeon_ring *ring;
  6367. int r;
  6368. /* enable pcie gen2/3 link */
  6369. cik_pcie_gen3_enable(rdev);
  6370. /* enable aspm */
  6371. cik_program_aspm(rdev);
  6372. /* scratch needs to be initialized before MC */
  6373. r = r600_vram_scratch_init(rdev);
  6374. if (r)
  6375. return r;
  6376. cik_mc_program(rdev);
  6377. if (rdev->flags & RADEON_IS_IGP) {
  6378. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  6379. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw) {
  6380. r = cik_init_microcode(rdev);
  6381. if (r) {
  6382. DRM_ERROR("Failed to load firmware!\n");
  6383. return r;
  6384. }
  6385. }
  6386. } else {
  6387. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  6388. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw ||
  6389. !rdev->mc_fw) {
  6390. r = cik_init_microcode(rdev);
  6391. if (r) {
  6392. DRM_ERROR("Failed to load firmware!\n");
  6393. return r;
  6394. }
  6395. }
  6396. r = ci_mc_load_microcode(rdev);
  6397. if (r) {
  6398. DRM_ERROR("Failed to load MC firmware!\n");
  6399. return r;
  6400. }
  6401. }
  6402. r = cik_pcie_gart_enable(rdev);
  6403. if (r)
  6404. return r;
  6405. cik_gpu_init(rdev);
  6406. /* allocate rlc buffers */
  6407. if (rdev->flags & RADEON_IS_IGP) {
  6408. if (rdev->family == CHIP_KAVERI) {
  6409. rdev->rlc.reg_list = spectre_rlc_save_restore_register_list;
  6410. rdev->rlc.reg_list_size =
  6411. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  6412. } else {
  6413. rdev->rlc.reg_list = kalindi_rlc_save_restore_register_list;
  6414. rdev->rlc.reg_list_size =
  6415. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  6416. }
  6417. }
  6418. rdev->rlc.cs_data = ci_cs_data;
  6419. rdev->rlc.cp_table_size = CP_ME_TABLE_SIZE * 5 * 4;
  6420. r = sumo_rlc_init(rdev);
  6421. if (r) {
  6422. DRM_ERROR("Failed to init rlc BOs!\n");
  6423. return r;
  6424. }
  6425. /* allocate wb buffer */
  6426. r = radeon_wb_init(rdev);
  6427. if (r)
  6428. return r;
  6429. /* allocate mec buffers */
  6430. r = cik_mec_init(rdev);
  6431. if (r) {
  6432. DRM_ERROR("Failed to init MEC BOs!\n");
  6433. return r;
  6434. }
  6435. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6436. if (r) {
  6437. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6438. return r;
  6439. }
  6440. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  6441. if (r) {
  6442. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6443. return r;
  6444. }
  6445. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  6446. if (r) {
  6447. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6448. return r;
  6449. }
  6450. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  6451. if (r) {
  6452. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  6453. return r;
  6454. }
  6455. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  6456. if (r) {
  6457. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  6458. return r;
  6459. }
  6460. r = radeon_uvd_resume(rdev);
  6461. if (!r) {
  6462. r = uvd_v4_2_resume(rdev);
  6463. if (!r) {
  6464. r = radeon_fence_driver_start_ring(rdev,
  6465. R600_RING_TYPE_UVD_INDEX);
  6466. if (r)
  6467. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  6468. }
  6469. }
  6470. if (r)
  6471. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  6472. /* Enable IRQ */
  6473. if (!rdev->irq.installed) {
  6474. r = radeon_irq_kms_init(rdev);
  6475. if (r)
  6476. return r;
  6477. }
  6478. r = cik_irq_init(rdev);
  6479. if (r) {
  6480. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  6481. radeon_irq_kms_fini(rdev);
  6482. return r;
  6483. }
  6484. cik_irq_set(rdev);
  6485. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  6486. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  6487. CP_RB0_RPTR, CP_RB0_WPTR,
  6488. RADEON_CP_PACKET2);
  6489. if (r)
  6490. return r;
  6491. /* set up the compute queues */
  6492. /* type-2 packets are deprecated on MEC, use type-3 instead */
  6493. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6494. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  6495. CP_HQD_PQ_RPTR, CP_HQD_PQ_WPTR,
  6496. PACKET3(PACKET3_NOP, 0x3FFF));
  6497. if (r)
  6498. return r;
  6499. ring->me = 1; /* first MEC */
  6500. ring->pipe = 0; /* first pipe */
  6501. ring->queue = 0; /* first queue */
  6502. ring->wptr_offs = CIK_WB_CP1_WPTR_OFFSET;
  6503. /* type-2 packets are deprecated on MEC, use type-3 instead */
  6504. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6505. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  6506. CP_HQD_PQ_RPTR, CP_HQD_PQ_WPTR,
  6507. PACKET3(PACKET3_NOP, 0x3FFF));
  6508. if (r)
  6509. return r;
  6510. /* dGPU only have 1 MEC */
  6511. ring->me = 1; /* first MEC */
  6512. ring->pipe = 0; /* first pipe */
  6513. ring->queue = 1; /* second queue */
  6514. ring->wptr_offs = CIK_WB_CP2_WPTR_OFFSET;
  6515. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  6516. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  6517. SDMA0_GFX_RB_RPTR + SDMA0_REGISTER_OFFSET,
  6518. SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET,
  6519. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  6520. if (r)
  6521. return r;
  6522. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  6523. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  6524. SDMA0_GFX_RB_RPTR + SDMA1_REGISTER_OFFSET,
  6525. SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET,
  6526. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  6527. if (r)
  6528. return r;
  6529. r = cik_cp_resume(rdev);
  6530. if (r)
  6531. return r;
  6532. r = cik_sdma_resume(rdev);
  6533. if (r)
  6534. return r;
  6535. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  6536. if (ring->ring_size) {
  6537. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  6538. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  6539. RADEON_CP_PACKET2);
  6540. if (!r)
  6541. r = uvd_v1_0_init(rdev);
  6542. if (r)
  6543. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  6544. }
  6545. r = radeon_ib_pool_init(rdev);
  6546. if (r) {
  6547. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  6548. return r;
  6549. }
  6550. r = radeon_vm_manager_init(rdev);
  6551. if (r) {
  6552. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  6553. return r;
  6554. }
  6555. r = dce6_audio_init(rdev);
  6556. if (r)
  6557. return r;
  6558. return 0;
  6559. }
  6560. /**
  6561. * cik_resume - resume the asic to a functional state
  6562. *
  6563. * @rdev: radeon_device pointer
  6564. *
  6565. * Programs the asic to a functional state (CIK).
  6566. * Called at resume.
  6567. * Returns 0 for success, error for failure.
  6568. */
  6569. int cik_resume(struct radeon_device *rdev)
  6570. {
  6571. int r;
  6572. /* post card */
  6573. atom_asic_init(rdev->mode_info.atom_context);
  6574. /* init golden registers */
  6575. cik_init_golden_registers(rdev);
  6576. rdev->accel_working = true;
  6577. r = cik_startup(rdev);
  6578. if (r) {
  6579. DRM_ERROR("cik startup failed on resume\n");
  6580. rdev->accel_working = false;
  6581. return r;
  6582. }
  6583. return r;
  6584. }
  6585. /**
  6586. * cik_suspend - suspend the asic
  6587. *
  6588. * @rdev: radeon_device pointer
  6589. *
  6590. * Bring the chip into a state suitable for suspend (CIK).
  6591. * Called at suspend.
  6592. * Returns 0 for success.
  6593. */
  6594. int cik_suspend(struct radeon_device *rdev)
  6595. {
  6596. dce6_audio_fini(rdev);
  6597. radeon_vm_manager_fini(rdev);
  6598. cik_cp_enable(rdev, false);
  6599. cik_sdma_enable(rdev, false);
  6600. uvd_v1_0_fini(rdev);
  6601. radeon_uvd_suspend(rdev);
  6602. cik_fini_pg(rdev);
  6603. cik_fini_cg(rdev);
  6604. cik_irq_suspend(rdev);
  6605. radeon_wb_disable(rdev);
  6606. cik_pcie_gart_disable(rdev);
  6607. return 0;
  6608. }
  6609. /* Plan is to move initialization in that function and use
  6610. * helper function so that radeon_device_init pretty much
  6611. * do nothing more than calling asic specific function. This
  6612. * should also allow to remove a bunch of callback function
  6613. * like vram_info.
  6614. */
  6615. /**
  6616. * cik_init - asic specific driver and hw init
  6617. *
  6618. * @rdev: radeon_device pointer
  6619. *
  6620. * Setup asic specific driver variables and program the hw
  6621. * to a functional state (CIK).
  6622. * Called at driver startup.
  6623. * Returns 0 for success, errors for failure.
  6624. */
  6625. int cik_init(struct radeon_device *rdev)
  6626. {
  6627. struct radeon_ring *ring;
  6628. int r;
  6629. /* Read BIOS */
  6630. if (!radeon_get_bios(rdev)) {
  6631. if (ASIC_IS_AVIVO(rdev))
  6632. return -EINVAL;
  6633. }
  6634. /* Must be an ATOMBIOS */
  6635. if (!rdev->is_atom_bios) {
  6636. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  6637. return -EINVAL;
  6638. }
  6639. r = radeon_atombios_init(rdev);
  6640. if (r)
  6641. return r;
  6642. /* Post card if necessary */
  6643. if (!radeon_card_posted(rdev)) {
  6644. if (!rdev->bios) {
  6645. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  6646. return -EINVAL;
  6647. }
  6648. DRM_INFO("GPU not posted. posting now...\n");
  6649. atom_asic_init(rdev->mode_info.atom_context);
  6650. }
  6651. /* init golden registers */
  6652. cik_init_golden_registers(rdev);
  6653. /* Initialize scratch registers */
  6654. cik_scratch_init(rdev);
  6655. /* Initialize surface registers */
  6656. radeon_surface_init(rdev);
  6657. /* Initialize clocks */
  6658. radeon_get_clock_info(rdev->ddev);
  6659. /* Fence driver */
  6660. r = radeon_fence_driver_init(rdev);
  6661. if (r)
  6662. return r;
  6663. /* initialize memory controller */
  6664. r = cik_mc_init(rdev);
  6665. if (r)
  6666. return r;
  6667. /* Memory manager */
  6668. r = radeon_bo_init(rdev);
  6669. if (r)
  6670. return r;
  6671. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  6672. ring->ring_obj = NULL;
  6673. r600_ring_init(rdev, ring, 1024 * 1024);
  6674. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6675. ring->ring_obj = NULL;
  6676. r600_ring_init(rdev, ring, 1024 * 1024);
  6677. r = radeon_doorbell_get(rdev, &ring->doorbell_page_num);
  6678. if (r)
  6679. return r;
  6680. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6681. ring->ring_obj = NULL;
  6682. r600_ring_init(rdev, ring, 1024 * 1024);
  6683. r = radeon_doorbell_get(rdev, &ring->doorbell_page_num);
  6684. if (r)
  6685. return r;
  6686. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  6687. ring->ring_obj = NULL;
  6688. r600_ring_init(rdev, ring, 256 * 1024);
  6689. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  6690. ring->ring_obj = NULL;
  6691. r600_ring_init(rdev, ring, 256 * 1024);
  6692. r = radeon_uvd_init(rdev);
  6693. if (!r) {
  6694. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  6695. ring->ring_obj = NULL;
  6696. r600_ring_init(rdev, ring, 4096);
  6697. }
  6698. rdev->ih.ring_obj = NULL;
  6699. r600_ih_ring_init(rdev, 64 * 1024);
  6700. r = r600_pcie_gart_init(rdev);
  6701. if (r)
  6702. return r;
  6703. rdev->accel_working = true;
  6704. r = cik_startup(rdev);
  6705. if (r) {
  6706. dev_err(rdev->dev, "disabling GPU acceleration\n");
  6707. cik_cp_fini(rdev);
  6708. cik_sdma_fini(rdev);
  6709. cik_irq_fini(rdev);
  6710. sumo_rlc_fini(rdev);
  6711. cik_mec_fini(rdev);
  6712. radeon_wb_fini(rdev);
  6713. radeon_ib_pool_fini(rdev);
  6714. radeon_vm_manager_fini(rdev);
  6715. radeon_irq_kms_fini(rdev);
  6716. cik_pcie_gart_fini(rdev);
  6717. rdev->accel_working = false;
  6718. }
  6719. /* Don't start up if the MC ucode is missing.
  6720. * The default clocks and voltages before the MC ucode
  6721. * is loaded are not suffient for advanced operations.
  6722. */
  6723. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  6724. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  6725. return -EINVAL;
  6726. }
  6727. return 0;
  6728. }
  6729. /**
  6730. * cik_fini - asic specific driver and hw fini
  6731. *
  6732. * @rdev: radeon_device pointer
  6733. *
  6734. * Tear down the asic specific driver variables and program the hw
  6735. * to an idle state (CIK).
  6736. * Called at driver unload.
  6737. */
  6738. void cik_fini(struct radeon_device *rdev)
  6739. {
  6740. cik_cp_fini(rdev);
  6741. cik_sdma_fini(rdev);
  6742. cik_fini_pg(rdev);
  6743. cik_fini_cg(rdev);
  6744. cik_irq_fini(rdev);
  6745. sumo_rlc_fini(rdev);
  6746. cik_mec_fini(rdev);
  6747. radeon_wb_fini(rdev);
  6748. radeon_vm_manager_fini(rdev);
  6749. radeon_ib_pool_fini(rdev);
  6750. radeon_irq_kms_fini(rdev);
  6751. uvd_v1_0_fini(rdev);
  6752. radeon_uvd_fini(rdev);
  6753. cik_pcie_gart_fini(rdev);
  6754. r600_vram_scratch_fini(rdev);
  6755. radeon_gem_fini(rdev);
  6756. radeon_fence_driver_fini(rdev);
  6757. radeon_bo_fini(rdev);
  6758. radeon_atombios_fini(rdev);
  6759. kfree(rdev->bios);
  6760. rdev->bios = NULL;
  6761. }
  6762. /* display watermark setup */
  6763. /**
  6764. * dce8_line_buffer_adjust - Set up the line buffer
  6765. *
  6766. * @rdev: radeon_device pointer
  6767. * @radeon_crtc: the selected display controller
  6768. * @mode: the current display mode on the selected display
  6769. * controller
  6770. *
  6771. * Setup up the line buffer allocation for
  6772. * the selected display controller (CIK).
  6773. * Returns the line buffer size in pixels.
  6774. */
  6775. static u32 dce8_line_buffer_adjust(struct radeon_device *rdev,
  6776. struct radeon_crtc *radeon_crtc,
  6777. struct drm_display_mode *mode)
  6778. {
  6779. u32 tmp, buffer_alloc, i;
  6780. u32 pipe_offset = radeon_crtc->crtc_id * 0x20;
  6781. /*
  6782. * Line Buffer Setup
  6783. * There are 6 line buffers, one for each display controllers.
  6784. * There are 3 partitions per LB. Select the number of partitions
  6785. * to enable based on the display width. For display widths larger
  6786. * than 4096, you need use to use 2 display controllers and combine
  6787. * them using the stereo blender.
  6788. */
  6789. if (radeon_crtc->base.enabled && mode) {
  6790. if (mode->crtc_hdisplay < 1920) {
  6791. tmp = 1;
  6792. buffer_alloc = 2;
  6793. } else if (mode->crtc_hdisplay < 2560) {
  6794. tmp = 2;
  6795. buffer_alloc = 2;
  6796. } else if (mode->crtc_hdisplay < 4096) {
  6797. tmp = 0;
  6798. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  6799. } else {
  6800. DRM_DEBUG_KMS("Mode too big for LB!\n");
  6801. tmp = 0;
  6802. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  6803. }
  6804. } else {
  6805. tmp = 1;
  6806. buffer_alloc = 0;
  6807. }
  6808. WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset,
  6809. LB_MEMORY_CONFIG(tmp) | LB_MEMORY_SIZE(0x6B0));
  6810. WREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  6811. DMIF_BUFFERS_ALLOCATED(buffer_alloc));
  6812. for (i = 0; i < rdev->usec_timeout; i++) {
  6813. if (RREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  6814. DMIF_BUFFERS_ALLOCATED_COMPLETED)
  6815. break;
  6816. udelay(1);
  6817. }
  6818. if (radeon_crtc->base.enabled && mode) {
  6819. switch (tmp) {
  6820. case 0:
  6821. default:
  6822. return 4096 * 2;
  6823. case 1:
  6824. return 1920 * 2;
  6825. case 2:
  6826. return 2560 * 2;
  6827. }
  6828. }
  6829. /* controller not enabled, so no lb used */
  6830. return 0;
  6831. }
  6832. /**
  6833. * cik_get_number_of_dram_channels - get the number of dram channels
  6834. *
  6835. * @rdev: radeon_device pointer
  6836. *
  6837. * Look up the number of video ram channels (CIK).
  6838. * Used for display watermark bandwidth calculations
  6839. * Returns the number of dram channels
  6840. */
  6841. static u32 cik_get_number_of_dram_channels(struct radeon_device *rdev)
  6842. {
  6843. u32 tmp = RREG32(MC_SHARED_CHMAP);
  6844. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  6845. case 0:
  6846. default:
  6847. return 1;
  6848. case 1:
  6849. return 2;
  6850. case 2:
  6851. return 4;
  6852. case 3:
  6853. return 8;
  6854. case 4:
  6855. return 3;
  6856. case 5:
  6857. return 6;
  6858. case 6:
  6859. return 10;
  6860. case 7:
  6861. return 12;
  6862. case 8:
  6863. return 16;
  6864. }
  6865. }
  6866. struct dce8_wm_params {
  6867. u32 dram_channels; /* number of dram channels */
  6868. u32 yclk; /* bandwidth per dram data pin in kHz */
  6869. u32 sclk; /* engine clock in kHz */
  6870. u32 disp_clk; /* display clock in kHz */
  6871. u32 src_width; /* viewport width */
  6872. u32 active_time; /* active display time in ns */
  6873. u32 blank_time; /* blank time in ns */
  6874. bool interlaced; /* mode is interlaced */
  6875. fixed20_12 vsc; /* vertical scale ratio */
  6876. u32 num_heads; /* number of active crtcs */
  6877. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  6878. u32 lb_size; /* line buffer allocated to pipe */
  6879. u32 vtaps; /* vertical scaler taps */
  6880. };
  6881. /**
  6882. * dce8_dram_bandwidth - get the dram bandwidth
  6883. *
  6884. * @wm: watermark calculation data
  6885. *
  6886. * Calculate the raw dram bandwidth (CIK).
  6887. * Used for display watermark bandwidth calculations
  6888. * Returns the dram bandwidth in MBytes/s
  6889. */
  6890. static u32 dce8_dram_bandwidth(struct dce8_wm_params *wm)
  6891. {
  6892. /* Calculate raw DRAM Bandwidth */
  6893. fixed20_12 dram_efficiency; /* 0.7 */
  6894. fixed20_12 yclk, dram_channels, bandwidth;
  6895. fixed20_12 a;
  6896. a.full = dfixed_const(1000);
  6897. yclk.full = dfixed_const(wm->yclk);
  6898. yclk.full = dfixed_div(yclk, a);
  6899. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  6900. a.full = dfixed_const(10);
  6901. dram_efficiency.full = dfixed_const(7);
  6902. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  6903. bandwidth.full = dfixed_mul(dram_channels, yclk);
  6904. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  6905. return dfixed_trunc(bandwidth);
  6906. }
  6907. /**
  6908. * dce8_dram_bandwidth_for_display - get the dram bandwidth for display
  6909. *
  6910. * @wm: watermark calculation data
  6911. *
  6912. * Calculate the dram bandwidth used for display (CIK).
  6913. * Used for display watermark bandwidth calculations
  6914. * Returns the dram bandwidth for display in MBytes/s
  6915. */
  6916. static u32 dce8_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  6917. {
  6918. /* Calculate DRAM Bandwidth and the part allocated to display. */
  6919. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  6920. fixed20_12 yclk, dram_channels, bandwidth;
  6921. fixed20_12 a;
  6922. a.full = dfixed_const(1000);
  6923. yclk.full = dfixed_const(wm->yclk);
  6924. yclk.full = dfixed_div(yclk, a);
  6925. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  6926. a.full = dfixed_const(10);
  6927. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  6928. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  6929. bandwidth.full = dfixed_mul(dram_channels, yclk);
  6930. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  6931. return dfixed_trunc(bandwidth);
  6932. }
  6933. /**
  6934. * dce8_data_return_bandwidth - get the data return bandwidth
  6935. *
  6936. * @wm: watermark calculation data
  6937. *
  6938. * Calculate the data return bandwidth used for display (CIK).
  6939. * Used for display watermark bandwidth calculations
  6940. * Returns the data return bandwidth in MBytes/s
  6941. */
  6942. static u32 dce8_data_return_bandwidth(struct dce8_wm_params *wm)
  6943. {
  6944. /* Calculate the display Data return Bandwidth */
  6945. fixed20_12 return_efficiency; /* 0.8 */
  6946. fixed20_12 sclk, bandwidth;
  6947. fixed20_12 a;
  6948. a.full = dfixed_const(1000);
  6949. sclk.full = dfixed_const(wm->sclk);
  6950. sclk.full = dfixed_div(sclk, a);
  6951. a.full = dfixed_const(10);
  6952. return_efficiency.full = dfixed_const(8);
  6953. return_efficiency.full = dfixed_div(return_efficiency, a);
  6954. a.full = dfixed_const(32);
  6955. bandwidth.full = dfixed_mul(a, sclk);
  6956. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  6957. return dfixed_trunc(bandwidth);
  6958. }
  6959. /**
  6960. * dce8_dmif_request_bandwidth - get the dmif bandwidth
  6961. *
  6962. * @wm: watermark calculation data
  6963. *
  6964. * Calculate the dmif bandwidth used for display (CIK).
  6965. * Used for display watermark bandwidth calculations
  6966. * Returns the dmif bandwidth in MBytes/s
  6967. */
  6968. static u32 dce8_dmif_request_bandwidth(struct dce8_wm_params *wm)
  6969. {
  6970. /* Calculate the DMIF Request Bandwidth */
  6971. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  6972. fixed20_12 disp_clk, bandwidth;
  6973. fixed20_12 a, b;
  6974. a.full = dfixed_const(1000);
  6975. disp_clk.full = dfixed_const(wm->disp_clk);
  6976. disp_clk.full = dfixed_div(disp_clk, a);
  6977. a.full = dfixed_const(32);
  6978. b.full = dfixed_mul(a, disp_clk);
  6979. a.full = dfixed_const(10);
  6980. disp_clk_request_efficiency.full = dfixed_const(8);
  6981. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  6982. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  6983. return dfixed_trunc(bandwidth);
  6984. }
  6985. /**
  6986. * dce8_available_bandwidth - get the min available bandwidth
  6987. *
  6988. * @wm: watermark calculation data
  6989. *
  6990. * Calculate the min available bandwidth used for display (CIK).
  6991. * Used for display watermark bandwidth calculations
  6992. * Returns the min available bandwidth in MBytes/s
  6993. */
  6994. static u32 dce8_available_bandwidth(struct dce8_wm_params *wm)
  6995. {
  6996. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  6997. u32 dram_bandwidth = dce8_dram_bandwidth(wm);
  6998. u32 data_return_bandwidth = dce8_data_return_bandwidth(wm);
  6999. u32 dmif_req_bandwidth = dce8_dmif_request_bandwidth(wm);
  7000. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  7001. }
  7002. /**
  7003. * dce8_average_bandwidth - get the average available bandwidth
  7004. *
  7005. * @wm: watermark calculation data
  7006. *
  7007. * Calculate the average available bandwidth used for display (CIK).
  7008. * Used for display watermark bandwidth calculations
  7009. * Returns the average available bandwidth in MBytes/s
  7010. */
  7011. static u32 dce8_average_bandwidth(struct dce8_wm_params *wm)
  7012. {
  7013. /* Calculate the display mode Average Bandwidth
  7014. * DisplayMode should contain the source and destination dimensions,
  7015. * timing, etc.
  7016. */
  7017. fixed20_12 bpp;
  7018. fixed20_12 line_time;
  7019. fixed20_12 src_width;
  7020. fixed20_12 bandwidth;
  7021. fixed20_12 a;
  7022. a.full = dfixed_const(1000);
  7023. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  7024. line_time.full = dfixed_div(line_time, a);
  7025. bpp.full = dfixed_const(wm->bytes_per_pixel);
  7026. src_width.full = dfixed_const(wm->src_width);
  7027. bandwidth.full = dfixed_mul(src_width, bpp);
  7028. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  7029. bandwidth.full = dfixed_div(bandwidth, line_time);
  7030. return dfixed_trunc(bandwidth);
  7031. }
  7032. /**
  7033. * dce8_latency_watermark - get the latency watermark
  7034. *
  7035. * @wm: watermark calculation data
  7036. *
  7037. * Calculate the latency watermark (CIK).
  7038. * Used for display watermark bandwidth calculations
  7039. * Returns the latency watermark in ns
  7040. */
  7041. static u32 dce8_latency_watermark(struct dce8_wm_params *wm)
  7042. {
  7043. /* First calculate the latency in ns */
  7044. u32 mc_latency = 2000; /* 2000 ns. */
  7045. u32 available_bandwidth = dce8_available_bandwidth(wm);
  7046. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  7047. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  7048. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  7049. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  7050. (wm->num_heads * cursor_line_pair_return_time);
  7051. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  7052. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  7053. u32 tmp, dmif_size = 12288;
  7054. fixed20_12 a, b, c;
  7055. if (wm->num_heads == 0)
  7056. return 0;
  7057. a.full = dfixed_const(2);
  7058. b.full = dfixed_const(1);
  7059. if ((wm->vsc.full > a.full) ||
  7060. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  7061. (wm->vtaps >= 5) ||
  7062. ((wm->vsc.full >= a.full) && wm->interlaced))
  7063. max_src_lines_per_dst_line = 4;
  7064. else
  7065. max_src_lines_per_dst_line = 2;
  7066. a.full = dfixed_const(available_bandwidth);
  7067. b.full = dfixed_const(wm->num_heads);
  7068. a.full = dfixed_div(a, b);
  7069. b.full = dfixed_const(mc_latency + 512);
  7070. c.full = dfixed_const(wm->disp_clk);
  7071. b.full = dfixed_div(b, c);
  7072. c.full = dfixed_const(dmif_size);
  7073. b.full = dfixed_div(c, b);
  7074. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  7075. b.full = dfixed_const(1000);
  7076. c.full = dfixed_const(wm->disp_clk);
  7077. b.full = dfixed_div(c, b);
  7078. c.full = dfixed_const(wm->bytes_per_pixel);
  7079. b.full = dfixed_mul(b, c);
  7080. lb_fill_bw = min(tmp, dfixed_trunc(b));
  7081. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  7082. b.full = dfixed_const(1000);
  7083. c.full = dfixed_const(lb_fill_bw);
  7084. b.full = dfixed_div(c, b);
  7085. a.full = dfixed_div(a, b);
  7086. line_fill_time = dfixed_trunc(a);
  7087. if (line_fill_time < wm->active_time)
  7088. return latency;
  7089. else
  7090. return latency + (line_fill_time - wm->active_time);
  7091. }
  7092. /**
  7093. * dce8_average_bandwidth_vs_dram_bandwidth_for_display - check
  7094. * average and available dram bandwidth
  7095. *
  7096. * @wm: watermark calculation data
  7097. *
  7098. * Check if the display average bandwidth fits in the display
  7099. * dram bandwidth (CIK).
  7100. * Used for display watermark bandwidth calculations
  7101. * Returns true if the display fits, false if not.
  7102. */
  7103. static bool dce8_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  7104. {
  7105. if (dce8_average_bandwidth(wm) <=
  7106. (dce8_dram_bandwidth_for_display(wm) / wm->num_heads))
  7107. return true;
  7108. else
  7109. return false;
  7110. }
  7111. /**
  7112. * dce8_average_bandwidth_vs_available_bandwidth - check
  7113. * average and available bandwidth
  7114. *
  7115. * @wm: watermark calculation data
  7116. *
  7117. * Check if the display average bandwidth fits in the display
  7118. * available bandwidth (CIK).
  7119. * Used for display watermark bandwidth calculations
  7120. * Returns true if the display fits, false if not.
  7121. */
  7122. static bool dce8_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  7123. {
  7124. if (dce8_average_bandwidth(wm) <=
  7125. (dce8_available_bandwidth(wm) / wm->num_heads))
  7126. return true;
  7127. else
  7128. return false;
  7129. }
  7130. /**
  7131. * dce8_check_latency_hiding - check latency hiding
  7132. *
  7133. * @wm: watermark calculation data
  7134. *
  7135. * Check latency hiding (CIK).
  7136. * Used for display watermark bandwidth calculations
  7137. * Returns true if the display fits, false if not.
  7138. */
  7139. static bool dce8_check_latency_hiding(struct dce8_wm_params *wm)
  7140. {
  7141. u32 lb_partitions = wm->lb_size / wm->src_width;
  7142. u32 line_time = wm->active_time + wm->blank_time;
  7143. u32 latency_tolerant_lines;
  7144. u32 latency_hiding;
  7145. fixed20_12 a;
  7146. a.full = dfixed_const(1);
  7147. if (wm->vsc.full > a.full)
  7148. latency_tolerant_lines = 1;
  7149. else {
  7150. if (lb_partitions <= (wm->vtaps + 1))
  7151. latency_tolerant_lines = 1;
  7152. else
  7153. latency_tolerant_lines = 2;
  7154. }
  7155. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  7156. if (dce8_latency_watermark(wm) <= latency_hiding)
  7157. return true;
  7158. else
  7159. return false;
  7160. }
  7161. /**
  7162. * dce8_program_watermarks - program display watermarks
  7163. *
  7164. * @rdev: radeon_device pointer
  7165. * @radeon_crtc: the selected display controller
  7166. * @lb_size: line buffer size
  7167. * @num_heads: number of display controllers in use
  7168. *
  7169. * Calculate and program the display watermarks for the
  7170. * selected display controller (CIK).
  7171. */
  7172. static void dce8_program_watermarks(struct radeon_device *rdev,
  7173. struct radeon_crtc *radeon_crtc,
  7174. u32 lb_size, u32 num_heads)
  7175. {
  7176. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  7177. struct dce8_wm_params wm_low, wm_high;
  7178. u32 pixel_period;
  7179. u32 line_time = 0;
  7180. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  7181. u32 tmp, wm_mask;
  7182. if (radeon_crtc->base.enabled && num_heads && mode) {
  7183. pixel_period = 1000000 / (u32)mode->clock;
  7184. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  7185. /* watermark for high clocks */
  7186. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  7187. rdev->pm.dpm_enabled) {
  7188. wm_high.yclk =
  7189. radeon_dpm_get_mclk(rdev, false) * 10;
  7190. wm_high.sclk =
  7191. radeon_dpm_get_sclk(rdev, false) * 10;
  7192. } else {
  7193. wm_high.yclk = rdev->pm.current_mclk * 10;
  7194. wm_high.sclk = rdev->pm.current_sclk * 10;
  7195. }
  7196. wm_high.disp_clk = mode->clock;
  7197. wm_high.src_width = mode->crtc_hdisplay;
  7198. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  7199. wm_high.blank_time = line_time - wm_high.active_time;
  7200. wm_high.interlaced = false;
  7201. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  7202. wm_high.interlaced = true;
  7203. wm_high.vsc = radeon_crtc->vsc;
  7204. wm_high.vtaps = 1;
  7205. if (radeon_crtc->rmx_type != RMX_OFF)
  7206. wm_high.vtaps = 2;
  7207. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  7208. wm_high.lb_size = lb_size;
  7209. wm_high.dram_channels = cik_get_number_of_dram_channels(rdev);
  7210. wm_high.num_heads = num_heads;
  7211. /* set for high clocks */
  7212. latency_watermark_a = min(dce8_latency_watermark(&wm_high), (u32)65535);
  7213. /* possibly force display priority to high */
  7214. /* should really do this at mode validation time... */
  7215. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  7216. !dce8_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  7217. !dce8_check_latency_hiding(&wm_high) ||
  7218. (rdev->disp_priority == 2)) {
  7219. DRM_DEBUG_KMS("force priority to high\n");
  7220. }
  7221. /* watermark for low clocks */
  7222. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  7223. rdev->pm.dpm_enabled) {
  7224. wm_low.yclk =
  7225. radeon_dpm_get_mclk(rdev, true) * 10;
  7226. wm_low.sclk =
  7227. radeon_dpm_get_sclk(rdev, true) * 10;
  7228. } else {
  7229. wm_low.yclk = rdev->pm.current_mclk * 10;
  7230. wm_low.sclk = rdev->pm.current_sclk * 10;
  7231. }
  7232. wm_low.disp_clk = mode->clock;
  7233. wm_low.src_width = mode->crtc_hdisplay;
  7234. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  7235. wm_low.blank_time = line_time - wm_low.active_time;
  7236. wm_low.interlaced = false;
  7237. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  7238. wm_low.interlaced = true;
  7239. wm_low.vsc = radeon_crtc->vsc;
  7240. wm_low.vtaps = 1;
  7241. if (radeon_crtc->rmx_type != RMX_OFF)
  7242. wm_low.vtaps = 2;
  7243. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  7244. wm_low.lb_size = lb_size;
  7245. wm_low.dram_channels = cik_get_number_of_dram_channels(rdev);
  7246. wm_low.num_heads = num_heads;
  7247. /* set for low clocks */
  7248. latency_watermark_b = min(dce8_latency_watermark(&wm_low), (u32)65535);
  7249. /* possibly force display priority to high */
  7250. /* should really do this at mode validation time... */
  7251. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  7252. !dce8_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  7253. !dce8_check_latency_hiding(&wm_low) ||
  7254. (rdev->disp_priority == 2)) {
  7255. DRM_DEBUG_KMS("force priority to high\n");
  7256. }
  7257. }
  7258. /* select wm A */
  7259. wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  7260. tmp = wm_mask;
  7261. tmp &= ~LATENCY_WATERMARK_MASK(3);
  7262. tmp |= LATENCY_WATERMARK_MASK(1);
  7263. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  7264. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  7265. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  7266. LATENCY_HIGH_WATERMARK(line_time)));
  7267. /* select wm B */
  7268. tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  7269. tmp &= ~LATENCY_WATERMARK_MASK(3);
  7270. tmp |= LATENCY_WATERMARK_MASK(2);
  7271. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  7272. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  7273. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  7274. LATENCY_HIGH_WATERMARK(line_time)));
  7275. /* restore original selection */
  7276. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);
  7277. /* save values for DPM */
  7278. radeon_crtc->line_time = line_time;
  7279. radeon_crtc->wm_high = latency_watermark_a;
  7280. radeon_crtc->wm_low = latency_watermark_b;
  7281. }
  7282. /**
  7283. * dce8_bandwidth_update - program display watermarks
  7284. *
  7285. * @rdev: radeon_device pointer
  7286. *
  7287. * Calculate and program the display watermarks and line
  7288. * buffer allocation (CIK).
  7289. */
  7290. void dce8_bandwidth_update(struct radeon_device *rdev)
  7291. {
  7292. struct drm_display_mode *mode = NULL;
  7293. u32 num_heads = 0, lb_size;
  7294. int i;
  7295. radeon_update_display_priority(rdev);
  7296. for (i = 0; i < rdev->num_crtc; i++) {
  7297. if (rdev->mode_info.crtcs[i]->base.enabled)
  7298. num_heads++;
  7299. }
  7300. for (i = 0; i < rdev->num_crtc; i++) {
  7301. mode = &rdev->mode_info.crtcs[i]->base.mode;
  7302. lb_size = dce8_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode);
  7303. dce8_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  7304. }
  7305. }
  7306. /**
  7307. * cik_get_gpu_clock_counter - return GPU clock counter snapshot
  7308. *
  7309. * @rdev: radeon_device pointer
  7310. *
  7311. * Fetches a GPU clock counter snapshot (SI).
  7312. * Returns the 64 bit clock counter snapshot.
  7313. */
  7314. uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev)
  7315. {
  7316. uint64_t clock;
  7317. mutex_lock(&rdev->gpu_clock_mutex);
  7318. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  7319. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  7320. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  7321. mutex_unlock(&rdev->gpu_clock_mutex);
  7322. return clock;
  7323. }
  7324. static int cik_set_uvd_clock(struct radeon_device *rdev, u32 clock,
  7325. u32 cntl_reg, u32 status_reg)
  7326. {
  7327. int r, i;
  7328. struct atom_clock_dividers dividers;
  7329. uint32_t tmp;
  7330. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  7331. clock, false, &dividers);
  7332. if (r)
  7333. return r;
  7334. tmp = RREG32_SMC(cntl_reg);
  7335. tmp &= ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK);
  7336. tmp |= dividers.post_divider;
  7337. WREG32_SMC(cntl_reg, tmp);
  7338. for (i = 0; i < 100; i++) {
  7339. if (RREG32_SMC(status_reg) & DCLK_STATUS)
  7340. break;
  7341. mdelay(10);
  7342. }
  7343. if (i == 100)
  7344. return -ETIMEDOUT;
  7345. return 0;
  7346. }
  7347. int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  7348. {
  7349. int r = 0;
  7350. r = cik_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
  7351. if (r)
  7352. return r;
  7353. r = cik_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
  7354. return r;
  7355. }
  7356. static void cik_pcie_gen3_enable(struct radeon_device *rdev)
  7357. {
  7358. struct pci_dev *root = rdev->pdev->bus->self;
  7359. int bridge_pos, gpu_pos;
  7360. u32 speed_cntl, mask, current_data_rate;
  7361. int ret, i;
  7362. u16 tmp16;
  7363. if (radeon_pcie_gen2 == 0)
  7364. return;
  7365. if (rdev->flags & RADEON_IS_IGP)
  7366. return;
  7367. if (!(rdev->flags & RADEON_IS_PCIE))
  7368. return;
  7369. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  7370. if (ret != 0)
  7371. return;
  7372. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  7373. return;
  7374. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  7375. current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
  7376. LC_CURRENT_DATA_RATE_SHIFT;
  7377. if (mask & DRM_PCIE_SPEED_80) {
  7378. if (current_data_rate == 2) {
  7379. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  7380. return;
  7381. }
  7382. DRM_INFO("enabling PCIE gen 3 link speeds, disable with radeon.pcie_gen2=0\n");
  7383. } else if (mask & DRM_PCIE_SPEED_50) {
  7384. if (current_data_rate == 1) {
  7385. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  7386. return;
  7387. }
  7388. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  7389. }
  7390. bridge_pos = pci_pcie_cap(root);
  7391. if (!bridge_pos)
  7392. return;
  7393. gpu_pos = pci_pcie_cap(rdev->pdev);
  7394. if (!gpu_pos)
  7395. return;
  7396. if (mask & DRM_PCIE_SPEED_80) {
  7397. /* re-try equalization if gen3 is not already enabled */
  7398. if (current_data_rate != 2) {
  7399. u16 bridge_cfg, gpu_cfg;
  7400. u16 bridge_cfg2, gpu_cfg2;
  7401. u32 max_lw, current_lw, tmp;
  7402. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  7403. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  7404. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  7405. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  7406. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  7407. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  7408. tmp = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  7409. max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
  7410. current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;
  7411. if (current_lw < max_lw) {
  7412. tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  7413. if (tmp & LC_RENEGOTIATION_SUPPORT) {
  7414. tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
  7415. tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
  7416. tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
  7417. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
  7418. }
  7419. }
  7420. for (i = 0; i < 10; i++) {
  7421. /* check status */
  7422. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  7423. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  7424. break;
  7425. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  7426. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  7427. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  7428. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  7429. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  7430. tmp |= LC_SET_QUIESCE;
  7431. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  7432. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  7433. tmp |= LC_REDO_EQ;
  7434. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  7435. mdelay(100);
  7436. /* linkctl */
  7437. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  7438. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  7439. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  7440. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  7441. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  7442. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  7443. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  7444. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  7445. /* linkctl2 */
  7446. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  7447. tmp16 &= ~((1 << 4) | (7 << 9));
  7448. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  7449. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  7450. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  7451. tmp16 &= ~((1 << 4) | (7 << 9));
  7452. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  7453. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  7454. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  7455. tmp &= ~LC_SET_QUIESCE;
  7456. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  7457. }
  7458. }
  7459. }
  7460. /* set the link speed */
  7461. speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
  7462. speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
  7463. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  7464. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  7465. tmp16 &= ~0xf;
  7466. if (mask & DRM_PCIE_SPEED_80)
  7467. tmp16 |= 3; /* gen3 */
  7468. else if (mask & DRM_PCIE_SPEED_50)
  7469. tmp16 |= 2; /* gen2 */
  7470. else
  7471. tmp16 |= 1; /* gen1 */
  7472. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  7473. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  7474. speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
  7475. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  7476. for (i = 0; i < rdev->usec_timeout; i++) {
  7477. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  7478. if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
  7479. break;
  7480. udelay(1);
  7481. }
  7482. }
  7483. static void cik_program_aspm(struct radeon_device *rdev)
  7484. {
  7485. u32 data, orig;
  7486. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  7487. bool disable_clkreq = false;
  7488. if (radeon_aspm == 0)
  7489. return;
  7490. /* XXX double check IGPs */
  7491. if (rdev->flags & RADEON_IS_IGP)
  7492. return;
  7493. if (!(rdev->flags & RADEON_IS_PCIE))
  7494. return;
  7495. orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  7496. data &= ~LC_XMIT_N_FTS_MASK;
  7497. data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
  7498. if (orig != data)
  7499. WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
  7500. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
  7501. data |= LC_GO_TO_RECOVERY;
  7502. if (orig != data)
  7503. WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
  7504. orig = data = RREG32_PCIE_PORT(PCIE_P_CNTL);
  7505. data |= P_IGNORE_EDB_ERR;
  7506. if (orig != data)
  7507. WREG32_PCIE_PORT(PCIE_P_CNTL, data);
  7508. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  7509. data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
  7510. data |= LC_PMI_TO_L1_DIS;
  7511. if (!disable_l0s)
  7512. data |= LC_L0S_INACTIVITY(7);
  7513. if (!disable_l1) {
  7514. data |= LC_L1_INACTIVITY(7);
  7515. data &= ~LC_PMI_TO_L1_DIS;
  7516. if (orig != data)
  7517. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  7518. if (!disable_plloff_in_l1) {
  7519. bool clk_req_support;
  7520. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0);
  7521. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  7522. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  7523. if (orig != data)
  7524. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0, data);
  7525. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1);
  7526. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  7527. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  7528. if (orig != data)
  7529. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1, data);
  7530. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0);
  7531. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  7532. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  7533. if (orig != data)
  7534. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0, data);
  7535. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1);
  7536. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  7537. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  7538. if (orig != data)
  7539. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1, data);
  7540. orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  7541. data &= ~LC_DYN_LANES_PWR_STATE_MASK;
  7542. data |= LC_DYN_LANES_PWR_STATE(3);
  7543. if (orig != data)
  7544. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
  7545. if (!disable_clkreq) {
  7546. struct pci_dev *root = rdev->pdev->bus->self;
  7547. u32 lnkcap;
  7548. clk_req_support = false;
  7549. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  7550. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  7551. clk_req_support = true;
  7552. } else {
  7553. clk_req_support = false;
  7554. }
  7555. if (clk_req_support) {
  7556. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
  7557. data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
  7558. if (orig != data)
  7559. WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
  7560. orig = data = RREG32_SMC(THM_CLK_CNTL);
  7561. data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
  7562. data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
  7563. if (orig != data)
  7564. WREG32_SMC(THM_CLK_CNTL, data);
  7565. orig = data = RREG32_SMC(MISC_CLK_CTRL);
  7566. data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
  7567. data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
  7568. if (orig != data)
  7569. WREG32_SMC(MISC_CLK_CTRL, data);
  7570. orig = data = RREG32_SMC(CG_CLKPIN_CNTL);
  7571. data &= ~BCLK_AS_XCLK;
  7572. if (orig != data)
  7573. WREG32_SMC(CG_CLKPIN_CNTL, data);
  7574. orig = data = RREG32_SMC(CG_CLKPIN_CNTL_2);
  7575. data &= ~FORCE_BIF_REFCLK_EN;
  7576. if (orig != data)
  7577. WREG32_SMC(CG_CLKPIN_CNTL_2, data);
  7578. orig = data = RREG32_SMC(MPLL_BYPASSCLK_SEL);
  7579. data &= ~MPLL_CLKOUT_SEL_MASK;
  7580. data |= MPLL_CLKOUT_SEL(4);
  7581. if (orig != data)
  7582. WREG32_SMC(MPLL_BYPASSCLK_SEL, data);
  7583. }
  7584. }
  7585. } else {
  7586. if (orig != data)
  7587. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  7588. }
  7589. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  7590. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
  7591. if (orig != data)
  7592. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  7593. if (!disable_l0s) {
  7594. data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  7595. if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
  7596. data = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  7597. if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
  7598. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  7599. data &= ~LC_L0S_INACTIVITY_MASK;
  7600. if (orig != data)
  7601. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  7602. }
  7603. }
  7604. }
  7605. }