atombios_encoders.c 85 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698
  1. /*
  2. * Copyright 2007-11 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include <linux/backlight.h>
  32. extern int atom_debug;
  33. static u8
  34. radeon_atom_get_backlight_level_from_reg(struct radeon_device *rdev)
  35. {
  36. u8 backlight_level;
  37. u32 bios_2_scratch;
  38. if (rdev->family >= CHIP_R600)
  39. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  40. else
  41. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  42. backlight_level = ((bios_2_scratch & ATOM_S2_CURRENT_BL_LEVEL_MASK) >>
  43. ATOM_S2_CURRENT_BL_LEVEL_SHIFT);
  44. return backlight_level;
  45. }
  46. static void
  47. radeon_atom_set_backlight_level_to_reg(struct radeon_device *rdev,
  48. u8 backlight_level)
  49. {
  50. u32 bios_2_scratch;
  51. if (rdev->family >= CHIP_R600)
  52. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  53. else
  54. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  55. bios_2_scratch &= ~ATOM_S2_CURRENT_BL_LEVEL_MASK;
  56. bios_2_scratch |= ((backlight_level << ATOM_S2_CURRENT_BL_LEVEL_SHIFT) &
  57. ATOM_S2_CURRENT_BL_LEVEL_MASK);
  58. if (rdev->family >= CHIP_R600)
  59. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  60. else
  61. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  62. }
  63. u8
  64. atombios_get_backlight_level(struct radeon_encoder *radeon_encoder)
  65. {
  66. struct drm_device *dev = radeon_encoder->base.dev;
  67. struct radeon_device *rdev = dev->dev_private;
  68. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  69. return 0;
  70. return radeon_atom_get_backlight_level_from_reg(rdev);
  71. }
  72. void
  73. atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
  74. {
  75. struct drm_encoder *encoder = &radeon_encoder->base;
  76. struct drm_device *dev = radeon_encoder->base.dev;
  77. struct radeon_device *rdev = dev->dev_private;
  78. struct radeon_encoder_atom_dig *dig;
  79. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  80. int index;
  81. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  82. return;
  83. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
  84. radeon_encoder->enc_priv) {
  85. dig = radeon_encoder->enc_priv;
  86. dig->backlight_level = level;
  87. radeon_atom_set_backlight_level_to_reg(rdev, dig->backlight_level);
  88. switch (radeon_encoder->encoder_id) {
  89. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  90. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  91. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  92. if (dig->backlight_level == 0) {
  93. args.ucAction = ATOM_LCD_BLOFF;
  94. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  95. } else {
  96. args.ucAction = ATOM_LCD_BL_BRIGHTNESS_CONTROL;
  97. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  98. args.ucAction = ATOM_LCD_BLON;
  99. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  100. }
  101. break;
  102. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  103. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  104. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  105. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  106. if (dig->backlight_level == 0)
  107. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  108. else {
  109. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL, 0, 0);
  110. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  111. }
  112. break;
  113. default:
  114. break;
  115. }
  116. }
  117. }
  118. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  119. static u8 radeon_atom_bl_level(struct backlight_device *bd)
  120. {
  121. u8 level;
  122. /* Convert brightness to hardware level */
  123. if (bd->props.brightness < 0)
  124. level = 0;
  125. else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
  126. level = RADEON_MAX_BL_LEVEL;
  127. else
  128. level = bd->props.brightness;
  129. return level;
  130. }
  131. static int radeon_atom_backlight_update_status(struct backlight_device *bd)
  132. {
  133. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  134. struct radeon_encoder *radeon_encoder = pdata->encoder;
  135. atombios_set_backlight_level(radeon_encoder, radeon_atom_bl_level(bd));
  136. return 0;
  137. }
  138. static int radeon_atom_backlight_get_brightness(struct backlight_device *bd)
  139. {
  140. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  141. struct radeon_encoder *radeon_encoder = pdata->encoder;
  142. struct drm_device *dev = radeon_encoder->base.dev;
  143. struct radeon_device *rdev = dev->dev_private;
  144. return radeon_atom_get_backlight_level_from_reg(rdev);
  145. }
  146. static const struct backlight_ops radeon_atom_backlight_ops = {
  147. .get_brightness = radeon_atom_backlight_get_brightness,
  148. .update_status = radeon_atom_backlight_update_status,
  149. };
  150. void radeon_atom_backlight_init(struct radeon_encoder *radeon_encoder,
  151. struct drm_connector *drm_connector)
  152. {
  153. struct drm_device *dev = radeon_encoder->base.dev;
  154. struct radeon_device *rdev = dev->dev_private;
  155. struct backlight_device *bd;
  156. struct backlight_properties props;
  157. struct radeon_backlight_privdata *pdata;
  158. struct radeon_encoder_atom_dig *dig;
  159. u8 backlight_level;
  160. char bl_name[16];
  161. /* Mac laptops with multiple GPUs use the gmux driver for backlight
  162. * so don't register a backlight device
  163. */
  164. if ((rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
  165. (rdev->pdev->device == 0x6741))
  166. return;
  167. if (!radeon_encoder->enc_priv)
  168. return;
  169. if (!rdev->is_atom_bios)
  170. return;
  171. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  172. return;
  173. pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
  174. if (!pdata) {
  175. DRM_ERROR("Memory allocation failed\n");
  176. goto error;
  177. }
  178. memset(&props, 0, sizeof(props));
  179. props.max_brightness = RADEON_MAX_BL_LEVEL;
  180. props.type = BACKLIGHT_RAW;
  181. snprintf(bl_name, sizeof(bl_name),
  182. "radeon_bl%d", dev->primary->index);
  183. bd = backlight_device_register(bl_name, &drm_connector->kdev,
  184. pdata, &radeon_atom_backlight_ops, &props);
  185. if (IS_ERR(bd)) {
  186. DRM_ERROR("Backlight registration failed\n");
  187. goto error;
  188. }
  189. pdata->encoder = radeon_encoder;
  190. backlight_level = radeon_atom_get_backlight_level_from_reg(rdev);
  191. dig = radeon_encoder->enc_priv;
  192. dig->bl_dev = bd;
  193. bd->props.brightness = radeon_atom_backlight_get_brightness(bd);
  194. bd->props.power = FB_BLANK_UNBLANK;
  195. backlight_update_status(bd);
  196. DRM_INFO("radeon atom DIG backlight initialized\n");
  197. return;
  198. error:
  199. kfree(pdata);
  200. return;
  201. }
  202. static void radeon_atom_backlight_exit(struct radeon_encoder *radeon_encoder)
  203. {
  204. struct drm_device *dev = radeon_encoder->base.dev;
  205. struct radeon_device *rdev = dev->dev_private;
  206. struct backlight_device *bd = NULL;
  207. struct radeon_encoder_atom_dig *dig;
  208. if (!radeon_encoder->enc_priv)
  209. return;
  210. if (!rdev->is_atom_bios)
  211. return;
  212. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  213. return;
  214. dig = radeon_encoder->enc_priv;
  215. bd = dig->bl_dev;
  216. dig->bl_dev = NULL;
  217. if (bd) {
  218. struct radeon_legacy_backlight_privdata *pdata;
  219. pdata = bl_get_data(bd);
  220. backlight_device_unregister(bd);
  221. kfree(pdata);
  222. DRM_INFO("radeon atom LVDS backlight unloaded\n");
  223. }
  224. }
  225. #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
  226. void radeon_atom_backlight_init(struct radeon_encoder *encoder)
  227. {
  228. }
  229. static void radeon_atom_backlight_exit(struct radeon_encoder *encoder)
  230. {
  231. }
  232. #endif
  233. /* evil but including atombios.h is much worse */
  234. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  235. struct drm_display_mode *mode);
  236. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  237. {
  238. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  239. switch (radeon_encoder->encoder_id) {
  240. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  241. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  242. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  243. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  244. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  245. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  246. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  247. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  248. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  249. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  250. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  251. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  252. return true;
  253. default:
  254. return false;
  255. }
  256. }
  257. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  258. const struct drm_display_mode *mode,
  259. struct drm_display_mode *adjusted_mode)
  260. {
  261. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  262. struct drm_device *dev = encoder->dev;
  263. struct radeon_device *rdev = dev->dev_private;
  264. /* set the active encoder to connector routing */
  265. radeon_encoder_set_active_device(encoder);
  266. drm_mode_set_crtcinfo(adjusted_mode, 0);
  267. /* hw bug */
  268. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  269. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  270. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  271. /* get the native mode for LVDS */
  272. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  273. radeon_panel_mode_fixup(encoder, adjusted_mode);
  274. /* get the native mode for TV */
  275. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  276. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  277. if (tv_dac) {
  278. if (tv_dac->tv_std == TV_STD_NTSC ||
  279. tv_dac->tv_std == TV_STD_NTSC_J ||
  280. tv_dac->tv_std == TV_STD_PAL_M)
  281. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  282. else
  283. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  284. }
  285. }
  286. if (ASIC_IS_DCE3(rdev) &&
  287. ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  288. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
  289. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  290. radeon_dp_set_link_config(connector, adjusted_mode);
  291. }
  292. return true;
  293. }
  294. static void
  295. atombios_dac_setup(struct drm_encoder *encoder, int action)
  296. {
  297. struct drm_device *dev = encoder->dev;
  298. struct radeon_device *rdev = dev->dev_private;
  299. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  300. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  301. int index = 0;
  302. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  303. memset(&args, 0, sizeof(args));
  304. switch (radeon_encoder->encoder_id) {
  305. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  306. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  307. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  308. break;
  309. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  310. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  311. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  312. break;
  313. }
  314. args.ucAction = action;
  315. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  316. args.ucDacStandard = ATOM_DAC1_PS2;
  317. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  318. args.ucDacStandard = ATOM_DAC1_CV;
  319. else {
  320. switch (dac_info->tv_std) {
  321. case TV_STD_PAL:
  322. case TV_STD_PAL_M:
  323. case TV_STD_SCART_PAL:
  324. case TV_STD_SECAM:
  325. case TV_STD_PAL_CN:
  326. args.ucDacStandard = ATOM_DAC1_PAL;
  327. break;
  328. case TV_STD_NTSC:
  329. case TV_STD_NTSC_J:
  330. case TV_STD_PAL_60:
  331. default:
  332. args.ucDacStandard = ATOM_DAC1_NTSC;
  333. break;
  334. }
  335. }
  336. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  337. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  338. }
  339. static void
  340. atombios_tv_setup(struct drm_encoder *encoder, int action)
  341. {
  342. struct drm_device *dev = encoder->dev;
  343. struct radeon_device *rdev = dev->dev_private;
  344. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  345. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  346. int index = 0;
  347. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  348. memset(&args, 0, sizeof(args));
  349. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  350. args.sTVEncoder.ucAction = action;
  351. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  352. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  353. else {
  354. switch (dac_info->tv_std) {
  355. case TV_STD_NTSC:
  356. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  357. break;
  358. case TV_STD_PAL:
  359. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  360. break;
  361. case TV_STD_PAL_M:
  362. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  363. break;
  364. case TV_STD_PAL_60:
  365. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  366. break;
  367. case TV_STD_NTSC_J:
  368. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  369. break;
  370. case TV_STD_SCART_PAL:
  371. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  372. break;
  373. case TV_STD_SECAM:
  374. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  375. break;
  376. case TV_STD_PAL_CN:
  377. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  378. break;
  379. default:
  380. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  381. break;
  382. }
  383. }
  384. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  385. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  386. }
  387. static u8 radeon_atom_get_bpc(struct drm_encoder *encoder)
  388. {
  389. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  390. int bpc = 8;
  391. if (connector)
  392. bpc = radeon_get_monitor_bpc(connector);
  393. switch (bpc) {
  394. case 0:
  395. return PANEL_BPC_UNDEFINE;
  396. case 6:
  397. return PANEL_6BIT_PER_COLOR;
  398. case 8:
  399. default:
  400. return PANEL_8BIT_PER_COLOR;
  401. case 10:
  402. return PANEL_10BIT_PER_COLOR;
  403. case 12:
  404. return PANEL_12BIT_PER_COLOR;
  405. case 16:
  406. return PANEL_16BIT_PER_COLOR;
  407. }
  408. }
  409. union dvo_encoder_control {
  410. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  411. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  412. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  413. DVO_ENCODER_CONTROL_PS_ALLOCATION_V1_4 dvo_v4;
  414. };
  415. void
  416. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  417. {
  418. struct drm_device *dev = encoder->dev;
  419. struct radeon_device *rdev = dev->dev_private;
  420. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  421. union dvo_encoder_control args;
  422. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  423. uint8_t frev, crev;
  424. memset(&args, 0, sizeof(args));
  425. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  426. return;
  427. /* some R4xx chips have the wrong frev */
  428. if (rdev->family <= CHIP_RV410)
  429. frev = 1;
  430. switch (frev) {
  431. case 1:
  432. switch (crev) {
  433. case 1:
  434. /* R4xx, R5xx */
  435. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  436. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  437. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  438. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  439. break;
  440. case 2:
  441. /* RS600/690/740 */
  442. args.dvo.sDVOEncoder.ucAction = action;
  443. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  444. /* DFP1, CRT1, TV1 depending on the type of port */
  445. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  446. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  447. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  448. break;
  449. case 3:
  450. /* R6xx */
  451. args.dvo_v3.ucAction = action;
  452. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  453. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  454. break;
  455. case 4:
  456. /* DCE8 */
  457. args.dvo_v4.ucAction = action;
  458. args.dvo_v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  459. args.dvo_v4.ucDVOConfig = 0; /* XXX */
  460. args.dvo_v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
  461. break;
  462. default:
  463. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  464. break;
  465. }
  466. break;
  467. default:
  468. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  469. break;
  470. }
  471. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  472. }
  473. union lvds_encoder_control {
  474. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  475. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  476. };
  477. void
  478. atombios_digital_setup(struct drm_encoder *encoder, int action)
  479. {
  480. struct drm_device *dev = encoder->dev;
  481. struct radeon_device *rdev = dev->dev_private;
  482. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  483. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  484. union lvds_encoder_control args;
  485. int index = 0;
  486. int hdmi_detected = 0;
  487. uint8_t frev, crev;
  488. if (!dig)
  489. return;
  490. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  491. hdmi_detected = 1;
  492. memset(&args, 0, sizeof(args));
  493. switch (radeon_encoder->encoder_id) {
  494. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  495. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  496. break;
  497. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  498. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  499. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  500. break;
  501. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  502. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  503. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  504. else
  505. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  506. break;
  507. }
  508. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  509. return;
  510. switch (frev) {
  511. case 1:
  512. case 2:
  513. switch (crev) {
  514. case 1:
  515. args.v1.ucMisc = 0;
  516. args.v1.ucAction = action;
  517. if (hdmi_detected)
  518. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  519. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  520. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  521. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  522. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  523. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  524. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  525. } else {
  526. if (dig->linkb)
  527. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  528. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  529. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  530. /*if (pScrn->rgbBits == 8) */
  531. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  532. }
  533. break;
  534. case 2:
  535. case 3:
  536. args.v2.ucMisc = 0;
  537. args.v2.ucAction = action;
  538. if (crev == 3) {
  539. if (dig->coherent_mode)
  540. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  541. }
  542. if (hdmi_detected)
  543. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  544. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  545. args.v2.ucTruncate = 0;
  546. args.v2.ucSpatial = 0;
  547. args.v2.ucTemporal = 0;
  548. args.v2.ucFRC = 0;
  549. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  550. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  551. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  552. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  553. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  554. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  555. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  556. }
  557. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  558. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  559. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  560. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  561. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  562. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  563. }
  564. } else {
  565. if (dig->linkb)
  566. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  567. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  568. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  569. }
  570. break;
  571. default:
  572. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  573. break;
  574. }
  575. break;
  576. default:
  577. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  578. break;
  579. }
  580. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  581. }
  582. int
  583. atombios_get_encoder_mode(struct drm_encoder *encoder)
  584. {
  585. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  586. struct drm_connector *connector;
  587. struct radeon_connector *radeon_connector;
  588. struct radeon_connector_atom_dig *dig_connector;
  589. /* dp bridges are always DP */
  590. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
  591. return ATOM_ENCODER_MODE_DP;
  592. /* DVO is always DVO */
  593. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DVO1) ||
  594. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1))
  595. return ATOM_ENCODER_MODE_DVO;
  596. connector = radeon_get_connector_for_encoder(encoder);
  597. /* if we don't have an active device yet, just use one of
  598. * the connectors tied to the encoder.
  599. */
  600. if (!connector)
  601. connector = radeon_get_connector_for_encoder_init(encoder);
  602. radeon_connector = to_radeon_connector(connector);
  603. switch (connector->connector_type) {
  604. case DRM_MODE_CONNECTOR_DVII:
  605. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  606. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  607. radeon_audio)
  608. return ATOM_ENCODER_MODE_HDMI;
  609. else if (radeon_connector->use_digital)
  610. return ATOM_ENCODER_MODE_DVI;
  611. else
  612. return ATOM_ENCODER_MODE_CRT;
  613. break;
  614. case DRM_MODE_CONNECTOR_DVID:
  615. case DRM_MODE_CONNECTOR_HDMIA:
  616. default:
  617. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  618. radeon_audio)
  619. return ATOM_ENCODER_MODE_HDMI;
  620. else
  621. return ATOM_ENCODER_MODE_DVI;
  622. break;
  623. case DRM_MODE_CONNECTOR_LVDS:
  624. return ATOM_ENCODER_MODE_LVDS;
  625. break;
  626. case DRM_MODE_CONNECTOR_DisplayPort:
  627. dig_connector = radeon_connector->con_priv;
  628. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  629. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  630. return ATOM_ENCODER_MODE_DP;
  631. else if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  632. radeon_audio)
  633. return ATOM_ENCODER_MODE_HDMI;
  634. else
  635. return ATOM_ENCODER_MODE_DVI;
  636. break;
  637. case DRM_MODE_CONNECTOR_eDP:
  638. return ATOM_ENCODER_MODE_DP;
  639. case DRM_MODE_CONNECTOR_DVIA:
  640. case DRM_MODE_CONNECTOR_VGA:
  641. return ATOM_ENCODER_MODE_CRT;
  642. break;
  643. case DRM_MODE_CONNECTOR_Composite:
  644. case DRM_MODE_CONNECTOR_SVIDEO:
  645. case DRM_MODE_CONNECTOR_9PinDIN:
  646. /* fix me */
  647. return ATOM_ENCODER_MODE_TV;
  648. /*return ATOM_ENCODER_MODE_CV;*/
  649. break;
  650. }
  651. }
  652. /*
  653. * DIG Encoder/Transmitter Setup
  654. *
  655. * DCE 3.0/3.1
  656. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  657. * Supports up to 3 digital outputs
  658. * - 2 DIG encoder blocks.
  659. * DIG1 can drive UNIPHY link A or link B
  660. * DIG2 can drive UNIPHY link B or LVTMA
  661. *
  662. * DCE 3.2
  663. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  664. * Supports up to 5 digital outputs
  665. * - 2 DIG encoder blocks.
  666. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  667. *
  668. * DCE 4.0/5.0/6.0
  669. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  670. * Supports up to 6 digital outputs
  671. * - 6 DIG encoder blocks.
  672. * - DIG to PHY mapping is hardcoded
  673. * DIG1 drives UNIPHY0 link A, A+B
  674. * DIG2 drives UNIPHY0 link B
  675. * DIG3 drives UNIPHY1 link A, A+B
  676. * DIG4 drives UNIPHY1 link B
  677. * DIG5 drives UNIPHY2 link A, A+B
  678. * DIG6 drives UNIPHY2 link B
  679. *
  680. * DCE 4.1
  681. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  682. * Supports up to 6 digital outputs
  683. * - 2 DIG encoder blocks.
  684. * llano
  685. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  686. * ontario
  687. * DIG1 drives UNIPHY0/1/2 link A
  688. * DIG2 drives UNIPHY0/1/2 link B
  689. *
  690. * Routing
  691. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  692. * Examples:
  693. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  694. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  695. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  696. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  697. */
  698. union dig_encoder_control {
  699. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  700. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  701. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  702. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  703. };
  704. void
  705. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  706. {
  707. struct drm_device *dev = encoder->dev;
  708. struct radeon_device *rdev = dev->dev_private;
  709. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  710. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  711. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  712. union dig_encoder_control args;
  713. int index = 0;
  714. uint8_t frev, crev;
  715. int dp_clock = 0;
  716. int dp_lane_count = 0;
  717. int hpd_id = RADEON_HPD_NONE;
  718. if (connector) {
  719. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  720. struct radeon_connector_atom_dig *dig_connector =
  721. radeon_connector->con_priv;
  722. dp_clock = dig_connector->dp_clock;
  723. dp_lane_count = dig_connector->dp_lane_count;
  724. hpd_id = radeon_connector->hpd.hpd;
  725. }
  726. /* no dig encoder assigned */
  727. if (dig->dig_encoder == -1)
  728. return;
  729. memset(&args, 0, sizeof(args));
  730. if (ASIC_IS_DCE4(rdev))
  731. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  732. else {
  733. if (dig->dig_encoder)
  734. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  735. else
  736. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  737. }
  738. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  739. return;
  740. switch (frev) {
  741. case 1:
  742. switch (crev) {
  743. case 1:
  744. args.v1.ucAction = action;
  745. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  746. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  747. args.v3.ucPanelMode = panel_mode;
  748. else
  749. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  750. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  751. args.v1.ucLaneNum = dp_lane_count;
  752. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  753. args.v1.ucLaneNum = 8;
  754. else
  755. args.v1.ucLaneNum = 4;
  756. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  757. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  758. switch (radeon_encoder->encoder_id) {
  759. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  760. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  761. break;
  762. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  763. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  764. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  765. break;
  766. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  767. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  768. break;
  769. }
  770. if (dig->linkb)
  771. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  772. else
  773. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  774. break;
  775. case 2:
  776. case 3:
  777. args.v3.ucAction = action;
  778. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  779. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  780. args.v3.ucPanelMode = panel_mode;
  781. else
  782. args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
  783. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode))
  784. args.v3.ucLaneNum = dp_lane_count;
  785. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  786. args.v3.ucLaneNum = 8;
  787. else
  788. args.v3.ucLaneNum = 4;
  789. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode) && (dp_clock == 270000))
  790. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  791. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  792. args.v3.ucBitPerColor = radeon_atom_get_bpc(encoder);
  793. break;
  794. case 4:
  795. args.v4.ucAction = action;
  796. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  797. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  798. args.v4.ucPanelMode = panel_mode;
  799. else
  800. args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
  801. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode))
  802. args.v4.ucLaneNum = dp_lane_count;
  803. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  804. args.v4.ucLaneNum = 8;
  805. else
  806. args.v4.ucLaneNum = 4;
  807. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode)) {
  808. if (dp_clock == 540000)
  809. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  810. else if (dp_clock == 324000)
  811. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_3_24GHZ;
  812. else if (dp_clock == 270000)
  813. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  814. else
  815. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_1_62GHZ;
  816. }
  817. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  818. args.v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
  819. if (hpd_id == RADEON_HPD_NONE)
  820. args.v4.ucHPD_ID = 0;
  821. else
  822. args.v4.ucHPD_ID = hpd_id + 1;
  823. break;
  824. default:
  825. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  826. break;
  827. }
  828. break;
  829. default:
  830. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  831. break;
  832. }
  833. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  834. }
  835. union dig_transmitter_control {
  836. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  837. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  838. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  839. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  840. DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
  841. };
  842. void
  843. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  844. {
  845. struct drm_device *dev = encoder->dev;
  846. struct radeon_device *rdev = dev->dev_private;
  847. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  848. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  849. struct drm_connector *connector;
  850. union dig_transmitter_control args;
  851. int index = 0;
  852. uint8_t frev, crev;
  853. bool is_dp = false;
  854. int pll_id = 0;
  855. int dp_clock = 0;
  856. int dp_lane_count = 0;
  857. int connector_object_id = 0;
  858. int igp_lane_info = 0;
  859. int dig_encoder = dig->dig_encoder;
  860. int hpd_id = RADEON_HPD_NONE;
  861. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  862. connector = radeon_get_connector_for_encoder_init(encoder);
  863. /* just needed to avoid bailing in the encoder check. the encoder
  864. * isn't used for init
  865. */
  866. dig_encoder = 0;
  867. } else
  868. connector = radeon_get_connector_for_encoder(encoder);
  869. if (connector) {
  870. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  871. struct radeon_connector_atom_dig *dig_connector =
  872. radeon_connector->con_priv;
  873. hpd_id = radeon_connector->hpd.hpd;
  874. dp_clock = dig_connector->dp_clock;
  875. dp_lane_count = dig_connector->dp_lane_count;
  876. connector_object_id =
  877. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  878. igp_lane_info = dig_connector->igp_lane_info;
  879. }
  880. if (encoder->crtc) {
  881. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  882. pll_id = radeon_crtc->pll_id;
  883. }
  884. /* no dig encoder assigned */
  885. if (dig_encoder == -1)
  886. return;
  887. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
  888. is_dp = true;
  889. memset(&args, 0, sizeof(args));
  890. switch (radeon_encoder->encoder_id) {
  891. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  892. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  893. break;
  894. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  895. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  896. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  897. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  898. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  899. break;
  900. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  901. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  902. break;
  903. }
  904. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  905. return;
  906. switch (frev) {
  907. case 1:
  908. switch (crev) {
  909. case 1:
  910. args.v1.ucAction = action;
  911. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  912. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  913. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  914. args.v1.asMode.ucLaneSel = lane_num;
  915. args.v1.asMode.ucLaneSet = lane_set;
  916. } else {
  917. if (is_dp)
  918. args.v1.usPixelClock = cpu_to_le16(dp_clock / 10);
  919. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  920. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  921. else
  922. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  923. }
  924. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  925. if (dig_encoder)
  926. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  927. else
  928. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  929. if ((rdev->flags & RADEON_IS_IGP) &&
  930. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  931. if (is_dp ||
  932. !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
  933. if (igp_lane_info & 0x1)
  934. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  935. else if (igp_lane_info & 0x2)
  936. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  937. else if (igp_lane_info & 0x4)
  938. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  939. else if (igp_lane_info & 0x8)
  940. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  941. } else {
  942. if (igp_lane_info & 0x3)
  943. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  944. else if (igp_lane_info & 0xc)
  945. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  946. }
  947. }
  948. if (dig->linkb)
  949. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  950. else
  951. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  952. if (is_dp)
  953. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  954. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  955. if (dig->coherent_mode)
  956. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  957. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  958. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  959. }
  960. break;
  961. case 2:
  962. args.v2.ucAction = action;
  963. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  964. args.v2.usInitInfo = cpu_to_le16(connector_object_id);
  965. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  966. args.v2.asMode.ucLaneSel = lane_num;
  967. args.v2.asMode.ucLaneSet = lane_set;
  968. } else {
  969. if (is_dp)
  970. args.v2.usPixelClock = cpu_to_le16(dp_clock / 10);
  971. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  972. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  973. else
  974. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  975. }
  976. args.v2.acConfig.ucEncoderSel = dig_encoder;
  977. if (dig->linkb)
  978. args.v2.acConfig.ucLinkSel = 1;
  979. switch (radeon_encoder->encoder_id) {
  980. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  981. args.v2.acConfig.ucTransmitterSel = 0;
  982. break;
  983. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  984. args.v2.acConfig.ucTransmitterSel = 1;
  985. break;
  986. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  987. args.v2.acConfig.ucTransmitterSel = 2;
  988. break;
  989. }
  990. if (is_dp) {
  991. args.v2.acConfig.fCoherentMode = 1;
  992. args.v2.acConfig.fDPConnector = 1;
  993. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  994. if (dig->coherent_mode)
  995. args.v2.acConfig.fCoherentMode = 1;
  996. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  997. args.v2.acConfig.fDualLinkConnector = 1;
  998. }
  999. break;
  1000. case 3:
  1001. args.v3.ucAction = action;
  1002. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1003. args.v3.usInitInfo = cpu_to_le16(connector_object_id);
  1004. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1005. args.v3.asMode.ucLaneSel = lane_num;
  1006. args.v3.asMode.ucLaneSet = lane_set;
  1007. } else {
  1008. if (is_dp)
  1009. args.v3.usPixelClock = cpu_to_le16(dp_clock / 10);
  1010. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1011. args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1012. else
  1013. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1014. }
  1015. if (is_dp)
  1016. args.v3.ucLaneNum = dp_lane_count;
  1017. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1018. args.v3.ucLaneNum = 8;
  1019. else
  1020. args.v3.ucLaneNum = 4;
  1021. if (dig->linkb)
  1022. args.v3.acConfig.ucLinkSel = 1;
  1023. if (dig_encoder & 1)
  1024. args.v3.acConfig.ucEncoderSel = 1;
  1025. /* Select the PLL for the PHY
  1026. * DP PHY should be clocked from external src if there is
  1027. * one.
  1028. */
  1029. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  1030. if (is_dp && rdev->clock.dp_extclk)
  1031. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  1032. else
  1033. args.v3.acConfig.ucRefClkSource = pll_id;
  1034. switch (radeon_encoder->encoder_id) {
  1035. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1036. args.v3.acConfig.ucTransmitterSel = 0;
  1037. break;
  1038. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1039. args.v3.acConfig.ucTransmitterSel = 1;
  1040. break;
  1041. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1042. args.v3.acConfig.ucTransmitterSel = 2;
  1043. break;
  1044. }
  1045. if (is_dp)
  1046. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1047. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1048. if (dig->coherent_mode)
  1049. args.v3.acConfig.fCoherentMode = 1;
  1050. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1051. args.v3.acConfig.fDualLinkConnector = 1;
  1052. }
  1053. break;
  1054. case 4:
  1055. args.v4.ucAction = action;
  1056. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1057. args.v4.usInitInfo = cpu_to_le16(connector_object_id);
  1058. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1059. args.v4.asMode.ucLaneSel = lane_num;
  1060. args.v4.asMode.ucLaneSet = lane_set;
  1061. } else {
  1062. if (is_dp)
  1063. args.v4.usPixelClock = cpu_to_le16(dp_clock / 10);
  1064. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1065. args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1066. else
  1067. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1068. }
  1069. if (is_dp)
  1070. args.v4.ucLaneNum = dp_lane_count;
  1071. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1072. args.v4.ucLaneNum = 8;
  1073. else
  1074. args.v4.ucLaneNum = 4;
  1075. if (dig->linkb)
  1076. args.v4.acConfig.ucLinkSel = 1;
  1077. if (dig_encoder & 1)
  1078. args.v4.acConfig.ucEncoderSel = 1;
  1079. /* Select the PLL for the PHY
  1080. * DP PHY should be clocked from external src if there is
  1081. * one.
  1082. */
  1083. /* On DCE5 DCPLL usually generates the DP ref clock */
  1084. if (is_dp) {
  1085. if (rdev->clock.dp_extclk)
  1086. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  1087. else
  1088. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  1089. } else
  1090. args.v4.acConfig.ucRefClkSource = pll_id;
  1091. switch (radeon_encoder->encoder_id) {
  1092. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1093. args.v4.acConfig.ucTransmitterSel = 0;
  1094. break;
  1095. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1096. args.v4.acConfig.ucTransmitterSel = 1;
  1097. break;
  1098. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1099. args.v4.acConfig.ucTransmitterSel = 2;
  1100. break;
  1101. }
  1102. if (is_dp)
  1103. args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1104. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1105. if (dig->coherent_mode)
  1106. args.v4.acConfig.fCoherentMode = 1;
  1107. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1108. args.v4.acConfig.fDualLinkConnector = 1;
  1109. }
  1110. break;
  1111. case 5:
  1112. args.v5.ucAction = action;
  1113. if (is_dp)
  1114. args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
  1115. else
  1116. args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1117. switch (radeon_encoder->encoder_id) {
  1118. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1119. if (dig->linkb)
  1120. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
  1121. else
  1122. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
  1123. break;
  1124. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1125. if (dig->linkb)
  1126. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
  1127. else
  1128. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
  1129. break;
  1130. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1131. if (dig->linkb)
  1132. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
  1133. else
  1134. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
  1135. break;
  1136. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1137. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYG;
  1138. break;
  1139. }
  1140. if (is_dp)
  1141. args.v5.ucLaneNum = dp_lane_count;
  1142. else if (radeon_encoder->pixel_clock > 165000)
  1143. args.v5.ucLaneNum = 8;
  1144. else
  1145. args.v5.ucLaneNum = 4;
  1146. args.v5.ucConnObjId = connector_object_id;
  1147. args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
  1148. if (is_dp && rdev->clock.dp_extclk)
  1149. args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
  1150. else
  1151. args.v5.asConfig.ucPhyClkSrcId = pll_id;
  1152. if (is_dp)
  1153. args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
  1154. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1155. if (dig->coherent_mode)
  1156. args.v5.asConfig.ucCoherentMode = 1;
  1157. }
  1158. if (hpd_id == RADEON_HPD_NONE)
  1159. args.v5.asConfig.ucHPDSel = 0;
  1160. else
  1161. args.v5.asConfig.ucHPDSel = hpd_id + 1;
  1162. args.v5.ucDigEncoderSel = 1 << dig_encoder;
  1163. args.v5.ucDPLaneSet = lane_set;
  1164. break;
  1165. default:
  1166. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1167. break;
  1168. }
  1169. break;
  1170. default:
  1171. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1172. break;
  1173. }
  1174. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1175. }
  1176. bool
  1177. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  1178. {
  1179. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1180. struct drm_device *dev = radeon_connector->base.dev;
  1181. struct radeon_device *rdev = dev->dev_private;
  1182. union dig_transmitter_control args;
  1183. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  1184. uint8_t frev, crev;
  1185. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  1186. goto done;
  1187. if (!ASIC_IS_DCE4(rdev))
  1188. goto done;
  1189. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  1190. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  1191. goto done;
  1192. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1193. goto done;
  1194. memset(&args, 0, sizeof(args));
  1195. args.v1.ucAction = action;
  1196. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1197. /* wait for the panel to power up */
  1198. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  1199. int i;
  1200. for (i = 0; i < 300; i++) {
  1201. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  1202. return true;
  1203. mdelay(1);
  1204. }
  1205. return false;
  1206. }
  1207. done:
  1208. return true;
  1209. }
  1210. union external_encoder_control {
  1211. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  1212. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  1213. };
  1214. static void
  1215. atombios_external_encoder_setup(struct drm_encoder *encoder,
  1216. struct drm_encoder *ext_encoder,
  1217. int action)
  1218. {
  1219. struct drm_device *dev = encoder->dev;
  1220. struct radeon_device *rdev = dev->dev_private;
  1221. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1222. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  1223. union external_encoder_control args;
  1224. struct drm_connector *connector;
  1225. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  1226. u8 frev, crev;
  1227. int dp_clock = 0;
  1228. int dp_lane_count = 0;
  1229. int connector_object_id = 0;
  1230. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1231. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1232. connector = radeon_get_connector_for_encoder_init(encoder);
  1233. else
  1234. connector = radeon_get_connector_for_encoder(encoder);
  1235. if (connector) {
  1236. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1237. struct radeon_connector_atom_dig *dig_connector =
  1238. radeon_connector->con_priv;
  1239. dp_clock = dig_connector->dp_clock;
  1240. dp_lane_count = dig_connector->dp_lane_count;
  1241. connector_object_id =
  1242. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1243. }
  1244. memset(&args, 0, sizeof(args));
  1245. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1246. return;
  1247. switch (frev) {
  1248. case 1:
  1249. /* no params on frev 1 */
  1250. break;
  1251. case 2:
  1252. switch (crev) {
  1253. case 1:
  1254. case 2:
  1255. args.v1.sDigEncoder.ucAction = action;
  1256. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1257. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1258. if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
  1259. if (dp_clock == 270000)
  1260. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1261. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1262. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1263. args.v1.sDigEncoder.ucLaneNum = 8;
  1264. else
  1265. args.v1.sDigEncoder.ucLaneNum = 4;
  1266. break;
  1267. case 3:
  1268. args.v3.sExtEncoder.ucAction = action;
  1269. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1270. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1271. else
  1272. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1273. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1274. if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
  1275. if (dp_clock == 270000)
  1276. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1277. else if (dp_clock == 540000)
  1278. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1279. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1280. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1281. args.v3.sExtEncoder.ucLaneNum = 8;
  1282. else
  1283. args.v3.sExtEncoder.ucLaneNum = 4;
  1284. switch (ext_enum) {
  1285. case GRAPH_OBJECT_ENUM_ID1:
  1286. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1287. break;
  1288. case GRAPH_OBJECT_ENUM_ID2:
  1289. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1290. break;
  1291. case GRAPH_OBJECT_ENUM_ID3:
  1292. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1293. break;
  1294. }
  1295. args.v3.sExtEncoder.ucBitPerColor = radeon_atom_get_bpc(encoder);
  1296. break;
  1297. default:
  1298. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1299. return;
  1300. }
  1301. break;
  1302. default:
  1303. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1304. return;
  1305. }
  1306. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1307. }
  1308. static void
  1309. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1310. {
  1311. struct drm_device *dev = encoder->dev;
  1312. struct radeon_device *rdev = dev->dev_private;
  1313. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1314. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1315. ENABLE_YUV_PS_ALLOCATION args;
  1316. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1317. uint32_t temp, reg;
  1318. memset(&args, 0, sizeof(args));
  1319. if (rdev->family >= CHIP_R600)
  1320. reg = R600_BIOS_3_SCRATCH;
  1321. else
  1322. reg = RADEON_BIOS_3_SCRATCH;
  1323. /* XXX: fix up scratch reg handling */
  1324. temp = RREG32(reg);
  1325. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1326. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1327. (radeon_crtc->crtc_id << 18)));
  1328. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1329. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1330. else
  1331. WREG32(reg, 0);
  1332. if (enable)
  1333. args.ucEnable = ATOM_ENABLE;
  1334. args.ucCRTC = radeon_crtc->crtc_id;
  1335. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1336. WREG32(reg, temp);
  1337. }
  1338. static void
  1339. radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
  1340. {
  1341. struct drm_device *dev = encoder->dev;
  1342. struct radeon_device *rdev = dev->dev_private;
  1343. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1344. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1345. int index = 0;
  1346. memset(&args, 0, sizeof(args));
  1347. switch (radeon_encoder->encoder_id) {
  1348. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1349. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1350. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1351. break;
  1352. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1353. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1354. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1355. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1356. break;
  1357. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1358. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1359. break;
  1360. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1361. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1362. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1363. else
  1364. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1365. break;
  1366. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1367. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1368. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1369. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1370. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1371. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1372. else
  1373. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1374. break;
  1375. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1376. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1377. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1378. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1379. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1380. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1381. else
  1382. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1383. break;
  1384. default:
  1385. return;
  1386. }
  1387. switch (mode) {
  1388. case DRM_MODE_DPMS_ON:
  1389. args.ucAction = ATOM_ENABLE;
  1390. /* workaround for DVOOutputControl on some RS690 systems */
  1391. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
  1392. u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
  1393. WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
  1394. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1395. WREG32(RADEON_BIOS_3_SCRATCH, reg);
  1396. } else
  1397. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1398. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1399. args.ucAction = ATOM_LCD_BLON;
  1400. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1401. }
  1402. break;
  1403. case DRM_MODE_DPMS_STANDBY:
  1404. case DRM_MODE_DPMS_SUSPEND:
  1405. case DRM_MODE_DPMS_OFF:
  1406. args.ucAction = ATOM_DISABLE;
  1407. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1408. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1409. args.ucAction = ATOM_LCD_BLOFF;
  1410. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1411. }
  1412. break;
  1413. }
  1414. }
  1415. static void
  1416. radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
  1417. {
  1418. struct drm_device *dev = encoder->dev;
  1419. struct radeon_device *rdev = dev->dev_private;
  1420. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1421. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1422. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1423. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1424. struct radeon_connector *radeon_connector = NULL;
  1425. struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
  1426. if (connector) {
  1427. radeon_connector = to_radeon_connector(connector);
  1428. radeon_dig_connector = radeon_connector->con_priv;
  1429. }
  1430. switch (mode) {
  1431. case DRM_MODE_DPMS_ON:
  1432. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1433. if (!connector)
  1434. dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  1435. else
  1436. dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
  1437. /* setup and enable the encoder */
  1438. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1439. atombios_dig_encoder_setup(encoder,
  1440. ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
  1441. dig->panel_mode);
  1442. if (ext_encoder) {
  1443. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
  1444. atombios_external_encoder_setup(encoder, ext_encoder,
  1445. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1446. }
  1447. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1448. } else if (ASIC_IS_DCE4(rdev)) {
  1449. /* setup and enable the encoder */
  1450. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1451. /* enable the transmitter */
  1452. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1453. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1454. } else {
  1455. /* setup and enable the encoder and transmitter */
  1456. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1457. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1458. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1459. /* some early dce3.2 boards have a bug in their transmitter control table */
  1460. if ((rdev->family != CHIP_RV710) && (rdev->family != CHIP_RV730))
  1461. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1462. }
  1463. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1464. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1465. atombios_set_edp_panel_power(connector,
  1466. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1467. radeon_dig_connector->edp_on = true;
  1468. }
  1469. radeon_dp_link_train(encoder, connector);
  1470. if (ASIC_IS_DCE4(rdev))
  1471. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1472. }
  1473. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1474. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1475. break;
  1476. case DRM_MODE_DPMS_STANDBY:
  1477. case DRM_MODE_DPMS_SUSPEND:
  1478. case DRM_MODE_DPMS_OFF:
  1479. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1480. /* disable the transmitter */
  1481. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1482. } else if (ASIC_IS_DCE4(rdev)) {
  1483. /* disable the transmitter */
  1484. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1485. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1486. } else {
  1487. /* disable the encoder and transmitter */
  1488. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1489. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1490. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1491. }
  1492. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1493. if (ASIC_IS_DCE4(rdev))
  1494. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1495. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1496. atombios_set_edp_panel_power(connector,
  1497. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1498. radeon_dig_connector->edp_on = false;
  1499. }
  1500. }
  1501. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1502. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1503. break;
  1504. }
  1505. }
  1506. static void
  1507. radeon_atom_encoder_dpms_ext(struct drm_encoder *encoder,
  1508. struct drm_encoder *ext_encoder,
  1509. int mode)
  1510. {
  1511. struct drm_device *dev = encoder->dev;
  1512. struct radeon_device *rdev = dev->dev_private;
  1513. switch (mode) {
  1514. case DRM_MODE_DPMS_ON:
  1515. default:
  1516. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1517. atombios_external_encoder_setup(encoder, ext_encoder,
  1518. EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT);
  1519. atombios_external_encoder_setup(encoder, ext_encoder,
  1520. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF);
  1521. } else
  1522. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1523. break;
  1524. case DRM_MODE_DPMS_STANDBY:
  1525. case DRM_MODE_DPMS_SUSPEND:
  1526. case DRM_MODE_DPMS_OFF:
  1527. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1528. atombios_external_encoder_setup(encoder, ext_encoder,
  1529. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING);
  1530. atombios_external_encoder_setup(encoder, ext_encoder,
  1531. EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT);
  1532. } else
  1533. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
  1534. break;
  1535. }
  1536. }
  1537. static void
  1538. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1539. {
  1540. struct drm_device *dev = encoder->dev;
  1541. struct radeon_device *rdev = dev->dev_private;
  1542. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1543. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1544. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1545. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1546. radeon_encoder->active_device);
  1547. switch (radeon_encoder->encoder_id) {
  1548. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1549. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1550. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1551. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1552. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1553. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1554. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1555. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1556. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1557. break;
  1558. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1559. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1560. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1561. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1562. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1563. radeon_atom_encoder_dpms_dig(encoder, mode);
  1564. break;
  1565. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1566. if (ASIC_IS_DCE5(rdev)) {
  1567. switch (mode) {
  1568. case DRM_MODE_DPMS_ON:
  1569. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1570. break;
  1571. case DRM_MODE_DPMS_STANDBY:
  1572. case DRM_MODE_DPMS_SUSPEND:
  1573. case DRM_MODE_DPMS_OFF:
  1574. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1575. break;
  1576. }
  1577. } else if (ASIC_IS_DCE3(rdev))
  1578. radeon_atom_encoder_dpms_dig(encoder, mode);
  1579. else
  1580. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1581. break;
  1582. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1583. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1584. if (ASIC_IS_DCE5(rdev)) {
  1585. switch (mode) {
  1586. case DRM_MODE_DPMS_ON:
  1587. atombios_dac_setup(encoder, ATOM_ENABLE);
  1588. break;
  1589. case DRM_MODE_DPMS_STANDBY:
  1590. case DRM_MODE_DPMS_SUSPEND:
  1591. case DRM_MODE_DPMS_OFF:
  1592. atombios_dac_setup(encoder, ATOM_DISABLE);
  1593. break;
  1594. }
  1595. } else
  1596. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1597. break;
  1598. default:
  1599. return;
  1600. }
  1601. if (ext_encoder)
  1602. radeon_atom_encoder_dpms_ext(encoder, ext_encoder, mode);
  1603. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1604. }
  1605. union crtc_source_param {
  1606. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1607. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1608. };
  1609. static void
  1610. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1611. {
  1612. struct drm_device *dev = encoder->dev;
  1613. struct radeon_device *rdev = dev->dev_private;
  1614. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1615. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1616. union crtc_source_param args;
  1617. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1618. uint8_t frev, crev;
  1619. struct radeon_encoder_atom_dig *dig;
  1620. memset(&args, 0, sizeof(args));
  1621. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1622. return;
  1623. switch (frev) {
  1624. case 1:
  1625. switch (crev) {
  1626. case 1:
  1627. default:
  1628. if (ASIC_IS_AVIVO(rdev))
  1629. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1630. else {
  1631. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1632. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1633. } else {
  1634. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1635. }
  1636. }
  1637. switch (radeon_encoder->encoder_id) {
  1638. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1639. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1640. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1641. break;
  1642. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1643. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1644. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1645. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1646. else
  1647. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1648. break;
  1649. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1650. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1651. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1652. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1653. break;
  1654. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1655. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1656. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1657. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1658. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1659. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1660. else
  1661. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1662. break;
  1663. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1664. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1665. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1666. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1667. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1668. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1669. else
  1670. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1671. break;
  1672. }
  1673. break;
  1674. case 2:
  1675. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1676. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
  1677. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1678. if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
  1679. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1680. else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
  1681. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
  1682. else
  1683. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1684. } else
  1685. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1686. switch (radeon_encoder->encoder_id) {
  1687. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1688. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1689. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1690. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1691. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1692. dig = radeon_encoder->enc_priv;
  1693. switch (dig->dig_encoder) {
  1694. case 0:
  1695. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1696. break;
  1697. case 1:
  1698. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1699. break;
  1700. case 2:
  1701. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1702. break;
  1703. case 3:
  1704. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1705. break;
  1706. case 4:
  1707. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1708. break;
  1709. case 5:
  1710. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1711. break;
  1712. case 6:
  1713. args.v2.ucEncoderID = ASIC_INT_DIG7_ENCODER_ID;
  1714. break;
  1715. }
  1716. break;
  1717. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1718. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1719. break;
  1720. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1721. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1722. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1723. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1724. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1725. else
  1726. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1727. break;
  1728. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1729. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1730. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1731. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1732. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1733. else
  1734. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1735. break;
  1736. }
  1737. break;
  1738. }
  1739. break;
  1740. default:
  1741. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1742. return;
  1743. }
  1744. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1745. /* update scratch regs with new routing */
  1746. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1747. }
  1748. static void
  1749. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1750. struct drm_display_mode *mode)
  1751. {
  1752. struct drm_device *dev = encoder->dev;
  1753. struct radeon_device *rdev = dev->dev_private;
  1754. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1755. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1756. /* Funky macbooks */
  1757. if ((dev->pdev->device == 0x71C5) &&
  1758. (dev->pdev->subsystem_vendor == 0x106b) &&
  1759. (dev->pdev->subsystem_device == 0x0080)) {
  1760. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1761. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1762. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1763. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1764. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1765. }
  1766. }
  1767. /* set scaler clears this on some chips */
  1768. if (ASIC_IS_AVIVO(rdev) &&
  1769. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1770. if (ASIC_IS_DCE8(rdev)) {
  1771. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1772. WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset,
  1773. CIK_INTERLEAVE_EN);
  1774. else
  1775. WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1776. } else if (ASIC_IS_DCE4(rdev)) {
  1777. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1778. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1779. EVERGREEN_INTERLEAVE_EN);
  1780. else
  1781. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1782. } else {
  1783. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1784. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1785. AVIVO_D1MODE_INTERLEAVE_EN);
  1786. else
  1787. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1788. }
  1789. }
  1790. }
  1791. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1792. {
  1793. struct drm_device *dev = encoder->dev;
  1794. struct radeon_device *rdev = dev->dev_private;
  1795. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1796. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1797. struct drm_encoder *test_encoder;
  1798. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1799. uint32_t dig_enc_in_use = 0;
  1800. if (ASIC_IS_DCE6(rdev)) {
  1801. /* DCE6 */
  1802. switch (radeon_encoder->encoder_id) {
  1803. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1804. if (dig->linkb)
  1805. return 1;
  1806. else
  1807. return 0;
  1808. break;
  1809. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1810. if (dig->linkb)
  1811. return 3;
  1812. else
  1813. return 2;
  1814. break;
  1815. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1816. if (dig->linkb)
  1817. return 5;
  1818. else
  1819. return 4;
  1820. break;
  1821. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1822. return 6;
  1823. break;
  1824. }
  1825. } else if (ASIC_IS_DCE4(rdev)) {
  1826. /* DCE4/5 */
  1827. if (ASIC_IS_DCE41(rdev) && !ASIC_IS_DCE61(rdev)) {
  1828. /* ontario follows DCE4 */
  1829. if (rdev->family == CHIP_PALM) {
  1830. if (dig->linkb)
  1831. return 1;
  1832. else
  1833. return 0;
  1834. } else
  1835. /* llano follows DCE3.2 */
  1836. return radeon_crtc->crtc_id;
  1837. } else {
  1838. switch (radeon_encoder->encoder_id) {
  1839. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1840. if (dig->linkb)
  1841. return 1;
  1842. else
  1843. return 0;
  1844. break;
  1845. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1846. if (dig->linkb)
  1847. return 3;
  1848. else
  1849. return 2;
  1850. break;
  1851. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1852. if (dig->linkb)
  1853. return 5;
  1854. else
  1855. return 4;
  1856. break;
  1857. }
  1858. }
  1859. }
  1860. /* on DCE32 and encoder can driver any block so just crtc id */
  1861. if (ASIC_IS_DCE32(rdev)) {
  1862. return radeon_crtc->crtc_id;
  1863. }
  1864. /* on DCE3 - LVTMA can only be driven by DIGB */
  1865. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1866. struct radeon_encoder *radeon_test_encoder;
  1867. if (encoder == test_encoder)
  1868. continue;
  1869. if (!radeon_encoder_is_digital(test_encoder))
  1870. continue;
  1871. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1872. dig = radeon_test_encoder->enc_priv;
  1873. if (dig->dig_encoder >= 0)
  1874. dig_enc_in_use |= (1 << dig->dig_encoder);
  1875. }
  1876. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1877. if (dig_enc_in_use & 0x2)
  1878. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1879. return 1;
  1880. }
  1881. if (!(dig_enc_in_use & 1))
  1882. return 0;
  1883. return 1;
  1884. }
  1885. /* This only needs to be called once at startup */
  1886. void
  1887. radeon_atom_encoder_init(struct radeon_device *rdev)
  1888. {
  1889. struct drm_device *dev = rdev->ddev;
  1890. struct drm_encoder *encoder;
  1891. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1892. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1893. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1894. switch (radeon_encoder->encoder_id) {
  1895. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1896. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1897. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1898. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1899. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1900. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1901. break;
  1902. default:
  1903. break;
  1904. }
  1905. if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
  1906. atombios_external_encoder_setup(encoder, ext_encoder,
  1907. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1908. }
  1909. }
  1910. static void
  1911. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1912. struct drm_display_mode *mode,
  1913. struct drm_display_mode *adjusted_mode)
  1914. {
  1915. struct drm_device *dev = encoder->dev;
  1916. struct radeon_device *rdev = dev->dev_private;
  1917. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1918. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1919. /* need to call this here rather than in prepare() since we need some crtc info */
  1920. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1921. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1922. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1923. atombios_yuv_setup(encoder, true);
  1924. else
  1925. atombios_yuv_setup(encoder, false);
  1926. }
  1927. switch (radeon_encoder->encoder_id) {
  1928. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1929. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1930. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1931. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1932. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1933. break;
  1934. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1935. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1936. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1937. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1938. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1939. /* handled in dpms */
  1940. break;
  1941. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1942. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1943. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1944. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1945. break;
  1946. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1947. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1948. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1949. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1950. atombios_dac_setup(encoder, ATOM_ENABLE);
  1951. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1952. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1953. atombios_tv_setup(encoder, ATOM_ENABLE);
  1954. else
  1955. atombios_tv_setup(encoder, ATOM_DISABLE);
  1956. }
  1957. break;
  1958. }
  1959. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1960. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1961. if (rdev->asic->display.hdmi_enable)
  1962. radeon_hdmi_enable(rdev, encoder, true);
  1963. if (rdev->asic->display.hdmi_setmode)
  1964. radeon_hdmi_setmode(rdev, encoder, adjusted_mode);
  1965. }
  1966. }
  1967. static bool
  1968. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1969. {
  1970. struct drm_device *dev = encoder->dev;
  1971. struct radeon_device *rdev = dev->dev_private;
  1972. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1973. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1974. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1975. ATOM_DEVICE_CV_SUPPORT |
  1976. ATOM_DEVICE_CRT_SUPPORT)) {
  1977. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1978. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1979. uint8_t frev, crev;
  1980. memset(&args, 0, sizeof(args));
  1981. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1982. return false;
  1983. args.sDacload.ucMisc = 0;
  1984. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1985. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1986. args.sDacload.ucDacType = ATOM_DAC_A;
  1987. else
  1988. args.sDacload.ucDacType = ATOM_DAC_B;
  1989. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1990. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1991. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1992. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1993. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1994. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1995. if (crev >= 3)
  1996. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1997. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1998. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1999. if (crev >= 3)
  2000. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  2001. }
  2002. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2003. return true;
  2004. } else
  2005. return false;
  2006. }
  2007. static enum drm_connector_status
  2008. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2009. {
  2010. struct drm_device *dev = encoder->dev;
  2011. struct radeon_device *rdev = dev->dev_private;
  2012. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2013. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2014. uint32_t bios_0_scratch;
  2015. if (!atombios_dac_load_detect(encoder, connector)) {
  2016. DRM_DEBUG_KMS("detect returned false \n");
  2017. return connector_status_unknown;
  2018. }
  2019. if (rdev->family >= CHIP_R600)
  2020. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2021. else
  2022. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  2023. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2024. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2025. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2026. return connector_status_connected;
  2027. }
  2028. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2029. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2030. return connector_status_connected;
  2031. }
  2032. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2033. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2034. return connector_status_connected;
  2035. }
  2036. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2037. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2038. return connector_status_connected; /* CTV */
  2039. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2040. return connector_status_connected; /* STV */
  2041. }
  2042. return connector_status_disconnected;
  2043. }
  2044. static enum drm_connector_status
  2045. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2046. {
  2047. struct drm_device *dev = encoder->dev;
  2048. struct radeon_device *rdev = dev->dev_private;
  2049. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2050. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2051. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2052. u32 bios_0_scratch;
  2053. if (!ASIC_IS_DCE4(rdev))
  2054. return connector_status_unknown;
  2055. if (!ext_encoder)
  2056. return connector_status_unknown;
  2057. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  2058. return connector_status_unknown;
  2059. /* load detect on the dp bridge */
  2060. atombios_external_encoder_setup(encoder, ext_encoder,
  2061. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  2062. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2063. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2064. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2065. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2066. return connector_status_connected;
  2067. }
  2068. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2069. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2070. return connector_status_connected;
  2071. }
  2072. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2073. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2074. return connector_status_connected;
  2075. }
  2076. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2077. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2078. return connector_status_connected; /* CTV */
  2079. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2080. return connector_status_connected; /* STV */
  2081. }
  2082. return connector_status_disconnected;
  2083. }
  2084. void
  2085. radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
  2086. {
  2087. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2088. if (ext_encoder)
  2089. /* ddc_setup on the dp bridge */
  2090. atombios_external_encoder_setup(encoder, ext_encoder,
  2091. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
  2092. }
  2093. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  2094. {
  2095. struct radeon_device *rdev = encoder->dev->dev_private;
  2096. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2097. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  2098. if ((radeon_encoder->active_device &
  2099. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2100. (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  2101. ENCODER_OBJECT_ID_NONE)) {
  2102. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  2103. if (dig) {
  2104. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  2105. if (radeon_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT) {
  2106. if (rdev->family >= CHIP_R600)
  2107. dig->afmt = rdev->mode_info.afmt[dig->dig_encoder];
  2108. else
  2109. /* RS600/690/740 have only 1 afmt block */
  2110. dig->afmt = rdev->mode_info.afmt[0];
  2111. }
  2112. }
  2113. }
  2114. radeon_atom_output_lock(encoder, true);
  2115. if (connector) {
  2116. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2117. /* select the clock/data port if it uses a router */
  2118. if (radeon_connector->router.cd_valid)
  2119. radeon_router_select_cd_port(radeon_connector);
  2120. /* turn eDP panel on for mode set */
  2121. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  2122. atombios_set_edp_panel_power(connector,
  2123. ATOM_TRANSMITTER_ACTION_POWER_ON);
  2124. }
  2125. /* this is needed for the pll/ss setup to work correctly in some cases */
  2126. atombios_set_encoder_crtc_source(encoder);
  2127. }
  2128. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  2129. {
  2130. /* need to call this here as we need the crtc set up */
  2131. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  2132. radeon_atom_output_lock(encoder, false);
  2133. }
  2134. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  2135. {
  2136. struct drm_device *dev = encoder->dev;
  2137. struct radeon_device *rdev = dev->dev_private;
  2138. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2139. struct radeon_encoder_atom_dig *dig;
  2140. /* check for pre-DCE3 cards with shared encoders;
  2141. * can't really use the links individually, so don't disable
  2142. * the encoder if it's in use by another connector
  2143. */
  2144. if (!ASIC_IS_DCE3(rdev)) {
  2145. struct drm_encoder *other_encoder;
  2146. struct radeon_encoder *other_radeon_encoder;
  2147. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  2148. other_radeon_encoder = to_radeon_encoder(other_encoder);
  2149. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  2150. drm_helper_encoder_in_use(other_encoder))
  2151. goto disable_done;
  2152. }
  2153. }
  2154. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2155. switch (radeon_encoder->encoder_id) {
  2156. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2157. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2158. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2159. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2160. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  2161. break;
  2162. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2163. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2164. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2165. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2166. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2167. /* handled in dpms */
  2168. break;
  2169. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2170. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2171. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2172. atombios_dvo_setup(encoder, ATOM_DISABLE);
  2173. break;
  2174. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2175. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2176. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2177. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2178. atombios_dac_setup(encoder, ATOM_DISABLE);
  2179. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  2180. atombios_tv_setup(encoder, ATOM_DISABLE);
  2181. break;
  2182. }
  2183. disable_done:
  2184. if (radeon_encoder_is_digital(encoder)) {
  2185. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  2186. if (rdev->asic->display.hdmi_enable)
  2187. radeon_hdmi_enable(rdev, encoder, false);
  2188. }
  2189. dig = radeon_encoder->enc_priv;
  2190. dig->dig_encoder = -1;
  2191. }
  2192. radeon_encoder->active_device = 0;
  2193. }
  2194. /* these are handled by the primary encoders */
  2195. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  2196. {
  2197. }
  2198. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  2199. {
  2200. }
  2201. static void
  2202. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  2203. struct drm_display_mode *mode,
  2204. struct drm_display_mode *adjusted_mode)
  2205. {
  2206. }
  2207. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  2208. {
  2209. }
  2210. static void
  2211. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  2212. {
  2213. }
  2214. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  2215. const struct drm_display_mode *mode,
  2216. struct drm_display_mode *adjusted_mode)
  2217. {
  2218. return true;
  2219. }
  2220. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  2221. .dpms = radeon_atom_ext_dpms,
  2222. .mode_fixup = radeon_atom_ext_mode_fixup,
  2223. .prepare = radeon_atom_ext_prepare,
  2224. .mode_set = radeon_atom_ext_mode_set,
  2225. .commit = radeon_atom_ext_commit,
  2226. .disable = radeon_atom_ext_disable,
  2227. /* no detect for TMDS/LVDS yet */
  2228. };
  2229. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  2230. .dpms = radeon_atom_encoder_dpms,
  2231. .mode_fixup = radeon_atom_mode_fixup,
  2232. .prepare = radeon_atom_encoder_prepare,
  2233. .mode_set = radeon_atom_encoder_mode_set,
  2234. .commit = radeon_atom_encoder_commit,
  2235. .disable = radeon_atom_encoder_disable,
  2236. .detect = radeon_atom_dig_detect,
  2237. };
  2238. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  2239. .dpms = radeon_atom_encoder_dpms,
  2240. .mode_fixup = radeon_atom_mode_fixup,
  2241. .prepare = radeon_atom_encoder_prepare,
  2242. .mode_set = radeon_atom_encoder_mode_set,
  2243. .commit = radeon_atom_encoder_commit,
  2244. .detect = radeon_atom_dac_detect,
  2245. };
  2246. void radeon_enc_destroy(struct drm_encoder *encoder)
  2247. {
  2248. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2249. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2250. radeon_atom_backlight_exit(radeon_encoder);
  2251. kfree(radeon_encoder->enc_priv);
  2252. drm_encoder_cleanup(encoder);
  2253. kfree(radeon_encoder);
  2254. }
  2255. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  2256. .destroy = radeon_enc_destroy,
  2257. };
  2258. static struct radeon_encoder_atom_dac *
  2259. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  2260. {
  2261. struct drm_device *dev = radeon_encoder->base.dev;
  2262. struct radeon_device *rdev = dev->dev_private;
  2263. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  2264. if (!dac)
  2265. return NULL;
  2266. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  2267. return dac;
  2268. }
  2269. static struct radeon_encoder_atom_dig *
  2270. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  2271. {
  2272. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  2273. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  2274. if (!dig)
  2275. return NULL;
  2276. /* coherent mode by default */
  2277. dig->coherent_mode = true;
  2278. dig->dig_encoder = -1;
  2279. if (encoder_enum == 2)
  2280. dig->linkb = true;
  2281. else
  2282. dig->linkb = false;
  2283. return dig;
  2284. }
  2285. void
  2286. radeon_add_atom_encoder(struct drm_device *dev,
  2287. uint32_t encoder_enum,
  2288. uint32_t supported_device,
  2289. u16 caps)
  2290. {
  2291. struct radeon_device *rdev = dev->dev_private;
  2292. struct drm_encoder *encoder;
  2293. struct radeon_encoder *radeon_encoder;
  2294. /* see if we already added it */
  2295. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2296. radeon_encoder = to_radeon_encoder(encoder);
  2297. if (radeon_encoder->encoder_enum == encoder_enum) {
  2298. radeon_encoder->devices |= supported_device;
  2299. return;
  2300. }
  2301. }
  2302. /* add a new one */
  2303. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2304. if (!radeon_encoder)
  2305. return;
  2306. encoder = &radeon_encoder->base;
  2307. switch (rdev->num_crtc) {
  2308. case 1:
  2309. encoder->possible_crtcs = 0x1;
  2310. break;
  2311. case 2:
  2312. default:
  2313. encoder->possible_crtcs = 0x3;
  2314. break;
  2315. case 4:
  2316. encoder->possible_crtcs = 0xf;
  2317. break;
  2318. case 6:
  2319. encoder->possible_crtcs = 0x3f;
  2320. break;
  2321. }
  2322. radeon_encoder->enc_priv = NULL;
  2323. radeon_encoder->encoder_enum = encoder_enum;
  2324. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2325. radeon_encoder->devices = supported_device;
  2326. radeon_encoder->rmx_type = RMX_OFF;
  2327. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2328. radeon_encoder->is_ext_encoder = false;
  2329. radeon_encoder->caps = caps;
  2330. switch (radeon_encoder->encoder_id) {
  2331. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2332. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2333. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2334. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2335. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2336. radeon_encoder->rmx_type = RMX_FULL;
  2337. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2338. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2339. } else {
  2340. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2341. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2342. }
  2343. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2344. break;
  2345. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2346. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2347. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2348. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2349. break;
  2350. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2351. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2352. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2353. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2354. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2355. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2356. break;
  2357. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2358. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2359. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2360. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2361. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2362. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2363. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2364. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2365. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2366. radeon_encoder->rmx_type = RMX_FULL;
  2367. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2368. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2369. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2370. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2371. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2372. } else {
  2373. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2374. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2375. }
  2376. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2377. break;
  2378. case ENCODER_OBJECT_ID_SI170B:
  2379. case ENCODER_OBJECT_ID_CH7303:
  2380. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2381. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2382. case ENCODER_OBJECT_ID_TITFP513:
  2383. case ENCODER_OBJECT_ID_VT1623:
  2384. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2385. case ENCODER_OBJECT_ID_TRAVIS:
  2386. case ENCODER_OBJECT_ID_NUTMEG:
  2387. /* these are handled by the primary encoders */
  2388. radeon_encoder->is_ext_encoder = true;
  2389. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2390. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2391. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2392. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2393. else
  2394. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2395. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2396. break;
  2397. }
  2398. }