adreno_gpu.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include "adreno_gpu.h"
  18. #include "msm_gem.h"
  19. struct adreno_info {
  20. struct adreno_rev rev;
  21. uint32_t revn;
  22. const char *name;
  23. const char *pm4fw, *pfpfw;
  24. uint32_t gmem;
  25. };
  26. #define ANY_ID 0xff
  27. static const struct adreno_info gpulist[] = {
  28. {
  29. .rev = ADRENO_REV(3, 0, 5, ANY_ID),
  30. .revn = 305,
  31. .name = "A305",
  32. .pm4fw = "a300_pm4.fw",
  33. .pfpfw = "a300_pfp.fw",
  34. .gmem = SZ_256K,
  35. }, {
  36. .rev = ADRENO_REV(3, 2, ANY_ID, ANY_ID),
  37. .revn = 320,
  38. .name = "A320",
  39. .pm4fw = "a300_pm4.fw",
  40. .pfpfw = "a300_pfp.fw",
  41. .gmem = SZ_512K,
  42. }, {
  43. .rev = ADRENO_REV(3, 3, 0, 0),
  44. .revn = 330,
  45. .name = "A330",
  46. .pm4fw = "a330_pm4.fw",
  47. .pfpfw = "a330_pfp.fw",
  48. .gmem = SZ_1M,
  49. },
  50. };
  51. #define RB_SIZE SZ_32K
  52. #define RB_BLKSIZE 16
  53. int adreno_get_param(struct msm_gpu *gpu, uint32_t param, uint64_t *value)
  54. {
  55. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  56. switch (param) {
  57. case MSM_PARAM_GPU_ID:
  58. *value = adreno_gpu->info->revn;
  59. return 0;
  60. case MSM_PARAM_GMEM_SIZE:
  61. *value = adreno_gpu->info->gmem;
  62. return 0;
  63. default:
  64. DBG("%s: invalid param: %u", gpu->name, param);
  65. return -EINVAL;
  66. }
  67. }
  68. #define rbmemptr(adreno_gpu, member) \
  69. ((adreno_gpu)->memptrs_iova + offsetof(struct adreno_rbmemptrs, member))
  70. int adreno_hw_init(struct msm_gpu *gpu)
  71. {
  72. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  73. DBG("%s", gpu->name);
  74. /* Setup REG_CP_RB_CNTL: */
  75. gpu_write(gpu, REG_AXXX_CP_RB_CNTL,
  76. /* size is log2(quad-words): */
  77. AXXX_CP_RB_CNTL_BUFSZ(ilog2(gpu->rb->size / 8)) |
  78. AXXX_CP_RB_CNTL_BLKSZ(RB_BLKSIZE));
  79. /* Setup ringbuffer address: */
  80. gpu_write(gpu, REG_AXXX_CP_RB_BASE, gpu->rb_iova);
  81. gpu_write(gpu, REG_AXXX_CP_RB_RPTR_ADDR, rbmemptr(adreno_gpu, rptr));
  82. /* Setup scratch/timestamp: */
  83. gpu_write(gpu, REG_AXXX_SCRATCH_ADDR, rbmemptr(adreno_gpu, fence));
  84. gpu_write(gpu, REG_AXXX_SCRATCH_UMSK, 0x1);
  85. return 0;
  86. }
  87. static uint32_t get_wptr(struct msm_ringbuffer *ring)
  88. {
  89. return ring->cur - ring->start;
  90. }
  91. uint32_t adreno_last_fence(struct msm_gpu *gpu)
  92. {
  93. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  94. return adreno_gpu->memptrs->fence;
  95. }
  96. void adreno_recover(struct msm_gpu *gpu)
  97. {
  98. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  99. struct drm_device *dev = gpu->dev;
  100. int ret;
  101. gpu->funcs->pm_suspend(gpu);
  102. /* reset ringbuffer: */
  103. gpu->rb->cur = gpu->rb->start;
  104. /* reset completed fence seqno, just discard anything pending: */
  105. adreno_gpu->memptrs->fence = gpu->submitted_fence;
  106. gpu->funcs->pm_resume(gpu);
  107. ret = gpu->funcs->hw_init(gpu);
  108. if (ret) {
  109. dev_err(dev->dev, "gpu hw init failed: %d\n", ret);
  110. /* hmm, oh well? */
  111. }
  112. }
  113. int adreno_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit,
  114. struct msm_file_private *ctx)
  115. {
  116. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  117. struct msm_drm_private *priv = gpu->dev->dev_private;
  118. struct msm_ringbuffer *ring = gpu->rb;
  119. unsigned i, ibs = 0;
  120. for (i = 0; i < submit->nr_cmds; i++) {
  121. switch (submit->cmd[i].type) {
  122. case MSM_SUBMIT_CMD_IB_TARGET_BUF:
  123. /* ignore IB-targets */
  124. break;
  125. case MSM_SUBMIT_CMD_CTX_RESTORE_BUF:
  126. /* ignore if there has not been a ctx switch: */
  127. if (priv->lastctx == ctx)
  128. break;
  129. case MSM_SUBMIT_CMD_BUF:
  130. OUT_PKT3(ring, CP_INDIRECT_BUFFER_PFD, 2);
  131. OUT_RING(ring, submit->cmd[i].iova);
  132. OUT_RING(ring, submit->cmd[i].size);
  133. ibs++;
  134. break;
  135. }
  136. }
  137. /* on a320, at least, we seem to need to pad things out to an
  138. * even number of qwords to avoid issue w/ CP hanging on wrap-
  139. * around:
  140. */
  141. if (ibs % 2)
  142. OUT_PKT2(ring);
  143. OUT_PKT0(ring, REG_AXXX_CP_SCRATCH_REG2, 1);
  144. OUT_RING(ring, submit->fence);
  145. if (adreno_is_a3xx(adreno_gpu)) {
  146. /* Flush HLSQ lazy updates to make sure there is nothing
  147. * pending for indirect loads after the timestamp has
  148. * passed:
  149. */
  150. OUT_PKT3(ring, CP_EVENT_WRITE, 1);
  151. OUT_RING(ring, HLSQ_FLUSH);
  152. OUT_PKT3(ring, CP_WAIT_FOR_IDLE, 1);
  153. OUT_RING(ring, 0x00000000);
  154. }
  155. OUT_PKT3(ring, CP_EVENT_WRITE, 3);
  156. OUT_RING(ring, CACHE_FLUSH_TS);
  157. OUT_RING(ring, rbmemptr(adreno_gpu, fence));
  158. OUT_RING(ring, submit->fence);
  159. /* we could maybe be clever and only CP_COND_EXEC the interrupt: */
  160. OUT_PKT3(ring, CP_INTERRUPT, 1);
  161. OUT_RING(ring, 0x80000000);
  162. #if 0
  163. if (adreno_is_a3xx(adreno_gpu)) {
  164. /* Dummy set-constant to trigger context rollover */
  165. OUT_PKT3(ring, CP_SET_CONSTANT, 2);
  166. OUT_RING(ring, CP_REG(REG_A3XX_HLSQ_CL_KERNEL_GROUP_X_REG));
  167. OUT_RING(ring, 0x00000000);
  168. }
  169. #endif
  170. gpu->funcs->flush(gpu);
  171. return 0;
  172. }
  173. void adreno_flush(struct msm_gpu *gpu)
  174. {
  175. uint32_t wptr = get_wptr(gpu->rb);
  176. /* ensure writes to ringbuffer have hit system memory: */
  177. mb();
  178. gpu_write(gpu, REG_AXXX_CP_RB_WPTR, wptr);
  179. }
  180. void adreno_idle(struct msm_gpu *gpu)
  181. {
  182. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  183. uint32_t rptr, wptr = get_wptr(gpu->rb);
  184. unsigned long t;
  185. t = jiffies + ADRENO_IDLE_TIMEOUT;
  186. /* then wait for CP to drain ringbuffer: */
  187. do {
  188. rptr = adreno_gpu->memptrs->rptr;
  189. if (rptr == wptr)
  190. return;
  191. } while(time_before(jiffies, t));
  192. DRM_ERROR("timeout waiting for %s to drain ringbuffer!\n", gpu->name);
  193. /* TODO maybe we need to reset GPU here to recover from hang? */
  194. }
  195. #ifdef CONFIG_DEBUG_FS
  196. void adreno_show(struct msm_gpu *gpu, struct seq_file *m)
  197. {
  198. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  199. seq_printf(m, "revision: %d (%d.%d.%d.%d)\n",
  200. adreno_gpu->info->revn, adreno_gpu->rev.core,
  201. adreno_gpu->rev.major, adreno_gpu->rev.minor,
  202. adreno_gpu->rev.patchid);
  203. seq_printf(m, "fence: %d/%d\n", adreno_gpu->memptrs->fence,
  204. gpu->submitted_fence);
  205. seq_printf(m, "rptr: %d\n", adreno_gpu->memptrs->rptr);
  206. seq_printf(m, "wptr: %d\n", adreno_gpu->memptrs->wptr);
  207. seq_printf(m, "rb wptr: %d\n", get_wptr(gpu->rb));
  208. }
  209. #endif
  210. void adreno_wait_ring(struct msm_gpu *gpu, uint32_t ndwords)
  211. {
  212. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  213. uint32_t freedwords;
  214. do {
  215. uint32_t size = gpu->rb->size / 4;
  216. uint32_t wptr = get_wptr(gpu->rb);
  217. uint32_t rptr = adreno_gpu->memptrs->rptr;
  218. freedwords = (rptr + (size - 1) - wptr) % size;
  219. } while(freedwords < ndwords);
  220. }
  221. static const char *iommu_ports[] = {
  222. "gfx3d_user", "gfx3d_priv",
  223. "gfx3d1_user", "gfx3d1_priv",
  224. };
  225. static inline bool _rev_match(uint8_t entry, uint8_t id)
  226. {
  227. return (entry == ANY_ID) || (entry == id);
  228. }
  229. int adreno_gpu_init(struct drm_device *drm, struct platform_device *pdev,
  230. struct adreno_gpu *gpu, const struct adreno_gpu_funcs *funcs,
  231. struct adreno_rev rev)
  232. {
  233. int i, ret;
  234. /* identify gpu: */
  235. for (i = 0; i < ARRAY_SIZE(gpulist); i++) {
  236. const struct adreno_info *info = &gpulist[i];
  237. if (_rev_match(info->rev.core, rev.core) &&
  238. _rev_match(info->rev.major, rev.major) &&
  239. _rev_match(info->rev.minor, rev.minor) &&
  240. _rev_match(info->rev.patchid, rev.patchid)) {
  241. gpu->info = info;
  242. gpu->revn = info->revn;
  243. break;
  244. }
  245. }
  246. if (i == ARRAY_SIZE(gpulist)) {
  247. dev_err(drm->dev, "Unknown GPU revision: %u.%u.%u.%u\n",
  248. rev.core, rev.major, rev.minor, rev.patchid);
  249. return -ENXIO;
  250. }
  251. DBG("Found GPU: %s (%u.%u.%u.%u)", gpu->info->name,
  252. rev.core, rev.major, rev.minor, rev.patchid);
  253. gpu->funcs = funcs;
  254. gpu->rev = rev;
  255. ret = request_firmware(&gpu->pm4, gpu->info->pm4fw, drm->dev);
  256. if (ret) {
  257. dev_err(drm->dev, "failed to load %s PM4 firmware: %d\n",
  258. gpu->info->pm4fw, ret);
  259. return ret;
  260. }
  261. ret = request_firmware(&gpu->pfp, gpu->info->pfpfw, drm->dev);
  262. if (ret) {
  263. dev_err(drm->dev, "failed to load %s PFP firmware: %d\n",
  264. gpu->info->pfpfw, ret);
  265. return ret;
  266. }
  267. ret = msm_gpu_init(drm, pdev, &gpu->base, &funcs->base,
  268. gpu->info->name, "kgsl_3d0_reg_memory", "kgsl_3d0_irq",
  269. RB_SIZE);
  270. if (ret)
  271. return ret;
  272. ret = msm_iommu_attach(drm, gpu->base.iommu,
  273. iommu_ports, ARRAY_SIZE(iommu_ports));
  274. if (ret)
  275. return ret;
  276. gpu->memptrs_bo = msm_gem_new(drm, sizeof(*gpu->memptrs),
  277. MSM_BO_UNCACHED);
  278. if (IS_ERR(gpu->memptrs_bo)) {
  279. ret = PTR_ERR(gpu->memptrs_bo);
  280. gpu->memptrs_bo = NULL;
  281. dev_err(drm->dev, "could not allocate memptrs: %d\n", ret);
  282. return ret;
  283. }
  284. gpu->memptrs = msm_gem_vaddr_locked(gpu->memptrs_bo);
  285. if (!gpu->memptrs) {
  286. dev_err(drm->dev, "could not vmap memptrs\n");
  287. return -ENOMEM;
  288. }
  289. ret = msm_gem_get_iova_locked(gpu->memptrs_bo, gpu->base.id,
  290. &gpu->memptrs_iova);
  291. if (ret) {
  292. dev_err(drm->dev, "could not map memptrs: %d\n", ret);
  293. return ret;
  294. }
  295. return 0;
  296. }
  297. void adreno_gpu_cleanup(struct adreno_gpu *gpu)
  298. {
  299. if (gpu->memptrs_bo) {
  300. if (gpu->memptrs_iova)
  301. msm_gem_put_iova(gpu->memptrs_bo, gpu->base.id);
  302. drm_gem_object_unreference(gpu->memptrs_bo);
  303. }
  304. if (gpu->pm4)
  305. release_firmware(gpu->pm4);
  306. if (gpu->pfp)
  307. release_firmware(gpu->pfp);
  308. msm_gpu_cleanup(&gpu->base);
  309. }