intel_dp.c 99 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Keith Packard <keithp@keithp.com>
  25. *
  26. */
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include <linux/export.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm_crtc.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include <drm/drm_edid.h>
  34. #include "intel_drv.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. #define DP_LINK_CHECK_TIMEOUT (10 * 1000)
  38. /**
  39. * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
  40. * @intel_dp: DP struct
  41. *
  42. * If a CPU or PCH DP output is attached to an eDP panel, this function
  43. * will return true, and false otherwise.
  44. */
  45. static bool is_edp(struct intel_dp *intel_dp)
  46. {
  47. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  48. return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
  49. }
  50. static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
  51. {
  52. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  53. return intel_dig_port->base.base.dev;
  54. }
  55. static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
  56. {
  57. return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
  58. }
  59. static void intel_dp_link_down(struct intel_dp *intel_dp);
  60. static int
  61. intel_dp_max_link_bw(struct intel_dp *intel_dp)
  62. {
  63. int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
  64. switch (max_link_bw) {
  65. case DP_LINK_BW_1_62:
  66. case DP_LINK_BW_2_7:
  67. break;
  68. case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
  69. max_link_bw = DP_LINK_BW_2_7;
  70. break;
  71. default:
  72. WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
  73. max_link_bw);
  74. max_link_bw = DP_LINK_BW_1_62;
  75. break;
  76. }
  77. return max_link_bw;
  78. }
  79. /*
  80. * The units on the numbers in the next two are... bizarre. Examples will
  81. * make it clearer; this one parallels an example in the eDP spec.
  82. *
  83. * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
  84. *
  85. * 270000 * 1 * 8 / 10 == 216000
  86. *
  87. * The actual data capacity of that configuration is 2.16Gbit/s, so the
  88. * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
  89. * or equivalently, kilopixels per second - so for 1680x1050R it'd be
  90. * 119000. At 18bpp that's 2142000 kilobits per second.
  91. *
  92. * Thus the strange-looking division by 10 in intel_dp_link_required, to
  93. * get the result in decakilobits instead of kilobits.
  94. */
  95. static int
  96. intel_dp_link_required(int pixel_clock, int bpp)
  97. {
  98. return (pixel_clock * bpp + 9) / 10;
  99. }
  100. static int
  101. intel_dp_max_data_rate(int max_link_clock, int max_lanes)
  102. {
  103. return (max_link_clock * max_lanes * 8) / 10;
  104. }
  105. static int
  106. intel_dp_mode_valid(struct drm_connector *connector,
  107. struct drm_display_mode *mode)
  108. {
  109. struct intel_dp *intel_dp = intel_attached_dp(connector);
  110. struct intel_connector *intel_connector = to_intel_connector(connector);
  111. struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
  112. int target_clock = mode->clock;
  113. int max_rate, mode_rate, max_lanes, max_link_clock;
  114. if (is_edp(intel_dp) && fixed_mode) {
  115. if (mode->hdisplay > fixed_mode->hdisplay)
  116. return MODE_PANEL;
  117. if (mode->vdisplay > fixed_mode->vdisplay)
  118. return MODE_PANEL;
  119. target_clock = fixed_mode->clock;
  120. }
  121. max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
  122. max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
  123. max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
  124. mode_rate = intel_dp_link_required(target_clock, 18);
  125. if (mode_rate > max_rate)
  126. return MODE_CLOCK_HIGH;
  127. if (mode->clock < 10000)
  128. return MODE_CLOCK_LOW;
  129. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  130. return MODE_H_ILLEGAL;
  131. return MODE_OK;
  132. }
  133. static uint32_t
  134. pack_aux(uint8_t *src, int src_bytes)
  135. {
  136. int i;
  137. uint32_t v = 0;
  138. if (src_bytes > 4)
  139. src_bytes = 4;
  140. for (i = 0; i < src_bytes; i++)
  141. v |= ((uint32_t) src[i]) << ((3-i) * 8);
  142. return v;
  143. }
  144. static void
  145. unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
  146. {
  147. int i;
  148. if (dst_bytes > 4)
  149. dst_bytes = 4;
  150. for (i = 0; i < dst_bytes; i++)
  151. dst[i] = src >> ((3-i) * 8);
  152. }
  153. /* hrawclock is 1/4 the FSB frequency */
  154. static int
  155. intel_hrawclk(struct drm_device *dev)
  156. {
  157. struct drm_i915_private *dev_priv = dev->dev_private;
  158. uint32_t clkcfg;
  159. /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
  160. if (IS_VALLEYVIEW(dev))
  161. return 200;
  162. clkcfg = I915_READ(CLKCFG);
  163. switch (clkcfg & CLKCFG_FSB_MASK) {
  164. case CLKCFG_FSB_400:
  165. return 100;
  166. case CLKCFG_FSB_533:
  167. return 133;
  168. case CLKCFG_FSB_667:
  169. return 166;
  170. case CLKCFG_FSB_800:
  171. return 200;
  172. case CLKCFG_FSB_1067:
  173. return 266;
  174. case CLKCFG_FSB_1333:
  175. return 333;
  176. /* these two are just a guess; one of them might be right */
  177. case CLKCFG_FSB_1600:
  178. case CLKCFG_FSB_1600_ALT:
  179. return 400;
  180. default:
  181. return 133;
  182. }
  183. }
  184. static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
  185. {
  186. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  187. struct drm_i915_private *dev_priv = dev->dev_private;
  188. u32 pp_stat_reg;
  189. pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
  190. return (I915_READ(pp_stat_reg) & PP_ON) != 0;
  191. }
  192. static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
  193. {
  194. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  195. struct drm_i915_private *dev_priv = dev->dev_private;
  196. u32 pp_ctrl_reg;
  197. pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
  198. return (I915_READ(pp_ctrl_reg) & EDP_FORCE_VDD) != 0;
  199. }
  200. static void
  201. intel_dp_check_edp(struct intel_dp *intel_dp)
  202. {
  203. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  204. struct drm_i915_private *dev_priv = dev->dev_private;
  205. u32 pp_stat_reg, pp_ctrl_reg;
  206. if (!is_edp(intel_dp))
  207. return;
  208. pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
  209. pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
  210. if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
  211. WARN(1, "eDP powered off while attempting aux channel communication.\n");
  212. DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
  213. I915_READ(pp_stat_reg),
  214. I915_READ(pp_ctrl_reg));
  215. }
  216. }
  217. static uint32_t
  218. intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
  219. {
  220. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  221. struct drm_device *dev = intel_dig_port->base.base.dev;
  222. struct drm_i915_private *dev_priv = dev->dev_private;
  223. uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
  224. uint32_t status;
  225. bool done;
  226. #define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
  227. if (has_aux_irq)
  228. done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
  229. msecs_to_jiffies_timeout(10));
  230. else
  231. done = wait_for_atomic(C, 10) == 0;
  232. if (!done)
  233. DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
  234. has_aux_irq);
  235. #undef C
  236. return status;
  237. }
  238. static uint32_t get_aux_clock_divider(struct intel_dp *intel_dp,
  239. int index)
  240. {
  241. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  242. struct drm_device *dev = intel_dig_port->base.base.dev;
  243. struct drm_i915_private *dev_priv = dev->dev_private;
  244. /* The clock divider is based off the hrawclk,
  245. * and would like to run at 2MHz. So, take the
  246. * hrawclk value and divide by 2 and use that
  247. *
  248. * Note that PCH attached eDP panels should use a 125MHz input
  249. * clock divider.
  250. */
  251. if (IS_VALLEYVIEW(dev)) {
  252. return index ? 0 : 100;
  253. } else if (intel_dig_port->port == PORT_A) {
  254. if (index)
  255. return 0;
  256. if (HAS_DDI(dev))
  257. return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
  258. else if (IS_GEN6(dev) || IS_GEN7(dev))
  259. return 200; /* SNB & IVB eDP input clock at 400Mhz */
  260. else
  261. return 225; /* eDP input clock at 450Mhz */
  262. } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  263. /* Workaround for non-ULT HSW */
  264. switch (index) {
  265. case 0: return 63;
  266. case 1: return 72;
  267. default: return 0;
  268. }
  269. } else if (HAS_PCH_SPLIT(dev)) {
  270. return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
  271. } else {
  272. return index ? 0 :intel_hrawclk(dev) / 2;
  273. }
  274. }
  275. static int
  276. intel_dp_aux_ch(struct intel_dp *intel_dp,
  277. uint8_t *send, int send_bytes,
  278. uint8_t *recv, int recv_size)
  279. {
  280. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  281. struct drm_device *dev = intel_dig_port->base.base.dev;
  282. struct drm_i915_private *dev_priv = dev->dev_private;
  283. uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
  284. uint32_t ch_data = ch_ctl + 4;
  285. uint32_t aux_clock_divider;
  286. int i, ret, recv_bytes;
  287. uint32_t status;
  288. int try, precharge, clock = 0;
  289. bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
  290. /* dp aux is extremely sensitive to irq latency, hence request the
  291. * lowest possible wakeup latency and so prevent the cpu from going into
  292. * deep sleep states.
  293. */
  294. pm_qos_update_request(&dev_priv->pm_qos, 0);
  295. intel_dp_check_edp(intel_dp);
  296. if (IS_GEN6(dev))
  297. precharge = 3;
  298. else
  299. precharge = 5;
  300. intel_aux_display_runtime_get(dev_priv);
  301. /* Try to wait for any previous AUX channel activity */
  302. for (try = 0; try < 3; try++) {
  303. status = I915_READ_NOTRACE(ch_ctl);
  304. if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
  305. break;
  306. msleep(1);
  307. }
  308. if (try == 3) {
  309. WARN(1, "dp_aux_ch not started status 0x%08x\n",
  310. I915_READ(ch_ctl));
  311. ret = -EBUSY;
  312. goto out;
  313. }
  314. while ((aux_clock_divider = get_aux_clock_divider(intel_dp, clock++))) {
  315. /* Must try at least 3 times according to DP spec */
  316. for (try = 0; try < 5; try++) {
  317. /* Load the send data into the aux channel data registers */
  318. for (i = 0; i < send_bytes; i += 4)
  319. I915_WRITE(ch_data + i,
  320. pack_aux(send + i, send_bytes - i));
  321. /* Send the command and wait for it to complete */
  322. I915_WRITE(ch_ctl,
  323. DP_AUX_CH_CTL_SEND_BUSY |
  324. (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
  325. DP_AUX_CH_CTL_TIME_OUT_400us |
  326. (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
  327. (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
  328. (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
  329. DP_AUX_CH_CTL_DONE |
  330. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  331. DP_AUX_CH_CTL_RECEIVE_ERROR);
  332. status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
  333. /* Clear done status and any errors */
  334. I915_WRITE(ch_ctl,
  335. status |
  336. DP_AUX_CH_CTL_DONE |
  337. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  338. DP_AUX_CH_CTL_RECEIVE_ERROR);
  339. if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
  340. DP_AUX_CH_CTL_RECEIVE_ERROR))
  341. continue;
  342. if (status & DP_AUX_CH_CTL_DONE)
  343. break;
  344. }
  345. if (status & DP_AUX_CH_CTL_DONE)
  346. break;
  347. }
  348. if ((status & DP_AUX_CH_CTL_DONE) == 0) {
  349. DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
  350. ret = -EBUSY;
  351. goto out;
  352. }
  353. /* Check for timeout or receive error.
  354. * Timeouts occur when the sink is not connected
  355. */
  356. if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
  357. DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
  358. ret = -EIO;
  359. goto out;
  360. }
  361. /* Timeouts occur when the device isn't connected, so they're
  362. * "normal" -- don't fill the kernel log with these */
  363. if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
  364. DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
  365. ret = -ETIMEDOUT;
  366. goto out;
  367. }
  368. /* Unload any bytes sent back from the other side */
  369. recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
  370. DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
  371. if (recv_bytes > recv_size)
  372. recv_bytes = recv_size;
  373. for (i = 0; i < recv_bytes; i += 4)
  374. unpack_aux(I915_READ(ch_data + i),
  375. recv + i, recv_bytes - i);
  376. ret = recv_bytes;
  377. out:
  378. pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
  379. intel_aux_display_runtime_put(dev_priv);
  380. return ret;
  381. }
  382. /* Write data to the aux channel in native mode */
  383. static int
  384. intel_dp_aux_native_write(struct intel_dp *intel_dp,
  385. uint16_t address, uint8_t *send, int send_bytes)
  386. {
  387. int ret;
  388. uint8_t msg[20];
  389. int msg_bytes;
  390. uint8_t ack;
  391. intel_dp_check_edp(intel_dp);
  392. if (send_bytes > 16)
  393. return -1;
  394. msg[0] = AUX_NATIVE_WRITE << 4;
  395. msg[1] = address >> 8;
  396. msg[2] = address & 0xff;
  397. msg[3] = send_bytes - 1;
  398. memcpy(&msg[4], send, send_bytes);
  399. msg_bytes = send_bytes + 4;
  400. for (;;) {
  401. ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
  402. if (ret < 0)
  403. return ret;
  404. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  405. break;
  406. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  407. udelay(100);
  408. else
  409. return -EIO;
  410. }
  411. return send_bytes;
  412. }
  413. /* Write a single byte to the aux channel in native mode */
  414. static int
  415. intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
  416. uint16_t address, uint8_t byte)
  417. {
  418. return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
  419. }
  420. /* read bytes from a native aux channel */
  421. static int
  422. intel_dp_aux_native_read(struct intel_dp *intel_dp,
  423. uint16_t address, uint8_t *recv, int recv_bytes)
  424. {
  425. uint8_t msg[4];
  426. int msg_bytes;
  427. uint8_t reply[20];
  428. int reply_bytes;
  429. uint8_t ack;
  430. int ret;
  431. intel_dp_check_edp(intel_dp);
  432. msg[0] = AUX_NATIVE_READ << 4;
  433. msg[1] = address >> 8;
  434. msg[2] = address & 0xff;
  435. msg[3] = recv_bytes - 1;
  436. msg_bytes = 4;
  437. reply_bytes = recv_bytes + 1;
  438. for (;;) {
  439. ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
  440. reply, reply_bytes);
  441. if (ret == 0)
  442. return -EPROTO;
  443. if (ret < 0)
  444. return ret;
  445. ack = reply[0];
  446. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
  447. memcpy(recv, reply + 1, ret - 1);
  448. return ret - 1;
  449. }
  450. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  451. udelay(100);
  452. else
  453. return -EIO;
  454. }
  455. }
  456. static int
  457. intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  458. uint8_t write_byte, uint8_t *read_byte)
  459. {
  460. struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
  461. struct intel_dp *intel_dp = container_of(adapter,
  462. struct intel_dp,
  463. adapter);
  464. uint16_t address = algo_data->address;
  465. uint8_t msg[5];
  466. uint8_t reply[2];
  467. unsigned retry;
  468. int msg_bytes;
  469. int reply_bytes;
  470. int ret;
  471. intel_dp_check_edp(intel_dp);
  472. /* Set up the command byte */
  473. if (mode & MODE_I2C_READ)
  474. msg[0] = AUX_I2C_READ << 4;
  475. else
  476. msg[0] = AUX_I2C_WRITE << 4;
  477. if (!(mode & MODE_I2C_STOP))
  478. msg[0] |= AUX_I2C_MOT << 4;
  479. msg[1] = address >> 8;
  480. msg[2] = address;
  481. switch (mode) {
  482. case MODE_I2C_WRITE:
  483. msg[3] = 0;
  484. msg[4] = write_byte;
  485. msg_bytes = 5;
  486. reply_bytes = 1;
  487. break;
  488. case MODE_I2C_READ:
  489. msg[3] = 0;
  490. msg_bytes = 4;
  491. reply_bytes = 2;
  492. break;
  493. default:
  494. msg_bytes = 3;
  495. reply_bytes = 1;
  496. break;
  497. }
  498. for (retry = 0; retry < 5; retry++) {
  499. ret = intel_dp_aux_ch(intel_dp,
  500. msg, msg_bytes,
  501. reply, reply_bytes);
  502. if (ret < 0) {
  503. DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
  504. return ret;
  505. }
  506. switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
  507. case AUX_NATIVE_REPLY_ACK:
  508. /* I2C-over-AUX Reply field is only valid
  509. * when paired with AUX ACK.
  510. */
  511. break;
  512. case AUX_NATIVE_REPLY_NACK:
  513. DRM_DEBUG_KMS("aux_ch native nack\n");
  514. return -EREMOTEIO;
  515. case AUX_NATIVE_REPLY_DEFER:
  516. udelay(100);
  517. continue;
  518. default:
  519. DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
  520. reply[0]);
  521. return -EREMOTEIO;
  522. }
  523. switch (reply[0] & AUX_I2C_REPLY_MASK) {
  524. case AUX_I2C_REPLY_ACK:
  525. if (mode == MODE_I2C_READ) {
  526. *read_byte = reply[1];
  527. }
  528. return reply_bytes - 1;
  529. case AUX_I2C_REPLY_NACK:
  530. DRM_DEBUG_KMS("aux_i2c nack\n");
  531. return -EREMOTEIO;
  532. case AUX_I2C_REPLY_DEFER:
  533. DRM_DEBUG_KMS("aux_i2c defer\n");
  534. udelay(100);
  535. break;
  536. default:
  537. DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
  538. return -EREMOTEIO;
  539. }
  540. }
  541. DRM_ERROR("too many retries, giving up\n");
  542. return -EREMOTEIO;
  543. }
  544. static int
  545. intel_dp_i2c_init(struct intel_dp *intel_dp,
  546. struct intel_connector *intel_connector, const char *name)
  547. {
  548. int ret;
  549. DRM_DEBUG_KMS("i2c_init %s\n", name);
  550. intel_dp->algo.running = false;
  551. intel_dp->algo.address = 0;
  552. intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
  553. memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
  554. intel_dp->adapter.owner = THIS_MODULE;
  555. intel_dp->adapter.class = I2C_CLASS_DDC;
  556. strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
  557. intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
  558. intel_dp->adapter.algo_data = &intel_dp->algo;
  559. intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
  560. ironlake_edp_panel_vdd_on(intel_dp);
  561. ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
  562. ironlake_edp_panel_vdd_off(intel_dp, false);
  563. return ret;
  564. }
  565. static void
  566. intel_dp_set_clock(struct intel_encoder *encoder,
  567. struct intel_crtc_config *pipe_config, int link_bw)
  568. {
  569. struct drm_device *dev = encoder->base.dev;
  570. if (IS_G4X(dev)) {
  571. if (link_bw == DP_LINK_BW_1_62) {
  572. pipe_config->dpll.p1 = 2;
  573. pipe_config->dpll.p2 = 10;
  574. pipe_config->dpll.n = 2;
  575. pipe_config->dpll.m1 = 23;
  576. pipe_config->dpll.m2 = 8;
  577. } else {
  578. pipe_config->dpll.p1 = 1;
  579. pipe_config->dpll.p2 = 10;
  580. pipe_config->dpll.n = 1;
  581. pipe_config->dpll.m1 = 14;
  582. pipe_config->dpll.m2 = 2;
  583. }
  584. pipe_config->clock_set = true;
  585. } else if (IS_HASWELL(dev)) {
  586. /* Haswell has special-purpose DP DDI clocks. */
  587. } else if (HAS_PCH_SPLIT(dev)) {
  588. if (link_bw == DP_LINK_BW_1_62) {
  589. pipe_config->dpll.n = 1;
  590. pipe_config->dpll.p1 = 2;
  591. pipe_config->dpll.p2 = 10;
  592. pipe_config->dpll.m1 = 12;
  593. pipe_config->dpll.m2 = 9;
  594. } else {
  595. pipe_config->dpll.n = 2;
  596. pipe_config->dpll.p1 = 1;
  597. pipe_config->dpll.p2 = 10;
  598. pipe_config->dpll.m1 = 14;
  599. pipe_config->dpll.m2 = 8;
  600. }
  601. pipe_config->clock_set = true;
  602. } else if (IS_VALLEYVIEW(dev)) {
  603. /* FIXME: Need to figure out optimized DP clocks for vlv. */
  604. }
  605. }
  606. bool
  607. intel_dp_compute_config(struct intel_encoder *encoder,
  608. struct intel_crtc_config *pipe_config)
  609. {
  610. struct drm_device *dev = encoder->base.dev;
  611. struct drm_i915_private *dev_priv = dev->dev_private;
  612. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  613. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  614. enum port port = dp_to_dig_port(intel_dp)->port;
  615. struct intel_crtc *intel_crtc = encoder->new_crtc;
  616. struct intel_connector *intel_connector = intel_dp->attached_connector;
  617. int lane_count, clock;
  618. int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
  619. int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
  620. int bpp, mode_rate;
  621. static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
  622. int link_avail, link_clock;
  623. if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
  624. pipe_config->has_pch_encoder = true;
  625. pipe_config->has_dp_encoder = true;
  626. if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
  627. intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
  628. adjusted_mode);
  629. if (!HAS_PCH_SPLIT(dev))
  630. intel_gmch_panel_fitting(intel_crtc, pipe_config,
  631. intel_connector->panel.fitting_mode);
  632. else
  633. intel_pch_panel_fitting(intel_crtc, pipe_config,
  634. intel_connector->panel.fitting_mode);
  635. }
  636. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  637. return false;
  638. DRM_DEBUG_KMS("DP link computation with max lane count %i "
  639. "max bw %02x pixel clock %iKHz\n",
  640. max_lane_count, bws[max_clock], adjusted_mode->clock);
  641. /* Walk through all bpp values. Luckily they're all nicely spaced with 2
  642. * bpc in between. */
  643. bpp = pipe_config->pipe_bpp;
  644. if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp) {
  645. DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
  646. dev_priv->vbt.edp_bpp);
  647. bpp = min_t(int, bpp, dev_priv->vbt.edp_bpp);
  648. }
  649. for (; bpp >= 6*3; bpp -= 2*3) {
  650. mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
  651. for (clock = 0; clock <= max_clock; clock++) {
  652. for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
  653. link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
  654. link_avail = intel_dp_max_data_rate(link_clock,
  655. lane_count);
  656. if (mode_rate <= link_avail) {
  657. goto found;
  658. }
  659. }
  660. }
  661. }
  662. return false;
  663. found:
  664. if (intel_dp->color_range_auto) {
  665. /*
  666. * See:
  667. * CEA-861-E - 5.1 Default Encoding Parameters
  668. * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
  669. */
  670. if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
  671. intel_dp->color_range = DP_COLOR_RANGE_16_235;
  672. else
  673. intel_dp->color_range = 0;
  674. }
  675. if (intel_dp->color_range)
  676. pipe_config->limited_color_range = true;
  677. intel_dp->link_bw = bws[clock];
  678. intel_dp->lane_count = lane_count;
  679. pipe_config->pipe_bpp = bpp;
  680. pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
  681. DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
  682. intel_dp->link_bw, intel_dp->lane_count,
  683. pipe_config->port_clock, bpp);
  684. DRM_DEBUG_KMS("DP link bw required %i available %i\n",
  685. mode_rate, link_avail);
  686. intel_link_compute_m_n(bpp, lane_count,
  687. adjusted_mode->clock, pipe_config->port_clock,
  688. &pipe_config->dp_m_n);
  689. intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
  690. return true;
  691. }
  692. void intel_dp_init_link_config(struct intel_dp *intel_dp)
  693. {
  694. memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
  695. intel_dp->link_configuration[0] = intel_dp->link_bw;
  696. intel_dp->link_configuration[1] = intel_dp->lane_count;
  697. intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
  698. /*
  699. * Check for DPCD version > 1.1 and enhanced framing support
  700. */
  701. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
  702. (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
  703. intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  704. }
  705. }
  706. static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
  707. {
  708. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  709. struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
  710. struct drm_device *dev = crtc->base.dev;
  711. struct drm_i915_private *dev_priv = dev->dev_private;
  712. u32 dpa_ctl;
  713. DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
  714. dpa_ctl = I915_READ(DP_A);
  715. dpa_ctl &= ~DP_PLL_FREQ_MASK;
  716. if (crtc->config.port_clock == 162000) {
  717. /* For a long time we've carried around a ILK-DevA w/a for the
  718. * 160MHz clock. If we're really unlucky, it's still required.
  719. */
  720. DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
  721. dpa_ctl |= DP_PLL_FREQ_160MHZ;
  722. intel_dp->DP |= DP_PLL_FREQ_160MHZ;
  723. } else {
  724. dpa_ctl |= DP_PLL_FREQ_270MHZ;
  725. intel_dp->DP |= DP_PLL_FREQ_270MHZ;
  726. }
  727. I915_WRITE(DP_A, dpa_ctl);
  728. POSTING_READ(DP_A);
  729. udelay(500);
  730. }
  731. static void intel_dp_mode_set(struct intel_encoder *encoder)
  732. {
  733. struct drm_device *dev = encoder->base.dev;
  734. struct drm_i915_private *dev_priv = dev->dev_private;
  735. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  736. enum port port = dp_to_dig_port(intel_dp)->port;
  737. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  738. struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
  739. /*
  740. * There are four kinds of DP registers:
  741. *
  742. * IBX PCH
  743. * SNB CPU
  744. * IVB CPU
  745. * CPT PCH
  746. *
  747. * IBX PCH and CPU are the same for almost everything,
  748. * except that the CPU DP PLL is configured in this
  749. * register
  750. *
  751. * CPT PCH is quite different, having many bits moved
  752. * to the TRANS_DP_CTL register instead. That
  753. * configuration happens (oddly) in ironlake_pch_enable
  754. */
  755. /* Preserve the BIOS-computed detected bit. This is
  756. * supposed to be read-only.
  757. */
  758. intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
  759. /* Handle DP bits in common between all three register formats */
  760. intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
  761. intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
  762. if (intel_dp->has_audio) {
  763. DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
  764. pipe_name(crtc->pipe));
  765. intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
  766. intel_write_eld(&encoder->base, adjusted_mode);
  767. }
  768. intel_dp_init_link_config(intel_dp);
  769. /* Split out the IBX/CPU vs CPT settings */
  770. if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
  771. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  772. intel_dp->DP |= DP_SYNC_HS_HIGH;
  773. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  774. intel_dp->DP |= DP_SYNC_VS_HIGH;
  775. intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
  776. if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
  777. intel_dp->DP |= DP_ENHANCED_FRAMING;
  778. intel_dp->DP |= crtc->pipe << 29;
  779. } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
  780. if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
  781. intel_dp->DP |= intel_dp->color_range;
  782. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  783. intel_dp->DP |= DP_SYNC_HS_HIGH;
  784. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  785. intel_dp->DP |= DP_SYNC_VS_HIGH;
  786. intel_dp->DP |= DP_LINK_TRAIN_OFF;
  787. if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
  788. intel_dp->DP |= DP_ENHANCED_FRAMING;
  789. if (crtc->pipe == 1)
  790. intel_dp->DP |= DP_PIPEB_SELECT;
  791. } else {
  792. intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
  793. }
  794. if (port == PORT_A && !IS_VALLEYVIEW(dev))
  795. ironlake_set_pll_cpu_edp(intel_dp);
  796. }
  797. #define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
  798. #define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
  799. #define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
  800. #define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
  801. #define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
  802. #define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
  803. static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
  804. u32 mask,
  805. u32 value)
  806. {
  807. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  808. struct drm_i915_private *dev_priv = dev->dev_private;
  809. u32 pp_stat_reg, pp_ctrl_reg;
  810. pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
  811. pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
  812. DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
  813. mask, value,
  814. I915_READ(pp_stat_reg),
  815. I915_READ(pp_ctrl_reg));
  816. if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
  817. DRM_ERROR("Panel status timeout: status %08x control %08x\n",
  818. I915_READ(pp_stat_reg),
  819. I915_READ(pp_ctrl_reg));
  820. }
  821. }
  822. static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
  823. {
  824. DRM_DEBUG_KMS("Wait for panel power on\n");
  825. ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
  826. }
  827. static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
  828. {
  829. DRM_DEBUG_KMS("Wait for panel power off time\n");
  830. ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
  831. }
  832. static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
  833. {
  834. DRM_DEBUG_KMS("Wait for panel power cycle\n");
  835. ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
  836. }
  837. /* Read the current pp_control value, unlocking the register if it
  838. * is locked
  839. */
  840. static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
  841. {
  842. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  843. struct drm_i915_private *dev_priv = dev->dev_private;
  844. u32 control;
  845. u32 pp_ctrl_reg;
  846. pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
  847. control = I915_READ(pp_ctrl_reg);
  848. control &= ~PANEL_UNLOCK_MASK;
  849. control |= PANEL_UNLOCK_REGS;
  850. return control;
  851. }
  852. void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
  853. {
  854. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  855. struct drm_i915_private *dev_priv = dev->dev_private;
  856. u32 pp;
  857. u32 pp_stat_reg, pp_ctrl_reg;
  858. if (!is_edp(intel_dp))
  859. return;
  860. DRM_DEBUG_KMS("Turn eDP VDD on\n");
  861. WARN(intel_dp->want_panel_vdd,
  862. "eDP VDD already requested on\n");
  863. intel_dp->want_panel_vdd = true;
  864. if (ironlake_edp_have_panel_vdd(intel_dp)) {
  865. DRM_DEBUG_KMS("eDP VDD already on\n");
  866. return;
  867. }
  868. if (!ironlake_edp_have_panel_power(intel_dp))
  869. ironlake_wait_panel_power_cycle(intel_dp);
  870. pp = ironlake_get_pp_control(intel_dp);
  871. pp |= EDP_FORCE_VDD;
  872. pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
  873. pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
  874. I915_WRITE(pp_ctrl_reg, pp);
  875. POSTING_READ(pp_ctrl_reg);
  876. DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
  877. I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
  878. /*
  879. * If the panel wasn't on, delay before accessing aux channel
  880. */
  881. if (!ironlake_edp_have_panel_power(intel_dp)) {
  882. DRM_DEBUG_KMS("eDP was not running\n");
  883. msleep(intel_dp->panel_power_up_delay);
  884. }
  885. }
  886. static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
  887. {
  888. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  889. struct drm_i915_private *dev_priv = dev->dev_private;
  890. u32 pp;
  891. u32 pp_stat_reg, pp_ctrl_reg;
  892. WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
  893. if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
  894. pp = ironlake_get_pp_control(intel_dp);
  895. pp &= ~EDP_FORCE_VDD;
  896. pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
  897. pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
  898. I915_WRITE(pp_ctrl_reg, pp);
  899. POSTING_READ(pp_ctrl_reg);
  900. /* Make sure sequencer is idle before allowing subsequent activity */
  901. DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
  902. I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
  903. msleep(intel_dp->panel_power_down_delay);
  904. }
  905. }
  906. static void ironlake_panel_vdd_work(struct work_struct *__work)
  907. {
  908. struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
  909. struct intel_dp, panel_vdd_work);
  910. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  911. mutex_lock(&dev->mode_config.mutex);
  912. ironlake_panel_vdd_off_sync(intel_dp);
  913. mutex_unlock(&dev->mode_config.mutex);
  914. }
  915. void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
  916. {
  917. if (!is_edp(intel_dp))
  918. return;
  919. DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
  920. WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
  921. intel_dp->want_panel_vdd = false;
  922. if (sync) {
  923. ironlake_panel_vdd_off_sync(intel_dp);
  924. } else {
  925. /*
  926. * Queue the timer to fire a long
  927. * time from now (relative to the power down delay)
  928. * to keep the panel power up across a sequence of operations
  929. */
  930. schedule_delayed_work(&intel_dp->panel_vdd_work,
  931. msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
  932. }
  933. }
  934. void ironlake_edp_panel_on(struct intel_dp *intel_dp)
  935. {
  936. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  937. struct drm_i915_private *dev_priv = dev->dev_private;
  938. u32 pp;
  939. u32 pp_ctrl_reg;
  940. if (!is_edp(intel_dp))
  941. return;
  942. DRM_DEBUG_KMS("Turn eDP power on\n");
  943. if (ironlake_edp_have_panel_power(intel_dp)) {
  944. DRM_DEBUG_KMS("eDP power already on\n");
  945. return;
  946. }
  947. ironlake_wait_panel_power_cycle(intel_dp);
  948. pp = ironlake_get_pp_control(intel_dp);
  949. if (IS_GEN5(dev)) {
  950. /* ILK workaround: disable reset around power sequence */
  951. pp &= ~PANEL_POWER_RESET;
  952. I915_WRITE(PCH_PP_CONTROL, pp);
  953. POSTING_READ(PCH_PP_CONTROL);
  954. }
  955. pp |= POWER_TARGET_ON;
  956. if (!IS_GEN5(dev))
  957. pp |= PANEL_POWER_RESET;
  958. pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
  959. I915_WRITE(pp_ctrl_reg, pp);
  960. POSTING_READ(pp_ctrl_reg);
  961. ironlake_wait_panel_on(intel_dp);
  962. if (IS_GEN5(dev)) {
  963. pp |= PANEL_POWER_RESET; /* restore panel reset bit */
  964. I915_WRITE(PCH_PP_CONTROL, pp);
  965. POSTING_READ(PCH_PP_CONTROL);
  966. }
  967. }
  968. void ironlake_edp_panel_off(struct intel_dp *intel_dp)
  969. {
  970. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  971. struct drm_i915_private *dev_priv = dev->dev_private;
  972. u32 pp;
  973. u32 pp_ctrl_reg;
  974. if (!is_edp(intel_dp))
  975. return;
  976. DRM_DEBUG_KMS("Turn eDP power off\n");
  977. WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
  978. pp = ironlake_get_pp_control(intel_dp);
  979. /* We need to switch off panel power _and_ force vdd, for otherwise some
  980. * panels get very unhappy and cease to work. */
  981. pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
  982. pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
  983. I915_WRITE(pp_ctrl_reg, pp);
  984. POSTING_READ(pp_ctrl_reg);
  985. intel_dp->want_panel_vdd = false;
  986. ironlake_wait_panel_off(intel_dp);
  987. }
  988. void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
  989. {
  990. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  991. struct drm_device *dev = intel_dig_port->base.base.dev;
  992. struct drm_i915_private *dev_priv = dev->dev_private;
  993. int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
  994. u32 pp;
  995. u32 pp_ctrl_reg;
  996. if (!is_edp(intel_dp))
  997. return;
  998. DRM_DEBUG_KMS("\n");
  999. /*
  1000. * If we enable the backlight right away following a panel power
  1001. * on, we may see slight flicker as the panel syncs with the eDP
  1002. * link. So delay a bit to make sure the image is solid before
  1003. * allowing it to appear.
  1004. */
  1005. msleep(intel_dp->backlight_on_delay);
  1006. pp = ironlake_get_pp_control(intel_dp);
  1007. pp |= EDP_BLC_ENABLE;
  1008. pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
  1009. I915_WRITE(pp_ctrl_reg, pp);
  1010. POSTING_READ(pp_ctrl_reg);
  1011. intel_panel_enable_backlight(dev, pipe);
  1012. }
  1013. void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
  1014. {
  1015. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1016. struct drm_i915_private *dev_priv = dev->dev_private;
  1017. u32 pp;
  1018. u32 pp_ctrl_reg;
  1019. if (!is_edp(intel_dp))
  1020. return;
  1021. intel_panel_disable_backlight(dev);
  1022. DRM_DEBUG_KMS("\n");
  1023. pp = ironlake_get_pp_control(intel_dp);
  1024. pp &= ~EDP_BLC_ENABLE;
  1025. pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
  1026. I915_WRITE(pp_ctrl_reg, pp);
  1027. POSTING_READ(pp_ctrl_reg);
  1028. msleep(intel_dp->backlight_off_delay);
  1029. }
  1030. static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
  1031. {
  1032. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1033. struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
  1034. struct drm_device *dev = crtc->dev;
  1035. struct drm_i915_private *dev_priv = dev->dev_private;
  1036. u32 dpa_ctl;
  1037. assert_pipe_disabled(dev_priv,
  1038. to_intel_crtc(crtc)->pipe);
  1039. DRM_DEBUG_KMS("\n");
  1040. dpa_ctl = I915_READ(DP_A);
  1041. WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
  1042. WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
  1043. /* We don't adjust intel_dp->DP while tearing down the link, to
  1044. * facilitate link retraining (e.g. after hotplug). Hence clear all
  1045. * enable bits here to ensure that we don't enable too much. */
  1046. intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
  1047. intel_dp->DP |= DP_PLL_ENABLE;
  1048. I915_WRITE(DP_A, intel_dp->DP);
  1049. POSTING_READ(DP_A);
  1050. udelay(200);
  1051. }
  1052. static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
  1053. {
  1054. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1055. struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
  1056. struct drm_device *dev = crtc->dev;
  1057. struct drm_i915_private *dev_priv = dev->dev_private;
  1058. u32 dpa_ctl;
  1059. assert_pipe_disabled(dev_priv,
  1060. to_intel_crtc(crtc)->pipe);
  1061. dpa_ctl = I915_READ(DP_A);
  1062. WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
  1063. "dp pll off, should be on\n");
  1064. WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
  1065. /* We can't rely on the value tracked for the DP register in
  1066. * intel_dp->DP because link_down must not change that (otherwise link
  1067. * re-training will fail. */
  1068. dpa_ctl &= ~DP_PLL_ENABLE;
  1069. I915_WRITE(DP_A, dpa_ctl);
  1070. POSTING_READ(DP_A);
  1071. udelay(200);
  1072. }
  1073. /* If the sink supports it, try to set the power state appropriately */
  1074. void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
  1075. {
  1076. int ret, i;
  1077. /* Should have a valid DPCD by this point */
  1078. if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
  1079. return;
  1080. if (mode != DRM_MODE_DPMS_ON) {
  1081. ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
  1082. DP_SET_POWER_D3);
  1083. if (ret != 1)
  1084. DRM_DEBUG_DRIVER("failed to write sink power state\n");
  1085. } else {
  1086. /*
  1087. * When turning on, we need to retry for 1ms to give the sink
  1088. * time to wake up.
  1089. */
  1090. for (i = 0; i < 3; i++) {
  1091. ret = intel_dp_aux_native_write_1(intel_dp,
  1092. DP_SET_POWER,
  1093. DP_SET_POWER_D0);
  1094. if (ret == 1)
  1095. break;
  1096. msleep(1);
  1097. }
  1098. }
  1099. }
  1100. static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
  1101. enum pipe *pipe)
  1102. {
  1103. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1104. enum port port = dp_to_dig_port(intel_dp)->port;
  1105. struct drm_device *dev = encoder->base.dev;
  1106. struct drm_i915_private *dev_priv = dev->dev_private;
  1107. u32 tmp = I915_READ(intel_dp->output_reg);
  1108. if (!(tmp & DP_PORT_EN))
  1109. return false;
  1110. if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
  1111. *pipe = PORT_TO_PIPE_CPT(tmp);
  1112. } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
  1113. *pipe = PORT_TO_PIPE(tmp);
  1114. } else {
  1115. u32 trans_sel;
  1116. u32 trans_dp;
  1117. int i;
  1118. switch (intel_dp->output_reg) {
  1119. case PCH_DP_B:
  1120. trans_sel = TRANS_DP_PORT_SEL_B;
  1121. break;
  1122. case PCH_DP_C:
  1123. trans_sel = TRANS_DP_PORT_SEL_C;
  1124. break;
  1125. case PCH_DP_D:
  1126. trans_sel = TRANS_DP_PORT_SEL_D;
  1127. break;
  1128. default:
  1129. return true;
  1130. }
  1131. for_each_pipe(i) {
  1132. trans_dp = I915_READ(TRANS_DP_CTL(i));
  1133. if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
  1134. *pipe = i;
  1135. return true;
  1136. }
  1137. }
  1138. DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
  1139. intel_dp->output_reg);
  1140. }
  1141. return true;
  1142. }
  1143. static void intel_dp_get_config(struct intel_encoder *encoder,
  1144. struct intel_crtc_config *pipe_config)
  1145. {
  1146. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1147. u32 tmp, flags = 0;
  1148. struct drm_device *dev = encoder->base.dev;
  1149. struct drm_i915_private *dev_priv = dev->dev_private;
  1150. enum port port = dp_to_dig_port(intel_dp)->port;
  1151. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  1152. if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
  1153. tmp = I915_READ(intel_dp->output_reg);
  1154. if (tmp & DP_SYNC_HS_HIGH)
  1155. flags |= DRM_MODE_FLAG_PHSYNC;
  1156. else
  1157. flags |= DRM_MODE_FLAG_NHSYNC;
  1158. if (tmp & DP_SYNC_VS_HIGH)
  1159. flags |= DRM_MODE_FLAG_PVSYNC;
  1160. else
  1161. flags |= DRM_MODE_FLAG_NVSYNC;
  1162. } else {
  1163. tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
  1164. if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
  1165. flags |= DRM_MODE_FLAG_PHSYNC;
  1166. else
  1167. flags |= DRM_MODE_FLAG_NHSYNC;
  1168. if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
  1169. flags |= DRM_MODE_FLAG_PVSYNC;
  1170. else
  1171. flags |= DRM_MODE_FLAG_NVSYNC;
  1172. }
  1173. pipe_config->adjusted_mode.flags |= flags;
  1174. if (dp_to_dig_port(intel_dp)->port == PORT_A) {
  1175. if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
  1176. pipe_config->port_clock = 162000;
  1177. else
  1178. pipe_config->port_clock = 270000;
  1179. }
  1180. }
  1181. static bool is_edp_psr(struct intel_dp *intel_dp)
  1182. {
  1183. return is_edp(intel_dp) &&
  1184. intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
  1185. }
  1186. static bool intel_edp_is_psr_enabled(struct drm_device *dev)
  1187. {
  1188. struct drm_i915_private *dev_priv = dev->dev_private;
  1189. if (!IS_HASWELL(dev))
  1190. return false;
  1191. return I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
  1192. }
  1193. static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
  1194. struct edp_vsc_psr *vsc_psr)
  1195. {
  1196. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  1197. struct drm_device *dev = dig_port->base.base.dev;
  1198. struct drm_i915_private *dev_priv = dev->dev_private;
  1199. struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
  1200. u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
  1201. u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
  1202. uint32_t *data = (uint32_t *) vsc_psr;
  1203. unsigned int i;
  1204. /* As per BSPec (Pipe Video Data Island Packet), we need to disable
  1205. the video DIP being updated before program video DIP data buffer
  1206. registers for DIP being updated. */
  1207. I915_WRITE(ctl_reg, 0);
  1208. POSTING_READ(ctl_reg);
  1209. for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
  1210. if (i < sizeof(struct edp_vsc_psr))
  1211. I915_WRITE(data_reg + i, *data++);
  1212. else
  1213. I915_WRITE(data_reg + i, 0);
  1214. }
  1215. I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
  1216. POSTING_READ(ctl_reg);
  1217. }
  1218. static void intel_edp_psr_setup(struct intel_dp *intel_dp)
  1219. {
  1220. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1221. struct drm_i915_private *dev_priv = dev->dev_private;
  1222. struct edp_vsc_psr psr_vsc;
  1223. if (intel_dp->psr_setup_done)
  1224. return;
  1225. /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
  1226. memset(&psr_vsc, 0, sizeof(psr_vsc));
  1227. psr_vsc.sdp_header.HB0 = 0;
  1228. psr_vsc.sdp_header.HB1 = 0x7;
  1229. psr_vsc.sdp_header.HB2 = 0x2;
  1230. psr_vsc.sdp_header.HB3 = 0x8;
  1231. intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
  1232. /* Avoid continuous PSR exit by masking memup and hpd */
  1233. I915_WRITE(EDP_PSR_DEBUG_CTL, EDP_PSR_DEBUG_MASK_MEMUP |
  1234. EDP_PSR_DEBUG_MASK_HPD);
  1235. intel_dp->psr_setup_done = true;
  1236. }
  1237. static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
  1238. {
  1239. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1240. struct drm_i915_private *dev_priv = dev->dev_private;
  1241. uint32_t aux_clock_divider = get_aux_clock_divider(intel_dp, 0);
  1242. int precharge = 0x3;
  1243. int msg_size = 5; /* Header(4) + Message(1) */
  1244. /* Enable PSR in sink */
  1245. if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
  1246. intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
  1247. DP_PSR_ENABLE &
  1248. ~DP_PSR_MAIN_LINK_ACTIVE);
  1249. else
  1250. intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
  1251. DP_PSR_ENABLE |
  1252. DP_PSR_MAIN_LINK_ACTIVE);
  1253. /* Setup AUX registers */
  1254. I915_WRITE(EDP_PSR_AUX_DATA1, EDP_PSR_DPCD_COMMAND);
  1255. I915_WRITE(EDP_PSR_AUX_DATA2, EDP_PSR_DPCD_NORMAL_OPERATION);
  1256. I915_WRITE(EDP_PSR_AUX_CTL,
  1257. DP_AUX_CH_CTL_TIME_OUT_400us |
  1258. (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
  1259. (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
  1260. (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
  1261. }
  1262. static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
  1263. {
  1264. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1265. struct drm_i915_private *dev_priv = dev->dev_private;
  1266. uint32_t max_sleep_time = 0x1f;
  1267. uint32_t idle_frames = 1;
  1268. uint32_t val = 0x0;
  1269. if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
  1270. val |= EDP_PSR_LINK_STANDBY;
  1271. val |= EDP_PSR_TP2_TP3_TIME_0us;
  1272. val |= EDP_PSR_TP1_TIME_0us;
  1273. val |= EDP_PSR_SKIP_AUX_EXIT;
  1274. } else
  1275. val |= EDP_PSR_LINK_DISABLE;
  1276. I915_WRITE(EDP_PSR_CTL, val |
  1277. EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES |
  1278. max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
  1279. idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
  1280. EDP_PSR_ENABLE);
  1281. }
  1282. static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
  1283. {
  1284. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  1285. struct drm_device *dev = dig_port->base.base.dev;
  1286. struct drm_i915_private *dev_priv = dev->dev_private;
  1287. struct drm_crtc *crtc = dig_port->base.base.crtc;
  1288. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1289. struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
  1290. struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
  1291. if (!IS_HASWELL(dev)) {
  1292. DRM_DEBUG_KMS("PSR not supported on this platform\n");
  1293. dev_priv->no_psr_reason = PSR_NO_SOURCE;
  1294. return false;
  1295. }
  1296. if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
  1297. (dig_port->port != PORT_A)) {
  1298. DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
  1299. dev_priv->no_psr_reason = PSR_HSW_NOT_DDIA;
  1300. return false;
  1301. }
  1302. if (!is_edp_psr(intel_dp)) {
  1303. DRM_DEBUG_KMS("PSR not supported by this panel\n");
  1304. dev_priv->no_psr_reason = PSR_NO_SINK;
  1305. return false;
  1306. }
  1307. if (!i915_enable_psr) {
  1308. DRM_DEBUG_KMS("PSR disable by flag\n");
  1309. dev_priv->no_psr_reason = PSR_MODULE_PARAM;
  1310. return false;
  1311. }
  1312. crtc = dig_port->base.base.crtc;
  1313. if (crtc == NULL) {
  1314. DRM_DEBUG_KMS("crtc not active for PSR\n");
  1315. dev_priv->no_psr_reason = PSR_CRTC_NOT_ACTIVE;
  1316. return false;
  1317. }
  1318. intel_crtc = to_intel_crtc(crtc);
  1319. if (!intel_crtc->active || !crtc->fb || !crtc->mode.clock) {
  1320. DRM_DEBUG_KMS("crtc not active for PSR\n");
  1321. dev_priv->no_psr_reason = PSR_CRTC_NOT_ACTIVE;
  1322. return false;
  1323. }
  1324. obj = to_intel_framebuffer(crtc->fb)->obj;
  1325. if (obj->tiling_mode != I915_TILING_X ||
  1326. obj->fence_reg == I915_FENCE_REG_NONE) {
  1327. DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
  1328. dev_priv->no_psr_reason = PSR_NOT_TILED;
  1329. return false;
  1330. }
  1331. if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
  1332. DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
  1333. dev_priv->no_psr_reason = PSR_SPRITE_ENABLED;
  1334. return false;
  1335. }
  1336. if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
  1337. S3D_ENABLE) {
  1338. DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
  1339. dev_priv->no_psr_reason = PSR_S3D_ENABLED;
  1340. return false;
  1341. }
  1342. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) {
  1343. DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
  1344. dev_priv->no_psr_reason = PSR_INTERLACED_ENABLED;
  1345. return false;
  1346. }
  1347. return true;
  1348. }
  1349. static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
  1350. {
  1351. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1352. if (!intel_edp_psr_match_conditions(intel_dp) ||
  1353. intel_edp_is_psr_enabled(dev))
  1354. return;
  1355. /* Setup PSR once */
  1356. intel_edp_psr_setup(intel_dp);
  1357. /* Enable PSR on the panel */
  1358. intel_edp_psr_enable_sink(intel_dp);
  1359. /* Enable PSR on the host */
  1360. intel_edp_psr_enable_source(intel_dp);
  1361. }
  1362. void intel_edp_psr_enable(struct intel_dp *intel_dp)
  1363. {
  1364. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1365. if (intel_edp_psr_match_conditions(intel_dp) &&
  1366. !intel_edp_is_psr_enabled(dev))
  1367. intel_edp_psr_do_enable(intel_dp);
  1368. }
  1369. void intel_edp_psr_disable(struct intel_dp *intel_dp)
  1370. {
  1371. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1372. struct drm_i915_private *dev_priv = dev->dev_private;
  1373. if (!intel_edp_is_psr_enabled(dev))
  1374. return;
  1375. I915_WRITE(EDP_PSR_CTL, I915_READ(EDP_PSR_CTL) & ~EDP_PSR_ENABLE);
  1376. /* Wait till PSR is idle */
  1377. if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL) &
  1378. EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
  1379. DRM_ERROR("Timed out waiting for PSR Idle State\n");
  1380. }
  1381. void intel_edp_psr_update(struct drm_device *dev)
  1382. {
  1383. struct intel_encoder *encoder;
  1384. struct intel_dp *intel_dp = NULL;
  1385. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
  1386. if (encoder->type == INTEL_OUTPUT_EDP) {
  1387. intel_dp = enc_to_intel_dp(&encoder->base);
  1388. if (!is_edp_psr(intel_dp))
  1389. return;
  1390. if (!intel_edp_psr_match_conditions(intel_dp))
  1391. intel_edp_psr_disable(intel_dp);
  1392. else
  1393. if (!intel_edp_is_psr_enabled(dev))
  1394. intel_edp_psr_do_enable(intel_dp);
  1395. }
  1396. }
  1397. static void intel_disable_dp(struct intel_encoder *encoder)
  1398. {
  1399. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1400. enum port port = dp_to_dig_port(intel_dp)->port;
  1401. struct drm_device *dev = encoder->base.dev;
  1402. /* Make sure the panel is off before trying to change the mode. But also
  1403. * ensure that we have vdd while we switch off the panel. */
  1404. ironlake_edp_panel_vdd_on(intel_dp);
  1405. ironlake_edp_backlight_off(intel_dp);
  1406. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  1407. ironlake_edp_panel_off(intel_dp);
  1408. /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
  1409. if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
  1410. intel_dp_link_down(intel_dp);
  1411. }
  1412. static void intel_post_disable_dp(struct intel_encoder *encoder)
  1413. {
  1414. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1415. enum port port = dp_to_dig_port(intel_dp)->port;
  1416. struct drm_device *dev = encoder->base.dev;
  1417. if (port == PORT_A || IS_VALLEYVIEW(dev)) {
  1418. intel_dp_link_down(intel_dp);
  1419. if (!IS_VALLEYVIEW(dev))
  1420. ironlake_edp_pll_off(intel_dp);
  1421. }
  1422. }
  1423. static void intel_enable_dp(struct intel_encoder *encoder)
  1424. {
  1425. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1426. struct drm_device *dev = encoder->base.dev;
  1427. struct drm_i915_private *dev_priv = dev->dev_private;
  1428. uint32_t dp_reg = I915_READ(intel_dp->output_reg);
  1429. if (WARN_ON(dp_reg & DP_PORT_EN))
  1430. return;
  1431. ironlake_edp_panel_vdd_on(intel_dp);
  1432. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  1433. intel_dp_start_link_train(intel_dp);
  1434. ironlake_edp_panel_on(intel_dp);
  1435. ironlake_edp_panel_vdd_off(intel_dp, true);
  1436. intel_dp_complete_link_train(intel_dp);
  1437. intel_dp_stop_link_train(intel_dp);
  1438. ironlake_edp_backlight_on(intel_dp);
  1439. }
  1440. static void vlv_enable_dp(struct intel_encoder *encoder)
  1441. {
  1442. }
  1443. static void intel_pre_enable_dp(struct intel_encoder *encoder)
  1444. {
  1445. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1446. struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
  1447. if (dport->port == PORT_A)
  1448. ironlake_edp_pll_on(intel_dp);
  1449. }
  1450. static void vlv_pre_enable_dp(struct intel_encoder *encoder)
  1451. {
  1452. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1453. struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
  1454. struct drm_device *dev = encoder->base.dev;
  1455. struct drm_i915_private *dev_priv = dev->dev_private;
  1456. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
  1457. int port = vlv_dport_to_channel(dport);
  1458. int pipe = intel_crtc->pipe;
  1459. u32 val;
  1460. mutex_lock(&dev_priv->dpio_lock);
  1461. val = vlv_dpio_read(dev_priv, DPIO_DATA_LANE_A(port));
  1462. val = 0;
  1463. if (pipe)
  1464. val |= (1<<21);
  1465. else
  1466. val &= ~(1<<21);
  1467. val |= 0x001000c4;
  1468. vlv_dpio_write(dev_priv, DPIO_DATA_CHANNEL(port), val);
  1469. vlv_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF0(port), 0x00760018);
  1470. vlv_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF8(port), 0x00400888);
  1471. mutex_unlock(&dev_priv->dpio_lock);
  1472. intel_enable_dp(encoder);
  1473. vlv_wait_port_ready(dev_priv, port);
  1474. }
  1475. static void intel_dp_pre_pll_enable(struct intel_encoder *encoder)
  1476. {
  1477. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1478. struct drm_device *dev = encoder->base.dev;
  1479. struct drm_i915_private *dev_priv = dev->dev_private;
  1480. int port = vlv_dport_to_channel(dport);
  1481. if (!IS_VALLEYVIEW(dev))
  1482. return;
  1483. /* Program Tx lane resets to default */
  1484. mutex_lock(&dev_priv->dpio_lock);
  1485. vlv_dpio_write(dev_priv, DPIO_PCS_TX(port),
  1486. DPIO_PCS_TX_LANE2_RESET |
  1487. DPIO_PCS_TX_LANE1_RESET);
  1488. vlv_dpio_write(dev_priv, DPIO_PCS_CLK(port),
  1489. DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
  1490. DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
  1491. (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
  1492. DPIO_PCS_CLK_SOFT_RESET);
  1493. /* Fix up inter-pair skew failure */
  1494. vlv_dpio_write(dev_priv, DPIO_PCS_STAGGER1(port), 0x00750f00);
  1495. vlv_dpio_write(dev_priv, DPIO_TX_CTL(port), 0x00001500);
  1496. vlv_dpio_write(dev_priv, DPIO_TX_LANE(port), 0x40400000);
  1497. mutex_unlock(&dev_priv->dpio_lock);
  1498. }
  1499. /*
  1500. * Native read with retry for link status and receiver capability reads for
  1501. * cases where the sink may still be asleep.
  1502. */
  1503. static bool
  1504. intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
  1505. uint8_t *recv, int recv_bytes)
  1506. {
  1507. int ret, i;
  1508. /*
  1509. * Sinks are *supposed* to come up within 1ms from an off state,
  1510. * but we're also supposed to retry 3 times per the spec.
  1511. */
  1512. for (i = 0; i < 3; i++) {
  1513. ret = intel_dp_aux_native_read(intel_dp, address, recv,
  1514. recv_bytes);
  1515. if (ret == recv_bytes)
  1516. return true;
  1517. msleep(1);
  1518. }
  1519. return false;
  1520. }
  1521. /*
  1522. * Fetch AUX CH registers 0x202 - 0x207 which contain
  1523. * link status information
  1524. */
  1525. static bool
  1526. intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
  1527. {
  1528. return intel_dp_aux_native_read_retry(intel_dp,
  1529. DP_LANE0_1_STATUS,
  1530. link_status,
  1531. DP_LINK_STATUS_SIZE);
  1532. }
  1533. #if 0
  1534. static char *voltage_names[] = {
  1535. "0.4V", "0.6V", "0.8V", "1.2V"
  1536. };
  1537. static char *pre_emph_names[] = {
  1538. "0dB", "3.5dB", "6dB", "9.5dB"
  1539. };
  1540. static char *link_train_names[] = {
  1541. "pattern 1", "pattern 2", "idle", "off"
  1542. };
  1543. #endif
  1544. /*
  1545. * These are source-specific values; current Intel hardware supports
  1546. * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
  1547. */
  1548. static uint8_t
  1549. intel_dp_voltage_max(struct intel_dp *intel_dp)
  1550. {
  1551. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1552. enum port port = dp_to_dig_port(intel_dp)->port;
  1553. if (IS_VALLEYVIEW(dev))
  1554. return DP_TRAIN_VOLTAGE_SWING_1200;
  1555. else if (IS_GEN7(dev) && port == PORT_A)
  1556. return DP_TRAIN_VOLTAGE_SWING_800;
  1557. else if (HAS_PCH_CPT(dev) && port != PORT_A)
  1558. return DP_TRAIN_VOLTAGE_SWING_1200;
  1559. else
  1560. return DP_TRAIN_VOLTAGE_SWING_800;
  1561. }
  1562. static uint8_t
  1563. intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
  1564. {
  1565. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1566. enum port port = dp_to_dig_port(intel_dp)->port;
  1567. if (HAS_DDI(dev)) {
  1568. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1569. case DP_TRAIN_VOLTAGE_SWING_400:
  1570. return DP_TRAIN_PRE_EMPHASIS_9_5;
  1571. case DP_TRAIN_VOLTAGE_SWING_600:
  1572. return DP_TRAIN_PRE_EMPHASIS_6;
  1573. case DP_TRAIN_VOLTAGE_SWING_800:
  1574. return DP_TRAIN_PRE_EMPHASIS_3_5;
  1575. case DP_TRAIN_VOLTAGE_SWING_1200:
  1576. default:
  1577. return DP_TRAIN_PRE_EMPHASIS_0;
  1578. }
  1579. } else if (IS_VALLEYVIEW(dev)) {
  1580. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1581. case DP_TRAIN_VOLTAGE_SWING_400:
  1582. return DP_TRAIN_PRE_EMPHASIS_9_5;
  1583. case DP_TRAIN_VOLTAGE_SWING_600:
  1584. return DP_TRAIN_PRE_EMPHASIS_6;
  1585. case DP_TRAIN_VOLTAGE_SWING_800:
  1586. return DP_TRAIN_PRE_EMPHASIS_3_5;
  1587. case DP_TRAIN_VOLTAGE_SWING_1200:
  1588. default:
  1589. return DP_TRAIN_PRE_EMPHASIS_0;
  1590. }
  1591. } else if (IS_GEN7(dev) && port == PORT_A) {
  1592. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1593. case DP_TRAIN_VOLTAGE_SWING_400:
  1594. return DP_TRAIN_PRE_EMPHASIS_6;
  1595. case DP_TRAIN_VOLTAGE_SWING_600:
  1596. case DP_TRAIN_VOLTAGE_SWING_800:
  1597. return DP_TRAIN_PRE_EMPHASIS_3_5;
  1598. default:
  1599. return DP_TRAIN_PRE_EMPHASIS_0;
  1600. }
  1601. } else {
  1602. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1603. case DP_TRAIN_VOLTAGE_SWING_400:
  1604. return DP_TRAIN_PRE_EMPHASIS_6;
  1605. case DP_TRAIN_VOLTAGE_SWING_600:
  1606. return DP_TRAIN_PRE_EMPHASIS_6;
  1607. case DP_TRAIN_VOLTAGE_SWING_800:
  1608. return DP_TRAIN_PRE_EMPHASIS_3_5;
  1609. case DP_TRAIN_VOLTAGE_SWING_1200:
  1610. default:
  1611. return DP_TRAIN_PRE_EMPHASIS_0;
  1612. }
  1613. }
  1614. }
  1615. static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
  1616. {
  1617. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1618. struct drm_i915_private *dev_priv = dev->dev_private;
  1619. struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
  1620. unsigned long demph_reg_value, preemph_reg_value,
  1621. uniqtranscale_reg_value;
  1622. uint8_t train_set = intel_dp->train_set[0];
  1623. int port = vlv_dport_to_channel(dport);
  1624. switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
  1625. case DP_TRAIN_PRE_EMPHASIS_0:
  1626. preemph_reg_value = 0x0004000;
  1627. switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1628. case DP_TRAIN_VOLTAGE_SWING_400:
  1629. demph_reg_value = 0x2B405555;
  1630. uniqtranscale_reg_value = 0x552AB83A;
  1631. break;
  1632. case DP_TRAIN_VOLTAGE_SWING_600:
  1633. demph_reg_value = 0x2B404040;
  1634. uniqtranscale_reg_value = 0x5548B83A;
  1635. break;
  1636. case DP_TRAIN_VOLTAGE_SWING_800:
  1637. demph_reg_value = 0x2B245555;
  1638. uniqtranscale_reg_value = 0x5560B83A;
  1639. break;
  1640. case DP_TRAIN_VOLTAGE_SWING_1200:
  1641. demph_reg_value = 0x2B405555;
  1642. uniqtranscale_reg_value = 0x5598DA3A;
  1643. break;
  1644. default:
  1645. return 0;
  1646. }
  1647. break;
  1648. case DP_TRAIN_PRE_EMPHASIS_3_5:
  1649. preemph_reg_value = 0x0002000;
  1650. switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1651. case DP_TRAIN_VOLTAGE_SWING_400:
  1652. demph_reg_value = 0x2B404040;
  1653. uniqtranscale_reg_value = 0x5552B83A;
  1654. break;
  1655. case DP_TRAIN_VOLTAGE_SWING_600:
  1656. demph_reg_value = 0x2B404848;
  1657. uniqtranscale_reg_value = 0x5580B83A;
  1658. break;
  1659. case DP_TRAIN_VOLTAGE_SWING_800:
  1660. demph_reg_value = 0x2B404040;
  1661. uniqtranscale_reg_value = 0x55ADDA3A;
  1662. break;
  1663. default:
  1664. return 0;
  1665. }
  1666. break;
  1667. case DP_TRAIN_PRE_EMPHASIS_6:
  1668. preemph_reg_value = 0x0000000;
  1669. switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1670. case DP_TRAIN_VOLTAGE_SWING_400:
  1671. demph_reg_value = 0x2B305555;
  1672. uniqtranscale_reg_value = 0x5570B83A;
  1673. break;
  1674. case DP_TRAIN_VOLTAGE_SWING_600:
  1675. demph_reg_value = 0x2B2B4040;
  1676. uniqtranscale_reg_value = 0x55ADDA3A;
  1677. break;
  1678. default:
  1679. return 0;
  1680. }
  1681. break;
  1682. case DP_TRAIN_PRE_EMPHASIS_9_5:
  1683. preemph_reg_value = 0x0006000;
  1684. switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1685. case DP_TRAIN_VOLTAGE_SWING_400:
  1686. demph_reg_value = 0x1B405555;
  1687. uniqtranscale_reg_value = 0x55ADDA3A;
  1688. break;
  1689. default:
  1690. return 0;
  1691. }
  1692. break;
  1693. default:
  1694. return 0;
  1695. }
  1696. mutex_lock(&dev_priv->dpio_lock);
  1697. vlv_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0x00000000);
  1698. vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL4(port), demph_reg_value);
  1699. vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL2(port),
  1700. uniqtranscale_reg_value);
  1701. vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL3(port), 0x0C782040);
  1702. vlv_dpio_write(dev_priv, DPIO_PCS_STAGGER0(port), 0x00030000);
  1703. vlv_dpio_write(dev_priv, DPIO_PCS_CTL_OVER1(port), preemph_reg_value);
  1704. vlv_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0x80000000);
  1705. mutex_unlock(&dev_priv->dpio_lock);
  1706. return 0;
  1707. }
  1708. static void
  1709. intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
  1710. {
  1711. uint8_t v = 0;
  1712. uint8_t p = 0;
  1713. int lane;
  1714. uint8_t voltage_max;
  1715. uint8_t preemph_max;
  1716. for (lane = 0; lane < intel_dp->lane_count; lane++) {
  1717. uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
  1718. uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
  1719. if (this_v > v)
  1720. v = this_v;
  1721. if (this_p > p)
  1722. p = this_p;
  1723. }
  1724. voltage_max = intel_dp_voltage_max(intel_dp);
  1725. if (v >= voltage_max)
  1726. v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
  1727. preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
  1728. if (p >= preemph_max)
  1729. p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  1730. for (lane = 0; lane < 4; lane++)
  1731. intel_dp->train_set[lane] = v | p;
  1732. }
  1733. static uint32_t
  1734. intel_gen4_signal_levels(uint8_t train_set)
  1735. {
  1736. uint32_t signal_levels = 0;
  1737. switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1738. case DP_TRAIN_VOLTAGE_SWING_400:
  1739. default:
  1740. signal_levels |= DP_VOLTAGE_0_4;
  1741. break;
  1742. case DP_TRAIN_VOLTAGE_SWING_600:
  1743. signal_levels |= DP_VOLTAGE_0_6;
  1744. break;
  1745. case DP_TRAIN_VOLTAGE_SWING_800:
  1746. signal_levels |= DP_VOLTAGE_0_8;
  1747. break;
  1748. case DP_TRAIN_VOLTAGE_SWING_1200:
  1749. signal_levels |= DP_VOLTAGE_1_2;
  1750. break;
  1751. }
  1752. switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
  1753. case DP_TRAIN_PRE_EMPHASIS_0:
  1754. default:
  1755. signal_levels |= DP_PRE_EMPHASIS_0;
  1756. break;
  1757. case DP_TRAIN_PRE_EMPHASIS_3_5:
  1758. signal_levels |= DP_PRE_EMPHASIS_3_5;
  1759. break;
  1760. case DP_TRAIN_PRE_EMPHASIS_6:
  1761. signal_levels |= DP_PRE_EMPHASIS_6;
  1762. break;
  1763. case DP_TRAIN_PRE_EMPHASIS_9_5:
  1764. signal_levels |= DP_PRE_EMPHASIS_9_5;
  1765. break;
  1766. }
  1767. return signal_levels;
  1768. }
  1769. /* Gen6's DP voltage swing and pre-emphasis control */
  1770. static uint32_t
  1771. intel_gen6_edp_signal_levels(uint8_t train_set)
  1772. {
  1773. int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
  1774. DP_TRAIN_PRE_EMPHASIS_MASK);
  1775. switch (signal_levels) {
  1776. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
  1777. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
  1778. return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
  1779. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1780. return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
  1781. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
  1782. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
  1783. return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
  1784. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1785. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1786. return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
  1787. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
  1788. case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
  1789. return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
  1790. default:
  1791. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
  1792. "0x%x\n", signal_levels);
  1793. return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
  1794. }
  1795. }
  1796. /* Gen7's DP voltage swing and pre-emphasis control */
  1797. static uint32_t
  1798. intel_gen7_edp_signal_levels(uint8_t train_set)
  1799. {
  1800. int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
  1801. DP_TRAIN_PRE_EMPHASIS_MASK);
  1802. switch (signal_levels) {
  1803. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
  1804. return EDP_LINK_TRAIN_400MV_0DB_IVB;
  1805. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1806. return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
  1807. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
  1808. return EDP_LINK_TRAIN_400MV_6DB_IVB;
  1809. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
  1810. return EDP_LINK_TRAIN_600MV_0DB_IVB;
  1811. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1812. return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
  1813. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
  1814. return EDP_LINK_TRAIN_800MV_0DB_IVB;
  1815. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1816. return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
  1817. default:
  1818. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
  1819. "0x%x\n", signal_levels);
  1820. return EDP_LINK_TRAIN_500MV_0DB_IVB;
  1821. }
  1822. }
  1823. /* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
  1824. static uint32_t
  1825. intel_hsw_signal_levels(uint8_t train_set)
  1826. {
  1827. int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
  1828. DP_TRAIN_PRE_EMPHASIS_MASK);
  1829. switch (signal_levels) {
  1830. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
  1831. return DDI_BUF_EMP_400MV_0DB_HSW;
  1832. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1833. return DDI_BUF_EMP_400MV_3_5DB_HSW;
  1834. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
  1835. return DDI_BUF_EMP_400MV_6DB_HSW;
  1836. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
  1837. return DDI_BUF_EMP_400MV_9_5DB_HSW;
  1838. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
  1839. return DDI_BUF_EMP_600MV_0DB_HSW;
  1840. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1841. return DDI_BUF_EMP_600MV_3_5DB_HSW;
  1842. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
  1843. return DDI_BUF_EMP_600MV_6DB_HSW;
  1844. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
  1845. return DDI_BUF_EMP_800MV_0DB_HSW;
  1846. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1847. return DDI_BUF_EMP_800MV_3_5DB_HSW;
  1848. default:
  1849. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
  1850. "0x%x\n", signal_levels);
  1851. return DDI_BUF_EMP_400MV_0DB_HSW;
  1852. }
  1853. }
  1854. /* Properly updates "DP" with the correct signal levels. */
  1855. static void
  1856. intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
  1857. {
  1858. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1859. enum port port = intel_dig_port->port;
  1860. struct drm_device *dev = intel_dig_port->base.base.dev;
  1861. uint32_t signal_levels, mask;
  1862. uint8_t train_set = intel_dp->train_set[0];
  1863. if (HAS_DDI(dev)) {
  1864. signal_levels = intel_hsw_signal_levels(train_set);
  1865. mask = DDI_BUF_EMP_MASK;
  1866. } else if (IS_VALLEYVIEW(dev)) {
  1867. signal_levels = intel_vlv_signal_levels(intel_dp);
  1868. mask = 0;
  1869. } else if (IS_GEN7(dev) && port == PORT_A) {
  1870. signal_levels = intel_gen7_edp_signal_levels(train_set);
  1871. mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
  1872. } else if (IS_GEN6(dev) && port == PORT_A) {
  1873. signal_levels = intel_gen6_edp_signal_levels(train_set);
  1874. mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
  1875. } else {
  1876. signal_levels = intel_gen4_signal_levels(train_set);
  1877. mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
  1878. }
  1879. DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
  1880. *DP = (*DP & ~mask) | signal_levels;
  1881. }
  1882. static bool
  1883. intel_dp_set_link_train(struct intel_dp *intel_dp,
  1884. uint32_t dp_reg_value,
  1885. uint8_t dp_train_pat)
  1886. {
  1887. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1888. struct drm_device *dev = intel_dig_port->base.base.dev;
  1889. struct drm_i915_private *dev_priv = dev->dev_private;
  1890. enum port port = intel_dig_port->port;
  1891. int ret;
  1892. if (HAS_DDI(dev)) {
  1893. uint32_t temp = I915_READ(DP_TP_CTL(port));
  1894. if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
  1895. temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
  1896. else
  1897. temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
  1898. temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
  1899. switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
  1900. case DP_TRAINING_PATTERN_DISABLE:
  1901. temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
  1902. break;
  1903. case DP_TRAINING_PATTERN_1:
  1904. temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
  1905. break;
  1906. case DP_TRAINING_PATTERN_2:
  1907. temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
  1908. break;
  1909. case DP_TRAINING_PATTERN_3:
  1910. temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
  1911. break;
  1912. }
  1913. I915_WRITE(DP_TP_CTL(port), temp);
  1914. } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
  1915. dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
  1916. switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
  1917. case DP_TRAINING_PATTERN_DISABLE:
  1918. dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
  1919. break;
  1920. case DP_TRAINING_PATTERN_1:
  1921. dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
  1922. break;
  1923. case DP_TRAINING_PATTERN_2:
  1924. dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
  1925. break;
  1926. case DP_TRAINING_PATTERN_3:
  1927. DRM_ERROR("DP training pattern 3 not supported\n");
  1928. dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
  1929. break;
  1930. }
  1931. } else {
  1932. dp_reg_value &= ~DP_LINK_TRAIN_MASK;
  1933. switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
  1934. case DP_TRAINING_PATTERN_DISABLE:
  1935. dp_reg_value |= DP_LINK_TRAIN_OFF;
  1936. break;
  1937. case DP_TRAINING_PATTERN_1:
  1938. dp_reg_value |= DP_LINK_TRAIN_PAT_1;
  1939. break;
  1940. case DP_TRAINING_PATTERN_2:
  1941. dp_reg_value |= DP_LINK_TRAIN_PAT_2;
  1942. break;
  1943. case DP_TRAINING_PATTERN_3:
  1944. DRM_ERROR("DP training pattern 3 not supported\n");
  1945. dp_reg_value |= DP_LINK_TRAIN_PAT_2;
  1946. break;
  1947. }
  1948. }
  1949. I915_WRITE(intel_dp->output_reg, dp_reg_value);
  1950. POSTING_READ(intel_dp->output_reg);
  1951. intel_dp_aux_native_write_1(intel_dp,
  1952. DP_TRAINING_PATTERN_SET,
  1953. dp_train_pat);
  1954. if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
  1955. DP_TRAINING_PATTERN_DISABLE) {
  1956. ret = intel_dp_aux_native_write(intel_dp,
  1957. DP_TRAINING_LANE0_SET,
  1958. intel_dp->train_set,
  1959. intel_dp->lane_count);
  1960. if (ret != intel_dp->lane_count)
  1961. return false;
  1962. }
  1963. return true;
  1964. }
  1965. static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
  1966. {
  1967. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1968. struct drm_device *dev = intel_dig_port->base.base.dev;
  1969. struct drm_i915_private *dev_priv = dev->dev_private;
  1970. enum port port = intel_dig_port->port;
  1971. uint32_t val;
  1972. if (!HAS_DDI(dev))
  1973. return;
  1974. val = I915_READ(DP_TP_CTL(port));
  1975. val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
  1976. val |= DP_TP_CTL_LINK_TRAIN_IDLE;
  1977. I915_WRITE(DP_TP_CTL(port), val);
  1978. /*
  1979. * On PORT_A we can have only eDP in SST mode. There the only reason
  1980. * we need to set idle transmission mode is to work around a HW issue
  1981. * where we enable the pipe while not in idle link-training mode.
  1982. * In this case there is requirement to wait for a minimum number of
  1983. * idle patterns to be sent.
  1984. */
  1985. if (port == PORT_A)
  1986. return;
  1987. if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
  1988. 1))
  1989. DRM_ERROR("Timed out waiting for DP idle patterns\n");
  1990. }
  1991. /* Enable corresponding port and start training pattern 1 */
  1992. void
  1993. intel_dp_start_link_train(struct intel_dp *intel_dp)
  1994. {
  1995. struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
  1996. struct drm_device *dev = encoder->dev;
  1997. int i;
  1998. uint8_t voltage;
  1999. int voltage_tries, loop_tries;
  2000. uint32_t DP = intel_dp->DP;
  2001. if (HAS_DDI(dev))
  2002. intel_ddi_prepare_link_retrain(encoder);
  2003. /* Write the link configuration data */
  2004. intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
  2005. intel_dp->link_configuration,
  2006. DP_LINK_CONFIGURATION_SIZE);
  2007. DP |= DP_PORT_EN;
  2008. memset(intel_dp->train_set, 0, 4);
  2009. voltage = 0xff;
  2010. voltage_tries = 0;
  2011. loop_tries = 0;
  2012. for (;;) {
  2013. /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
  2014. uint8_t link_status[DP_LINK_STATUS_SIZE];
  2015. intel_dp_set_signal_levels(intel_dp, &DP);
  2016. /* Set training pattern 1 */
  2017. if (!intel_dp_set_link_train(intel_dp, DP,
  2018. DP_TRAINING_PATTERN_1 |
  2019. DP_LINK_SCRAMBLING_DISABLE))
  2020. break;
  2021. drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
  2022. if (!intel_dp_get_link_status(intel_dp, link_status)) {
  2023. DRM_ERROR("failed to get link status\n");
  2024. break;
  2025. }
  2026. if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
  2027. DRM_DEBUG_KMS("clock recovery OK\n");
  2028. break;
  2029. }
  2030. /* Check to see if we've tried the max voltage */
  2031. for (i = 0; i < intel_dp->lane_count; i++)
  2032. if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  2033. break;
  2034. if (i == intel_dp->lane_count) {
  2035. ++loop_tries;
  2036. if (loop_tries == 5) {
  2037. DRM_DEBUG_KMS("too many full retries, give up\n");
  2038. break;
  2039. }
  2040. memset(intel_dp->train_set, 0, 4);
  2041. voltage_tries = 0;
  2042. continue;
  2043. }
  2044. /* Check to see if we've tried the same voltage 5 times */
  2045. if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  2046. ++voltage_tries;
  2047. if (voltage_tries == 5) {
  2048. DRM_DEBUG_KMS("too many voltage retries, give up\n");
  2049. break;
  2050. }
  2051. } else
  2052. voltage_tries = 0;
  2053. voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  2054. /* Compute new intel_dp->train_set as requested by target */
  2055. intel_get_adjust_train(intel_dp, link_status);
  2056. }
  2057. intel_dp->DP = DP;
  2058. }
  2059. void
  2060. intel_dp_complete_link_train(struct intel_dp *intel_dp)
  2061. {
  2062. bool channel_eq = false;
  2063. int tries, cr_tries;
  2064. uint32_t DP = intel_dp->DP;
  2065. /* channel equalization */
  2066. tries = 0;
  2067. cr_tries = 0;
  2068. channel_eq = false;
  2069. for (;;) {
  2070. uint8_t link_status[DP_LINK_STATUS_SIZE];
  2071. if (cr_tries > 5) {
  2072. DRM_ERROR("failed to train DP, aborting\n");
  2073. intel_dp_link_down(intel_dp);
  2074. break;
  2075. }
  2076. intel_dp_set_signal_levels(intel_dp, &DP);
  2077. /* channel eq pattern */
  2078. if (!intel_dp_set_link_train(intel_dp, DP,
  2079. DP_TRAINING_PATTERN_2 |
  2080. DP_LINK_SCRAMBLING_DISABLE))
  2081. break;
  2082. drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
  2083. if (!intel_dp_get_link_status(intel_dp, link_status))
  2084. break;
  2085. /* Make sure clock is still ok */
  2086. if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
  2087. intel_dp_start_link_train(intel_dp);
  2088. cr_tries++;
  2089. continue;
  2090. }
  2091. if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
  2092. channel_eq = true;
  2093. break;
  2094. }
  2095. /* Try 5 times, then try clock recovery if that fails */
  2096. if (tries > 5) {
  2097. intel_dp_link_down(intel_dp);
  2098. intel_dp_start_link_train(intel_dp);
  2099. tries = 0;
  2100. cr_tries++;
  2101. continue;
  2102. }
  2103. /* Compute new intel_dp->train_set as requested by target */
  2104. intel_get_adjust_train(intel_dp, link_status);
  2105. ++tries;
  2106. }
  2107. intel_dp_set_idle_link_train(intel_dp);
  2108. intel_dp->DP = DP;
  2109. if (channel_eq)
  2110. DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
  2111. }
  2112. void intel_dp_stop_link_train(struct intel_dp *intel_dp)
  2113. {
  2114. intel_dp_set_link_train(intel_dp, intel_dp->DP,
  2115. DP_TRAINING_PATTERN_DISABLE);
  2116. }
  2117. static void
  2118. intel_dp_link_down(struct intel_dp *intel_dp)
  2119. {
  2120. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  2121. enum port port = intel_dig_port->port;
  2122. struct drm_device *dev = intel_dig_port->base.base.dev;
  2123. struct drm_i915_private *dev_priv = dev->dev_private;
  2124. struct intel_crtc *intel_crtc =
  2125. to_intel_crtc(intel_dig_port->base.base.crtc);
  2126. uint32_t DP = intel_dp->DP;
  2127. /*
  2128. * DDI code has a strict mode set sequence and we should try to respect
  2129. * it, otherwise we might hang the machine in many different ways. So we
  2130. * really should be disabling the port only on a complete crtc_disable
  2131. * sequence. This function is just called under two conditions on DDI
  2132. * code:
  2133. * - Link train failed while doing crtc_enable, and on this case we
  2134. * really should respect the mode set sequence and wait for a
  2135. * crtc_disable.
  2136. * - Someone turned the monitor off and intel_dp_check_link_status
  2137. * called us. We don't need to disable the whole port on this case, so
  2138. * when someone turns the monitor on again,
  2139. * intel_ddi_prepare_link_retrain will take care of redoing the link
  2140. * train.
  2141. */
  2142. if (HAS_DDI(dev))
  2143. return;
  2144. if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
  2145. return;
  2146. DRM_DEBUG_KMS("\n");
  2147. if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
  2148. DP &= ~DP_LINK_TRAIN_MASK_CPT;
  2149. I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
  2150. } else {
  2151. DP &= ~DP_LINK_TRAIN_MASK;
  2152. I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
  2153. }
  2154. POSTING_READ(intel_dp->output_reg);
  2155. /* We don't really know why we're doing this */
  2156. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2157. if (HAS_PCH_IBX(dev) &&
  2158. I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
  2159. struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
  2160. /* Hardware workaround: leaving our transcoder select
  2161. * set to transcoder B while it's off will prevent the
  2162. * corresponding HDMI output on transcoder A.
  2163. *
  2164. * Combine this with another hardware workaround:
  2165. * transcoder select bit can only be cleared while the
  2166. * port is enabled.
  2167. */
  2168. DP &= ~DP_PIPEB_SELECT;
  2169. I915_WRITE(intel_dp->output_reg, DP);
  2170. /* Changes to enable or select take place the vblank
  2171. * after being written.
  2172. */
  2173. if (WARN_ON(crtc == NULL)) {
  2174. /* We should never try to disable a port without a crtc
  2175. * attached. For paranoia keep the code around for a
  2176. * bit. */
  2177. POSTING_READ(intel_dp->output_reg);
  2178. msleep(50);
  2179. } else
  2180. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2181. }
  2182. DP &= ~DP_AUDIO_OUTPUT_ENABLE;
  2183. I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
  2184. POSTING_READ(intel_dp->output_reg);
  2185. msleep(intel_dp->panel_power_down_delay);
  2186. }
  2187. static bool
  2188. intel_dp_get_dpcd(struct intel_dp *intel_dp)
  2189. {
  2190. char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
  2191. if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
  2192. sizeof(intel_dp->dpcd)) == 0)
  2193. return false; /* aux transfer failed */
  2194. hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
  2195. 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
  2196. DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
  2197. if (intel_dp->dpcd[DP_DPCD_REV] == 0)
  2198. return false; /* DPCD not present */
  2199. /* Check if the panel supports PSR */
  2200. memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
  2201. intel_dp_aux_native_read_retry(intel_dp, DP_PSR_SUPPORT,
  2202. intel_dp->psr_dpcd,
  2203. sizeof(intel_dp->psr_dpcd));
  2204. if (is_edp_psr(intel_dp))
  2205. DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
  2206. if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
  2207. DP_DWN_STRM_PORT_PRESENT))
  2208. return true; /* native DP sink */
  2209. if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
  2210. return true; /* no per-port downstream info */
  2211. if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
  2212. intel_dp->downstream_ports,
  2213. DP_MAX_DOWNSTREAM_PORTS) == 0)
  2214. return false; /* downstream port status fetch failed */
  2215. return true;
  2216. }
  2217. static void
  2218. intel_dp_probe_oui(struct intel_dp *intel_dp)
  2219. {
  2220. u8 buf[3];
  2221. if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
  2222. return;
  2223. ironlake_edp_panel_vdd_on(intel_dp);
  2224. if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
  2225. DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
  2226. buf[0], buf[1], buf[2]);
  2227. if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
  2228. DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
  2229. buf[0], buf[1], buf[2]);
  2230. ironlake_edp_panel_vdd_off(intel_dp, false);
  2231. }
  2232. static bool
  2233. intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
  2234. {
  2235. int ret;
  2236. ret = intel_dp_aux_native_read_retry(intel_dp,
  2237. DP_DEVICE_SERVICE_IRQ_VECTOR,
  2238. sink_irq_vector, 1);
  2239. if (!ret)
  2240. return false;
  2241. return true;
  2242. }
  2243. static void
  2244. intel_dp_handle_test_request(struct intel_dp *intel_dp)
  2245. {
  2246. /* NAK by default */
  2247. intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
  2248. }
  2249. /*
  2250. * According to DP spec
  2251. * 5.1.2:
  2252. * 1. Read DPCD
  2253. * 2. Configure link according to Receiver Capabilities
  2254. * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
  2255. * 4. Check link status on receipt of hot-plug interrupt
  2256. */
  2257. void
  2258. intel_dp_check_link_status(struct intel_dp *intel_dp)
  2259. {
  2260. struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
  2261. u8 sink_irq_vector;
  2262. u8 link_status[DP_LINK_STATUS_SIZE];
  2263. if (!intel_encoder->connectors_active)
  2264. return;
  2265. if (WARN_ON(!intel_encoder->base.crtc))
  2266. return;
  2267. /* Try to read receiver status if the link appears to be up */
  2268. if (!intel_dp_get_link_status(intel_dp, link_status)) {
  2269. intel_dp_link_down(intel_dp);
  2270. return;
  2271. }
  2272. /* Now read the DPCD to see if it's actually running */
  2273. if (!intel_dp_get_dpcd(intel_dp)) {
  2274. intel_dp_link_down(intel_dp);
  2275. return;
  2276. }
  2277. /* Try to read the source of the interrupt */
  2278. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
  2279. intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
  2280. /* Clear interrupt source */
  2281. intel_dp_aux_native_write_1(intel_dp,
  2282. DP_DEVICE_SERVICE_IRQ_VECTOR,
  2283. sink_irq_vector);
  2284. if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
  2285. intel_dp_handle_test_request(intel_dp);
  2286. if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
  2287. DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
  2288. }
  2289. if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
  2290. DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
  2291. drm_get_encoder_name(&intel_encoder->base));
  2292. intel_dp_start_link_train(intel_dp);
  2293. intel_dp_complete_link_train(intel_dp);
  2294. intel_dp_stop_link_train(intel_dp);
  2295. }
  2296. }
  2297. /* XXX this is probably wrong for multiple downstream ports */
  2298. static enum drm_connector_status
  2299. intel_dp_detect_dpcd(struct intel_dp *intel_dp)
  2300. {
  2301. uint8_t *dpcd = intel_dp->dpcd;
  2302. bool hpd;
  2303. uint8_t type;
  2304. if (!intel_dp_get_dpcd(intel_dp))
  2305. return connector_status_disconnected;
  2306. /* if there's no downstream port, we're done */
  2307. if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
  2308. return connector_status_connected;
  2309. /* If we're HPD-aware, SINK_COUNT changes dynamically */
  2310. hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
  2311. if (hpd) {
  2312. uint8_t reg;
  2313. if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
  2314. &reg, 1))
  2315. return connector_status_unknown;
  2316. return DP_GET_SINK_COUNT(reg) ? connector_status_connected
  2317. : connector_status_disconnected;
  2318. }
  2319. /* If no HPD, poke DDC gently */
  2320. if (drm_probe_ddc(&intel_dp->adapter))
  2321. return connector_status_connected;
  2322. /* Well we tried, say unknown for unreliable port types */
  2323. type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
  2324. if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
  2325. return connector_status_unknown;
  2326. /* Anything else is out of spec, warn and ignore */
  2327. DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
  2328. return connector_status_disconnected;
  2329. }
  2330. static enum drm_connector_status
  2331. ironlake_dp_detect(struct intel_dp *intel_dp)
  2332. {
  2333. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  2334. struct drm_i915_private *dev_priv = dev->dev_private;
  2335. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  2336. enum drm_connector_status status;
  2337. /* Can't disconnect eDP, but you can close the lid... */
  2338. if (is_edp(intel_dp)) {
  2339. status = intel_panel_detect(dev);
  2340. if (status == connector_status_unknown)
  2341. status = connector_status_connected;
  2342. return status;
  2343. }
  2344. if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
  2345. return connector_status_disconnected;
  2346. return intel_dp_detect_dpcd(intel_dp);
  2347. }
  2348. static enum drm_connector_status
  2349. g4x_dp_detect(struct intel_dp *intel_dp)
  2350. {
  2351. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  2352. struct drm_i915_private *dev_priv = dev->dev_private;
  2353. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  2354. uint32_t bit;
  2355. /* Can't disconnect eDP, but you can close the lid... */
  2356. if (is_edp(intel_dp)) {
  2357. enum drm_connector_status status;
  2358. status = intel_panel_detect(dev);
  2359. if (status == connector_status_unknown)
  2360. status = connector_status_connected;
  2361. return status;
  2362. }
  2363. switch (intel_dig_port->port) {
  2364. case PORT_B:
  2365. bit = PORTB_HOTPLUG_LIVE_STATUS;
  2366. break;
  2367. case PORT_C:
  2368. bit = PORTC_HOTPLUG_LIVE_STATUS;
  2369. break;
  2370. case PORT_D:
  2371. bit = PORTD_HOTPLUG_LIVE_STATUS;
  2372. break;
  2373. default:
  2374. return connector_status_unknown;
  2375. }
  2376. if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
  2377. return connector_status_disconnected;
  2378. return intel_dp_detect_dpcd(intel_dp);
  2379. }
  2380. static struct edid *
  2381. intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
  2382. {
  2383. struct intel_connector *intel_connector = to_intel_connector(connector);
  2384. /* use cached edid if we have one */
  2385. if (intel_connector->edid) {
  2386. struct edid *edid;
  2387. int size;
  2388. /* invalid edid */
  2389. if (IS_ERR(intel_connector->edid))
  2390. return NULL;
  2391. size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
  2392. edid = kmemdup(intel_connector->edid, size, GFP_KERNEL);
  2393. if (!edid)
  2394. return NULL;
  2395. return edid;
  2396. }
  2397. return drm_get_edid(connector, adapter);
  2398. }
  2399. static int
  2400. intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
  2401. {
  2402. struct intel_connector *intel_connector = to_intel_connector(connector);
  2403. /* use cached edid if we have one */
  2404. if (intel_connector->edid) {
  2405. /* invalid edid */
  2406. if (IS_ERR(intel_connector->edid))
  2407. return 0;
  2408. return intel_connector_update_modes(connector,
  2409. intel_connector->edid);
  2410. }
  2411. return intel_ddc_get_modes(connector, adapter);
  2412. }
  2413. static enum drm_connector_status
  2414. intel_dp_detect(struct drm_connector *connector, bool force)
  2415. {
  2416. struct intel_dp *intel_dp = intel_attached_dp(connector);
  2417. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  2418. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  2419. struct drm_device *dev = connector->dev;
  2420. enum drm_connector_status status;
  2421. struct edid *edid = NULL;
  2422. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  2423. connector->base.id, drm_get_connector_name(connector));
  2424. intel_dp->has_audio = false;
  2425. if (HAS_PCH_SPLIT(dev))
  2426. status = ironlake_dp_detect(intel_dp);
  2427. else
  2428. status = g4x_dp_detect(intel_dp);
  2429. if (status != connector_status_connected)
  2430. return status;
  2431. intel_dp_probe_oui(intel_dp);
  2432. if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
  2433. intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
  2434. } else {
  2435. edid = intel_dp_get_edid(connector, &intel_dp->adapter);
  2436. if (edid) {
  2437. intel_dp->has_audio = drm_detect_monitor_audio(edid);
  2438. kfree(edid);
  2439. }
  2440. }
  2441. if (intel_encoder->type != INTEL_OUTPUT_EDP)
  2442. intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
  2443. return connector_status_connected;
  2444. }
  2445. static int intel_dp_get_modes(struct drm_connector *connector)
  2446. {
  2447. struct intel_dp *intel_dp = intel_attached_dp(connector);
  2448. struct intel_connector *intel_connector = to_intel_connector(connector);
  2449. struct drm_device *dev = connector->dev;
  2450. int ret;
  2451. /* We should parse the EDID data and find out if it has an audio sink
  2452. */
  2453. ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
  2454. if (ret)
  2455. return ret;
  2456. /* if eDP has no EDID, fall back to fixed mode */
  2457. if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
  2458. struct drm_display_mode *mode;
  2459. mode = drm_mode_duplicate(dev,
  2460. intel_connector->panel.fixed_mode);
  2461. if (mode) {
  2462. drm_mode_probed_add(connector, mode);
  2463. return 1;
  2464. }
  2465. }
  2466. return 0;
  2467. }
  2468. static bool
  2469. intel_dp_detect_audio(struct drm_connector *connector)
  2470. {
  2471. struct intel_dp *intel_dp = intel_attached_dp(connector);
  2472. struct edid *edid;
  2473. bool has_audio = false;
  2474. edid = intel_dp_get_edid(connector, &intel_dp->adapter);
  2475. if (edid) {
  2476. has_audio = drm_detect_monitor_audio(edid);
  2477. kfree(edid);
  2478. }
  2479. return has_audio;
  2480. }
  2481. static int
  2482. intel_dp_set_property(struct drm_connector *connector,
  2483. struct drm_property *property,
  2484. uint64_t val)
  2485. {
  2486. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  2487. struct intel_connector *intel_connector = to_intel_connector(connector);
  2488. struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
  2489. struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
  2490. int ret;
  2491. ret = drm_object_property_set_value(&connector->base, property, val);
  2492. if (ret)
  2493. return ret;
  2494. if (property == dev_priv->force_audio_property) {
  2495. int i = val;
  2496. bool has_audio;
  2497. if (i == intel_dp->force_audio)
  2498. return 0;
  2499. intel_dp->force_audio = i;
  2500. if (i == HDMI_AUDIO_AUTO)
  2501. has_audio = intel_dp_detect_audio(connector);
  2502. else
  2503. has_audio = (i == HDMI_AUDIO_ON);
  2504. if (has_audio == intel_dp->has_audio)
  2505. return 0;
  2506. intel_dp->has_audio = has_audio;
  2507. goto done;
  2508. }
  2509. if (property == dev_priv->broadcast_rgb_property) {
  2510. bool old_auto = intel_dp->color_range_auto;
  2511. uint32_t old_range = intel_dp->color_range;
  2512. switch (val) {
  2513. case INTEL_BROADCAST_RGB_AUTO:
  2514. intel_dp->color_range_auto = true;
  2515. break;
  2516. case INTEL_BROADCAST_RGB_FULL:
  2517. intel_dp->color_range_auto = false;
  2518. intel_dp->color_range = 0;
  2519. break;
  2520. case INTEL_BROADCAST_RGB_LIMITED:
  2521. intel_dp->color_range_auto = false;
  2522. intel_dp->color_range = DP_COLOR_RANGE_16_235;
  2523. break;
  2524. default:
  2525. return -EINVAL;
  2526. }
  2527. if (old_auto == intel_dp->color_range_auto &&
  2528. old_range == intel_dp->color_range)
  2529. return 0;
  2530. goto done;
  2531. }
  2532. if (is_edp(intel_dp) &&
  2533. property == connector->dev->mode_config.scaling_mode_property) {
  2534. if (val == DRM_MODE_SCALE_NONE) {
  2535. DRM_DEBUG_KMS("no scaling not supported\n");
  2536. return -EINVAL;
  2537. }
  2538. if (intel_connector->panel.fitting_mode == val) {
  2539. /* the eDP scaling property is not changed */
  2540. return 0;
  2541. }
  2542. intel_connector->panel.fitting_mode = val;
  2543. goto done;
  2544. }
  2545. return -EINVAL;
  2546. done:
  2547. if (intel_encoder->base.crtc)
  2548. intel_crtc_restore_mode(intel_encoder->base.crtc);
  2549. return 0;
  2550. }
  2551. static void
  2552. intel_dp_connector_destroy(struct drm_connector *connector)
  2553. {
  2554. struct intel_connector *intel_connector = to_intel_connector(connector);
  2555. if (!IS_ERR_OR_NULL(intel_connector->edid))
  2556. kfree(intel_connector->edid);
  2557. /* Can't call is_edp() since the encoder may have been destroyed
  2558. * already. */
  2559. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  2560. intel_panel_fini(&intel_connector->panel);
  2561. drm_sysfs_connector_remove(connector);
  2562. drm_connector_cleanup(connector);
  2563. kfree(connector);
  2564. }
  2565. void intel_dp_encoder_destroy(struct drm_encoder *encoder)
  2566. {
  2567. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  2568. struct intel_dp *intel_dp = &intel_dig_port->dp;
  2569. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  2570. i2c_del_adapter(&intel_dp->adapter);
  2571. drm_encoder_cleanup(encoder);
  2572. if (is_edp(intel_dp)) {
  2573. cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
  2574. mutex_lock(&dev->mode_config.mutex);
  2575. ironlake_panel_vdd_off_sync(intel_dp);
  2576. mutex_unlock(&dev->mode_config.mutex);
  2577. }
  2578. kfree(intel_dig_port);
  2579. }
  2580. static const struct drm_connector_funcs intel_dp_connector_funcs = {
  2581. .dpms = intel_connector_dpms,
  2582. .detect = intel_dp_detect,
  2583. .fill_modes = drm_helper_probe_single_connector_modes,
  2584. .set_property = intel_dp_set_property,
  2585. .destroy = intel_dp_connector_destroy,
  2586. };
  2587. static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
  2588. .get_modes = intel_dp_get_modes,
  2589. .mode_valid = intel_dp_mode_valid,
  2590. .best_encoder = intel_best_encoder,
  2591. };
  2592. static const struct drm_encoder_funcs intel_dp_enc_funcs = {
  2593. .destroy = intel_dp_encoder_destroy,
  2594. };
  2595. static void
  2596. intel_dp_hot_plug(struct intel_encoder *intel_encoder)
  2597. {
  2598. struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
  2599. intel_dp_check_link_status(intel_dp);
  2600. }
  2601. /* Return which DP Port should be selected for Transcoder DP control */
  2602. int
  2603. intel_trans_dp_port_sel(struct drm_crtc *crtc)
  2604. {
  2605. struct drm_device *dev = crtc->dev;
  2606. struct intel_encoder *intel_encoder;
  2607. struct intel_dp *intel_dp;
  2608. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  2609. intel_dp = enc_to_intel_dp(&intel_encoder->base);
  2610. if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
  2611. intel_encoder->type == INTEL_OUTPUT_EDP)
  2612. return intel_dp->output_reg;
  2613. }
  2614. return -1;
  2615. }
  2616. /* check the VBT to see whether the eDP is on DP-D port */
  2617. bool intel_dpd_is_edp(struct drm_device *dev)
  2618. {
  2619. struct drm_i915_private *dev_priv = dev->dev_private;
  2620. struct child_device_config *p_child;
  2621. int i;
  2622. if (!dev_priv->vbt.child_dev_num)
  2623. return false;
  2624. for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
  2625. p_child = dev_priv->vbt.child_dev + i;
  2626. if (p_child->dvo_port == PORT_IDPD &&
  2627. p_child->device_type == DEVICE_TYPE_eDP)
  2628. return true;
  2629. }
  2630. return false;
  2631. }
  2632. static void
  2633. intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
  2634. {
  2635. struct intel_connector *intel_connector = to_intel_connector(connector);
  2636. intel_attach_force_audio_property(connector);
  2637. intel_attach_broadcast_rgb_property(connector);
  2638. intel_dp->color_range_auto = true;
  2639. if (is_edp(intel_dp)) {
  2640. drm_mode_create_scaling_mode_property(connector->dev);
  2641. drm_object_attach_property(
  2642. &connector->base,
  2643. connector->dev->mode_config.scaling_mode_property,
  2644. DRM_MODE_SCALE_ASPECT);
  2645. intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
  2646. }
  2647. }
  2648. static void
  2649. intel_dp_init_panel_power_sequencer(struct drm_device *dev,
  2650. struct intel_dp *intel_dp,
  2651. struct edp_power_seq *out)
  2652. {
  2653. struct drm_i915_private *dev_priv = dev->dev_private;
  2654. struct edp_power_seq cur, vbt, spec, final;
  2655. u32 pp_on, pp_off, pp_div, pp;
  2656. int pp_control_reg, pp_on_reg, pp_off_reg, pp_div_reg;
  2657. if (HAS_PCH_SPLIT(dev)) {
  2658. pp_control_reg = PCH_PP_CONTROL;
  2659. pp_on_reg = PCH_PP_ON_DELAYS;
  2660. pp_off_reg = PCH_PP_OFF_DELAYS;
  2661. pp_div_reg = PCH_PP_DIVISOR;
  2662. } else {
  2663. pp_control_reg = PIPEA_PP_CONTROL;
  2664. pp_on_reg = PIPEA_PP_ON_DELAYS;
  2665. pp_off_reg = PIPEA_PP_OFF_DELAYS;
  2666. pp_div_reg = PIPEA_PP_DIVISOR;
  2667. }
  2668. /* Workaround: Need to write PP_CONTROL with the unlock key as
  2669. * the very first thing. */
  2670. pp = ironlake_get_pp_control(intel_dp);
  2671. I915_WRITE(pp_control_reg, pp);
  2672. pp_on = I915_READ(pp_on_reg);
  2673. pp_off = I915_READ(pp_off_reg);
  2674. pp_div = I915_READ(pp_div_reg);
  2675. /* Pull timing values out of registers */
  2676. cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
  2677. PANEL_POWER_UP_DELAY_SHIFT;
  2678. cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
  2679. PANEL_LIGHT_ON_DELAY_SHIFT;
  2680. cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
  2681. PANEL_LIGHT_OFF_DELAY_SHIFT;
  2682. cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
  2683. PANEL_POWER_DOWN_DELAY_SHIFT;
  2684. cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
  2685. PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
  2686. DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
  2687. cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
  2688. vbt = dev_priv->vbt.edp_pps;
  2689. /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
  2690. * our hw here, which are all in 100usec. */
  2691. spec.t1_t3 = 210 * 10;
  2692. spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
  2693. spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
  2694. spec.t10 = 500 * 10;
  2695. /* This one is special and actually in units of 100ms, but zero
  2696. * based in the hw (so we need to add 100 ms). But the sw vbt
  2697. * table multiplies it with 1000 to make it in units of 100usec,
  2698. * too. */
  2699. spec.t11_t12 = (510 + 100) * 10;
  2700. DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
  2701. vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
  2702. /* Use the max of the register settings and vbt. If both are
  2703. * unset, fall back to the spec limits. */
  2704. #define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
  2705. spec.field : \
  2706. max(cur.field, vbt.field))
  2707. assign_final(t1_t3);
  2708. assign_final(t8);
  2709. assign_final(t9);
  2710. assign_final(t10);
  2711. assign_final(t11_t12);
  2712. #undef assign_final
  2713. #define get_delay(field) (DIV_ROUND_UP(final.field, 10))
  2714. intel_dp->panel_power_up_delay = get_delay(t1_t3);
  2715. intel_dp->backlight_on_delay = get_delay(t8);
  2716. intel_dp->backlight_off_delay = get_delay(t9);
  2717. intel_dp->panel_power_down_delay = get_delay(t10);
  2718. intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
  2719. #undef get_delay
  2720. DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
  2721. intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
  2722. intel_dp->panel_power_cycle_delay);
  2723. DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
  2724. intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
  2725. if (out)
  2726. *out = final;
  2727. }
  2728. static void
  2729. intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
  2730. struct intel_dp *intel_dp,
  2731. struct edp_power_seq *seq)
  2732. {
  2733. struct drm_i915_private *dev_priv = dev->dev_private;
  2734. u32 pp_on, pp_off, pp_div, port_sel = 0;
  2735. int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
  2736. int pp_on_reg, pp_off_reg, pp_div_reg;
  2737. if (HAS_PCH_SPLIT(dev)) {
  2738. pp_on_reg = PCH_PP_ON_DELAYS;
  2739. pp_off_reg = PCH_PP_OFF_DELAYS;
  2740. pp_div_reg = PCH_PP_DIVISOR;
  2741. } else {
  2742. pp_on_reg = PIPEA_PP_ON_DELAYS;
  2743. pp_off_reg = PIPEA_PP_OFF_DELAYS;
  2744. pp_div_reg = PIPEA_PP_DIVISOR;
  2745. }
  2746. /* And finally store the new values in the power sequencer. */
  2747. pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
  2748. (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
  2749. pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
  2750. (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
  2751. /* Compute the divisor for the pp clock, simply match the Bspec
  2752. * formula. */
  2753. pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
  2754. pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
  2755. << PANEL_POWER_CYCLE_DELAY_SHIFT);
  2756. /* Haswell doesn't have any port selection bits for the panel
  2757. * power sequencer any more. */
  2758. if (IS_VALLEYVIEW(dev)) {
  2759. port_sel = I915_READ(pp_on_reg) & 0xc0000000;
  2760. } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
  2761. if (dp_to_dig_port(intel_dp)->port == PORT_A)
  2762. port_sel = PANEL_POWER_PORT_DP_A;
  2763. else
  2764. port_sel = PANEL_POWER_PORT_DP_D;
  2765. }
  2766. pp_on |= port_sel;
  2767. I915_WRITE(pp_on_reg, pp_on);
  2768. I915_WRITE(pp_off_reg, pp_off);
  2769. I915_WRITE(pp_div_reg, pp_div);
  2770. DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
  2771. I915_READ(pp_on_reg),
  2772. I915_READ(pp_off_reg),
  2773. I915_READ(pp_div_reg));
  2774. }
  2775. static bool intel_edp_init_connector(struct intel_dp *intel_dp,
  2776. struct intel_connector *intel_connector)
  2777. {
  2778. struct drm_connector *connector = &intel_connector->base;
  2779. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  2780. struct drm_device *dev = intel_dig_port->base.base.dev;
  2781. struct drm_i915_private *dev_priv = dev->dev_private;
  2782. struct drm_display_mode *fixed_mode = NULL;
  2783. struct edp_power_seq power_seq = { 0 };
  2784. bool has_dpcd;
  2785. struct drm_display_mode *scan;
  2786. struct edid *edid;
  2787. if (!is_edp(intel_dp))
  2788. return true;
  2789. intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
  2790. /* Cache DPCD and EDID for edp. */
  2791. ironlake_edp_panel_vdd_on(intel_dp);
  2792. has_dpcd = intel_dp_get_dpcd(intel_dp);
  2793. ironlake_edp_panel_vdd_off(intel_dp, false);
  2794. if (has_dpcd) {
  2795. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
  2796. dev_priv->no_aux_handshake =
  2797. intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
  2798. DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
  2799. } else {
  2800. /* if this fails, presume the device is a ghost */
  2801. DRM_INFO("failed to retrieve link info, disabling eDP\n");
  2802. return false;
  2803. }
  2804. /* We now know it's not a ghost, init power sequence regs. */
  2805. intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
  2806. &power_seq);
  2807. ironlake_edp_panel_vdd_on(intel_dp);
  2808. edid = drm_get_edid(connector, &intel_dp->adapter);
  2809. if (edid) {
  2810. if (drm_add_edid_modes(connector, edid)) {
  2811. drm_mode_connector_update_edid_property(connector,
  2812. edid);
  2813. drm_edid_to_eld(connector, edid);
  2814. } else {
  2815. kfree(edid);
  2816. edid = ERR_PTR(-EINVAL);
  2817. }
  2818. } else {
  2819. edid = ERR_PTR(-ENOENT);
  2820. }
  2821. intel_connector->edid = edid;
  2822. /* prefer fixed mode from EDID if available */
  2823. list_for_each_entry(scan, &connector->probed_modes, head) {
  2824. if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
  2825. fixed_mode = drm_mode_duplicate(dev, scan);
  2826. break;
  2827. }
  2828. }
  2829. /* fallback to VBT if available for eDP */
  2830. if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
  2831. fixed_mode = drm_mode_duplicate(dev,
  2832. dev_priv->vbt.lfp_lvds_vbt_mode);
  2833. if (fixed_mode)
  2834. fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
  2835. }
  2836. ironlake_edp_panel_vdd_off(intel_dp, false);
  2837. intel_panel_init(&intel_connector->panel, fixed_mode);
  2838. intel_panel_setup_backlight(connector);
  2839. return true;
  2840. }
  2841. bool
  2842. intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
  2843. struct intel_connector *intel_connector)
  2844. {
  2845. struct drm_connector *connector = &intel_connector->base;
  2846. struct intel_dp *intel_dp = &intel_dig_port->dp;
  2847. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  2848. struct drm_device *dev = intel_encoder->base.dev;
  2849. struct drm_i915_private *dev_priv = dev->dev_private;
  2850. enum port port = intel_dig_port->port;
  2851. const char *name = NULL;
  2852. int type, error;
  2853. /* Preserve the current hw state. */
  2854. intel_dp->DP = I915_READ(intel_dp->output_reg);
  2855. intel_dp->attached_connector = intel_connector;
  2856. type = DRM_MODE_CONNECTOR_DisplayPort;
  2857. /*
  2858. * FIXME : We need to initialize built-in panels before external panels.
  2859. * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
  2860. */
  2861. switch (port) {
  2862. case PORT_A:
  2863. type = DRM_MODE_CONNECTOR_eDP;
  2864. break;
  2865. case PORT_C:
  2866. if (IS_VALLEYVIEW(dev))
  2867. type = DRM_MODE_CONNECTOR_eDP;
  2868. break;
  2869. case PORT_D:
  2870. if (HAS_PCH_SPLIT(dev) && intel_dpd_is_edp(dev))
  2871. type = DRM_MODE_CONNECTOR_eDP;
  2872. break;
  2873. default: /* silence GCC warning */
  2874. break;
  2875. }
  2876. /*
  2877. * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
  2878. * for DP the encoder type can be set by the caller to
  2879. * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
  2880. */
  2881. if (type == DRM_MODE_CONNECTOR_eDP)
  2882. intel_encoder->type = INTEL_OUTPUT_EDP;
  2883. DRM_DEBUG_KMS("Adding %s connector on port %c\n",
  2884. type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
  2885. port_name(port));
  2886. drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
  2887. drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
  2888. connector->interlace_allowed = true;
  2889. connector->doublescan_allowed = 0;
  2890. INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
  2891. ironlake_panel_vdd_work);
  2892. intel_connector_attach_encoder(intel_connector, intel_encoder);
  2893. drm_sysfs_connector_add(connector);
  2894. if (HAS_DDI(dev))
  2895. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  2896. else
  2897. intel_connector->get_hw_state = intel_connector_get_hw_state;
  2898. intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
  2899. if (HAS_DDI(dev)) {
  2900. switch (intel_dig_port->port) {
  2901. case PORT_A:
  2902. intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
  2903. break;
  2904. case PORT_B:
  2905. intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
  2906. break;
  2907. case PORT_C:
  2908. intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
  2909. break;
  2910. case PORT_D:
  2911. intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
  2912. break;
  2913. default:
  2914. BUG();
  2915. }
  2916. }
  2917. /* Set up the DDC bus. */
  2918. switch (port) {
  2919. case PORT_A:
  2920. intel_encoder->hpd_pin = HPD_PORT_A;
  2921. name = "DPDDC-A";
  2922. break;
  2923. case PORT_B:
  2924. intel_encoder->hpd_pin = HPD_PORT_B;
  2925. name = "DPDDC-B";
  2926. break;
  2927. case PORT_C:
  2928. intel_encoder->hpd_pin = HPD_PORT_C;
  2929. name = "DPDDC-C";
  2930. break;
  2931. case PORT_D:
  2932. intel_encoder->hpd_pin = HPD_PORT_D;
  2933. name = "DPDDC-D";
  2934. break;
  2935. default:
  2936. BUG();
  2937. }
  2938. error = intel_dp_i2c_init(intel_dp, intel_connector, name);
  2939. WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
  2940. error, port_name(port));
  2941. intel_dp->psr_setup_done = false;
  2942. if (!intel_edp_init_connector(intel_dp, intel_connector)) {
  2943. i2c_del_adapter(&intel_dp->adapter);
  2944. if (is_edp(intel_dp)) {
  2945. cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
  2946. mutex_lock(&dev->mode_config.mutex);
  2947. ironlake_panel_vdd_off_sync(intel_dp);
  2948. mutex_unlock(&dev->mode_config.mutex);
  2949. }
  2950. drm_sysfs_connector_remove(connector);
  2951. drm_connector_cleanup(connector);
  2952. return false;
  2953. }
  2954. intel_dp_add_properties(intel_dp, connector);
  2955. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  2956. * 0xd. Failure to do so will result in spurious interrupts being
  2957. * generated on the port when a cable is not attached.
  2958. */
  2959. if (IS_G4X(dev) && !IS_GM45(dev)) {
  2960. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  2961. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  2962. }
  2963. return true;
  2964. }
  2965. void
  2966. intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
  2967. {
  2968. struct intel_digital_port *intel_dig_port;
  2969. struct intel_encoder *intel_encoder;
  2970. struct drm_encoder *encoder;
  2971. struct intel_connector *intel_connector;
  2972. intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
  2973. if (!intel_dig_port)
  2974. return;
  2975. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  2976. if (!intel_connector) {
  2977. kfree(intel_dig_port);
  2978. return;
  2979. }
  2980. intel_encoder = &intel_dig_port->base;
  2981. encoder = &intel_encoder->base;
  2982. drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
  2983. DRM_MODE_ENCODER_TMDS);
  2984. intel_encoder->compute_config = intel_dp_compute_config;
  2985. intel_encoder->mode_set = intel_dp_mode_set;
  2986. intel_encoder->disable = intel_disable_dp;
  2987. intel_encoder->post_disable = intel_post_disable_dp;
  2988. intel_encoder->get_hw_state = intel_dp_get_hw_state;
  2989. intel_encoder->get_config = intel_dp_get_config;
  2990. if (IS_VALLEYVIEW(dev)) {
  2991. intel_encoder->pre_pll_enable = intel_dp_pre_pll_enable;
  2992. intel_encoder->pre_enable = vlv_pre_enable_dp;
  2993. intel_encoder->enable = vlv_enable_dp;
  2994. } else {
  2995. intel_encoder->pre_enable = intel_pre_enable_dp;
  2996. intel_encoder->enable = intel_enable_dp;
  2997. }
  2998. intel_dig_port->port = port;
  2999. intel_dig_port->dp.output_reg = output_reg;
  3000. intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
  3001. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  3002. intel_encoder->cloneable = false;
  3003. intel_encoder->hot_plug = intel_dp_hot_plug;
  3004. if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
  3005. drm_encoder_cleanup(encoder);
  3006. kfree(intel_dig_port);
  3007. kfree(intel_connector);
  3008. }
  3009. }