i915_irq.c 92 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/i915_drm.h>
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. static const u32 hpd_ibx[] = {
  37. [HPD_CRT] = SDE_CRT_HOTPLUG,
  38. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
  39. [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
  40. [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
  41. [HPD_PORT_D] = SDE_PORTD_HOTPLUG
  42. };
  43. static const u32 hpd_cpt[] = {
  44. [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
  45. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
  46. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  47. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  48. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
  49. };
  50. static const u32 hpd_mask_i915[] = {
  51. [HPD_CRT] = CRT_HOTPLUG_INT_EN,
  52. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
  53. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
  54. [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
  55. [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
  56. [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
  57. };
  58. static const u32 hpd_status_gen4[] = {
  59. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  60. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
  61. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
  62. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  63. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  64. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  65. };
  66. static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
  67. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  68. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
  69. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
  70. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  71. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  72. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  73. };
  74. /* For display hotplug interrupt */
  75. static void
  76. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  77. {
  78. assert_spin_locked(&dev_priv->irq_lock);
  79. if (dev_priv->pc8.irqs_disabled) {
  80. WARN(1, "IRQs disabled\n");
  81. dev_priv->pc8.regsave.deimr &= ~mask;
  82. return;
  83. }
  84. if ((dev_priv->irq_mask & mask) != 0) {
  85. dev_priv->irq_mask &= ~mask;
  86. I915_WRITE(DEIMR, dev_priv->irq_mask);
  87. POSTING_READ(DEIMR);
  88. }
  89. }
  90. static void
  91. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  92. {
  93. assert_spin_locked(&dev_priv->irq_lock);
  94. if (dev_priv->pc8.irqs_disabled) {
  95. WARN(1, "IRQs disabled\n");
  96. dev_priv->pc8.regsave.deimr |= mask;
  97. return;
  98. }
  99. if ((dev_priv->irq_mask & mask) != mask) {
  100. dev_priv->irq_mask |= mask;
  101. I915_WRITE(DEIMR, dev_priv->irq_mask);
  102. POSTING_READ(DEIMR);
  103. }
  104. }
  105. /**
  106. * ilk_update_gt_irq - update GTIMR
  107. * @dev_priv: driver private
  108. * @interrupt_mask: mask of interrupt bits to update
  109. * @enabled_irq_mask: mask of interrupt bits to enable
  110. */
  111. static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
  112. uint32_t interrupt_mask,
  113. uint32_t enabled_irq_mask)
  114. {
  115. assert_spin_locked(&dev_priv->irq_lock);
  116. if (dev_priv->pc8.irqs_disabled) {
  117. WARN(1, "IRQs disabled\n");
  118. dev_priv->pc8.regsave.gtimr &= ~interrupt_mask;
  119. dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask &
  120. interrupt_mask);
  121. return;
  122. }
  123. dev_priv->gt_irq_mask &= ~interrupt_mask;
  124. dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
  125. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  126. POSTING_READ(GTIMR);
  127. }
  128. void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
  129. {
  130. ilk_update_gt_irq(dev_priv, mask, mask);
  131. }
  132. void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
  133. {
  134. ilk_update_gt_irq(dev_priv, mask, 0);
  135. }
  136. /**
  137. * snb_update_pm_irq - update GEN6_PMIMR
  138. * @dev_priv: driver private
  139. * @interrupt_mask: mask of interrupt bits to update
  140. * @enabled_irq_mask: mask of interrupt bits to enable
  141. */
  142. static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
  143. uint32_t interrupt_mask,
  144. uint32_t enabled_irq_mask)
  145. {
  146. uint32_t new_val;
  147. assert_spin_locked(&dev_priv->irq_lock);
  148. if (dev_priv->pc8.irqs_disabled) {
  149. WARN(1, "IRQs disabled\n");
  150. dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask;
  151. dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask &
  152. interrupt_mask);
  153. return;
  154. }
  155. new_val = dev_priv->pm_irq_mask;
  156. new_val &= ~interrupt_mask;
  157. new_val |= (~enabled_irq_mask & interrupt_mask);
  158. if (new_val != dev_priv->pm_irq_mask) {
  159. dev_priv->pm_irq_mask = new_val;
  160. I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
  161. POSTING_READ(GEN6_PMIMR);
  162. }
  163. }
  164. void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
  165. {
  166. snb_update_pm_irq(dev_priv, mask, mask);
  167. }
  168. void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
  169. {
  170. snb_update_pm_irq(dev_priv, mask, 0);
  171. }
  172. static bool ivb_can_enable_err_int(struct drm_device *dev)
  173. {
  174. struct drm_i915_private *dev_priv = dev->dev_private;
  175. struct intel_crtc *crtc;
  176. enum pipe pipe;
  177. assert_spin_locked(&dev_priv->irq_lock);
  178. for_each_pipe(pipe) {
  179. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  180. if (crtc->cpu_fifo_underrun_disabled)
  181. return false;
  182. }
  183. return true;
  184. }
  185. static bool cpt_can_enable_serr_int(struct drm_device *dev)
  186. {
  187. struct drm_i915_private *dev_priv = dev->dev_private;
  188. enum pipe pipe;
  189. struct intel_crtc *crtc;
  190. assert_spin_locked(&dev_priv->irq_lock);
  191. for_each_pipe(pipe) {
  192. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  193. if (crtc->pch_fifo_underrun_disabled)
  194. return false;
  195. }
  196. return true;
  197. }
  198. static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
  199. enum pipe pipe, bool enable)
  200. {
  201. struct drm_i915_private *dev_priv = dev->dev_private;
  202. uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
  203. DE_PIPEB_FIFO_UNDERRUN;
  204. if (enable)
  205. ironlake_enable_display_irq(dev_priv, bit);
  206. else
  207. ironlake_disable_display_irq(dev_priv, bit);
  208. }
  209. static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
  210. enum pipe pipe, bool enable)
  211. {
  212. struct drm_i915_private *dev_priv = dev->dev_private;
  213. if (enable) {
  214. I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
  215. if (!ivb_can_enable_err_int(dev))
  216. return;
  217. ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
  218. } else {
  219. bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
  220. /* Change the state _after_ we've read out the current one. */
  221. ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
  222. if (!was_enabled &&
  223. (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
  224. DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
  225. pipe_name(pipe));
  226. }
  227. }
  228. }
  229. /**
  230. * ibx_display_interrupt_update - update SDEIMR
  231. * @dev_priv: driver private
  232. * @interrupt_mask: mask of interrupt bits to update
  233. * @enabled_irq_mask: mask of interrupt bits to enable
  234. */
  235. static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
  236. uint32_t interrupt_mask,
  237. uint32_t enabled_irq_mask)
  238. {
  239. uint32_t sdeimr = I915_READ(SDEIMR);
  240. sdeimr &= ~interrupt_mask;
  241. sdeimr |= (~enabled_irq_mask & interrupt_mask);
  242. assert_spin_locked(&dev_priv->irq_lock);
  243. if (dev_priv->pc8.irqs_disabled &&
  244. (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
  245. WARN(1, "IRQs disabled\n");
  246. dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask;
  247. dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask &
  248. interrupt_mask);
  249. return;
  250. }
  251. I915_WRITE(SDEIMR, sdeimr);
  252. POSTING_READ(SDEIMR);
  253. }
  254. #define ibx_enable_display_interrupt(dev_priv, bits) \
  255. ibx_display_interrupt_update((dev_priv), (bits), (bits))
  256. #define ibx_disable_display_interrupt(dev_priv, bits) \
  257. ibx_display_interrupt_update((dev_priv), (bits), 0)
  258. static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
  259. enum transcoder pch_transcoder,
  260. bool enable)
  261. {
  262. struct drm_i915_private *dev_priv = dev->dev_private;
  263. uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
  264. SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
  265. if (enable)
  266. ibx_enable_display_interrupt(dev_priv, bit);
  267. else
  268. ibx_disable_display_interrupt(dev_priv, bit);
  269. }
  270. static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
  271. enum transcoder pch_transcoder,
  272. bool enable)
  273. {
  274. struct drm_i915_private *dev_priv = dev->dev_private;
  275. if (enable) {
  276. I915_WRITE(SERR_INT,
  277. SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
  278. if (!cpt_can_enable_serr_int(dev))
  279. return;
  280. ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
  281. } else {
  282. uint32_t tmp = I915_READ(SERR_INT);
  283. bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
  284. /* Change the state _after_ we've read out the current one. */
  285. ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
  286. if (!was_enabled &&
  287. (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
  288. DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
  289. transcoder_name(pch_transcoder));
  290. }
  291. }
  292. }
  293. /**
  294. * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
  295. * @dev: drm device
  296. * @pipe: pipe
  297. * @enable: true if we want to report FIFO underrun errors, false otherwise
  298. *
  299. * This function makes us disable or enable CPU fifo underruns for a specific
  300. * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
  301. * reporting for one pipe may also disable all the other CPU error interruts for
  302. * the other pipes, due to the fact that there's just one interrupt mask/enable
  303. * bit for all the pipes.
  304. *
  305. * Returns the previous state of underrun reporting.
  306. */
  307. bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
  308. enum pipe pipe, bool enable)
  309. {
  310. struct drm_i915_private *dev_priv = dev->dev_private;
  311. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  312. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  313. unsigned long flags;
  314. bool ret;
  315. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  316. ret = !intel_crtc->cpu_fifo_underrun_disabled;
  317. if (enable == ret)
  318. goto done;
  319. intel_crtc->cpu_fifo_underrun_disabled = !enable;
  320. if (IS_GEN5(dev) || IS_GEN6(dev))
  321. ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
  322. else if (IS_GEN7(dev))
  323. ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
  324. done:
  325. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  326. return ret;
  327. }
  328. /**
  329. * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
  330. * @dev: drm device
  331. * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
  332. * @enable: true if we want to report FIFO underrun errors, false otherwise
  333. *
  334. * This function makes us disable or enable PCH fifo underruns for a specific
  335. * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
  336. * underrun reporting for one transcoder may also disable all the other PCH
  337. * error interruts for the other transcoders, due to the fact that there's just
  338. * one interrupt mask/enable bit for all the transcoders.
  339. *
  340. * Returns the previous state of underrun reporting.
  341. */
  342. bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
  343. enum transcoder pch_transcoder,
  344. bool enable)
  345. {
  346. struct drm_i915_private *dev_priv = dev->dev_private;
  347. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
  348. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  349. unsigned long flags;
  350. bool ret;
  351. /*
  352. * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
  353. * has only one pch transcoder A that all pipes can use. To avoid racy
  354. * pch transcoder -> pipe lookups from interrupt code simply store the
  355. * underrun statistics in crtc A. Since we never expose this anywhere
  356. * nor use it outside of the fifo underrun code here using the "wrong"
  357. * crtc on LPT won't cause issues.
  358. */
  359. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  360. ret = !intel_crtc->pch_fifo_underrun_disabled;
  361. if (enable == ret)
  362. goto done;
  363. intel_crtc->pch_fifo_underrun_disabled = !enable;
  364. if (HAS_PCH_IBX(dev))
  365. ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
  366. else
  367. cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
  368. done:
  369. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  370. return ret;
  371. }
  372. void
  373. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  374. {
  375. u32 reg = PIPESTAT(pipe);
  376. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  377. assert_spin_locked(&dev_priv->irq_lock);
  378. if ((pipestat & mask) == mask)
  379. return;
  380. /* Enable the interrupt, clear any pending status */
  381. pipestat |= mask | (mask >> 16);
  382. I915_WRITE(reg, pipestat);
  383. POSTING_READ(reg);
  384. }
  385. void
  386. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  387. {
  388. u32 reg = PIPESTAT(pipe);
  389. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  390. assert_spin_locked(&dev_priv->irq_lock);
  391. if ((pipestat & mask) == 0)
  392. return;
  393. pipestat &= ~mask;
  394. I915_WRITE(reg, pipestat);
  395. POSTING_READ(reg);
  396. }
  397. /**
  398. * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
  399. */
  400. static void i915_enable_asle_pipestat(struct drm_device *dev)
  401. {
  402. drm_i915_private_t *dev_priv = dev->dev_private;
  403. unsigned long irqflags;
  404. if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
  405. return;
  406. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  407. i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
  408. if (INTEL_INFO(dev)->gen >= 4)
  409. i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
  410. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  411. }
  412. /**
  413. * i915_pipe_enabled - check if a pipe is enabled
  414. * @dev: DRM device
  415. * @pipe: pipe to check
  416. *
  417. * Reading certain registers when the pipe is disabled can hang the chip.
  418. * Use this routine to make sure the PLL is running and the pipe is active
  419. * before reading such registers if unsure.
  420. */
  421. static int
  422. i915_pipe_enabled(struct drm_device *dev, int pipe)
  423. {
  424. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  425. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  426. /* Locking is horribly broken here, but whatever. */
  427. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  428. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  429. return intel_crtc->active;
  430. } else {
  431. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  432. }
  433. }
  434. /* Called from drm generic code, passed a 'crtc', which
  435. * we use as a pipe index
  436. */
  437. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  438. {
  439. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  440. unsigned long high_frame;
  441. unsigned long low_frame;
  442. u32 high1, high2, low;
  443. if (!i915_pipe_enabled(dev, pipe)) {
  444. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  445. "pipe %c\n", pipe_name(pipe));
  446. return 0;
  447. }
  448. high_frame = PIPEFRAME(pipe);
  449. low_frame = PIPEFRAMEPIXEL(pipe);
  450. /*
  451. * High & low register fields aren't synchronized, so make sure
  452. * we get a low value that's stable across two reads of the high
  453. * register.
  454. */
  455. do {
  456. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  457. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  458. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  459. } while (high1 != high2);
  460. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  461. low >>= PIPE_FRAME_LOW_SHIFT;
  462. return (high1 << 8) | low;
  463. }
  464. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  465. {
  466. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  467. int reg = PIPE_FRMCOUNT_GM45(pipe);
  468. if (!i915_pipe_enabled(dev, pipe)) {
  469. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  470. "pipe %c\n", pipe_name(pipe));
  471. return 0;
  472. }
  473. return I915_READ(reg);
  474. }
  475. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  476. int *vpos, int *hpos)
  477. {
  478. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  479. u32 vbl = 0, position = 0;
  480. int vbl_start, vbl_end, htotal, vtotal;
  481. bool in_vbl = true;
  482. int ret = 0;
  483. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  484. pipe);
  485. if (!i915_pipe_enabled(dev, pipe)) {
  486. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  487. "pipe %c\n", pipe_name(pipe));
  488. return 0;
  489. }
  490. /* Get vtotal. */
  491. vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  492. if (INTEL_INFO(dev)->gen >= 4) {
  493. /* No obvious pixelcount register. Only query vertical
  494. * scanout position from Display scan line register.
  495. */
  496. position = I915_READ(PIPEDSL(pipe));
  497. /* Decode into vertical scanout position. Don't have
  498. * horizontal scanout position.
  499. */
  500. *vpos = position & 0x1fff;
  501. *hpos = 0;
  502. } else {
  503. /* Have access to pixelcount since start of frame.
  504. * We can split this into vertical and horizontal
  505. * scanout position.
  506. */
  507. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  508. htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  509. *vpos = position / htotal;
  510. *hpos = position - (*vpos * htotal);
  511. }
  512. /* Query vblank area. */
  513. vbl = I915_READ(VBLANK(cpu_transcoder));
  514. /* Test position against vblank region. */
  515. vbl_start = vbl & 0x1fff;
  516. vbl_end = (vbl >> 16) & 0x1fff;
  517. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  518. in_vbl = false;
  519. /* Inside "upper part" of vblank area? Apply corrective offset: */
  520. if (in_vbl && (*vpos >= vbl_start))
  521. *vpos = *vpos - vtotal;
  522. /* Readouts valid? */
  523. if (vbl > 0)
  524. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  525. /* In vblank? */
  526. if (in_vbl)
  527. ret |= DRM_SCANOUTPOS_INVBL;
  528. return ret;
  529. }
  530. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  531. int *max_error,
  532. struct timeval *vblank_time,
  533. unsigned flags)
  534. {
  535. struct drm_crtc *crtc;
  536. if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
  537. DRM_ERROR("Invalid crtc %d\n", pipe);
  538. return -EINVAL;
  539. }
  540. /* Get drm_crtc to timestamp: */
  541. crtc = intel_get_crtc_for_pipe(dev, pipe);
  542. if (crtc == NULL) {
  543. DRM_ERROR("Invalid crtc %d\n", pipe);
  544. return -EINVAL;
  545. }
  546. if (!crtc->enabled) {
  547. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  548. return -EBUSY;
  549. }
  550. /* Helper routine in DRM core does all the work: */
  551. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  552. vblank_time, flags,
  553. crtc);
  554. }
  555. static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector)
  556. {
  557. enum drm_connector_status old_status;
  558. WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
  559. old_status = connector->status;
  560. connector->status = connector->funcs->detect(connector, false);
  561. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n",
  562. connector->base.id,
  563. drm_get_connector_name(connector),
  564. old_status, connector->status);
  565. return (old_status != connector->status);
  566. }
  567. /*
  568. * Handle hotplug events outside the interrupt handler proper.
  569. */
  570. #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
  571. static void i915_hotplug_work_func(struct work_struct *work)
  572. {
  573. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  574. hotplug_work);
  575. struct drm_device *dev = dev_priv->dev;
  576. struct drm_mode_config *mode_config = &dev->mode_config;
  577. struct intel_connector *intel_connector;
  578. struct intel_encoder *intel_encoder;
  579. struct drm_connector *connector;
  580. unsigned long irqflags;
  581. bool hpd_disabled = false;
  582. bool changed = false;
  583. u32 hpd_event_bits;
  584. /* HPD irq before everything is fully set up. */
  585. if (!dev_priv->enable_hotplug_processing)
  586. return;
  587. mutex_lock(&mode_config->mutex);
  588. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  589. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  590. hpd_event_bits = dev_priv->hpd_event_bits;
  591. dev_priv->hpd_event_bits = 0;
  592. list_for_each_entry(connector, &mode_config->connector_list, head) {
  593. intel_connector = to_intel_connector(connector);
  594. intel_encoder = intel_connector->encoder;
  595. if (intel_encoder->hpd_pin > HPD_NONE &&
  596. dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
  597. connector->polled == DRM_CONNECTOR_POLL_HPD) {
  598. DRM_INFO("HPD interrupt storm detected on connector %s: "
  599. "switching from hotplug detection to polling\n",
  600. drm_get_connector_name(connector));
  601. dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
  602. connector->polled = DRM_CONNECTOR_POLL_CONNECT
  603. | DRM_CONNECTOR_POLL_DISCONNECT;
  604. hpd_disabled = true;
  605. }
  606. if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
  607. DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
  608. drm_get_connector_name(connector), intel_encoder->hpd_pin);
  609. }
  610. }
  611. /* if there were no outputs to poll, poll was disabled,
  612. * therefore make sure it's enabled when disabling HPD on
  613. * some connectors */
  614. if (hpd_disabled) {
  615. drm_kms_helper_poll_enable(dev);
  616. mod_timer(&dev_priv->hotplug_reenable_timer,
  617. jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
  618. }
  619. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  620. list_for_each_entry(connector, &mode_config->connector_list, head) {
  621. intel_connector = to_intel_connector(connector);
  622. intel_encoder = intel_connector->encoder;
  623. if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
  624. if (intel_encoder->hot_plug)
  625. intel_encoder->hot_plug(intel_encoder);
  626. if (intel_hpd_irq_event(dev, connector))
  627. changed = true;
  628. }
  629. }
  630. mutex_unlock(&mode_config->mutex);
  631. if (changed)
  632. drm_kms_helper_hotplug_event(dev);
  633. }
  634. static void ironlake_rps_change_irq_handler(struct drm_device *dev)
  635. {
  636. drm_i915_private_t *dev_priv = dev->dev_private;
  637. u32 busy_up, busy_down, max_avg, min_avg;
  638. u8 new_delay;
  639. spin_lock(&mchdev_lock);
  640. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  641. new_delay = dev_priv->ips.cur_delay;
  642. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  643. busy_up = I915_READ(RCPREVBSYTUPAVG);
  644. busy_down = I915_READ(RCPREVBSYTDNAVG);
  645. max_avg = I915_READ(RCBMAXAVG);
  646. min_avg = I915_READ(RCBMINAVG);
  647. /* Handle RCS change request from hw */
  648. if (busy_up > max_avg) {
  649. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  650. new_delay = dev_priv->ips.cur_delay - 1;
  651. if (new_delay < dev_priv->ips.max_delay)
  652. new_delay = dev_priv->ips.max_delay;
  653. } else if (busy_down < min_avg) {
  654. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  655. new_delay = dev_priv->ips.cur_delay + 1;
  656. if (new_delay > dev_priv->ips.min_delay)
  657. new_delay = dev_priv->ips.min_delay;
  658. }
  659. if (ironlake_set_drps(dev, new_delay))
  660. dev_priv->ips.cur_delay = new_delay;
  661. spin_unlock(&mchdev_lock);
  662. return;
  663. }
  664. static void notify_ring(struct drm_device *dev,
  665. struct intel_ring_buffer *ring)
  666. {
  667. if (ring->obj == NULL)
  668. return;
  669. trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
  670. wake_up_all(&ring->irq_queue);
  671. i915_queue_hangcheck(dev);
  672. }
  673. static void gen6_pm_rps_work(struct work_struct *work)
  674. {
  675. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  676. rps.work);
  677. u32 pm_iir;
  678. u8 new_delay;
  679. spin_lock_irq(&dev_priv->irq_lock);
  680. pm_iir = dev_priv->rps.pm_iir;
  681. dev_priv->rps.pm_iir = 0;
  682. /* Make sure not to corrupt PMIMR state used by ringbuffer code */
  683. snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
  684. spin_unlock_irq(&dev_priv->irq_lock);
  685. /* Make sure we didn't queue anything we're not going to process. */
  686. WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS);
  687. if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
  688. return;
  689. mutex_lock(&dev_priv->rps.hw_lock);
  690. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  691. new_delay = dev_priv->rps.cur_delay + 1;
  692. /*
  693. * For better performance, jump directly
  694. * to RPe if we're below it.
  695. */
  696. if (IS_VALLEYVIEW(dev_priv->dev) &&
  697. dev_priv->rps.cur_delay < dev_priv->rps.rpe_delay)
  698. new_delay = dev_priv->rps.rpe_delay;
  699. } else
  700. new_delay = dev_priv->rps.cur_delay - 1;
  701. /* sysfs frequency interfaces may have snuck in while servicing the
  702. * interrupt
  703. */
  704. if (new_delay >= dev_priv->rps.min_delay &&
  705. new_delay <= dev_priv->rps.max_delay) {
  706. if (IS_VALLEYVIEW(dev_priv->dev))
  707. valleyview_set_rps(dev_priv->dev, new_delay);
  708. else
  709. gen6_set_rps(dev_priv->dev, new_delay);
  710. }
  711. if (IS_VALLEYVIEW(dev_priv->dev)) {
  712. /*
  713. * On VLV, when we enter RC6 we may not be at the minimum
  714. * voltage level, so arm a timer to check. It should only
  715. * fire when there's activity or once after we've entered
  716. * RC6, and then won't be re-armed until the next RPS interrupt.
  717. */
  718. mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
  719. msecs_to_jiffies(100));
  720. }
  721. mutex_unlock(&dev_priv->rps.hw_lock);
  722. }
  723. /**
  724. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  725. * occurred.
  726. * @work: workqueue struct
  727. *
  728. * Doesn't actually do anything except notify userspace. As a consequence of
  729. * this event, userspace should try to remap the bad rows since statistically
  730. * it is likely the same row is more likely to go bad again.
  731. */
  732. static void ivybridge_parity_work(struct work_struct *work)
  733. {
  734. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  735. l3_parity.error_work);
  736. u32 error_status, row, bank, subbank;
  737. char *parity_event[5];
  738. uint32_t misccpctl;
  739. unsigned long flags;
  740. /* We must turn off DOP level clock gating to access the L3 registers.
  741. * In order to prevent a get/put style interface, acquire struct mutex
  742. * any time we access those registers.
  743. */
  744. mutex_lock(&dev_priv->dev->struct_mutex);
  745. misccpctl = I915_READ(GEN7_MISCCPCTL);
  746. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  747. POSTING_READ(GEN7_MISCCPCTL);
  748. error_status = I915_READ(GEN7_L3CDERRST1);
  749. row = GEN7_PARITY_ERROR_ROW(error_status);
  750. bank = GEN7_PARITY_ERROR_BANK(error_status);
  751. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  752. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  753. GEN7_L3CDERRST1_ENABLE);
  754. POSTING_READ(GEN7_L3CDERRST1);
  755. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  756. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  757. ilk_enable_gt_irq(dev_priv, GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  758. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  759. mutex_unlock(&dev_priv->dev->struct_mutex);
  760. parity_event[0] = I915_L3_PARITY_UEVENT "=1";
  761. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  762. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  763. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  764. parity_event[4] = NULL;
  765. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  766. KOBJ_CHANGE, parity_event);
  767. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  768. row, bank, subbank);
  769. kfree(parity_event[3]);
  770. kfree(parity_event[2]);
  771. kfree(parity_event[1]);
  772. }
  773. static void ivybridge_parity_error_irq_handler(struct drm_device *dev)
  774. {
  775. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  776. if (!HAS_L3_GPU_CACHE(dev))
  777. return;
  778. spin_lock(&dev_priv->irq_lock);
  779. ilk_disable_gt_irq(dev_priv, GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  780. spin_unlock(&dev_priv->irq_lock);
  781. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  782. }
  783. static void ilk_gt_irq_handler(struct drm_device *dev,
  784. struct drm_i915_private *dev_priv,
  785. u32 gt_iir)
  786. {
  787. if (gt_iir &
  788. (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
  789. notify_ring(dev, &dev_priv->ring[RCS]);
  790. if (gt_iir & ILK_BSD_USER_INTERRUPT)
  791. notify_ring(dev, &dev_priv->ring[VCS]);
  792. }
  793. static void snb_gt_irq_handler(struct drm_device *dev,
  794. struct drm_i915_private *dev_priv,
  795. u32 gt_iir)
  796. {
  797. if (gt_iir &
  798. (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
  799. notify_ring(dev, &dev_priv->ring[RCS]);
  800. if (gt_iir & GT_BSD_USER_INTERRUPT)
  801. notify_ring(dev, &dev_priv->ring[VCS]);
  802. if (gt_iir & GT_BLT_USER_INTERRUPT)
  803. notify_ring(dev, &dev_priv->ring[BCS]);
  804. if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
  805. GT_BSD_CS_ERROR_INTERRUPT |
  806. GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
  807. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  808. i915_handle_error(dev, false);
  809. }
  810. if (gt_iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
  811. ivybridge_parity_error_irq_handler(dev);
  812. }
  813. #define HPD_STORM_DETECT_PERIOD 1000
  814. #define HPD_STORM_THRESHOLD 5
  815. static inline void intel_hpd_irq_handler(struct drm_device *dev,
  816. u32 hotplug_trigger,
  817. const u32 *hpd)
  818. {
  819. drm_i915_private_t *dev_priv = dev->dev_private;
  820. int i;
  821. bool storm_detected = false;
  822. if (!hotplug_trigger)
  823. return;
  824. spin_lock(&dev_priv->irq_lock);
  825. for (i = 1; i < HPD_NUM_PINS; i++) {
  826. WARN(((hpd[i] & hotplug_trigger) &&
  827. dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED),
  828. "Received HPD interrupt although disabled\n");
  829. if (!(hpd[i] & hotplug_trigger) ||
  830. dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
  831. continue;
  832. dev_priv->hpd_event_bits |= (1 << i);
  833. if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
  834. dev_priv->hpd_stats[i].hpd_last_jiffies
  835. + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
  836. dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
  837. dev_priv->hpd_stats[i].hpd_cnt = 0;
  838. DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
  839. } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
  840. dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
  841. dev_priv->hpd_event_bits &= ~(1 << i);
  842. DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
  843. storm_detected = true;
  844. } else {
  845. dev_priv->hpd_stats[i].hpd_cnt++;
  846. DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
  847. dev_priv->hpd_stats[i].hpd_cnt);
  848. }
  849. }
  850. if (storm_detected)
  851. dev_priv->display.hpd_irq_setup(dev);
  852. spin_unlock(&dev_priv->irq_lock);
  853. /*
  854. * Our hotplug handler can grab modeset locks (by calling down into the
  855. * fb helpers). Hence it must not be run on our own dev-priv->wq work
  856. * queue for otherwise the flush_work in the pageflip code will
  857. * deadlock.
  858. */
  859. schedule_work(&dev_priv->hotplug_work);
  860. }
  861. static void gmbus_irq_handler(struct drm_device *dev)
  862. {
  863. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  864. wake_up_all(&dev_priv->gmbus_wait_queue);
  865. }
  866. static void dp_aux_irq_handler(struct drm_device *dev)
  867. {
  868. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  869. wake_up_all(&dev_priv->gmbus_wait_queue);
  870. }
  871. /* The RPS events need forcewake, so we add them to a work queue and mask their
  872. * IMR bits until the work is done. Other interrupts can be processed without
  873. * the work queue. */
  874. static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
  875. {
  876. if (pm_iir & GEN6_PM_RPS_EVENTS) {
  877. spin_lock(&dev_priv->irq_lock);
  878. dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
  879. snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS);
  880. spin_unlock(&dev_priv->irq_lock);
  881. queue_work(dev_priv->wq, &dev_priv->rps.work);
  882. }
  883. if (HAS_VEBOX(dev_priv->dev)) {
  884. if (pm_iir & PM_VEBOX_USER_INTERRUPT)
  885. notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
  886. if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
  887. DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
  888. i915_handle_error(dev_priv->dev, false);
  889. }
  890. }
  891. }
  892. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  893. {
  894. struct drm_device *dev = (struct drm_device *) arg;
  895. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  896. u32 iir, gt_iir, pm_iir;
  897. irqreturn_t ret = IRQ_NONE;
  898. unsigned long irqflags;
  899. int pipe;
  900. u32 pipe_stats[I915_MAX_PIPES];
  901. atomic_inc(&dev_priv->irq_received);
  902. while (true) {
  903. iir = I915_READ(VLV_IIR);
  904. gt_iir = I915_READ(GTIIR);
  905. pm_iir = I915_READ(GEN6_PMIIR);
  906. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  907. goto out;
  908. ret = IRQ_HANDLED;
  909. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  910. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  911. for_each_pipe(pipe) {
  912. int reg = PIPESTAT(pipe);
  913. pipe_stats[pipe] = I915_READ(reg);
  914. /*
  915. * Clear the PIPE*STAT regs before the IIR
  916. */
  917. if (pipe_stats[pipe] & 0x8000ffff) {
  918. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  919. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  920. pipe_name(pipe));
  921. I915_WRITE(reg, pipe_stats[pipe]);
  922. }
  923. }
  924. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  925. for_each_pipe(pipe) {
  926. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  927. drm_handle_vblank(dev, pipe);
  928. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  929. intel_prepare_page_flip(dev, pipe);
  930. intel_finish_page_flip(dev, pipe);
  931. }
  932. }
  933. /* Consume port. Then clear IIR or we'll miss events */
  934. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  935. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  936. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  937. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  938. hotplug_status);
  939. intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
  940. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  941. I915_READ(PORT_HOTPLUG_STAT);
  942. }
  943. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  944. gmbus_irq_handler(dev);
  945. if (pm_iir)
  946. gen6_rps_irq_handler(dev_priv, pm_iir);
  947. I915_WRITE(GTIIR, gt_iir);
  948. I915_WRITE(GEN6_PMIIR, pm_iir);
  949. I915_WRITE(VLV_IIR, iir);
  950. }
  951. out:
  952. return ret;
  953. }
  954. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  955. {
  956. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  957. int pipe;
  958. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
  959. intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
  960. if (pch_iir & SDE_AUDIO_POWER_MASK) {
  961. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
  962. SDE_AUDIO_POWER_SHIFT);
  963. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  964. port_name(port));
  965. }
  966. if (pch_iir & SDE_AUX_MASK)
  967. dp_aux_irq_handler(dev);
  968. if (pch_iir & SDE_GMBUS)
  969. gmbus_irq_handler(dev);
  970. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  971. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  972. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  973. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  974. if (pch_iir & SDE_POISON)
  975. DRM_ERROR("PCH poison interrupt\n");
  976. if (pch_iir & SDE_FDI_MASK)
  977. for_each_pipe(pipe)
  978. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  979. pipe_name(pipe),
  980. I915_READ(FDI_RX_IIR(pipe)));
  981. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  982. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  983. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  984. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  985. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  986. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
  987. false))
  988. DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
  989. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  990. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
  991. false))
  992. DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
  993. }
  994. static void ivb_err_int_handler(struct drm_device *dev)
  995. {
  996. struct drm_i915_private *dev_priv = dev->dev_private;
  997. u32 err_int = I915_READ(GEN7_ERR_INT);
  998. if (err_int & ERR_INT_POISON)
  999. DRM_ERROR("Poison interrupt\n");
  1000. if (err_int & ERR_INT_FIFO_UNDERRUN_A)
  1001. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
  1002. DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
  1003. if (err_int & ERR_INT_FIFO_UNDERRUN_B)
  1004. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
  1005. DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
  1006. if (err_int & ERR_INT_FIFO_UNDERRUN_C)
  1007. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
  1008. DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
  1009. I915_WRITE(GEN7_ERR_INT, err_int);
  1010. }
  1011. static void cpt_serr_int_handler(struct drm_device *dev)
  1012. {
  1013. struct drm_i915_private *dev_priv = dev->dev_private;
  1014. u32 serr_int = I915_READ(SERR_INT);
  1015. if (serr_int & SERR_INT_POISON)
  1016. DRM_ERROR("PCH poison interrupt\n");
  1017. if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
  1018. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
  1019. false))
  1020. DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
  1021. if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
  1022. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
  1023. false))
  1024. DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
  1025. if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
  1026. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
  1027. false))
  1028. DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
  1029. I915_WRITE(SERR_INT, serr_int);
  1030. }
  1031. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  1032. {
  1033. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1034. int pipe;
  1035. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
  1036. intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
  1037. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
  1038. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  1039. SDE_AUDIO_POWER_SHIFT_CPT);
  1040. DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
  1041. port_name(port));
  1042. }
  1043. if (pch_iir & SDE_AUX_MASK_CPT)
  1044. dp_aux_irq_handler(dev);
  1045. if (pch_iir & SDE_GMBUS_CPT)
  1046. gmbus_irq_handler(dev);
  1047. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  1048. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  1049. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  1050. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  1051. if (pch_iir & SDE_FDI_MASK_CPT)
  1052. for_each_pipe(pipe)
  1053. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  1054. pipe_name(pipe),
  1055. I915_READ(FDI_RX_IIR(pipe)));
  1056. if (pch_iir & SDE_ERROR_CPT)
  1057. cpt_serr_int_handler(dev);
  1058. }
  1059. static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
  1060. {
  1061. struct drm_i915_private *dev_priv = dev->dev_private;
  1062. if (de_iir & DE_AUX_CHANNEL_A)
  1063. dp_aux_irq_handler(dev);
  1064. if (de_iir & DE_GSE)
  1065. intel_opregion_asle_intr(dev);
  1066. if (de_iir & DE_PIPEA_VBLANK)
  1067. drm_handle_vblank(dev, 0);
  1068. if (de_iir & DE_PIPEB_VBLANK)
  1069. drm_handle_vblank(dev, 1);
  1070. if (de_iir & DE_POISON)
  1071. DRM_ERROR("Poison interrupt\n");
  1072. if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
  1073. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
  1074. DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
  1075. if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
  1076. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
  1077. DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
  1078. if (de_iir & DE_PLANEA_FLIP_DONE) {
  1079. intel_prepare_page_flip(dev, 0);
  1080. intel_finish_page_flip_plane(dev, 0);
  1081. }
  1082. if (de_iir & DE_PLANEB_FLIP_DONE) {
  1083. intel_prepare_page_flip(dev, 1);
  1084. intel_finish_page_flip_plane(dev, 1);
  1085. }
  1086. /* check event from PCH */
  1087. if (de_iir & DE_PCH_EVENT) {
  1088. u32 pch_iir = I915_READ(SDEIIR);
  1089. if (HAS_PCH_CPT(dev))
  1090. cpt_irq_handler(dev, pch_iir);
  1091. else
  1092. ibx_irq_handler(dev, pch_iir);
  1093. /* should clear PCH hotplug event before clear CPU irq */
  1094. I915_WRITE(SDEIIR, pch_iir);
  1095. }
  1096. if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
  1097. ironlake_rps_change_irq_handler(dev);
  1098. }
  1099. static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
  1100. {
  1101. struct drm_i915_private *dev_priv = dev->dev_private;
  1102. int i;
  1103. if (de_iir & DE_ERR_INT_IVB)
  1104. ivb_err_int_handler(dev);
  1105. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  1106. dp_aux_irq_handler(dev);
  1107. if (de_iir & DE_GSE_IVB)
  1108. intel_opregion_asle_intr(dev);
  1109. for (i = 0; i < 3; i++) {
  1110. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  1111. drm_handle_vblank(dev, i);
  1112. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  1113. intel_prepare_page_flip(dev, i);
  1114. intel_finish_page_flip_plane(dev, i);
  1115. }
  1116. }
  1117. /* check event from PCH */
  1118. if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
  1119. u32 pch_iir = I915_READ(SDEIIR);
  1120. cpt_irq_handler(dev, pch_iir);
  1121. /* clear PCH hotplug event before clear CPU irq */
  1122. I915_WRITE(SDEIIR, pch_iir);
  1123. }
  1124. }
  1125. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  1126. {
  1127. struct drm_device *dev = (struct drm_device *) arg;
  1128. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1129. u32 de_iir, gt_iir, de_ier, sde_ier = 0;
  1130. irqreturn_t ret = IRQ_NONE;
  1131. bool err_int_reenable = false;
  1132. atomic_inc(&dev_priv->irq_received);
  1133. /* We get interrupts on unclaimed registers, so check for this before we
  1134. * do any I915_{READ,WRITE}. */
  1135. intel_uncore_check_errors(dev);
  1136. /* disable master interrupt before clearing iir */
  1137. de_ier = I915_READ(DEIER);
  1138. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  1139. POSTING_READ(DEIER);
  1140. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  1141. * interrupts will will be stored on its back queue, and then we'll be
  1142. * able to process them after we restore SDEIER (as soon as we restore
  1143. * it, we'll get an interrupt if SDEIIR still has something to process
  1144. * due to its back queue). */
  1145. if (!HAS_PCH_NOP(dev)) {
  1146. sde_ier = I915_READ(SDEIER);
  1147. I915_WRITE(SDEIER, 0);
  1148. POSTING_READ(SDEIER);
  1149. }
  1150. /* On Haswell, also mask ERR_INT because we don't want to risk
  1151. * generating "unclaimed register" interrupts from inside the interrupt
  1152. * handler. */
  1153. if (IS_HASWELL(dev)) {
  1154. spin_lock(&dev_priv->irq_lock);
  1155. err_int_reenable = ~dev_priv->irq_mask & DE_ERR_INT_IVB;
  1156. if (err_int_reenable)
  1157. ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
  1158. spin_unlock(&dev_priv->irq_lock);
  1159. }
  1160. gt_iir = I915_READ(GTIIR);
  1161. if (gt_iir) {
  1162. if (INTEL_INFO(dev)->gen >= 6)
  1163. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  1164. else
  1165. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  1166. I915_WRITE(GTIIR, gt_iir);
  1167. ret = IRQ_HANDLED;
  1168. }
  1169. de_iir = I915_READ(DEIIR);
  1170. if (de_iir) {
  1171. if (INTEL_INFO(dev)->gen >= 7)
  1172. ivb_display_irq_handler(dev, de_iir);
  1173. else
  1174. ilk_display_irq_handler(dev, de_iir);
  1175. I915_WRITE(DEIIR, de_iir);
  1176. ret = IRQ_HANDLED;
  1177. }
  1178. if (INTEL_INFO(dev)->gen >= 6) {
  1179. u32 pm_iir = I915_READ(GEN6_PMIIR);
  1180. if (pm_iir) {
  1181. gen6_rps_irq_handler(dev_priv, pm_iir);
  1182. I915_WRITE(GEN6_PMIIR, pm_iir);
  1183. ret = IRQ_HANDLED;
  1184. }
  1185. }
  1186. if (err_int_reenable) {
  1187. spin_lock(&dev_priv->irq_lock);
  1188. if (ivb_can_enable_err_int(dev))
  1189. ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
  1190. spin_unlock(&dev_priv->irq_lock);
  1191. }
  1192. I915_WRITE(DEIER, de_ier);
  1193. POSTING_READ(DEIER);
  1194. if (!HAS_PCH_NOP(dev)) {
  1195. I915_WRITE(SDEIER, sde_ier);
  1196. POSTING_READ(SDEIER);
  1197. }
  1198. return ret;
  1199. }
  1200. /**
  1201. * i915_error_work_func - do process context error handling work
  1202. * @work: work struct
  1203. *
  1204. * Fire an error uevent so userspace can see that a hang or error
  1205. * was detected.
  1206. */
  1207. static void i915_error_work_func(struct work_struct *work)
  1208. {
  1209. struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
  1210. work);
  1211. drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
  1212. gpu_error);
  1213. struct drm_device *dev = dev_priv->dev;
  1214. struct intel_ring_buffer *ring;
  1215. char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
  1216. char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
  1217. char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
  1218. int i, ret;
  1219. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  1220. /*
  1221. * Note that there's only one work item which does gpu resets, so we
  1222. * need not worry about concurrent gpu resets potentially incrementing
  1223. * error->reset_counter twice. We only need to take care of another
  1224. * racing irq/hangcheck declaring the gpu dead for a second time. A
  1225. * quick check for that is good enough: schedule_work ensures the
  1226. * correct ordering between hang detection and this work item, and since
  1227. * the reset in-progress bit is only ever set by code outside of this
  1228. * work we don't need to worry about any other races.
  1229. */
  1230. if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
  1231. DRM_DEBUG_DRIVER("resetting chip\n");
  1232. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
  1233. reset_event);
  1234. ret = i915_reset(dev);
  1235. if (ret == 0) {
  1236. /*
  1237. * After all the gem state is reset, increment the reset
  1238. * counter and wake up everyone waiting for the reset to
  1239. * complete.
  1240. *
  1241. * Since unlock operations are a one-sided barrier only,
  1242. * we need to insert a barrier here to order any seqno
  1243. * updates before
  1244. * the counter increment.
  1245. */
  1246. smp_mb__before_atomic_inc();
  1247. atomic_inc(&dev_priv->gpu_error.reset_counter);
  1248. kobject_uevent_env(&dev->primary->kdev.kobj,
  1249. KOBJ_CHANGE, reset_done_event);
  1250. } else {
  1251. atomic_set(&error->reset_counter, I915_WEDGED);
  1252. }
  1253. for_each_ring(ring, dev_priv, i)
  1254. wake_up_all(&ring->irq_queue);
  1255. intel_display_handle_reset(dev);
  1256. wake_up_all(&dev_priv->gpu_error.reset_queue);
  1257. }
  1258. }
  1259. static void i915_report_and_clear_eir(struct drm_device *dev)
  1260. {
  1261. struct drm_i915_private *dev_priv = dev->dev_private;
  1262. uint32_t instdone[I915_NUM_INSTDONE_REG];
  1263. u32 eir = I915_READ(EIR);
  1264. int pipe, i;
  1265. if (!eir)
  1266. return;
  1267. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1268. i915_get_extra_instdone(dev, instdone);
  1269. if (IS_G4X(dev)) {
  1270. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1271. u32 ipeir = I915_READ(IPEIR_I965);
  1272. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1273. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1274. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1275. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1276. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1277. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1278. I915_WRITE(IPEIR_I965, ipeir);
  1279. POSTING_READ(IPEIR_I965);
  1280. }
  1281. if (eir & GM45_ERROR_PAGE_TABLE) {
  1282. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1283. pr_err("page table error\n");
  1284. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1285. I915_WRITE(PGTBL_ER, pgtbl_err);
  1286. POSTING_READ(PGTBL_ER);
  1287. }
  1288. }
  1289. if (!IS_GEN2(dev)) {
  1290. if (eir & I915_ERROR_PAGE_TABLE) {
  1291. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1292. pr_err("page table error\n");
  1293. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1294. I915_WRITE(PGTBL_ER, pgtbl_err);
  1295. POSTING_READ(PGTBL_ER);
  1296. }
  1297. }
  1298. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1299. pr_err("memory refresh error:\n");
  1300. for_each_pipe(pipe)
  1301. pr_err("pipe %c stat: 0x%08x\n",
  1302. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1303. /* pipestat has already been acked */
  1304. }
  1305. if (eir & I915_ERROR_INSTRUCTION) {
  1306. pr_err("instruction error\n");
  1307. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1308. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1309. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1310. if (INTEL_INFO(dev)->gen < 4) {
  1311. u32 ipeir = I915_READ(IPEIR);
  1312. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1313. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1314. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1315. I915_WRITE(IPEIR, ipeir);
  1316. POSTING_READ(IPEIR);
  1317. } else {
  1318. u32 ipeir = I915_READ(IPEIR_I965);
  1319. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1320. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1321. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1322. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1323. I915_WRITE(IPEIR_I965, ipeir);
  1324. POSTING_READ(IPEIR_I965);
  1325. }
  1326. }
  1327. I915_WRITE(EIR, eir);
  1328. POSTING_READ(EIR);
  1329. eir = I915_READ(EIR);
  1330. if (eir) {
  1331. /*
  1332. * some errors might have become stuck,
  1333. * mask them.
  1334. */
  1335. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1336. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1337. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1338. }
  1339. }
  1340. /**
  1341. * i915_handle_error - handle an error interrupt
  1342. * @dev: drm device
  1343. *
  1344. * Do some basic checking of regsiter state at error interrupt time and
  1345. * dump it to the syslog. Also call i915_capture_error_state() to make
  1346. * sure we get a record and make it available in debugfs. Fire a uevent
  1347. * so userspace knows something bad happened (should trigger collection
  1348. * of a ring dump etc.).
  1349. */
  1350. void i915_handle_error(struct drm_device *dev, bool wedged)
  1351. {
  1352. struct drm_i915_private *dev_priv = dev->dev_private;
  1353. struct intel_ring_buffer *ring;
  1354. int i;
  1355. i915_capture_error_state(dev);
  1356. i915_report_and_clear_eir(dev);
  1357. if (wedged) {
  1358. atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
  1359. &dev_priv->gpu_error.reset_counter);
  1360. /*
  1361. * Wakeup waiting processes so that the reset work item
  1362. * doesn't deadlock trying to grab various locks.
  1363. */
  1364. for_each_ring(ring, dev_priv, i)
  1365. wake_up_all(&ring->irq_queue);
  1366. }
  1367. /*
  1368. * Our reset work can grab modeset locks (since it needs to reset the
  1369. * state of outstanding pagelips). Hence it must not be run on our own
  1370. * dev-priv->wq work queue for otherwise the flush_work in the pageflip
  1371. * code will deadlock.
  1372. */
  1373. schedule_work(&dev_priv->gpu_error.work);
  1374. }
  1375. static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1376. {
  1377. drm_i915_private_t *dev_priv = dev->dev_private;
  1378. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1379. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1380. struct drm_i915_gem_object *obj;
  1381. struct intel_unpin_work *work;
  1382. unsigned long flags;
  1383. bool stall_detected;
  1384. /* Ignore early vblank irqs */
  1385. if (intel_crtc == NULL)
  1386. return;
  1387. spin_lock_irqsave(&dev->event_lock, flags);
  1388. work = intel_crtc->unpin_work;
  1389. if (work == NULL ||
  1390. atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
  1391. !work->enable_stall_check) {
  1392. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1393. spin_unlock_irqrestore(&dev->event_lock, flags);
  1394. return;
  1395. }
  1396. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1397. obj = work->pending_flip_obj;
  1398. if (INTEL_INFO(dev)->gen >= 4) {
  1399. int dspsurf = DSPSURF(intel_crtc->plane);
  1400. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1401. i915_gem_obj_ggtt_offset(obj);
  1402. } else {
  1403. int dspaddr = DSPADDR(intel_crtc->plane);
  1404. stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
  1405. crtc->y * crtc->fb->pitches[0] +
  1406. crtc->x * crtc->fb->bits_per_pixel/8);
  1407. }
  1408. spin_unlock_irqrestore(&dev->event_lock, flags);
  1409. if (stall_detected) {
  1410. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1411. intel_prepare_page_flip(dev, intel_crtc->plane);
  1412. }
  1413. }
  1414. /* Called from drm generic code, passed 'crtc' which
  1415. * we use as a pipe index
  1416. */
  1417. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1418. {
  1419. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1420. unsigned long irqflags;
  1421. if (!i915_pipe_enabled(dev, pipe))
  1422. return -EINVAL;
  1423. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1424. if (INTEL_INFO(dev)->gen >= 4)
  1425. i915_enable_pipestat(dev_priv, pipe,
  1426. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1427. else
  1428. i915_enable_pipestat(dev_priv, pipe,
  1429. PIPE_VBLANK_INTERRUPT_ENABLE);
  1430. /* maintain vblank delivery even in deep C-states */
  1431. if (dev_priv->info->gen == 3)
  1432. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1433. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1434. return 0;
  1435. }
  1436. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1437. {
  1438. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1439. unsigned long irqflags;
  1440. uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
  1441. DE_PIPE_VBLANK_ILK(pipe);
  1442. if (!i915_pipe_enabled(dev, pipe))
  1443. return -EINVAL;
  1444. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1445. ironlake_enable_display_irq(dev_priv, bit);
  1446. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1447. return 0;
  1448. }
  1449. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1450. {
  1451. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1452. unsigned long irqflags;
  1453. u32 imr;
  1454. if (!i915_pipe_enabled(dev, pipe))
  1455. return -EINVAL;
  1456. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1457. imr = I915_READ(VLV_IMR);
  1458. if (pipe == 0)
  1459. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1460. else
  1461. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1462. I915_WRITE(VLV_IMR, imr);
  1463. i915_enable_pipestat(dev_priv, pipe,
  1464. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1465. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1466. return 0;
  1467. }
  1468. /* Called from drm generic code, passed 'crtc' which
  1469. * we use as a pipe index
  1470. */
  1471. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1472. {
  1473. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1474. unsigned long irqflags;
  1475. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1476. if (dev_priv->info->gen == 3)
  1477. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1478. i915_disable_pipestat(dev_priv, pipe,
  1479. PIPE_VBLANK_INTERRUPT_ENABLE |
  1480. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1481. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1482. }
  1483. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1484. {
  1485. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1486. unsigned long irqflags;
  1487. uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
  1488. DE_PIPE_VBLANK_ILK(pipe);
  1489. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1490. ironlake_disable_display_irq(dev_priv, bit);
  1491. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1492. }
  1493. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1494. {
  1495. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1496. unsigned long irqflags;
  1497. u32 imr;
  1498. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1499. i915_disable_pipestat(dev_priv, pipe,
  1500. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1501. imr = I915_READ(VLV_IMR);
  1502. if (pipe == 0)
  1503. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1504. else
  1505. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1506. I915_WRITE(VLV_IMR, imr);
  1507. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1508. }
  1509. static u32
  1510. ring_last_seqno(struct intel_ring_buffer *ring)
  1511. {
  1512. return list_entry(ring->request_list.prev,
  1513. struct drm_i915_gem_request, list)->seqno;
  1514. }
  1515. static bool
  1516. ring_idle(struct intel_ring_buffer *ring, u32 seqno)
  1517. {
  1518. return (list_empty(&ring->request_list) ||
  1519. i915_seqno_passed(seqno, ring_last_seqno(ring)));
  1520. }
  1521. static struct intel_ring_buffer *
  1522. semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
  1523. {
  1524. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1525. u32 cmd, ipehr, acthd, acthd_min;
  1526. ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
  1527. if ((ipehr & ~(0x3 << 16)) !=
  1528. (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
  1529. return NULL;
  1530. /* ACTHD is likely pointing to the dword after the actual command,
  1531. * so scan backwards until we find the MBOX.
  1532. */
  1533. acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
  1534. acthd_min = max((int)acthd - 3 * 4, 0);
  1535. do {
  1536. cmd = ioread32(ring->virtual_start + acthd);
  1537. if (cmd == ipehr)
  1538. break;
  1539. acthd -= 4;
  1540. if (acthd < acthd_min)
  1541. return NULL;
  1542. } while (1);
  1543. *seqno = ioread32(ring->virtual_start+acthd+4)+1;
  1544. return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
  1545. }
  1546. static int semaphore_passed(struct intel_ring_buffer *ring)
  1547. {
  1548. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1549. struct intel_ring_buffer *signaller;
  1550. u32 seqno, ctl;
  1551. ring->hangcheck.deadlock = true;
  1552. signaller = semaphore_waits_for(ring, &seqno);
  1553. if (signaller == NULL || signaller->hangcheck.deadlock)
  1554. return -1;
  1555. /* cursory check for an unkickable deadlock */
  1556. ctl = I915_READ_CTL(signaller);
  1557. if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
  1558. return -1;
  1559. return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
  1560. }
  1561. static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
  1562. {
  1563. struct intel_ring_buffer *ring;
  1564. int i;
  1565. for_each_ring(ring, dev_priv, i)
  1566. ring->hangcheck.deadlock = false;
  1567. }
  1568. static enum intel_ring_hangcheck_action
  1569. ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
  1570. {
  1571. struct drm_device *dev = ring->dev;
  1572. struct drm_i915_private *dev_priv = dev->dev_private;
  1573. u32 tmp;
  1574. if (ring->hangcheck.acthd != acthd)
  1575. return HANGCHECK_ACTIVE;
  1576. if (IS_GEN2(dev))
  1577. return HANGCHECK_HUNG;
  1578. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1579. * If so we can simply poke the RB_WAIT bit
  1580. * and break the hang. This should work on
  1581. * all but the second generation chipsets.
  1582. */
  1583. tmp = I915_READ_CTL(ring);
  1584. if (tmp & RING_WAIT) {
  1585. DRM_ERROR("Kicking stuck wait on %s\n",
  1586. ring->name);
  1587. I915_WRITE_CTL(ring, tmp);
  1588. return HANGCHECK_KICK;
  1589. }
  1590. if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
  1591. switch (semaphore_passed(ring)) {
  1592. default:
  1593. return HANGCHECK_HUNG;
  1594. case 1:
  1595. DRM_ERROR("Kicking stuck semaphore on %s\n",
  1596. ring->name);
  1597. I915_WRITE_CTL(ring, tmp);
  1598. return HANGCHECK_KICK;
  1599. case 0:
  1600. return HANGCHECK_WAIT;
  1601. }
  1602. }
  1603. return HANGCHECK_HUNG;
  1604. }
  1605. /**
  1606. * This is called when the chip hasn't reported back with completed
  1607. * batchbuffers in a long time. We keep track per ring seqno progress and
  1608. * if there are no progress, hangcheck score for that ring is increased.
  1609. * Further, acthd is inspected to see if the ring is stuck. On stuck case
  1610. * we kick the ring. If we see no progress on three subsequent calls
  1611. * we assume chip is wedged and try to fix it by resetting the chip.
  1612. */
  1613. static void i915_hangcheck_elapsed(unsigned long data)
  1614. {
  1615. struct drm_device *dev = (struct drm_device *)data;
  1616. drm_i915_private_t *dev_priv = dev->dev_private;
  1617. struct intel_ring_buffer *ring;
  1618. int i;
  1619. int busy_count = 0, rings_hung = 0;
  1620. bool stuck[I915_NUM_RINGS] = { 0 };
  1621. #define BUSY 1
  1622. #define KICK 5
  1623. #define HUNG 20
  1624. #define FIRE 30
  1625. if (!i915_enable_hangcheck)
  1626. return;
  1627. for_each_ring(ring, dev_priv, i) {
  1628. u32 seqno, acthd;
  1629. bool busy = true;
  1630. semaphore_clear_deadlocks(dev_priv);
  1631. seqno = ring->get_seqno(ring, false);
  1632. acthd = intel_ring_get_active_head(ring);
  1633. if (ring->hangcheck.seqno == seqno) {
  1634. if (ring_idle(ring, seqno)) {
  1635. if (waitqueue_active(&ring->irq_queue)) {
  1636. /* Issue a wake-up to catch stuck h/w. */
  1637. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1638. ring->name);
  1639. wake_up_all(&ring->irq_queue);
  1640. ring->hangcheck.score += HUNG;
  1641. } else
  1642. busy = false;
  1643. } else {
  1644. /* We always increment the hangcheck score
  1645. * if the ring is busy and still processing
  1646. * the same request, so that no single request
  1647. * can run indefinitely (such as a chain of
  1648. * batches). The only time we do not increment
  1649. * the hangcheck score on this ring, if this
  1650. * ring is in a legitimate wait for another
  1651. * ring. In that case the waiting ring is a
  1652. * victim and we want to be sure we catch the
  1653. * right culprit. Then every time we do kick
  1654. * the ring, add a small increment to the
  1655. * score so that we can catch a batch that is
  1656. * being repeatedly kicked and so responsible
  1657. * for stalling the machine.
  1658. */
  1659. ring->hangcheck.action = ring_stuck(ring,
  1660. acthd);
  1661. switch (ring->hangcheck.action) {
  1662. case HANGCHECK_WAIT:
  1663. break;
  1664. case HANGCHECK_ACTIVE:
  1665. ring->hangcheck.score += BUSY;
  1666. break;
  1667. case HANGCHECK_KICK:
  1668. ring->hangcheck.score += KICK;
  1669. break;
  1670. case HANGCHECK_HUNG:
  1671. ring->hangcheck.score += HUNG;
  1672. stuck[i] = true;
  1673. break;
  1674. }
  1675. }
  1676. } else {
  1677. /* Gradually reduce the count so that we catch DoS
  1678. * attempts across multiple batches.
  1679. */
  1680. if (ring->hangcheck.score > 0)
  1681. ring->hangcheck.score--;
  1682. }
  1683. ring->hangcheck.seqno = seqno;
  1684. ring->hangcheck.acthd = acthd;
  1685. busy_count += busy;
  1686. }
  1687. for_each_ring(ring, dev_priv, i) {
  1688. if (ring->hangcheck.score > FIRE) {
  1689. DRM_INFO("%s on %s\n",
  1690. stuck[i] ? "stuck" : "no progress",
  1691. ring->name);
  1692. rings_hung++;
  1693. }
  1694. }
  1695. if (rings_hung)
  1696. return i915_handle_error(dev, true);
  1697. if (busy_count)
  1698. /* Reset timer case chip hangs without another request
  1699. * being added */
  1700. i915_queue_hangcheck(dev);
  1701. }
  1702. void i915_queue_hangcheck(struct drm_device *dev)
  1703. {
  1704. struct drm_i915_private *dev_priv = dev->dev_private;
  1705. if (!i915_enable_hangcheck)
  1706. return;
  1707. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  1708. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  1709. }
  1710. static void ibx_irq_preinstall(struct drm_device *dev)
  1711. {
  1712. struct drm_i915_private *dev_priv = dev->dev_private;
  1713. if (HAS_PCH_NOP(dev))
  1714. return;
  1715. /* south display irq */
  1716. I915_WRITE(SDEIMR, 0xffffffff);
  1717. /*
  1718. * SDEIER is also touched by the interrupt handler to work around missed
  1719. * PCH interrupts. Hence we can't update it after the interrupt handler
  1720. * is enabled - instead we unconditionally enable all PCH interrupt
  1721. * sources here, but then only unmask them as needed with SDEIMR.
  1722. */
  1723. I915_WRITE(SDEIER, 0xffffffff);
  1724. POSTING_READ(SDEIER);
  1725. }
  1726. static void gen5_gt_irq_preinstall(struct drm_device *dev)
  1727. {
  1728. struct drm_i915_private *dev_priv = dev->dev_private;
  1729. /* and GT */
  1730. I915_WRITE(GTIMR, 0xffffffff);
  1731. I915_WRITE(GTIER, 0x0);
  1732. POSTING_READ(GTIER);
  1733. if (INTEL_INFO(dev)->gen >= 6) {
  1734. /* and PM */
  1735. I915_WRITE(GEN6_PMIMR, 0xffffffff);
  1736. I915_WRITE(GEN6_PMIER, 0x0);
  1737. POSTING_READ(GEN6_PMIER);
  1738. }
  1739. }
  1740. /* drm_dma.h hooks
  1741. */
  1742. static void ironlake_irq_preinstall(struct drm_device *dev)
  1743. {
  1744. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1745. atomic_set(&dev_priv->irq_received, 0);
  1746. I915_WRITE(HWSTAM, 0xeffe);
  1747. I915_WRITE(DEIMR, 0xffffffff);
  1748. I915_WRITE(DEIER, 0x0);
  1749. POSTING_READ(DEIER);
  1750. gen5_gt_irq_preinstall(dev);
  1751. ibx_irq_preinstall(dev);
  1752. }
  1753. static void valleyview_irq_preinstall(struct drm_device *dev)
  1754. {
  1755. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1756. int pipe;
  1757. atomic_set(&dev_priv->irq_received, 0);
  1758. /* VLV magic */
  1759. I915_WRITE(VLV_IMR, 0);
  1760. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1761. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1762. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1763. /* and GT */
  1764. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1765. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1766. gen5_gt_irq_preinstall(dev);
  1767. I915_WRITE(DPINVGTT, 0xff);
  1768. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1769. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1770. for_each_pipe(pipe)
  1771. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1772. I915_WRITE(VLV_IIR, 0xffffffff);
  1773. I915_WRITE(VLV_IMR, 0xffffffff);
  1774. I915_WRITE(VLV_IER, 0x0);
  1775. POSTING_READ(VLV_IER);
  1776. }
  1777. static void ibx_hpd_irq_setup(struct drm_device *dev)
  1778. {
  1779. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1780. struct drm_mode_config *mode_config = &dev->mode_config;
  1781. struct intel_encoder *intel_encoder;
  1782. u32 hotplug_irqs, hotplug, enabled_irqs = 0;
  1783. if (HAS_PCH_IBX(dev)) {
  1784. hotplug_irqs = SDE_HOTPLUG_MASK;
  1785. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  1786. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  1787. enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
  1788. } else {
  1789. hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
  1790. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  1791. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  1792. enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
  1793. }
  1794. ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
  1795. /*
  1796. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1797. * duration to 2ms (which is the minimum in the Display Port spec)
  1798. *
  1799. * This register is the same on all known PCH chips.
  1800. */
  1801. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1802. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1803. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1804. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1805. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1806. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1807. }
  1808. static void ibx_irq_postinstall(struct drm_device *dev)
  1809. {
  1810. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1811. u32 mask;
  1812. if (HAS_PCH_NOP(dev))
  1813. return;
  1814. if (HAS_PCH_IBX(dev)) {
  1815. mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
  1816. SDE_TRANSA_FIFO_UNDER | SDE_POISON;
  1817. } else {
  1818. mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
  1819. I915_WRITE(SERR_INT, I915_READ(SERR_INT));
  1820. }
  1821. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1822. I915_WRITE(SDEIMR, ~mask);
  1823. }
  1824. static void gen5_gt_irq_postinstall(struct drm_device *dev)
  1825. {
  1826. struct drm_i915_private *dev_priv = dev->dev_private;
  1827. u32 pm_irqs, gt_irqs;
  1828. pm_irqs = gt_irqs = 0;
  1829. dev_priv->gt_irq_mask = ~0;
  1830. if (HAS_L3_GPU_CACHE(dev)) {
  1831. /* L3 parity interrupt is always unmasked. */
  1832. dev_priv->gt_irq_mask = ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  1833. gt_irqs |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  1834. }
  1835. gt_irqs |= GT_RENDER_USER_INTERRUPT;
  1836. if (IS_GEN5(dev)) {
  1837. gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
  1838. ILK_BSD_USER_INTERRUPT;
  1839. } else {
  1840. gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
  1841. }
  1842. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1843. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1844. I915_WRITE(GTIER, gt_irqs);
  1845. POSTING_READ(GTIER);
  1846. if (INTEL_INFO(dev)->gen >= 6) {
  1847. pm_irqs |= GEN6_PM_RPS_EVENTS;
  1848. if (HAS_VEBOX(dev))
  1849. pm_irqs |= PM_VEBOX_USER_INTERRUPT;
  1850. dev_priv->pm_irq_mask = 0xffffffff;
  1851. I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
  1852. I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
  1853. I915_WRITE(GEN6_PMIER, pm_irqs);
  1854. POSTING_READ(GEN6_PMIER);
  1855. }
  1856. }
  1857. static int ironlake_irq_postinstall(struct drm_device *dev)
  1858. {
  1859. unsigned long irqflags;
  1860. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1861. u32 display_mask, extra_mask;
  1862. if (INTEL_INFO(dev)->gen >= 7) {
  1863. display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
  1864. DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
  1865. DE_PLANEB_FLIP_DONE_IVB |
  1866. DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB |
  1867. DE_ERR_INT_IVB);
  1868. extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
  1869. DE_PIPEA_VBLANK_IVB);
  1870. I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
  1871. } else {
  1872. display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1873. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
  1874. DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
  1875. DE_PIPEA_FIFO_UNDERRUN | DE_POISON);
  1876. extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT;
  1877. }
  1878. dev_priv->irq_mask = ~display_mask;
  1879. /* should always can generate irq */
  1880. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1881. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1882. I915_WRITE(DEIER, display_mask | extra_mask);
  1883. POSTING_READ(DEIER);
  1884. gen5_gt_irq_postinstall(dev);
  1885. ibx_irq_postinstall(dev);
  1886. if (IS_IRONLAKE_M(dev)) {
  1887. /* Enable PCU event interrupts
  1888. *
  1889. * spinlocking not required here for correctness since interrupt
  1890. * setup is guaranteed to run in single-threaded context. But we
  1891. * need it to make the assert_spin_locked happy. */
  1892. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1893. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1894. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1895. }
  1896. return 0;
  1897. }
  1898. static int valleyview_irq_postinstall(struct drm_device *dev)
  1899. {
  1900. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1901. u32 enable_mask;
  1902. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  1903. unsigned long irqflags;
  1904. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1905. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1906. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1907. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1908. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1909. /*
  1910. *Leave vblank interrupts masked initially. enable/disable will
  1911. * toggle them based on usage.
  1912. */
  1913. dev_priv->irq_mask = (~enable_mask) |
  1914. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1915. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1916. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1917. POSTING_READ(PORT_HOTPLUG_EN);
  1918. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1919. I915_WRITE(VLV_IER, enable_mask);
  1920. I915_WRITE(VLV_IIR, 0xffffffff);
  1921. I915_WRITE(PIPESTAT(0), 0xffff);
  1922. I915_WRITE(PIPESTAT(1), 0xffff);
  1923. POSTING_READ(VLV_IER);
  1924. /* Interrupt setup is already guaranteed to be single-threaded, this is
  1925. * just to make the assert_spin_locked check happy. */
  1926. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1927. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  1928. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  1929. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  1930. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1931. I915_WRITE(VLV_IIR, 0xffffffff);
  1932. I915_WRITE(VLV_IIR, 0xffffffff);
  1933. gen5_gt_irq_postinstall(dev);
  1934. /* ack & enable invalid PTE error interrupts */
  1935. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1936. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1937. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1938. #endif
  1939. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1940. return 0;
  1941. }
  1942. static void valleyview_irq_uninstall(struct drm_device *dev)
  1943. {
  1944. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1945. int pipe;
  1946. if (!dev_priv)
  1947. return;
  1948. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  1949. for_each_pipe(pipe)
  1950. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1951. I915_WRITE(HWSTAM, 0xffffffff);
  1952. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1953. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1954. for_each_pipe(pipe)
  1955. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1956. I915_WRITE(VLV_IIR, 0xffffffff);
  1957. I915_WRITE(VLV_IMR, 0xffffffff);
  1958. I915_WRITE(VLV_IER, 0x0);
  1959. POSTING_READ(VLV_IER);
  1960. }
  1961. static void ironlake_irq_uninstall(struct drm_device *dev)
  1962. {
  1963. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1964. if (!dev_priv)
  1965. return;
  1966. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  1967. I915_WRITE(HWSTAM, 0xffffffff);
  1968. I915_WRITE(DEIMR, 0xffffffff);
  1969. I915_WRITE(DEIER, 0x0);
  1970. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1971. if (IS_GEN7(dev))
  1972. I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
  1973. I915_WRITE(GTIMR, 0xffffffff);
  1974. I915_WRITE(GTIER, 0x0);
  1975. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1976. if (HAS_PCH_NOP(dev))
  1977. return;
  1978. I915_WRITE(SDEIMR, 0xffffffff);
  1979. I915_WRITE(SDEIER, 0x0);
  1980. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1981. if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
  1982. I915_WRITE(SERR_INT, I915_READ(SERR_INT));
  1983. }
  1984. static void i8xx_irq_preinstall(struct drm_device * dev)
  1985. {
  1986. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1987. int pipe;
  1988. atomic_set(&dev_priv->irq_received, 0);
  1989. for_each_pipe(pipe)
  1990. I915_WRITE(PIPESTAT(pipe), 0);
  1991. I915_WRITE16(IMR, 0xffff);
  1992. I915_WRITE16(IER, 0x0);
  1993. POSTING_READ16(IER);
  1994. }
  1995. static int i8xx_irq_postinstall(struct drm_device *dev)
  1996. {
  1997. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1998. I915_WRITE16(EMR,
  1999. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2000. /* Unmask the interrupts that we always want on. */
  2001. dev_priv->irq_mask =
  2002. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2003. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2004. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2005. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2006. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2007. I915_WRITE16(IMR, dev_priv->irq_mask);
  2008. I915_WRITE16(IER,
  2009. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2010. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2011. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2012. I915_USER_INTERRUPT);
  2013. POSTING_READ16(IER);
  2014. return 0;
  2015. }
  2016. /*
  2017. * Returns true when a page flip has completed.
  2018. */
  2019. static bool i8xx_handle_vblank(struct drm_device *dev,
  2020. int pipe, u16 iir)
  2021. {
  2022. drm_i915_private_t *dev_priv = dev->dev_private;
  2023. u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
  2024. if (!drm_handle_vblank(dev, pipe))
  2025. return false;
  2026. if ((iir & flip_pending) == 0)
  2027. return false;
  2028. intel_prepare_page_flip(dev, pipe);
  2029. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2030. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2031. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2032. * the flip is completed (no longer pending). Since this doesn't raise
  2033. * an interrupt per se, we watch for the change at vblank.
  2034. */
  2035. if (I915_READ16(ISR) & flip_pending)
  2036. return false;
  2037. intel_finish_page_flip(dev, pipe);
  2038. return true;
  2039. }
  2040. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  2041. {
  2042. struct drm_device *dev = (struct drm_device *) arg;
  2043. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2044. u16 iir, new_iir;
  2045. u32 pipe_stats[2];
  2046. unsigned long irqflags;
  2047. int pipe;
  2048. u16 flip_mask =
  2049. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2050. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2051. atomic_inc(&dev_priv->irq_received);
  2052. iir = I915_READ16(IIR);
  2053. if (iir == 0)
  2054. return IRQ_NONE;
  2055. while (iir & ~flip_mask) {
  2056. /* Can't rely on pipestat interrupt bit in iir as it might
  2057. * have been cleared after the pipestat interrupt was received.
  2058. * It doesn't set the bit in iir again, but it still produces
  2059. * interrupts (for non-MSI).
  2060. */
  2061. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2062. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2063. i915_handle_error(dev, false);
  2064. for_each_pipe(pipe) {
  2065. int reg = PIPESTAT(pipe);
  2066. pipe_stats[pipe] = I915_READ(reg);
  2067. /*
  2068. * Clear the PIPE*STAT regs before the IIR
  2069. */
  2070. if (pipe_stats[pipe] & 0x8000ffff) {
  2071. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2072. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2073. pipe_name(pipe));
  2074. I915_WRITE(reg, pipe_stats[pipe]);
  2075. }
  2076. }
  2077. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2078. I915_WRITE16(IIR, iir & ~flip_mask);
  2079. new_iir = I915_READ16(IIR); /* Flush posted writes */
  2080. i915_update_dri1_breadcrumb(dev);
  2081. if (iir & I915_USER_INTERRUPT)
  2082. notify_ring(dev, &dev_priv->ring[RCS]);
  2083. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2084. i8xx_handle_vblank(dev, 0, iir))
  2085. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
  2086. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2087. i8xx_handle_vblank(dev, 1, iir))
  2088. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
  2089. iir = new_iir;
  2090. }
  2091. return IRQ_HANDLED;
  2092. }
  2093. static void i8xx_irq_uninstall(struct drm_device * dev)
  2094. {
  2095. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2096. int pipe;
  2097. for_each_pipe(pipe) {
  2098. /* Clear enable bits; then clear status bits */
  2099. I915_WRITE(PIPESTAT(pipe), 0);
  2100. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2101. }
  2102. I915_WRITE16(IMR, 0xffff);
  2103. I915_WRITE16(IER, 0x0);
  2104. I915_WRITE16(IIR, I915_READ16(IIR));
  2105. }
  2106. static void i915_irq_preinstall(struct drm_device * dev)
  2107. {
  2108. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2109. int pipe;
  2110. atomic_set(&dev_priv->irq_received, 0);
  2111. if (I915_HAS_HOTPLUG(dev)) {
  2112. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2113. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2114. }
  2115. I915_WRITE16(HWSTAM, 0xeffe);
  2116. for_each_pipe(pipe)
  2117. I915_WRITE(PIPESTAT(pipe), 0);
  2118. I915_WRITE(IMR, 0xffffffff);
  2119. I915_WRITE(IER, 0x0);
  2120. POSTING_READ(IER);
  2121. }
  2122. static int i915_irq_postinstall(struct drm_device *dev)
  2123. {
  2124. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2125. u32 enable_mask;
  2126. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2127. /* Unmask the interrupts that we always want on. */
  2128. dev_priv->irq_mask =
  2129. ~(I915_ASLE_INTERRUPT |
  2130. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2131. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2132. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2133. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2134. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2135. enable_mask =
  2136. I915_ASLE_INTERRUPT |
  2137. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2138. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2139. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2140. I915_USER_INTERRUPT;
  2141. if (I915_HAS_HOTPLUG(dev)) {
  2142. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2143. POSTING_READ(PORT_HOTPLUG_EN);
  2144. /* Enable in IER... */
  2145. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  2146. /* and unmask in IMR */
  2147. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  2148. }
  2149. I915_WRITE(IMR, dev_priv->irq_mask);
  2150. I915_WRITE(IER, enable_mask);
  2151. POSTING_READ(IER);
  2152. i915_enable_asle_pipestat(dev);
  2153. return 0;
  2154. }
  2155. /*
  2156. * Returns true when a page flip has completed.
  2157. */
  2158. static bool i915_handle_vblank(struct drm_device *dev,
  2159. int plane, int pipe, u32 iir)
  2160. {
  2161. drm_i915_private_t *dev_priv = dev->dev_private;
  2162. u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
  2163. if (!drm_handle_vblank(dev, pipe))
  2164. return false;
  2165. if ((iir & flip_pending) == 0)
  2166. return false;
  2167. intel_prepare_page_flip(dev, plane);
  2168. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2169. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2170. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2171. * the flip is completed (no longer pending). Since this doesn't raise
  2172. * an interrupt per se, we watch for the change at vblank.
  2173. */
  2174. if (I915_READ(ISR) & flip_pending)
  2175. return false;
  2176. intel_finish_page_flip(dev, pipe);
  2177. return true;
  2178. }
  2179. static irqreturn_t i915_irq_handler(int irq, void *arg)
  2180. {
  2181. struct drm_device *dev = (struct drm_device *) arg;
  2182. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2183. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  2184. unsigned long irqflags;
  2185. u32 flip_mask =
  2186. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2187. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2188. int pipe, ret = IRQ_NONE;
  2189. atomic_inc(&dev_priv->irq_received);
  2190. iir = I915_READ(IIR);
  2191. do {
  2192. bool irq_received = (iir & ~flip_mask) != 0;
  2193. bool blc_event = false;
  2194. /* Can't rely on pipestat interrupt bit in iir as it might
  2195. * have been cleared after the pipestat interrupt was received.
  2196. * It doesn't set the bit in iir again, but it still produces
  2197. * interrupts (for non-MSI).
  2198. */
  2199. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2200. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2201. i915_handle_error(dev, false);
  2202. for_each_pipe(pipe) {
  2203. int reg = PIPESTAT(pipe);
  2204. pipe_stats[pipe] = I915_READ(reg);
  2205. /* Clear the PIPE*STAT regs before the IIR */
  2206. if (pipe_stats[pipe] & 0x8000ffff) {
  2207. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2208. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2209. pipe_name(pipe));
  2210. I915_WRITE(reg, pipe_stats[pipe]);
  2211. irq_received = true;
  2212. }
  2213. }
  2214. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2215. if (!irq_received)
  2216. break;
  2217. /* Consume port. Then clear IIR or we'll miss events */
  2218. if ((I915_HAS_HOTPLUG(dev)) &&
  2219. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  2220. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2221. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  2222. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2223. hotplug_status);
  2224. intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
  2225. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2226. POSTING_READ(PORT_HOTPLUG_STAT);
  2227. }
  2228. I915_WRITE(IIR, iir & ~flip_mask);
  2229. new_iir = I915_READ(IIR); /* Flush posted writes */
  2230. if (iir & I915_USER_INTERRUPT)
  2231. notify_ring(dev, &dev_priv->ring[RCS]);
  2232. for_each_pipe(pipe) {
  2233. int plane = pipe;
  2234. if (IS_MOBILE(dev))
  2235. plane = !plane;
  2236. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2237. i915_handle_vblank(dev, plane, pipe, iir))
  2238. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
  2239. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2240. blc_event = true;
  2241. }
  2242. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2243. intel_opregion_asle_intr(dev);
  2244. /* With MSI, interrupts are only generated when iir
  2245. * transitions from zero to nonzero. If another bit got
  2246. * set while we were handling the existing iir bits, then
  2247. * we would never get another interrupt.
  2248. *
  2249. * This is fine on non-MSI as well, as if we hit this path
  2250. * we avoid exiting the interrupt handler only to generate
  2251. * another one.
  2252. *
  2253. * Note that for MSI this could cause a stray interrupt report
  2254. * if an interrupt landed in the time between writing IIR and
  2255. * the posting read. This should be rare enough to never
  2256. * trigger the 99% of 100,000 interrupts test for disabling
  2257. * stray interrupts.
  2258. */
  2259. ret = IRQ_HANDLED;
  2260. iir = new_iir;
  2261. } while (iir & ~flip_mask);
  2262. i915_update_dri1_breadcrumb(dev);
  2263. return ret;
  2264. }
  2265. static void i915_irq_uninstall(struct drm_device * dev)
  2266. {
  2267. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2268. int pipe;
  2269. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2270. if (I915_HAS_HOTPLUG(dev)) {
  2271. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2272. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2273. }
  2274. I915_WRITE16(HWSTAM, 0xffff);
  2275. for_each_pipe(pipe) {
  2276. /* Clear enable bits; then clear status bits */
  2277. I915_WRITE(PIPESTAT(pipe), 0);
  2278. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2279. }
  2280. I915_WRITE(IMR, 0xffffffff);
  2281. I915_WRITE(IER, 0x0);
  2282. I915_WRITE(IIR, I915_READ(IIR));
  2283. }
  2284. static void i965_irq_preinstall(struct drm_device * dev)
  2285. {
  2286. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2287. int pipe;
  2288. atomic_set(&dev_priv->irq_received, 0);
  2289. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2290. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2291. I915_WRITE(HWSTAM, 0xeffe);
  2292. for_each_pipe(pipe)
  2293. I915_WRITE(PIPESTAT(pipe), 0);
  2294. I915_WRITE(IMR, 0xffffffff);
  2295. I915_WRITE(IER, 0x0);
  2296. POSTING_READ(IER);
  2297. }
  2298. static int i965_irq_postinstall(struct drm_device *dev)
  2299. {
  2300. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2301. u32 enable_mask;
  2302. u32 error_mask;
  2303. unsigned long irqflags;
  2304. /* Unmask the interrupts that we always want on. */
  2305. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2306. I915_DISPLAY_PORT_INTERRUPT |
  2307. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2308. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2309. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2310. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2311. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2312. enable_mask = ~dev_priv->irq_mask;
  2313. enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2314. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  2315. enable_mask |= I915_USER_INTERRUPT;
  2316. if (IS_G4X(dev))
  2317. enable_mask |= I915_BSD_USER_INTERRUPT;
  2318. /* Interrupt setup is already guaranteed to be single-threaded, this is
  2319. * just to make the assert_spin_locked check happy. */
  2320. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2321. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2322. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2323. /*
  2324. * Enable some error detection, note the instruction error mask
  2325. * bit is reserved, so we leave it masked.
  2326. */
  2327. if (IS_G4X(dev)) {
  2328. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2329. GM45_ERROR_MEM_PRIV |
  2330. GM45_ERROR_CP_PRIV |
  2331. I915_ERROR_MEMORY_REFRESH);
  2332. } else {
  2333. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2334. I915_ERROR_MEMORY_REFRESH);
  2335. }
  2336. I915_WRITE(EMR, error_mask);
  2337. I915_WRITE(IMR, dev_priv->irq_mask);
  2338. I915_WRITE(IER, enable_mask);
  2339. POSTING_READ(IER);
  2340. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2341. POSTING_READ(PORT_HOTPLUG_EN);
  2342. i915_enable_asle_pipestat(dev);
  2343. return 0;
  2344. }
  2345. static void i915_hpd_irq_setup(struct drm_device *dev)
  2346. {
  2347. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2348. struct drm_mode_config *mode_config = &dev->mode_config;
  2349. struct intel_encoder *intel_encoder;
  2350. u32 hotplug_en;
  2351. assert_spin_locked(&dev_priv->irq_lock);
  2352. if (I915_HAS_HOTPLUG(dev)) {
  2353. hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  2354. hotplug_en &= ~HOTPLUG_INT_EN_MASK;
  2355. /* Note HDMI and DP share hotplug bits */
  2356. /* enable bits are the same for all generations */
  2357. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2358. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2359. hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
  2360. /* Programming the CRT detection parameters tends
  2361. to generate a spurious hotplug event about three
  2362. seconds later. So just do it once.
  2363. */
  2364. if (IS_G4X(dev))
  2365. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2366. hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
  2367. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2368. /* Ignore TV since it's buggy */
  2369. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2370. }
  2371. }
  2372. static irqreturn_t i965_irq_handler(int irq, void *arg)
  2373. {
  2374. struct drm_device *dev = (struct drm_device *) arg;
  2375. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2376. u32 iir, new_iir;
  2377. u32 pipe_stats[I915_MAX_PIPES];
  2378. unsigned long irqflags;
  2379. int irq_received;
  2380. int ret = IRQ_NONE, pipe;
  2381. u32 flip_mask =
  2382. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2383. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2384. atomic_inc(&dev_priv->irq_received);
  2385. iir = I915_READ(IIR);
  2386. for (;;) {
  2387. bool blc_event = false;
  2388. irq_received = (iir & ~flip_mask) != 0;
  2389. /* Can't rely on pipestat interrupt bit in iir as it might
  2390. * have been cleared after the pipestat interrupt was received.
  2391. * It doesn't set the bit in iir again, but it still produces
  2392. * interrupts (for non-MSI).
  2393. */
  2394. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2395. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2396. i915_handle_error(dev, false);
  2397. for_each_pipe(pipe) {
  2398. int reg = PIPESTAT(pipe);
  2399. pipe_stats[pipe] = I915_READ(reg);
  2400. /*
  2401. * Clear the PIPE*STAT regs before the IIR
  2402. */
  2403. if (pipe_stats[pipe] & 0x8000ffff) {
  2404. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2405. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2406. pipe_name(pipe));
  2407. I915_WRITE(reg, pipe_stats[pipe]);
  2408. irq_received = 1;
  2409. }
  2410. }
  2411. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2412. if (!irq_received)
  2413. break;
  2414. ret = IRQ_HANDLED;
  2415. /* Consume port. Then clear IIR or we'll miss events */
  2416. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2417. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2418. u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
  2419. HOTPLUG_INT_STATUS_G4X :
  2420. HOTPLUG_INT_STATUS_I915);
  2421. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2422. hotplug_status);
  2423. intel_hpd_irq_handler(dev, hotplug_trigger,
  2424. IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);
  2425. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2426. I915_READ(PORT_HOTPLUG_STAT);
  2427. }
  2428. I915_WRITE(IIR, iir & ~flip_mask);
  2429. new_iir = I915_READ(IIR); /* Flush posted writes */
  2430. if (iir & I915_USER_INTERRUPT)
  2431. notify_ring(dev, &dev_priv->ring[RCS]);
  2432. if (iir & I915_BSD_USER_INTERRUPT)
  2433. notify_ring(dev, &dev_priv->ring[VCS]);
  2434. for_each_pipe(pipe) {
  2435. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2436. i915_handle_vblank(dev, pipe, pipe, iir))
  2437. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
  2438. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2439. blc_event = true;
  2440. }
  2441. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2442. intel_opregion_asle_intr(dev);
  2443. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  2444. gmbus_irq_handler(dev);
  2445. /* With MSI, interrupts are only generated when iir
  2446. * transitions from zero to nonzero. If another bit got
  2447. * set while we were handling the existing iir bits, then
  2448. * we would never get another interrupt.
  2449. *
  2450. * This is fine on non-MSI as well, as if we hit this path
  2451. * we avoid exiting the interrupt handler only to generate
  2452. * another one.
  2453. *
  2454. * Note that for MSI this could cause a stray interrupt report
  2455. * if an interrupt landed in the time between writing IIR and
  2456. * the posting read. This should be rare enough to never
  2457. * trigger the 99% of 100,000 interrupts test for disabling
  2458. * stray interrupts.
  2459. */
  2460. iir = new_iir;
  2461. }
  2462. i915_update_dri1_breadcrumb(dev);
  2463. return ret;
  2464. }
  2465. static void i965_irq_uninstall(struct drm_device * dev)
  2466. {
  2467. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2468. int pipe;
  2469. if (!dev_priv)
  2470. return;
  2471. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2472. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2473. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2474. I915_WRITE(HWSTAM, 0xffffffff);
  2475. for_each_pipe(pipe)
  2476. I915_WRITE(PIPESTAT(pipe), 0);
  2477. I915_WRITE(IMR, 0xffffffff);
  2478. I915_WRITE(IER, 0x0);
  2479. for_each_pipe(pipe)
  2480. I915_WRITE(PIPESTAT(pipe),
  2481. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2482. I915_WRITE(IIR, I915_READ(IIR));
  2483. }
  2484. static void i915_reenable_hotplug_timer_func(unsigned long data)
  2485. {
  2486. drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
  2487. struct drm_device *dev = dev_priv->dev;
  2488. struct drm_mode_config *mode_config = &dev->mode_config;
  2489. unsigned long irqflags;
  2490. int i;
  2491. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2492. for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
  2493. struct drm_connector *connector;
  2494. if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
  2495. continue;
  2496. dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
  2497. list_for_each_entry(connector, &mode_config->connector_list, head) {
  2498. struct intel_connector *intel_connector = to_intel_connector(connector);
  2499. if (intel_connector->encoder->hpd_pin == i) {
  2500. if (connector->polled != intel_connector->polled)
  2501. DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
  2502. drm_get_connector_name(connector));
  2503. connector->polled = intel_connector->polled;
  2504. if (!connector->polled)
  2505. connector->polled = DRM_CONNECTOR_POLL_HPD;
  2506. }
  2507. }
  2508. }
  2509. if (dev_priv->display.hpd_irq_setup)
  2510. dev_priv->display.hpd_irq_setup(dev);
  2511. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2512. }
  2513. void intel_irq_init(struct drm_device *dev)
  2514. {
  2515. struct drm_i915_private *dev_priv = dev->dev_private;
  2516. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2517. INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
  2518. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  2519. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  2520. setup_timer(&dev_priv->gpu_error.hangcheck_timer,
  2521. i915_hangcheck_elapsed,
  2522. (unsigned long) dev);
  2523. setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
  2524. (unsigned long) dev_priv);
  2525. pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
  2526. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2527. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2528. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2529. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2530. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2531. }
  2532. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2533. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2534. else
  2535. dev->driver->get_vblank_timestamp = NULL;
  2536. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2537. if (IS_VALLEYVIEW(dev)) {
  2538. dev->driver->irq_handler = valleyview_irq_handler;
  2539. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2540. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2541. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2542. dev->driver->enable_vblank = valleyview_enable_vblank;
  2543. dev->driver->disable_vblank = valleyview_disable_vblank;
  2544. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2545. } else if (HAS_PCH_SPLIT(dev)) {
  2546. dev->driver->irq_handler = ironlake_irq_handler;
  2547. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2548. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2549. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2550. dev->driver->enable_vblank = ironlake_enable_vblank;
  2551. dev->driver->disable_vblank = ironlake_disable_vblank;
  2552. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  2553. } else {
  2554. if (INTEL_INFO(dev)->gen == 2) {
  2555. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2556. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2557. dev->driver->irq_handler = i8xx_irq_handler;
  2558. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2559. } else if (INTEL_INFO(dev)->gen == 3) {
  2560. dev->driver->irq_preinstall = i915_irq_preinstall;
  2561. dev->driver->irq_postinstall = i915_irq_postinstall;
  2562. dev->driver->irq_uninstall = i915_irq_uninstall;
  2563. dev->driver->irq_handler = i915_irq_handler;
  2564. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2565. } else {
  2566. dev->driver->irq_preinstall = i965_irq_preinstall;
  2567. dev->driver->irq_postinstall = i965_irq_postinstall;
  2568. dev->driver->irq_uninstall = i965_irq_uninstall;
  2569. dev->driver->irq_handler = i965_irq_handler;
  2570. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2571. }
  2572. dev->driver->enable_vblank = i915_enable_vblank;
  2573. dev->driver->disable_vblank = i915_disable_vblank;
  2574. }
  2575. }
  2576. void intel_hpd_init(struct drm_device *dev)
  2577. {
  2578. struct drm_i915_private *dev_priv = dev->dev_private;
  2579. struct drm_mode_config *mode_config = &dev->mode_config;
  2580. struct drm_connector *connector;
  2581. unsigned long irqflags;
  2582. int i;
  2583. for (i = 1; i < HPD_NUM_PINS; i++) {
  2584. dev_priv->hpd_stats[i].hpd_cnt = 0;
  2585. dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
  2586. }
  2587. list_for_each_entry(connector, &mode_config->connector_list, head) {
  2588. struct intel_connector *intel_connector = to_intel_connector(connector);
  2589. connector->polled = intel_connector->polled;
  2590. if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
  2591. connector->polled = DRM_CONNECTOR_POLL_HPD;
  2592. }
  2593. /* Interrupt setup is already guaranteed to be single-threaded, this is
  2594. * just to make the assert_spin_locked checks happy. */
  2595. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2596. if (dev_priv->display.hpd_irq_setup)
  2597. dev_priv->display.hpd_irq_setup(dev);
  2598. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2599. }
  2600. /* Disable interrupts so we can allow Package C8+. */
  2601. void hsw_pc8_disable_interrupts(struct drm_device *dev)
  2602. {
  2603. struct drm_i915_private *dev_priv = dev->dev_private;
  2604. unsigned long irqflags;
  2605. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2606. dev_priv->pc8.regsave.deimr = I915_READ(DEIMR);
  2607. dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR);
  2608. dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR);
  2609. dev_priv->pc8.regsave.gtier = I915_READ(GTIER);
  2610. dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
  2611. ironlake_disable_display_irq(dev_priv, ~DE_PCH_EVENT_IVB);
  2612. ibx_disable_display_interrupt(dev_priv, ~SDE_HOTPLUG_MASK_CPT);
  2613. ilk_disable_gt_irq(dev_priv, 0xffffffff);
  2614. snb_disable_pm_irq(dev_priv, 0xffffffff);
  2615. dev_priv->pc8.irqs_disabled = true;
  2616. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2617. }
  2618. /* Restore interrupts so we can recover from Package C8+. */
  2619. void hsw_pc8_restore_interrupts(struct drm_device *dev)
  2620. {
  2621. struct drm_i915_private *dev_priv = dev->dev_private;
  2622. unsigned long irqflags;
  2623. uint32_t val, expected;
  2624. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2625. val = I915_READ(DEIMR);
  2626. expected = ~DE_PCH_EVENT_IVB;
  2627. WARN(val != expected, "DEIMR is 0x%08x, not 0x%08x\n", val, expected);
  2628. val = I915_READ(SDEIMR) & ~SDE_HOTPLUG_MASK_CPT;
  2629. expected = ~SDE_HOTPLUG_MASK_CPT;
  2630. WARN(val != expected, "SDEIMR non-HPD bits are 0x%08x, not 0x%08x\n",
  2631. val, expected);
  2632. val = I915_READ(GTIMR);
  2633. expected = 0xffffffff;
  2634. WARN(val != expected, "GTIMR is 0x%08x, not 0x%08x\n", val, expected);
  2635. val = I915_READ(GEN6_PMIMR);
  2636. expected = 0xffffffff;
  2637. WARN(val != expected, "GEN6_PMIMR is 0x%08x, not 0x%08x\n", val,
  2638. expected);
  2639. dev_priv->pc8.irqs_disabled = false;
  2640. ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr);
  2641. ibx_enable_display_interrupt(dev_priv,
  2642. ~dev_priv->pc8.regsave.sdeimr &
  2643. ~SDE_HOTPLUG_MASK_CPT);
  2644. ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr);
  2645. snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr);
  2646. I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier);
  2647. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2648. }