amd64_edac.c 75 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951
  1. #include "amd64_edac.h"
  2. #include <asm/amd_nb.h>
  3. static struct edac_pci_ctl_info *amd64_ctl_pci;
  4. static int report_gart_errors;
  5. module_param(report_gart_errors, int, 0644);
  6. /*
  7. * Set by command line parameter. If BIOS has enabled the ECC, this override is
  8. * cleared to prevent re-enabling the hardware by this driver.
  9. */
  10. static int ecc_enable_override;
  11. module_param(ecc_enable_override, int, 0644);
  12. static struct msr __percpu *msrs;
  13. /*
  14. * count successfully initialized driver instances for setup_pci_device()
  15. */
  16. static atomic_t drv_instances = ATOMIC_INIT(0);
  17. /* Per-node driver instances */
  18. static struct mem_ctl_info **mcis;
  19. static struct ecc_settings **ecc_stngs;
  20. /*
  21. * Valid scrub rates for the K8 hardware memory scrubber. We map the scrubbing
  22. * bandwidth to a valid bit pattern. The 'set' operation finds the 'matching-
  23. * or higher value'.
  24. *
  25. *FIXME: Produce a better mapping/linearisation.
  26. */
  27. static const struct scrubrate {
  28. u32 scrubval; /* bit pattern for scrub rate */
  29. u32 bandwidth; /* bandwidth consumed (bytes/sec) */
  30. } scrubrates[] = {
  31. { 0x01, 1600000000UL},
  32. { 0x02, 800000000UL},
  33. { 0x03, 400000000UL},
  34. { 0x04, 200000000UL},
  35. { 0x05, 100000000UL},
  36. { 0x06, 50000000UL},
  37. { 0x07, 25000000UL},
  38. { 0x08, 12284069UL},
  39. { 0x09, 6274509UL},
  40. { 0x0A, 3121951UL},
  41. { 0x0B, 1560975UL},
  42. { 0x0C, 781440UL},
  43. { 0x0D, 390720UL},
  44. { 0x0E, 195300UL},
  45. { 0x0F, 97650UL},
  46. { 0x10, 48854UL},
  47. { 0x11, 24427UL},
  48. { 0x12, 12213UL},
  49. { 0x13, 6101UL},
  50. { 0x14, 3051UL},
  51. { 0x15, 1523UL},
  52. { 0x16, 761UL},
  53. { 0x00, 0UL}, /* scrubbing off */
  54. };
  55. int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
  56. u32 *val, const char *func)
  57. {
  58. int err = 0;
  59. err = pci_read_config_dword(pdev, offset, val);
  60. if (err)
  61. amd64_warn("%s: error reading F%dx%03x.\n",
  62. func, PCI_FUNC(pdev->devfn), offset);
  63. return err;
  64. }
  65. int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
  66. u32 val, const char *func)
  67. {
  68. int err = 0;
  69. err = pci_write_config_dword(pdev, offset, val);
  70. if (err)
  71. amd64_warn("%s: error writing to F%dx%03x.\n",
  72. func, PCI_FUNC(pdev->devfn), offset);
  73. return err;
  74. }
  75. /*
  76. *
  77. * Depending on the family, F2 DCT reads need special handling:
  78. *
  79. * K8: has a single DCT only
  80. *
  81. * F10h: each DCT has its own set of regs
  82. * DCT0 -> F2x040..
  83. * DCT1 -> F2x140..
  84. *
  85. * F15h: we select which DCT we access using F1x10C[DctCfgSel]
  86. *
  87. * F16h: has only 1 DCT
  88. */
  89. static int k8_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
  90. const char *func)
  91. {
  92. if (addr >= 0x100)
  93. return -EINVAL;
  94. return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
  95. }
  96. static int f10_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
  97. const char *func)
  98. {
  99. return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
  100. }
  101. /*
  102. * Select DCT to which PCI cfg accesses are routed
  103. */
  104. static void f15h_select_dct(struct amd64_pvt *pvt, u8 dct)
  105. {
  106. u32 reg = 0;
  107. amd64_read_pci_cfg(pvt->F1, DCT_CFG_SEL, &reg);
  108. reg &= (pvt->model >= 0x30) ? ~3 : ~1;
  109. reg |= dct;
  110. amd64_write_pci_cfg(pvt->F1, DCT_CFG_SEL, reg);
  111. }
  112. static int f15_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
  113. const char *func)
  114. {
  115. u8 dct = 0;
  116. /* For F15 M30h, the second dct is DCT 3, refer to BKDG Section 2.10 */
  117. if (addr >= 0x140 && addr <= 0x1a0) {
  118. dct = (pvt->model >= 0x30) ? 3 : 1;
  119. addr -= 0x100;
  120. }
  121. f15h_select_dct(pvt, dct);
  122. return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
  123. }
  124. /*
  125. * Memory scrubber control interface. For K8, memory scrubbing is handled by
  126. * hardware and can involve L2 cache, dcache as well as the main memory. With
  127. * F10, this is extended to L3 cache scrubbing on CPU models sporting that
  128. * functionality.
  129. *
  130. * This causes the "units" for the scrubbing speed to vary from 64 byte blocks
  131. * (dram) over to cache lines. This is nasty, so we will use bandwidth in
  132. * bytes/sec for the setting.
  133. *
  134. * Currently, we only do dram scrubbing. If the scrubbing is done in software on
  135. * other archs, we might not have access to the caches directly.
  136. */
  137. /*
  138. * scan the scrub rate mapping table for a close or matching bandwidth value to
  139. * issue. If requested is too big, then use last maximum value found.
  140. */
  141. static int __amd64_set_scrub_rate(struct pci_dev *ctl, u32 new_bw, u32 min_rate)
  142. {
  143. u32 scrubval;
  144. int i;
  145. /*
  146. * map the configured rate (new_bw) to a value specific to the AMD64
  147. * memory controller and apply to register. Search for the first
  148. * bandwidth entry that is greater or equal than the setting requested
  149. * and program that. If at last entry, turn off DRAM scrubbing.
  150. *
  151. * If no suitable bandwidth is found, turn off DRAM scrubbing entirely
  152. * by falling back to the last element in scrubrates[].
  153. */
  154. for (i = 0; i < ARRAY_SIZE(scrubrates) - 1; i++) {
  155. /*
  156. * skip scrub rates which aren't recommended
  157. * (see F10 BKDG, F3x58)
  158. */
  159. if (scrubrates[i].scrubval < min_rate)
  160. continue;
  161. if (scrubrates[i].bandwidth <= new_bw)
  162. break;
  163. }
  164. scrubval = scrubrates[i].scrubval;
  165. pci_write_bits32(ctl, SCRCTRL, scrubval, 0x001F);
  166. if (scrubval)
  167. return scrubrates[i].bandwidth;
  168. return 0;
  169. }
  170. static int amd64_set_scrub_rate(struct mem_ctl_info *mci, u32 bw)
  171. {
  172. struct amd64_pvt *pvt = mci->pvt_info;
  173. u32 min_scrubrate = 0x5;
  174. if (pvt->fam == 0xf)
  175. min_scrubrate = 0x0;
  176. /* Erratum #505 */
  177. if (pvt->fam == 0x15 && pvt->model < 0x10)
  178. f15h_select_dct(pvt, 0);
  179. return __amd64_set_scrub_rate(pvt->F3, bw, min_scrubrate);
  180. }
  181. static int amd64_get_scrub_rate(struct mem_ctl_info *mci)
  182. {
  183. struct amd64_pvt *pvt = mci->pvt_info;
  184. u32 scrubval = 0;
  185. int i, retval = -EINVAL;
  186. /* Erratum #505 */
  187. if (pvt->fam == 0x15 && pvt->model < 0x10)
  188. f15h_select_dct(pvt, 0);
  189. amd64_read_pci_cfg(pvt->F3, SCRCTRL, &scrubval);
  190. scrubval = scrubval & 0x001F;
  191. for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
  192. if (scrubrates[i].scrubval == scrubval) {
  193. retval = scrubrates[i].bandwidth;
  194. break;
  195. }
  196. }
  197. return retval;
  198. }
  199. /*
  200. * returns true if the SysAddr given by sys_addr matches the
  201. * DRAM base/limit associated with node_id
  202. */
  203. static bool amd64_base_limit_match(struct amd64_pvt *pvt, u64 sys_addr,
  204. u8 nid)
  205. {
  206. u64 addr;
  207. /* The K8 treats this as a 40-bit value. However, bits 63-40 will be
  208. * all ones if the most significant implemented address bit is 1.
  209. * Here we discard bits 63-40. See section 3.4.2 of AMD publication
  210. * 24592: AMD x86-64 Architecture Programmer's Manual Volume 1
  211. * Application Programming.
  212. */
  213. addr = sys_addr & 0x000000ffffffffffull;
  214. return ((addr >= get_dram_base(pvt, nid)) &&
  215. (addr <= get_dram_limit(pvt, nid)));
  216. }
  217. /*
  218. * Attempt to map a SysAddr to a node. On success, return a pointer to the
  219. * mem_ctl_info structure for the node that the SysAddr maps to.
  220. *
  221. * On failure, return NULL.
  222. */
  223. static struct mem_ctl_info *find_mc_by_sys_addr(struct mem_ctl_info *mci,
  224. u64 sys_addr)
  225. {
  226. struct amd64_pvt *pvt;
  227. u8 node_id;
  228. u32 intlv_en, bits;
  229. /*
  230. * Here we use the DRAM Base (section 3.4.4.1) and DRAM Limit (section
  231. * 3.4.4.2) registers to map the SysAddr to a node ID.
  232. */
  233. pvt = mci->pvt_info;
  234. /*
  235. * The value of this field should be the same for all DRAM Base
  236. * registers. Therefore we arbitrarily choose to read it from the
  237. * register for node 0.
  238. */
  239. intlv_en = dram_intlv_en(pvt, 0);
  240. if (intlv_en == 0) {
  241. for (node_id = 0; node_id < DRAM_RANGES; node_id++) {
  242. if (amd64_base_limit_match(pvt, sys_addr, node_id))
  243. goto found;
  244. }
  245. goto err_no_match;
  246. }
  247. if (unlikely((intlv_en != 0x01) &&
  248. (intlv_en != 0x03) &&
  249. (intlv_en != 0x07))) {
  250. amd64_warn("DRAM Base[IntlvEn] junk value: 0x%x, BIOS bug?\n", intlv_en);
  251. return NULL;
  252. }
  253. bits = (((u32) sys_addr) >> 12) & intlv_en;
  254. for (node_id = 0; ; ) {
  255. if ((dram_intlv_sel(pvt, node_id) & intlv_en) == bits)
  256. break; /* intlv_sel field matches */
  257. if (++node_id >= DRAM_RANGES)
  258. goto err_no_match;
  259. }
  260. /* sanity test for sys_addr */
  261. if (unlikely(!amd64_base_limit_match(pvt, sys_addr, node_id))) {
  262. amd64_warn("%s: sys_addr 0x%llx falls outside base/limit address"
  263. "range for node %d with node interleaving enabled.\n",
  264. __func__, sys_addr, node_id);
  265. return NULL;
  266. }
  267. found:
  268. return edac_mc_find((int)node_id);
  269. err_no_match:
  270. edac_dbg(2, "sys_addr 0x%lx doesn't match any node\n",
  271. (unsigned long)sys_addr);
  272. return NULL;
  273. }
  274. /*
  275. * compute the CS base address of the @csrow on the DRAM controller @dct.
  276. * For details see F2x[5C:40] in the processor's BKDG
  277. */
  278. static void get_cs_base_and_mask(struct amd64_pvt *pvt, int csrow, u8 dct,
  279. u64 *base, u64 *mask)
  280. {
  281. u64 csbase, csmask, base_bits, mask_bits;
  282. u8 addr_shift;
  283. if (pvt->fam == 0xf && pvt->ext_model < K8_REV_F) {
  284. csbase = pvt->csels[dct].csbases[csrow];
  285. csmask = pvt->csels[dct].csmasks[csrow];
  286. base_bits = GENMASK(21, 31) | GENMASK(9, 15);
  287. mask_bits = GENMASK(21, 29) | GENMASK(9, 15);
  288. addr_shift = 4;
  289. /*
  290. * F16h and F15h, models 30h and later need two addr_shift values:
  291. * 8 for high and 6 for low (cf. F16h BKDG).
  292. */
  293. } else if (pvt->fam == 0x16 ||
  294. (pvt->fam == 0x15 && pvt->model >= 0x30)) {
  295. csbase = pvt->csels[dct].csbases[csrow];
  296. csmask = pvt->csels[dct].csmasks[csrow >> 1];
  297. *base = (csbase & GENMASK(5, 15)) << 6;
  298. *base |= (csbase & GENMASK(19, 30)) << 8;
  299. *mask = ~0ULL;
  300. /* poke holes for the csmask */
  301. *mask &= ~((GENMASK(5, 15) << 6) |
  302. (GENMASK(19, 30) << 8));
  303. *mask |= (csmask & GENMASK(5, 15)) << 6;
  304. *mask |= (csmask & GENMASK(19, 30)) << 8;
  305. return;
  306. } else {
  307. csbase = pvt->csels[dct].csbases[csrow];
  308. csmask = pvt->csels[dct].csmasks[csrow >> 1];
  309. addr_shift = 8;
  310. if (pvt->fam == 0x15)
  311. base_bits = mask_bits = GENMASK(19,30) | GENMASK(5,13);
  312. else
  313. base_bits = mask_bits = GENMASK(19,28) | GENMASK(5,13);
  314. }
  315. *base = (csbase & base_bits) << addr_shift;
  316. *mask = ~0ULL;
  317. /* poke holes for the csmask */
  318. *mask &= ~(mask_bits << addr_shift);
  319. /* OR them in */
  320. *mask |= (csmask & mask_bits) << addr_shift;
  321. }
  322. #define for_each_chip_select(i, dct, pvt) \
  323. for (i = 0; i < pvt->csels[dct].b_cnt; i++)
  324. #define chip_select_base(i, dct, pvt) \
  325. pvt->csels[dct].csbases[i]
  326. #define for_each_chip_select_mask(i, dct, pvt) \
  327. for (i = 0; i < pvt->csels[dct].m_cnt; i++)
  328. /*
  329. * @input_addr is an InputAddr associated with the node given by mci. Return the
  330. * csrow that input_addr maps to, or -1 on failure (no csrow claims input_addr).
  331. */
  332. static int input_addr_to_csrow(struct mem_ctl_info *mci, u64 input_addr)
  333. {
  334. struct amd64_pvt *pvt;
  335. int csrow;
  336. u64 base, mask;
  337. pvt = mci->pvt_info;
  338. for_each_chip_select(csrow, 0, pvt) {
  339. if (!csrow_enabled(csrow, 0, pvt))
  340. continue;
  341. get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
  342. mask = ~mask;
  343. if ((input_addr & mask) == (base & mask)) {
  344. edac_dbg(2, "InputAddr 0x%lx matches csrow %d (node %d)\n",
  345. (unsigned long)input_addr, csrow,
  346. pvt->mc_node_id);
  347. return csrow;
  348. }
  349. }
  350. edac_dbg(2, "no matching csrow for InputAddr 0x%lx (MC node %d)\n",
  351. (unsigned long)input_addr, pvt->mc_node_id);
  352. return -1;
  353. }
  354. /*
  355. * Obtain info from the DRAM Hole Address Register (section 3.4.8, pub #26094)
  356. * for the node represented by mci. Info is passed back in *hole_base,
  357. * *hole_offset, and *hole_size. Function returns 0 if info is valid or 1 if
  358. * info is invalid. Info may be invalid for either of the following reasons:
  359. *
  360. * - The revision of the node is not E or greater. In this case, the DRAM Hole
  361. * Address Register does not exist.
  362. *
  363. * - The DramHoleValid bit is cleared in the DRAM Hole Address Register,
  364. * indicating that its contents are not valid.
  365. *
  366. * The values passed back in *hole_base, *hole_offset, and *hole_size are
  367. * complete 32-bit values despite the fact that the bitfields in the DHAR
  368. * only represent bits 31-24 of the base and offset values.
  369. */
  370. int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
  371. u64 *hole_offset, u64 *hole_size)
  372. {
  373. struct amd64_pvt *pvt = mci->pvt_info;
  374. /* only revE and later have the DRAM Hole Address Register */
  375. if (pvt->fam == 0xf && pvt->ext_model < K8_REV_E) {
  376. edac_dbg(1, " revision %d for node %d does not support DHAR\n",
  377. pvt->ext_model, pvt->mc_node_id);
  378. return 1;
  379. }
  380. /* valid for Fam10h and above */
  381. if (pvt->fam >= 0x10 && !dhar_mem_hoist_valid(pvt)) {
  382. edac_dbg(1, " Dram Memory Hoisting is DISABLED on this system\n");
  383. return 1;
  384. }
  385. if (!dhar_valid(pvt)) {
  386. edac_dbg(1, " Dram Memory Hoisting is DISABLED on this node %d\n",
  387. pvt->mc_node_id);
  388. return 1;
  389. }
  390. /* This node has Memory Hoisting */
  391. /* +------------------+--------------------+--------------------+-----
  392. * | memory | DRAM hole | relocated |
  393. * | [0, (x - 1)] | [x, 0xffffffff] | addresses from |
  394. * | | | DRAM hole |
  395. * | | | [0x100000000, |
  396. * | | | (0x100000000+ |
  397. * | | | (0xffffffff-x))] |
  398. * +------------------+--------------------+--------------------+-----
  399. *
  400. * Above is a diagram of physical memory showing the DRAM hole and the
  401. * relocated addresses from the DRAM hole. As shown, the DRAM hole
  402. * starts at address x (the base address) and extends through address
  403. * 0xffffffff. The DRAM Hole Address Register (DHAR) relocates the
  404. * addresses in the hole so that they start at 0x100000000.
  405. */
  406. *hole_base = dhar_base(pvt);
  407. *hole_size = (1ULL << 32) - *hole_base;
  408. *hole_offset = (pvt->fam > 0xf) ? f10_dhar_offset(pvt)
  409. : k8_dhar_offset(pvt);
  410. edac_dbg(1, " DHAR info for node %d base 0x%lx offset 0x%lx size 0x%lx\n",
  411. pvt->mc_node_id, (unsigned long)*hole_base,
  412. (unsigned long)*hole_offset, (unsigned long)*hole_size);
  413. return 0;
  414. }
  415. EXPORT_SYMBOL_GPL(amd64_get_dram_hole_info);
  416. /*
  417. * Return the DramAddr that the SysAddr given by @sys_addr maps to. It is
  418. * assumed that sys_addr maps to the node given by mci.
  419. *
  420. * The first part of section 3.4.4 (p. 70) shows how the DRAM Base (section
  421. * 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers are used to translate a
  422. * SysAddr to a DramAddr. If the DRAM Hole Address Register (DHAR) is enabled,
  423. * then it is also involved in translating a SysAddr to a DramAddr. Sections
  424. * 3.4.8 and 3.5.8.2 describe the DHAR and how it is used for memory hoisting.
  425. * These parts of the documentation are unclear. I interpret them as follows:
  426. *
  427. * When node n receives a SysAddr, it processes the SysAddr as follows:
  428. *
  429. * 1. It extracts the DRAMBase and DRAMLimit values from the DRAM Base and DRAM
  430. * Limit registers for node n. If the SysAddr is not within the range
  431. * specified by the base and limit values, then node n ignores the Sysaddr
  432. * (since it does not map to node n). Otherwise continue to step 2 below.
  433. *
  434. * 2. If the DramHoleValid bit of the DHAR for node n is clear, the DHAR is
  435. * disabled so skip to step 3 below. Otherwise see if the SysAddr is within
  436. * the range of relocated addresses (starting at 0x100000000) from the DRAM
  437. * hole. If not, skip to step 3 below. Else get the value of the
  438. * DramHoleOffset field from the DHAR. To obtain the DramAddr, subtract the
  439. * offset defined by this value from the SysAddr.
  440. *
  441. * 3. Obtain the base address for node n from the DRAMBase field of the DRAM
  442. * Base register for node n. To obtain the DramAddr, subtract the base
  443. * address from the SysAddr, as shown near the start of section 3.4.4 (p.70).
  444. */
  445. static u64 sys_addr_to_dram_addr(struct mem_ctl_info *mci, u64 sys_addr)
  446. {
  447. struct amd64_pvt *pvt = mci->pvt_info;
  448. u64 dram_base, hole_base, hole_offset, hole_size, dram_addr;
  449. int ret;
  450. dram_base = get_dram_base(pvt, pvt->mc_node_id);
  451. ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
  452. &hole_size);
  453. if (!ret) {
  454. if ((sys_addr >= (1ULL << 32)) &&
  455. (sys_addr < ((1ULL << 32) + hole_size))) {
  456. /* use DHAR to translate SysAddr to DramAddr */
  457. dram_addr = sys_addr - hole_offset;
  458. edac_dbg(2, "using DHAR to translate SysAddr 0x%lx to DramAddr 0x%lx\n",
  459. (unsigned long)sys_addr,
  460. (unsigned long)dram_addr);
  461. return dram_addr;
  462. }
  463. }
  464. /*
  465. * Translate the SysAddr to a DramAddr as shown near the start of
  466. * section 3.4.4 (p. 70). Although sys_addr is a 64-bit value, the k8
  467. * only deals with 40-bit values. Therefore we discard bits 63-40 of
  468. * sys_addr below. If bit 39 of sys_addr is 1 then the bits we
  469. * discard are all 1s. Otherwise the bits we discard are all 0s. See
  470. * section 3.4.2 of AMD publication 24592: AMD x86-64 Architecture
  471. * Programmer's Manual Volume 1 Application Programming.
  472. */
  473. dram_addr = (sys_addr & GENMASK(0, 39)) - dram_base;
  474. edac_dbg(2, "using DRAM Base register to translate SysAddr 0x%lx to DramAddr 0x%lx\n",
  475. (unsigned long)sys_addr, (unsigned long)dram_addr);
  476. return dram_addr;
  477. }
  478. /*
  479. * @intlv_en is the value of the IntlvEn field from a DRAM Base register
  480. * (section 3.4.4.1). Return the number of bits from a SysAddr that are used
  481. * for node interleaving.
  482. */
  483. static int num_node_interleave_bits(unsigned intlv_en)
  484. {
  485. static const int intlv_shift_table[] = { 0, 1, 0, 2, 0, 0, 0, 3 };
  486. int n;
  487. BUG_ON(intlv_en > 7);
  488. n = intlv_shift_table[intlv_en];
  489. return n;
  490. }
  491. /* Translate the DramAddr given by @dram_addr to an InputAddr. */
  492. static u64 dram_addr_to_input_addr(struct mem_ctl_info *mci, u64 dram_addr)
  493. {
  494. struct amd64_pvt *pvt;
  495. int intlv_shift;
  496. u64 input_addr;
  497. pvt = mci->pvt_info;
  498. /*
  499. * See the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
  500. * concerning translating a DramAddr to an InputAddr.
  501. */
  502. intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
  503. input_addr = ((dram_addr >> intlv_shift) & GENMASK(12, 35)) +
  504. (dram_addr & 0xfff);
  505. edac_dbg(2, " Intlv Shift=%d DramAddr=0x%lx maps to InputAddr=0x%lx\n",
  506. intlv_shift, (unsigned long)dram_addr,
  507. (unsigned long)input_addr);
  508. return input_addr;
  509. }
  510. /*
  511. * Translate the SysAddr represented by @sys_addr to an InputAddr. It is
  512. * assumed that @sys_addr maps to the node given by mci.
  513. */
  514. static u64 sys_addr_to_input_addr(struct mem_ctl_info *mci, u64 sys_addr)
  515. {
  516. u64 input_addr;
  517. input_addr =
  518. dram_addr_to_input_addr(mci, sys_addr_to_dram_addr(mci, sys_addr));
  519. edac_dbg(2, "SysAdddr 0x%lx translates to InputAddr 0x%lx\n",
  520. (unsigned long)sys_addr, (unsigned long)input_addr);
  521. return input_addr;
  522. }
  523. /* Map the Error address to a PAGE and PAGE OFFSET. */
  524. static inline void error_address_to_page_and_offset(u64 error_address,
  525. struct err_info *err)
  526. {
  527. err->page = (u32) (error_address >> PAGE_SHIFT);
  528. err->offset = ((u32) error_address) & ~PAGE_MASK;
  529. }
  530. /*
  531. * @sys_addr is an error address (a SysAddr) extracted from the MCA NB Address
  532. * Low (section 3.6.4.5) and MCA NB Address High (section 3.6.4.6) registers
  533. * of a node that detected an ECC memory error. mci represents the node that
  534. * the error address maps to (possibly different from the node that detected
  535. * the error). Return the number of the csrow that sys_addr maps to, or -1 on
  536. * error.
  537. */
  538. static int sys_addr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr)
  539. {
  540. int csrow;
  541. csrow = input_addr_to_csrow(mci, sys_addr_to_input_addr(mci, sys_addr));
  542. if (csrow == -1)
  543. amd64_mc_err(mci, "Failed to translate InputAddr to csrow for "
  544. "address 0x%lx\n", (unsigned long)sys_addr);
  545. return csrow;
  546. }
  547. static int get_channel_from_ecc_syndrome(struct mem_ctl_info *, u16);
  548. /*
  549. * Determine if the DIMMs have ECC enabled. ECC is enabled ONLY if all the DIMMs
  550. * are ECC capable.
  551. */
  552. static unsigned long amd64_determine_edac_cap(struct amd64_pvt *pvt)
  553. {
  554. u8 bit;
  555. unsigned long edac_cap = EDAC_FLAG_NONE;
  556. bit = (pvt->fam > 0xf || pvt->ext_model >= K8_REV_F)
  557. ? 19
  558. : 17;
  559. if (pvt->dclr0 & BIT(bit))
  560. edac_cap = EDAC_FLAG_SECDED;
  561. return edac_cap;
  562. }
  563. static void amd64_debug_display_dimm_sizes(struct amd64_pvt *, u8);
  564. static void amd64_dump_dramcfg_low(struct amd64_pvt *pvt, u32 dclr, int chan)
  565. {
  566. edac_dbg(1, "F2x%d90 (DRAM Cfg Low): 0x%08x\n", chan, dclr);
  567. edac_dbg(1, " DIMM type: %sbuffered; all DIMMs support ECC: %s\n",
  568. (dclr & BIT(16)) ? "un" : "",
  569. (dclr & BIT(19)) ? "yes" : "no");
  570. edac_dbg(1, " PAR/ERR parity: %s\n",
  571. (dclr & BIT(8)) ? "enabled" : "disabled");
  572. if (pvt->fam == 0x10)
  573. edac_dbg(1, " DCT 128bit mode width: %s\n",
  574. (dclr & BIT(11)) ? "128b" : "64b");
  575. edac_dbg(1, " x4 logical DIMMs present: L0: %s L1: %s L2: %s L3: %s\n",
  576. (dclr & BIT(12)) ? "yes" : "no",
  577. (dclr & BIT(13)) ? "yes" : "no",
  578. (dclr & BIT(14)) ? "yes" : "no",
  579. (dclr & BIT(15)) ? "yes" : "no");
  580. }
  581. /* Display and decode various NB registers for debug purposes. */
  582. static void dump_misc_regs(struct amd64_pvt *pvt)
  583. {
  584. edac_dbg(1, "F3xE8 (NB Cap): 0x%08x\n", pvt->nbcap);
  585. edac_dbg(1, " NB two channel DRAM capable: %s\n",
  586. (pvt->nbcap & NBCAP_DCT_DUAL) ? "yes" : "no");
  587. edac_dbg(1, " ECC capable: %s, ChipKill ECC capable: %s\n",
  588. (pvt->nbcap & NBCAP_SECDED) ? "yes" : "no",
  589. (pvt->nbcap & NBCAP_CHIPKILL) ? "yes" : "no");
  590. amd64_dump_dramcfg_low(pvt, pvt->dclr0, 0);
  591. edac_dbg(1, "F3xB0 (Online Spare): 0x%08x\n", pvt->online_spare);
  592. edac_dbg(1, "F1xF0 (DRAM Hole Address): 0x%08x, base: 0x%08x, offset: 0x%08x\n",
  593. pvt->dhar, dhar_base(pvt),
  594. (pvt->fam == 0xf) ? k8_dhar_offset(pvt)
  595. : f10_dhar_offset(pvt));
  596. edac_dbg(1, " DramHoleValid: %s\n", dhar_valid(pvt) ? "yes" : "no");
  597. amd64_debug_display_dimm_sizes(pvt, 0);
  598. /* everything below this point is Fam10h and above */
  599. if (pvt->fam == 0xf)
  600. return;
  601. amd64_debug_display_dimm_sizes(pvt, 1);
  602. amd64_info("using %s syndromes.\n", ((pvt->ecc_sym_sz == 8) ? "x8" : "x4"));
  603. /* Only if NOT ganged does dclr1 have valid info */
  604. if (!dct_ganging_enabled(pvt))
  605. amd64_dump_dramcfg_low(pvt, pvt->dclr1, 1);
  606. }
  607. /*
  608. * See BKDG, F2x[1,0][5C:40], F2[1,0][6C:60]
  609. */
  610. static void prep_chip_selects(struct amd64_pvt *pvt)
  611. {
  612. if (pvt->fam == 0xf && pvt->ext_model < K8_REV_F) {
  613. pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
  614. pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 8;
  615. } else if (pvt->fam == 0x15 && pvt->model >= 0x30) {
  616. pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 4;
  617. pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 2;
  618. } else {
  619. pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
  620. pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 4;
  621. }
  622. }
  623. /*
  624. * Function 2 Offset F10_DCSB0; read in the DCS Base and DCS Mask registers
  625. */
  626. static void read_dct_base_mask(struct amd64_pvt *pvt)
  627. {
  628. int cs;
  629. prep_chip_selects(pvt);
  630. for_each_chip_select(cs, 0, pvt) {
  631. int reg0 = DCSB0 + (cs * 4);
  632. int reg1 = DCSB1 + (cs * 4);
  633. u32 *base0 = &pvt->csels[0].csbases[cs];
  634. u32 *base1 = &pvt->csels[1].csbases[cs];
  635. if (!amd64_read_dct_pci_cfg(pvt, reg0, base0))
  636. edac_dbg(0, " DCSB0[%d]=0x%08x reg: F2x%x\n",
  637. cs, *base0, reg0);
  638. if (pvt->fam == 0xf || dct_ganging_enabled(pvt))
  639. continue;
  640. if (!amd64_read_dct_pci_cfg(pvt, reg1, base1))
  641. edac_dbg(0, " DCSB1[%d]=0x%08x reg: F2x%x\n",
  642. cs, *base1, reg1);
  643. }
  644. for_each_chip_select_mask(cs, 0, pvt) {
  645. int reg0 = DCSM0 + (cs * 4);
  646. int reg1 = DCSM1 + (cs * 4);
  647. u32 *mask0 = &pvt->csels[0].csmasks[cs];
  648. u32 *mask1 = &pvt->csels[1].csmasks[cs];
  649. if (!amd64_read_dct_pci_cfg(pvt, reg0, mask0))
  650. edac_dbg(0, " DCSM0[%d]=0x%08x reg: F2x%x\n",
  651. cs, *mask0, reg0);
  652. if (pvt->fam == 0xf || dct_ganging_enabled(pvt))
  653. continue;
  654. if (!amd64_read_dct_pci_cfg(pvt, reg1, mask1))
  655. edac_dbg(0, " DCSM1[%d]=0x%08x reg: F2x%x\n",
  656. cs, *mask1, reg1);
  657. }
  658. }
  659. static enum mem_type amd64_determine_memory_type(struct amd64_pvt *pvt, int cs)
  660. {
  661. enum mem_type type;
  662. /* F15h supports only DDR3 */
  663. if (pvt->fam >= 0x15)
  664. type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
  665. else if (pvt->fam == 0x10 || pvt->ext_model >= K8_REV_F) {
  666. if (pvt->dchr0 & DDR3_MODE)
  667. type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
  668. else
  669. type = (pvt->dclr0 & BIT(16)) ? MEM_DDR2 : MEM_RDDR2;
  670. } else {
  671. type = (pvt->dclr0 & BIT(18)) ? MEM_DDR : MEM_RDDR;
  672. }
  673. amd64_info("CS%d: %s\n", cs, edac_mem_types[type]);
  674. return type;
  675. }
  676. /* Get the number of DCT channels the memory controller is using. */
  677. static int k8_early_channel_count(struct amd64_pvt *pvt)
  678. {
  679. int flag;
  680. if (pvt->ext_model >= K8_REV_F)
  681. /* RevF (NPT) and later */
  682. flag = pvt->dclr0 & WIDTH_128;
  683. else
  684. /* RevE and earlier */
  685. flag = pvt->dclr0 & REVE_WIDTH_128;
  686. /* not used */
  687. pvt->dclr1 = 0;
  688. return (flag) ? 2 : 1;
  689. }
  690. /* On F10h and later ErrAddr is MC4_ADDR[47:1] */
  691. static u64 get_error_address(struct amd64_pvt *pvt, struct mce *m)
  692. {
  693. u64 addr;
  694. u8 start_bit = 1;
  695. u8 end_bit = 47;
  696. if (pvt->fam == 0xf) {
  697. start_bit = 3;
  698. end_bit = 39;
  699. }
  700. addr = m->addr & GENMASK(start_bit, end_bit);
  701. /*
  702. * Erratum 637 workaround
  703. */
  704. if (pvt->fam == 0x15) {
  705. struct amd64_pvt *pvt;
  706. u64 cc6_base, tmp_addr;
  707. u32 tmp;
  708. u16 mce_nid;
  709. u8 intlv_en;
  710. if ((addr & GENMASK(24, 47)) >> 24 != 0x00fdf7)
  711. return addr;
  712. mce_nid = amd_get_nb_id(m->extcpu);
  713. pvt = mcis[mce_nid]->pvt_info;
  714. amd64_read_pci_cfg(pvt->F1, DRAM_LOCAL_NODE_LIM, &tmp);
  715. intlv_en = tmp >> 21 & 0x7;
  716. /* add [47:27] + 3 trailing bits */
  717. cc6_base = (tmp & GENMASK(0, 20)) << 3;
  718. /* reverse and add DramIntlvEn */
  719. cc6_base |= intlv_en ^ 0x7;
  720. /* pin at [47:24] */
  721. cc6_base <<= 24;
  722. if (!intlv_en)
  723. return cc6_base | (addr & GENMASK(0, 23));
  724. amd64_read_pci_cfg(pvt->F1, DRAM_LOCAL_NODE_BASE, &tmp);
  725. /* faster log2 */
  726. tmp_addr = (addr & GENMASK(12, 23)) << __fls(intlv_en + 1);
  727. /* OR DramIntlvSel into bits [14:12] */
  728. tmp_addr |= (tmp & GENMASK(21, 23)) >> 9;
  729. /* add remaining [11:0] bits from original MC4_ADDR */
  730. tmp_addr |= addr & GENMASK(0, 11);
  731. return cc6_base | tmp_addr;
  732. }
  733. return addr;
  734. }
  735. static struct pci_dev *pci_get_related_function(unsigned int vendor,
  736. unsigned int device,
  737. struct pci_dev *related)
  738. {
  739. struct pci_dev *dev = NULL;
  740. while ((dev = pci_get_device(vendor, device, dev))) {
  741. if (pci_domain_nr(dev->bus) == pci_domain_nr(related->bus) &&
  742. (dev->bus->number == related->bus->number) &&
  743. (PCI_SLOT(dev->devfn) == PCI_SLOT(related->devfn)))
  744. break;
  745. }
  746. return dev;
  747. }
  748. static void read_dram_base_limit_regs(struct amd64_pvt *pvt, unsigned range)
  749. {
  750. struct amd_northbridge *nb;
  751. struct pci_dev *f1 = NULL;
  752. unsigned int pci_func;
  753. int off = range << 3;
  754. u32 llim;
  755. amd64_read_pci_cfg(pvt->F1, DRAM_BASE_LO + off, &pvt->ranges[range].base.lo);
  756. amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_LO + off, &pvt->ranges[range].lim.lo);
  757. if (pvt->fam == 0xf)
  758. return;
  759. if (!dram_rw(pvt, range))
  760. return;
  761. amd64_read_pci_cfg(pvt->F1, DRAM_BASE_HI + off, &pvt->ranges[range].base.hi);
  762. amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_HI + off, &pvt->ranges[range].lim.hi);
  763. /* F15h: factor in CC6 save area by reading dst node's limit reg */
  764. if (pvt->fam != 0x15)
  765. return;
  766. nb = node_to_amd_nb(dram_dst_node(pvt, range));
  767. if (WARN_ON(!nb))
  768. return;
  769. pci_func = (pvt->model == 0x30) ? PCI_DEVICE_ID_AMD_15H_M30H_NB_F1
  770. : PCI_DEVICE_ID_AMD_15H_NB_F1;
  771. f1 = pci_get_related_function(nb->misc->vendor, pci_func, nb->misc);
  772. if (WARN_ON(!f1))
  773. return;
  774. amd64_read_pci_cfg(f1, DRAM_LOCAL_NODE_LIM, &llim);
  775. pvt->ranges[range].lim.lo &= GENMASK(0, 15);
  776. /* {[39:27],111b} */
  777. pvt->ranges[range].lim.lo |= ((llim & 0x1fff) << 3 | 0x7) << 16;
  778. pvt->ranges[range].lim.hi &= GENMASK(0, 7);
  779. /* [47:40] */
  780. pvt->ranges[range].lim.hi |= llim >> 13;
  781. pci_dev_put(f1);
  782. }
  783. static void k8_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
  784. struct err_info *err)
  785. {
  786. struct amd64_pvt *pvt = mci->pvt_info;
  787. error_address_to_page_and_offset(sys_addr, err);
  788. /*
  789. * Find out which node the error address belongs to. This may be
  790. * different from the node that detected the error.
  791. */
  792. err->src_mci = find_mc_by_sys_addr(mci, sys_addr);
  793. if (!err->src_mci) {
  794. amd64_mc_err(mci, "failed to map error addr 0x%lx to a node\n",
  795. (unsigned long)sys_addr);
  796. err->err_code = ERR_NODE;
  797. return;
  798. }
  799. /* Now map the sys_addr to a CSROW */
  800. err->csrow = sys_addr_to_csrow(err->src_mci, sys_addr);
  801. if (err->csrow < 0) {
  802. err->err_code = ERR_CSROW;
  803. return;
  804. }
  805. /* CHIPKILL enabled */
  806. if (pvt->nbcfg & NBCFG_CHIPKILL) {
  807. err->channel = get_channel_from_ecc_syndrome(mci, err->syndrome);
  808. if (err->channel < 0) {
  809. /*
  810. * Syndrome didn't map, so we don't know which of the
  811. * 2 DIMMs is in error. So we need to ID 'both' of them
  812. * as suspect.
  813. */
  814. amd64_mc_warn(err->src_mci, "unknown syndrome 0x%04x - "
  815. "possible error reporting race\n",
  816. err->syndrome);
  817. err->err_code = ERR_CHANNEL;
  818. return;
  819. }
  820. } else {
  821. /*
  822. * non-chipkill ecc mode
  823. *
  824. * The k8 documentation is unclear about how to determine the
  825. * channel number when using non-chipkill memory. This method
  826. * was obtained from email communication with someone at AMD.
  827. * (Wish the email was placed in this comment - norsk)
  828. */
  829. err->channel = ((sys_addr & BIT(3)) != 0);
  830. }
  831. }
  832. static int ddr2_cs_size(unsigned i, bool dct_width)
  833. {
  834. unsigned shift = 0;
  835. if (i <= 2)
  836. shift = i;
  837. else if (!(i & 0x1))
  838. shift = i >> 1;
  839. else
  840. shift = (i + 1) >> 1;
  841. return 128 << (shift + !!dct_width);
  842. }
  843. static int k8_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
  844. unsigned cs_mode)
  845. {
  846. u32 dclr = dct ? pvt->dclr1 : pvt->dclr0;
  847. if (pvt->ext_model >= K8_REV_F) {
  848. WARN_ON(cs_mode > 11);
  849. return ddr2_cs_size(cs_mode, dclr & WIDTH_128);
  850. }
  851. else if (pvt->ext_model >= K8_REV_D) {
  852. unsigned diff;
  853. WARN_ON(cs_mode > 10);
  854. /*
  855. * the below calculation, besides trying to win an obfuscated C
  856. * contest, maps cs_mode values to DIMM chip select sizes. The
  857. * mappings are:
  858. *
  859. * cs_mode CS size (mb)
  860. * ======= ============
  861. * 0 32
  862. * 1 64
  863. * 2 128
  864. * 3 128
  865. * 4 256
  866. * 5 512
  867. * 6 256
  868. * 7 512
  869. * 8 1024
  870. * 9 1024
  871. * 10 2048
  872. *
  873. * Basically, it calculates a value with which to shift the
  874. * smallest CS size of 32MB.
  875. *
  876. * ddr[23]_cs_size have a similar purpose.
  877. */
  878. diff = cs_mode/3 + (unsigned)(cs_mode > 5);
  879. return 32 << (cs_mode - diff);
  880. }
  881. else {
  882. WARN_ON(cs_mode > 6);
  883. return 32 << cs_mode;
  884. }
  885. }
  886. /*
  887. * Get the number of DCT channels in use.
  888. *
  889. * Return:
  890. * number of Memory Channels in operation
  891. * Pass back:
  892. * contents of the DCL0_LOW register
  893. */
  894. static int f1x_early_channel_count(struct amd64_pvt *pvt)
  895. {
  896. int i, j, channels = 0;
  897. /* On F10h, if we are in 128 bit mode, then we are using 2 channels */
  898. if (pvt->fam == 0x10 && (pvt->dclr0 & WIDTH_128))
  899. return 2;
  900. /*
  901. * Need to check if in unganged mode: In such, there are 2 channels,
  902. * but they are not in 128 bit mode and thus the above 'dclr0' status
  903. * bit will be OFF.
  904. *
  905. * Need to check DCT0[0] and DCT1[0] to see if only one of them has
  906. * their CSEnable bit on. If so, then SINGLE DIMM case.
  907. */
  908. edac_dbg(0, "Data width is not 128 bits - need more decoding\n");
  909. /*
  910. * Check DRAM Bank Address Mapping values for each DIMM to see if there
  911. * is more than just one DIMM present in unganged mode. Need to check
  912. * both controllers since DIMMs can be placed in either one.
  913. */
  914. for (i = 0; i < 2; i++) {
  915. u32 dbam = (i ? pvt->dbam1 : pvt->dbam0);
  916. for (j = 0; j < 4; j++) {
  917. if (DBAM_DIMM(j, dbam) > 0) {
  918. channels++;
  919. break;
  920. }
  921. }
  922. }
  923. if (channels > 2)
  924. channels = 2;
  925. amd64_info("MCT channel count: %d\n", channels);
  926. return channels;
  927. }
  928. static int ddr3_cs_size(unsigned i, bool dct_width)
  929. {
  930. unsigned shift = 0;
  931. int cs_size = 0;
  932. if (i == 0 || i == 3 || i == 4)
  933. cs_size = -1;
  934. else if (i <= 2)
  935. shift = i;
  936. else if (i == 12)
  937. shift = 7;
  938. else if (!(i & 0x1))
  939. shift = i >> 1;
  940. else
  941. shift = (i + 1) >> 1;
  942. if (cs_size != -1)
  943. cs_size = (128 * (1 << !!dct_width)) << shift;
  944. return cs_size;
  945. }
  946. static int f10_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
  947. unsigned cs_mode)
  948. {
  949. u32 dclr = dct ? pvt->dclr1 : pvt->dclr0;
  950. WARN_ON(cs_mode > 11);
  951. if (pvt->dchr0 & DDR3_MODE || pvt->dchr1 & DDR3_MODE)
  952. return ddr3_cs_size(cs_mode, dclr & WIDTH_128);
  953. else
  954. return ddr2_cs_size(cs_mode, dclr & WIDTH_128);
  955. }
  956. /*
  957. * F15h supports only 64bit DCT interfaces
  958. */
  959. static int f15_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
  960. unsigned cs_mode)
  961. {
  962. WARN_ON(cs_mode > 12);
  963. return ddr3_cs_size(cs_mode, false);
  964. }
  965. /*
  966. * F16h and F15h model 30h have only limited cs_modes.
  967. */
  968. static int f16_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
  969. unsigned cs_mode)
  970. {
  971. WARN_ON(cs_mode > 12);
  972. if (cs_mode == 6 || cs_mode == 8 ||
  973. cs_mode == 9 || cs_mode == 12)
  974. return -1;
  975. else
  976. return ddr3_cs_size(cs_mode, false);
  977. }
  978. static void read_dram_ctl_register(struct amd64_pvt *pvt)
  979. {
  980. if (pvt->fam == 0xf)
  981. return;
  982. if (!amd64_read_dct_pci_cfg(pvt, DCT_SEL_LO, &pvt->dct_sel_lo)) {
  983. edac_dbg(0, "F2x110 (DCTSelLow): 0x%08x, High range addrs at: 0x%x\n",
  984. pvt->dct_sel_lo, dct_sel_baseaddr(pvt));
  985. edac_dbg(0, " DCTs operate in %s mode\n",
  986. (dct_ganging_enabled(pvt) ? "ganged" : "unganged"));
  987. if (!dct_ganging_enabled(pvt))
  988. edac_dbg(0, " Address range split per DCT: %s\n",
  989. (dct_high_range_enabled(pvt) ? "yes" : "no"));
  990. edac_dbg(0, " data interleave for ECC: %s, DRAM cleared since last warm reset: %s\n",
  991. (dct_data_intlv_enabled(pvt) ? "enabled" : "disabled"),
  992. (dct_memory_cleared(pvt) ? "yes" : "no"));
  993. edac_dbg(0, " channel interleave: %s, "
  994. "interleave bits selector: 0x%x\n",
  995. (dct_interleave_enabled(pvt) ? "enabled" : "disabled"),
  996. dct_sel_interleave_addr(pvt));
  997. }
  998. amd64_read_dct_pci_cfg(pvt, DCT_SEL_HI, &pvt->dct_sel_hi);
  999. }
  1000. /*
  1001. * Determine channel (DCT) based on the interleaving mode (see F15h M30h BKDG,
  1002. * 2.10.12 Memory Interleaving Modes).
  1003. */
  1004. static u8 f15_m30h_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
  1005. u8 intlv_en, int num_dcts_intlv,
  1006. u32 dct_sel)
  1007. {
  1008. u8 channel = 0;
  1009. u8 select;
  1010. if (!(intlv_en))
  1011. return (u8)(dct_sel);
  1012. if (num_dcts_intlv == 2) {
  1013. select = (sys_addr >> 8) & 0x3;
  1014. channel = select ? 0x3 : 0;
  1015. } else if (num_dcts_intlv == 4)
  1016. channel = (sys_addr >> 8) & 0x7;
  1017. return channel;
  1018. }
  1019. /*
  1020. * Determine channel (DCT) based on the interleaving mode: F10h BKDG, 2.8.9 Memory
  1021. * Interleaving Modes.
  1022. */
  1023. static u8 f1x_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
  1024. bool hi_range_sel, u8 intlv_en)
  1025. {
  1026. u8 dct_sel_high = (pvt->dct_sel_lo >> 1) & 1;
  1027. if (dct_ganging_enabled(pvt))
  1028. return 0;
  1029. if (hi_range_sel)
  1030. return dct_sel_high;
  1031. /*
  1032. * see F2x110[DctSelIntLvAddr] - channel interleave mode
  1033. */
  1034. if (dct_interleave_enabled(pvt)) {
  1035. u8 intlv_addr = dct_sel_interleave_addr(pvt);
  1036. /* return DCT select function: 0=DCT0, 1=DCT1 */
  1037. if (!intlv_addr)
  1038. return sys_addr >> 6 & 1;
  1039. if (intlv_addr & 0x2) {
  1040. u8 shift = intlv_addr & 0x1 ? 9 : 6;
  1041. u32 temp = hweight_long((u32) ((sys_addr >> 16) & 0x1F)) % 2;
  1042. return ((sys_addr >> shift) & 1) ^ temp;
  1043. }
  1044. return (sys_addr >> (12 + hweight8(intlv_en))) & 1;
  1045. }
  1046. if (dct_high_range_enabled(pvt))
  1047. return ~dct_sel_high & 1;
  1048. return 0;
  1049. }
  1050. /* Convert the sys_addr to the normalized DCT address */
  1051. static u64 f1x_get_norm_dct_addr(struct amd64_pvt *pvt, u8 range,
  1052. u64 sys_addr, bool hi_rng,
  1053. u32 dct_sel_base_addr)
  1054. {
  1055. u64 chan_off;
  1056. u64 dram_base = get_dram_base(pvt, range);
  1057. u64 hole_off = f10_dhar_offset(pvt);
  1058. u64 dct_sel_base_off = (pvt->dct_sel_hi & 0xFFFFFC00) << 16;
  1059. if (hi_rng) {
  1060. /*
  1061. * if
  1062. * base address of high range is below 4Gb
  1063. * (bits [47:27] at [31:11])
  1064. * DRAM address space on this DCT is hoisted above 4Gb &&
  1065. * sys_addr > 4Gb
  1066. *
  1067. * remove hole offset from sys_addr
  1068. * else
  1069. * remove high range offset from sys_addr
  1070. */
  1071. if ((!(dct_sel_base_addr >> 16) ||
  1072. dct_sel_base_addr < dhar_base(pvt)) &&
  1073. dhar_valid(pvt) &&
  1074. (sys_addr >= BIT_64(32)))
  1075. chan_off = hole_off;
  1076. else
  1077. chan_off = dct_sel_base_off;
  1078. } else {
  1079. /*
  1080. * if
  1081. * we have a valid hole &&
  1082. * sys_addr > 4Gb
  1083. *
  1084. * remove hole
  1085. * else
  1086. * remove dram base to normalize to DCT address
  1087. */
  1088. if (dhar_valid(pvt) && (sys_addr >= BIT_64(32)))
  1089. chan_off = hole_off;
  1090. else
  1091. chan_off = dram_base;
  1092. }
  1093. return (sys_addr & GENMASK(6,47)) - (chan_off & GENMASK(23,47));
  1094. }
  1095. /*
  1096. * checks if the csrow passed in is marked as SPARED, if so returns the new
  1097. * spare row
  1098. */
  1099. static int f10_process_possible_spare(struct amd64_pvt *pvt, u8 dct, int csrow)
  1100. {
  1101. int tmp_cs;
  1102. if (online_spare_swap_done(pvt, dct) &&
  1103. csrow == online_spare_bad_dramcs(pvt, dct)) {
  1104. for_each_chip_select(tmp_cs, dct, pvt) {
  1105. if (chip_select_base(tmp_cs, dct, pvt) & 0x2) {
  1106. csrow = tmp_cs;
  1107. break;
  1108. }
  1109. }
  1110. }
  1111. return csrow;
  1112. }
  1113. /*
  1114. * Iterate over the DRAM DCT "base" and "mask" registers looking for a
  1115. * SystemAddr match on the specified 'ChannelSelect' and 'NodeID'
  1116. *
  1117. * Return:
  1118. * -EINVAL: NOT FOUND
  1119. * 0..csrow = Chip-Select Row
  1120. */
  1121. static int f1x_lookup_addr_in_dct(u64 in_addr, u8 nid, u8 dct)
  1122. {
  1123. struct mem_ctl_info *mci;
  1124. struct amd64_pvt *pvt;
  1125. u64 cs_base, cs_mask;
  1126. int cs_found = -EINVAL;
  1127. int csrow;
  1128. mci = mcis[nid];
  1129. if (!mci)
  1130. return cs_found;
  1131. pvt = mci->pvt_info;
  1132. edac_dbg(1, "input addr: 0x%llx, DCT: %d\n", in_addr, dct);
  1133. for_each_chip_select(csrow, dct, pvt) {
  1134. if (!csrow_enabled(csrow, dct, pvt))
  1135. continue;
  1136. get_cs_base_and_mask(pvt, csrow, dct, &cs_base, &cs_mask);
  1137. edac_dbg(1, " CSROW=%d CSBase=0x%llx CSMask=0x%llx\n",
  1138. csrow, cs_base, cs_mask);
  1139. cs_mask = ~cs_mask;
  1140. edac_dbg(1, " (InputAddr & ~CSMask)=0x%llx (CSBase & ~CSMask)=0x%llx\n",
  1141. (in_addr & cs_mask), (cs_base & cs_mask));
  1142. if ((in_addr & cs_mask) == (cs_base & cs_mask)) {
  1143. if (pvt->fam == 0x15 && pvt->model >= 0x30) {
  1144. cs_found = csrow;
  1145. break;
  1146. }
  1147. cs_found = f10_process_possible_spare(pvt, dct, csrow);
  1148. edac_dbg(1, " MATCH csrow=%d\n", cs_found);
  1149. break;
  1150. }
  1151. }
  1152. return cs_found;
  1153. }
  1154. /*
  1155. * See F2x10C. Non-interleaved graphics framebuffer memory under the 16G is
  1156. * swapped with a region located at the bottom of memory so that the GPU can use
  1157. * the interleaved region and thus two channels.
  1158. */
  1159. static u64 f1x_swap_interleaved_region(struct amd64_pvt *pvt, u64 sys_addr)
  1160. {
  1161. u32 swap_reg, swap_base, swap_limit, rgn_size, tmp_addr;
  1162. if (pvt->fam == 0x10) {
  1163. /* only revC3 and revE have that feature */
  1164. if (pvt->model < 4 || (pvt->model < 0xa && pvt->stepping < 3))
  1165. return sys_addr;
  1166. }
  1167. amd64_read_dct_pci_cfg(pvt, SWAP_INTLV_REG, &swap_reg);
  1168. if (!(swap_reg & 0x1))
  1169. return sys_addr;
  1170. swap_base = (swap_reg >> 3) & 0x7f;
  1171. swap_limit = (swap_reg >> 11) & 0x7f;
  1172. rgn_size = (swap_reg >> 20) & 0x7f;
  1173. tmp_addr = sys_addr >> 27;
  1174. if (!(sys_addr >> 34) &&
  1175. (((tmp_addr >= swap_base) &&
  1176. (tmp_addr <= swap_limit)) ||
  1177. (tmp_addr < rgn_size)))
  1178. return sys_addr ^ (u64)swap_base << 27;
  1179. return sys_addr;
  1180. }
  1181. /* For a given @dram_range, check if @sys_addr falls within it. */
  1182. static int f1x_match_to_this_node(struct amd64_pvt *pvt, unsigned range,
  1183. u64 sys_addr, int *chan_sel)
  1184. {
  1185. int cs_found = -EINVAL;
  1186. u64 chan_addr;
  1187. u32 dct_sel_base;
  1188. u8 channel;
  1189. bool high_range = false;
  1190. u8 node_id = dram_dst_node(pvt, range);
  1191. u8 intlv_en = dram_intlv_en(pvt, range);
  1192. u32 intlv_sel = dram_intlv_sel(pvt, range);
  1193. edac_dbg(1, "(range %d) SystemAddr= 0x%llx Limit=0x%llx\n",
  1194. range, sys_addr, get_dram_limit(pvt, range));
  1195. if (dhar_valid(pvt) &&
  1196. dhar_base(pvt) <= sys_addr &&
  1197. sys_addr < BIT_64(32)) {
  1198. amd64_warn("Huh? Address is in the MMIO hole: 0x%016llx\n",
  1199. sys_addr);
  1200. return -EINVAL;
  1201. }
  1202. if (intlv_en && (intlv_sel != ((sys_addr >> 12) & intlv_en)))
  1203. return -EINVAL;
  1204. sys_addr = f1x_swap_interleaved_region(pvt, sys_addr);
  1205. dct_sel_base = dct_sel_baseaddr(pvt);
  1206. /*
  1207. * check whether addresses >= DctSelBaseAddr[47:27] are to be used to
  1208. * select between DCT0 and DCT1.
  1209. */
  1210. if (dct_high_range_enabled(pvt) &&
  1211. !dct_ganging_enabled(pvt) &&
  1212. ((sys_addr >> 27) >= (dct_sel_base >> 11)))
  1213. high_range = true;
  1214. channel = f1x_determine_channel(pvt, sys_addr, high_range, intlv_en);
  1215. chan_addr = f1x_get_norm_dct_addr(pvt, range, sys_addr,
  1216. high_range, dct_sel_base);
  1217. /* Remove node interleaving, see F1x120 */
  1218. if (intlv_en)
  1219. chan_addr = ((chan_addr >> (12 + hweight8(intlv_en))) << 12) |
  1220. (chan_addr & 0xfff);
  1221. /* remove channel interleave */
  1222. if (dct_interleave_enabled(pvt) &&
  1223. !dct_high_range_enabled(pvt) &&
  1224. !dct_ganging_enabled(pvt)) {
  1225. if (dct_sel_interleave_addr(pvt) != 1) {
  1226. if (dct_sel_interleave_addr(pvt) == 0x3)
  1227. /* hash 9 */
  1228. chan_addr = ((chan_addr >> 10) << 9) |
  1229. (chan_addr & 0x1ff);
  1230. else
  1231. /* A[6] or hash 6 */
  1232. chan_addr = ((chan_addr >> 7) << 6) |
  1233. (chan_addr & 0x3f);
  1234. } else
  1235. /* A[12] */
  1236. chan_addr = ((chan_addr >> 13) << 12) |
  1237. (chan_addr & 0xfff);
  1238. }
  1239. edac_dbg(1, " Normalized DCT addr: 0x%llx\n", chan_addr);
  1240. cs_found = f1x_lookup_addr_in_dct(chan_addr, node_id, channel);
  1241. if (cs_found >= 0)
  1242. *chan_sel = channel;
  1243. return cs_found;
  1244. }
  1245. static int f15_m30h_match_to_this_node(struct amd64_pvt *pvt, unsigned range,
  1246. u64 sys_addr, int *chan_sel)
  1247. {
  1248. int cs_found = -EINVAL;
  1249. int num_dcts_intlv = 0;
  1250. u64 chan_addr, chan_offset;
  1251. u64 dct_base, dct_limit;
  1252. u32 dct_cont_base_reg, dct_cont_limit_reg, tmp;
  1253. u8 channel, alias_channel, leg_mmio_hole, dct_sel, dct_offset_en;
  1254. u64 dhar_offset = f10_dhar_offset(pvt);
  1255. u8 intlv_addr = dct_sel_interleave_addr(pvt);
  1256. u8 node_id = dram_dst_node(pvt, range);
  1257. u8 intlv_en = dram_intlv_en(pvt, range);
  1258. amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &dct_cont_base_reg);
  1259. amd64_read_pci_cfg(pvt->F1, DRAM_CONT_LIMIT, &dct_cont_limit_reg);
  1260. dct_offset_en = (u8) ((dct_cont_base_reg >> 3) & BIT(0));
  1261. dct_sel = (u8) ((dct_cont_base_reg >> 4) & 0x7);
  1262. edac_dbg(1, "(range %d) SystemAddr= 0x%llx Limit=0x%llx\n",
  1263. range, sys_addr, get_dram_limit(pvt, range));
  1264. if (!(get_dram_base(pvt, range) <= sys_addr) &&
  1265. !(get_dram_limit(pvt, range) >= sys_addr))
  1266. return -EINVAL;
  1267. if (dhar_valid(pvt) &&
  1268. dhar_base(pvt) <= sys_addr &&
  1269. sys_addr < BIT_64(32)) {
  1270. amd64_warn("Huh? Address is in the MMIO hole: 0x%016llx\n",
  1271. sys_addr);
  1272. return -EINVAL;
  1273. }
  1274. /* Verify sys_addr is within DCT Range. */
  1275. dct_base = (u64) dct_sel_baseaddr(pvt);
  1276. dct_limit = (dct_cont_limit_reg >> 11) & 0x1FFF;
  1277. if (!(dct_cont_base_reg & BIT(0)) &&
  1278. !(dct_base <= (sys_addr >> 27) &&
  1279. dct_limit >= (sys_addr >> 27)))
  1280. return -EINVAL;
  1281. /* Verify number of dct's that participate in channel interleaving. */
  1282. num_dcts_intlv = (int) hweight8(intlv_en);
  1283. if (!(num_dcts_intlv % 2 == 0) || (num_dcts_intlv > 4))
  1284. return -EINVAL;
  1285. channel = f15_m30h_determine_channel(pvt, sys_addr, intlv_en,
  1286. num_dcts_intlv, dct_sel);
  1287. /* Verify we stay within the MAX number of channels allowed */
  1288. if (channel > 4 || channel < 0)
  1289. return -EINVAL;
  1290. leg_mmio_hole = (u8) (dct_cont_base_reg >> 1 & BIT(0));
  1291. /* Get normalized DCT addr */
  1292. if (leg_mmio_hole && (sys_addr >= BIT_64(32)))
  1293. chan_offset = dhar_offset;
  1294. else
  1295. chan_offset = dct_base << 27;
  1296. chan_addr = sys_addr - chan_offset;
  1297. /* remove channel interleave */
  1298. if (num_dcts_intlv == 2) {
  1299. if (intlv_addr == 0x4)
  1300. chan_addr = ((chan_addr >> 9) << 8) |
  1301. (chan_addr & 0xff);
  1302. else if (intlv_addr == 0x5)
  1303. chan_addr = ((chan_addr >> 10) << 9) |
  1304. (chan_addr & 0x1ff);
  1305. else
  1306. return -EINVAL;
  1307. } else if (num_dcts_intlv == 4) {
  1308. if (intlv_addr == 0x4)
  1309. chan_addr = ((chan_addr >> 10) << 8) |
  1310. (chan_addr & 0xff);
  1311. else if (intlv_addr == 0x5)
  1312. chan_addr = ((chan_addr >> 11) << 9) |
  1313. (chan_addr & 0x1ff);
  1314. else
  1315. return -EINVAL;
  1316. }
  1317. if (dct_offset_en) {
  1318. amd64_read_pci_cfg(pvt->F1,
  1319. DRAM_CONT_HIGH_OFF + (int) channel * 4,
  1320. &tmp);
  1321. chan_addr += (u64) ((tmp >> 11) & 0xfff) << 27;
  1322. }
  1323. f15h_select_dct(pvt, channel);
  1324. edac_dbg(1, " Normalized DCT addr: 0x%llx\n", chan_addr);
  1325. /*
  1326. * Find Chip select:
  1327. * if channel = 3, then alias it to 1. This is because, in F15 M30h,
  1328. * there is support for 4 DCT's, but only 2 are currently functional.
  1329. * They are DCT0 and DCT3. But we have read all registers of DCT3 into
  1330. * pvt->csels[1]. So we need to use '1' here to get correct info.
  1331. * Refer F15 M30h BKDG Section 2.10 and 2.10.3 for clarifications.
  1332. */
  1333. alias_channel = (channel == 3) ? 1 : channel;
  1334. cs_found = f1x_lookup_addr_in_dct(chan_addr, node_id, alias_channel);
  1335. if (cs_found >= 0)
  1336. *chan_sel = alias_channel;
  1337. return cs_found;
  1338. }
  1339. static int f1x_translate_sysaddr_to_cs(struct amd64_pvt *pvt,
  1340. u64 sys_addr,
  1341. int *chan_sel)
  1342. {
  1343. int cs_found = -EINVAL;
  1344. unsigned range;
  1345. for (range = 0; range < DRAM_RANGES; range++) {
  1346. if (!dram_rw(pvt, range))
  1347. continue;
  1348. if (pvt->fam == 0x15 && pvt->model >= 0x30)
  1349. cs_found = f15_m30h_match_to_this_node(pvt, range,
  1350. sys_addr,
  1351. chan_sel);
  1352. else if ((get_dram_base(pvt, range) <= sys_addr) &&
  1353. (get_dram_limit(pvt, range) >= sys_addr)) {
  1354. cs_found = f1x_match_to_this_node(pvt, range,
  1355. sys_addr, chan_sel);
  1356. if (cs_found >= 0)
  1357. break;
  1358. }
  1359. }
  1360. return cs_found;
  1361. }
  1362. /*
  1363. * For reference see "2.8.5 Routing DRAM Requests" in F10 BKDG. This code maps
  1364. * a @sys_addr to NodeID, DCT (channel) and chip select (CSROW).
  1365. *
  1366. * The @sys_addr is usually an error address received from the hardware
  1367. * (MCX_ADDR).
  1368. */
  1369. static void f1x_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
  1370. struct err_info *err)
  1371. {
  1372. struct amd64_pvt *pvt = mci->pvt_info;
  1373. error_address_to_page_and_offset(sys_addr, err);
  1374. err->csrow = f1x_translate_sysaddr_to_cs(pvt, sys_addr, &err->channel);
  1375. if (err->csrow < 0) {
  1376. err->err_code = ERR_CSROW;
  1377. return;
  1378. }
  1379. /*
  1380. * We need the syndromes for channel detection only when we're
  1381. * ganged. Otherwise @chan should already contain the channel at
  1382. * this point.
  1383. */
  1384. if (dct_ganging_enabled(pvt))
  1385. err->channel = get_channel_from_ecc_syndrome(mci, err->syndrome);
  1386. }
  1387. /*
  1388. * debug routine to display the memory sizes of all logical DIMMs and its
  1389. * CSROWs
  1390. */
  1391. static void amd64_debug_display_dimm_sizes(struct amd64_pvt *pvt, u8 ctrl)
  1392. {
  1393. int dimm, size0, size1;
  1394. u32 *dcsb = ctrl ? pvt->csels[1].csbases : pvt->csels[0].csbases;
  1395. u32 dbam = ctrl ? pvt->dbam1 : pvt->dbam0;
  1396. if (pvt->fam == 0xf) {
  1397. /* K8 families < revF not supported yet */
  1398. if (pvt->ext_model < K8_REV_F)
  1399. return;
  1400. else
  1401. WARN_ON(ctrl != 0);
  1402. }
  1403. dbam = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->dbam1 : pvt->dbam0;
  1404. dcsb = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->csels[1].csbases
  1405. : pvt->csels[0].csbases;
  1406. edac_dbg(1, "F2x%d80 (DRAM Bank Address Mapping): 0x%08x\n",
  1407. ctrl, dbam);
  1408. edac_printk(KERN_DEBUG, EDAC_MC, "DCT%d chip selects:\n", ctrl);
  1409. /* Dump memory sizes for DIMM and its CSROWs */
  1410. for (dimm = 0; dimm < 4; dimm++) {
  1411. size0 = 0;
  1412. if (dcsb[dimm*2] & DCSB_CS_ENABLE)
  1413. size0 = pvt->ops->dbam_to_cs(pvt, ctrl,
  1414. DBAM_DIMM(dimm, dbam));
  1415. size1 = 0;
  1416. if (dcsb[dimm*2 + 1] & DCSB_CS_ENABLE)
  1417. size1 = pvt->ops->dbam_to_cs(pvt, ctrl,
  1418. DBAM_DIMM(dimm, dbam));
  1419. amd64_info(EDAC_MC ": %d: %5dMB %d: %5dMB\n",
  1420. dimm * 2, size0,
  1421. dimm * 2 + 1, size1);
  1422. }
  1423. }
  1424. static struct amd64_family_type amd64_family_types[] = {
  1425. [K8_CPUS] = {
  1426. .ctl_name = "K8",
  1427. .f1_id = PCI_DEVICE_ID_AMD_K8_NB_ADDRMAP,
  1428. .f3_id = PCI_DEVICE_ID_AMD_K8_NB_MISC,
  1429. .ops = {
  1430. .early_channel_count = k8_early_channel_count,
  1431. .map_sysaddr_to_csrow = k8_map_sysaddr_to_csrow,
  1432. .dbam_to_cs = k8_dbam_to_chip_select,
  1433. .read_dct_pci_cfg = k8_read_dct_pci_cfg,
  1434. }
  1435. },
  1436. [F10_CPUS] = {
  1437. .ctl_name = "F10h",
  1438. .f1_id = PCI_DEVICE_ID_AMD_10H_NB_MAP,
  1439. .f3_id = PCI_DEVICE_ID_AMD_10H_NB_MISC,
  1440. .ops = {
  1441. .early_channel_count = f1x_early_channel_count,
  1442. .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
  1443. .dbam_to_cs = f10_dbam_to_chip_select,
  1444. .read_dct_pci_cfg = f10_read_dct_pci_cfg,
  1445. }
  1446. },
  1447. [F15_CPUS] = {
  1448. .ctl_name = "F15h",
  1449. .f1_id = PCI_DEVICE_ID_AMD_15H_NB_F1,
  1450. .f3_id = PCI_DEVICE_ID_AMD_15H_NB_F3,
  1451. .ops = {
  1452. .early_channel_count = f1x_early_channel_count,
  1453. .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
  1454. .dbam_to_cs = f15_dbam_to_chip_select,
  1455. .read_dct_pci_cfg = f15_read_dct_pci_cfg,
  1456. }
  1457. },
  1458. [F15_M30H_CPUS] = {
  1459. .ctl_name = "F15h_M30h",
  1460. .f1_id = PCI_DEVICE_ID_AMD_15H_M30H_NB_F1,
  1461. .f3_id = PCI_DEVICE_ID_AMD_15H_M30H_NB_F3,
  1462. .ops = {
  1463. .early_channel_count = f1x_early_channel_count,
  1464. .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
  1465. .dbam_to_cs = f16_dbam_to_chip_select,
  1466. .read_dct_pci_cfg = f15_read_dct_pci_cfg,
  1467. }
  1468. },
  1469. [F16_CPUS] = {
  1470. .ctl_name = "F16h",
  1471. .f1_id = PCI_DEVICE_ID_AMD_16H_NB_F1,
  1472. .f3_id = PCI_DEVICE_ID_AMD_16H_NB_F3,
  1473. .ops = {
  1474. .early_channel_count = f1x_early_channel_count,
  1475. .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
  1476. .dbam_to_cs = f16_dbam_to_chip_select,
  1477. .read_dct_pci_cfg = f10_read_dct_pci_cfg,
  1478. }
  1479. },
  1480. };
  1481. /*
  1482. * These are tables of eigenvectors (one per line) which can be used for the
  1483. * construction of the syndrome tables. The modified syndrome search algorithm
  1484. * uses those to find the symbol in error and thus the DIMM.
  1485. *
  1486. * Algorithm courtesy of Ross LaFetra from AMD.
  1487. */
  1488. static const u16 x4_vectors[] = {
  1489. 0x2f57, 0x1afe, 0x66cc, 0xdd88,
  1490. 0x11eb, 0x3396, 0x7f4c, 0xeac8,
  1491. 0x0001, 0x0002, 0x0004, 0x0008,
  1492. 0x1013, 0x3032, 0x4044, 0x8088,
  1493. 0x106b, 0x30d6, 0x70fc, 0xe0a8,
  1494. 0x4857, 0xc4fe, 0x13cc, 0x3288,
  1495. 0x1ac5, 0x2f4a, 0x5394, 0xa1e8,
  1496. 0x1f39, 0x251e, 0xbd6c, 0x6bd8,
  1497. 0x15c1, 0x2a42, 0x89ac, 0x4758,
  1498. 0x2b03, 0x1602, 0x4f0c, 0xca08,
  1499. 0x1f07, 0x3a0e, 0x6b04, 0xbd08,
  1500. 0x8ba7, 0x465e, 0x244c, 0x1cc8,
  1501. 0x2b87, 0x164e, 0x642c, 0xdc18,
  1502. 0x40b9, 0x80de, 0x1094, 0x20e8,
  1503. 0x27db, 0x1eb6, 0x9dac, 0x7b58,
  1504. 0x11c1, 0x2242, 0x84ac, 0x4c58,
  1505. 0x1be5, 0x2d7a, 0x5e34, 0xa718,
  1506. 0x4b39, 0x8d1e, 0x14b4, 0x28d8,
  1507. 0x4c97, 0xc87e, 0x11fc, 0x33a8,
  1508. 0x8e97, 0x497e, 0x2ffc, 0x1aa8,
  1509. 0x16b3, 0x3d62, 0x4f34, 0x8518,
  1510. 0x1e2f, 0x391a, 0x5cac, 0xf858,
  1511. 0x1d9f, 0x3b7a, 0x572c, 0xfe18,
  1512. 0x15f5, 0x2a5a, 0x5264, 0xa3b8,
  1513. 0x1dbb, 0x3b66, 0x715c, 0xe3f8,
  1514. 0x4397, 0xc27e, 0x17fc, 0x3ea8,
  1515. 0x1617, 0x3d3e, 0x6464, 0xb8b8,
  1516. 0x23ff, 0x12aa, 0xab6c, 0x56d8,
  1517. 0x2dfb, 0x1ba6, 0x913c, 0x7328,
  1518. 0x185d, 0x2ca6, 0x7914, 0x9e28,
  1519. 0x171b, 0x3e36, 0x7d7c, 0xebe8,
  1520. 0x4199, 0x82ee, 0x19f4, 0x2e58,
  1521. 0x4807, 0xc40e, 0x130c, 0x3208,
  1522. 0x1905, 0x2e0a, 0x5804, 0xac08,
  1523. 0x213f, 0x132a, 0xadfc, 0x5ba8,
  1524. 0x19a9, 0x2efe, 0xb5cc, 0x6f88,
  1525. };
  1526. static const u16 x8_vectors[] = {
  1527. 0x0145, 0x028a, 0x2374, 0x43c8, 0xa1f0, 0x0520, 0x0a40, 0x1480,
  1528. 0x0211, 0x0422, 0x0844, 0x1088, 0x01b0, 0x44e0, 0x23c0, 0xed80,
  1529. 0x1011, 0x0116, 0x022c, 0x0458, 0x08b0, 0x8c60, 0x2740, 0x4e80,
  1530. 0x0411, 0x0822, 0x1044, 0x0158, 0x02b0, 0x2360, 0x46c0, 0xab80,
  1531. 0x0811, 0x1022, 0x012c, 0x0258, 0x04b0, 0x4660, 0x8cc0, 0x2780,
  1532. 0x2071, 0x40e2, 0xa0c4, 0x0108, 0x0210, 0x0420, 0x0840, 0x1080,
  1533. 0x4071, 0x80e2, 0x0104, 0x0208, 0x0410, 0x0820, 0x1040, 0x2080,
  1534. 0x8071, 0x0102, 0x0204, 0x0408, 0x0810, 0x1020, 0x2040, 0x4080,
  1535. 0x019d, 0x03d6, 0x136c, 0x2198, 0x50b0, 0xb2e0, 0x0740, 0x0e80,
  1536. 0x0189, 0x03ea, 0x072c, 0x0e58, 0x1cb0, 0x56e0, 0x37c0, 0xf580,
  1537. 0x01fd, 0x0376, 0x06ec, 0x0bb8, 0x1110, 0x2220, 0x4440, 0x8880,
  1538. 0x0163, 0x02c6, 0x1104, 0x0758, 0x0eb0, 0x2be0, 0x6140, 0xc280,
  1539. 0x02fd, 0x01c6, 0x0b5c, 0x1108, 0x07b0, 0x25a0, 0x8840, 0x6180,
  1540. 0x0801, 0x012e, 0x025c, 0x04b8, 0x1370, 0x26e0, 0x57c0, 0xb580,
  1541. 0x0401, 0x0802, 0x015c, 0x02b8, 0x22b0, 0x13e0, 0x7140, 0xe280,
  1542. 0x0201, 0x0402, 0x0804, 0x01b8, 0x11b0, 0x31a0, 0x8040, 0x7180,
  1543. 0x0101, 0x0202, 0x0404, 0x0808, 0x1010, 0x2020, 0x4040, 0x8080,
  1544. 0x0001, 0x0002, 0x0004, 0x0008, 0x0010, 0x0020, 0x0040, 0x0080,
  1545. 0x0100, 0x0200, 0x0400, 0x0800, 0x1000, 0x2000, 0x4000, 0x8000,
  1546. };
  1547. static int decode_syndrome(u16 syndrome, const u16 *vectors, unsigned num_vecs,
  1548. unsigned v_dim)
  1549. {
  1550. unsigned int i, err_sym;
  1551. for (err_sym = 0; err_sym < num_vecs / v_dim; err_sym++) {
  1552. u16 s = syndrome;
  1553. unsigned v_idx = err_sym * v_dim;
  1554. unsigned v_end = (err_sym + 1) * v_dim;
  1555. /* walk over all 16 bits of the syndrome */
  1556. for (i = 1; i < (1U << 16); i <<= 1) {
  1557. /* if bit is set in that eigenvector... */
  1558. if (v_idx < v_end && vectors[v_idx] & i) {
  1559. u16 ev_comp = vectors[v_idx++];
  1560. /* ... and bit set in the modified syndrome, */
  1561. if (s & i) {
  1562. /* remove it. */
  1563. s ^= ev_comp;
  1564. if (!s)
  1565. return err_sym;
  1566. }
  1567. } else if (s & i)
  1568. /* can't get to zero, move to next symbol */
  1569. break;
  1570. }
  1571. }
  1572. edac_dbg(0, "syndrome(%x) not found\n", syndrome);
  1573. return -1;
  1574. }
  1575. static int map_err_sym_to_channel(int err_sym, int sym_size)
  1576. {
  1577. if (sym_size == 4)
  1578. switch (err_sym) {
  1579. case 0x20:
  1580. case 0x21:
  1581. return 0;
  1582. break;
  1583. case 0x22:
  1584. case 0x23:
  1585. return 1;
  1586. break;
  1587. default:
  1588. return err_sym >> 4;
  1589. break;
  1590. }
  1591. /* x8 symbols */
  1592. else
  1593. switch (err_sym) {
  1594. /* imaginary bits not in a DIMM */
  1595. case 0x10:
  1596. WARN(1, KERN_ERR "Invalid error symbol: 0x%x\n",
  1597. err_sym);
  1598. return -1;
  1599. break;
  1600. case 0x11:
  1601. return 0;
  1602. break;
  1603. case 0x12:
  1604. return 1;
  1605. break;
  1606. default:
  1607. return err_sym >> 3;
  1608. break;
  1609. }
  1610. return -1;
  1611. }
  1612. static int get_channel_from_ecc_syndrome(struct mem_ctl_info *mci, u16 syndrome)
  1613. {
  1614. struct amd64_pvt *pvt = mci->pvt_info;
  1615. int err_sym = -1;
  1616. if (pvt->ecc_sym_sz == 8)
  1617. err_sym = decode_syndrome(syndrome, x8_vectors,
  1618. ARRAY_SIZE(x8_vectors),
  1619. pvt->ecc_sym_sz);
  1620. else if (pvt->ecc_sym_sz == 4)
  1621. err_sym = decode_syndrome(syndrome, x4_vectors,
  1622. ARRAY_SIZE(x4_vectors),
  1623. pvt->ecc_sym_sz);
  1624. else {
  1625. amd64_warn("Illegal syndrome type: %u\n", pvt->ecc_sym_sz);
  1626. return err_sym;
  1627. }
  1628. return map_err_sym_to_channel(err_sym, pvt->ecc_sym_sz);
  1629. }
  1630. static void __log_bus_error(struct mem_ctl_info *mci, struct err_info *err,
  1631. u8 ecc_type)
  1632. {
  1633. enum hw_event_mc_err_type err_type;
  1634. const char *string;
  1635. if (ecc_type == 2)
  1636. err_type = HW_EVENT_ERR_CORRECTED;
  1637. else if (ecc_type == 1)
  1638. err_type = HW_EVENT_ERR_UNCORRECTED;
  1639. else {
  1640. WARN(1, "Something is rotten in the state of Denmark.\n");
  1641. return;
  1642. }
  1643. switch (err->err_code) {
  1644. case DECODE_OK:
  1645. string = "";
  1646. break;
  1647. case ERR_NODE:
  1648. string = "Failed to map error addr to a node";
  1649. break;
  1650. case ERR_CSROW:
  1651. string = "Failed to map error addr to a csrow";
  1652. break;
  1653. case ERR_CHANNEL:
  1654. string = "unknown syndrome - possible error reporting race";
  1655. break;
  1656. default:
  1657. string = "WTF error";
  1658. break;
  1659. }
  1660. edac_mc_handle_error(err_type, mci, 1,
  1661. err->page, err->offset, err->syndrome,
  1662. err->csrow, err->channel, -1,
  1663. string, "");
  1664. }
  1665. static inline void __amd64_decode_bus_error(struct mem_ctl_info *mci,
  1666. struct mce *m)
  1667. {
  1668. struct amd64_pvt *pvt = mci->pvt_info;
  1669. u8 ecc_type = (m->status >> 45) & 0x3;
  1670. u8 xec = XEC(m->status, 0x1f);
  1671. u16 ec = EC(m->status);
  1672. u64 sys_addr;
  1673. struct err_info err;
  1674. /* Bail out early if this was an 'observed' error */
  1675. if (PP(ec) == NBSL_PP_OBS)
  1676. return;
  1677. /* Do only ECC errors */
  1678. if (xec && xec != F10_NBSL_EXT_ERR_ECC)
  1679. return;
  1680. memset(&err, 0, sizeof(err));
  1681. sys_addr = get_error_address(pvt, m);
  1682. if (ecc_type == 2)
  1683. err.syndrome = extract_syndrome(m->status);
  1684. pvt->ops->map_sysaddr_to_csrow(mci, sys_addr, &err);
  1685. __log_bus_error(mci, &err, ecc_type);
  1686. }
  1687. void amd64_decode_bus_error(int node_id, struct mce *m)
  1688. {
  1689. __amd64_decode_bus_error(mcis[node_id], m);
  1690. }
  1691. /*
  1692. * Use pvt->F2 which contains the F2 CPU PCI device to get the related
  1693. * F1 (AddrMap) and F3 (Misc) devices. Return negative value on error.
  1694. */
  1695. static int reserve_mc_sibling_devs(struct amd64_pvt *pvt, u16 f1_id, u16 f3_id)
  1696. {
  1697. /* Reserve the ADDRESS MAP Device */
  1698. pvt->F1 = pci_get_related_function(pvt->F2->vendor, f1_id, pvt->F2);
  1699. if (!pvt->F1) {
  1700. amd64_err("error address map device not found: "
  1701. "vendor %x device 0x%x (broken BIOS?)\n",
  1702. PCI_VENDOR_ID_AMD, f1_id);
  1703. return -ENODEV;
  1704. }
  1705. /* Reserve the MISC Device */
  1706. pvt->F3 = pci_get_related_function(pvt->F2->vendor, f3_id, pvt->F2);
  1707. if (!pvt->F3) {
  1708. pci_dev_put(pvt->F1);
  1709. pvt->F1 = NULL;
  1710. amd64_err("error F3 device not found: "
  1711. "vendor %x device 0x%x (broken BIOS?)\n",
  1712. PCI_VENDOR_ID_AMD, f3_id);
  1713. return -ENODEV;
  1714. }
  1715. edac_dbg(1, "F1: %s\n", pci_name(pvt->F1));
  1716. edac_dbg(1, "F2: %s\n", pci_name(pvt->F2));
  1717. edac_dbg(1, "F3: %s\n", pci_name(pvt->F3));
  1718. return 0;
  1719. }
  1720. static void free_mc_sibling_devs(struct amd64_pvt *pvt)
  1721. {
  1722. pci_dev_put(pvt->F1);
  1723. pci_dev_put(pvt->F3);
  1724. }
  1725. /*
  1726. * Retrieve the hardware registers of the memory controller (this includes the
  1727. * 'Address Map' and 'Misc' device regs)
  1728. */
  1729. static void read_mc_regs(struct amd64_pvt *pvt)
  1730. {
  1731. unsigned range;
  1732. u64 msr_val;
  1733. u32 tmp;
  1734. /*
  1735. * Retrieve TOP_MEM and TOP_MEM2; no masking off of reserved bits since
  1736. * those are Read-As-Zero
  1737. */
  1738. rdmsrl(MSR_K8_TOP_MEM1, pvt->top_mem);
  1739. edac_dbg(0, " TOP_MEM: 0x%016llx\n", pvt->top_mem);
  1740. /* check first whether TOP_MEM2 is enabled */
  1741. rdmsrl(MSR_K8_SYSCFG, msr_val);
  1742. if (msr_val & (1U << 21)) {
  1743. rdmsrl(MSR_K8_TOP_MEM2, pvt->top_mem2);
  1744. edac_dbg(0, " TOP_MEM2: 0x%016llx\n", pvt->top_mem2);
  1745. } else
  1746. edac_dbg(0, " TOP_MEM2 disabled\n");
  1747. amd64_read_pci_cfg(pvt->F3, NBCAP, &pvt->nbcap);
  1748. read_dram_ctl_register(pvt);
  1749. for (range = 0; range < DRAM_RANGES; range++) {
  1750. u8 rw;
  1751. /* read settings for this DRAM range */
  1752. read_dram_base_limit_regs(pvt, range);
  1753. rw = dram_rw(pvt, range);
  1754. if (!rw)
  1755. continue;
  1756. edac_dbg(1, " DRAM range[%d], base: 0x%016llx; limit: 0x%016llx\n",
  1757. range,
  1758. get_dram_base(pvt, range),
  1759. get_dram_limit(pvt, range));
  1760. edac_dbg(1, " IntlvEn=%s; Range access: %s%s IntlvSel=%d DstNode=%d\n",
  1761. dram_intlv_en(pvt, range) ? "Enabled" : "Disabled",
  1762. (rw & 0x1) ? "R" : "-",
  1763. (rw & 0x2) ? "W" : "-",
  1764. dram_intlv_sel(pvt, range),
  1765. dram_dst_node(pvt, range));
  1766. }
  1767. read_dct_base_mask(pvt);
  1768. amd64_read_pci_cfg(pvt->F1, DHAR, &pvt->dhar);
  1769. amd64_read_dct_pci_cfg(pvt, DBAM0, &pvt->dbam0);
  1770. amd64_read_pci_cfg(pvt->F3, F10_ONLINE_SPARE, &pvt->online_spare);
  1771. amd64_read_dct_pci_cfg(pvt, DCLR0, &pvt->dclr0);
  1772. amd64_read_dct_pci_cfg(pvt, DCHR0, &pvt->dchr0);
  1773. if (!dct_ganging_enabled(pvt)) {
  1774. amd64_read_dct_pci_cfg(pvt, DCLR1, &pvt->dclr1);
  1775. amd64_read_dct_pci_cfg(pvt, DCHR1, &pvt->dchr1);
  1776. }
  1777. pvt->ecc_sym_sz = 4;
  1778. if (pvt->fam >= 0x10) {
  1779. amd64_read_pci_cfg(pvt->F3, EXT_NB_MCA_CFG, &tmp);
  1780. if (pvt->fam != 0x16)
  1781. /* F16h has only DCT0 */
  1782. amd64_read_dct_pci_cfg(pvt, DBAM1, &pvt->dbam1);
  1783. /* F10h, revD and later can do x8 ECC too */
  1784. if ((pvt->fam > 0x10 || pvt->model > 7) && tmp & BIT(25))
  1785. pvt->ecc_sym_sz = 8;
  1786. }
  1787. dump_misc_regs(pvt);
  1788. }
  1789. /*
  1790. * NOTE: CPU Revision Dependent code
  1791. *
  1792. * Input:
  1793. * @csrow_nr ChipSelect Row Number (0..NUM_CHIPSELECTS-1)
  1794. * k8 private pointer to -->
  1795. * DRAM Bank Address mapping register
  1796. * node_id
  1797. * DCL register where dual_channel_active is
  1798. *
  1799. * The DBAM register consists of 4 sets of 4 bits each definitions:
  1800. *
  1801. * Bits: CSROWs
  1802. * 0-3 CSROWs 0 and 1
  1803. * 4-7 CSROWs 2 and 3
  1804. * 8-11 CSROWs 4 and 5
  1805. * 12-15 CSROWs 6 and 7
  1806. *
  1807. * Values range from: 0 to 15
  1808. * The meaning of the values depends on CPU revision and dual-channel state,
  1809. * see relevant BKDG more info.
  1810. *
  1811. * The memory controller provides for total of only 8 CSROWs in its current
  1812. * architecture. Each "pair" of CSROWs normally represents just one DIMM in
  1813. * single channel or two (2) DIMMs in dual channel mode.
  1814. *
  1815. * The following code logic collapses the various tables for CSROW based on CPU
  1816. * revision.
  1817. *
  1818. * Returns:
  1819. * The number of PAGE_SIZE pages on the specified CSROW number it
  1820. * encompasses
  1821. *
  1822. */
  1823. static u32 amd64_csrow_nr_pages(struct amd64_pvt *pvt, u8 dct, int csrow_nr)
  1824. {
  1825. u32 cs_mode, nr_pages;
  1826. u32 dbam = dct ? pvt->dbam1 : pvt->dbam0;
  1827. /*
  1828. * The math on this doesn't look right on the surface because x/2*4 can
  1829. * be simplified to x*2 but this expression makes use of the fact that
  1830. * it is integral math where 1/2=0. This intermediate value becomes the
  1831. * number of bits to shift the DBAM register to extract the proper CSROW
  1832. * field.
  1833. */
  1834. cs_mode = DBAM_DIMM(csrow_nr / 2, dbam);
  1835. nr_pages = pvt->ops->dbam_to_cs(pvt, dct, cs_mode) << (20 - PAGE_SHIFT);
  1836. edac_dbg(0, "csrow: %d, channel: %d, DBAM idx: %d\n",
  1837. csrow_nr, dct, cs_mode);
  1838. edac_dbg(0, "nr_pages/channel: %u\n", nr_pages);
  1839. return nr_pages;
  1840. }
  1841. /*
  1842. * Initialize the array of csrow attribute instances, based on the values
  1843. * from pci config hardware registers.
  1844. */
  1845. static int init_csrows(struct mem_ctl_info *mci)
  1846. {
  1847. struct amd64_pvt *pvt = mci->pvt_info;
  1848. struct csrow_info *csrow;
  1849. struct dimm_info *dimm;
  1850. enum edac_type edac_mode;
  1851. enum mem_type mtype;
  1852. int i, j, empty = 1;
  1853. int nr_pages = 0;
  1854. u32 val;
  1855. amd64_read_pci_cfg(pvt->F3, NBCFG, &val);
  1856. pvt->nbcfg = val;
  1857. edac_dbg(0, "node %d, NBCFG=0x%08x[ChipKillEccCap: %d|DramEccEn: %d]\n",
  1858. pvt->mc_node_id, val,
  1859. !!(val & NBCFG_CHIPKILL), !!(val & NBCFG_ECC_ENABLE));
  1860. /*
  1861. * We iterate over DCT0 here but we look at DCT1 in parallel, if needed.
  1862. */
  1863. for_each_chip_select(i, 0, pvt) {
  1864. bool row_dct0 = !!csrow_enabled(i, 0, pvt);
  1865. bool row_dct1 = false;
  1866. if (pvt->fam != 0xf)
  1867. row_dct1 = !!csrow_enabled(i, 1, pvt);
  1868. if (!row_dct0 && !row_dct1)
  1869. continue;
  1870. csrow = mci->csrows[i];
  1871. empty = 0;
  1872. edac_dbg(1, "MC node: %d, csrow: %d\n",
  1873. pvt->mc_node_id, i);
  1874. if (row_dct0) {
  1875. nr_pages = amd64_csrow_nr_pages(pvt, 0, i);
  1876. csrow->channels[0]->dimm->nr_pages = nr_pages;
  1877. }
  1878. /* K8 has only one DCT */
  1879. if (pvt->fam != 0xf && row_dct1) {
  1880. int row_dct1_pages = amd64_csrow_nr_pages(pvt, 1, i);
  1881. csrow->channels[1]->dimm->nr_pages = row_dct1_pages;
  1882. nr_pages += row_dct1_pages;
  1883. }
  1884. mtype = amd64_determine_memory_type(pvt, i);
  1885. edac_dbg(1, "Total csrow%d pages: %u\n", i, nr_pages);
  1886. /*
  1887. * determine whether CHIPKILL or JUST ECC or NO ECC is operating
  1888. */
  1889. if (pvt->nbcfg & NBCFG_ECC_ENABLE)
  1890. edac_mode = (pvt->nbcfg & NBCFG_CHIPKILL) ?
  1891. EDAC_S4ECD4ED : EDAC_SECDED;
  1892. else
  1893. edac_mode = EDAC_NONE;
  1894. for (j = 0; j < pvt->channel_count; j++) {
  1895. dimm = csrow->channels[j]->dimm;
  1896. dimm->mtype = mtype;
  1897. dimm->edac_mode = edac_mode;
  1898. }
  1899. }
  1900. return empty;
  1901. }
  1902. /* get all cores on this DCT */
  1903. static void get_cpus_on_this_dct_cpumask(struct cpumask *mask, u16 nid)
  1904. {
  1905. int cpu;
  1906. for_each_online_cpu(cpu)
  1907. if (amd_get_nb_id(cpu) == nid)
  1908. cpumask_set_cpu(cpu, mask);
  1909. }
  1910. /* check MCG_CTL on all the cpus on this node */
  1911. static bool amd64_nb_mce_bank_enabled_on_node(u16 nid)
  1912. {
  1913. cpumask_var_t mask;
  1914. int cpu, nbe;
  1915. bool ret = false;
  1916. if (!zalloc_cpumask_var(&mask, GFP_KERNEL)) {
  1917. amd64_warn("%s: Error allocating mask\n", __func__);
  1918. return false;
  1919. }
  1920. get_cpus_on_this_dct_cpumask(mask, nid);
  1921. rdmsr_on_cpus(mask, MSR_IA32_MCG_CTL, msrs);
  1922. for_each_cpu(cpu, mask) {
  1923. struct msr *reg = per_cpu_ptr(msrs, cpu);
  1924. nbe = reg->l & MSR_MCGCTL_NBE;
  1925. edac_dbg(0, "core: %u, MCG_CTL: 0x%llx, NB MSR is %s\n",
  1926. cpu, reg->q,
  1927. (nbe ? "enabled" : "disabled"));
  1928. if (!nbe)
  1929. goto out;
  1930. }
  1931. ret = true;
  1932. out:
  1933. free_cpumask_var(mask);
  1934. return ret;
  1935. }
  1936. static int toggle_ecc_err_reporting(struct ecc_settings *s, u16 nid, bool on)
  1937. {
  1938. cpumask_var_t cmask;
  1939. int cpu;
  1940. if (!zalloc_cpumask_var(&cmask, GFP_KERNEL)) {
  1941. amd64_warn("%s: error allocating mask\n", __func__);
  1942. return false;
  1943. }
  1944. get_cpus_on_this_dct_cpumask(cmask, nid);
  1945. rdmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
  1946. for_each_cpu(cpu, cmask) {
  1947. struct msr *reg = per_cpu_ptr(msrs, cpu);
  1948. if (on) {
  1949. if (reg->l & MSR_MCGCTL_NBE)
  1950. s->flags.nb_mce_enable = 1;
  1951. reg->l |= MSR_MCGCTL_NBE;
  1952. } else {
  1953. /*
  1954. * Turn off NB MCE reporting only when it was off before
  1955. */
  1956. if (!s->flags.nb_mce_enable)
  1957. reg->l &= ~MSR_MCGCTL_NBE;
  1958. }
  1959. }
  1960. wrmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
  1961. free_cpumask_var(cmask);
  1962. return 0;
  1963. }
  1964. static bool enable_ecc_error_reporting(struct ecc_settings *s, u16 nid,
  1965. struct pci_dev *F3)
  1966. {
  1967. bool ret = true;
  1968. u32 value, mask = 0x3; /* UECC/CECC enable */
  1969. if (toggle_ecc_err_reporting(s, nid, ON)) {
  1970. amd64_warn("Error enabling ECC reporting over MCGCTL!\n");
  1971. return false;
  1972. }
  1973. amd64_read_pci_cfg(F3, NBCTL, &value);
  1974. s->old_nbctl = value & mask;
  1975. s->nbctl_valid = true;
  1976. value |= mask;
  1977. amd64_write_pci_cfg(F3, NBCTL, value);
  1978. amd64_read_pci_cfg(F3, NBCFG, &value);
  1979. edac_dbg(0, "1: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
  1980. nid, value, !!(value & NBCFG_ECC_ENABLE));
  1981. if (!(value & NBCFG_ECC_ENABLE)) {
  1982. amd64_warn("DRAM ECC disabled on this node, enabling...\n");
  1983. s->flags.nb_ecc_prev = 0;
  1984. /* Attempt to turn on DRAM ECC Enable */
  1985. value |= NBCFG_ECC_ENABLE;
  1986. amd64_write_pci_cfg(F3, NBCFG, value);
  1987. amd64_read_pci_cfg(F3, NBCFG, &value);
  1988. if (!(value & NBCFG_ECC_ENABLE)) {
  1989. amd64_warn("Hardware rejected DRAM ECC enable,"
  1990. "check memory DIMM configuration.\n");
  1991. ret = false;
  1992. } else {
  1993. amd64_info("Hardware accepted DRAM ECC Enable\n");
  1994. }
  1995. } else {
  1996. s->flags.nb_ecc_prev = 1;
  1997. }
  1998. edac_dbg(0, "2: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
  1999. nid, value, !!(value & NBCFG_ECC_ENABLE));
  2000. return ret;
  2001. }
  2002. static void restore_ecc_error_reporting(struct ecc_settings *s, u16 nid,
  2003. struct pci_dev *F3)
  2004. {
  2005. u32 value, mask = 0x3; /* UECC/CECC enable */
  2006. if (!s->nbctl_valid)
  2007. return;
  2008. amd64_read_pci_cfg(F3, NBCTL, &value);
  2009. value &= ~mask;
  2010. value |= s->old_nbctl;
  2011. amd64_write_pci_cfg(F3, NBCTL, value);
  2012. /* restore previous BIOS DRAM ECC "off" setting we force-enabled */
  2013. if (!s->flags.nb_ecc_prev) {
  2014. amd64_read_pci_cfg(F3, NBCFG, &value);
  2015. value &= ~NBCFG_ECC_ENABLE;
  2016. amd64_write_pci_cfg(F3, NBCFG, value);
  2017. }
  2018. /* restore the NB Enable MCGCTL bit */
  2019. if (toggle_ecc_err_reporting(s, nid, OFF))
  2020. amd64_warn("Error restoring NB MCGCTL settings!\n");
  2021. }
  2022. /*
  2023. * EDAC requires that the BIOS have ECC enabled before
  2024. * taking over the processing of ECC errors. A command line
  2025. * option allows to force-enable hardware ECC later in
  2026. * enable_ecc_error_reporting().
  2027. */
  2028. static const char *ecc_msg =
  2029. "ECC disabled in the BIOS or no ECC capability, module will not load.\n"
  2030. " Either enable ECC checking or force module loading by setting "
  2031. "'ecc_enable_override'.\n"
  2032. " (Note that use of the override may cause unknown side effects.)\n";
  2033. static bool ecc_enabled(struct pci_dev *F3, u16 nid)
  2034. {
  2035. u32 value;
  2036. u8 ecc_en = 0;
  2037. bool nb_mce_en = false;
  2038. amd64_read_pci_cfg(F3, NBCFG, &value);
  2039. ecc_en = !!(value & NBCFG_ECC_ENABLE);
  2040. amd64_info("DRAM ECC %s.\n", (ecc_en ? "enabled" : "disabled"));
  2041. nb_mce_en = amd64_nb_mce_bank_enabled_on_node(nid);
  2042. if (!nb_mce_en)
  2043. amd64_notice("NB MCE bank disabled, set MSR "
  2044. "0x%08x[4] on node %d to enable.\n",
  2045. MSR_IA32_MCG_CTL, nid);
  2046. if (!ecc_en || !nb_mce_en) {
  2047. amd64_notice("%s", ecc_msg);
  2048. return false;
  2049. }
  2050. return true;
  2051. }
  2052. static int set_mc_sysfs_attrs(struct mem_ctl_info *mci)
  2053. {
  2054. struct amd64_pvt *pvt = mci->pvt_info;
  2055. int rc;
  2056. rc = amd64_create_sysfs_dbg_files(mci);
  2057. if (rc < 0)
  2058. return rc;
  2059. if (pvt->fam >= 0x10) {
  2060. rc = amd64_create_sysfs_inject_files(mci);
  2061. if (rc < 0)
  2062. return rc;
  2063. }
  2064. return 0;
  2065. }
  2066. static void del_mc_sysfs_attrs(struct mem_ctl_info *mci)
  2067. {
  2068. struct amd64_pvt *pvt = mci->pvt_info;
  2069. amd64_remove_sysfs_dbg_files(mci);
  2070. if (pvt->fam >= 0x10)
  2071. amd64_remove_sysfs_inject_files(mci);
  2072. }
  2073. static void setup_mci_misc_attrs(struct mem_ctl_info *mci,
  2074. struct amd64_family_type *fam)
  2075. {
  2076. struct amd64_pvt *pvt = mci->pvt_info;
  2077. mci->mtype_cap = MEM_FLAG_DDR2 | MEM_FLAG_RDDR2;
  2078. mci->edac_ctl_cap = EDAC_FLAG_NONE;
  2079. if (pvt->nbcap & NBCAP_SECDED)
  2080. mci->edac_ctl_cap |= EDAC_FLAG_SECDED;
  2081. if (pvt->nbcap & NBCAP_CHIPKILL)
  2082. mci->edac_ctl_cap |= EDAC_FLAG_S4ECD4ED;
  2083. mci->edac_cap = amd64_determine_edac_cap(pvt);
  2084. mci->mod_name = EDAC_MOD_STR;
  2085. mci->mod_ver = EDAC_AMD64_VERSION;
  2086. mci->ctl_name = fam->ctl_name;
  2087. mci->dev_name = pci_name(pvt->F2);
  2088. mci->ctl_page_to_phys = NULL;
  2089. /* memory scrubber interface */
  2090. mci->set_sdram_scrub_rate = amd64_set_scrub_rate;
  2091. mci->get_sdram_scrub_rate = amd64_get_scrub_rate;
  2092. }
  2093. /*
  2094. * returns a pointer to the family descriptor on success, NULL otherwise.
  2095. */
  2096. static struct amd64_family_type *amd64_per_family_init(struct amd64_pvt *pvt)
  2097. {
  2098. struct amd64_family_type *fam_type = NULL;
  2099. pvt->ext_model = boot_cpu_data.x86_model >> 4;
  2100. pvt->stepping = boot_cpu_data.x86_mask;
  2101. pvt->model = boot_cpu_data.x86_model;
  2102. pvt->fam = boot_cpu_data.x86;
  2103. switch (pvt->fam) {
  2104. case 0xf:
  2105. fam_type = &amd64_family_types[K8_CPUS];
  2106. pvt->ops = &amd64_family_types[K8_CPUS].ops;
  2107. break;
  2108. case 0x10:
  2109. fam_type = &amd64_family_types[F10_CPUS];
  2110. pvt->ops = &amd64_family_types[F10_CPUS].ops;
  2111. break;
  2112. case 0x15:
  2113. if (pvt->model == 0x30) {
  2114. fam_type = &amd64_family_types[F15_M30H_CPUS];
  2115. pvt->ops = &amd64_family_types[F15_M30H_CPUS].ops;
  2116. break;
  2117. }
  2118. fam_type = &amd64_family_types[F15_CPUS];
  2119. pvt->ops = &amd64_family_types[F15_CPUS].ops;
  2120. break;
  2121. case 0x16:
  2122. fam_type = &amd64_family_types[F16_CPUS];
  2123. pvt->ops = &amd64_family_types[F16_CPUS].ops;
  2124. break;
  2125. default:
  2126. amd64_err("Unsupported family!\n");
  2127. return NULL;
  2128. }
  2129. amd64_info("%s %sdetected (node %d).\n", fam_type->ctl_name,
  2130. (pvt->fam == 0xf ?
  2131. (pvt->ext_model >= K8_REV_F ? "revF or later "
  2132. : "revE or earlier ")
  2133. : ""), pvt->mc_node_id);
  2134. return fam_type;
  2135. }
  2136. static int amd64_init_one_instance(struct pci_dev *F2)
  2137. {
  2138. struct amd64_pvt *pvt = NULL;
  2139. struct amd64_family_type *fam_type = NULL;
  2140. struct mem_ctl_info *mci = NULL;
  2141. struct edac_mc_layer layers[2];
  2142. int err = 0, ret;
  2143. u16 nid = amd_get_node_id(F2);
  2144. ret = -ENOMEM;
  2145. pvt = kzalloc(sizeof(struct amd64_pvt), GFP_KERNEL);
  2146. if (!pvt)
  2147. goto err_ret;
  2148. pvt->mc_node_id = nid;
  2149. pvt->F2 = F2;
  2150. ret = -EINVAL;
  2151. fam_type = amd64_per_family_init(pvt);
  2152. if (!fam_type)
  2153. goto err_free;
  2154. ret = -ENODEV;
  2155. err = reserve_mc_sibling_devs(pvt, fam_type->f1_id, fam_type->f3_id);
  2156. if (err)
  2157. goto err_free;
  2158. read_mc_regs(pvt);
  2159. /*
  2160. * We need to determine how many memory channels there are. Then use
  2161. * that information for calculating the size of the dynamic instance
  2162. * tables in the 'mci' structure.
  2163. */
  2164. ret = -EINVAL;
  2165. pvt->channel_count = pvt->ops->early_channel_count(pvt);
  2166. if (pvt->channel_count < 0)
  2167. goto err_siblings;
  2168. ret = -ENOMEM;
  2169. layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
  2170. layers[0].size = pvt->csels[0].b_cnt;
  2171. layers[0].is_virt_csrow = true;
  2172. layers[1].type = EDAC_MC_LAYER_CHANNEL;
  2173. /*
  2174. * Always allocate two channels since we can have setups with DIMMs on
  2175. * only one channel. Also, this simplifies handling later for the price
  2176. * of a couple of KBs tops.
  2177. */
  2178. layers[1].size = 2;
  2179. layers[1].is_virt_csrow = false;
  2180. mci = edac_mc_alloc(nid, ARRAY_SIZE(layers), layers, 0);
  2181. if (!mci)
  2182. goto err_siblings;
  2183. mci->pvt_info = pvt;
  2184. mci->pdev = &pvt->F2->dev;
  2185. setup_mci_misc_attrs(mci, fam_type);
  2186. if (init_csrows(mci))
  2187. mci->edac_cap = EDAC_FLAG_NONE;
  2188. ret = -ENODEV;
  2189. if (edac_mc_add_mc(mci)) {
  2190. edac_dbg(1, "failed edac_mc_add_mc()\n");
  2191. goto err_add_mc;
  2192. }
  2193. if (set_mc_sysfs_attrs(mci)) {
  2194. edac_dbg(1, "failed edac_mc_add_mc()\n");
  2195. goto err_add_sysfs;
  2196. }
  2197. /* register stuff with EDAC MCE */
  2198. if (report_gart_errors)
  2199. amd_report_gart_errors(true);
  2200. amd_register_ecc_decoder(amd64_decode_bus_error);
  2201. mcis[nid] = mci;
  2202. atomic_inc(&drv_instances);
  2203. return 0;
  2204. err_add_sysfs:
  2205. edac_mc_del_mc(mci->pdev);
  2206. err_add_mc:
  2207. edac_mc_free(mci);
  2208. err_siblings:
  2209. free_mc_sibling_devs(pvt);
  2210. err_free:
  2211. kfree(pvt);
  2212. err_ret:
  2213. return ret;
  2214. }
  2215. static int amd64_probe_one_instance(struct pci_dev *pdev,
  2216. const struct pci_device_id *mc_type)
  2217. {
  2218. u16 nid = amd_get_node_id(pdev);
  2219. struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
  2220. struct ecc_settings *s;
  2221. int ret = 0;
  2222. ret = pci_enable_device(pdev);
  2223. if (ret < 0) {
  2224. edac_dbg(0, "ret=%d\n", ret);
  2225. return -EIO;
  2226. }
  2227. ret = -ENOMEM;
  2228. s = kzalloc(sizeof(struct ecc_settings), GFP_KERNEL);
  2229. if (!s)
  2230. goto err_out;
  2231. ecc_stngs[nid] = s;
  2232. if (!ecc_enabled(F3, nid)) {
  2233. ret = -ENODEV;
  2234. if (!ecc_enable_override)
  2235. goto err_enable;
  2236. amd64_warn("Forcing ECC on!\n");
  2237. if (!enable_ecc_error_reporting(s, nid, F3))
  2238. goto err_enable;
  2239. }
  2240. ret = amd64_init_one_instance(pdev);
  2241. if (ret < 0) {
  2242. amd64_err("Error probing instance: %d\n", nid);
  2243. restore_ecc_error_reporting(s, nid, F3);
  2244. }
  2245. return ret;
  2246. err_enable:
  2247. kfree(s);
  2248. ecc_stngs[nid] = NULL;
  2249. err_out:
  2250. return ret;
  2251. }
  2252. static void amd64_remove_one_instance(struct pci_dev *pdev)
  2253. {
  2254. struct mem_ctl_info *mci;
  2255. struct amd64_pvt *pvt;
  2256. u16 nid = amd_get_node_id(pdev);
  2257. struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
  2258. struct ecc_settings *s = ecc_stngs[nid];
  2259. mci = find_mci_by_dev(&pdev->dev);
  2260. WARN_ON(!mci);
  2261. del_mc_sysfs_attrs(mci);
  2262. /* Remove from EDAC CORE tracking list */
  2263. mci = edac_mc_del_mc(&pdev->dev);
  2264. if (!mci)
  2265. return;
  2266. pvt = mci->pvt_info;
  2267. restore_ecc_error_reporting(s, nid, F3);
  2268. free_mc_sibling_devs(pvt);
  2269. /* unregister from EDAC MCE */
  2270. amd_report_gart_errors(false);
  2271. amd_unregister_ecc_decoder(amd64_decode_bus_error);
  2272. kfree(ecc_stngs[nid]);
  2273. ecc_stngs[nid] = NULL;
  2274. /* Free the EDAC CORE resources */
  2275. mci->pvt_info = NULL;
  2276. mcis[nid] = NULL;
  2277. kfree(pvt);
  2278. edac_mc_free(mci);
  2279. }
  2280. /*
  2281. * This table is part of the interface for loading drivers for PCI devices. The
  2282. * PCI core identifies what devices are on a system during boot, and then
  2283. * inquiry this table to see if this driver is for a given device found.
  2284. */
  2285. static DEFINE_PCI_DEVICE_TABLE(amd64_pci_table) = {
  2286. {
  2287. .vendor = PCI_VENDOR_ID_AMD,
  2288. .device = PCI_DEVICE_ID_AMD_K8_NB_MEMCTL,
  2289. .subvendor = PCI_ANY_ID,
  2290. .subdevice = PCI_ANY_ID,
  2291. .class = 0,
  2292. .class_mask = 0,
  2293. },
  2294. {
  2295. .vendor = PCI_VENDOR_ID_AMD,
  2296. .device = PCI_DEVICE_ID_AMD_10H_NB_DRAM,
  2297. .subvendor = PCI_ANY_ID,
  2298. .subdevice = PCI_ANY_ID,
  2299. .class = 0,
  2300. .class_mask = 0,
  2301. },
  2302. {
  2303. .vendor = PCI_VENDOR_ID_AMD,
  2304. .device = PCI_DEVICE_ID_AMD_15H_NB_F2,
  2305. .subvendor = PCI_ANY_ID,
  2306. .subdevice = PCI_ANY_ID,
  2307. .class = 0,
  2308. .class_mask = 0,
  2309. },
  2310. {
  2311. .vendor = PCI_VENDOR_ID_AMD,
  2312. .device = PCI_DEVICE_ID_AMD_15H_M30H_NB_F2,
  2313. .subvendor = PCI_ANY_ID,
  2314. .subdevice = PCI_ANY_ID,
  2315. .class = 0,
  2316. .class_mask = 0,
  2317. },
  2318. {
  2319. .vendor = PCI_VENDOR_ID_AMD,
  2320. .device = PCI_DEVICE_ID_AMD_16H_NB_F2,
  2321. .subvendor = PCI_ANY_ID,
  2322. .subdevice = PCI_ANY_ID,
  2323. .class = 0,
  2324. .class_mask = 0,
  2325. },
  2326. {0, }
  2327. };
  2328. MODULE_DEVICE_TABLE(pci, amd64_pci_table);
  2329. static struct pci_driver amd64_pci_driver = {
  2330. .name = EDAC_MOD_STR,
  2331. .probe = amd64_probe_one_instance,
  2332. .remove = amd64_remove_one_instance,
  2333. .id_table = amd64_pci_table,
  2334. };
  2335. static void setup_pci_device(void)
  2336. {
  2337. struct mem_ctl_info *mci;
  2338. struct amd64_pvt *pvt;
  2339. if (amd64_ctl_pci)
  2340. return;
  2341. mci = mcis[0];
  2342. if (mci) {
  2343. pvt = mci->pvt_info;
  2344. amd64_ctl_pci =
  2345. edac_pci_create_generic_ctl(&pvt->F2->dev, EDAC_MOD_STR);
  2346. if (!amd64_ctl_pci) {
  2347. pr_warning("%s(): Unable to create PCI control\n",
  2348. __func__);
  2349. pr_warning("%s(): PCI error report via EDAC not set\n",
  2350. __func__);
  2351. }
  2352. }
  2353. }
  2354. static int __init amd64_edac_init(void)
  2355. {
  2356. int err = -ENODEV;
  2357. printk(KERN_INFO "AMD64 EDAC driver v%s\n", EDAC_AMD64_VERSION);
  2358. opstate_init();
  2359. if (amd_cache_northbridges() < 0)
  2360. goto err_ret;
  2361. err = -ENOMEM;
  2362. mcis = kzalloc(amd_nb_num() * sizeof(mcis[0]), GFP_KERNEL);
  2363. ecc_stngs = kzalloc(amd_nb_num() * sizeof(ecc_stngs[0]), GFP_KERNEL);
  2364. if (!(mcis && ecc_stngs))
  2365. goto err_free;
  2366. msrs = msrs_alloc();
  2367. if (!msrs)
  2368. goto err_free;
  2369. err = pci_register_driver(&amd64_pci_driver);
  2370. if (err)
  2371. goto err_pci;
  2372. err = -ENODEV;
  2373. if (!atomic_read(&drv_instances))
  2374. goto err_no_instances;
  2375. setup_pci_device();
  2376. return 0;
  2377. err_no_instances:
  2378. pci_unregister_driver(&amd64_pci_driver);
  2379. err_pci:
  2380. msrs_free(msrs);
  2381. msrs = NULL;
  2382. err_free:
  2383. kfree(mcis);
  2384. mcis = NULL;
  2385. kfree(ecc_stngs);
  2386. ecc_stngs = NULL;
  2387. err_ret:
  2388. return err;
  2389. }
  2390. static void __exit amd64_edac_exit(void)
  2391. {
  2392. if (amd64_ctl_pci)
  2393. edac_pci_release_generic_ctl(amd64_ctl_pci);
  2394. pci_unregister_driver(&amd64_pci_driver);
  2395. kfree(ecc_stngs);
  2396. ecc_stngs = NULL;
  2397. kfree(mcis);
  2398. mcis = NULL;
  2399. msrs_free(msrs);
  2400. msrs = NULL;
  2401. }
  2402. module_init(amd64_edac_init);
  2403. module_exit(amd64_edac_exit);
  2404. MODULE_LICENSE("GPL");
  2405. MODULE_AUTHOR("SoftwareBitMaker: Doug Thompson, "
  2406. "Dave Peterson, Thayne Harbaugh");
  2407. MODULE_DESCRIPTION("MC support for AMD64 memory controllers - "
  2408. EDAC_AMD64_VERSION);
  2409. module_param(edac_op_state, int, 0444);
  2410. MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");