sudmac.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. /*
  2. * Renesas SUDMAC support
  3. *
  4. * Copyright (C) 2013 Renesas Solutions Corp.
  5. *
  6. * based on drivers/dma/sh/shdma.c:
  7. * Copyright (C) 2011-2012 Guennadi Liakhovetski <g.liakhovetski@gmx.de>
  8. * Copyright (C) 2009 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
  9. * Copyright (C) 2009 Renesas Solutions, Inc. All rights reserved.
  10. * Copyright (C) 2007 Freescale Semiconductor, Inc. All rights reserved.
  11. *
  12. * This is free software; you can redistribute it and/or modify
  13. * it under the terms of version 2 of the GNU General Public License as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/slab.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/dmaengine.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/sudmac.h>
  23. struct sudmac_chan {
  24. struct shdma_chan shdma_chan;
  25. void __iomem *base;
  26. char dev_id[16]; /* unique name per DMAC of channel */
  27. u32 offset; /* for CFG, BA, BBC, CA, CBC, DEN */
  28. u32 cfg;
  29. u32 dint_end_bit;
  30. };
  31. struct sudmac_device {
  32. struct shdma_dev shdma_dev;
  33. struct sudmac_pdata *pdata;
  34. void __iomem *chan_reg;
  35. };
  36. struct sudmac_regs {
  37. u32 base_addr;
  38. u32 base_byte_count;
  39. };
  40. struct sudmac_desc {
  41. struct sudmac_regs hw;
  42. struct shdma_desc shdma_desc;
  43. };
  44. #define to_chan(schan) container_of(schan, struct sudmac_chan, shdma_chan)
  45. #define to_desc(sdesc) container_of(sdesc, struct sudmac_desc, shdma_desc)
  46. #define to_sdev(sc) container_of(sc->shdma_chan.dma_chan.device, \
  47. struct sudmac_device, shdma_dev.dma_dev)
  48. /* SUDMAC register */
  49. #define SUDMAC_CH0CFG 0x00
  50. #define SUDMAC_CH0BA 0x10
  51. #define SUDMAC_CH0BBC 0x18
  52. #define SUDMAC_CH0CA 0x20
  53. #define SUDMAC_CH0CBC 0x28
  54. #define SUDMAC_CH0DEN 0x30
  55. #define SUDMAC_DSTSCLR 0x38
  56. #define SUDMAC_DBUFCTRL 0x3C
  57. #define SUDMAC_DINTCTRL 0x40
  58. #define SUDMAC_DINTSTS 0x44
  59. #define SUDMAC_DINTSTSCLR 0x48
  60. #define SUDMAC_CH0SHCTRL 0x50
  61. /* Definitions for the sudmac_channel.config */
  62. #define SUDMAC_SENDBUFM 0x1000 /* b12: Transmit Buffer Mode */
  63. #define SUDMAC_RCVENDM 0x0100 /* b8: Receive Data Transfer End Mode */
  64. #define SUDMAC_LBA_WAIT 0x0030 /* b5-4: Local Bus Access Wait */
  65. /* Definitions for the sudmac_channel.dint_end_bit */
  66. #define SUDMAC_CH1ENDE 0x0002 /* b1: Ch1 DMA Transfer End Int Enable */
  67. #define SUDMAC_CH0ENDE 0x0001 /* b0: Ch0 DMA Transfer End Int Enable */
  68. #define SUDMAC_DRV_NAME "sudmac"
  69. static void sudmac_writel(struct sudmac_chan *sc, u32 data, u32 reg)
  70. {
  71. iowrite32(data, sc->base + reg);
  72. }
  73. static u32 sudmac_readl(struct sudmac_chan *sc, u32 reg)
  74. {
  75. return ioread32(sc->base + reg);
  76. }
  77. static bool sudmac_is_busy(struct sudmac_chan *sc)
  78. {
  79. u32 den = sudmac_readl(sc, SUDMAC_CH0DEN + sc->offset);
  80. if (den)
  81. return true; /* working */
  82. return false; /* waiting */
  83. }
  84. static void sudmac_set_reg(struct sudmac_chan *sc, struct sudmac_regs *hw,
  85. struct shdma_desc *sdesc)
  86. {
  87. sudmac_writel(sc, sc->cfg, SUDMAC_CH0CFG + sc->offset);
  88. sudmac_writel(sc, hw->base_addr, SUDMAC_CH0BA + sc->offset);
  89. sudmac_writel(sc, hw->base_byte_count, SUDMAC_CH0BBC + sc->offset);
  90. }
  91. static void sudmac_start(struct sudmac_chan *sc)
  92. {
  93. u32 dintctrl = sudmac_readl(sc, SUDMAC_DINTCTRL);
  94. sudmac_writel(sc, dintctrl | sc->dint_end_bit, SUDMAC_DINTCTRL);
  95. sudmac_writel(sc, 1, SUDMAC_CH0DEN + sc->offset);
  96. }
  97. static void sudmac_start_xfer(struct shdma_chan *schan,
  98. struct shdma_desc *sdesc)
  99. {
  100. struct sudmac_chan *sc = to_chan(schan);
  101. struct sudmac_desc *sd = to_desc(sdesc);
  102. sudmac_set_reg(sc, &sd->hw, sdesc);
  103. sudmac_start(sc);
  104. }
  105. static bool sudmac_channel_busy(struct shdma_chan *schan)
  106. {
  107. struct sudmac_chan *sc = to_chan(schan);
  108. return sudmac_is_busy(sc);
  109. }
  110. static void sudmac_setup_xfer(struct shdma_chan *schan, int slave_id)
  111. {
  112. }
  113. static const struct sudmac_slave_config *sudmac_find_slave(
  114. struct sudmac_chan *sc, int slave_id)
  115. {
  116. struct sudmac_device *sdev = to_sdev(sc);
  117. struct sudmac_pdata *pdata = sdev->pdata;
  118. const struct sudmac_slave_config *cfg;
  119. int i;
  120. for (i = 0, cfg = pdata->slave; i < pdata->slave_num; i++, cfg++)
  121. if (cfg->slave_id == slave_id)
  122. return cfg;
  123. return NULL;
  124. }
  125. static int sudmac_set_slave(struct shdma_chan *schan, int slave_id,
  126. dma_addr_t slave_addr, bool try)
  127. {
  128. struct sudmac_chan *sc = to_chan(schan);
  129. const struct sudmac_slave_config *cfg = sudmac_find_slave(sc, slave_id);
  130. if (!cfg)
  131. return -ENODEV;
  132. return 0;
  133. }
  134. static inline void sudmac_dma_halt(struct sudmac_chan *sc)
  135. {
  136. u32 dintctrl = sudmac_readl(sc, SUDMAC_DINTCTRL);
  137. sudmac_writel(sc, 0, SUDMAC_CH0DEN + sc->offset);
  138. sudmac_writel(sc, dintctrl & ~sc->dint_end_bit, SUDMAC_DINTCTRL);
  139. sudmac_writel(sc, sc->dint_end_bit, SUDMAC_DINTSTSCLR);
  140. }
  141. static int sudmac_desc_setup(struct shdma_chan *schan,
  142. struct shdma_desc *sdesc,
  143. dma_addr_t src, dma_addr_t dst, size_t *len)
  144. {
  145. struct sudmac_chan *sc = to_chan(schan);
  146. struct sudmac_desc *sd = to_desc(sdesc);
  147. dev_dbg(sc->shdma_chan.dev, "%s: src=%x, dst=%x, len=%d\n",
  148. __func__, src, dst, *len);
  149. if (*len > schan->max_xfer_len)
  150. *len = schan->max_xfer_len;
  151. if (dst)
  152. sd->hw.base_addr = dst;
  153. else if (src)
  154. sd->hw.base_addr = src;
  155. sd->hw.base_byte_count = *len;
  156. return 0;
  157. }
  158. static void sudmac_halt(struct shdma_chan *schan)
  159. {
  160. struct sudmac_chan *sc = to_chan(schan);
  161. sudmac_dma_halt(sc);
  162. }
  163. static bool sudmac_chan_irq(struct shdma_chan *schan, int irq)
  164. {
  165. struct sudmac_chan *sc = to_chan(schan);
  166. u32 dintsts = sudmac_readl(sc, SUDMAC_DINTSTS);
  167. if (!(dintsts & sc->dint_end_bit))
  168. return false;
  169. /* DMA stop */
  170. sudmac_dma_halt(sc);
  171. return true;
  172. }
  173. static size_t sudmac_get_partial(struct shdma_chan *schan,
  174. struct shdma_desc *sdesc)
  175. {
  176. struct sudmac_chan *sc = to_chan(schan);
  177. struct sudmac_desc *sd = to_desc(sdesc);
  178. u32 current_byte_count = sudmac_readl(sc, SUDMAC_CH0CBC + sc->offset);
  179. return sd->hw.base_byte_count - current_byte_count;
  180. }
  181. static bool sudmac_desc_completed(struct shdma_chan *schan,
  182. struct shdma_desc *sdesc)
  183. {
  184. struct sudmac_chan *sc = to_chan(schan);
  185. struct sudmac_desc *sd = to_desc(sdesc);
  186. u32 current_addr = sudmac_readl(sc, SUDMAC_CH0CA + sc->offset);
  187. return sd->hw.base_addr + sd->hw.base_byte_count == current_addr;
  188. }
  189. static int sudmac_chan_probe(struct sudmac_device *su_dev, int id, int irq,
  190. unsigned long flags)
  191. {
  192. struct shdma_dev *sdev = &su_dev->shdma_dev;
  193. struct platform_device *pdev = to_platform_device(sdev->dma_dev.dev);
  194. struct sudmac_chan *sc;
  195. struct shdma_chan *schan;
  196. int err;
  197. sc = devm_kzalloc(&pdev->dev, sizeof(struct sudmac_chan), GFP_KERNEL);
  198. if (!sc) {
  199. dev_err(sdev->dma_dev.dev,
  200. "No free memory for allocating dma channels!\n");
  201. return -ENOMEM;
  202. }
  203. schan = &sc->shdma_chan;
  204. schan->max_xfer_len = 64 * 1024 * 1024 - 1;
  205. shdma_chan_probe(sdev, schan, id);
  206. sc->base = su_dev->chan_reg;
  207. /* get platform_data */
  208. sc->offset = su_dev->pdata->channel->offset;
  209. if (su_dev->pdata->channel->config & SUDMAC_TX_BUFFER_MODE)
  210. sc->cfg |= SUDMAC_SENDBUFM;
  211. if (su_dev->pdata->channel->config & SUDMAC_RX_END_MODE)
  212. sc->cfg |= SUDMAC_RCVENDM;
  213. sc->cfg |= (su_dev->pdata->channel->wait << 4) & SUDMAC_LBA_WAIT;
  214. if (su_dev->pdata->channel->dint_end_bit & SUDMAC_DMA_BIT_CH0)
  215. sc->dint_end_bit |= SUDMAC_CH0ENDE;
  216. if (su_dev->pdata->channel->dint_end_bit & SUDMAC_DMA_BIT_CH1)
  217. sc->dint_end_bit |= SUDMAC_CH1ENDE;
  218. /* set up channel irq */
  219. if (pdev->id >= 0)
  220. snprintf(sc->dev_id, sizeof(sc->dev_id), "sudmac%d.%d",
  221. pdev->id, id);
  222. else
  223. snprintf(sc->dev_id, sizeof(sc->dev_id), "sudmac%d", id);
  224. err = shdma_request_irq(schan, irq, flags, sc->dev_id);
  225. if (err) {
  226. dev_err(sdev->dma_dev.dev,
  227. "DMA channel %d request_irq failed %d\n", id, err);
  228. goto err_no_irq;
  229. }
  230. return 0;
  231. err_no_irq:
  232. /* remove from dmaengine device node */
  233. shdma_chan_remove(schan);
  234. return err;
  235. }
  236. static void sudmac_chan_remove(struct sudmac_device *su_dev)
  237. {
  238. struct dma_device *dma_dev = &su_dev->shdma_dev.dma_dev;
  239. struct shdma_chan *schan;
  240. int i;
  241. shdma_for_each_chan(schan, &su_dev->shdma_dev, i) {
  242. BUG_ON(!schan);
  243. shdma_chan_remove(schan);
  244. }
  245. dma_dev->chancnt = 0;
  246. }
  247. static dma_addr_t sudmac_slave_addr(struct shdma_chan *schan)
  248. {
  249. /* SUDMAC doesn't need the address */
  250. return 0;
  251. }
  252. static struct shdma_desc *sudmac_embedded_desc(void *buf, int i)
  253. {
  254. return &((struct sudmac_desc *)buf)[i].shdma_desc;
  255. }
  256. static const struct shdma_ops sudmac_shdma_ops = {
  257. .desc_completed = sudmac_desc_completed,
  258. .halt_channel = sudmac_halt,
  259. .channel_busy = sudmac_channel_busy,
  260. .slave_addr = sudmac_slave_addr,
  261. .desc_setup = sudmac_desc_setup,
  262. .set_slave = sudmac_set_slave,
  263. .setup_xfer = sudmac_setup_xfer,
  264. .start_xfer = sudmac_start_xfer,
  265. .embedded_desc = sudmac_embedded_desc,
  266. .chan_irq = sudmac_chan_irq,
  267. .get_partial = sudmac_get_partial,
  268. };
  269. static int sudmac_probe(struct platform_device *pdev)
  270. {
  271. struct sudmac_pdata *pdata = dev_get_platdata(&pdev->dev);
  272. int err, i;
  273. struct sudmac_device *su_dev;
  274. struct dma_device *dma_dev;
  275. struct resource *chan, *irq_res;
  276. /* get platform data */
  277. if (!pdata)
  278. return -ENODEV;
  279. irq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  280. if (!irq_res)
  281. return -ENODEV;
  282. err = -ENOMEM;
  283. su_dev = devm_kzalloc(&pdev->dev, sizeof(struct sudmac_device),
  284. GFP_KERNEL);
  285. if (!su_dev) {
  286. dev_err(&pdev->dev, "Not enough memory\n");
  287. return err;
  288. }
  289. dma_dev = &su_dev->shdma_dev.dma_dev;
  290. chan = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  291. su_dev->chan_reg = devm_ioremap_resource(&pdev->dev, chan);
  292. if (IS_ERR(su_dev->chan_reg))
  293. return PTR_ERR(su_dev->chan_reg);
  294. dma_cap_set(DMA_SLAVE, dma_dev->cap_mask);
  295. su_dev->shdma_dev.ops = &sudmac_shdma_ops;
  296. su_dev->shdma_dev.desc_size = sizeof(struct sudmac_desc);
  297. err = shdma_init(&pdev->dev, &su_dev->shdma_dev, pdata->channel_num);
  298. if (err < 0)
  299. return err;
  300. /* platform data */
  301. su_dev->pdata = dev_get_platdata(&pdev->dev);
  302. platform_set_drvdata(pdev, su_dev);
  303. /* Create DMA Channel */
  304. for (i = 0; i < pdata->channel_num; i++) {
  305. err = sudmac_chan_probe(su_dev, i, irq_res->start, IRQF_SHARED);
  306. if (err)
  307. goto chan_probe_err;
  308. }
  309. err = dma_async_device_register(&su_dev->shdma_dev.dma_dev);
  310. if (err < 0)
  311. goto chan_probe_err;
  312. return err;
  313. chan_probe_err:
  314. sudmac_chan_remove(su_dev);
  315. shdma_cleanup(&su_dev->shdma_dev);
  316. return err;
  317. }
  318. static int sudmac_remove(struct platform_device *pdev)
  319. {
  320. struct sudmac_device *su_dev = platform_get_drvdata(pdev);
  321. struct dma_device *dma_dev = &su_dev->shdma_dev.dma_dev;
  322. dma_async_device_unregister(dma_dev);
  323. sudmac_chan_remove(su_dev);
  324. shdma_cleanup(&su_dev->shdma_dev);
  325. return 0;
  326. }
  327. static struct platform_driver sudmac_driver = {
  328. .driver = {
  329. .owner = THIS_MODULE,
  330. .name = SUDMAC_DRV_NAME,
  331. },
  332. .probe = sudmac_probe,
  333. .remove = sudmac_remove,
  334. };
  335. module_platform_driver(sudmac_driver);
  336. MODULE_AUTHOR("Yoshihiro Shimoda");
  337. MODULE_DESCRIPTION("Renesas SUDMAC driver");
  338. MODULE_LICENSE("GPL v2");
  339. MODULE_ALIAS("platform:" SUDMAC_DRV_NAME);