mmp_tdma.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624
  1. /*
  2. * Driver For Marvell Two-channel DMA Engine
  3. *
  4. * Copyright: Marvell International Ltd.
  5. *
  6. * The code contained herein is licensed under the GNU General Public
  7. * License. You may obtain a copy of the GNU General Public License
  8. * Version 2 or later at the following locations:
  9. *
  10. */
  11. #include <linux/err.h>
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/types.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/slab.h>
  18. #include <linux/dmaengine.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/device.h>
  21. #include <mach/regs-icu.h>
  22. #include <linux/platform_data/dma-mmp_tdma.h>
  23. #include <linux/of_device.h>
  24. #include "dmaengine.h"
  25. /*
  26. * Two-Channel DMA registers
  27. */
  28. #define TDBCR 0x00 /* Byte Count */
  29. #define TDSAR 0x10 /* Src Addr */
  30. #define TDDAR 0x20 /* Dst Addr */
  31. #define TDNDPR 0x30 /* Next Desc */
  32. #define TDCR 0x40 /* Control */
  33. #define TDCP 0x60 /* Priority*/
  34. #define TDCDPR 0x70 /* Current Desc */
  35. #define TDIMR 0x80 /* Int Mask */
  36. #define TDISR 0xa0 /* Int Status */
  37. /* Two-Channel DMA Control Register */
  38. #define TDCR_SSZ_8_BITS (0x0 << 22) /* Sample Size */
  39. #define TDCR_SSZ_12_BITS (0x1 << 22)
  40. #define TDCR_SSZ_16_BITS (0x2 << 22)
  41. #define TDCR_SSZ_20_BITS (0x3 << 22)
  42. #define TDCR_SSZ_24_BITS (0x4 << 22)
  43. #define TDCR_SSZ_32_BITS (0x5 << 22)
  44. #define TDCR_SSZ_SHIFT (0x1 << 22)
  45. #define TDCR_SSZ_MASK (0x7 << 22)
  46. #define TDCR_SSPMOD (0x1 << 21) /* SSP MOD */
  47. #define TDCR_ABR (0x1 << 20) /* Channel Abort */
  48. #define TDCR_CDE (0x1 << 17) /* Close Desc Enable */
  49. #define TDCR_PACKMOD (0x1 << 16) /* Pack Mode (ADMA Only) */
  50. #define TDCR_CHANACT (0x1 << 14) /* Channel Active */
  51. #define TDCR_FETCHND (0x1 << 13) /* Fetch Next Desc */
  52. #define TDCR_CHANEN (0x1 << 12) /* Channel Enable */
  53. #define TDCR_INTMODE (0x1 << 10) /* Interrupt Mode */
  54. #define TDCR_CHAINMOD (0x1 << 9) /* Chain Mode */
  55. #define TDCR_BURSTSZ_MSK (0x7 << 6) /* Burst Size */
  56. #define TDCR_BURSTSZ_4B (0x0 << 6)
  57. #define TDCR_BURSTSZ_8B (0x1 << 6)
  58. #define TDCR_BURSTSZ_16B (0x3 << 6)
  59. #define TDCR_BURSTSZ_32B (0x6 << 6)
  60. #define TDCR_BURSTSZ_64B (0x7 << 6)
  61. #define TDCR_BURSTSZ_SQU_32B (0x7 << 6)
  62. #define TDCR_BURSTSZ_128B (0x5 << 6)
  63. #define TDCR_DSTDIR_MSK (0x3 << 4) /* Dst Direction */
  64. #define TDCR_DSTDIR_ADDR_HOLD (0x2 << 4) /* Dst Addr Hold */
  65. #define TDCR_DSTDIR_ADDR_INC (0x0 << 4) /* Dst Addr Increment */
  66. #define TDCR_SRCDIR_MSK (0x3 << 2) /* Src Direction */
  67. #define TDCR_SRCDIR_ADDR_HOLD (0x2 << 2) /* Src Addr Hold */
  68. #define TDCR_SRCDIR_ADDR_INC (0x0 << 2) /* Src Addr Increment */
  69. #define TDCR_DSTDESCCONT (0x1 << 1)
  70. #define TDCR_SRCDESTCONT (0x1 << 0)
  71. /* Two-Channel DMA Int Mask Register */
  72. #define TDIMR_COMP (0x1 << 0)
  73. /* Two-Channel DMA Int Status Register */
  74. #define TDISR_COMP (0x1 << 0)
  75. /*
  76. * Two-Channel DMA Descriptor Struct
  77. * NOTE: desc's buf must be aligned to 16 bytes.
  78. */
  79. struct mmp_tdma_desc {
  80. u32 byte_cnt;
  81. u32 src_addr;
  82. u32 dst_addr;
  83. u32 nxt_desc;
  84. };
  85. enum mmp_tdma_type {
  86. MMP_AUD_TDMA = 0,
  87. PXA910_SQU,
  88. };
  89. #define TDMA_ALIGNMENT 3
  90. #define TDMA_MAX_XFER_BYTES SZ_64K
  91. struct mmp_tdma_chan {
  92. struct device *dev;
  93. struct dma_chan chan;
  94. struct dma_async_tx_descriptor desc;
  95. struct tasklet_struct tasklet;
  96. struct mmp_tdma_desc *desc_arr;
  97. phys_addr_t desc_arr_phys;
  98. int desc_num;
  99. enum dma_transfer_direction dir;
  100. dma_addr_t dev_addr;
  101. u32 burst_sz;
  102. enum dma_slave_buswidth buswidth;
  103. enum dma_status status;
  104. int idx;
  105. enum mmp_tdma_type type;
  106. int irq;
  107. unsigned long reg_base;
  108. size_t buf_len;
  109. size_t period_len;
  110. size_t pos;
  111. };
  112. #define TDMA_CHANNEL_NUM 2
  113. struct mmp_tdma_device {
  114. struct device *dev;
  115. void __iomem *base;
  116. struct dma_device device;
  117. struct mmp_tdma_chan *tdmac[TDMA_CHANNEL_NUM];
  118. };
  119. #define to_mmp_tdma_chan(dchan) container_of(dchan, struct mmp_tdma_chan, chan)
  120. static void mmp_tdma_chan_set_desc(struct mmp_tdma_chan *tdmac, dma_addr_t phys)
  121. {
  122. writel(phys, tdmac->reg_base + TDNDPR);
  123. writel(readl(tdmac->reg_base + TDCR) | TDCR_FETCHND,
  124. tdmac->reg_base + TDCR);
  125. }
  126. static void mmp_tdma_enable_chan(struct mmp_tdma_chan *tdmac)
  127. {
  128. /* enable irq */
  129. writel(TDIMR_COMP, tdmac->reg_base + TDIMR);
  130. /* enable dma chan */
  131. writel(readl(tdmac->reg_base + TDCR) | TDCR_CHANEN,
  132. tdmac->reg_base + TDCR);
  133. tdmac->status = DMA_IN_PROGRESS;
  134. }
  135. static void mmp_tdma_disable_chan(struct mmp_tdma_chan *tdmac)
  136. {
  137. writel(readl(tdmac->reg_base + TDCR) & ~TDCR_CHANEN,
  138. tdmac->reg_base + TDCR);
  139. /* disable irq */
  140. writel(0, tdmac->reg_base + TDIMR);
  141. tdmac->status = DMA_SUCCESS;
  142. }
  143. static void mmp_tdma_resume_chan(struct mmp_tdma_chan *tdmac)
  144. {
  145. writel(readl(tdmac->reg_base + TDCR) | TDCR_CHANEN,
  146. tdmac->reg_base + TDCR);
  147. tdmac->status = DMA_IN_PROGRESS;
  148. }
  149. static void mmp_tdma_pause_chan(struct mmp_tdma_chan *tdmac)
  150. {
  151. writel(readl(tdmac->reg_base + TDCR) & ~TDCR_CHANEN,
  152. tdmac->reg_base + TDCR);
  153. tdmac->status = DMA_PAUSED;
  154. }
  155. static int mmp_tdma_config_chan(struct mmp_tdma_chan *tdmac)
  156. {
  157. unsigned int tdcr;
  158. mmp_tdma_disable_chan(tdmac);
  159. if (tdmac->dir == DMA_MEM_TO_DEV)
  160. tdcr = TDCR_DSTDIR_ADDR_HOLD | TDCR_SRCDIR_ADDR_INC;
  161. else if (tdmac->dir == DMA_DEV_TO_MEM)
  162. tdcr = TDCR_SRCDIR_ADDR_HOLD | TDCR_DSTDIR_ADDR_INC;
  163. if (tdmac->type == MMP_AUD_TDMA) {
  164. tdcr |= TDCR_PACKMOD;
  165. switch (tdmac->burst_sz) {
  166. case 4:
  167. tdcr |= TDCR_BURSTSZ_4B;
  168. break;
  169. case 8:
  170. tdcr |= TDCR_BURSTSZ_8B;
  171. break;
  172. case 16:
  173. tdcr |= TDCR_BURSTSZ_16B;
  174. break;
  175. case 32:
  176. tdcr |= TDCR_BURSTSZ_32B;
  177. break;
  178. case 64:
  179. tdcr |= TDCR_BURSTSZ_64B;
  180. break;
  181. case 128:
  182. tdcr |= TDCR_BURSTSZ_128B;
  183. break;
  184. default:
  185. dev_err(tdmac->dev, "mmp_tdma: unknown burst size.\n");
  186. return -EINVAL;
  187. }
  188. switch (tdmac->buswidth) {
  189. case DMA_SLAVE_BUSWIDTH_1_BYTE:
  190. tdcr |= TDCR_SSZ_8_BITS;
  191. break;
  192. case DMA_SLAVE_BUSWIDTH_2_BYTES:
  193. tdcr |= TDCR_SSZ_16_BITS;
  194. break;
  195. case DMA_SLAVE_BUSWIDTH_4_BYTES:
  196. tdcr |= TDCR_SSZ_32_BITS;
  197. break;
  198. default:
  199. dev_err(tdmac->dev, "mmp_tdma: unknown bus size.\n");
  200. return -EINVAL;
  201. }
  202. } else if (tdmac->type == PXA910_SQU) {
  203. tdcr |= TDCR_BURSTSZ_SQU_32B;
  204. tdcr |= TDCR_SSPMOD;
  205. }
  206. writel(tdcr, tdmac->reg_base + TDCR);
  207. return 0;
  208. }
  209. static int mmp_tdma_clear_chan_irq(struct mmp_tdma_chan *tdmac)
  210. {
  211. u32 reg = readl(tdmac->reg_base + TDISR);
  212. if (reg & TDISR_COMP) {
  213. /* clear irq */
  214. reg &= ~TDISR_COMP;
  215. writel(reg, tdmac->reg_base + TDISR);
  216. return 0;
  217. }
  218. return -EAGAIN;
  219. }
  220. static irqreturn_t mmp_tdma_chan_handler(int irq, void *dev_id)
  221. {
  222. struct mmp_tdma_chan *tdmac = dev_id;
  223. if (mmp_tdma_clear_chan_irq(tdmac) == 0) {
  224. tdmac->pos = (tdmac->pos + tdmac->period_len) % tdmac->buf_len;
  225. tasklet_schedule(&tdmac->tasklet);
  226. return IRQ_HANDLED;
  227. } else
  228. return IRQ_NONE;
  229. }
  230. static irqreturn_t mmp_tdma_int_handler(int irq, void *dev_id)
  231. {
  232. struct mmp_tdma_device *tdev = dev_id;
  233. int i, ret;
  234. int irq_num = 0;
  235. for (i = 0; i < TDMA_CHANNEL_NUM; i++) {
  236. struct mmp_tdma_chan *tdmac = tdev->tdmac[i];
  237. ret = mmp_tdma_chan_handler(irq, tdmac);
  238. if (ret == IRQ_HANDLED)
  239. irq_num++;
  240. }
  241. if (irq_num)
  242. return IRQ_HANDLED;
  243. else
  244. return IRQ_NONE;
  245. }
  246. static void dma_do_tasklet(unsigned long data)
  247. {
  248. struct mmp_tdma_chan *tdmac = (struct mmp_tdma_chan *)data;
  249. if (tdmac->desc.callback)
  250. tdmac->desc.callback(tdmac->desc.callback_param);
  251. }
  252. static void mmp_tdma_free_descriptor(struct mmp_tdma_chan *tdmac)
  253. {
  254. struct gen_pool *gpool;
  255. int size = tdmac->desc_num * sizeof(struct mmp_tdma_desc);
  256. gpool = sram_get_gpool("asram");
  257. if (tdmac->desc_arr)
  258. gen_pool_free(gpool, (unsigned long)tdmac->desc_arr,
  259. size);
  260. tdmac->desc_arr = NULL;
  261. return;
  262. }
  263. static dma_cookie_t mmp_tdma_tx_submit(struct dma_async_tx_descriptor *tx)
  264. {
  265. struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(tx->chan);
  266. mmp_tdma_chan_set_desc(tdmac, tdmac->desc_arr_phys);
  267. return 0;
  268. }
  269. static int mmp_tdma_alloc_chan_resources(struct dma_chan *chan)
  270. {
  271. struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
  272. int ret;
  273. dma_async_tx_descriptor_init(&tdmac->desc, chan);
  274. tdmac->desc.tx_submit = mmp_tdma_tx_submit;
  275. if (tdmac->irq) {
  276. ret = devm_request_irq(tdmac->dev, tdmac->irq,
  277. mmp_tdma_chan_handler, IRQF_DISABLED, "tdma", tdmac);
  278. if (ret)
  279. return ret;
  280. }
  281. return 1;
  282. }
  283. static void mmp_tdma_free_chan_resources(struct dma_chan *chan)
  284. {
  285. struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
  286. if (tdmac->irq)
  287. devm_free_irq(tdmac->dev, tdmac->irq, tdmac);
  288. mmp_tdma_free_descriptor(tdmac);
  289. return;
  290. }
  291. struct mmp_tdma_desc *mmp_tdma_alloc_descriptor(struct mmp_tdma_chan *tdmac)
  292. {
  293. struct gen_pool *gpool;
  294. int size = tdmac->desc_num * sizeof(struct mmp_tdma_desc);
  295. gpool = sram_get_gpool("asram");
  296. if (!gpool)
  297. return NULL;
  298. tdmac->desc_arr = (void *)gen_pool_alloc(gpool, size);
  299. if (!tdmac->desc_arr)
  300. return NULL;
  301. tdmac->desc_arr_phys = gen_pool_virt_to_phys(gpool,
  302. (unsigned long)tdmac->desc_arr);
  303. return tdmac->desc_arr;
  304. }
  305. static struct dma_async_tx_descriptor *mmp_tdma_prep_dma_cyclic(
  306. struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
  307. size_t period_len, enum dma_transfer_direction direction,
  308. unsigned long flags, void *context)
  309. {
  310. struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
  311. struct mmp_tdma_desc *desc;
  312. int num_periods = buf_len / period_len;
  313. int i = 0, buf = 0;
  314. if (tdmac->status != DMA_SUCCESS)
  315. return NULL;
  316. if (period_len > TDMA_MAX_XFER_BYTES) {
  317. dev_err(tdmac->dev,
  318. "maximum period size exceeded: %d > %d\n",
  319. period_len, TDMA_MAX_XFER_BYTES);
  320. goto err_out;
  321. }
  322. tdmac->status = DMA_IN_PROGRESS;
  323. tdmac->desc_num = num_periods;
  324. desc = mmp_tdma_alloc_descriptor(tdmac);
  325. if (!desc)
  326. goto err_out;
  327. while (buf < buf_len) {
  328. desc = &tdmac->desc_arr[i];
  329. if (i + 1 == num_periods)
  330. desc->nxt_desc = tdmac->desc_arr_phys;
  331. else
  332. desc->nxt_desc = tdmac->desc_arr_phys +
  333. sizeof(*desc) * (i + 1);
  334. if (direction == DMA_MEM_TO_DEV) {
  335. desc->src_addr = dma_addr;
  336. desc->dst_addr = tdmac->dev_addr;
  337. } else {
  338. desc->src_addr = tdmac->dev_addr;
  339. desc->dst_addr = dma_addr;
  340. }
  341. desc->byte_cnt = period_len;
  342. dma_addr += period_len;
  343. buf += period_len;
  344. i++;
  345. }
  346. tdmac->buf_len = buf_len;
  347. tdmac->period_len = period_len;
  348. tdmac->pos = 0;
  349. return &tdmac->desc;
  350. err_out:
  351. tdmac->status = DMA_ERROR;
  352. return NULL;
  353. }
  354. static int mmp_tdma_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  355. unsigned long arg)
  356. {
  357. struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
  358. struct dma_slave_config *dmaengine_cfg = (void *)arg;
  359. int ret = 0;
  360. switch (cmd) {
  361. case DMA_TERMINATE_ALL:
  362. mmp_tdma_disable_chan(tdmac);
  363. break;
  364. case DMA_PAUSE:
  365. mmp_tdma_pause_chan(tdmac);
  366. break;
  367. case DMA_RESUME:
  368. mmp_tdma_resume_chan(tdmac);
  369. break;
  370. case DMA_SLAVE_CONFIG:
  371. if (dmaengine_cfg->direction == DMA_DEV_TO_MEM) {
  372. tdmac->dev_addr = dmaengine_cfg->src_addr;
  373. tdmac->burst_sz = dmaengine_cfg->src_maxburst;
  374. tdmac->buswidth = dmaengine_cfg->src_addr_width;
  375. } else {
  376. tdmac->dev_addr = dmaengine_cfg->dst_addr;
  377. tdmac->burst_sz = dmaengine_cfg->dst_maxburst;
  378. tdmac->buswidth = dmaengine_cfg->dst_addr_width;
  379. }
  380. tdmac->dir = dmaengine_cfg->direction;
  381. return mmp_tdma_config_chan(tdmac);
  382. default:
  383. ret = -ENOSYS;
  384. }
  385. return ret;
  386. }
  387. static enum dma_status mmp_tdma_tx_status(struct dma_chan *chan,
  388. dma_cookie_t cookie, struct dma_tx_state *txstate)
  389. {
  390. struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
  391. dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie,
  392. tdmac->buf_len - tdmac->pos);
  393. return tdmac->status;
  394. }
  395. static void mmp_tdma_issue_pending(struct dma_chan *chan)
  396. {
  397. struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
  398. mmp_tdma_enable_chan(tdmac);
  399. }
  400. static int mmp_tdma_remove(struct platform_device *pdev)
  401. {
  402. struct mmp_tdma_device *tdev = platform_get_drvdata(pdev);
  403. dma_async_device_unregister(&tdev->device);
  404. return 0;
  405. }
  406. static int mmp_tdma_chan_init(struct mmp_tdma_device *tdev,
  407. int idx, int irq, int type)
  408. {
  409. struct mmp_tdma_chan *tdmac;
  410. if (idx >= TDMA_CHANNEL_NUM) {
  411. dev_err(tdev->dev, "too many channels for device!\n");
  412. return -EINVAL;
  413. }
  414. /* alloc channel */
  415. tdmac = devm_kzalloc(tdev->dev, sizeof(*tdmac), GFP_KERNEL);
  416. if (!tdmac) {
  417. dev_err(tdev->dev, "no free memory for DMA channels!\n");
  418. return -ENOMEM;
  419. }
  420. if (irq)
  421. tdmac->irq = irq;
  422. tdmac->dev = tdev->dev;
  423. tdmac->chan.device = &tdev->device;
  424. tdmac->idx = idx;
  425. tdmac->type = type;
  426. tdmac->reg_base = (unsigned long)tdev->base + idx * 4;
  427. tdmac->status = DMA_SUCCESS;
  428. tdev->tdmac[tdmac->idx] = tdmac;
  429. tasklet_init(&tdmac->tasklet, dma_do_tasklet, (unsigned long)tdmac);
  430. /* add the channel to tdma_chan list */
  431. list_add_tail(&tdmac->chan.device_node,
  432. &tdev->device.channels);
  433. return 0;
  434. }
  435. static struct of_device_id mmp_tdma_dt_ids[] = {
  436. { .compatible = "marvell,adma-1.0", .data = (void *)MMP_AUD_TDMA},
  437. { .compatible = "marvell,pxa910-squ", .data = (void *)PXA910_SQU},
  438. {}
  439. };
  440. MODULE_DEVICE_TABLE(of, mmp_tdma_dt_ids);
  441. static int mmp_tdma_probe(struct platform_device *pdev)
  442. {
  443. enum mmp_tdma_type type;
  444. const struct of_device_id *of_id;
  445. struct mmp_tdma_device *tdev;
  446. struct resource *iores;
  447. int i, ret;
  448. int irq = 0, irq_num = 0;
  449. int chan_num = TDMA_CHANNEL_NUM;
  450. of_id = of_match_device(mmp_tdma_dt_ids, &pdev->dev);
  451. if (of_id)
  452. type = (enum mmp_tdma_type) of_id->data;
  453. else
  454. type = platform_get_device_id(pdev)->driver_data;
  455. /* always have couple channels */
  456. tdev = devm_kzalloc(&pdev->dev, sizeof(*tdev), GFP_KERNEL);
  457. if (!tdev)
  458. return -ENOMEM;
  459. tdev->dev = &pdev->dev;
  460. for (i = 0; i < chan_num; i++) {
  461. if (platform_get_irq(pdev, i) > 0)
  462. irq_num++;
  463. }
  464. iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  465. tdev->base = devm_ioremap_resource(&pdev->dev, iores);
  466. if (IS_ERR(tdev->base))
  467. return PTR_ERR(tdev->base);
  468. INIT_LIST_HEAD(&tdev->device.channels);
  469. if (irq_num != chan_num) {
  470. irq = platform_get_irq(pdev, 0);
  471. ret = devm_request_irq(&pdev->dev, irq,
  472. mmp_tdma_int_handler, IRQF_DISABLED, "tdma", tdev);
  473. if (ret)
  474. return ret;
  475. }
  476. /* initialize channel parameters */
  477. for (i = 0; i < chan_num; i++) {
  478. irq = (irq_num != chan_num) ? 0 : platform_get_irq(pdev, i);
  479. ret = mmp_tdma_chan_init(tdev, i, irq, type);
  480. if (ret)
  481. return ret;
  482. }
  483. dma_cap_set(DMA_SLAVE, tdev->device.cap_mask);
  484. dma_cap_set(DMA_CYCLIC, tdev->device.cap_mask);
  485. tdev->device.dev = &pdev->dev;
  486. tdev->device.device_alloc_chan_resources =
  487. mmp_tdma_alloc_chan_resources;
  488. tdev->device.device_free_chan_resources =
  489. mmp_tdma_free_chan_resources;
  490. tdev->device.device_prep_dma_cyclic = mmp_tdma_prep_dma_cyclic;
  491. tdev->device.device_tx_status = mmp_tdma_tx_status;
  492. tdev->device.device_issue_pending = mmp_tdma_issue_pending;
  493. tdev->device.device_control = mmp_tdma_control;
  494. tdev->device.copy_align = TDMA_ALIGNMENT;
  495. dma_set_mask(&pdev->dev, DMA_BIT_MASK(64));
  496. platform_set_drvdata(pdev, tdev);
  497. ret = dma_async_device_register(&tdev->device);
  498. if (ret) {
  499. dev_err(tdev->device.dev, "unable to register\n");
  500. return ret;
  501. }
  502. dev_info(tdev->device.dev, "initialized\n");
  503. return 0;
  504. }
  505. static const struct platform_device_id mmp_tdma_id_table[] = {
  506. { "mmp-adma", MMP_AUD_TDMA },
  507. { "pxa910-squ", PXA910_SQU },
  508. { },
  509. };
  510. static struct platform_driver mmp_tdma_driver = {
  511. .driver = {
  512. .name = "mmp-tdma",
  513. .owner = THIS_MODULE,
  514. .of_match_table = mmp_tdma_dt_ids,
  515. },
  516. .id_table = mmp_tdma_id_table,
  517. .probe = mmp_tdma_probe,
  518. .remove = mmp_tdma_remove,
  519. };
  520. module_platform_driver(mmp_tdma_driver);
  521. MODULE_LICENSE("GPL");
  522. MODULE_DESCRIPTION("MMP Two-Channel DMA Driver");
  523. MODULE_ALIAS("platform:mmp-tdma");
  524. MODULE_AUTHOR("Leo Yan <leoy@marvell.com>");
  525. MODULE_AUTHOR("Zhangfei Gao <zhangfei.gao@marvell.com>");