imx-dma.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248
  1. /*
  2. * drivers/dma/imx-dma.c
  3. *
  4. * This file contains a driver for the Freescale i.MX DMA engine
  5. * found on i.MX1/21/27
  6. *
  7. * Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
  8. * Copyright 2012 Javier Martin, Vista Silicon <javier.martin@vista-silicon.com>
  9. *
  10. * The code contained herein is licensed under the GNU General Public
  11. * License. You may obtain a copy of the GNU General Public License
  12. * Version 2 or later at the following locations:
  13. *
  14. * http://www.opensource.org/licenses/gpl-license.html
  15. * http://www.gnu.org/copyleft/gpl.html
  16. */
  17. #include <linux/err.h>
  18. #include <linux/init.h>
  19. #include <linux/types.h>
  20. #include <linux/mm.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/device.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/slab.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/clk.h>
  28. #include <linux/dmaengine.h>
  29. #include <linux/module.h>
  30. #include <linux/of_device.h>
  31. #include <linux/of_dma.h>
  32. #include <asm/irq.h>
  33. #include <linux/platform_data/dma-imx.h>
  34. #include "dmaengine.h"
  35. #define IMXDMA_MAX_CHAN_DESCRIPTORS 16
  36. #define IMX_DMA_CHANNELS 16
  37. #define IMX_DMA_2D_SLOTS 2
  38. #define IMX_DMA_2D_SLOT_A 0
  39. #define IMX_DMA_2D_SLOT_B 1
  40. #define IMX_DMA_LENGTH_LOOP ((unsigned int)-1)
  41. #define IMX_DMA_MEMSIZE_32 (0 << 4)
  42. #define IMX_DMA_MEMSIZE_8 (1 << 4)
  43. #define IMX_DMA_MEMSIZE_16 (2 << 4)
  44. #define IMX_DMA_TYPE_LINEAR (0 << 10)
  45. #define IMX_DMA_TYPE_2D (1 << 10)
  46. #define IMX_DMA_TYPE_FIFO (2 << 10)
  47. #define IMX_DMA_ERR_BURST (1 << 0)
  48. #define IMX_DMA_ERR_REQUEST (1 << 1)
  49. #define IMX_DMA_ERR_TRANSFER (1 << 2)
  50. #define IMX_DMA_ERR_BUFFER (1 << 3)
  51. #define IMX_DMA_ERR_TIMEOUT (1 << 4)
  52. #define DMA_DCR 0x00 /* Control Register */
  53. #define DMA_DISR 0x04 /* Interrupt status Register */
  54. #define DMA_DIMR 0x08 /* Interrupt mask Register */
  55. #define DMA_DBTOSR 0x0c /* Burst timeout status Register */
  56. #define DMA_DRTOSR 0x10 /* Request timeout Register */
  57. #define DMA_DSESR 0x14 /* Transfer Error Status Register */
  58. #define DMA_DBOSR 0x18 /* Buffer overflow status Register */
  59. #define DMA_DBTOCR 0x1c /* Burst timeout control Register */
  60. #define DMA_WSRA 0x40 /* W-Size Register A */
  61. #define DMA_XSRA 0x44 /* X-Size Register A */
  62. #define DMA_YSRA 0x48 /* Y-Size Register A */
  63. #define DMA_WSRB 0x4c /* W-Size Register B */
  64. #define DMA_XSRB 0x50 /* X-Size Register B */
  65. #define DMA_YSRB 0x54 /* Y-Size Register B */
  66. #define DMA_SAR(x) (0x80 + ((x) << 6)) /* Source Address Registers */
  67. #define DMA_DAR(x) (0x84 + ((x) << 6)) /* Destination Address Registers */
  68. #define DMA_CNTR(x) (0x88 + ((x) << 6)) /* Count Registers */
  69. #define DMA_CCR(x) (0x8c + ((x) << 6)) /* Control Registers */
  70. #define DMA_RSSR(x) (0x90 + ((x) << 6)) /* Request source select Registers */
  71. #define DMA_BLR(x) (0x94 + ((x) << 6)) /* Burst length Registers */
  72. #define DMA_RTOR(x) (0x98 + ((x) << 6)) /* Request timeout Registers */
  73. #define DMA_BUCR(x) (0x98 + ((x) << 6)) /* Bus Utilization Registers */
  74. #define DMA_CCNR(x) (0x9C + ((x) << 6)) /* Channel counter Registers */
  75. #define DCR_DRST (1<<1)
  76. #define DCR_DEN (1<<0)
  77. #define DBTOCR_EN (1<<15)
  78. #define DBTOCR_CNT(x) ((x) & 0x7fff)
  79. #define CNTR_CNT(x) ((x) & 0xffffff)
  80. #define CCR_ACRPT (1<<14)
  81. #define CCR_DMOD_LINEAR (0x0 << 12)
  82. #define CCR_DMOD_2D (0x1 << 12)
  83. #define CCR_DMOD_FIFO (0x2 << 12)
  84. #define CCR_DMOD_EOBFIFO (0x3 << 12)
  85. #define CCR_SMOD_LINEAR (0x0 << 10)
  86. #define CCR_SMOD_2D (0x1 << 10)
  87. #define CCR_SMOD_FIFO (0x2 << 10)
  88. #define CCR_SMOD_EOBFIFO (0x3 << 10)
  89. #define CCR_MDIR_DEC (1<<9)
  90. #define CCR_MSEL_B (1<<8)
  91. #define CCR_DSIZ_32 (0x0 << 6)
  92. #define CCR_DSIZ_8 (0x1 << 6)
  93. #define CCR_DSIZ_16 (0x2 << 6)
  94. #define CCR_SSIZ_32 (0x0 << 4)
  95. #define CCR_SSIZ_8 (0x1 << 4)
  96. #define CCR_SSIZ_16 (0x2 << 4)
  97. #define CCR_REN (1<<3)
  98. #define CCR_RPT (1<<2)
  99. #define CCR_FRC (1<<1)
  100. #define CCR_CEN (1<<0)
  101. #define RTOR_EN (1<<15)
  102. #define RTOR_CLK (1<<14)
  103. #define RTOR_PSC (1<<13)
  104. enum imxdma_prep_type {
  105. IMXDMA_DESC_MEMCPY,
  106. IMXDMA_DESC_INTERLEAVED,
  107. IMXDMA_DESC_SLAVE_SG,
  108. IMXDMA_DESC_CYCLIC,
  109. };
  110. struct imx_dma_2d_config {
  111. u16 xsr;
  112. u16 ysr;
  113. u16 wsr;
  114. int count;
  115. };
  116. struct imxdma_desc {
  117. struct list_head node;
  118. struct dma_async_tx_descriptor desc;
  119. enum dma_status status;
  120. dma_addr_t src;
  121. dma_addr_t dest;
  122. size_t len;
  123. enum dma_transfer_direction direction;
  124. enum imxdma_prep_type type;
  125. /* For memcpy and interleaved */
  126. unsigned int config_port;
  127. unsigned int config_mem;
  128. /* For interleaved transfers */
  129. unsigned int x;
  130. unsigned int y;
  131. unsigned int w;
  132. /* For slave sg and cyclic */
  133. struct scatterlist *sg;
  134. unsigned int sgcount;
  135. };
  136. struct imxdma_channel {
  137. int hw_chaining;
  138. struct timer_list watchdog;
  139. struct imxdma_engine *imxdma;
  140. unsigned int channel;
  141. struct tasklet_struct dma_tasklet;
  142. struct list_head ld_free;
  143. struct list_head ld_queue;
  144. struct list_head ld_active;
  145. int descs_allocated;
  146. enum dma_slave_buswidth word_size;
  147. dma_addr_t per_address;
  148. u32 watermark_level;
  149. struct dma_chan chan;
  150. struct dma_async_tx_descriptor desc;
  151. enum dma_status status;
  152. int dma_request;
  153. struct scatterlist *sg_list;
  154. u32 ccr_from_device;
  155. u32 ccr_to_device;
  156. bool enabled_2d;
  157. int slot_2d;
  158. };
  159. enum imx_dma_type {
  160. IMX1_DMA,
  161. IMX21_DMA,
  162. IMX27_DMA,
  163. };
  164. struct imxdma_engine {
  165. struct device *dev;
  166. struct device_dma_parameters dma_parms;
  167. struct dma_device dma_device;
  168. void __iomem *base;
  169. struct clk *dma_ahb;
  170. struct clk *dma_ipg;
  171. spinlock_t lock;
  172. struct imx_dma_2d_config slots_2d[IMX_DMA_2D_SLOTS];
  173. struct imxdma_channel channel[IMX_DMA_CHANNELS];
  174. enum imx_dma_type devtype;
  175. };
  176. struct imxdma_filter_data {
  177. struct imxdma_engine *imxdma;
  178. int request;
  179. };
  180. static struct platform_device_id imx_dma_devtype[] = {
  181. {
  182. .name = "imx1-dma",
  183. .driver_data = IMX1_DMA,
  184. }, {
  185. .name = "imx21-dma",
  186. .driver_data = IMX21_DMA,
  187. }, {
  188. .name = "imx27-dma",
  189. .driver_data = IMX27_DMA,
  190. }, {
  191. /* sentinel */
  192. }
  193. };
  194. MODULE_DEVICE_TABLE(platform, imx_dma_devtype);
  195. static const struct of_device_id imx_dma_of_dev_id[] = {
  196. {
  197. .compatible = "fsl,imx1-dma",
  198. .data = &imx_dma_devtype[IMX1_DMA],
  199. }, {
  200. .compatible = "fsl,imx21-dma",
  201. .data = &imx_dma_devtype[IMX21_DMA],
  202. }, {
  203. .compatible = "fsl,imx27-dma",
  204. .data = &imx_dma_devtype[IMX27_DMA],
  205. }, {
  206. /* sentinel */
  207. }
  208. };
  209. MODULE_DEVICE_TABLE(of, imx_dma_of_dev_id);
  210. static inline int is_imx1_dma(struct imxdma_engine *imxdma)
  211. {
  212. return imxdma->devtype == IMX1_DMA;
  213. }
  214. static inline int is_imx21_dma(struct imxdma_engine *imxdma)
  215. {
  216. return imxdma->devtype == IMX21_DMA;
  217. }
  218. static inline int is_imx27_dma(struct imxdma_engine *imxdma)
  219. {
  220. return imxdma->devtype == IMX27_DMA;
  221. }
  222. static struct imxdma_channel *to_imxdma_chan(struct dma_chan *chan)
  223. {
  224. return container_of(chan, struct imxdma_channel, chan);
  225. }
  226. static inline bool imxdma_chan_is_doing_cyclic(struct imxdma_channel *imxdmac)
  227. {
  228. struct imxdma_desc *desc;
  229. if (!list_empty(&imxdmac->ld_active)) {
  230. desc = list_first_entry(&imxdmac->ld_active, struct imxdma_desc,
  231. node);
  232. if (desc->type == IMXDMA_DESC_CYCLIC)
  233. return true;
  234. }
  235. return false;
  236. }
  237. static void imx_dmav1_writel(struct imxdma_engine *imxdma, unsigned val,
  238. unsigned offset)
  239. {
  240. __raw_writel(val, imxdma->base + offset);
  241. }
  242. static unsigned imx_dmav1_readl(struct imxdma_engine *imxdma, unsigned offset)
  243. {
  244. return __raw_readl(imxdma->base + offset);
  245. }
  246. static int imxdma_hw_chain(struct imxdma_channel *imxdmac)
  247. {
  248. struct imxdma_engine *imxdma = imxdmac->imxdma;
  249. if (is_imx27_dma(imxdma))
  250. return imxdmac->hw_chaining;
  251. else
  252. return 0;
  253. }
  254. /*
  255. * imxdma_sg_next - prepare next chunk for scatter-gather DMA emulation
  256. */
  257. static inline int imxdma_sg_next(struct imxdma_desc *d)
  258. {
  259. struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan);
  260. struct imxdma_engine *imxdma = imxdmac->imxdma;
  261. struct scatterlist *sg = d->sg;
  262. unsigned long now;
  263. now = min(d->len, sg_dma_len(sg));
  264. if (d->len != IMX_DMA_LENGTH_LOOP)
  265. d->len -= now;
  266. if (d->direction == DMA_DEV_TO_MEM)
  267. imx_dmav1_writel(imxdma, sg->dma_address,
  268. DMA_DAR(imxdmac->channel));
  269. else
  270. imx_dmav1_writel(imxdma, sg->dma_address,
  271. DMA_SAR(imxdmac->channel));
  272. imx_dmav1_writel(imxdma, now, DMA_CNTR(imxdmac->channel));
  273. dev_dbg(imxdma->dev, " %s channel: %d dst 0x%08x, src 0x%08x, "
  274. "size 0x%08x\n", __func__, imxdmac->channel,
  275. imx_dmav1_readl(imxdma, DMA_DAR(imxdmac->channel)),
  276. imx_dmav1_readl(imxdma, DMA_SAR(imxdmac->channel)),
  277. imx_dmav1_readl(imxdma, DMA_CNTR(imxdmac->channel)));
  278. return now;
  279. }
  280. static void imxdma_enable_hw(struct imxdma_desc *d)
  281. {
  282. struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan);
  283. struct imxdma_engine *imxdma = imxdmac->imxdma;
  284. int channel = imxdmac->channel;
  285. unsigned long flags;
  286. dev_dbg(imxdma->dev, "%s channel %d\n", __func__, channel);
  287. local_irq_save(flags);
  288. imx_dmav1_writel(imxdma, 1 << channel, DMA_DISR);
  289. imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_DIMR) &
  290. ~(1 << channel), DMA_DIMR);
  291. imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_CCR(channel)) |
  292. CCR_CEN | CCR_ACRPT, DMA_CCR(channel));
  293. if (!is_imx1_dma(imxdma) &&
  294. d->sg && imxdma_hw_chain(imxdmac)) {
  295. d->sg = sg_next(d->sg);
  296. if (d->sg) {
  297. u32 tmp;
  298. imxdma_sg_next(d);
  299. tmp = imx_dmav1_readl(imxdma, DMA_CCR(channel));
  300. imx_dmav1_writel(imxdma, tmp | CCR_RPT | CCR_ACRPT,
  301. DMA_CCR(channel));
  302. }
  303. }
  304. local_irq_restore(flags);
  305. }
  306. static void imxdma_disable_hw(struct imxdma_channel *imxdmac)
  307. {
  308. struct imxdma_engine *imxdma = imxdmac->imxdma;
  309. int channel = imxdmac->channel;
  310. unsigned long flags;
  311. dev_dbg(imxdma->dev, "%s channel %d\n", __func__, channel);
  312. if (imxdma_hw_chain(imxdmac))
  313. del_timer(&imxdmac->watchdog);
  314. local_irq_save(flags);
  315. imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_DIMR) |
  316. (1 << channel), DMA_DIMR);
  317. imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_CCR(channel)) &
  318. ~CCR_CEN, DMA_CCR(channel));
  319. imx_dmav1_writel(imxdma, 1 << channel, DMA_DISR);
  320. local_irq_restore(flags);
  321. }
  322. static void imxdma_watchdog(unsigned long data)
  323. {
  324. struct imxdma_channel *imxdmac = (struct imxdma_channel *)data;
  325. struct imxdma_engine *imxdma = imxdmac->imxdma;
  326. int channel = imxdmac->channel;
  327. imx_dmav1_writel(imxdma, 0, DMA_CCR(channel));
  328. /* Tasklet watchdog error handler */
  329. tasklet_schedule(&imxdmac->dma_tasklet);
  330. dev_dbg(imxdma->dev, "channel %d: watchdog timeout!\n",
  331. imxdmac->channel);
  332. }
  333. static irqreturn_t imxdma_err_handler(int irq, void *dev_id)
  334. {
  335. struct imxdma_engine *imxdma = dev_id;
  336. unsigned int err_mask;
  337. int i, disr;
  338. int errcode;
  339. disr = imx_dmav1_readl(imxdma, DMA_DISR);
  340. err_mask = imx_dmav1_readl(imxdma, DMA_DBTOSR) |
  341. imx_dmav1_readl(imxdma, DMA_DRTOSR) |
  342. imx_dmav1_readl(imxdma, DMA_DSESR) |
  343. imx_dmav1_readl(imxdma, DMA_DBOSR);
  344. if (!err_mask)
  345. return IRQ_HANDLED;
  346. imx_dmav1_writel(imxdma, disr & err_mask, DMA_DISR);
  347. for (i = 0; i < IMX_DMA_CHANNELS; i++) {
  348. if (!(err_mask & (1 << i)))
  349. continue;
  350. errcode = 0;
  351. if (imx_dmav1_readl(imxdma, DMA_DBTOSR) & (1 << i)) {
  352. imx_dmav1_writel(imxdma, 1 << i, DMA_DBTOSR);
  353. errcode |= IMX_DMA_ERR_BURST;
  354. }
  355. if (imx_dmav1_readl(imxdma, DMA_DRTOSR) & (1 << i)) {
  356. imx_dmav1_writel(imxdma, 1 << i, DMA_DRTOSR);
  357. errcode |= IMX_DMA_ERR_REQUEST;
  358. }
  359. if (imx_dmav1_readl(imxdma, DMA_DSESR) & (1 << i)) {
  360. imx_dmav1_writel(imxdma, 1 << i, DMA_DSESR);
  361. errcode |= IMX_DMA_ERR_TRANSFER;
  362. }
  363. if (imx_dmav1_readl(imxdma, DMA_DBOSR) & (1 << i)) {
  364. imx_dmav1_writel(imxdma, 1 << i, DMA_DBOSR);
  365. errcode |= IMX_DMA_ERR_BUFFER;
  366. }
  367. /* Tasklet error handler */
  368. tasklet_schedule(&imxdma->channel[i].dma_tasklet);
  369. printk(KERN_WARNING
  370. "DMA timeout on channel %d -%s%s%s%s\n", i,
  371. errcode & IMX_DMA_ERR_BURST ? " burst" : "",
  372. errcode & IMX_DMA_ERR_REQUEST ? " request" : "",
  373. errcode & IMX_DMA_ERR_TRANSFER ? " transfer" : "",
  374. errcode & IMX_DMA_ERR_BUFFER ? " buffer" : "");
  375. }
  376. return IRQ_HANDLED;
  377. }
  378. static void dma_irq_handle_channel(struct imxdma_channel *imxdmac)
  379. {
  380. struct imxdma_engine *imxdma = imxdmac->imxdma;
  381. int chno = imxdmac->channel;
  382. struct imxdma_desc *desc;
  383. spin_lock(&imxdma->lock);
  384. if (list_empty(&imxdmac->ld_active)) {
  385. spin_unlock(&imxdma->lock);
  386. goto out;
  387. }
  388. desc = list_first_entry(&imxdmac->ld_active,
  389. struct imxdma_desc,
  390. node);
  391. spin_unlock(&imxdma->lock);
  392. if (desc->sg) {
  393. u32 tmp;
  394. desc->sg = sg_next(desc->sg);
  395. if (desc->sg) {
  396. imxdma_sg_next(desc);
  397. tmp = imx_dmav1_readl(imxdma, DMA_CCR(chno));
  398. if (imxdma_hw_chain(imxdmac)) {
  399. /* FIXME: The timeout should probably be
  400. * configurable
  401. */
  402. mod_timer(&imxdmac->watchdog,
  403. jiffies + msecs_to_jiffies(500));
  404. tmp |= CCR_CEN | CCR_RPT | CCR_ACRPT;
  405. imx_dmav1_writel(imxdma, tmp, DMA_CCR(chno));
  406. } else {
  407. imx_dmav1_writel(imxdma, tmp & ~CCR_CEN,
  408. DMA_CCR(chno));
  409. tmp |= CCR_CEN;
  410. }
  411. imx_dmav1_writel(imxdma, tmp, DMA_CCR(chno));
  412. if (imxdma_chan_is_doing_cyclic(imxdmac))
  413. /* Tasklet progression */
  414. tasklet_schedule(&imxdmac->dma_tasklet);
  415. return;
  416. }
  417. if (imxdma_hw_chain(imxdmac)) {
  418. del_timer(&imxdmac->watchdog);
  419. return;
  420. }
  421. }
  422. out:
  423. imx_dmav1_writel(imxdma, 0, DMA_CCR(chno));
  424. /* Tasklet irq */
  425. tasklet_schedule(&imxdmac->dma_tasklet);
  426. }
  427. static irqreturn_t dma_irq_handler(int irq, void *dev_id)
  428. {
  429. struct imxdma_engine *imxdma = dev_id;
  430. int i, disr;
  431. if (!is_imx1_dma(imxdma))
  432. imxdma_err_handler(irq, dev_id);
  433. disr = imx_dmav1_readl(imxdma, DMA_DISR);
  434. dev_dbg(imxdma->dev, "%s called, disr=0x%08x\n", __func__, disr);
  435. imx_dmav1_writel(imxdma, disr, DMA_DISR);
  436. for (i = 0; i < IMX_DMA_CHANNELS; i++) {
  437. if (disr & (1 << i))
  438. dma_irq_handle_channel(&imxdma->channel[i]);
  439. }
  440. return IRQ_HANDLED;
  441. }
  442. static int imxdma_xfer_desc(struct imxdma_desc *d)
  443. {
  444. struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan);
  445. struct imxdma_engine *imxdma = imxdmac->imxdma;
  446. unsigned long flags;
  447. int slot = -1;
  448. int i;
  449. /* Configure and enable */
  450. switch (d->type) {
  451. case IMXDMA_DESC_INTERLEAVED:
  452. /* Try to get a free 2D slot */
  453. spin_lock_irqsave(&imxdma->lock, flags);
  454. for (i = 0; i < IMX_DMA_2D_SLOTS; i++) {
  455. if ((imxdma->slots_2d[i].count > 0) &&
  456. ((imxdma->slots_2d[i].xsr != d->x) ||
  457. (imxdma->slots_2d[i].ysr != d->y) ||
  458. (imxdma->slots_2d[i].wsr != d->w)))
  459. continue;
  460. slot = i;
  461. break;
  462. }
  463. if (slot < 0) {
  464. spin_unlock_irqrestore(&imxdma->lock, flags);
  465. return -EBUSY;
  466. }
  467. imxdma->slots_2d[slot].xsr = d->x;
  468. imxdma->slots_2d[slot].ysr = d->y;
  469. imxdma->slots_2d[slot].wsr = d->w;
  470. imxdma->slots_2d[slot].count++;
  471. imxdmac->slot_2d = slot;
  472. imxdmac->enabled_2d = true;
  473. spin_unlock_irqrestore(&imxdma->lock, flags);
  474. if (slot == IMX_DMA_2D_SLOT_A) {
  475. d->config_mem &= ~CCR_MSEL_B;
  476. d->config_port &= ~CCR_MSEL_B;
  477. imx_dmav1_writel(imxdma, d->x, DMA_XSRA);
  478. imx_dmav1_writel(imxdma, d->y, DMA_YSRA);
  479. imx_dmav1_writel(imxdma, d->w, DMA_WSRA);
  480. } else {
  481. d->config_mem |= CCR_MSEL_B;
  482. d->config_port |= CCR_MSEL_B;
  483. imx_dmav1_writel(imxdma, d->x, DMA_XSRB);
  484. imx_dmav1_writel(imxdma, d->y, DMA_YSRB);
  485. imx_dmav1_writel(imxdma, d->w, DMA_WSRB);
  486. }
  487. /*
  488. * We fall-through here intentionally, since a 2D transfer is
  489. * similar to MEMCPY just adding the 2D slot configuration.
  490. */
  491. case IMXDMA_DESC_MEMCPY:
  492. imx_dmav1_writel(imxdma, d->src, DMA_SAR(imxdmac->channel));
  493. imx_dmav1_writel(imxdma, d->dest, DMA_DAR(imxdmac->channel));
  494. imx_dmav1_writel(imxdma, d->config_mem | (d->config_port << 2),
  495. DMA_CCR(imxdmac->channel));
  496. imx_dmav1_writel(imxdma, d->len, DMA_CNTR(imxdmac->channel));
  497. dev_dbg(imxdma->dev, "%s channel: %d dest=0x%08x src=0x%08x "
  498. "dma_length=%d\n", __func__, imxdmac->channel,
  499. d->dest, d->src, d->len);
  500. break;
  501. /* Cyclic transfer is the same as slave_sg with special sg configuration. */
  502. case IMXDMA_DESC_CYCLIC:
  503. case IMXDMA_DESC_SLAVE_SG:
  504. if (d->direction == DMA_DEV_TO_MEM) {
  505. imx_dmav1_writel(imxdma, imxdmac->per_address,
  506. DMA_SAR(imxdmac->channel));
  507. imx_dmav1_writel(imxdma, imxdmac->ccr_from_device,
  508. DMA_CCR(imxdmac->channel));
  509. dev_dbg(imxdma->dev, "%s channel: %d sg=%p sgcount=%d "
  510. "total length=%d dev_addr=0x%08x (dev2mem)\n",
  511. __func__, imxdmac->channel, d->sg, d->sgcount,
  512. d->len, imxdmac->per_address);
  513. } else if (d->direction == DMA_MEM_TO_DEV) {
  514. imx_dmav1_writel(imxdma, imxdmac->per_address,
  515. DMA_DAR(imxdmac->channel));
  516. imx_dmav1_writel(imxdma, imxdmac->ccr_to_device,
  517. DMA_CCR(imxdmac->channel));
  518. dev_dbg(imxdma->dev, "%s channel: %d sg=%p sgcount=%d "
  519. "total length=%d dev_addr=0x%08x (mem2dev)\n",
  520. __func__, imxdmac->channel, d->sg, d->sgcount,
  521. d->len, imxdmac->per_address);
  522. } else {
  523. dev_err(imxdma->dev, "%s channel: %d bad dma mode\n",
  524. __func__, imxdmac->channel);
  525. return -EINVAL;
  526. }
  527. imxdma_sg_next(d);
  528. break;
  529. default:
  530. return -EINVAL;
  531. }
  532. imxdma_enable_hw(d);
  533. return 0;
  534. }
  535. static void imxdma_tasklet(unsigned long data)
  536. {
  537. struct imxdma_channel *imxdmac = (void *)data;
  538. struct imxdma_engine *imxdma = imxdmac->imxdma;
  539. struct imxdma_desc *desc;
  540. spin_lock(&imxdma->lock);
  541. if (list_empty(&imxdmac->ld_active)) {
  542. /* Someone might have called terminate all */
  543. goto out;
  544. }
  545. desc = list_first_entry(&imxdmac->ld_active, struct imxdma_desc, node);
  546. if (desc->desc.callback)
  547. desc->desc.callback(desc->desc.callback_param);
  548. /* If we are dealing with a cyclic descriptor, keep it on ld_active
  549. * and dont mark the descriptor as complete.
  550. * Only in non-cyclic cases it would be marked as complete
  551. */
  552. if (imxdma_chan_is_doing_cyclic(imxdmac))
  553. goto out;
  554. else
  555. dma_cookie_complete(&desc->desc);
  556. /* Free 2D slot if it was an interleaved transfer */
  557. if (imxdmac->enabled_2d) {
  558. imxdma->slots_2d[imxdmac->slot_2d].count--;
  559. imxdmac->enabled_2d = false;
  560. }
  561. list_move_tail(imxdmac->ld_active.next, &imxdmac->ld_free);
  562. if (!list_empty(&imxdmac->ld_queue)) {
  563. desc = list_first_entry(&imxdmac->ld_queue, struct imxdma_desc,
  564. node);
  565. list_move_tail(imxdmac->ld_queue.next, &imxdmac->ld_active);
  566. if (imxdma_xfer_desc(desc) < 0)
  567. dev_warn(imxdma->dev, "%s: channel: %d couldn't xfer desc\n",
  568. __func__, imxdmac->channel);
  569. }
  570. out:
  571. spin_unlock(&imxdma->lock);
  572. }
  573. static int imxdma_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  574. unsigned long arg)
  575. {
  576. struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
  577. struct dma_slave_config *dmaengine_cfg = (void *)arg;
  578. struct imxdma_engine *imxdma = imxdmac->imxdma;
  579. unsigned long flags;
  580. unsigned int mode = 0;
  581. switch (cmd) {
  582. case DMA_TERMINATE_ALL:
  583. imxdma_disable_hw(imxdmac);
  584. spin_lock_irqsave(&imxdma->lock, flags);
  585. list_splice_tail_init(&imxdmac->ld_active, &imxdmac->ld_free);
  586. list_splice_tail_init(&imxdmac->ld_queue, &imxdmac->ld_free);
  587. spin_unlock_irqrestore(&imxdma->lock, flags);
  588. return 0;
  589. case DMA_SLAVE_CONFIG:
  590. if (dmaengine_cfg->direction == DMA_DEV_TO_MEM) {
  591. imxdmac->per_address = dmaengine_cfg->src_addr;
  592. imxdmac->watermark_level = dmaengine_cfg->src_maxburst;
  593. imxdmac->word_size = dmaengine_cfg->src_addr_width;
  594. } else {
  595. imxdmac->per_address = dmaengine_cfg->dst_addr;
  596. imxdmac->watermark_level = dmaengine_cfg->dst_maxburst;
  597. imxdmac->word_size = dmaengine_cfg->dst_addr_width;
  598. }
  599. switch (imxdmac->word_size) {
  600. case DMA_SLAVE_BUSWIDTH_1_BYTE:
  601. mode = IMX_DMA_MEMSIZE_8;
  602. break;
  603. case DMA_SLAVE_BUSWIDTH_2_BYTES:
  604. mode = IMX_DMA_MEMSIZE_16;
  605. break;
  606. default:
  607. case DMA_SLAVE_BUSWIDTH_4_BYTES:
  608. mode = IMX_DMA_MEMSIZE_32;
  609. break;
  610. }
  611. imxdmac->hw_chaining = 0;
  612. imxdmac->ccr_from_device = (mode | IMX_DMA_TYPE_FIFO) |
  613. ((IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR) << 2) |
  614. CCR_REN;
  615. imxdmac->ccr_to_device =
  616. (IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR) |
  617. ((mode | IMX_DMA_TYPE_FIFO) << 2) | CCR_REN;
  618. imx_dmav1_writel(imxdma, imxdmac->dma_request,
  619. DMA_RSSR(imxdmac->channel));
  620. /* Set burst length */
  621. imx_dmav1_writel(imxdma, imxdmac->watermark_level *
  622. imxdmac->word_size, DMA_BLR(imxdmac->channel));
  623. return 0;
  624. default:
  625. return -ENOSYS;
  626. }
  627. return -EINVAL;
  628. }
  629. static enum dma_status imxdma_tx_status(struct dma_chan *chan,
  630. dma_cookie_t cookie,
  631. struct dma_tx_state *txstate)
  632. {
  633. return dma_cookie_status(chan, cookie, txstate);
  634. }
  635. static dma_cookie_t imxdma_tx_submit(struct dma_async_tx_descriptor *tx)
  636. {
  637. struct imxdma_channel *imxdmac = to_imxdma_chan(tx->chan);
  638. struct imxdma_engine *imxdma = imxdmac->imxdma;
  639. dma_cookie_t cookie;
  640. unsigned long flags;
  641. spin_lock_irqsave(&imxdma->lock, flags);
  642. list_move_tail(imxdmac->ld_free.next, &imxdmac->ld_queue);
  643. cookie = dma_cookie_assign(tx);
  644. spin_unlock_irqrestore(&imxdma->lock, flags);
  645. return cookie;
  646. }
  647. static int imxdma_alloc_chan_resources(struct dma_chan *chan)
  648. {
  649. struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
  650. struct imx_dma_data *data = chan->private;
  651. if (data != NULL)
  652. imxdmac->dma_request = data->dma_request;
  653. while (imxdmac->descs_allocated < IMXDMA_MAX_CHAN_DESCRIPTORS) {
  654. struct imxdma_desc *desc;
  655. desc = kzalloc(sizeof(*desc), GFP_KERNEL);
  656. if (!desc)
  657. break;
  658. __memzero(&desc->desc, sizeof(struct dma_async_tx_descriptor));
  659. dma_async_tx_descriptor_init(&desc->desc, chan);
  660. desc->desc.tx_submit = imxdma_tx_submit;
  661. /* txd.flags will be overwritten in prep funcs */
  662. desc->desc.flags = DMA_CTRL_ACK;
  663. desc->status = DMA_SUCCESS;
  664. list_add_tail(&desc->node, &imxdmac->ld_free);
  665. imxdmac->descs_allocated++;
  666. }
  667. if (!imxdmac->descs_allocated)
  668. return -ENOMEM;
  669. return imxdmac->descs_allocated;
  670. }
  671. static void imxdma_free_chan_resources(struct dma_chan *chan)
  672. {
  673. struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
  674. struct imxdma_engine *imxdma = imxdmac->imxdma;
  675. struct imxdma_desc *desc, *_desc;
  676. unsigned long flags;
  677. spin_lock_irqsave(&imxdma->lock, flags);
  678. imxdma_disable_hw(imxdmac);
  679. list_splice_tail_init(&imxdmac->ld_active, &imxdmac->ld_free);
  680. list_splice_tail_init(&imxdmac->ld_queue, &imxdmac->ld_free);
  681. spin_unlock_irqrestore(&imxdma->lock, flags);
  682. list_for_each_entry_safe(desc, _desc, &imxdmac->ld_free, node) {
  683. kfree(desc);
  684. imxdmac->descs_allocated--;
  685. }
  686. INIT_LIST_HEAD(&imxdmac->ld_free);
  687. kfree(imxdmac->sg_list);
  688. imxdmac->sg_list = NULL;
  689. }
  690. static struct dma_async_tx_descriptor *imxdma_prep_slave_sg(
  691. struct dma_chan *chan, struct scatterlist *sgl,
  692. unsigned int sg_len, enum dma_transfer_direction direction,
  693. unsigned long flags, void *context)
  694. {
  695. struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
  696. struct scatterlist *sg;
  697. int i, dma_length = 0;
  698. struct imxdma_desc *desc;
  699. if (list_empty(&imxdmac->ld_free) ||
  700. imxdma_chan_is_doing_cyclic(imxdmac))
  701. return NULL;
  702. desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
  703. for_each_sg(sgl, sg, sg_len, i) {
  704. dma_length += sg_dma_len(sg);
  705. }
  706. switch (imxdmac->word_size) {
  707. case DMA_SLAVE_BUSWIDTH_4_BYTES:
  708. if (sg_dma_len(sgl) & 3 || sgl->dma_address & 3)
  709. return NULL;
  710. break;
  711. case DMA_SLAVE_BUSWIDTH_2_BYTES:
  712. if (sg_dma_len(sgl) & 1 || sgl->dma_address & 1)
  713. return NULL;
  714. break;
  715. case DMA_SLAVE_BUSWIDTH_1_BYTE:
  716. break;
  717. default:
  718. return NULL;
  719. }
  720. desc->type = IMXDMA_DESC_SLAVE_SG;
  721. desc->sg = sgl;
  722. desc->sgcount = sg_len;
  723. desc->len = dma_length;
  724. desc->direction = direction;
  725. if (direction == DMA_DEV_TO_MEM) {
  726. desc->src = imxdmac->per_address;
  727. } else {
  728. desc->dest = imxdmac->per_address;
  729. }
  730. desc->desc.callback = NULL;
  731. desc->desc.callback_param = NULL;
  732. return &desc->desc;
  733. }
  734. static struct dma_async_tx_descriptor *imxdma_prep_dma_cyclic(
  735. struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
  736. size_t period_len, enum dma_transfer_direction direction,
  737. unsigned long flags, void *context)
  738. {
  739. struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
  740. struct imxdma_engine *imxdma = imxdmac->imxdma;
  741. struct imxdma_desc *desc;
  742. int i;
  743. unsigned int periods = buf_len / period_len;
  744. dev_dbg(imxdma->dev, "%s channel: %d buf_len=%d period_len=%d\n",
  745. __func__, imxdmac->channel, buf_len, period_len);
  746. if (list_empty(&imxdmac->ld_free) ||
  747. imxdma_chan_is_doing_cyclic(imxdmac))
  748. return NULL;
  749. desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
  750. kfree(imxdmac->sg_list);
  751. imxdmac->sg_list = kcalloc(periods + 1,
  752. sizeof(struct scatterlist), GFP_KERNEL);
  753. if (!imxdmac->sg_list)
  754. return NULL;
  755. sg_init_table(imxdmac->sg_list, periods);
  756. for (i = 0; i < periods; i++) {
  757. imxdmac->sg_list[i].page_link = 0;
  758. imxdmac->sg_list[i].offset = 0;
  759. imxdmac->sg_list[i].dma_address = dma_addr;
  760. sg_dma_len(&imxdmac->sg_list[i]) = period_len;
  761. dma_addr += period_len;
  762. }
  763. /* close the loop */
  764. imxdmac->sg_list[periods].offset = 0;
  765. sg_dma_len(&imxdmac->sg_list[periods]) = 0;
  766. imxdmac->sg_list[periods].page_link =
  767. ((unsigned long)imxdmac->sg_list | 0x01) & ~0x02;
  768. desc->type = IMXDMA_DESC_CYCLIC;
  769. desc->sg = imxdmac->sg_list;
  770. desc->sgcount = periods;
  771. desc->len = IMX_DMA_LENGTH_LOOP;
  772. desc->direction = direction;
  773. if (direction == DMA_DEV_TO_MEM) {
  774. desc->src = imxdmac->per_address;
  775. } else {
  776. desc->dest = imxdmac->per_address;
  777. }
  778. desc->desc.callback = NULL;
  779. desc->desc.callback_param = NULL;
  780. return &desc->desc;
  781. }
  782. static struct dma_async_tx_descriptor *imxdma_prep_dma_memcpy(
  783. struct dma_chan *chan, dma_addr_t dest,
  784. dma_addr_t src, size_t len, unsigned long flags)
  785. {
  786. struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
  787. struct imxdma_engine *imxdma = imxdmac->imxdma;
  788. struct imxdma_desc *desc;
  789. dev_dbg(imxdma->dev, "%s channel: %d src=0x%x dst=0x%x len=%d\n",
  790. __func__, imxdmac->channel, src, dest, len);
  791. if (list_empty(&imxdmac->ld_free) ||
  792. imxdma_chan_is_doing_cyclic(imxdmac))
  793. return NULL;
  794. desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
  795. desc->type = IMXDMA_DESC_MEMCPY;
  796. desc->src = src;
  797. desc->dest = dest;
  798. desc->len = len;
  799. desc->direction = DMA_MEM_TO_MEM;
  800. desc->config_port = IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR;
  801. desc->config_mem = IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR;
  802. desc->desc.callback = NULL;
  803. desc->desc.callback_param = NULL;
  804. return &desc->desc;
  805. }
  806. static struct dma_async_tx_descriptor *imxdma_prep_dma_interleaved(
  807. struct dma_chan *chan, struct dma_interleaved_template *xt,
  808. unsigned long flags)
  809. {
  810. struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
  811. struct imxdma_engine *imxdma = imxdmac->imxdma;
  812. struct imxdma_desc *desc;
  813. dev_dbg(imxdma->dev, "%s channel: %d src_start=0x%x dst_start=0x%x\n"
  814. " src_sgl=%s dst_sgl=%s numf=%d frame_size=%d\n", __func__,
  815. imxdmac->channel, xt->src_start, xt->dst_start,
  816. xt->src_sgl ? "true" : "false", xt->dst_sgl ? "true" : "false",
  817. xt->numf, xt->frame_size);
  818. if (list_empty(&imxdmac->ld_free) ||
  819. imxdma_chan_is_doing_cyclic(imxdmac))
  820. return NULL;
  821. if (xt->frame_size != 1 || xt->numf <= 0 || xt->dir != DMA_MEM_TO_MEM)
  822. return NULL;
  823. desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
  824. desc->type = IMXDMA_DESC_INTERLEAVED;
  825. desc->src = xt->src_start;
  826. desc->dest = xt->dst_start;
  827. desc->x = xt->sgl[0].size;
  828. desc->y = xt->numf;
  829. desc->w = xt->sgl[0].icg + desc->x;
  830. desc->len = desc->x * desc->y;
  831. desc->direction = DMA_MEM_TO_MEM;
  832. desc->config_port = IMX_DMA_MEMSIZE_32;
  833. desc->config_mem = IMX_DMA_MEMSIZE_32;
  834. if (xt->src_sgl)
  835. desc->config_mem |= IMX_DMA_TYPE_2D;
  836. if (xt->dst_sgl)
  837. desc->config_port |= IMX_DMA_TYPE_2D;
  838. desc->desc.callback = NULL;
  839. desc->desc.callback_param = NULL;
  840. return &desc->desc;
  841. }
  842. static void imxdma_issue_pending(struct dma_chan *chan)
  843. {
  844. struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
  845. struct imxdma_engine *imxdma = imxdmac->imxdma;
  846. struct imxdma_desc *desc;
  847. unsigned long flags;
  848. spin_lock_irqsave(&imxdma->lock, flags);
  849. if (list_empty(&imxdmac->ld_active) &&
  850. !list_empty(&imxdmac->ld_queue)) {
  851. desc = list_first_entry(&imxdmac->ld_queue,
  852. struct imxdma_desc, node);
  853. if (imxdma_xfer_desc(desc) < 0) {
  854. dev_warn(imxdma->dev,
  855. "%s: channel: %d couldn't issue DMA xfer\n",
  856. __func__, imxdmac->channel);
  857. } else {
  858. list_move_tail(imxdmac->ld_queue.next,
  859. &imxdmac->ld_active);
  860. }
  861. }
  862. spin_unlock_irqrestore(&imxdma->lock, flags);
  863. }
  864. static bool imxdma_filter_fn(struct dma_chan *chan, void *param)
  865. {
  866. struct imxdma_filter_data *fdata = param;
  867. struct imxdma_channel *imxdma_chan = to_imxdma_chan(chan);
  868. if (chan->device->dev != fdata->imxdma->dev)
  869. return false;
  870. imxdma_chan->dma_request = fdata->request;
  871. chan->private = NULL;
  872. return true;
  873. }
  874. static struct dma_chan *imxdma_xlate(struct of_phandle_args *dma_spec,
  875. struct of_dma *ofdma)
  876. {
  877. int count = dma_spec->args_count;
  878. struct imxdma_engine *imxdma = ofdma->of_dma_data;
  879. struct imxdma_filter_data fdata = {
  880. .imxdma = imxdma,
  881. };
  882. if (count != 1)
  883. return NULL;
  884. fdata.request = dma_spec->args[0];
  885. return dma_request_channel(imxdma->dma_device.cap_mask,
  886. imxdma_filter_fn, &fdata);
  887. }
  888. static int __init imxdma_probe(struct platform_device *pdev)
  889. {
  890. struct imxdma_engine *imxdma;
  891. struct resource *res;
  892. const struct of_device_id *of_id;
  893. int ret, i;
  894. int irq, irq_err;
  895. of_id = of_match_device(imx_dma_of_dev_id, &pdev->dev);
  896. if (of_id)
  897. pdev->id_entry = of_id->data;
  898. imxdma = devm_kzalloc(&pdev->dev, sizeof(*imxdma), GFP_KERNEL);
  899. if (!imxdma)
  900. return -ENOMEM;
  901. imxdma->dev = &pdev->dev;
  902. imxdma->devtype = pdev->id_entry->driver_data;
  903. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  904. imxdma->base = devm_ioremap_resource(&pdev->dev, res);
  905. if (IS_ERR(imxdma->base))
  906. return PTR_ERR(imxdma->base);
  907. irq = platform_get_irq(pdev, 0);
  908. if (irq < 0)
  909. return irq;
  910. imxdma->dma_ipg = devm_clk_get(&pdev->dev, "ipg");
  911. if (IS_ERR(imxdma->dma_ipg))
  912. return PTR_ERR(imxdma->dma_ipg);
  913. imxdma->dma_ahb = devm_clk_get(&pdev->dev, "ahb");
  914. if (IS_ERR(imxdma->dma_ahb))
  915. return PTR_ERR(imxdma->dma_ahb);
  916. clk_prepare_enable(imxdma->dma_ipg);
  917. clk_prepare_enable(imxdma->dma_ahb);
  918. /* reset DMA module */
  919. imx_dmav1_writel(imxdma, DCR_DRST, DMA_DCR);
  920. if (is_imx1_dma(imxdma)) {
  921. ret = devm_request_irq(&pdev->dev, irq,
  922. dma_irq_handler, 0, "DMA", imxdma);
  923. if (ret) {
  924. dev_warn(imxdma->dev, "Can't register IRQ for DMA\n");
  925. goto err;
  926. }
  927. irq_err = platform_get_irq(pdev, 1);
  928. if (irq_err < 0) {
  929. ret = irq_err;
  930. goto err;
  931. }
  932. ret = devm_request_irq(&pdev->dev, irq_err,
  933. imxdma_err_handler, 0, "DMA", imxdma);
  934. if (ret) {
  935. dev_warn(imxdma->dev, "Can't register ERRIRQ for DMA\n");
  936. goto err;
  937. }
  938. }
  939. /* enable DMA module */
  940. imx_dmav1_writel(imxdma, DCR_DEN, DMA_DCR);
  941. /* clear all interrupts */
  942. imx_dmav1_writel(imxdma, (1 << IMX_DMA_CHANNELS) - 1, DMA_DISR);
  943. /* disable interrupts */
  944. imx_dmav1_writel(imxdma, (1 << IMX_DMA_CHANNELS) - 1, DMA_DIMR);
  945. INIT_LIST_HEAD(&imxdma->dma_device.channels);
  946. dma_cap_set(DMA_SLAVE, imxdma->dma_device.cap_mask);
  947. dma_cap_set(DMA_CYCLIC, imxdma->dma_device.cap_mask);
  948. dma_cap_set(DMA_MEMCPY, imxdma->dma_device.cap_mask);
  949. dma_cap_set(DMA_INTERLEAVE, imxdma->dma_device.cap_mask);
  950. /* Initialize 2D global parameters */
  951. for (i = 0; i < IMX_DMA_2D_SLOTS; i++)
  952. imxdma->slots_2d[i].count = 0;
  953. spin_lock_init(&imxdma->lock);
  954. /* Initialize channel parameters */
  955. for (i = 0; i < IMX_DMA_CHANNELS; i++) {
  956. struct imxdma_channel *imxdmac = &imxdma->channel[i];
  957. if (!is_imx1_dma(imxdma)) {
  958. ret = devm_request_irq(&pdev->dev, irq + i,
  959. dma_irq_handler, 0, "DMA", imxdma);
  960. if (ret) {
  961. dev_warn(imxdma->dev, "Can't register IRQ %d "
  962. "for DMA channel %d\n",
  963. irq + i, i);
  964. goto err;
  965. }
  966. init_timer(&imxdmac->watchdog);
  967. imxdmac->watchdog.function = &imxdma_watchdog;
  968. imxdmac->watchdog.data = (unsigned long)imxdmac;
  969. }
  970. imxdmac->imxdma = imxdma;
  971. INIT_LIST_HEAD(&imxdmac->ld_queue);
  972. INIT_LIST_HEAD(&imxdmac->ld_free);
  973. INIT_LIST_HEAD(&imxdmac->ld_active);
  974. tasklet_init(&imxdmac->dma_tasklet, imxdma_tasklet,
  975. (unsigned long)imxdmac);
  976. imxdmac->chan.device = &imxdma->dma_device;
  977. dma_cookie_init(&imxdmac->chan);
  978. imxdmac->channel = i;
  979. /* Add the channel to the DMAC list */
  980. list_add_tail(&imxdmac->chan.device_node,
  981. &imxdma->dma_device.channels);
  982. }
  983. imxdma->dma_device.dev = &pdev->dev;
  984. imxdma->dma_device.device_alloc_chan_resources = imxdma_alloc_chan_resources;
  985. imxdma->dma_device.device_free_chan_resources = imxdma_free_chan_resources;
  986. imxdma->dma_device.device_tx_status = imxdma_tx_status;
  987. imxdma->dma_device.device_prep_slave_sg = imxdma_prep_slave_sg;
  988. imxdma->dma_device.device_prep_dma_cyclic = imxdma_prep_dma_cyclic;
  989. imxdma->dma_device.device_prep_dma_memcpy = imxdma_prep_dma_memcpy;
  990. imxdma->dma_device.device_prep_interleaved_dma = imxdma_prep_dma_interleaved;
  991. imxdma->dma_device.device_control = imxdma_control;
  992. imxdma->dma_device.device_issue_pending = imxdma_issue_pending;
  993. platform_set_drvdata(pdev, imxdma);
  994. imxdma->dma_device.copy_align = 2; /* 2^2 = 4 bytes alignment */
  995. imxdma->dma_device.dev->dma_parms = &imxdma->dma_parms;
  996. dma_set_max_seg_size(imxdma->dma_device.dev, 0xffffff);
  997. ret = dma_async_device_register(&imxdma->dma_device);
  998. if (ret) {
  999. dev_err(&pdev->dev, "unable to register\n");
  1000. goto err;
  1001. }
  1002. if (pdev->dev.of_node) {
  1003. ret = of_dma_controller_register(pdev->dev.of_node,
  1004. imxdma_xlate, imxdma);
  1005. if (ret) {
  1006. dev_err(&pdev->dev, "unable to register of_dma_controller\n");
  1007. goto err_of_dma_controller;
  1008. }
  1009. }
  1010. return 0;
  1011. err_of_dma_controller:
  1012. dma_async_device_unregister(&imxdma->dma_device);
  1013. err:
  1014. clk_disable_unprepare(imxdma->dma_ipg);
  1015. clk_disable_unprepare(imxdma->dma_ahb);
  1016. return ret;
  1017. }
  1018. static int imxdma_remove(struct platform_device *pdev)
  1019. {
  1020. struct imxdma_engine *imxdma = platform_get_drvdata(pdev);
  1021. dma_async_device_unregister(&imxdma->dma_device);
  1022. if (pdev->dev.of_node)
  1023. of_dma_controller_free(pdev->dev.of_node);
  1024. clk_disable_unprepare(imxdma->dma_ipg);
  1025. clk_disable_unprepare(imxdma->dma_ahb);
  1026. return 0;
  1027. }
  1028. static struct platform_driver imxdma_driver = {
  1029. .driver = {
  1030. .name = "imx-dma",
  1031. .of_match_table = imx_dma_of_dev_id,
  1032. },
  1033. .id_table = imx_dma_devtype,
  1034. .remove = imxdma_remove,
  1035. };
  1036. static int __init imxdma_module_init(void)
  1037. {
  1038. return platform_driver_probe(&imxdma_driver, imxdma_probe);
  1039. }
  1040. subsys_initcall(imxdma_module_init);
  1041. MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
  1042. MODULE_DESCRIPTION("i.MX dma driver");
  1043. MODULE_LICENSE("GPL");