talitos.c 79 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <linux/slab.h>
  40. #include <crypto/algapi.h>
  41. #include <crypto/aes.h>
  42. #include <crypto/des.h>
  43. #include <crypto/sha.h>
  44. #include <crypto/md5.h>
  45. #include <crypto/aead.h>
  46. #include <crypto/authenc.h>
  47. #include <crypto/skcipher.h>
  48. #include <crypto/hash.h>
  49. #include <crypto/internal/hash.h>
  50. #include <crypto/scatterwalk.h>
  51. #include "talitos.h"
  52. static void to_talitos_ptr(struct talitos_ptr *talitos_ptr, dma_addr_t dma_addr)
  53. {
  54. talitos_ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  55. talitos_ptr->eptr = upper_32_bits(dma_addr);
  56. }
  57. /*
  58. * map virtual single (contiguous) pointer to h/w descriptor pointer
  59. */
  60. static void map_single_talitos_ptr(struct device *dev,
  61. struct talitos_ptr *talitos_ptr,
  62. unsigned short len, void *data,
  63. unsigned char extent,
  64. enum dma_data_direction dir)
  65. {
  66. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  67. talitos_ptr->len = cpu_to_be16(len);
  68. to_talitos_ptr(talitos_ptr, dma_addr);
  69. talitos_ptr->j_extent = extent;
  70. }
  71. /*
  72. * unmap bus single (contiguous) h/w descriptor pointer
  73. */
  74. static void unmap_single_talitos_ptr(struct device *dev,
  75. struct talitos_ptr *talitos_ptr,
  76. enum dma_data_direction dir)
  77. {
  78. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  79. be16_to_cpu(talitos_ptr->len), dir);
  80. }
  81. static int reset_channel(struct device *dev, int ch)
  82. {
  83. struct talitos_private *priv = dev_get_drvdata(dev);
  84. unsigned int timeout = TALITOS_TIMEOUT;
  85. setbits32(priv->chan[ch].reg + TALITOS_CCCR, TALITOS_CCCR_RESET);
  86. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) & TALITOS_CCCR_RESET)
  87. && --timeout)
  88. cpu_relax();
  89. if (timeout == 0) {
  90. dev_err(dev, "failed to reset channel %d\n", ch);
  91. return -EIO;
  92. }
  93. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  94. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
  95. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  96. /* and ICCR writeback, if available */
  97. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  98. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  99. TALITOS_CCCR_LO_IWSE);
  100. return 0;
  101. }
  102. static int reset_device(struct device *dev)
  103. {
  104. struct talitos_private *priv = dev_get_drvdata(dev);
  105. unsigned int timeout = TALITOS_TIMEOUT;
  106. u32 mcr = TALITOS_MCR_SWR;
  107. setbits32(priv->reg + TALITOS_MCR, mcr);
  108. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  109. && --timeout)
  110. cpu_relax();
  111. if (priv->irq[1]) {
  112. mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
  113. setbits32(priv->reg + TALITOS_MCR, mcr);
  114. }
  115. if (timeout == 0) {
  116. dev_err(dev, "failed to reset device\n");
  117. return -EIO;
  118. }
  119. return 0;
  120. }
  121. /*
  122. * Reset and initialize the device
  123. */
  124. static int init_device(struct device *dev)
  125. {
  126. struct talitos_private *priv = dev_get_drvdata(dev);
  127. int ch, err;
  128. /*
  129. * Master reset
  130. * errata documentation: warning: certain SEC interrupts
  131. * are not fully cleared by writing the MCR:SWR bit,
  132. * set bit twice to completely reset
  133. */
  134. err = reset_device(dev);
  135. if (err)
  136. return err;
  137. err = reset_device(dev);
  138. if (err)
  139. return err;
  140. /* reset channels */
  141. for (ch = 0; ch < priv->num_channels; ch++) {
  142. err = reset_channel(dev, ch);
  143. if (err)
  144. return err;
  145. }
  146. /* enable channel done and error interrupts */
  147. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  148. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  149. /* disable integrity check error interrupts (use writeback instead) */
  150. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  151. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  152. TALITOS_MDEUICR_LO_ICE);
  153. return 0;
  154. }
  155. /**
  156. * talitos_submit - submits a descriptor to the device for processing
  157. * @dev: the SEC device to be used
  158. * @ch: the SEC device channel to be used
  159. * @desc: the descriptor to be processed by the device
  160. * @callback: whom to call when processing is complete
  161. * @context: a handle for use by caller (optional)
  162. *
  163. * desc must contain valid dma-mapped (bus physical) address pointers.
  164. * callback must check err and feedback in descriptor header
  165. * for device processing status.
  166. */
  167. int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  168. void (*callback)(struct device *dev,
  169. struct talitos_desc *desc,
  170. void *context, int error),
  171. void *context)
  172. {
  173. struct talitos_private *priv = dev_get_drvdata(dev);
  174. struct talitos_request *request;
  175. unsigned long flags;
  176. int head;
  177. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  178. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  179. /* h/w fifo is full */
  180. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  181. return -EAGAIN;
  182. }
  183. head = priv->chan[ch].head;
  184. request = &priv->chan[ch].fifo[head];
  185. /* map descriptor and save caller data */
  186. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  187. DMA_BIDIRECTIONAL);
  188. request->callback = callback;
  189. request->context = context;
  190. /* increment fifo head */
  191. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  192. smp_wmb();
  193. request->desc = desc;
  194. /* GO! */
  195. wmb();
  196. out_be32(priv->chan[ch].reg + TALITOS_FF,
  197. upper_32_bits(request->dma_desc));
  198. out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
  199. lower_32_bits(request->dma_desc));
  200. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  201. return -EINPROGRESS;
  202. }
  203. EXPORT_SYMBOL(talitos_submit);
  204. /*
  205. * process what was done, notify callback of error if not
  206. */
  207. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  208. {
  209. struct talitos_private *priv = dev_get_drvdata(dev);
  210. struct talitos_request *request, saved_req;
  211. unsigned long flags;
  212. int tail, status;
  213. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  214. tail = priv->chan[ch].tail;
  215. while (priv->chan[ch].fifo[tail].desc) {
  216. request = &priv->chan[ch].fifo[tail];
  217. /* descriptors with their done bits set don't get the error */
  218. rmb();
  219. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  220. status = 0;
  221. else
  222. if (!error)
  223. break;
  224. else
  225. status = error;
  226. dma_unmap_single(dev, request->dma_desc,
  227. sizeof(struct talitos_desc),
  228. DMA_BIDIRECTIONAL);
  229. /* copy entries so we can call callback outside lock */
  230. saved_req.desc = request->desc;
  231. saved_req.callback = request->callback;
  232. saved_req.context = request->context;
  233. /* release request entry in fifo */
  234. smp_wmb();
  235. request->desc = NULL;
  236. /* increment fifo tail */
  237. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  238. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  239. atomic_dec(&priv->chan[ch].submit_count);
  240. saved_req.callback(dev, saved_req.desc, saved_req.context,
  241. status);
  242. /* channel may resume processing in single desc error case */
  243. if (error && !reset_ch && status == error)
  244. return;
  245. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  246. tail = priv->chan[ch].tail;
  247. }
  248. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  249. }
  250. /*
  251. * process completed requests for channels that have done status
  252. */
  253. #define DEF_TALITOS_DONE(name, ch_done_mask) \
  254. static void talitos_done_##name(unsigned long data) \
  255. { \
  256. struct device *dev = (struct device *)data; \
  257. struct talitos_private *priv = dev_get_drvdata(dev); \
  258. unsigned long flags; \
  259. \
  260. if (ch_done_mask & 1) \
  261. flush_channel(dev, 0, 0, 0); \
  262. if (priv->num_channels == 1) \
  263. goto out; \
  264. if (ch_done_mask & (1 << 2)) \
  265. flush_channel(dev, 1, 0, 0); \
  266. if (ch_done_mask & (1 << 4)) \
  267. flush_channel(dev, 2, 0, 0); \
  268. if (ch_done_mask & (1 << 6)) \
  269. flush_channel(dev, 3, 0, 0); \
  270. \
  271. out: \
  272. /* At this point, all completed channels have been processed */ \
  273. /* Unmask done interrupts for channels completed later on. */ \
  274. spin_lock_irqsave(&priv->reg_lock, flags); \
  275. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  276. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT); \
  277. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  278. }
  279. DEF_TALITOS_DONE(4ch, TALITOS_ISR_4CHDONE)
  280. DEF_TALITOS_DONE(ch0_2, TALITOS_ISR_CH_0_2_DONE)
  281. DEF_TALITOS_DONE(ch1_3, TALITOS_ISR_CH_1_3_DONE)
  282. /*
  283. * locate current (offending) descriptor
  284. */
  285. static u32 current_desc_hdr(struct device *dev, int ch)
  286. {
  287. struct talitos_private *priv = dev_get_drvdata(dev);
  288. int tail = priv->chan[ch].tail;
  289. dma_addr_t cur_desc;
  290. cur_desc = in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
  291. while (priv->chan[ch].fifo[tail].dma_desc != cur_desc) {
  292. tail = (tail + 1) & (priv->fifo_len - 1);
  293. if (tail == priv->chan[ch].tail) {
  294. dev_err(dev, "couldn't locate current descriptor\n");
  295. return 0;
  296. }
  297. }
  298. return priv->chan[ch].fifo[tail].desc->hdr;
  299. }
  300. /*
  301. * user diagnostics; report root cause of error based on execution unit status
  302. */
  303. static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
  304. {
  305. struct talitos_private *priv = dev_get_drvdata(dev);
  306. int i;
  307. if (!desc_hdr)
  308. desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
  309. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  310. case DESC_HDR_SEL0_AFEU:
  311. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  312. in_be32(priv->reg + TALITOS_AFEUISR),
  313. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  314. break;
  315. case DESC_HDR_SEL0_DEU:
  316. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  317. in_be32(priv->reg + TALITOS_DEUISR),
  318. in_be32(priv->reg + TALITOS_DEUISR_LO));
  319. break;
  320. case DESC_HDR_SEL0_MDEUA:
  321. case DESC_HDR_SEL0_MDEUB:
  322. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  323. in_be32(priv->reg + TALITOS_MDEUISR),
  324. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  325. break;
  326. case DESC_HDR_SEL0_RNG:
  327. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  328. in_be32(priv->reg + TALITOS_RNGUISR),
  329. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  330. break;
  331. case DESC_HDR_SEL0_PKEU:
  332. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  333. in_be32(priv->reg + TALITOS_PKEUISR),
  334. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  335. break;
  336. case DESC_HDR_SEL0_AESU:
  337. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  338. in_be32(priv->reg + TALITOS_AESUISR),
  339. in_be32(priv->reg + TALITOS_AESUISR_LO));
  340. break;
  341. case DESC_HDR_SEL0_CRCU:
  342. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  343. in_be32(priv->reg + TALITOS_CRCUISR),
  344. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  345. break;
  346. case DESC_HDR_SEL0_KEU:
  347. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  348. in_be32(priv->reg + TALITOS_KEUISR),
  349. in_be32(priv->reg + TALITOS_KEUISR_LO));
  350. break;
  351. }
  352. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  353. case DESC_HDR_SEL1_MDEUA:
  354. case DESC_HDR_SEL1_MDEUB:
  355. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  356. in_be32(priv->reg + TALITOS_MDEUISR),
  357. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  358. break;
  359. case DESC_HDR_SEL1_CRCU:
  360. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  361. in_be32(priv->reg + TALITOS_CRCUISR),
  362. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  363. break;
  364. }
  365. for (i = 0; i < 8; i++)
  366. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  367. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
  368. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
  369. }
  370. /*
  371. * recover from error interrupts
  372. */
  373. static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
  374. {
  375. struct talitos_private *priv = dev_get_drvdata(dev);
  376. unsigned int timeout = TALITOS_TIMEOUT;
  377. int ch, error, reset_dev = 0, reset_ch = 0;
  378. u32 v, v_lo;
  379. for (ch = 0; ch < priv->num_channels; ch++) {
  380. /* skip channels without errors */
  381. if (!(isr & (1 << (ch * 2 + 1))))
  382. continue;
  383. error = -EINVAL;
  384. v = in_be32(priv->chan[ch].reg + TALITOS_CCPSR);
  385. v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
  386. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  387. dev_err(dev, "double fetch fifo overflow error\n");
  388. error = -EAGAIN;
  389. reset_ch = 1;
  390. }
  391. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  392. /* h/w dropped descriptor */
  393. dev_err(dev, "single fetch fifo overflow error\n");
  394. error = -EAGAIN;
  395. }
  396. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  397. dev_err(dev, "master data transfer error\n");
  398. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  399. dev_err(dev, "s/g data length zero error\n");
  400. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  401. dev_err(dev, "fetch pointer zero error\n");
  402. if (v_lo & TALITOS_CCPSR_LO_IDH)
  403. dev_err(dev, "illegal descriptor header error\n");
  404. if (v_lo & TALITOS_CCPSR_LO_IEU)
  405. dev_err(dev, "invalid execution unit error\n");
  406. if (v_lo & TALITOS_CCPSR_LO_EU)
  407. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  408. if (v_lo & TALITOS_CCPSR_LO_GB)
  409. dev_err(dev, "gather boundary error\n");
  410. if (v_lo & TALITOS_CCPSR_LO_GRL)
  411. dev_err(dev, "gather return/length error\n");
  412. if (v_lo & TALITOS_CCPSR_LO_SB)
  413. dev_err(dev, "scatter boundary error\n");
  414. if (v_lo & TALITOS_CCPSR_LO_SRL)
  415. dev_err(dev, "scatter return/length error\n");
  416. flush_channel(dev, ch, error, reset_ch);
  417. if (reset_ch) {
  418. reset_channel(dev, ch);
  419. } else {
  420. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  421. TALITOS_CCCR_CONT);
  422. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
  423. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  424. TALITOS_CCCR_CONT) && --timeout)
  425. cpu_relax();
  426. if (timeout == 0) {
  427. dev_err(dev, "failed to restart channel %d\n",
  428. ch);
  429. reset_dev = 1;
  430. }
  431. }
  432. }
  433. if (reset_dev || isr & ~TALITOS_ISR_4CHERR || isr_lo) {
  434. dev_err(dev, "done overflow, internal time out, or rngu error: "
  435. "ISR 0x%08x_%08x\n", isr, isr_lo);
  436. /* purge request queues */
  437. for (ch = 0; ch < priv->num_channels; ch++)
  438. flush_channel(dev, ch, -EIO, 1);
  439. /* reset and reinitialize the device */
  440. init_device(dev);
  441. }
  442. }
  443. #define DEF_TALITOS_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  444. static irqreturn_t talitos_interrupt_##name(int irq, void *data) \
  445. { \
  446. struct device *dev = data; \
  447. struct talitos_private *priv = dev_get_drvdata(dev); \
  448. u32 isr, isr_lo; \
  449. unsigned long flags; \
  450. \
  451. spin_lock_irqsave(&priv->reg_lock, flags); \
  452. isr = in_be32(priv->reg + TALITOS_ISR); \
  453. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  454. /* Acknowledge interrupt */ \
  455. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  456. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  457. \
  458. if (unlikely(isr & ch_err_mask || isr_lo)) { \
  459. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  460. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  461. } \
  462. else { \
  463. if (likely(isr & ch_done_mask)) { \
  464. /* mask further done interrupts. */ \
  465. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  466. /* done_task will unmask done interrupts at exit */ \
  467. tasklet_schedule(&priv->done_task[tlet]); \
  468. } \
  469. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  470. } \
  471. \
  472. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  473. IRQ_NONE; \
  474. }
  475. DEF_TALITOS_INTERRUPT(4ch, TALITOS_ISR_4CHDONE, TALITOS_ISR_4CHERR, 0)
  476. DEF_TALITOS_INTERRUPT(ch0_2, TALITOS_ISR_CH_0_2_DONE, TALITOS_ISR_CH_0_2_ERR, 0)
  477. DEF_TALITOS_INTERRUPT(ch1_3, TALITOS_ISR_CH_1_3_DONE, TALITOS_ISR_CH_1_3_ERR, 1)
  478. /*
  479. * hwrng
  480. */
  481. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  482. {
  483. struct device *dev = (struct device *)rng->priv;
  484. struct talitos_private *priv = dev_get_drvdata(dev);
  485. u32 ofl;
  486. int i;
  487. for (i = 0; i < 20; i++) {
  488. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  489. TALITOS_RNGUSR_LO_OFL;
  490. if (ofl || !wait)
  491. break;
  492. udelay(10);
  493. }
  494. return !!ofl;
  495. }
  496. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  497. {
  498. struct device *dev = (struct device *)rng->priv;
  499. struct talitos_private *priv = dev_get_drvdata(dev);
  500. /* rng fifo requires 64-bit accesses */
  501. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  502. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  503. return sizeof(u32);
  504. }
  505. static int talitos_rng_init(struct hwrng *rng)
  506. {
  507. struct device *dev = (struct device *)rng->priv;
  508. struct talitos_private *priv = dev_get_drvdata(dev);
  509. unsigned int timeout = TALITOS_TIMEOUT;
  510. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  511. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  512. && --timeout)
  513. cpu_relax();
  514. if (timeout == 0) {
  515. dev_err(dev, "failed to reset rng hw\n");
  516. return -ENODEV;
  517. }
  518. /* start generating */
  519. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  520. return 0;
  521. }
  522. static int talitos_register_rng(struct device *dev)
  523. {
  524. struct talitos_private *priv = dev_get_drvdata(dev);
  525. priv->rng.name = dev_driver_string(dev),
  526. priv->rng.init = talitos_rng_init,
  527. priv->rng.data_present = talitos_rng_data_present,
  528. priv->rng.data_read = talitos_rng_data_read,
  529. priv->rng.priv = (unsigned long)dev;
  530. return hwrng_register(&priv->rng);
  531. }
  532. static void talitos_unregister_rng(struct device *dev)
  533. {
  534. struct talitos_private *priv = dev_get_drvdata(dev);
  535. hwrng_unregister(&priv->rng);
  536. }
  537. /*
  538. * crypto alg
  539. */
  540. #define TALITOS_CRA_PRIORITY 3000
  541. #define TALITOS_MAX_KEY_SIZE 96
  542. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  543. #define MD5_BLOCK_SIZE 64
  544. struct talitos_ctx {
  545. struct device *dev;
  546. int ch;
  547. __be32 desc_hdr_template;
  548. u8 key[TALITOS_MAX_KEY_SIZE];
  549. u8 iv[TALITOS_MAX_IV_LENGTH];
  550. unsigned int keylen;
  551. unsigned int enckeylen;
  552. unsigned int authkeylen;
  553. unsigned int authsize;
  554. };
  555. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  556. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  557. struct talitos_ahash_req_ctx {
  558. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  559. unsigned int hw_context_size;
  560. u8 buf[HASH_MAX_BLOCK_SIZE];
  561. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  562. unsigned int swinit;
  563. unsigned int first;
  564. unsigned int last;
  565. unsigned int to_hash_later;
  566. u64 nbuf;
  567. struct scatterlist bufsl[2];
  568. struct scatterlist *psrc;
  569. };
  570. static int aead_setauthsize(struct crypto_aead *authenc,
  571. unsigned int authsize)
  572. {
  573. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  574. ctx->authsize = authsize;
  575. return 0;
  576. }
  577. static int aead_setkey(struct crypto_aead *authenc,
  578. const u8 *key, unsigned int keylen)
  579. {
  580. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  581. struct rtattr *rta = (void *)key;
  582. struct crypto_authenc_key_param *param;
  583. unsigned int authkeylen;
  584. unsigned int enckeylen;
  585. if (!RTA_OK(rta, keylen))
  586. goto badkey;
  587. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  588. goto badkey;
  589. if (RTA_PAYLOAD(rta) < sizeof(*param))
  590. goto badkey;
  591. param = RTA_DATA(rta);
  592. enckeylen = be32_to_cpu(param->enckeylen);
  593. key += RTA_ALIGN(rta->rta_len);
  594. keylen -= RTA_ALIGN(rta->rta_len);
  595. if (keylen < enckeylen)
  596. goto badkey;
  597. authkeylen = keylen - enckeylen;
  598. if (keylen > TALITOS_MAX_KEY_SIZE)
  599. goto badkey;
  600. memcpy(&ctx->key, key, keylen);
  601. ctx->keylen = keylen;
  602. ctx->enckeylen = enckeylen;
  603. ctx->authkeylen = authkeylen;
  604. return 0;
  605. badkey:
  606. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  607. return -EINVAL;
  608. }
  609. /*
  610. * talitos_edesc - s/w-extended descriptor
  611. * @assoc_nents: number of segments in associated data scatterlist
  612. * @src_nents: number of segments in input scatterlist
  613. * @dst_nents: number of segments in output scatterlist
  614. * @assoc_chained: whether assoc is chained or not
  615. * @src_chained: whether src is chained or not
  616. * @dst_chained: whether dst is chained or not
  617. * @iv_dma: dma address of iv for checking continuity and link table
  618. * @dma_len: length of dma mapped link_tbl space
  619. * @dma_link_tbl: bus physical address of link_tbl
  620. * @desc: h/w descriptor
  621. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  622. *
  623. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  624. * is greater than 1, an integrity check value is concatenated to the end
  625. * of link_tbl data
  626. */
  627. struct talitos_edesc {
  628. int assoc_nents;
  629. int src_nents;
  630. int dst_nents;
  631. bool assoc_chained;
  632. bool src_chained;
  633. bool dst_chained;
  634. dma_addr_t iv_dma;
  635. int dma_len;
  636. dma_addr_t dma_link_tbl;
  637. struct talitos_desc desc;
  638. struct talitos_ptr link_tbl[0];
  639. };
  640. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  641. unsigned int nents, enum dma_data_direction dir,
  642. bool chained)
  643. {
  644. if (unlikely(chained))
  645. while (sg) {
  646. dma_map_sg(dev, sg, 1, dir);
  647. sg = scatterwalk_sg_next(sg);
  648. }
  649. else
  650. dma_map_sg(dev, sg, nents, dir);
  651. return nents;
  652. }
  653. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  654. enum dma_data_direction dir)
  655. {
  656. while (sg) {
  657. dma_unmap_sg(dev, sg, 1, dir);
  658. sg = scatterwalk_sg_next(sg);
  659. }
  660. }
  661. static void talitos_sg_unmap(struct device *dev,
  662. struct talitos_edesc *edesc,
  663. struct scatterlist *src,
  664. struct scatterlist *dst)
  665. {
  666. unsigned int src_nents = edesc->src_nents ? : 1;
  667. unsigned int dst_nents = edesc->dst_nents ? : 1;
  668. if (src != dst) {
  669. if (edesc->src_chained)
  670. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  671. else
  672. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  673. if (dst) {
  674. if (edesc->dst_chained)
  675. talitos_unmap_sg_chain(dev, dst,
  676. DMA_FROM_DEVICE);
  677. else
  678. dma_unmap_sg(dev, dst, dst_nents,
  679. DMA_FROM_DEVICE);
  680. }
  681. } else
  682. if (edesc->src_chained)
  683. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  684. else
  685. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  686. }
  687. static void ipsec_esp_unmap(struct device *dev,
  688. struct talitos_edesc *edesc,
  689. struct aead_request *areq)
  690. {
  691. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  692. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  693. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  694. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  695. if (edesc->assoc_chained)
  696. talitos_unmap_sg_chain(dev, areq->assoc, DMA_TO_DEVICE);
  697. else
  698. /* assoc_nents counts also for IV in non-contiguous cases */
  699. dma_unmap_sg(dev, areq->assoc,
  700. edesc->assoc_nents ? edesc->assoc_nents - 1 : 1,
  701. DMA_TO_DEVICE);
  702. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  703. if (edesc->dma_len)
  704. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  705. DMA_BIDIRECTIONAL);
  706. }
  707. /*
  708. * ipsec_esp descriptor callbacks
  709. */
  710. static void ipsec_esp_encrypt_done(struct device *dev,
  711. struct talitos_desc *desc, void *context,
  712. int err)
  713. {
  714. struct aead_request *areq = context;
  715. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  716. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  717. struct talitos_edesc *edesc;
  718. struct scatterlist *sg;
  719. void *icvdata;
  720. edesc = container_of(desc, struct talitos_edesc, desc);
  721. ipsec_esp_unmap(dev, edesc, areq);
  722. /* copy the generated ICV to dst */
  723. if (edesc->dst_nents) {
  724. icvdata = &edesc->link_tbl[edesc->src_nents +
  725. edesc->dst_nents + 2 +
  726. edesc->assoc_nents];
  727. sg = sg_last(areq->dst, edesc->dst_nents);
  728. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  729. icvdata, ctx->authsize);
  730. }
  731. kfree(edesc);
  732. aead_request_complete(areq, err);
  733. }
  734. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  735. struct talitos_desc *desc,
  736. void *context, int err)
  737. {
  738. struct aead_request *req = context;
  739. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  740. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  741. struct talitos_edesc *edesc;
  742. struct scatterlist *sg;
  743. void *icvdata;
  744. edesc = container_of(desc, struct talitos_edesc, desc);
  745. ipsec_esp_unmap(dev, edesc, req);
  746. if (!err) {
  747. /* auth check */
  748. if (edesc->dma_len)
  749. icvdata = &edesc->link_tbl[edesc->src_nents +
  750. edesc->dst_nents + 2 +
  751. edesc->assoc_nents];
  752. else
  753. icvdata = &edesc->link_tbl[0];
  754. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  755. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  756. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  757. }
  758. kfree(edesc);
  759. aead_request_complete(req, err);
  760. }
  761. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  762. struct talitos_desc *desc,
  763. void *context, int err)
  764. {
  765. struct aead_request *req = context;
  766. struct talitos_edesc *edesc;
  767. edesc = container_of(desc, struct talitos_edesc, desc);
  768. ipsec_esp_unmap(dev, edesc, req);
  769. /* check ICV auth status */
  770. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  771. DESC_HDR_LO_ICCR1_PASS))
  772. err = -EBADMSG;
  773. kfree(edesc);
  774. aead_request_complete(req, err);
  775. }
  776. /*
  777. * convert scatterlist to SEC h/w link table format
  778. * stop at cryptlen bytes
  779. */
  780. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  781. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  782. {
  783. int n_sg = sg_count;
  784. while (n_sg--) {
  785. to_talitos_ptr(link_tbl_ptr, sg_dma_address(sg));
  786. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  787. link_tbl_ptr->j_extent = 0;
  788. link_tbl_ptr++;
  789. cryptlen -= sg_dma_len(sg);
  790. sg = scatterwalk_sg_next(sg);
  791. }
  792. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  793. link_tbl_ptr--;
  794. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  795. /* Empty this entry, and move to previous one */
  796. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  797. link_tbl_ptr->len = 0;
  798. sg_count--;
  799. link_tbl_ptr--;
  800. }
  801. be16_add_cpu(&link_tbl_ptr->len, cryptlen);
  802. /* tag end of link table */
  803. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  804. return sg_count;
  805. }
  806. /*
  807. * fill in and submit ipsec_esp descriptor
  808. */
  809. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  810. u64 seq, void (*callback) (struct device *dev,
  811. struct talitos_desc *desc,
  812. void *context, int error))
  813. {
  814. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  815. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  816. struct device *dev = ctx->dev;
  817. struct talitos_desc *desc = &edesc->desc;
  818. unsigned int cryptlen = areq->cryptlen;
  819. unsigned int authsize = ctx->authsize;
  820. unsigned int ivsize = crypto_aead_ivsize(aead);
  821. int sg_count, ret;
  822. int sg_link_tbl_len;
  823. /* hmac key */
  824. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  825. 0, DMA_TO_DEVICE);
  826. /* hmac data */
  827. desc->ptr[1].len = cpu_to_be16(areq->assoclen + ivsize);
  828. if (edesc->assoc_nents) {
  829. int tbl_off = edesc->src_nents + edesc->dst_nents + 2;
  830. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  831. to_talitos_ptr(&desc->ptr[1], edesc->dma_link_tbl + tbl_off *
  832. sizeof(struct talitos_ptr));
  833. desc->ptr[1].j_extent = DESC_PTR_LNKTBL_JUMP;
  834. /* assoc_nents - 1 entries for assoc, 1 for IV */
  835. sg_count = sg_to_link_tbl(areq->assoc, edesc->assoc_nents - 1,
  836. areq->assoclen, tbl_ptr);
  837. /* add IV to link table */
  838. tbl_ptr += sg_count - 1;
  839. tbl_ptr->j_extent = 0;
  840. tbl_ptr++;
  841. to_talitos_ptr(tbl_ptr, edesc->iv_dma);
  842. tbl_ptr->len = cpu_to_be16(ivsize);
  843. tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  844. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  845. edesc->dma_len, DMA_BIDIRECTIONAL);
  846. } else {
  847. to_talitos_ptr(&desc->ptr[1], sg_dma_address(areq->assoc));
  848. desc->ptr[1].j_extent = 0;
  849. }
  850. /* cipher iv */
  851. to_talitos_ptr(&desc->ptr[2], edesc->iv_dma);
  852. desc->ptr[2].len = cpu_to_be16(ivsize);
  853. desc->ptr[2].j_extent = 0;
  854. /* Sync needed for the aead_givencrypt case */
  855. dma_sync_single_for_device(dev, edesc->iv_dma, ivsize, DMA_TO_DEVICE);
  856. /* cipher key */
  857. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  858. (char *)&ctx->key + ctx->authkeylen, 0,
  859. DMA_TO_DEVICE);
  860. /*
  861. * cipher in
  862. * map and adjust cipher len to aead request cryptlen.
  863. * extent is bytes of HMAC postpended to ciphertext,
  864. * typically 12 for ipsec
  865. */
  866. desc->ptr[4].len = cpu_to_be16(cryptlen);
  867. desc->ptr[4].j_extent = authsize;
  868. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  869. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  870. : DMA_TO_DEVICE,
  871. edesc->src_chained);
  872. if (sg_count == 1) {
  873. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src));
  874. } else {
  875. sg_link_tbl_len = cryptlen;
  876. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  877. sg_link_tbl_len = cryptlen + authsize;
  878. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  879. &edesc->link_tbl[0]);
  880. if (sg_count > 1) {
  881. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  882. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl);
  883. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  884. edesc->dma_len,
  885. DMA_BIDIRECTIONAL);
  886. } else {
  887. /* Only one segment now, so no link tbl needed */
  888. to_talitos_ptr(&desc->ptr[4],
  889. sg_dma_address(areq->src));
  890. }
  891. }
  892. /* cipher out */
  893. desc->ptr[5].len = cpu_to_be16(cryptlen);
  894. desc->ptr[5].j_extent = authsize;
  895. if (areq->src != areq->dst)
  896. sg_count = talitos_map_sg(dev, areq->dst,
  897. edesc->dst_nents ? : 1,
  898. DMA_FROM_DEVICE, edesc->dst_chained);
  899. if (sg_count == 1) {
  900. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst));
  901. } else {
  902. int tbl_off = edesc->src_nents + 1;
  903. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  904. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  905. tbl_off * sizeof(struct talitos_ptr));
  906. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  907. tbl_ptr);
  908. /* Add an entry to the link table for ICV data */
  909. tbl_ptr += sg_count - 1;
  910. tbl_ptr->j_extent = 0;
  911. tbl_ptr++;
  912. tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  913. tbl_ptr->len = cpu_to_be16(authsize);
  914. /* icv data follows link tables */
  915. to_talitos_ptr(tbl_ptr, edesc->dma_link_tbl +
  916. (tbl_off + edesc->dst_nents + 1 +
  917. edesc->assoc_nents) *
  918. sizeof(struct talitos_ptr));
  919. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  920. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  921. edesc->dma_len, DMA_BIDIRECTIONAL);
  922. }
  923. /* iv out */
  924. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  925. DMA_FROM_DEVICE);
  926. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  927. if (ret != -EINPROGRESS) {
  928. ipsec_esp_unmap(dev, edesc, areq);
  929. kfree(edesc);
  930. }
  931. return ret;
  932. }
  933. /*
  934. * derive number of elements in scatterlist
  935. */
  936. static int sg_count(struct scatterlist *sg_list, int nbytes, bool *chained)
  937. {
  938. struct scatterlist *sg = sg_list;
  939. int sg_nents = 0;
  940. *chained = false;
  941. while (nbytes > 0) {
  942. sg_nents++;
  943. nbytes -= sg->length;
  944. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  945. *chained = true;
  946. sg = scatterwalk_sg_next(sg);
  947. }
  948. return sg_nents;
  949. }
  950. /*
  951. * allocate and map the extended descriptor
  952. */
  953. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  954. struct scatterlist *assoc,
  955. struct scatterlist *src,
  956. struct scatterlist *dst,
  957. u8 *iv,
  958. unsigned int assoclen,
  959. unsigned int cryptlen,
  960. unsigned int authsize,
  961. unsigned int ivsize,
  962. int icv_stashing,
  963. u32 cryptoflags)
  964. {
  965. struct talitos_edesc *edesc;
  966. int assoc_nents = 0, src_nents, dst_nents, alloc_len, dma_len;
  967. bool assoc_chained = false, src_chained = false, dst_chained = false;
  968. dma_addr_t iv_dma = 0;
  969. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  970. GFP_ATOMIC;
  971. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  972. dev_err(dev, "length exceeds h/w max limit\n");
  973. return ERR_PTR(-EINVAL);
  974. }
  975. if (iv)
  976. iv_dma = dma_map_single(dev, iv, ivsize, DMA_TO_DEVICE);
  977. if (assoc) {
  978. /*
  979. * Currently it is assumed that iv is provided whenever assoc
  980. * is.
  981. */
  982. BUG_ON(!iv);
  983. assoc_nents = sg_count(assoc, assoclen, &assoc_chained);
  984. talitos_map_sg(dev, assoc, assoc_nents, DMA_TO_DEVICE,
  985. assoc_chained);
  986. assoc_nents = (assoc_nents == 1) ? 0 : assoc_nents;
  987. if (assoc_nents || sg_dma_address(assoc) + assoclen != iv_dma)
  988. assoc_nents = assoc_nents ? assoc_nents + 1 : 2;
  989. }
  990. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  991. src_nents = (src_nents == 1) ? 0 : src_nents;
  992. if (!dst) {
  993. dst_nents = 0;
  994. } else {
  995. if (dst == src) {
  996. dst_nents = src_nents;
  997. } else {
  998. dst_nents = sg_count(dst, cryptlen + authsize,
  999. &dst_chained);
  1000. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1001. }
  1002. }
  1003. /*
  1004. * allocate space for base edesc plus the link tables,
  1005. * allowing for two separate entries for ICV and generated ICV (+ 2),
  1006. * and the ICV data itself
  1007. */
  1008. alloc_len = sizeof(struct talitos_edesc);
  1009. if (assoc_nents || src_nents || dst_nents) {
  1010. dma_len = (src_nents + dst_nents + 2 + assoc_nents) *
  1011. sizeof(struct talitos_ptr) + authsize;
  1012. alloc_len += dma_len;
  1013. } else {
  1014. dma_len = 0;
  1015. alloc_len += icv_stashing ? authsize : 0;
  1016. }
  1017. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1018. if (!edesc) {
  1019. talitos_unmap_sg_chain(dev, assoc, DMA_TO_DEVICE);
  1020. if (iv_dma)
  1021. dma_unmap_single(dev, iv_dma, ivsize, DMA_TO_DEVICE);
  1022. dev_err(dev, "could not allocate edescriptor\n");
  1023. return ERR_PTR(-ENOMEM);
  1024. }
  1025. edesc->assoc_nents = assoc_nents;
  1026. edesc->src_nents = src_nents;
  1027. edesc->dst_nents = dst_nents;
  1028. edesc->assoc_chained = assoc_chained;
  1029. edesc->src_chained = src_chained;
  1030. edesc->dst_chained = dst_chained;
  1031. edesc->iv_dma = iv_dma;
  1032. edesc->dma_len = dma_len;
  1033. if (dma_len)
  1034. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1035. edesc->dma_len,
  1036. DMA_BIDIRECTIONAL);
  1037. return edesc;
  1038. }
  1039. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq, u8 *iv,
  1040. int icv_stashing)
  1041. {
  1042. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1043. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1044. unsigned int ivsize = crypto_aead_ivsize(authenc);
  1045. return talitos_edesc_alloc(ctx->dev, areq->assoc, areq->src, areq->dst,
  1046. iv, areq->assoclen, areq->cryptlen,
  1047. ctx->authsize, ivsize, icv_stashing,
  1048. areq->base.flags);
  1049. }
  1050. static int aead_encrypt(struct aead_request *req)
  1051. {
  1052. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1053. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1054. struct talitos_edesc *edesc;
  1055. /* allocate extended descriptor */
  1056. edesc = aead_edesc_alloc(req, req->iv, 0);
  1057. if (IS_ERR(edesc))
  1058. return PTR_ERR(edesc);
  1059. /* set encrypt */
  1060. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1061. return ipsec_esp(edesc, req, 0, ipsec_esp_encrypt_done);
  1062. }
  1063. static int aead_decrypt(struct aead_request *req)
  1064. {
  1065. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1066. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1067. unsigned int authsize = ctx->authsize;
  1068. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1069. struct talitos_edesc *edesc;
  1070. struct scatterlist *sg;
  1071. void *icvdata;
  1072. req->cryptlen -= authsize;
  1073. /* allocate extended descriptor */
  1074. edesc = aead_edesc_alloc(req, req->iv, 1);
  1075. if (IS_ERR(edesc))
  1076. return PTR_ERR(edesc);
  1077. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1078. ((!edesc->src_nents && !edesc->dst_nents) ||
  1079. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1080. /* decrypt and check the ICV */
  1081. edesc->desc.hdr = ctx->desc_hdr_template |
  1082. DESC_HDR_DIR_INBOUND |
  1083. DESC_HDR_MODE1_MDEU_CICV;
  1084. /* reset integrity check result bits */
  1085. edesc->desc.hdr_lo = 0;
  1086. return ipsec_esp(edesc, req, 0, ipsec_esp_decrypt_hwauth_done);
  1087. }
  1088. /* Have to check the ICV with software */
  1089. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1090. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1091. if (edesc->dma_len)
  1092. icvdata = &edesc->link_tbl[edesc->src_nents +
  1093. edesc->dst_nents + 2 +
  1094. edesc->assoc_nents];
  1095. else
  1096. icvdata = &edesc->link_tbl[0];
  1097. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1098. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1099. ctx->authsize);
  1100. return ipsec_esp(edesc, req, 0, ipsec_esp_decrypt_swauth_done);
  1101. }
  1102. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1103. {
  1104. struct aead_request *areq = &req->areq;
  1105. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1106. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1107. struct talitos_edesc *edesc;
  1108. /* allocate extended descriptor */
  1109. edesc = aead_edesc_alloc(areq, req->giv, 0);
  1110. if (IS_ERR(edesc))
  1111. return PTR_ERR(edesc);
  1112. /* set encrypt */
  1113. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1114. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1115. /* avoid consecutive packets going out with same IV */
  1116. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1117. return ipsec_esp(edesc, areq, req->seq, ipsec_esp_encrypt_done);
  1118. }
  1119. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1120. const u8 *key, unsigned int keylen)
  1121. {
  1122. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1123. memcpy(&ctx->key, key, keylen);
  1124. ctx->keylen = keylen;
  1125. return 0;
  1126. }
  1127. static void common_nonsnoop_unmap(struct device *dev,
  1128. struct talitos_edesc *edesc,
  1129. struct ablkcipher_request *areq)
  1130. {
  1131. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1132. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1133. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1134. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1135. if (edesc->dma_len)
  1136. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1137. DMA_BIDIRECTIONAL);
  1138. }
  1139. static void ablkcipher_done(struct device *dev,
  1140. struct talitos_desc *desc, void *context,
  1141. int err)
  1142. {
  1143. struct ablkcipher_request *areq = context;
  1144. struct talitos_edesc *edesc;
  1145. edesc = container_of(desc, struct talitos_edesc, desc);
  1146. common_nonsnoop_unmap(dev, edesc, areq);
  1147. kfree(edesc);
  1148. areq->base.complete(&areq->base, err);
  1149. }
  1150. static int common_nonsnoop(struct talitos_edesc *edesc,
  1151. struct ablkcipher_request *areq,
  1152. void (*callback) (struct device *dev,
  1153. struct talitos_desc *desc,
  1154. void *context, int error))
  1155. {
  1156. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1157. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1158. struct device *dev = ctx->dev;
  1159. struct talitos_desc *desc = &edesc->desc;
  1160. unsigned int cryptlen = areq->nbytes;
  1161. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1162. int sg_count, ret;
  1163. /* first DWORD empty */
  1164. desc->ptr[0].len = 0;
  1165. to_talitos_ptr(&desc->ptr[0], 0);
  1166. desc->ptr[0].j_extent = 0;
  1167. /* cipher iv */
  1168. to_talitos_ptr(&desc->ptr[1], edesc->iv_dma);
  1169. desc->ptr[1].len = cpu_to_be16(ivsize);
  1170. desc->ptr[1].j_extent = 0;
  1171. /* cipher key */
  1172. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1173. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1174. /*
  1175. * cipher in
  1176. */
  1177. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1178. desc->ptr[3].j_extent = 0;
  1179. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1180. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1181. : DMA_TO_DEVICE,
  1182. edesc->src_chained);
  1183. if (sg_count == 1) {
  1184. to_talitos_ptr(&desc->ptr[3], sg_dma_address(areq->src));
  1185. } else {
  1186. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1187. &edesc->link_tbl[0]);
  1188. if (sg_count > 1) {
  1189. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1190. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1191. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1192. edesc->dma_len,
  1193. DMA_BIDIRECTIONAL);
  1194. } else {
  1195. /* Only one segment now, so no link tbl needed */
  1196. to_talitos_ptr(&desc->ptr[3],
  1197. sg_dma_address(areq->src));
  1198. }
  1199. }
  1200. /* cipher out */
  1201. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1202. desc->ptr[4].j_extent = 0;
  1203. if (areq->src != areq->dst)
  1204. sg_count = talitos_map_sg(dev, areq->dst,
  1205. edesc->dst_nents ? : 1,
  1206. DMA_FROM_DEVICE, edesc->dst_chained);
  1207. if (sg_count == 1) {
  1208. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->dst));
  1209. } else {
  1210. struct talitos_ptr *link_tbl_ptr =
  1211. &edesc->link_tbl[edesc->src_nents + 1];
  1212. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  1213. (edesc->src_nents + 1) *
  1214. sizeof(struct talitos_ptr));
  1215. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1216. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1217. link_tbl_ptr);
  1218. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1219. edesc->dma_len, DMA_BIDIRECTIONAL);
  1220. }
  1221. /* iv out */
  1222. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1223. DMA_FROM_DEVICE);
  1224. /* last DWORD empty */
  1225. desc->ptr[6].len = 0;
  1226. to_talitos_ptr(&desc->ptr[6], 0);
  1227. desc->ptr[6].j_extent = 0;
  1228. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1229. if (ret != -EINPROGRESS) {
  1230. common_nonsnoop_unmap(dev, edesc, areq);
  1231. kfree(edesc);
  1232. }
  1233. return ret;
  1234. }
  1235. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1236. areq)
  1237. {
  1238. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1239. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1240. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1241. return talitos_edesc_alloc(ctx->dev, NULL, areq->src, areq->dst,
  1242. areq->info, 0, areq->nbytes, 0, ivsize, 0,
  1243. areq->base.flags);
  1244. }
  1245. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1246. {
  1247. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1248. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1249. struct talitos_edesc *edesc;
  1250. /* allocate extended descriptor */
  1251. edesc = ablkcipher_edesc_alloc(areq);
  1252. if (IS_ERR(edesc))
  1253. return PTR_ERR(edesc);
  1254. /* set encrypt */
  1255. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1256. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1257. }
  1258. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1259. {
  1260. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1261. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1262. struct talitos_edesc *edesc;
  1263. /* allocate extended descriptor */
  1264. edesc = ablkcipher_edesc_alloc(areq);
  1265. if (IS_ERR(edesc))
  1266. return PTR_ERR(edesc);
  1267. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1268. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1269. }
  1270. static void common_nonsnoop_hash_unmap(struct device *dev,
  1271. struct talitos_edesc *edesc,
  1272. struct ahash_request *areq)
  1273. {
  1274. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1275. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1276. /* When using hashctx-in, must unmap it. */
  1277. if (edesc->desc.ptr[1].len)
  1278. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1279. DMA_TO_DEVICE);
  1280. if (edesc->desc.ptr[2].len)
  1281. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1282. DMA_TO_DEVICE);
  1283. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL);
  1284. if (edesc->dma_len)
  1285. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1286. DMA_BIDIRECTIONAL);
  1287. }
  1288. static void ahash_done(struct device *dev,
  1289. struct talitos_desc *desc, void *context,
  1290. int err)
  1291. {
  1292. struct ahash_request *areq = context;
  1293. struct talitos_edesc *edesc =
  1294. container_of(desc, struct talitos_edesc, desc);
  1295. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1296. if (!req_ctx->last && req_ctx->to_hash_later) {
  1297. /* Position any partial block for next update/final/finup */
  1298. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1299. req_ctx->nbuf = req_ctx->to_hash_later;
  1300. }
  1301. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1302. kfree(edesc);
  1303. areq->base.complete(&areq->base, err);
  1304. }
  1305. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1306. struct ahash_request *areq, unsigned int length,
  1307. void (*callback) (struct device *dev,
  1308. struct talitos_desc *desc,
  1309. void *context, int error))
  1310. {
  1311. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1312. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1313. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1314. struct device *dev = ctx->dev;
  1315. struct talitos_desc *desc = &edesc->desc;
  1316. int sg_count, ret;
  1317. /* first DWORD empty */
  1318. desc->ptr[0] = zero_entry;
  1319. /* hash context in */
  1320. if (!req_ctx->first || req_ctx->swinit) {
  1321. map_single_talitos_ptr(dev, &desc->ptr[1],
  1322. req_ctx->hw_context_size,
  1323. (char *)req_ctx->hw_context, 0,
  1324. DMA_TO_DEVICE);
  1325. req_ctx->swinit = 0;
  1326. } else {
  1327. desc->ptr[1] = zero_entry;
  1328. /* Indicate next op is not the first. */
  1329. req_ctx->first = 0;
  1330. }
  1331. /* HMAC key */
  1332. if (ctx->keylen)
  1333. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1334. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1335. else
  1336. desc->ptr[2] = zero_entry;
  1337. /*
  1338. * data in
  1339. */
  1340. desc->ptr[3].len = cpu_to_be16(length);
  1341. desc->ptr[3].j_extent = 0;
  1342. sg_count = talitos_map_sg(dev, req_ctx->psrc,
  1343. edesc->src_nents ? : 1,
  1344. DMA_TO_DEVICE, edesc->src_chained);
  1345. if (sg_count == 1) {
  1346. to_talitos_ptr(&desc->ptr[3], sg_dma_address(req_ctx->psrc));
  1347. } else {
  1348. sg_count = sg_to_link_tbl(req_ctx->psrc, sg_count, length,
  1349. &edesc->link_tbl[0]);
  1350. if (sg_count > 1) {
  1351. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1352. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1353. dma_sync_single_for_device(ctx->dev,
  1354. edesc->dma_link_tbl,
  1355. edesc->dma_len,
  1356. DMA_BIDIRECTIONAL);
  1357. } else {
  1358. /* Only one segment now, so no link tbl needed */
  1359. to_talitos_ptr(&desc->ptr[3],
  1360. sg_dma_address(req_ctx->psrc));
  1361. }
  1362. }
  1363. /* fifth DWORD empty */
  1364. desc->ptr[4] = zero_entry;
  1365. /* hash/HMAC out -or- hash context out */
  1366. if (req_ctx->last)
  1367. map_single_talitos_ptr(dev, &desc->ptr[5],
  1368. crypto_ahash_digestsize(tfm),
  1369. areq->result, 0, DMA_FROM_DEVICE);
  1370. else
  1371. map_single_talitos_ptr(dev, &desc->ptr[5],
  1372. req_ctx->hw_context_size,
  1373. req_ctx->hw_context, 0, DMA_FROM_DEVICE);
  1374. /* last DWORD empty */
  1375. desc->ptr[6] = zero_entry;
  1376. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1377. if (ret != -EINPROGRESS) {
  1378. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1379. kfree(edesc);
  1380. }
  1381. return ret;
  1382. }
  1383. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1384. unsigned int nbytes)
  1385. {
  1386. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1387. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1388. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1389. return talitos_edesc_alloc(ctx->dev, NULL, req_ctx->psrc, NULL, NULL, 0,
  1390. nbytes, 0, 0, 0, areq->base.flags);
  1391. }
  1392. static int ahash_init(struct ahash_request *areq)
  1393. {
  1394. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1395. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1396. /* Initialize the context */
  1397. req_ctx->nbuf = 0;
  1398. req_ctx->first = 1; /* first indicates h/w must init its context */
  1399. req_ctx->swinit = 0; /* assume h/w init of context */
  1400. req_ctx->hw_context_size =
  1401. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1402. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1403. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1404. return 0;
  1405. }
  1406. /*
  1407. * on h/w without explicit sha224 support, we initialize h/w context
  1408. * manually with sha224 constants, and tell it to run sha256.
  1409. */
  1410. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1411. {
  1412. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1413. ahash_init(areq);
  1414. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1415. req_ctx->hw_context[0] = SHA224_H0;
  1416. req_ctx->hw_context[1] = SHA224_H1;
  1417. req_ctx->hw_context[2] = SHA224_H2;
  1418. req_ctx->hw_context[3] = SHA224_H3;
  1419. req_ctx->hw_context[4] = SHA224_H4;
  1420. req_ctx->hw_context[5] = SHA224_H5;
  1421. req_ctx->hw_context[6] = SHA224_H6;
  1422. req_ctx->hw_context[7] = SHA224_H7;
  1423. /* init 64-bit count */
  1424. req_ctx->hw_context[8] = 0;
  1425. req_ctx->hw_context[9] = 0;
  1426. return 0;
  1427. }
  1428. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1429. {
  1430. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1431. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1432. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1433. struct talitos_edesc *edesc;
  1434. unsigned int blocksize =
  1435. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1436. unsigned int nbytes_to_hash;
  1437. unsigned int to_hash_later;
  1438. unsigned int nsg;
  1439. bool chained;
  1440. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1441. /* Buffer up to one whole block */
  1442. sg_copy_to_buffer(areq->src,
  1443. sg_count(areq->src, nbytes, &chained),
  1444. req_ctx->buf + req_ctx->nbuf, nbytes);
  1445. req_ctx->nbuf += nbytes;
  1446. return 0;
  1447. }
  1448. /* At least (blocksize + 1) bytes are available to hash */
  1449. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1450. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1451. if (req_ctx->last)
  1452. to_hash_later = 0;
  1453. else if (to_hash_later)
  1454. /* There is a partial block. Hash the full block(s) now */
  1455. nbytes_to_hash -= to_hash_later;
  1456. else {
  1457. /* Keep one block buffered */
  1458. nbytes_to_hash -= blocksize;
  1459. to_hash_later = blocksize;
  1460. }
  1461. /* Chain in any previously buffered data */
  1462. if (req_ctx->nbuf) {
  1463. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1464. sg_init_table(req_ctx->bufsl, nsg);
  1465. sg_set_buf(req_ctx->bufsl, req_ctx->buf, req_ctx->nbuf);
  1466. if (nsg > 1)
  1467. scatterwalk_sg_chain(req_ctx->bufsl, 2, areq->src);
  1468. req_ctx->psrc = req_ctx->bufsl;
  1469. } else
  1470. req_ctx->psrc = areq->src;
  1471. if (to_hash_later) {
  1472. int nents = sg_count(areq->src, nbytes, &chained);
  1473. sg_pcopy_to_buffer(areq->src, nents,
  1474. req_ctx->bufnext,
  1475. to_hash_later,
  1476. nbytes - to_hash_later);
  1477. }
  1478. req_ctx->to_hash_later = to_hash_later;
  1479. /* Allocate extended descriptor */
  1480. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1481. if (IS_ERR(edesc))
  1482. return PTR_ERR(edesc);
  1483. edesc->desc.hdr = ctx->desc_hdr_template;
  1484. /* On last one, request SEC to pad; otherwise continue */
  1485. if (req_ctx->last)
  1486. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1487. else
  1488. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1489. /* request SEC to INIT hash. */
  1490. if (req_ctx->first && !req_ctx->swinit)
  1491. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1492. /* When the tfm context has a keylen, it's an HMAC.
  1493. * A first or last (ie. not middle) descriptor must request HMAC.
  1494. */
  1495. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1496. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1497. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1498. ahash_done);
  1499. }
  1500. static int ahash_update(struct ahash_request *areq)
  1501. {
  1502. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1503. req_ctx->last = 0;
  1504. return ahash_process_req(areq, areq->nbytes);
  1505. }
  1506. static int ahash_final(struct ahash_request *areq)
  1507. {
  1508. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1509. req_ctx->last = 1;
  1510. return ahash_process_req(areq, 0);
  1511. }
  1512. static int ahash_finup(struct ahash_request *areq)
  1513. {
  1514. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1515. req_ctx->last = 1;
  1516. return ahash_process_req(areq, areq->nbytes);
  1517. }
  1518. static int ahash_digest(struct ahash_request *areq)
  1519. {
  1520. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1521. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1522. ahash->init(areq);
  1523. req_ctx->last = 1;
  1524. return ahash_process_req(areq, areq->nbytes);
  1525. }
  1526. struct keyhash_result {
  1527. struct completion completion;
  1528. int err;
  1529. };
  1530. static void keyhash_complete(struct crypto_async_request *req, int err)
  1531. {
  1532. struct keyhash_result *res = req->data;
  1533. if (err == -EINPROGRESS)
  1534. return;
  1535. res->err = err;
  1536. complete(&res->completion);
  1537. }
  1538. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1539. u8 *hash)
  1540. {
  1541. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1542. struct scatterlist sg[1];
  1543. struct ahash_request *req;
  1544. struct keyhash_result hresult;
  1545. int ret;
  1546. init_completion(&hresult.completion);
  1547. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1548. if (!req)
  1549. return -ENOMEM;
  1550. /* Keep tfm keylen == 0 during hash of the long key */
  1551. ctx->keylen = 0;
  1552. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1553. keyhash_complete, &hresult);
  1554. sg_init_one(&sg[0], key, keylen);
  1555. ahash_request_set_crypt(req, sg, hash, keylen);
  1556. ret = crypto_ahash_digest(req);
  1557. switch (ret) {
  1558. case 0:
  1559. break;
  1560. case -EINPROGRESS:
  1561. case -EBUSY:
  1562. ret = wait_for_completion_interruptible(
  1563. &hresult.completion);
  1564. if (!ret)
  1565. ret = hresult.err;
  1566. break;
  1567. default:
  1568. break;
  1569. }
  1570. ahash_request_free(req);
  1571. return ret;
  1572. }
  1573. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1574. unsigned int keylen)
  1575. {
  1576. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1577. unsigned int blocksize =
  1578. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1579. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1580. unsigned int keysize = keylen;
  1581. u8 hash[SHA512_DIGEST_SIZE];
  1582. int ret;
  1583. if (keylen <= blocksize)
  1584. memcpy(ctx->key, key, keysize);
  1585. else {
  1586. /* Must get the hash of the long key */
  1587. ret = keyhash(tfm, key, keylen, hash);
  1588. if (ret) {
  1589. crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1590. return -EINVAL;
  1591. }
  1592. keysize = digestsize;
  1593. memcpy(ctx->key, hash, digestsize);
  1594. }
  1595. ctx->keylen = keysize;
  1596. return 0;
  1597. }
  1598. struct talitos_alg_template {
  1599. u32 type;
  1600. union {
  1601. struct crypto_alg crypto;
  1602. struct ahash_alg hash;
  1603. } alg;
  1604. __be32 desc_hdr_template;
  1605. };
  1606. static struct talitos_alg_template driver_algs[] = {
  1607. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1608. { .type = CRYPTO_ALG_TYPE_AEAD,
  1609. .alg.crypto = {
  1610. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1611. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1612. .cra_blocksize = AES_BLOCK_SIZE,
  1613. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1614. .cra_aead = {
  1615. .ivsize = AES_BLOCK_SIZE,
  1616. .maxauthsize = SHA1_DIGEST_SIZE,
  1617. }
  1618. },
  1619. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1620. DESC_HDR_SEL0_AESU |
  1621. DESC_HDR_MODE0_AESU_CBC |
  1622. DESC_HDR_SEL1_MDEUA |
  1623. DESC_HDR_MODE1_MDEU_INIT |
  1624. DESC_HDR_MODE1_MDEU_PAD |
  1625. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1626. },
  1627. { .type = CRYPTO_ALG_TYPE_AEAD,
  1628. .alg.crypto = {
  1629. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1630. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1631. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1632. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1633. .cra_aead = {
  1634. .ivsize = DES3_EDE_BLOCK_SIZE,
  1635. .maxauthsize = SHA1_DIGEST_SIZE,
  1636. }
  1637. },
  1638. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1639. DESC_HDR_SEL0_DEU |
  1640. DESC_HDR_MODE0_DEU_CBC |
  1641. DESC_HDR_MODE0_DEU_3DES |
  1642. DESC_HDR_SEL1_MDEUA |
  1643. DESC_HDR_MODE1_MDEU_INIT |
  1644. DESC_HDR_MODE1_MDEU_PAD |
  1645. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1646. },
  1647. { .type = CRYPTO_ALG_TYPE_AEAD,
  1648. .alg.crypto = {
  1649. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  1650. .cra_driver_name = "authenc-hmac-sha224-cbc-aes-talitos",
  1651. .cra_blocksize = AES_BLOCK_SIZE,
  1652. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1653. .cra_aead = {
  1654. .ivsize = AES_BLOCK_SIZE,
  1655. .maxauthsize = SHA224_DIGEST_SIZE,
  1656. }
  1657. },
  1658. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1659. DESC_HDR_SEL0_AESU |
  1660. DESC_HDR_MODE0_AESU_CBC |
  1661. DESC_HDR_SEL1_MDEUA |
  1662. DESC_HDR_MODE1_MDEU_INIT |
  1663. DESC_HDR_MODE1_MDEU_PAD |
  1664. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1665. },
  1666. { .type = CRYPTO_ALG_TYPE_AEAD,
  1667. .alg.crypto = {
  1668. .cra_name = "authenc(hmac(sha224),cbc(des3_ede))",
  1669. .cra_driver_name = "authenc-hmac-sha224-cbc-3des-talitos",
  1670. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1671. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1672. .cra_aead = {
  1673. .ivsize = DES3_EDE_BLOCK_SIZE,
  1674. .maxauthsize = SHA224_DIGEST_SIZE,
  1675. }
  1676. },
  1677. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1678. DESC_HDR_SEL0_DEU |
  1679. DESC_HDR_MODE0_DEU_CBC |
  1680. DESC_HDR_MODE0_DEU_3DES |
  1681. DESC_HDR_SEL1_MDEUA |
  1682. DESC_HDR_MODE1_MDEU_INIT |
  1683. DESC_HDR_MODE1_MDEU_PAD |
  1684. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1685. },
  1686. { .type = CRYPTO_ALG_TYPE_AEAD,
  1687. .alg.crypto = {
  1688. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1689. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1690. .cra_blocksize = AES_BLOCK_SIZE,
  1691. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1692. .cra_aead = {
  1693. .ivsize = AES_BLOCK_SIZE,
  1694. .maxauthsize = SHA256_DIGEST_SIZE,
  1695. }
  1696. },
  1697. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1698. DESC_HDR_SEL0_AESU |
  1699. DESC_HDR_MODE0_AESU_CBC |
  1700. DESC_HDR_SEL1_MDEUA |
  1701. DESC_HDR_MODE1_MDEU_INIT |
  1702. DESC_HDR_MODE1_MDEU_PAD |
  1703. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1704. },
  1705. { .type = CRYPTO_ALG_TYPE_AEAD,
  1706. .alg.crypto = {
  1707. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1708. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1709. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1710. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1711. .cra_aead = {
  1712. .ivsize = DES3_EDE_BLOCK_SIZE,
  1713. .maxauthsize = SHA256_DIGEST_SIZE,
  1714. }
  1715. },
  1716. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1717. DESC_HDR_SEL0_DEU |
  1718. DESC_HDR_MODE0_DEU_CBC |
  1719. DESC_HDR_MODE0_DEU_3DES |
  1720. DESC_HDR_SEL1_MDEUA |
  1721. DESC_HDR_MODE1_MDEU_INIT |
  1722. DESC_HDR_MODE1_MDEU_PAD |
  1723. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1724. },
  1725. { .type = CRYPTO_ALG_TYPE_AEAD,
  1726. .alg.crypto = {
  1727. .cra_name = "authenc(hmac(sha384),cbc(aes))",
  1728. .cra_driver_name = "authenc-hmac-sha384-cbc-aes-talitos",
  1729. .cra_blocksize = AES_BLOCK_SIZE,
  1730. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1731. .cra_aead = {
  1732. .ivsize = AES_BLOCK_SIZE,
  1733. .maxauthsize = SHA384_DIGEST_SIZE,
  1734. }
  1735. },
  1736. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1737. DESC_HDR_SEL0_AESU |
  1738. DESC_HDR_MODE0_AESU_CBC |
  1739. DESC_HDR_SEL1_MDEUB |
  1740. DESC_HDR_MODE1_MDEU_INIT |
  1741. DESC_HDR_MODE1_MDEU_PAD |
  1742. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1743. },
  1744. { .type = CRYPTO_ALG_TYPE_AEAD,
  1745. .alg.crypto = {
  1746. .cra_name = "authenc(hmac(sha384),cbc(des3_ede))",
  1747. .cra_driver_name = "authenc-hmac-sha384-cbc-3des-talitos",
  1748. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1749. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1750. .cra_aead = {
  1751. .ivsize = DES3_EDE_BLOCK_SIZE,
  1752. .maxauthsize = SHA384_DIGEST_SIZE,
  1753. }
  1754. },
  1755. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1756. DESC_HDR_SEL0_DEU |
  1757. DESC_HDR_MODE0_DEU_CBC |
  1758. DESC_HDR_MODE0_DEU_3DES |
  1759. DESC_HDR_SEL1_MDEUB |
  1760. DESC_HDR_MODE1_MDEU_INIT |
  1761. DESC_HDR_MODE1_MDEU_PAD |
  1762. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1763. },
  1764. { .type = CRYPTO_ALG_TYPE_AEAD,
  1765. .alg.crypto = {
  1766. .cra_name = "authenc(hmac(sha512),cbc(aes))",
  1767. .cra_driver_name = "authenc-hmac-sha512-cbc-aes-talitos",
  1768. .cra_blocksize = AES_BLOCK_SIZE,
  1769. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1770. .cra_aead = {
  1771. .ivsize = AES_BLOCK_SIZE,
  1772. .maxauthsize = SHA512_DIGEST_SIZE,
  1773. }
  1774. },
  1775. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1776. DESC_HDR_SEL0_AESU |
  1777. DESC_HDR_MODE0_AESU_CBC |
  1778. DESC_HDR_SEL1_MDEUB |
  1779. DESC_HDR_MODE1_MDEU_INIT |
  1780. DESC_HDR_MODE1_MDEU_PAD |
  1781. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1782. },
  1783. { .type = CRYPTO_ALG_TYPE_AEAD,
  1784. .alg.crypto = {
  1785. .cra_name = "authenc(hmac(sha512),cbc(des3_ede))",
  1786. .cra_driver_name = "authenc-hmac-sha512-cbc-3des-talitos",
  1787. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1788. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1789. .cra_aead = {
  1790. .ivsize = DES3_EDE_BLOCK_SIZE,
  1791. .maxauthsize = SHA512_DIGEST_SIZE,
  1792. }
  1793. },
  1794. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1795. DESC_HDR_SEL0_DEU |
  1796. DESC_HDR_MODE0_DEU_CBC |
  1797. DESC_HDR_MODE0_DEU_3DES |
  1798. DESC_HDR_SEL1_MDEUB |
  1799. DESC_HDR_MODE1_MDEU_INIT |
  1800. DESC_HDR_MODE1_MDEU_PAD |
  1801. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1802. },
  1803. { .type = CRYPTO_ALG_TYPE_AEAD,
  1804. .alg.crypto = {
  1805. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1806. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1807. .cra_blocksize = AES_BLOCK_SIZE,
  1808. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1809. .cra_aead = {
  1810. .ivsize = AES_BLOCK_SIZE,
  1811. .maxauthsize = MD5_DIGEST_SIZE,
  1812. }
  1813. },
  1814. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1815. DESC_HDR_SEL0_AESU |
  1816. DESC_HDR_MODE0_AESU_CBC |
  1817. DESC_HDR_SEL1_MDEUA |
  1818. DESC_HDR_MODE1_MDEU_INIT |
  1819. DESC_HDR_MODE1_MDEU_PAD |
  1820. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1821. },
  1822. { .type = CRYPTO_ALG_TYPE_AEAD,
  1823. .alg.crypto = {
  1824. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1825. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1826. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1827. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1828. .cra_aead = {
  1829. .ivsize = DES3_EDE_BLOCK_SIZE,
  1830. .maxauthsize = MD5_DIGEST_SIZE,
  1831. }
  1832. },
  1833. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1834. DESC_HDR_SEL0_DEU |
  1835. DESC_HDR_MODE0_DEU_CBC |
  1836. DESC_HDR_MODE0_DEU_3DES |
  1837. DESC_HDR_SEL1_MDEUA |
  1838. DESC_HDR_MODE1_MDEU_INIT |
  1839. DESC_HDR_MODE1_MDEU_PAD |
  1840. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1841. },
  1842. /* ABLKCIPHER algorithms. */
  1843. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1844. .alg.crypto = {
  1845. .cra_name = "cbc(aes)",
  1846. .cra_driver_name = "cbc-aes-talitos",
  1847. .cra_blocksize = AES_BLOCK_SIZE,
  1848. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1849. CRYPTO_ALG_ASYNC,
  1850. .cra_ablkcipher = {
  1851. .min_keysize = AES_MIN_KEY_SIZE,
  1852. .max_keysize = AES_MAX_KEY_SIZE,
  1853. .ivsize = AES_BLOCK_SIZE,
  1854. }
  1855. },
  1856. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1857. DESC_HDR_SEL0_AESU |
  1858. DESC_HDR_MODE0_AESU_CBC,
  1859. },
  1860. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1861. .alg.crypto = {
  1862. .cra_name = "cbc(des3_ede)",
  1863. .cra_driver_name = "cbc-3des-talitos",
  1864. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1865. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1866. CRYPTO_ALG_ASYNC,
  1867. .cra_ablkcipher = {
  1868. .min_keysize = DES3_EDE_KEY_SIZE,
  1869. .max_keysize = DES3_EDE_KEY_SIZE,
  1870. .ivsize = DES3_EDE_BLOCK_SIZE,
  1871. }
  1872. },
  1873. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1874. DESC_HDR_SEL0_DEU |
  1875. DESC_HDR_MODE0_DEU_CBC |
  1876. DESC_HDR_MODE0_DEU_3DES,
  1877. },
  1878. /* AHASH algorithms. */
  1879. { .type = CRYPTO_ALG_TYPE_AHASH,
  1880. .alg.hash = {
  1881. .halg.digestsize = MD5_DIGEST_SIZE,
  1882. .halg.base = {
  1883. .cra_name = "md5",
  1884. .cra_driver_name = "md5-talitos",
  1885. .cra_blocksize = MD5_BLOCK_SIZE,
  1886. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1887. CRYPTO_ALG_ASYNC,
  1888. }
  1889. },
  1890. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1891. DESC_HDR_SEL0_MDEUA |
  1892. DESC_HDR_MODE0_MDEU_MD5,
  1893. },
  1894. { .type = CRYPTO_ALG_TYPE_AHASH,
  1895. .alg.hash = {
  1896. .halg.digestsize = SHA1_DIGEST_SIZE,
  1897. .halg.base = {
  1898. .cra_name = "sha1",
  1899. .cra_driver_name = "sha1-talitos",
  1900. .cra_blocksize = SHA1_BLOCK_SIZE,
  1901. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1902. CRYPTO_ALG_ASYNC,
  1903. }
  1904. },
  1905. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1906. DESC_HDR_SEL0_MDEUA |
  1907. DESC_HDR_MODE0_MDEU_SHA1,
  1908. },
  1909. { .type = CRYPTO_ALG_TYPE_AHASH,
  1910. .alg.hash = {
  1911. .halg.digestsize = SHA224_DIGEST_SIZE,
  1912. .halg.base = {
  1913. .cra_name = "sha224",
  1914. .cra_driver_name = "sha224-talitos",
  1915. .cra_blocksize = SHA224_BLOCK_SIZE,
  1916. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1917. CRYPTO_ALG_ASYNC,
  1918. }
  1919. },
  1920. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1921. DESC_HDR_SEL0_MDEUA |
  1922. DESC_HDR_MODE0_MDEU_SHA224,
  1923. },
  1924. { .type = CRYPTO_ALG_TYPE_AHASH,
  1925. .alg.hash = {
  1926. .halg.digestsize = SHA256_DIGEST_SIZE,
  1927. .halg.base = {
  1928. .cra_name = "sha256",
  1929. .cra_driver_name = "sha256-talitos",
  1930. .cra_blocksize = SHA256_BLOCK_SIZE,
  1931. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1932. CRYPTO_ALG_ASYNC,
  1933. }
  1934. },
  1935. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1936. DESC_HDR_SEL0_MDEUA |
  1937. DESC_HDR_MODE0_MDEU_SHA256,
  1938. },
  1939. { .type = CRYPTO_ALG_TYPE_AHASH,
  1940. .alg.hash = {
  1941. .halg.digestsize = SHA384_DIGEST_SIZE,
  1942. .halg.base = {
  1943. .cra_name = "sha384",
  1944. .cra_driver_name = "sha384-talitos",
  1945. .cra_blocksize = SHA384_BLOCK_SIZE,
  1946. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1947. CRYPTO_ALG_ASYNC,
  1948. }
  1949. },
  1950. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1951. DESC_HDR_SEL0_MDEUB |
  1952. DESC_HDR_MODE0_MDEUB_SHA384,
  1953. },
  1954. { .type = CRYPTO_ALG_TYPE_AHASH,
  1955. .alg.hash = {
  1956. .halg.digestsize = SHA512_DIGEST_SIZE,
  1957. .halg.base = {
  1958. .cra_name = "sha512",
  1959. .cra_driver_name = "sha512-talitos",
  1960. .cra_blocksize = SHA512_BLOCK_SIZE,
  1961. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1962. CRYPTO_ALG_ASYNC,
  1963. }
  1964. },
  1965. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1966. DESC_HDR_SEL0_MDEUB |
  1967. DESC_HDR_MODE0_MDEUB_SHA512,
  1968. },
  1969. { .type = CRYPTO_ALG_TYPE_AHASH,
  1970. .alg.hash = {
  1971. .halg.digestsize = MD5_DIGEST_SIZE,
  1972. .halg.base = {
  1973. .cra_name = "hmac(md5)",
  1974. .cra_driver_name = "hmac-md5-talitos",
  1975. .cra_blocksize = MD5_BLOCK_SIZE,
  1976. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1977. CRYPTO_ALG_ASYNC,
  1978. }
  1979. },
  1980. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1981. DESC_HDR_SEL0_MDEUA |
  1982. DESC_HDR_MODE0_MDEU_MD5,
  1983. },
  1984. { .type = CRYPTO_ALG_TYPE_AHASH,
  1985. .alg.hash = {
  1986. .halg.digestsize = SHA1_DIGEST_SIZE,
  1987. .halg.base = {
  1988. .cra_name = "hmac(sha1)",
  1989. .cra_driver_name = "hmac-sha1-talitos",
  1990. .cra_blocksize = SHA1_BLOCK_SIZE,
  1991. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1992. CRYPTO_ALG_ASYNC,
  1993. }
  1994. },
  1995. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1996. DESC_HDR_SEL0_MDEUA |
  1997. DESC_HDR_MODE0_MDEU_SHA1,
  1998. },
  1999. { .type = CRYPTO_ALG_TYPE_AHASH,
  2000. .alg.hash = {
  2001. .halg.digestsize = SHA224_DIGEST_SIZE,
  2002. .halg.base = {
  2003. .cra_name = "hmac(sha224)",
  2004. .cra_driver_name = "hmac-sha224-talitos",
  2005. .cra_blocksize = SHA224_BLOCK_SIZE,
  2006. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2007. CRYPTO_ALG_ASYNC,
  2008. }
  2009. },
  2010. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2011. DESC_HDR_SEL0_MDEUA |
  2012. DESC_HDR_MODE0_MDEU_SHA224,
  2013. },
  2014. { .type = CRYPTO_ALG_TYPE_AHASH,
  2015. .alg.hash = {
  2016. .halg.digestsize = SHA256_DIGEST_SIZE,
  2017. .halg.base = {
  2018. .cra_name = "hmac(sha256)",
  2019. .cra_driver_name = "hmac-sha256-talitos",
  2020. .cra_blocksize = SHA256_BLOCK_SIZE,
  2021. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2022. CRYPTO_ALG_ASYNC,
  2023. }
  2024. },
  2025. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2026. DESC_HDR_SEL0_MDEUA |
  2027. DESC_HDR_MODE0_MDEU_SHA256,
  2028. },
  2029. { .type = CRYPTO_ALG_TYPE_AHASH,
  2030. .alg.hash = {
  2031. .halg.digestsize = SHA384_DIGEST_SIZE,
  2032. .halg.base = {
  2033. .cra_name = "hmac(sha384)",
  2034. .cra_driver_name = "hmac-sha384-talitos",
  2035. .cra_blocksize = SHA384_BLOCK_SIZE,
  2036. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2037. CRYPTO_ALG_ASYNC,
  2038. }
  2039. },
  2040. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2041. DESC_HDR_SEL0_MDEUB |
  2042. DESC_HDR_MODE0_MDEUB_SHA384,
  2043. },
  2044. { .type = CRYPTO_ALG_TYPE_AHASH,
  2045. .alg.hash = {
  2046. .halg.digestsize = SHA512_DIGEST_SIZE,
  2047. .halg.base = {
  2048. .cra_name = "hmac(sha512)",
  2049. .cra_driver_name = "hmac-sha512-talitos",
  2050. .cra_blocksize = SHA512_BLOCK_SIZE,
  2051. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2052. CRYPTO_ALG_ASYNC,
  2053. }
  2054. },
  2055. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2056. DESC_HDR_SEL0_MDEUB |
  2057. DESC_HDR_MODE0_MDEUB_SHA512,
  2058. }
  2059. };
  2060. struct talitos_crypto_alg {
  2061. struct list_head entry;
  2062. struct device *dev;
  2063. struct talitos_alg_template algt;
  2064. };
  2065. static int talitos_cra_init(struct crypto_tfm *tfm)
  2066. {
  2067. struct crypto_alg *alg = tfm->__crt_alg;
  2068. struct talitos_crypto_alg *talitos_alg;
  2069. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2070. struct talitos_private *priv;
  2071. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  2072. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2073. struct talitos_crypto_alg,
  2074. algt.alg.hash);
  2075. else
  2076. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2077. algt.alg.crypto);
  2078. /* update context with ptr to dev */
  2079. ctx->dev = talitos_alg->dev;
  2080. /* assign SEC channel to tfm in round-robin fashion */
  2081. priv = dev_get_drvdata(ctx->dev);
  2082. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2083. (priv->num_channels - 1);
  2084. /* copy descriptor header template value */
  2085. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2086. /* select done notification */
  2087. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2088. return 0;
  2089. }
  2090. static int talitos_cra_init_aead(struct crypto_tfm *tfm)
  2091. {
  2092. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2093. talitos_cra_init(tfm);
  2094. /* random first IV */
  2095. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  2096. return 0;
  2097. }
  2098. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2099. {
  2100. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2101. talitos_cra_init(tfm);
  2102. ctx->keylen = 0;
  2103. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2104. sizeof(struct talitos_ahash_req_ctx));
  2105. return 0;
  2106. }
  2107. /*
  2108. * given the alg's descriptor header template, determine whether descriptor
  2109. * type and primary/secondary execution units required match the hw
  2110. * capabilities description provided in the device tree node.
  2111. */
  2112. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2113. {
  2114. struct talitos_private *priv = dev_get_drvdata(dev);
  2115. int ret;
  2116. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2117. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2118. if (SECONDARY_EU(desc_hdr_template))
  2119. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2120. & priv->exec_units);
  2121. return ret;
  2122. }
  2123. static int talitos_remove(struct platform_device *ofdev)
  2124. {
  2125. struct device *dev = &ofdev->dev;
  2126. struct talitos_private *priv = dev_get_drvdata(dev);
  2127. struct talitos_crypto_alg *t_alg, *n;
  2128. int i;
  2129. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2130. switch (t_alg->algt.type) {
  2131. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2132. case CRYPTO_ALG_TYPE_AEAD:
  2133. crypto_unregister_alg(&t_alg->algt.alg.crypto);
  2134. break;
  2135. case CRYPTO_ALG_TYPE_AHASH:
  2136. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2137. break;
  2138. }
  2139. list_del(&t_alg->entry);
  2140. kfree(t_alg);
  2141. }
  2142. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2143. talitos_unregister_rng(dev);
  2144. for (i = 0; i < priv->num_channels; i++)
  2145. kfree(priv->chan[i].fifo);
  2146. kfree(priv->chan);
  2147. for (i = 0; i < 2; i++)
  2148. if (priv->irq[i]) {
  2149. free_irq(priv->irq[i], dev);
  2150. irq_dispose_mapping(priv->irq[i]);
  2151. }
  2152. tasklet_kill(&priv->done_task[0]);
  2153. if (priv->irq[1])
  2154. tasklet_kill(&priv->done_task[1]);
  2155. iounmap(priv->reg);
  2156. dev_set_drvdata(dev, NULL);
  2157. kfree(priv);
  2158. return 0;
  2159. }
  2160. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2161. struct talitos_alg_template
  2162. *template)
  2163. {
  2164. struct talitos_private *priv = dev_get_drvdata(dev);
  2165. struct talitos_crypto_alg *t_alg;
  2166. struct crypto_alg *alg;
  2167. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  2168. if (!t_alg)
  2169. return ERR_PTR(-ENOMEM);
  2170. t_alg->algt = *template;
  2171. switch (t_alg->algt.type) {
  2172. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2173. alg = &t_alg->algt.alg.crypto;
  2174. alg->cra_init = talitos_cra_init;
  2175. alg->cra_type = &crypto_ablkcipher_type;
  2176. alg->cra_ablkcipher.setkey = ablkcipher_setkey;
  2177. alg->cra_ablkcipher.encrypt = ablkcipher_encrypt;
  2178. alg->cra_ablkcipher.decrypt = ablkcipher_decrypt;
  2179. alg->cra_ablkcipher.geniv = "eseqiv";
  2180. break;
  2181. case CRYPTO_ALG_TYPE_AEAD:
  2182. alg = &t_alg->algt.alg.crypto;
  2183. alg->cra_init = talitos_cra_init_aead;
  2184. alg->cra_type = &crypto_aead_type;
  2185. alg->cra_aead.setkey = aead_setkey;
  2186. alg->cra_aead.setauthsize = aead_setauthsize;
  2187. alg->cra_aead.encrypt = aead_encrypt;
  2188. alg->cra_aead.decrypt = aead_decrypt;
  2189. alg->cra_aead.givencrypt = aead_givencrypt;
  2190. alg->cra_aead.geniv = "<built-in>";
  2191. break;
  2192. case CRYPTO_ALG_TYPE_AHASH:
  2193. alg = &t_alg->algt.alg.hash.halg.base;
  2194. alg->cra_init = talitos_cra_init_ahash;
  2195. alg->cra_type = &crypto_ahash_type;
  2196. t_alg->algt.alg.hash.init = ahash_init;
  2197. t_alg->algt.alg.hash.update = ahash_update;
  2198. t_alg->algt.alg.hash.final = ahash_final;
  2199. t_alg->algt.alg.hash.finup = ahash_finup;
  2200. t_alg->algt.alg.hash.digest = ahash_digest;
  2201. t_alg->algt.alg.hash.setkey = ahash_setkey;
  2202. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2203. !strncmp(alg->cra_name, "hmac", 4)) {
  2204. kfree(t_alg);
  2205. return ERR_PTR(-ENOTSUPP);
  2206. }
  2207. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2208. (!strcmp(alg->cra_name, "sha224") ||
  2209. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2210. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2211. t_alg->algt.desc_hdr_template =
  2212. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2213. DESC_HDR_SEL0_MDEUA |
  2214. DESC_HDR_MODE0_MDEU_SHA256;
  2215. }
  2216. break;
  2217. default:
  2218. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2219. return ERR_PTR(-EINVAL);
  2220. }
  2221. alg->cra_module = THIS_MODULE;
  2222. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2223. alg->cra_alignmask = 0;
  2224. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2225. alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
  2226. t_alg->dev = dev;
  2227. return t_alg;
  2228. }
  2229. static int talitos_probe_irq(struct platform_device *ofdev)
  2230. {
  2231. struct device *dev = &ofdev->dev;
  2232. struct device_node *np = ofdev->dev.of_node;
  2233. struct talitos_private *priv = dev_get_drvdata(dev);
  2234. int err;
  2235. priv->irq[0] = irq_of_parse_and_map(np, 0);
  2236. if (!priv->irq[0]) {
  2237. dev_err(dev, "failed to map irq\n");
  2238. return -EINVAL;
  2239. }
  2240. priv->irq[1] = irq_of_parse_and_map(np, 1);
  2241. /* get the primary irq line */
  2242. if (!priv->irq[1]) {
  2243. err = request_irq(priv->irq[0], talitos_interrupt_4ch, 0,
  2244. dev_driver_string(dev), dev);
  2245. goto primary_out;
  2246. }
  2247. err = request_irq(priv->irq[0], talitos_interrupt_ch0_2, 0,
  2248. dev_driver_string(dev), dev);
  2249. if (err)
  2250. goto primary_out;
  2251. /* get the secondary irq line */
  2252. err = request_irq(priv->irq[1], talitos_interrupt_ch1_3, 0,
  2253. dev_driver_string(dev), dev);
  2254. if (err) {
  2255. dev_err(dev, "failed to request secondary irq\n");
  2256. irq_dispose_mapping(priv->irq[1]);
  2257. priv->irq[1] = 0;
  2258. }
  2259. return err;
  2260. primary_out:
  2261. if (err) {
  2262. dev_err(dev, "failed to request primary irq\n");
  2263. irq_dispose_mapping(priv->irq[0]);
  2264. priv->irq[0] = 0;
  2265. }
  2266. return err;
  2267. }
  2268. static int talitos_probe(struct platform_device *ofdev)
  2269. {
  2270. struct device *dev = &ofdev->dev;
  2271. struct device_node *np = ofdev->dev.of_node;
  2272. struct talitos_private *priv;
  2273. const unsigned int *prop;
  2274. int i, err;
  2275. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  2276. if (!priv)
  2277. return -ENOMEM;
  2278. dev_set_drvdata(dev, priv);
  2279. priv->ofdev = ofdev;
  2280. spin_lock_init(&priv->reg_lock);
  2281. err = talitos_probe_irq(ofdev);
  2282. if (err)
  2283. goto err_out;
  2284. if (!priv->irq[1]) {
  2285. tasklet_init(&priv->done_task[0], talitos_done_4ch,
  2286. (unsigned long)dev);
  2287. } else {
  2288. tasklet_init(&priv->done_task[0], talitos_done_ch0_2,
  2289. (unsigned long)dev);
  2290. tasklet_init(&priv->done_task[1], talitos_done_ch1_3,
  2291. (unsigned long)dev);
  2292. }
  2293. INIT_LIST_HEAD(&priv->alg_list);
  2294. priv->reg = of_iomap(np, 0);
  2295. if (!priv->reg) {
  2296. dev_err(dev, "failed to of_iomap\n");
  2297. err = -ENOMEM;
  2298. goto err_out;
  2299. }
  2300. /* get SEC version capabilities from device tree */
  2301. prop = of_get_property(np, "fsl,num-channels", NULL);
  2302. if (prop)
  2303. priv->num_channels = *prop;
  2304. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2305. if (prop)
  2306. priv->chfifo_len = *prop;
  2307. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2308. if (prop)
  2309. priv->exec_units = *prop;
  2310. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2311. if (prop)
  2312. priv->desc_types = *prop;
  2313. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2314. !priv->exec_units || !priv->desc_types) {
  2315. dev_err(dev, "invalid property data in device tree node\n");
  2316. err = -EINVAL;
  2317. goto err_out;
  2318. }
  2319. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2320. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2321. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2322. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2323. TALITOS_FTR_SHA224_HWINIT |
  2324. TALITOS_FTR_HMAC_OK;
  2325. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2326. priv->num_channels, GFP_KERNEL);
  2327. if (!priv->chan) {
  2328. dev_err(dev, "failed to allocate channel management space\n");
  2329. err = -ENOMEM;
  2330. goto err_out;
  2331. }
  2332. for (i = 0; i < priv->num_channels; i++) {
  2333. priv->chan[i].reg = priv->reg + TALITOS_CH_STRIDE * (i + 1);
  2334. if (!priv->irq[1] || !(i & 1))
  2335. priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
  2336. }
  2337. for (i = 0; i < priv->num_channels; i++) {
  2338. spin_lock_init(&priv->chan[i].head_lock);
  2339. spin_lock_init(&priv->chan[i].tail_lock);
  2340. }
  2341. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2342. for (i = 0; i < priv->num_channels; i++) {
  2343. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2344. priv->fifo_len, GFP_KERNEL);
  2345. if (!priv->chan[i].fifo) {
  2346. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2347. err = -ENOMEM;
  2348. goto err_out;
  2349. }
  2350. }
  2351. for (i = 0; i < priv->num_channels; i++)
  2352. atomic_set(&priv->chan[i].submit_count,
  2353. -(priv->chfifo_len - 1));
  2354. dma_set_mask(dev, DMA_BIT_MASK(36));
  2355. /* reset and initialize the h/w */
  2356. err = init_device(dev);
  2357. if (err) {
  2358. dev_err(dev, "failed to initialize device\n");
  2359. goto err_out;
  2360. }
  2361. /* register the RNG, if available */
  2362. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2363. err = talitos_register_rng(dev);
  2364. if (err) {
  2365. dev_err(dev, "failed to register hwrng: %d\n", err);
  2366. goto err_out;
  2367. } else
  2368. dev_info(dev, "hwrng\n");
  2369. }
  2370. /* register crypto algorithms the device supports */
  2371. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2372. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2373. struct talitos_crypto_alg *t_alg;
  2374. char *name = NULL;
  2375. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2376. if (IS_ERR(t_alg)) {
  2377. err = PTR_ERR(t_alg);
  2378. if (err == -ENOTSUPP)
  2379. continue;
  2380. goto err_out;
  2381. }
  2382. switch (t_alg->algt.type) {
  2383. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2384. case CRYPTO_ALG_TYPE_AEAD:
  2385. err = crypto_register_alg(
  2386. &t_alg->algt.alg.crypto);
  2387. name = t_alg->algt.alg.crypto.cra_driver_name;
  2388. break;
  2389. case CRYPTO_ALG_TYPE_AHASH:
  2390. err = crypto_register_ahash(
  2391. &t_alg->algt.alg.hash);
  2392. name =
  2393. t_alg->algt.alg.hash.halg.base.cra_driver_name;
  2394. break;
  2395. }
  2396. if (err) {
  2397. dev_err(dev, "%s alg registration failed\n",
  2398. name);
  2399. kfree(t_alg);
  2400. } else
  2401. list_add_tail(&t_alg->entry, &priv->alg_list);
  2402. }
  2403. }
  2404. if (!list_empty(&priv->alg_list))
  2405. dev_info(dev, "%s algorithms registered in /proc/crypto\n",
  2406. (char *)of_get_property(np, "compatible", NULL));
  2407. return 0;
  2408. err_out:
  2409. talitos_remove(ofdev);
  2410. return err;
  2411. }
  2412. static const struct of_device_id talitos_match[] = {
  2413. {
  2414. .compatible = "fsl,sec2.0",
  2415. },
  2416. {},
  2417. };
  2418. MODULE_DEVICE_TABLE(of, talitos_match);
  2419. static struct platform_driver talitos_driver = {
  2420. .driver = {
  2421. .name = "talitos",
  2422. .owner = THIS_MODULE,
  2423. .of_match_table = talitos_match,
  2424. },
  2425. .probe = talitos_probe,
  2426. .remove = talitos_remove,
  2427. };
  2428. module_platform_driver(talitos_driver);
  2429. MODULE_LICENSE("GPL");
  2430. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2431. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");