omap-aes.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP AES HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. * Copyright (c) 2011 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. *
  14. */
  15. #define pr_fmt(fmt) "%20s: " fmt, __func__
  16. #define prn(num) pr_debug(#num "=%d\n", num)
  17. #define prx(num) pr_debug(#num "=%x\n", num)
  18. #include <linux/err.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/kernel.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/scatterlist.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/dmaengine.h>
  27. #include <linux/omap-dma.h>
  28. #include <linux/pm_runtime.h>
  29. #include <linux/of.h>
  30. #include <linux/of_device.h>
  31. #include <linux/of_address.h>
  32. #include <linux/io.h>
  33. #include <linux/crypto.h>
  34. #include <linux/interrupt.h>
  35. #include <crypto/scatterwalk.h>
  36. #include <crypto/aes.h>
  37. #define DST_MAXBURST 4
  38. #define DMA_MIN (DST_MAXBURST * sizeof(u32))
  39. #define _calc_walked(inout) (dd->inout##_walk.offset - dd->inout##_sg->offset)
  40. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  41. number. For example 7:0 */
  42. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  43. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  44. #define AES_REG_KEY(dd, x) ((dd)->pdata->key_ofs - \
  45. ((x ^ 0x01) * 0x04))
  46. #define AES_REG_IV(dd, x) ((dd)->pdata->iv_ofs + ((x) * 0x04))
  47. #define AES_REG_CTRL(dd) ((dd)->pdata->ctrl_ofs)
  48. #define AES_REG_CTRL_CTR_WIDTH_MASK (3 << 7)
  49. #define AES_REG_CTRL_CTR_WIDTH_32 (0 << 7)
  50. #define AES_REG_CTRL_CTR_WIDTH_64 (1 << 7)
  51. #define AES_REG_CTRL_CTR_WIDTH_96 (2 << 7)
  52. #define AES_REG_CTRL_CTR_WIDTH_128 (3 << 7)
  53. #define AES_REG_CTRL_CTR (1 << 6)
  54. #define AES_REG_CTRL_CBC (1 << 5)
  55. #define AES_REG_CTRL_KEY_SIZE (3 << 3)
  56. #define AES_REG_CTRL_DIRECTION (1 << 2)
  57. #define AES_REG_CTRL_INPUT_READY (1 << 1)
  58. #define AES_REG_CTRL_OUTPUT_READY (1 << 0)
  59. #define AES_REG_DATA_N(dd, x) ((dd)->pdata->data_ofs + ((x) * 0x04))
  60. #define AES_REG_REV(dd) ((dd)->pdata->rev_ofs)
  61. #define AES_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  62. #define AES_REG_MASK_SIDLE (1 << 6)
  63. #define AES_REG_MASK_START (1 << 5)
  64. #define AES_REG_MASK_DMA_OUT_EN (1 << 3)
  65. #define AES_REG_MASK_DMA_IN_EN (1 << 2)
  66. #define AES_REG_MASK_SOFTRESET (1 << 1)
  67. #define AES_REG_AUTOIDLE (1 << 0)
  68. #define AES_REG_LENGTH_N(x) (0x54 + ((x) * 0x04))
  69. #define AES_REG_IRQ_STATUS(dd) ((dd)->pdata->irq_status_ofs)
  70. #define AES_REG_IRQ_ENABLE(dd) ((dd)->pdata->irq_enable_ofs)
  71. #define AES_REG_IRQ_DATA_IN BIT(1)
  72. #define AES_REG_IRQ_DATA_OUT BIT(2)
  73. #define DEFAULT_TIMEOUT (5*HZ)
  74. #define FLAGS_MODE_MASK 0x000f
  75. #define FLAGS_ENCRYPT BIT(0)
  76. #define FLAGS_CBC BIT(1)
  77. #define FLAGS_GIV BIT(2)
  78. #define FLAGS_CTR BIT(3)
  79. #define FLAGS_INIT BIT(4)
  80. #define FLAGS_FAST BIT(5)
  81. #define FLAGS_BUSY BIT(6)
  82. #define AES_BLOCK_WORDS (AES_BLOCK_SIZE >> 2)
  83. struct omap_aes_ctx {
  84. struct omap_aes_dev *dd;
  85. int keylen;
  86. u32 key[AES_KEYSIZE_256 / sizeof(u32)];
  87. unsigned long flags;
  88. };
  89. struct omap_aes_reqctx {
  90. unsigned long mode;
  91. };
  92. #define OMAP_AES_QUEUE_LENGTH 1
  93. #define OMAP_AES_CACHE_SIZE 0
  94. struct omap_aes_algs_info {
  95. struct crypto_alg *algs_list;
  96. unsigned int size;
  97. unsigned int registered;
  98. };
  99. struct omap_aes_pdata {
  100. struct omap_aes_algs_info *algs_info;
  101. unsigned int algs_info_size;
  102. void (*trigger)(struct omap_aes_dev *dd, int length);
  103. u32 key_ofs;
  104. u32 iv_ofs;
  105. u32 ctrl_ofs;
  106. u32 data_ofs;
  107. u32 rev_ofs;
  108. u32 mask_ofs;
  109. u32 irq_enable_ofs;
  110. u32 irq_status_ofs;
  111. u32 dma_enable_in;
  112. u32 dma_enable_out;
  113. u32 dma_start;
  114. u32 major_mask;
  115. u32 major_shift;
  116. u32 minor_mask;
  117. u32 minor_shift;
  118. };
  119. struct omap_aes_dev {
  120. struct list_head list;
  121. unsigned long phys_base;
  122. void __iomem *io_base;
  123. struct omap_aes_ctx *ctx;
  124. struct device *dev;
  125. unsigned long flags;
  126. int err;
  127. spinlock_t lock;
  128. struct crypto_queue queue;
  129. struct tasklet_struct done_task;
  130. struct tasklet_struct queue_task;
  131. struct ablkcipher_request *req;
  132. /*
  133. * total is used by PIO mode for book keeping so introduce
  134. * variable total_save as need it to calc page_order
  135. */
  136. size_t total;
  137. size_t total_save;
  138. struct scatterlist *in_sg;
  139. struct scatterlist *out_sg;
  140. /* Buffers for copying for unaligned cases */
  141. struct scatterlist in_sgl;
  142. struct scatterlist out_sgl;
  143. struct scatterlist *orig_out;
  144. int sgs_copied;
  145. struct scatter_walk in_walk;
  146. struct scatter_walk out_walk;
  147. int dma_in;
  148. struct dma_chan *dma_lch_in;
  149. int dma_out;
  150. struct dma_chan *dma_lch_out;
  151. int in_sg_len;
  152. int out_sg_len;
  153. int pio_only;
  154. const struct omap_aes_pdata *pdata;
  155. };
  156. /* keep registered devices data here */
  157. static LIST_HEAD(dev_list);
  158. static DEFINE_SPINLOCK(list_lock);
  159. #ifdef DEBUG
  160. #define omap_aes_read(dd, offset) \
  161. ({ \
  162. int _read_ret; \
  163. _read_ret = __raw_readl(dd->io_base + offset); \
  164. pr_debug("omap_aes_read(" #offset "=%#x)= %#x\n", \
  165. offset, _read_ret); \
  166. _read_ret; \
  167. })
  168. #else
  169. static inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
  170. {
  171. return __raw_readl(dd->io_base + offset);
  172. }
  173. #endif
  174. #ifdef DEBUG
  175. #define omap_aes_write(dd, offset, value) \
  176. do { \
  177. pr_debug("omap_aes_write(" #offset "=%#x) value=%#x\n", \
  178. offset, value); \
  179. __raw_writel(value, dd->io_base + offset); \
  180. } while (0)
  181. #else
  182. static inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
  183. u32 value)
  184. {
  185. __raw_writel(value, dd->io_base + offset);
  186. }
  187. #endif
  188. static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
  189. u32 value, u32 mask)
  190. {
  191. u32 val;
  192. val = omap_aes_read(dd, offset);
  193. val &= ~mask;
  194. val |= value;
  195. omap_aes_write(dd, offset, val);
  196. }
  197. static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
  198. u32 *value, int count)
  199. {
  200. for (; count--; value++, offset += 4)
  201. omap_aes_write(dd, offset, *value);
  202. }
  203. static int omap_aes_hw_init(struct omap_aes_dev *dd)
  204. {
  205. if (!(dd->flags & FLAGS_INIT)) {
  206. dd->flags |= FLAGS_INIT;
  207. dd->err = 0;
  208. }
  209. return 0;
  210. }
  211. static int omap_aes_write_ctrl(struct omap_aes_dev *dd)
  212. {
  213. unsigned int key32;
  214. int i, err;
  215. u32 val, mask = 0;
  216. err = omap_aes_hw_init(dd);
  217. if (err)
  218. return err;
  219. key32 = dd->ctx->keylen / sizeof(u32);
  220. /* it seems a key should always be set even if it has not changed */
  221. for (i = 0; i < key32; i++) {
  222. omap_aes_write(dd, AES_REG_KEY(dd, i),
  223. __le32_to_cpu(dd->ctx->key[i]));
  224. }
  225. if ((dd->flags & (FLAGS_CBC | FLAGS_CTR)) && dd->req->info)
  226. omap_aes_write_n(dd, AES_REG_IV(dd, 0), dd->req->info, 4);
  227. val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
  228. if (dd->flags & FLAGS_CBC)
  229. val |= AES_REG_CTRL_CBC;
  230. if (dd->flags & FLAGS_CTR) {
  231. val |= AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_32;
  232. mask = AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_MASK;
  233. }
  234. if (dd->flags & FLAGS_ENCRYPT)
  235. val |= AES_REG_CTRL_DIRECTION;
  236. mask |= AES_REG_CTRL_CBC | AES_REG_CTRL_DIRECTION |
  237. AES_REG_CTRL_KEY_SIZE;
  238. omap_aes_write_mask(dd, AES_REG_CTRL(dd), val, mask);
  239. return 0;
  240. }
  241. static void omap_aes_dma_trigger_omap2(struct omap_aes_dev *dd, int length)
  242. {
  243. u32 mask, val;
  244. val = dd->pdata->dma_start;
  245. if (dd->dma_lch_out != NULL)
  246. val |= dd->pdata->dma_enable_out;
  247. if (dd->dma_lch_in != NULL)
  248. val |= dd->pdata->dma_enable_in;
  249. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  250. dd->pdata->dma_start;
  251. omap_aes_write_mask(dd, AES_REG_MASK(dd), val, mask);
  252. }
  253. static void omap_aes_dma_trigger_omap4(struct omap_aes_dev *dd, int length)
  254. {
  255. omap_aes_write(dd, AES_REG_LENGTH_N(0), length);
  256. omap_aes_write(dd, AES_REG_LENGTH_N(1), 0);
  257. omap_aes_dma_trigger_omap2(dd, length);
  258. }
  259. static void omap_aes_dma_stop(struct omap_aes_dev *dd)
  260. {
  261. u32 mask;
  262. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  263. dd->pdata->dma_start;
  264. omap_aes_write_mask(dd, AES_REG_MASK(dd), 0, mask);
  265. }
  266. static struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_ctx *ctx)
  267. {
  268. struct omap_aes_dev *dd = NULL, *tmp;
  269. spin_lock_bh(&list_lock);
  270. if (!ctx->dd) {
  271. list_for_each_entry(tmp, &dev_list, list) {
  272. /* FIXME: take fist available aes core */
  273. dd = tmp;
  274. break;
  275. }
  276. ctx->dd = dd;
  277. } else {
  278. /* already found before */
  279. dd = ctx->dd;
  280. }
  281. spin_unlock_bh(&list_lock);
  282. return dd;
  283. }
  284. static void omap_aes_dma_out_callback(void *data)
  285. {
  286. struct omap_aes_dev *dd = data;
  287. /* dma_lch_out - completed */
  288. tasklet_schedule(&dd->done_task);
  289. }
  290. static int omap_aes_dma_init(struct omap_aes_dev *dd)
  291. {
  292. int err = -ENOMEM;
  293. dma_cap_mask_t mask;
  294. dd->dma_lch_out = NULL;
  295. dd->dma_lch_in = NULL;
  296. dma_cap_zero(mask);
  297. dma_cap_set(DMA_SLAVE, mask);
  298. dd->dma_lch_in = dma_request_slave_channel_compat(mask,
  299. omap_dma_filter_fn,
  300. &dd->dma_in,
  301. dd->dev, "rx");
  302. if (!dd->dma_lch_in) {
  303. dev_err(dd->dev, "Unable to request in DMA channel\n");
  304. goto err_dma_in;
  305. }
  306. dd->dma_lch_out = dma_request_slave_channel_compat(mask,
  307. omap_dma_filter_fn,
  308. &dd->dma_out,
  309. dd->dev, "tx");
  310. if (!dd->dma_lch_out) {
  311. dev_err(dd->dev, "Unable to request out DMA channel\n");
  312. goto err_dma_out;
  313. }
  314. return 0;
  315. err_dma_out:
  316. dma_release_channel(dd->dma_lch_in);
  317. err_dma_in:
  318. if (err)
  319. pr_err("error: %d\n", err);
  320. return err;
  321. }
  322. static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
  323. {
  324. dma_release_channel(dd->dma_lch_out);
  325. dma_release_channel(dd->dma_lch_in);
  326. }
  327. static void sg_copy_buf(void *buf, struct scatterlist *sg,
  328. unsigned int start, unsigned int nbytes, int out)
  329. {
  330. struct scatter_walk walk;
  331. if (!nbytes)
  332. return;
  333. scatterwalk_start(&walk, sg);
  334. scatterwalk_advance(&walk, start);
  335. scatterwalk_copychunks(buf, &walk, nbytes, out);
  336. scatterwalk_done(&walk, out, 0);
  337. }
  338. static int omap_aes_crypt_dma(struct crypto_tfm *tfm,
  339. struct scatterlist *in_sg, struct scatterlist *out_sg,
  340. int in_sg_len, int out_sg_len)
  341. {
  342. struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm);
  343. struct omap_aes_dev *dd = ctx->dd;
  344. struct dma_async_tx_descriptor *tx_in, *tx_out;
  345. struct dma_slave_config cfg;
  346. int ret;
  347. if (dd->pio_only) {
  348. scatterwalk_start(&dd->in_walk, dd->in_sg);
  349. scatterwalk_start(&dd->out_walk, dd->out_sg);
  350. /* Enable DATAIN interrupt and let it take
  351. care of the rest */
  352. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
  353. return 0;
  354. }
  355. dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);
  356. memset(&cfg, 0, sizeof(cfg));
  357. cfg.src_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
  358. cfg.dst_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
  359. cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  360. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  361. cfg.src_maxburst = DST_MAXBURST;
  362. cfg.dst_maxburst = DST_MAXBURST;
  363. /* IN */
  364. ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
  365. if (ret) {
  366. dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
  367. ret);
  368. return ret;
  369. }
  370. tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
  371. DMA_MEM_TO_DEV,
  372. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  373. if (!tx_in) {
  374. dev_err(dd->dev, "IN prep_slave_sg() failed\n");
  375. return -EINVAL;
  376. }
  377. /* No callback necessary */
  378. tx_in->callback_param = dd;
  379. /* OUT */
  380. ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
  381. if (ret) {
  382. dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
  383. ret);
  384. return ret;
  385. }
  386. tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, out_sg_len,
  387. DMA_DEV_TO_MEM,
  388. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  389. if (!tx_out) {
  390. dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
  391. return -EINVAL;
  392. }
  393. tx_out->callback = omap_aes_dma_out_callback;
  394. tx_out->callback_param = dd;
  395. dmaengine_submit(tx_in);
  396. dmaengine_submit(tx_out);
  397. dma_async_issue_pending(dd->dma_lch_in);
  398. dma_async_issue_pending(dd->dma_lch_out);
  399. /* start DMA */
  400. dd->pdata->trigger(dd, dd->total);
  401. return 0;
  402. }
  403. static int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
  404. {
  405. struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
  406. crypto_ablkcipher_reqtfm(dd->req));
  407. int err;
  408. pr_debug("total: %d\n", dd->total);
  409. if (!dd->pio_only) {
  410. err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len,
  411. DMA_TO_DEVICE);
  412. if (!err) {
  413. dev_err(dd->dev, "dma_map_sg() error\n");
  414. return -EINVAL;
  415. }
  416. err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  417. DMA_FROM_DEVICE);
  418. if (!err) {
  419. dev_err(dd->dev, "dma_map_sg() error\n");
  420. return -EINVAL;
  421. }
  422. }
  423. err = omap_aes_crypt_dma(tfm, dd->in_sg, dd->out_sg, dd->in_sg_len,
  424. dd->out_sg_len);
  425. if (err && !dd->pio_only) {
  426. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  427. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  428. DMA_FROM_DEVICE);
  429. }
  430. return err;
  431. }
  432. static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
  433. {
  434. struct ablkcipher_request *req = dd->req;
  435. pr_debug("err: %d\n", err);
  436. dd->flags &= ~FLAGS_BUSY;
  437. req->base.complete(&req->base, err);
  438. }
  439. static int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
  440. {
  441. int err = 0;
  442. pr_debug("total: %d\n", dd->total);
  443. omap_aes_dma_stop(dd);
  444. dmaengine_terminate_all(dd->dma_lch_in);
  445. dmaengine_terminate_all(dd->dma_lch_out);
  446. return err;
  447. }
  448. int omap_aes_check_aligned(struct scatterlist *sg)
  449. {
  450. while (sg) {
  451. if (!IS_ALIGNED(sg->offset, 4))
  452. return -1;
  453. if (!IS_ALIGNED(sg->length, AES_BLOCK_SIZE))
  454. return -1;
  455. sg = sg_next(sg);
  456. }
  457. return 0;
  458. }
  459. int omap_aes_copy_sgs(struct omap_aes_dev *dd)
  460. {
  461. void *buf_in, *buf_out;
  462. int pages;
  463. pages = get_order(dd->total);
  464. buf_in = (void *)__get_free_pages(GFP_ATOMIC, pages);
  465. buf_out = (void *)__get_free_pages(GFP_ATOMIC, pages);
  466. if (!buf_in || !buf_out) {
  467. pr_err("Couldn't allocated pages for unaligned cases.\n");
  468. return -1;
  469. }
  470. dd->orig_out = dd->out_sg;
  471. sg_copy_buf(buf_in, dd->in_sg, 0, dd->total, 0);
  472. sg_init_table(&dd->in_sgl, 1);
  473. sg_set_buf(&dd->in_sgl, buf_in, dd->total);
  474. dd->in_sg = &dd->in_sgl;
  475. sg_init_table(&dd->out_sgl, 1);
  476. sg_set_buf(&dd->out_sgl, buf_out, dd->total);
  477. dd->out_sg = &dd->out_sgl;
  478. return 0;
  479. }
  480. static int omap_aes_handle_queue(struct omap_aes_dev *dd,
  481. struct ablkcipher_request *req)
  482. {
  483. struct crypto_async_request *async_req, *backlog;
  484. struct omap_aes_ctx *ctx;
  485. struct omap_aes_reqctx *rctx;
  486. unsigned long flags;
  487. int err, ret = 0;
  488. spin_lock_irqsave(&dd->lock, flags);
  489. if (req)
  490. ret = ablkcipher_enqueue_request(&dd->queue, req);
  491. if (dd->flags & FLAGS_BUSY) {
  492. spin_unlock_irqrestore(&dd->lock, flags);
  493. return ret;
  494. }
  495. backlog = crypto_get_backlog(&dd->queue);
  496. async_req = crypto_dequeue_request(&dd->queue);
  497. if (async_req)
  498. dd->flags |= FLAGS_BUSY;
  499. spin_unlock_irqrestore(&dd->lock, flags);
  500. if (!async_req)
  501. return ret;
  502. if (backlog)
  503. backlog->complete(backlog, -EINPROGRESS);
  504. req = ablkcipher_request_cast(async_req);
  505. /* assign new request to device */
  506. dd->req = req;
  507. dd->total = req->nbytes;
  508. dd->total_save = req->nbytes;
  509. dd->in_sg = req->src;
  510. dd->out_sg = req->dst;
  511. if (omap_aes_check_aligned(dd->in_sg) ||
  512. omap_aes_check_aligned(dd->out_sg)) {
  513. if (omap_aes_copy_sgs(dd))
  514. pr_err("Failed to copy SGs for unaligned cases\n");
  515. dd->sgs_copied = 1;
  516. } else {
  517. dd->sgs_copied = 0;
  518. }
  519. dd->in_sg_len = scatterwalk_bytes_sglen(dd->in_sg, dd->total);
  520. dd->out_sg_len = scatterwalk_bytes_sglen(dd->out_sg, dd->total);
  521. BUG_ON(dd->in_sg_len < 0 || dd->out_sg_len < 0);
  522. rctx = ablkcipher_request_ctx(req);
  523. ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
  524. rctx->mode &= FLAGS_MODE_MASK;
  525. dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
  526. dd->ctx = ctx;
  527. ctx->dd = dd;
  528. err = omap_aes_write_ctrl(dd);
  529. if (!err)
  530. err = omap_aes_crypt_dma_start(dd);
  531. if (err) {
  532. /* aes_task will not finish it, so do it here */
  533. omap_aes_finish_req(dd, err);
  534. tasklet_schedule(&dd->queue_task);
  535. }
  536. return ret; /* return ret, which is enqueue return value */
  537. }
  538. static void omap_aes_done_task(unsigned long data)
  539. {
  540. struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
  541. void *buf_in, *buf_out;
  542. int pages;
  543. pr_debug("enter done_task\n");
  544. if (!dd->pio_only) {
  545. dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len,
  546. DMA_FROM_DEVICE);
  547. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  548. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  549. DMA_FROM_DEVICE);
  550. omap_aes_crypt_dma_stop(dd);
  551. }
  552. if (dd->sgs_copied) {
  553. buf_in = sg_virt(&dd->in_sgl);
  554. buf_out = sg_virt(&dd->out_sgl);
  555. sg_copy_buf(buf_out, dd->orig_out, 0, dd->total_save, 1);
  556. pages = get_order(dd->total_save);
  557. free_pages((unsigned long)buf_in, pages);
  558. free_pages((unsigned long)buf_out, pages);
  559. }
  560. omap_aes_finish_req(dd, 0);
  561. omap_aes_handle_queue(dd, NULL);
  562. pr_debug("exit\n");
  563. }
  564. static void omap_aes_queue_task(unsigned long data)
  565. {
  566. struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
  567. omap_aes_handle_queue(dd, NULL);
  568. }
  569. static int omap_aes_crypt(struct ablkcipher_request *req, unsigned long mode)
  570. {
  571. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  572. crypto_ablkcipher_reqtfm(req));
  573. struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
  574. struct omap_aes_dev *dd;
  575. pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
  576. !!(mode & FLAGS_ENCRYPT),
  577. !!(mode & FLAGS_CBC));
  578. if (!IS_ALIGNED(req->nbytes, AES_BLOCK_SIZE)) {
  579. pr_err("request size is not exact amount of AES blocks\n");
  580. return -EINVAL;
  581. }
  582. dd = omap_aes_find_dev(ctx);
  583. if (!dd)
  584. return -ENODEV;
  585. rctx->mode = mode;
  586. return omap_aes_handle_queue(dd, req);
  587. }
  588. /* ********************** ALG API ************************************ */
  589. static int omap_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  590. unsigned int keylen)
  591. {
  592. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  593. if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
  594. keylen != AES_KEYSIZE_256)
  595. return -EINVAL;
  596. pr_debug("enter, keylen: %d\n", keylen);
  597. memcpy(ctx->key, key, keylen);
  598. ctx->keylen = keylen;
  599. return 0;
  600. }
  601. static int omap_aes_ecb_encrypt(struct ablkcipher_request *req)
  602. {
  603. return omap_aes_crypt(req, FLAGS_ENCRYPT);
  604. }
  605. static int omap_aes_ecb_decrypt(struct ablkcipher_request *req)
  606. {
  607. return omap_aes_crypt(req, 0);
  608. }
  609. static int omap_aes_cbc_encrypt(struct ablkcipher_request *req)
  610. {
  611. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
  612. }
  613. static int omap_aes_cbc_decrypt(struct ablkcipher_request *req)
  614. {
  615. return omap_aes_crypt(req, FLAGS_CBC);
  616. }
  617. static int omap_aes_ctr_encrypt(struct ablkcipher_request *req)
  618. {
  619. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CTR);
  620. }
  621. static int omap_aes_ctr_decrypt(struct ablkcipher_request *req)
  622. {
  623. return omap_aes_crypt(req, FLAGS_CTR);
  624. }
  625. static int omap_aes_cra_init(struct crypto_tfm *tfm)
  626. {
  627. struct omap_aes_dev *dd = NULL;
  628. /* Find AES device, currently picks the first device */
  629. spin_lock_bh(&list_lock);
  630. list_for_each_entry(dd, &dev_list, list) {
  631. break;
  632. }
  633. spin_unlock_bh(&list_lock);
  634. pm_runtime_get_sync(dd->dev);
  635. tfm->crt_ablkcipher.reqsize = sizeof(struct omap_aes_reqctx);
  636. return 0;
  637. }
  638. static void omap_aes_cra_exit(struct crypto_tfm *tfm)
  639. {
  640. struct omap_aes_dev *dd = NULL;
  641. /* Find AES device, currently picks the first device */
  642. spin_lock_bh(&list_lock);
  643. list_for_each_entry(dd, &dev_list, list) {
  644. break;
  645. }
  646. spin_unlock_bh(&list_lock);
  647. pm_runtime_put_sync(dd->dev);
  648. }
  649. /* ********************** ALGS ************************************ */
  650. static struct crypto_alg algs_ecb_cbc[] = {
  651. {
  652. .cra_name = "ecb(aes)",
  653. .cra_driver_name = "ecb-aes-omap",
  654. .cra_priority = 100,
  655. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  656. CRYPTO_ALG_KERN_DRIVER_ONLY |
  657. CRYPTO_ALG_ASYNC,
  658. .cra_blocksize = AES_BLOCK_SIZE,
  659. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  660. .cra_alignmask = 0,
  661. .cra_type = &crypto_ablkcipher_type,
  662. .cra_module = THIS_MODULE,
  663. .cra_init = omap_aes_cra_init,
  664. .cra_exit = omap_aes_cra_exit,
  665. .cra_u.ablkcipher = {
  666. .min_keysize = AES_MIN_KEY_SIZE,
  667. .max_keysize = AES_MAX_KEY_SIZE,
  668. .setkey = omap_aes_setkey,
  669. .encrypt = omap_aes_ecb_encrypt,
  670. .decrypt = omap_aes_ecb_decrypt,
  671. }
  672. },
  673. {
  674. .cra_name = "cbc(aes)",
  675. .cra_driver_name = "cbc-aes-omap",
  676. .cra_priority = 100,
  677. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  678. CRYPTO_ALG_KERN_DRIVER_ONLY |
  679. CRYPTO_ALG_ASYNC,
  680. .cra_blocksize = AES_BLOCK_SIZE,
  681. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  682. .cra_alignmask = 0,
  683. .cra_type = &crypto_ablkcipher_type,
  684. .cra_module = THIS_MODULE,
  685. .cra_init = omap_aes_cra_init,
  686. .cra_exit = omap_aes_cra_exit,
  687. .cra_u.ablkcipher = {
  688. .min_keysize = AES_MIN_KEY_SIZE,
  689. .max_keysize = AES_MAX_KEY_SIZE,
  690. .ivsize = AES_BLOCK_SIZE,
  691. .setkey = omap_aes_setkey,
  692. .encrypt = omap_aes_cbc_encrypt,
  693. .decrypt = omap_aes_cbc_decrypt,
  694. }
  695. }
  696. };
  697. static struct crypto_alg algs_ctr[] = {
  698. {
  699. .cra_name = "ctr(aes)",
  700. .cra_driver_name = "ctr-aes-omap",
  701. .cra_priority = 100,
  702. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  703. CRYPTO_ALG_KERN_DRIVER_ONLY |
  704. CRYPTO_ALG_ASYNC,
  705. .cra_blocksize = AES_BLOCK_SIZE,
  706. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  707. .cra_alignmask = 0,
  708. .cra_type = &crypto_ablkcipher_type,
  709. .cra_module = THIS_MODULE,
  710. .cra_init = omap_aes_cra_init,
  711. .cra_exit = omap_aes_cra_exit,
  712. .cra_u.ablkcipher = {
  713. .min_keysize = AES_MIN_KEY_SIZE,
  714. .max_keysize = AES_MAX_KEY_SIZE,
  715. .geniv = "eseqiv",
  716. .ivsize = AES_BLOCK_SIZE,
  717. .setkey = omap_aes_setkey,
  718. .encrypt = omap_aes_ctr_encrypt,
  719. .decrypt = omap_aes_ctr_decrypt,
  720. }
  721. } ,
  722. };
  723. static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc[] = {
  724. {
  725. .algs_list = algs_ecb_cbc,
  726. .size = ARRAY_SIZE(algs_ecb_cbc),
  727. },
  728. };
  729. static const struct omap_aes_pdata omap_aes_pdata_omap2 = {
  730. .algs_info = omap_aes_algs_info_ecb_cbc,
  731. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc),
  732. .trigger = omap_aes_dma_trigger_omap2,
  733. .key_ofs = 0x1c,
  734. .iv_ofs = 0x20,
  735. .ctrl_ofs = 0x30,
  736. .data_ofs = 0x34,
  737. .rev_ofs = 0x44,
  738. .mask_ofs = 0x48,
  739. .dma_enable_in = BIT(2),
  740. .dma_enable_out = BIT(3),
  741. .dma_start = BIT(5),
  742. .major_mask = 0xf0,
  743. .major_shift = 4,
  744. .minor_mask = 0x0f,
  745. .minor_shift = 0,
  746. };
  747. #ifdef CONFIG_OF
  748. static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc_ctr[] = {
  749. {
  750. .algs_list = algs_ecb_cbc,
  751. .size = ARRAY_SIZE(algs_ecb_cbc),
  752. },
  753. {
  754. .algs_list = algs_ctr,
  755. .size = ARRAY_SIZE(algs_ctr),
  756. },
  757. };
  758. static const struct omap_aes_pdata omap_aes_pdata_omap3 = {
  759. .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
  760. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
  761. .trigger = omap_aes_dma_trigger_omap2,
  762. .key_ofs = 0x1c,
  763. .iv_ofs = 0x20,
  764. .ctrl_ofs = 0x30,
  765. .data_ofs = 0x34,
  766. .rev_ofs = 0x44,
  767. .mask_ofs = 0x48,
  768. .dma_enable_in = BIT(2),
  769. .dma_enable_out = BIT(3),
  770. .dma_start = BIT(5),
  771. .major_mask = 0xf0,
  772. .major_shift = 4,
  773. .minor_mask = 0x0f,
  774. .minor_shift = 0,
  775. };
  776. static const struct omap_aes_pdata omap_aes_pdata_omap4 = {
  777. .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
  778. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
  779. .trigger = omap_aes_dma_trigger_omap4,
  780. .key_ofs = 0x3c,
  781. .iv_ofs = 0x40,
  782. .ctrl_ofs = 0x50,
  783. .data_ofs = 0x60,
  784. .rev_ofs = 0x80,
  785. .mask_ofs = 0x84,
  786. .irq_status_ofs = 0x8c,
  787. .irq_enable_ofs = 0x90,
  788. .dma_enable_in = BIT(5),
  789. .dma_enable_out = BIT(6),
  790. .major_mask = 0x0700,
  791. .major_shift = 8,
  792. .minor_mask = 0x003f,
  793. .minor_shift = 0,
  794. };
  795. static irqreturn_t omap_aes_irq(int irq, void *dev_id)
  796. {
  797. struct omap_aes_dev *dd = dev_id;
  798. u32 status, i;
  799. u32 *src, *dst;
  800. status = omap_aes_read(dd, AES_REG_IRQ_STATUS(dd));
  801. if (status & AES_REG_IRQ_DATA_IN) {
  802. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
  803. BUG_ON(!dd->in_sg);
  804. BUG_ON(_calc_walked(in) > dd->in_sg->length);
  805. src = sg_virt(dd->in_sg) + _calc_walked(in);
  806. for (i = 0; i < AES_BLOCK_WORDS; i++) {
  807. omap_aes_write(dd, AES_REG_DATA_N(dd, i), *src);
  808. scatterwalk_advance(&dd->in_walk, 4);
  809. if (dd->in_sg->length == _calc_walked(in)) {
  810. dd->in_sg = scatterwalk_sg_next(dd->in_sg);
  811. if (dd->in_sg) {
  812. scatterwalk_start(&dd->in_walk,
  813. dd->in_sg);
  814. src = sg_virt(dd->in_sg) +
  815. _calc_walked(in);
  816. }
  817. } else {
  818. src++;
  819. }
  820. }
  821. /* Clear IRQ status */
  822. status &= ~AES_REG_IRQ_DATA_IN;
  823. omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
  824. /* Enable DATA_OUT interrupt */
  825. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x4);
  826. } else if (status & AES_REG_IRQ_DATA_OUT) {
  827. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
  828. BUG_ON(!dd->out_sg);
  829. BUG_ON(_calc_walked(out) > dd->out_sg->length);
  830. dst = sg_virt(dd->out_sg) + _calc_walked(out);
  831. for (i = 0; i < AES_BLOCK_WORDS; i++) {
  832. *dst = omap_aes_read(dd, AES_REG_DATA_N(dd, i));
  833. scatterwalk_advance(&dd->out_walk, 4);
  834. if (dd->out_sg->length == _calc_walked(out)) {
  835. dd->out_sg = scatterwalk_sg_next(dd->out_sg);
  836. if (dd->out_sg) {
  837. scatterwalk_start(&dd->out_walk,
  838. dd->out_sg);
  839. dst = sg_virt(dd->out_sg) +
  840. _calc_walked(out);
  841. }
  842. } else {
  843. dst++;
  844. }
  845. }
  846. dd->total -= AES_BLOCK_SIZE;
  847. BUG_ON(dd->total < 0);
  848. /* Clear IRQ status */
  849. status &= ~AES_REG_IRQ_DATA_OUT;
  850. omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
  851. if (!dd->total)
  852. /* All bytes read! */
  853. tasklet_schedule(&dd->done_task);
  854. else
  855. /* Enable DATA_IN interrupt for next block */
  856. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
  857. }
  858. return IRQ_HANDLED;
  859. }
  860. static const struct of_device_id omap_aes_of_match[] = {
  861. {
  862. .compatible = "ti,omap2-aes",
  863. .data = &omap_aes_pdata_omap2,
  864. },
  865. {
  866. .compatible = "ti,omap3-aes",
  867. .data = &omap_aes_pdata_omap3,
  868. },
  869. {
  870. .compatible = "ti,omap4-aes",
  871. .data = &omap_aes_pdata_omap4,
  872. },
  873. {},
  874. };
  875. MODULE_DEVICE_TABLE(of, omap_aes_of_match);
  876. static int omap_aes_get_res_of(struct omap_aes_dev *dd,
  877. struct device *dev, struct resource *res)
  878. {
  879. struct device_node *node = dev->of_node;
  880. const struct of_device_id *match;
  881. int err = 0;
  882. match = of_match_device(of_match_ptr(omap_aes_of_match), dev);
  883. if (!match) {
  884. dev_err(dev, "no compatible OF match\n");
  885. err = -EINVAL;
  886. goto err;
  887. }
  888. err = of_address_to_resource(node, 0, res);
  889. if (err < 0) {
  890. dev_err(dev, "can't translate OF node address\n");
  891. err = -EINVAL;
  892. goto err;
  893. }
  894. dd->dma_out = -1; /* Dummy value that's unused */
  895. dd->dma_in = -1; /* Dummy value that's unused */
  896. dd->pdata = match->data;
  897. err:
  898. return err;
  899. }
  900. #else
  901. static const struct of_device_id omap_aes_of_match[] = {
  902. {},
  903. };
  904. static int omap_aes_get_res_of(struct omap_aes_dev *dd,
  905. struct device *dev, struct resource *res)
  906. {
  907. return -EINVAL;
  908. }
  909. #endif
  910. static int omap_aes_get_res_pdev(struct omap_aes_dev *dd,
  911. struct platform_device *pdev, struct resource *res)
  912. {
  913. struct device *dev = &pdev->dev;
  914. struct resource *r;
  915. int err = 0;
  916. /* Get the base address */
  917. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  918. if (!r) {
  919. dev_err(dev, "no MEM resource info\n");
  920. err = -ENODEV;
  921. goto err;
  922. }
  923. memcpy(res, r, sizeof(*res));
  924. /* Get the DMA out channel */
  925. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  926. if (!r) {
  927. dev_err(dev, "no DMA out resource info\n");
  928. err = -ENODEV;
  929. goto err;
  930. }
  931. dd->dma_out = r->start;
  932. /* Get the DMA in channel */
  933. r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  934. if (!r) {
  935. dev_err(dev, "no DMA in resource info\n");
  936. err = -ENODEV;
  937. goto err;
  938. }
  939. dd->dma_in = r->start;
  940. /* Only OMAP2/3 can be non-DT */
  941. dd->pdata = &omap_aes_pdata_omap2;
  942. err:
  943. return err;
  944. }
  945. static int omap_aes_probe(struct platform_device *pdev)
  946. {
  947. struct device *dev = &pdev->dev;
  948. struct omap_aes_dev *dd;
  949. struct crypto_alg *algp;
  950. struct resource res;
  951. int err = -ENOMEM, i, j, irq = -1;
  952. u32 reg;
  953. dd = devm_kzalloc(dev, sizeof(struct omap_aes_dev), GFP_KERNEL);
  954. if (dd == NULL) {
  955. dev_err(dev, "unable to alloc data struct.\n");
  956. goto err_data;
  957. }
  958. dd->dev = dev;
  959. platform_set_drvdata(pdev, dd);
  960. spin_lock_init(&dd->lock);
  961. crypto_init_queue(&dd->queue, OMAP_AES_QUEUE_LENGTH);
  962. err = (dev->of_node) ? omap_aes_get_res_of(dd, dev, &res) :
  963. omap_aes_get_res_pdev(dd, pdev, &res);
  964. if (err)
  965. goto err_res;
  966. dd->io_base = devm_ioremap_resource(dev, &res);
  967. if (IS_ERR(dd->io_base)) {
  968. err = PTR_ERR(dd->io_base);
  969. goto err_res;
  970. }
  971. dd->phys_base = res.start;
  972. pm_runtime_enable(dev);
  973. pm_runtime_get_sync(dev);
  974. omap_aes_dma_stop(dd);
  975. reg = omap_aes_read(dd, AES_REG_REV(dd));
  976. pm_runtime_put_sync(dev);
  977. dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
  978. (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
  979. (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  980. tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd);
  981. tasklet_init(&dd->queue_task, omap_aes_queue_task, (unsigned long)dd);
  982. err = omap_aes_dma_init(dd);
  983. if (err && AES_REG_IRQ_STATUS(dd) && AES_REG_IRQ_ENABLE(dd)) {
  984. dd->pio_only = 1;
  985. irq = platform_get_irq(pdev, 0);
  986. if (irq < 0) {
  987. dev_err(dev, "can't get IRQ resource\n");
  988. goto err_irq;
  989. }
  990. err = devm_request_irq(dev, irq, omap_aes_irq, 0,
  991. dev_name(dev), dd);
  992. if (err) {
  993. dev_err(dev, "Unable to grab omap-aes IRQ\n");
  994. goto err_irq;
  995. }
  996. }
  997. INIT_LIST_HEAD(&dd->list);
  998. spin_lock(&list_lock);
  999. list_add_tail(&dd->list, &dev_list);
  1000. spin_unlock(&list_lock);
  1001. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  1002. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  1003. algp = &dd->pdata->algs_info[i].algs_list[j];
  1004. pr_debug("reg alg: %s\n", algp->cra_name);
  1005. INIT_LIST_HEAD(&algp->cra_list);
  1006. err = crypto_register_alg(algp);
  1007. if (err)
  1008. goto err_algs;
  1009. dd->pdata->algs_info[i].registered++;
  1010. }
  1011. }
  1012. return 0;
  1013. err_algs:
  1014. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1015. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1016. crypto_unregister_alg(
  1017. &dd->pdata->algs_info[i].algs_list[j]);
  1018. if (!dd->pio_only)
  1019. omap_aes_dma_cleanup(dd);
  1020. err_irq:
  1021. tasklet_kill(&dd->done_task);
  1022. tasklet_kill(&dd->queue_task);
  1023. pm_runtime_disable(dev);
  1024. err_res:
  1025. dd = NULL;
  1026. err_data:
  1027. dev_err(dev, "initialization failed.\n");
  1028. return err;
  1029. }
  1030. static int omap_aes_remove(struct platform_device *pdev)
  1031. {
  1032. struct omap_aes_dev *dd = platform_get_drvdata(pdev);
  1033. int i, j;
  1034. if (!dd)
  1035. return -ENODEV;
  1036. spin_lock(&list_lock);
  1037. list_del(&dd->list);
  1038. spin_unlock(&list_lock);
  1039. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1040. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1041. crypto_unregister_alg(
  1042. &dd->pdata->algs_info[i].algs_list[j]);
  1043. tasklet_kill(&dd->done_task);
  1044. tasklet_kill(&dd->queue_task);
  1045. omap_aes_dma_cleanup(dd);
  1046. pm_runtime_disable(dd->dev);
  1047. dd = NULL;
  1048. return 0;
  1049. }
  1050. #ifdef CONFIG_PM_SLEEP
  1051. static int omap_aes_suspend(struct device *dev)
  1052. {
  1053. pm_runtime_put_sync(dev);
  1054. return 0;
  1055. }
  1056. static int omap_aes_resume(struct device *dev)
  1057. {
  1058. pm_runtime_get_sync(dev);
  1059. return 0;
  1060. }
  1061. #endif
  1062. static const struct dev_pm_ops omap_aes_pm_ops = {
  1063. SET_SYSTEM_SLEEP_PM_OPS(omap_aes_suspend, omap_aes_resume)
  1064. };
  1065. static struct platform_driver omap_aes_driver = {
  1066. .probe = omap_aes_probe,
  1067. .remove = omap_aes_remove,
  1068. .driver = {
  1069. .name = "omap-aes",
  1070. .owner = THIS_MODULE,
  1071. .pm = &omap_aes_pm_ops,
  1072. .of_match_table = omap_aes_of_match,
  1073. },
  1074. };
  1075. module_platform_driver(omap_aes_driver);
  1076. MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
  1077. MODULE_LICENSE("GPL v2");
  1078. MODULE_AUTHOR("Dmitry Kasatkin");