u8540_clk.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579
  1. /*
  2. * Clock definitions for u8540 platform.
  3. *
  4. * Copyright (C) 2012 ST-Ericsson SA
  5. * Author: Ulf Hansson <ulf.hansson@linaro.org>
  6. *
  7. * License terms: GNU General Public License (GPL) version 2
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/clkdev.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/mfd/dbx500-prcmu.h>
  13. #include <linux/platform_data/clk-ux500.h>
  14. #include "clk.h"
  15. void u8540_clk_init(u32 clkrst1_base, u32 clkrst2_base, u32 clkrst3_base,
  16. u32 clkrst5_base, u32 clkrst6_base)
  17. {
  18. struct clk *clk;
  19. /* Clock sources. */
  20. /* Fixed ClockGen */
  21. clk = clk_reg_prcmu_gate("soc0_pll", NULL, PRCMU_PLLSOC0,
  22. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  23. clk_register_clkdev(clk, "soc0_pll", NULL);
  24. clk = clk_reg_prcmu_gate("soc1_pll", NULL, PRCMU_PLLSOC1,
  25. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  26. clk_register_clkdev(clk, "soc1_pll", NULL);
  27. clk = clk_reg_prcmu_gate("ddr_pll", NULL, PRCMU_PLLDDR,
  28. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  29. clk_register_clkdev(clk, "ddr_pll", NULL);
  30. clk = clk_register_fixed_rate(NULL, "rtc32k", NULL,
  31. CLK_IS_ROOT|CLK_IGNORE_UNUSED,
  32. 32768);
  33. clk_register_clkdev(clk, "clk32k", NULL);
  34. clk_register_clkdev(clk, "apb_pclk", "rtc-pl031");
  35. clk = clk_register_fixed_rate(NULL, "ulp38m4", NULL,
  36. CLK_IS_ROOT|CLK_IGNORE_UNUSED,
  37. 38400000);
  38. clk = clk_reg_prcmu_gate("uartclk", NULL, PRCMU_UARTCLK, CLK_IS_ROOT);
  39. clk_register_clkdev(clk, NULL, "UART");
  40. /* msp02clk needs a abx500 clk as parent. Handle by abx500 clk driver */
  41. clk = clk_reg_prcmu_gate("msp02clk", "ab9540_sysclk12_b1",
  42. PRCMU_MSP02CLK, 0);
  43. clk_register_clkdev(clk, NULL, "MSP02");
  44. clk = clk_reg_prcmu_gate("msp1clk", NULL, PRCMU_MSP1CLK, CLK_IS_ROOT);
  45. clk_register_clkdev(clk, NULL, "MSP1");
  46. clk = clk_reg_prcmu_gate("i2cclk", NULL, PRCMU_I2CCLK, CLK_IS_ROOT);
  47. clk_register_clkdev(clk, NULL, "I2C");
  48. clk = clk_reg_prcmu_gate("slimclk", NULL, PRCMU_SLIMCLK, CLK_IS_ROOT);
  49. clk_register_clkdev(clk, NULL, "slim");
  50. clk = clk_reg_prcmu_gate("per1clk", NULL, PRCMU_PER1CLK, CLK_IS_ROOT);
  51. clk_register_clkdev(clk, NULL, "PERIPH1");
  52. clk = clk_reg_prcmu_gate("per2clk", NULL, PRCMU_PER2CLK, CLK_IS_ROOT);
  53. clk_register_clkdev(clk, NULL, "PERIPH2");
  54. clk = clk_reg_prcmu_gate("per3clk", NULL, PRCMU_PER3CLK, CLK_IS_ROOT);
  55. clk_register_clkdev(clk, NULL, "PERIPH3");
  56. clk = clk_reg_prcmu_gate("per5clk", NULL, PRCMU_PER5CLK, CLK_IS_ROOT);
  57. clk_register_clkdev(clk, NULL, "PERIPH5");
  58. clk = clk_reg_prcmu_gate("per6clk", NULL, PRCMU_PER6CLK, CLK_IS_ROOT);
  59. clk_register_clkdev(clk, NULL, "PERIPH6");
  60. clk = clk_reg_prcmu_gate("per7clk", NULL, PRCMU_PER7CLK, CLK_IS_ROOT);
  61. clk_register_clkdev(clk, NULL, "PERIPH7");
  62. clk = clk_reg_prcmu_scalable("lcdclk", NULL, PRCMU_LCDCLK, 0,
  63. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  64. clk_register_clkdev(clk, NULL, "lcd");
  65. clk_register_clkdev(clk, "lcd", "mcde");
  66. clk = clk_reg_prcmu_opp_gate("bmlclk", NULL, PRCMU_BML8580CLK,
  67. CLK_IS_ROOT);
  68. clk_register_clkdev(clk, NULL, "bml");
  69. clk = clk_reg_prcmu_scalable("hsitxclk", NULL, PRCMU_HSITXCLK, 0,
  70. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  71. clk = clk_reg_prcmu_scalable("hsirxclk", NULL, PRCMU_HSIRXCLK, 0,
  72. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  73. clk = clk_reg_prcmu_scalable("hdmiclk", NULL, PRCMU_HDMICLK, 0,
  74. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  75. clk_register_clkdev(clk, NULL, "hdmi");
  76. clk_register_clkdev(clk, "hdmi", "mcde");
  77. clk = clk_reg_prcmu_gate("apeatclk", NULL, PRCMU_APEATCLK, CLK_IS_ROOT);
  78. clk_register_clkdev(clk, NULL, "apeat");
  79. clk = clk_reg_prcmu_gate("apetraceclk", NULL, PRCMU_APETRACECLK,
  80. CLK_IS_ROOT);
  81. clk_register_clkdev(clk, NULL, "apetrace");
  82. clk = clk_reg_prcmu_gate("mcdeclk", NULL, PRCMU_MCDECLK, CLK_IS_ROOT);
  83. clk_register_clkdev(clk, NULL, "mcde");
  84. clk_register_clkdev(clk, "mcde", "mcde");
  85. clk_register_clkdev(clk, NULL, "dsilink.0");
  86. clk_register_clkdev(clk, NULL, "dsilink.1");
  87. clk_register_clkdev(clk, NULL, "dsilink.2");
  88. clk = clk_reg_prcmu_opp_gate("ipi2cclk", NULL, PRCMU_IPI2CCLK,
  89. CLK_IS_ROOT);
  90. clk_register_clkdev(clk, NULL, "ipi2");
  91. clk = clk_reg_prcmu_gate("dsialtclk", NULL, PRCMU_DSIALTCLK,
  92. CLK_IS_ROOT);
  93. clk_register_clkdev(clk, NULL, "dsialt");
  94. clk = clk_reg_prcmu_gate("dmaclk", NULL, PRCMU_DMACLK, CLK_IS_ROOT);
  95. clk_register_clkdev(clk, NULL, "dma40.0");
  96. clk = clk_reg_prcmu_gate("b2r2clk", NULL, PRCMU_B2R2CLK, CLK_IS_ROOT);
  97. clk_register_clkdev(clk, NULL, "b2r2");
  98. clk_register_clkdev(clk, NULL, "b2r2_core");
  99. clk_register_clkdev(clk, NULL, "U8500-B2R2.0");
  100. clk_register_clkdev(clk, NULL, "b2r2_1_core");
  101. clk = clk_reg_prcmu_scalable("tvclk", NULL, PRCMU_TVCLK, 0,
  102. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  103. clk_register_clkdev(clk, NULL, "tv");
  104. clk_register_clkdev(clk, "tv", "mcde");
  105. clk = clk_reg_prcmu_gate("sspclk", NULL, PRCMU_SSPCLK, CLK_IS_ROOT);
  106. clk_register_clkdev(clk, NULL, "SSP");
  107. clk = clk_reg_prcmu_gate("rngclk", NULL, PRCMU_RNGCLK, CLK_IS_ROOT);
  108. clk_register_clkdev(clk, NULL, "rngclk");
  109. clk = clk_reg_prcmu_gate("uiccclk", NULL, PRCMU_UICCCLK, CLK_IS_ROOT);
  110. clk_register_clkdev(clk, NULL, "uicc");
  111. clk = clk_reg_prcmu_gate("timclk", NULL, PRCMU_TIMCLK, CLK_IS_ROOT);
  112. clk_register_clkdev(clk, NULL, "mtu0");
  113. clk_register_clkdev(clk, NULL, "mtu1");
  114. clk = clk_reg_prcmu_opp_volt_scalable("sdmmcclk", NULL,
  115. PRCMU_SDMMCCLK, 100000000,
  116. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  117. clk_register_clkdev(clk, NULL, "sdmmc");
  118. clk = clk_reg_prcmu_opp_volt_scalable("sdmmchclk", NULL,
  119. PRCMU_SDMMCHCLK, 400000000,
  120. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  121. clk_register_clkdev(clk, NULL, "sdmmchclk");
  122. clk = clk_reg_prcmu_gate("hvaclk", NULL, PRCMU_HVACLK, CLK_IS_ROOT);
  123. clk_register_clkdev(clk, NULL, "hva");
  124. clk = clk_reg_prcmu_gate("g1clk", NULL, PRCMU_G1CLK, CLK_IS_ROOT);
  125. clk_register_clkdev(clk, NULL, "g1");
  126. clk = clk_reg_prcmu_scalable("spare1clk", NULL, PRCMU_SPARE1CLK, 0,
  127. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  128. clk_register_clkdev(clk, "dsilcd", "mcde");
  129. clk = clk_reg_prcmu_scalable("dsi_pll", "hdmiclk",
  130. PRCMU_PLLDSI, 0, CLK_SET_RATE_GATE);
  131. clk_register_clkdev(clk, "dsihs2", "mcde");
  132. clk_register_clkdev(clk, "hs_clk", "dsilink.2");
  133. clk = clk_reg_prcmu_scalable("dsilcd_pll", "spare1clk",
  134. PRCMU_PLLDSI_LCD, 0, CLK_SET_RATE_GATE);
  135. clk_register_clkdev(clk, "dsilcd_pll", "mcde");
  136. clk = clk_reg_prcmu_scalable("dsi0clk", "dsi_pll",
  137. PRCMU_DSI0CLK, 0, CLK_SET_RATE_GATE);
  138. clk_register_clkdev(clk, "dsihs0", "mcde");
  139. clk = clk_reg_prcmu_scalable("dsi0lcdclk", "dsilcd_pll",
  140. PRCMU_DSI0CLK_LCD, 0, CLK_SET_RATE_GATE);
  141. clk_register_clkdev(clk, "dsihs0", "mcde");
  142. clk_register_clkdev(clk, "hs_clk", "dsilink.0");
  143. clk = clk_reg_prcmu_scalable("dsi1clk", "dsi_pll",
  144. PRCMU_DSI1CLK, 0, CLK_SET_RATE_GATE);
  145. clk_register_clkdev(clk, "dsihs1", "mcde");
  146. clk = clk_reg_prcmu_scalable("dsi1lcdclk", "dsilcd_pll",
  147. PRCMU_DSI1CLK_LCD, 0, CLK_SET_RATE_GATE);
  148. clk_register_clkdev(clk, "dsihs1", "mcde");
  149. clk_register_clkdev(clk, "hs_clk", "dsilink.1");
  150. clk = clk_reg_prcmu_scalable("dsi0escclk", "tvclk",
  151. PRCMU_DSI0ESCCLK, 0, CLK_SET_RATE_GATE);
  152. clk_register_clkdev(clk, "lp_clk", "dsilink.0");
  153. clk_register_clkdev(clk, "dsilp0", "mcde");
  154. clk = clk_reg_prcmu_scalable("dsi1escclk", "tvclk",
  155. PRCMU_DSI1ESCCLK, 0, CLK_SET_RATE_GATE);
  156. clk_register_clkdev(clk, "lp_clk", "dsilink.1");
  157. clk_register_clkdev(clk, "dsilp1", "mcde");
  158. clk = clk_reg_prcmu_scalable("dsi2escclk", "tvclk",
  159. PRCMU_DSI2ESCCLK, 0, CLK_SET_RATE_GATE);
  160. clk_register_clkdev(clk, "lp_clk", "dsilink.2");
  161. clk_register_clkdev(clk, "dsilp2", "mcde");
  162. clk = clk_reg_prcmu_scalable_rate("armss", NULL,
  163. PRCMU_ARMSS, 0, CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  164. clk_register_clkdev(clk, "armss", NULL);
  165. clk = clk_register_fixed_factor(NULL, "smp_twd", "armss",
  166. CLK_IGNORE_UNUSED, 1, 2);
  167. clk_register_clkdev(clk, NULL, "smp_twd");
  168. /* PRCC P-clocks */
  169. /* Peripheral 1 : PRCC P-clocks */
  170. clk = clk_reg_prcc_pclk("p1_pclk0", "per1clk", clkrst1_base,
  171. BIT(0), 0);
  172. clk_register_clkdev(clk, "apb_pclk", "uart0");
  173. clk = clk_reg_prcc_pclk("p1_pclk1", "per1clk", clkrst1_base,
  174. BIT(1), 0);
  175. clk_register_clkdev(clk, "apb_pclk", "uart1");
  176. clk = clk_reg_prcc_pclk("p1_pclk2", "per1clk", clkrst1_base,
  177. BIT(2), 0);
  178. clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.1");
  179. clk = clk_reg_prcc_pclk("p1_pclk3", "per1clk", clkrst1_base,
  180. BIT(3), 0);
  181. clk_register_clkdev(clk, "apb_pclk", "msp0");
  182. clk_register_clkdev(clk, "apb_pclk", "dbx5x0-msp-i2s.0");
  183. clk = clk_reg_prcc_pclk("p1_pclk4", "per1clk", clkrst1_base,
  184. BIT(4), 0);
  185. clk_register_clkdev(clk, "apb_pclk", "msp1");
  186. clk_register_clkdev(clk, "apb_pclk", "dbx5x0-msp-i2s.1");
  187. clk = clk_reg_prcc_pclk("p1_pclk5", "per1clk", clkrst1_base,
  188. BIT(5), 0);
  189. clk_register_clkdev(clk, "apb_pclk", "sdi0");
  190. clk = clk_reg_prcc_pclk("p1_pclk6", "per1clk", clkrst1_base,
  191. BIT(6), 0);
  192. clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.2");
  193. clk = clk_reg_prcc_pclk("p1_pclk7", "per1clk", clkrst1_base,
  194. BIT(7), 0);
  195. clk_register_clkdev(clk, NULL, "spi3");
  196. clk = clk_reg_prcc_pclk("p1_pclk8", "per1clk", clkrst1_base,
  197. BIT(8), 0);
  198. clk_register_clkdev(clk, "apb_pclk", "slimbus0");
  199. clk = clk_reg_prcc_pclk("p1_pclk9", "per1clk", clkrst1_base,
  200. BIT(9), 0);
  201. clk_register_clkdev(clk, NULL, "gpio.0");
  202. clk_register_clkdev(clk, NULL, "gpio.1");
  203. clk_register_clkdev(clk, NULL, "gpioblock0");
  204. clk_register_clkdev(clk, "apb_pclk", "ab85xx-codec.0");
  205. clk = clk_reg_prcc_pclk("p1_pclk10", "per1clk", clkrst1_base,
  206. BIT(10), 0);
  207. clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.4");
  208. clk = clk_reg_prcc_pclk("p1_pclk11", "per1clk", clkrst1_base,
  209. BIT(11), 0);
  210. clk_register_clkdev(clk, "apb_pclk", "msp3");
  211. clk_register_clkdev(clk, "apb_pclk", "dbx5x0-msp-i2s.3");
  212. /* Peripheral 2 : PRCC P-clocks */
  213. clk = clk_reg_prcc_pclk("p2_pclk0", "per2clk", clkrst2_base,
  214. BIT(0), 0);
  215. clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.3");
  216. clk = clk_reg_prcc_pclk("p2_pclk1", "per2clk", clkrst2_base,
  217. BIT(1), 0);
  218. clk_register_clkdev(clk, NULL, "spi2");
  219. clk = clk_reg_prcc_pclk("p2_pclk2", "per2clk", clkrst2_base,
  220. BIT(2), 0);
  221. clk_register_clkdev(clk, NULL, "spi1");
  222. clk = clk_reg_prcc_pclk("p2_pclk3", "per2clk", clkrst2_base,
  223. BIT(3), 0);
  224. clk_register_clkdev(clk, NULL, "pwl");
  225. clk = clk_reg_prcc_pclk("p2_pclk4", "per2clk", clkrst2_base,
  226. BIT(4), 0);
  227. clk_register_clkdev(clk, "apb_pclk", "sdi4");
  228. clk = clk_reg_prcc_pclk("p2_pclk5", "per2clk", clkrst2_base,
  229. BIT(5), 0);
  230. clk_register_clkdev(clk, "apb_pclk", "msp2");
  231. clk_register_clkdev(clk, "apb_pclk", "dbx5x0-msp-i2s.2");
  232. clk = clk_reg_prcc_pclk("p2_pclk6", "per2clk", clkrst2_base,
  233. BIT(6), 0);
  234. clk_register_clkdev(clk, "apb_pclk", "sdi1");
  235. clk = clk_reg_prcc_pclk("p2_pclk7", "per2clk", clkrst2_base,
  236. BIT(7), 0);
  237. clk_register_clkdev(clk, "apb_pclk", "sdi3");
  238. clk = clk_reg_prcc_pclk("p2_pclk8", "per2clk", clkrst2_base,
  239. BIT(8), 0);
  240. clk_register_clkdev(clk, NULL, "spi0");
  241. clk = clk_reg_prcc_pclk("p2_pclk9", "per2clk", clkrst2_base,
  242. BIT(9), 0);
  243. clk_register_clkdev(clk, "hsir_hclk", "ste_hsi.0");
  244. clk = clk_reg_prcc_pclk("p2_pclk10", "per2clk", clkrst2_base,
  245. BIT(10), 0);
  246. clk_register_clkdev(clk, "hsit_hclk", "ste_hsi.0");
  247. clk = clk_reg_prcc_pclk("p2_pclk11", "per2clk", clkrst2_base,
  248. BIT(11), 0);
  249. clk_register_clkdev(clk, NULL, "gpio.6");
  250. clk_register_clkdev(clk, NULL, "gpio.7");
  251. clk_register_clkdev(clk, NULL, "gpioblock1");
  252. clk = clk_reg_prcc_pclk("p2_pclk12", "per2clk", clkrst2_base,
  253. BIT(12), 0);
  254. clk_register_clkdev(clk, "msp4-pclk", "ab85xx-codec.0");
  255. /* Peripheral 3 : PRCC P-clocks */
  256. clk = clk_reg_prcc_pclk("p3_pclk0", "per3clk", clkrst3_base,
  257. BIT(0), 0);
  258. clk_register_clkdev(clk, NULL, "fsmc");
  259. clk = clk_reg_prcc_pclk("p3_pclk1", "per3clk", clkrst3_base,
  260. BIT(1), 0);
  261. clk_register_clkdev(clk, "apb_pclk", "ssp0");
  262. clk = clk_reg_prcc_pclk("p3_pclk2", "per3clk", clkrst3_base,
  263. BIT(2), 0);
  264. clk_register_clkdev(clk, "apb_pclk", "ssp1");
  265. clk = clk_reg_prcc_pclk("p3_pclk3", "per3clk", clkrst3_base,
  266. BIT(3), 0);
  267. clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.0");
  268. clk = clk_reg_prcc_pclk("p3_pclk4", "per3clk", clkrst3_base,
  269. BIT(4), 0);
  270. clk_register_clkdev(clk, "apb_pclk", "sdi2");
  271. clk = clk_reg_prcc_pclk("p3_pclk5", "per3clk", clkrst3_base,
  272. BIT(5), 0);
  273. clk_register_clkdev(clk, "apb_pclk", "ske");
  274. clk_register_clkdev(clk, "apb_pclk", "nmk-ske-keypad");
  275. clk = clk_reg_prcc_pclk("p3_pclk6", "per3clk", clkrst3_base,
  276. BIT(6), 0);
  277. clk_register_clkdev(clk, "apb_pclk", "uart2");
  278. clk = clk_reg_prcc_pclk("p3_pclk7", "per3clk", clkrst3_base,
  279. BIT(7), 0);
  280. clk_register_clkdev(clk, "apb_pclk", "sdi5");
  281. clk = clk_reg_prcc_pclk("p3_pclk8", "per3clk", clkrst3_base,
  282. BIT(8), 0);
  283. clk_register_clkdev(clk, NULL, "gpio.2");
  284. clk_register_clkdev(clk, NULL, "gpio.3");
  285. clk_register_clkdev(clk, NULL, "gpio.4");
  286. clk_register_clkdev(clk, NULL, "gpio.5");
  287. clk_register_clkdev(clk, NULL, "gpioblock2");
  288. clk = clk_reg_prcc_pclk("p3_pclk9", "per3clk", clkrst3_base,
  289. BIT(9), 0);
  290. clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.5");
  291. clk = clk_reg_prcc_pclk("p3_pclk10", "per3clk", clkrst3_base,
  292. BIT(10), 0);
  293. clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.6");
  294. clk = clk_reg_prcc_pclk("p3_pclk11", "per3clk", clkrst3_base,
  295. BIT(11), 0);
  296. clk_register_clkdev(clk, "apb_pclk", "uart3");
  297. clk = clk_reg_prcc_pclk("p3_pclk12", "per3clk", clkrst3_base,
  298. BIT(12), 0);
  299. clk_register_clkdev(clk, "apb_pclk", "uart4");
  300. /* Peripheral 5 : PRCC P-clocks */
  301. clk = clk_reg_prcc_pclk("p5_pclk0", "per5clk", clkrst5_base,
  302. BIT(0), 0);
  303. clk_register_clkdev(clk, "usb", "musb-ux500.0");
  304. clk_register_clkdev(clk, "usbclk", "ab-iddet.0");
  305. clk = clk_reg_prcc_pclk("p5_pclk1", "per5clk", clkrst5_base,
  306. BIT(1), 0);
  307. clk_register_clkdev(clk, NULL, "gpio.8");
  308. clk_register_clkdev(clk, NULL, "gpioblock3");
  309. /* Peripheral 6 : PRCC P-clocks */
  310. clk = clk_reg_prcc_pclk("p6_pclk0", "per6clk", clkrst6_base,
  311. BIT(0), 0);
  312. clk_register_clkdev(clk, "apb_pclk", "rng");
  313. clk = clk_reg_prcc_pclk("p6_pclk1", "per6clk", clkrst6_base,
  314. BIT(1), 0);
  315. clk_register_clkdev(clk, NULL, "cryp0");
  316. clk_register_clkdev(clk, NULL, "cryp1");
  317. clk = clk_reg_prcc_pclk("p6_pclk2", "per6clk", clkrst6_base,
  318. BIT(2), 0);
  319. clk_register_clkdev(clk, NULL, "hash0");
  320. clk = clk_reg_prcc_pclk("p6_pclk3", "per6clk", clkrst6_base,
  321. BIT(3), 0);
  322. clk_register_clkdev(clk, NULL, "pka");
  323. clk = clk_reg_prcc_pclk("p6_pclk4", "per6clk", clkrst6_base,
  324. BIT(4), 0);
  325. clk_register_clkdev(clk, NULL, "db8540-hash1");
  326. clk = clk_reg_prcc_pclk("p6_pclk5", "per6clk", clkrst6_base,
  327. BIT(5), 0);
  328. clk_register_clkdev(clk, NULL, "cfgreg");
  329. clk = clk_reg_prcc_pclk("p6_pclk6", "per6clk", clkrst6_base,
  330. BIT(6), 0);
  331. clk_register_clkdev(clk, "apb_pclk", "mtu0");
  332. clk = clk_reg_prcc_pclk("p6_pclk7", "per6clk", clkrst6_base,
  333. BIT(7), 0);
  334. clk_register_clkdev(clk, "apb_pclk", "mtu1");
  335. /*
  336. * PRCC K-clocks ==> see table PRCC_PCKEN/PRCC_KCKEN
  337. * This differs from the internal implementation:
  338. * We don't use the PERPIH[n| clock as parent, since those _should_
  339. * only be used as parents for the P-clocks.
  340. * TODO: "parentjoin" with corresponding P-clocks for all K-clocks.
  341. */
  342. /* Peripheral 1 : PRCC K-clocks */
  343. clk = clk_reg_prcc_kclk("p1_uart0_kclk", "uartclk",
  344. clkrst1_base, BIT(0), CLK_SET_RATE_GATE);
  345. clk_register_clkdev(clk, NULL, "uart0");
  346. clk = clk_reg_prcc_kclk("p1_uart1_kclk", "uartclk",
  347. clkrst1_base, BIT(1), CLK_SET_RATE_GATE);
  348. clk_register_clkdev(clk, NULL, "uart1");
  349. clk = clk_reg_prcc_kclk("p1_i2c1_kclk", "i2cclk",
  350. clkrst1_base, BIT(2), CLK_SET_RATE_GATE);
  351. clk_register_clkdev(clk, NULL, "nmk-i2c.1");
  352. clk = clk_reg_prcc_kclk("p1_msp0_kclk", "msp02clk",
  353. clkrst1_base, BIT(3), CLK_SET_RATE_GATE);
  354. clk_register_clkdev(clk, NULL, "msp0");
  355. clk_register_clkdev(clk, NULL, "dbx5x0-msp-i2s.0");
  356. clk = clk_reg_prcc_kclk("p1_msp1_kclk", "msp1clk",
  357. clkrst1_base, BIT(4), CLK_SET_RATE_GATE);
  358. clk_register_clkdev(clk, NULL, "msp1");
  359. clk_register_clkdev(clk, NULL, "dbx5x0-msp-i2s.1");
  360. clk = clk_reg_prcc_kclk("p1_sdi0_kclk", "sdmmchclk",
  361. clkrst1_base, BIT(5), CLK_SET_RATE_GATE);
  362. clk_register_clkdev(clk, NULL, "sdi0");
  363. clk = clk_reg_prcc_kclk("p1_i2c2_kclk", "i2cclk",
  364. clkrst1_base, BIT(6), CLK_SET_RATE_GATE);
  365. clk_register_clkdev(clk, NULL, "nmk-i2c.2");
  366. clk = clk_reg_prcc_kclk("p1_slimbus0_kclk", "slimclk",
  367. clkrst1_base, BIT(8), CLK_SET_RATE_GATE);
  368. clk_register_clkdev(clk, NULL, "slimbus0");
  369. clk = clk_reg_prcc_kclk("p1_i2c4_kclk", "i2cclk",
  370. clkrst1_base, BIT(9), CLK_SET_RATE_GATE);
  371. clk_register_clkdev(clk, NULL, "nmk-i2c.4");
  372. clk = clk_reg_prcc_kclk("p1_msp3_kclk", "msp1clk",
  373. clkrst1_base, BIT(10), CLK_SET_RATE_GATE);
  374. clk_register_clkdev(clk, NULL, "msp3");
  375. clk_register_clkdev(clk, NULL, "dbx5x0-msp-i2s.3");
  376. /* Peripheral 2 : PRCC K-clocks */
  377. clk = clk_reg_prcc_kclk("p2_i2c3_kclk", "i2cclk",
  378. clkrst2_base, BIT(0), CLK_SET_RATE_GATE);
  379. clk_register_clkdev(clk, NULL, "nmk-i2c.3");
  380. clk = clk_reg_prcc_kclk("p2_pwl_kclk", "rtc32k",
  381. clkrst2_base, BIT(1), CLK_SET_RATE_GATE);
  382. clk_register_clkdev(clk, NULL, "pwl");
  383. clk = clk_reg_prcc_kclk("p2_sdi4_kclk", "sdmmchclk",
  384. clkrst2_base, BIT(2), CLK_SET_RATE_GATE);
  385. clk_register_clkdev(clk, NULL, "sdi4");
  386. clk = clk_reg_prcc_kclk("p2_msp2_kclk", "msp02clk",
  387. clkrst2_base, BIT(3), CLK_SET_RATE_GATE);
  388. clk_register_clkdev(clk, NULL, "msp2");
  389. clk_register_clkdev(clk, NULL, "dbx5x0-msp-i2s.2");
  390. clk = clk_reg_prcc_kclk("p2_sdi1_kclk", "sdmmchclk",
  391. clkrst2_base, BIT(4), CLK_SET_RATE_GATE);
  392. clk_register_clkdev(clk, NULL, "sdi1");
  393. clk = clk_reg_prcc_kclk("p2_sdi3_kclk", "sdmmcclk",
  394. clkrst2_base, BIT(5), CLK_SET_RATE_GATE);
  395. clk_register_clkdev(clk, NULL, "sdi3");
  396. clk = clk_reg_prcc_kclk("p2_ssirx_kclk", "hsirxclk",
  397. clkrst2_base, BIT(6),
  398. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  399. clk_register_clkdev(clk, "hsir_hsirxclk", "ste_hsi.0");
  400. clk = clk_reg_prcc_kclk("p2_ssitx_kclk", "hsitxclk",
  401. clkrst2_base, BIT(7),
  402. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  403. clk_register_clkdev(clk, "hsit_hsitxclk", "ste_hsi.0");
  404. /* Should only be 9540, but might be added for 85xx as well */
  405. clk = clk_reg_prcc_kclk("p2_msp4_kclk", "msp02clk",
  406. clkrst2_base, BIT(9), CLK_SET_RATE_GATE);
  407. clk_register_clkdev(clk, NULL, "msp4");
  408. clk_register_clkdev(clk, "msp4", "ab85xx-codec.0");
  409. /* Peripheral 3 : PRCC K-clocks */
  410. clk = clk_reg_prcc_kclk("p3_ssp0_kclk", "sspclk",
  411. clkrst3_base, BIT(1), CLK_SET_RATE_GATE);
  412. clk_register_clkdev(clk, NULL, "ssp0");
  413. clk = clk_reg_prcc_kclk("p3_ssp1_kclk", "sspclk",
  414. clkrst3_base, BIT(2), CLK_SET_RATE_GATE);
  415. clk_register_clkdev(clk, NULL, "ssp1");
  416. clk = clk_reg_prcc_kclk("p3_i2c0_kclk", "i2cclk",
  417. clkrst3_base, BIT(3), CLK_SET_RATE_GATE);
  418. clk_register_clkdev(clk, NULL, "nmk-i2c.0");
  419. clk = clk_reg_prcc_kclk("p3_sdi2_kclk", "sdmmchclk",
  420. clkrst3_base, BIT(4), CLK_SET_RATE_GATE);
  421. clk_register_clkdev(clk, NULL, "sdi2");
  422. clk = clk_reg_prcc_kclk("p3_ske_kclk", "rtc32k",
  423. clkrst3_base, BIT(5), CLK_SET_RATE_GATE);
  424. clk_register_clkdev(clk, NULL, "ske");
  425. clk_register_clkdev(clk, NULL, "nmk-ske-keypad");
  426. clk = clk_reg_prcc_kclk("p3_uart2_kclk", "uartclk",
  427. clkrst3_base, BIT(6), CLK_SET_RATE_GATE);
  428. clk_register_clkdev(clk, NULL, "uart2");
  429. clk = clk_reg_prcc_kclk("p3_sdi5_kclk", "sdmmcclk",
  430. clkrst3_base, BIT(7), CLK_SET_RATE_GATE);
  431. clk_register_clkdev(clk, NULL, "sdi5");
  432. clk = clk_reg_prcc_kclk("p3_i2c5_kclk", "i2cclk",
  433. clkrst3_base, BIT(8), CLK_SET_RATE_GATE);
  434. clk_register_clkdev(clk, NULL, "nmk-i2c.5");
  435. clk = clk_reg_prcc_kclk("p3_i2c6_kclk", "i2cclk",
  436. clkrst3_base, BIT(9), CLK_SET_RATE_GATE);
  437. clk_register_clkdev(clk, NULL, "nmk-i2c.6");
  438. clk = clk_reg_prcc_kclk("p3_uart3_kclk", "uartclk",
  439. clkrst3_base, BIT(10), CLK_SET_RATE_GATE);
  440. clk_register_clkdev(clk, NULL, "uart3");
  441. clk = clk_reg_prcc_kclk("p3_uart4_kclk", "uartclk",
  442. clkrst3_base, BIT(11), CLK_SET_RATE_GATE);
  443. clk_register_clkdev(clk, NULL, "uart4");
  444. /* Peripheral 6 : PRCC K-clocks */
  445. clk = clk_reg_prcc_kclk("p6_rng_kclk", "rngclk",
  446. clkrst6_base, BIT(0), CLK_SET_RATE_GATE);
  447. clk_register_clkdev(clk, NULL, "rng");
  448. }