abx500-clk.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138
  1. /*
  2. * abx500 clock implementation for ux500 platform.
  3. *
  4. * Copyright (C) 2012 ST-Ericsson SA
  5. * Author: Ulf Hansson <ulf.hansson@linaro.org>
  6. *
  7. * License terms: GNU General Public License (GPL) version 2
  8. */
  9. #include <linux/err.h>
  10. #include <linux/module.h>
  11. #include <linux/device.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/mfd/abx500/ab8500.h>
  14. #include <linux/mfd/abx500/ab8500-sysctrl.h>
  15. #include <linux/clk.h>
  16. #include <linux/clkdev.h>
  17. #include <linux/clk-provider.h>
  18. #include <linux/mfd/dbx500-prcmu.h>
  19. #include "clk.h"
  20. /* Clock definitions for ab8500 */
  21. static int ab8500_reg_clks(struct device *dev)
  22. {
  23. int ret;
  24. struct clk *clk;
  25. const char *intclk_parents[] = {"ab8500_sysclk", "ulpclk"};
  26. u16 intclk_reg_sel[] = {0 , AB8500_SYSULPCLKCTRL1};
  27. u8 intclk_reg_mask[] = {0 , AB8500_SYSULPCLKCTRL1_SYSULPCLKINTSEL_MASK};
  28. u8 intclk_reg_bits[] = {
  29. 0 ,
  30. (1 << AB8500_SYSULPCLKCTRL1_SYSULPCLKINTSEL_SHIFT)
  31. };
  32. dev_info(dev, "register clocks for ab850x\n");
  33. /* Enable SWAT */
  34. ret = ab8500_sysctrl_set(AB8500_SWATCTRL, AB8500_SWATCTRL_SWATENABLE);
  35. if (ret)
  36. return ret;
  37. /* ab8500_sysclk */
  38. clk = clk_reg_prcmu_gate("ab8500_sysclk", NULL, PRCMU_SYSCLK,
  39. CLK_IS_ROOT);
  40. clk_register_clkdev(clk, "sysclk", "ab8500-usb.0");
  41. clk_register_clkdev(clk, "sysclk", "ab-iddet.0");
  42. clk_register_clkdev(clk, "sysclk", "snd-soc-mop500.0");
  43. clk_register_clkdev(clk, "sysclk", "shrm_bus");
  44. /* ab8500_sysclk2 */
  45. clk = clk_reg_sysctrl_gate(dev , "ab8500_sysclk2", "ab8500_sysclk",
  46. AB8500_SYSULPCLKCTRL1, AB8500_SYSULPCLKCTRL1_SYSCLKBUF2REQ,
  47. AB8500_SYSULPCLKCTRL1_SYSCLKBUF2REQ, 0, 0);
  48. clk_register_clkdev(clk, "sysclk", "0-0070");
  49. /* ab8500_sysclk3 */
  50. clk = clk_reg_sysctrl_gate(dev , "ab8500_sysclk3", "ab8500_sysclk",
  51. AB8500_SYSULPCLKCTRL1, AB8500_SYSULPCLKCTRL1_SYSCLKBUF3REQ,
  52. AB8500_SYSULPCLKCTRL1_SYSCLKBUF3REQ, 0, 0);
  53. clk_register_clkdev(clk, "sysclk", "cg1960_core.0");
  54. /* ab8500_sysclk4 */
  55. clk = clk_reg_sysctrl_gate(dev , "ab8500_sysclk4", "ab8500_sysclk",
  56. AB8500_SYSULPCLKCTRL1, AB8500_SYSULPCLKCTRL1_SYSCLKBUF4REQ,
  57. AB8500_SYSULPCLKCTRL1_SYSCLKBUF4REQ, 0, 0);
  58. /* ab_ulpclk */
  59. clk = clk_reg_sysctrl_gate_fixed_rate(dev, "ulpclk", NULL,
  60. AB8500_SYSULPCLKCTRL1, AB8500_SYSULPCLKCTRL1_ULPCLKREQ,
  61. AB8500_SYSULPCLKCTRL1_ULPCLKREQ,
  62. 38400000, 9000, CLK_IS_ROOT);
  63. clk_register_clkdev(clk, "ulpclk", "snd-soc-mop500.0");
  64. /* ab8500_intclk */
  65. clk = clk_reg_sysctrl_set_parent(dev , "intclk", intclk_parents, 2,
  66. intclk_reg_sel, intclk_reg_mask, intclk_reg_bits, 0);
  67. clk_register_clkdev(clk, "intclk", "snd-soc-mop500.0");
  68. clk_register_clkdev(clk, NULL, "ab8500-pwm.1");
  69. /* ab8500_audioclk */
  70. clk = clk_reg_sysctrl_gate(dev , "audioclk", "intclk",
  71. AB8500_SYSULPCLKCTRL1, AB8500_SYSULPCLKCTRL1_AUDIOCLKENA,
  72. AB8500_SYSULPCLKCTRL1_AUDIOCLKENA, 0, 0);
  73. clk_register_clkdev(clk, "audioclk", "ab8500-codec.0");
  74. return 0;
  75. }
  76. /* Clock definitions for ab8540 */
  77. static int ab8540_reg_clks(struct device *dev)
  78. {
  79. return 0;
  80. }
  81. /* Clock definitions for ab9540 */
  82. static int ab9540_reg_clks(struct device *dev)
  83. {
  84. return 0;
  85. }
  86. static int abx500_clk_probe(struct platform_device *pdev)
  87. {
  88. struct ab8500 *parent = dev_get_drvdata(pdev->dev.parent);
  89. int ret;
  90. if (is_ab8500(parent) || is_ab8505(parent)) {
  91. ret = ab8500_reg_clks(&pdev->dev);
  92. } else if (is_ab8540(parent)) {
  93. ret = ab8540_reg_clks(&pdev->dev);
  94. } else if (is_ab9540(parent)) {
  95. ret = ab9540_reg_clks(&pdev->dev);
  96. } else {
  97. dev_err(&pdev->dev, "non supported plf id\n");
  98. return -ENODEV;
  99. }
  100. return ret;
  101. }
  102. static struct platform_driver abx500_clk_driver = {
  103. .driver = {
  104. .name = "abx500-clk",
  105. .owner = THIS_MODULE,
  106. },
  107. .probe = abx500_clk_probe,
  108. };
  109. static int __init abx500_clk_init(void)
  110. {
  111. return platform_driver_register(&abx500_clk_driver);
  112. }
  113. arch_initcall(abx500_clk_init);
  114. MODULE_AUTHOR("Ulf Hansson <ulf.hansson@linaro.org");
  115. MODULE_DESCRIPTION("ABX500 clk driver");
  116. MODULE_LICENSE("GPL v2");